2 * Copyright (c) 2013-2016, Mellanox Technologies. All rights reserved.
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33 #include <linux/highmem.h>
34 #include <linux/module.h>
35 #include <linux/errno.h>
36 #include <linux/pci.h>
37 #include <linux/dma-mapping.h>
38 #include <linux/slab.h>
39 #include <linux/delay.h>
40 #include <linux/random.h>
41 #include <linux/io-mapping.h>
42 #include <linux/mlx5/driver.h>
43 #include <linux/debugfs.h>
45 #include "mlx5_core.h"
59 LONG_LIST_SIZE
= (2ULL * 1024 * 1024 * 1024 / PAGE_SIZE
) * 8 + 16 +
60 MLX5_CMD_DATA_BLOCK_SIZE
,
61 MED_LIST_SIZE
= 16 + MLX5_CMD_DATA_BLOCK_SIZE
,
65 MLX5_CMD_DELIVERY_STAT_OK
= 0x0,
66 MLX5_CMD_DELIVERY_STAT_SIGNAT_ERR
= 0x1,
67 MLX5_CMD_DELIVERY_STAT_TOK_ERR
= 0x2,
68 MLX5_CMD_DELIVERY_STAT_BAD_BLK_NUM_ERR
= 0x3,
69 MLX5_CMD_DELIVERY_STAT_OUT_PTR_ALIGN_ERR
= 0x4,
70 MLX5_CMD_DELIVERY_STAT_IN_PTR_ALIGN_ERR
= 0x5,
71 MLX5_CMD_DELIVERY_STAT_FW_ERR
= 0x6,
72 MLX5_CMD_DELIVERY_STAT_IN_LENGTH_ERR
= 0x7,
73 MLX5_CMD_DELIVERY_STAT_OUT_LENGTH_ERR
= 0x8,
74 MLX5_CMD_DELIVERY_STAT_RES_FLD_NOT_CLR_ERR
= 0x9,
75 MLX5_CMD_DELIVERY_STAT_CMD_DESCR_ERR
= 0x10,
78 static struct mlx5_cmd_work_ent
*alloc_cmd(struct mlx5_cmd
*cmd
,
79 struct mlx5_cmd_msg
*in
,
80 struct mlx5_cmd_msg
*out
,
81 void *uout
, int uout_size
,
83 void *context
, int page_queue
)
85 gfp_t alloc_flags
= cbk
? GFP_ATOMIC
: GFP_KERNEL
;
86 struct mlx5_cmd_work_ent
*ent
;
88 ent
= kzalloc(sizeof(*ent
), alloc_flags
);
90 return ERR_PTR(-ENOMEM
);
95 ent
->uout_size
= uout_size
;
97 ent
->context
= context
;
99 ent
->page_queue
= page_queue
;
104 static u8
alloc_token(struct mlx5_cmd
*cmd
)
108 spin_lock(&cmd
->token_lock
);
113 spin_unlock(&cmd
->token_lock
);
118 static int alloc_ent(struct mlx5_cmd
*cmd
)
123 spin_lock_irqsave(&cmd
->alloc_lock
, flags
);
124 ret
= find_first_bit(&cmd
->bitmask
, cmd
->max_reg_cmds
);
125 if (ret
< cmd
->max_reg_cmds
)
126 clear_bit(ret
, &cmd
->bitmask
);
127 spin_unlock_irqrestore(&cmd
->alloc_lock
, flags
);
129 return ret
< cmd
->max_reg_cmds
? ret
: -ENOMEM
;
132 static void free_ent(struct mlx5_cmd
*cmd
, int idx
)
136 spin_lock_irqsave(&cmd
->alloc_lock
, flags
);
137 set_bit(idx
, &cmd
->bitmask
);
138 spin_unlock_irqrestore(&cmd
->alloc_lock
, flags
);
141 static struct mlx5_cmd_layout
*get_inst(struct mlx5_cmd
*cmd
, int idx
)
143 return cmd
->cmd_buf
+ (idx
<< cmd
->log_stride
);
146 static u8
xor8_buf(void *buf
, size_t offset
, int len
)
151 int end
= len
+ offset
;
153 for (i
= offset
; i
< end
; i
++)
159 static int verify_block_sig(struct mlx5_cmd_prot_block
*block
)
161 size_t rsvd0_off
= offsetof(struct mlx5_cmd_prot_block
, rsvd0
);
162 int xor_len
= sizeof(*block
) - sizeof(block
->data
) - 1;
164 if (xor8_buf(block
, rsvd0_off
, xor_len
) != 0xff)
167 if (xor8_buf(block
, 0, sizeof(*block
)) != 0xff)
173 static void calc_block_sig(struct mlx5_cmd_prot_block
*block
)
175 int ctrl_xor_len
= sizeof(*block
) - sizeof(block
->data
) - 2;
176 size_t rsvd0_off
= offsetof(struct mlx5_cmd_prot_block
, rsvd0
);
178 block
->ctrl_sig
= ~xor8_buf(block
, rsvd0_off
, ctrl_xor_len
);
179 block
->sig
= ~xor8_buf(block
, 0, sizeof(*block
) - 1);
182 static void calc_chain_sig(struct mlx5_cmd_msg
*msg
)
184 struct mlx5_cmd_mailbox
*next
= msg
->next
;
186 int blen
= size
- min_t(int, sizeof(msg
->first
.data
), size
);
187 int n
= (blen
+ MLX5_CMD_DATA_BLOCK_SIZE
- 1)
188 / MLX5_CMD_DATA_BLOCK_SIZE
;
191 for (i
= 0; i
< n
&& next
; i
++) {
192 calc_block_sig(next
->buf
);
197 static void set_signature(struct mlx5_cmd_work_ent
*ent
, int csum
)
199 ent
->lay
->sig
= ~xor8_buf(ent
->lay
, 0, sizeof(*ent
->lay
));
201 calc_chain_sig(ent
->in
);
202 calc_chain_sig(ent
->out
);
206 static void poll_timeout(struct mlx5_cmd_work_ent
*ent
)
208 unsigned long poll_end
= jiffies
+ msecs_to_jiffies(MLX5_CMD_TIMEOUT_MSEC
+ 1000);
212 own
= ent
->lay
->status_own
;
213 if (!(own
& CMD_OWNER_HW
)) {
217 usleep_range(5000, 10000);
218 } while (time_before(jiffies
, poll_end
));
220 ent
->ret
= -ETIMEDOUT
;
223 static void free_cmd(struct mlx5_cmd_work_ent
*ent
)
229 static int verify_signature(struct mlx5_cmd_work_ent
*ent
)
231 struct mlx5_cmd_mailbox
*next
= ent
->out
->next
;
234 int size
= ent
->out
->len
;
235 int blen
= size
- min_t(int, sizeof(ent
->out
->first
.data
), size
);
236 int n
= (blen
+ MLX5_CMD_DATA_BLOCK_SIZE
- 1)
237 / MLX5_CMD_DATA_BLOCK_SIZE
;
240 sig
= xor8_buf(ent
->lay
, 0, sizeof(*ent
->lay
));
244 for (i
= 0; i
< n
&& next
; i
++) {
245 err
= verify_block_sig(next
->buf
);
255 static void dump_buf(void *buf
, int size
, int data_only
, int offset
)
260 for (i
= 0; i
< size
; i
+= 16) {
261 pr_debug("%03x: %08x %08x %08x %08x\n", offset
, be32_to_cpu(p
[0]),
262 be32_to_cpu(p
[1]), be32_to_cpu(p
[2]),
272 MLX5_DRIVER_STATUS_ABORTED
= 0xfe,
273 MLX5_DRIVER_SYND
= 0xbadd00de,
276 static int mlx5_internal_err_ret_value(struct mlx5_core_dev
*dev
, u16 op
,
277 u32
*synd
, u8
*status
)
283 case MLX5_CMD_OP_TEARDOWN_HCA
:
284 case MLX5_CMD_OP_DISABLE_HCA
:
285 case MLX5_CMD_OP_MANAGE_PAGES
:
286 case MLX5_CMD_OP_DESTROY_MKEY
:
287 case MLX5_CMD_OP_DESTROY_EQ
:
288 case MLX5_CMD_OP_DESTROY_CQ
:
289 case MLX5_CMD_OP_DESTROY_QP
:
290 case MLX5_CMD_OP_DESTROY_PSV
:
291 case MLX5_CMD_OP_DESTROY_SRQ
:
292 case MLX5_CMD_OP_DESTROY_XRC_SRQ
:
293 case MLX5_CMD_OP_DESTROY_DCT
:
294 case MLX5_CMD_OP_DEALLOC_Q_COUNTER
:
295 case MLX5_CMD_OP_DEALLOC_PD
:
296 case MLX5_CMD_OP_DEALLOC_UAR
:
297 case MLX5_CMD_OP_DETTACH_FROM_MCG
:
298 case MLX5_CMD_OP_DEALLOC_XRCD
:
299 case MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN
:
300 case MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT
:
301 case MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY
:
302 case MLX5_CMD_OP_DESTROY_TIR
:
303 case MLX5_CMD_OP_DESTROY_SQ
:
304 case MLX5_CMD_OP_DESTROY_RQ
:
305 case MLX5_CMD_OP_DESTROY_RMP
:
306 case MLX5_CMD_OP_DESTROY_TIS
:
307 case MLX5_CMD_OP_DESTROY_RQT
:
308 case MLX5_CMD_OP_DESTROY_FLOW_TABLE
:
309 case MLX5_CMD_OP_DESTROY_FLOW_GROUP
:
310 case MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY
:
311 case MLX5_CMD_OP_DEALLOC_FLOW_COUNTER
:
312 case MLX5_CMD_OP_2ERR_QP
:
313 case MLX5_CMD_OP_2RST_QP
:
314 case MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT
:
315 case MLX5_CMD_OP_MODIFY_FLOW_TABLE
:
316 case MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY
:
317 case MLX5_CMD_OP_SET_FLOW_TABLE_ROOT
:
318 return MLX5_CMD_STAT_OK
;
320 case MLX5_CMD_OP_QUERY_HCA_CAP
:
321 case MLX5_CMD_OP_QUERY_ADAPTER
:
322 case MLX5_CMD_OP_INIT_HCA
:
323 case MLX5_CMD_OP_ENABLE_HCA
:
324 case MLX5_CMD_OP_QUERY_PAGES
:
325 case MLX5_CMD_OP_SET_HCA_CAP
:
326 case MLX5_CMD_OP_QUERY_ISSI
:
327 case MLX5_CMD_OP_SET_ISSI
:
328 case MLX5_CMD_OP_CREATE_MKEY
:
329 case MLX5_CMD_OP_QUERY_MKEY
:
330 case MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS
:
331 case MLX5_CMD_OP_PAGE_FAULT_RESUME
:
332 case MLX5_CMD_OP_CREATE_EQ
:
333 case MLX5_CMD_OP_QUERY_EQ
:
334 case MLX5_CMD_OP_GEN_EQE
:
335 case MLX5_CMD_OP_CREATE_CQ
:
336 case MLX5_CMD_OP_QUERY_CQ
:
337 case MLX5_CMD_OP_MODIFY_CQ
:
338 case MLX5_CMD_OP_CREATE_QP
:
339 case MLX5_CMD_OP_RST2INIT_QP
:
340 case MLX5_CMD_OP_INIT2RTR_QP
:
341 case MLX5_CMD_OP_RTR2RTS_QP
:
342 case MLX5_CMD_OP_RTS2RTS_QP
:
343 case MLX5_CMD_OP_SQERR2RTS_QP
:
344 case MLX5_CMD_OP_QUERY_QP
:
345 case MLX5_CMD_OP_SQD_RTS_QP
:
346 case MLX5_CMD_OP_INIT2INIT_QP
:
347 case MLX5_CMD_OP_CREATE_PSV
:
348 case MLX5_CMD_OP_CREATE_SRQ
:
349 case MLX5_CMD_OP_QUERY_SRQ
:
350 case MLX5_CMD_OP_ARM_RQ
:
351 case MLX5_CMD_OP_CREATE_XRC_SRQ
:
352 case MLX5_CMD_OP_QUERY_XRC_SRQ
:
353 case MLX5_CMD_OP_ARM_XRC_SRQ
:
354 case MLX5_CMD_OP_CREATE_DCT
:
355 case MLX5_CMD_OP_DRAIN_DCT
:
356 case MLX5_CMD_OP_QUERY_DCT
:
357 case MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION
:
358 case MLX5_CMD_OP_QUERY_VPORT_STATE
:
359 case MLX5_CMD_OP_MODIFY_VPORT_STATE
:
360 case MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT
:
361 case MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT
:
362 case MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT
:
363 case MLX5_CMD_OP_QUERY_ROCE_ADDRESS
:
364 case MLX5_CMD_OP_SET_ROCE_ADDRESS
:
365 case MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT
:
366 case MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT
:
367 case MLX5_CMD_OP_QUERY_HCA_VPORT_GID
:
368 case MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY
:
369 case MLX5_CMD_OP_QUERY_VPORT_COUNTER
:
370 case MLX5_CMD_OP_ALLOC_Q_COUNTER
:
371 case MLX5_CMD_OP_QUERY_Q_COUNTER
:
372 case MLX5_CMD_OP_ALLOC_PD
:
373 case MLX5_CMD_OP_ALLOC_UAR
:
374 case MLX5_CMD_OP_CONFIG_INT_MODERATION
:
375 case MLX5_CMD_OP_ACCESS_REG
:
376 case MLX5_CMD_OP_ATTACH_TO_MCG
:
377 case MLX5_CMD_OP_GET_DROPPED_PACKET_LOG
:
378 case MLX5_CMD_OP_MAD_IFC
:
379 case MLX5_CMD_OP_QUERY_MAD_DEMUX
:
380 case MLX5_CMD_OP_SET_MAD_DEMUX
:
381 case MLX5_CMD_OP_NOP
:
382 case MLX5_CMD_OP_ALLOC_XRCD
:
383 case MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN
:
384 case MLX5_CMD_OP_QUERY_CONG_STATUS
:
385 case MLX5_CMD_OP_MODIFY_CONG_STATUS
:
386 case MLX5_CMD_OP_QUERY_CONG_PARAMS
:
387 case MLX5_CMD_OP_MODIFY_CONG_PARAMS
:
388 case MLX5_CMD_OP_QUERY_CONG_STATISTICS
:
389 case MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT
:
390 case MLX5_CMD_OP_SET_L2_TABLE_ENTRY
:
391 case MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY
:
392 case MLX5_CMD_OP_CREATE_TIR
:
393 case MLX5_CMD_OP_MODIFY_TIR
:
394 case MLX5_CMD_OP_QUERY_TIR
:
395 case MLX5_CMD_OP_CREATE_SQ
:
396 case MLX5_CMD_OP_MODIFY_SQ
:
397 case MLX5_CMD_OP_QUERY_SQ
:
398 case MLX5_CMD_OP_CREATE_RQ
:
399 case MLX5_CMD_OP_MODIFY_RQ
:
400 case MLX5_CMD_OP_QUERY_RQ
:
401 case MLX5_CMD_OP_CREATE_RMP
:
402 case MLX5_CMD_OP_MODIFY_RMP
:
403 case MLX5_CMD_OP_QUERY_RMP
:
404 case MLX5_CMD_OP_CREATE_TIS
:
405 case MLX5_CMD_OP_MODIFY_TIS
:
406 case MLX5_CMD_OP_QUERY_TIS
:
407 case MLX5_CMD_OP_CREATE_RQT
:
408 case MLX5_CMD_OP_MODIFY_RQT
:
409 case MLX5_CMD_OP_QUERY_RQT
:
411 case MLX5_CMD_OP_CREATE_FLOW_TABLE
:
412 case MLX5_CMD_OP_QUERY_FLOW_TABLE
:
413 case MLX5_CMD_OP_CREATE_FLOW_GROUP
:
414 case MLX5_CMD_OP_QUERY_FLOW_GROUP
:
416 case MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY
:
417 case MLX5_CMD_OP_ALLOC_FLOW_COUNTER
:
418 case MLX5_CMD_OP_QUERY_FLOW_COUNTER
:
419 *status
= MLX5_DRIVER_STATUS_ABORTED
;
420 *synd
= MLX5_DRIVER_SYND
;
423 mlx5_core_err(dev
, "Unknown FW command (%d)\n", op
);
428 const char *mlx5_command_str(int command
)
430 #define MLX5_COMMAND_STR_CASE(__cmd) case MLX5_CMD_OP_ ## __cmd: return #__cmd
433 MLX5_COMMAND_STR_CASE(QUERY_HCA_CAP
);
434 MLX5_COMMAND_STR_CASE(QUERY_ADAPTER
);
435 MLX5_COMMAND_STR_CASE(INIT_HCA
);
436 MLX5_COMMAND_STR_CASE(TEARDOWN_HCA
);
437 MLX5_COMMAND_STR_CASE(ENABLE_HCA
);
438 MLX5_COMMAND_STR_CASE(DISABLE_HCA
);
439 MLX5_COMMAND_STR_CASE(QUERY_PAGES
);
440 MLX5_COMMAND_STR_CASE(MANAGE_PAGES
);
441 MLX5_COMMAND_STR_CASE(SET_HCA_CAP
);
442 MLX5_COMMAND_STR_CASE(QUERY_ISSI
);
443 MLX5_COMMAND_STR_CASE(SET_ISSI
);
444 MLX5_COMMAND_STR_CASE(CREATE_MKEY
);
445 MLX5_COMMAND_STR_CASE(QUERY_MKEY
);
446 MLX5_COMMAND_STR_CASE(DESTROY_MKEY
);
447 MLX5_COMMAND_STR_CASE(QUERY_SPECIAL_CONTEXTS
);
448 MLX5_COMMAND_STR_CASE(PAGE_FAULT_RESUME
);
449 MLX5_COMMAND_STR_CASE(CREATE_EQ
);
450 MLX5_COMMAND_STR_CASE(DESTROY_EQ
);
451 MLX5_COMMAND_STR_CASE(QUERY_EQ
);
452 MLX5_COMMAND_STR_CASE(GEN_EQE
);
453 MLX5_COMMAND_STR_CASE(CREATE_CQ
);
454 MLX5_COMMAND_STR_CASE(DESTROY_CQ
);
455 MLX5_COMMAND_STR_CASE(QUERY_CQ
);
456 MLX5_COMMAND_STR_CASE(MODIFY_CQ
);
457 MLX5_COMMAND_STR_CASE(CREATE_QP
);
458 MLX5_COMMAND_STR_CASE(DESTROY_QP
);
459 MLX5_COMMAND_STR_CASE(RST2INIT_QP
);
460 MLX5_COMMAND_STR_CASE(INIT2RTR_QP
);
461 MLX5_COMMAND_STR_CASE(RTR2RTS_QP
);
462 MLX5_COMMAND_STR_CASE(RTS2RTS_QP
);
463 MLX5_COMMAND_STR_CASE(SQERR2RTS_QP
);
464 MLX5_COMMAND_STR_CASE(2ERR_QP
);
465 MLX5_COMMAND_STR_CASE(2RST_QP
);
466 MLX5_COMMAND_STR_CASE(QUERY_QP
);
467 MLX5_COMMAND_STR_CASE(SQD_RTS_QP
);
468 MLX5_COMMAND_STR_CASE(INIT2INIT_QP
);
469 MLX5_COMMAND_STR_CASE(CREATE_PSV
);
470 MLX5_COMMAND_STR_CASE(DESTROY_PSV
);
471 MLX5_COMMAND_STR_CASE(CREATE_SRQ
);
472 MLX5_COMMAND_STR_CASE(DESTROY_SRQ
);
473 MLX5_COMMAND_STR_CASE(QUERY_SRQ
);
474 MLX5_COMMAND_STR_CASE(ARM_RQ
);
475 MLX5_COMMAND_STR_CASE(CREATE_XRC_SRQ
);
476 MLX5_COMMAND_STR_CASE(DESTROY_XRC_SRQ
);
477 MLX5_COMMAND_STR_CASE(QUERY_XRC_SRQ
);
478 MLX5_COMMAND_STR_CASE(ARM_XRC_SRQ
);
479 MLX5_COMMAND_STR_CASE(CREATE_DCT
);
480 MLX5_COMMAND_STR_CASE(DESTROY_DCT
);
481 MLX5_COMMAND_STR_CASE(DRAIN_DCT
);
482 MLX5_COMMAND_STR_CASE(QUERY_DCT
);
483 MLX5_COMMAND_STR_CASE(ARM_DCT_FOR_KEY_VIOLATION
);
484 MLX5_COMMAND_STR_CASE(QUERY_VPORT_STATE
);
485 MLX5_COMMAND_STR_CASE(MODIFY_VPORT_STATE
);
486 MLX5_COMMAND_STR_CASE(QUERY_ESW_VPORT_CONTEXT
);
487 MLX5_COMMAND_STR_CASE(MODIFY_ESW_VPORT_CONTEXT
);
488 MLX5_COMMAND_STR_CASE(QUERY_NIC_VPORT_CONTEXT
);
489 MLX5_COMMAND_STR_CASE(MODIFY_NIC_VPORT_CONTEXT
);
490 MLX5_COMMAND_STR_CASE(QUERY_ROCE_ADDRESS
);
491 MLX5_COMMAND_STR_CASE(SET_ROCE_ADDRESS
);
492 MLX5_COMMAND_STR_CASE(QUERY_HCA_VPORT_CONTEXT
);
493 MLX5_COMMAND_STR_CASE(MODIFY_HCA_VPORT_CONTEXT
);
494 MLX5_COMMAND_STR_CASE(QUERY_HCA_VPORT_GID
);
495 MLX5_COMMAND_STR_CASE(QUERY_HCA_VPORT_PKEY
);
496 MLX5_COMMAND_STR_CASE(QUERY_VPORT_COUNTER
);
497 MLX5_COMMAND_STR_CASE(ALLOC_Q_COUNTER
);
498 MLX5_COMMAND_STR_CASE(DEALLOC_Q_COUNTER
);
499 MLX5_COMMAND_STR_CASE(QUERY_Q_COUNTER
);
500 MLX5_COMMAND_STR_CASE(ALLOC_PD
);
501 MLX5_COMMAND_STR_CASE(DEALLOC_PD
);
502 MLX5_COMMAND_STR_CASE(ALLOC_UAR
);
503 MLX5_COMMAND_STR_CASE(DEALLOC_UAR
);
504 MLX5_COMMAND_STR_CASE(CONFIG_INT_MODERATION
);
505 MLX5_COMMAND_STR_CASE(ACCESS_REG
);
506 MLX5_COMMAND_STR_CASE(ATTACH_TO_MCG
);
507 MLX5_COMMAND_STR_CASE(DETTACH_FROM_MCG
);
508 MLX5_COMMAND_STR_CASE(GET_DROPPED_PACKET_LOG
);
509 MLX5_COMMAND_STR_CASE(MAD_IFC
);
510 MLX5_COMMAND_STR_CASE(QUERY_MAD_DEMUX
);
511 MLX5_COMMAND_STR_CASE(SET_MAD_DEMUX
);
512 MLX5_COMMAND_STR_CASE(NOP
);
513 MLX5_COMMAND_STR_CASE(ALLOC_XRCD
);
514 MLX5_COMMAND_STR_CASE(DEALLOC_XRCD
);
515 MLX5_COMMAND_STR_CASE(ALLOC_TRANSPORT_DOMAIN
);
516 MLX5_COMMAND_STR_CASE(DEALLOC_TRANSPORT_DOMAIN
);
517 MLX5_COMMAND_STR_CASE(QUERY_CONG_STATUS
);
518 MLX5_COMMAND_STR_CASE(MODIFY_CONG_STATUS
);
519 MLX5_COMMAND_STR_CASE(QUERY_CONG_PARAMS
);
520 MLX5_COMMAND_STR_CASE(MODIFY_CONG_PARAMS
);
521 MLX5_COMMAND_STR_CASE(QUERY_CONG_STATISTICS
);
522 MLX5_COMMAND_STR_CASE(ADD_VXLAN_UDP_DPORT
);
523 MLX5_COMMAND_STR_CASE(DELETE_VXLAN_UDP_DPORT
);
524 MLX5_COMMAND_STR_CASE(SET_L2_TABLE_ENTRY
);
525 MLX5_COMMAND_STR_CASE(QUERY_L2_TABLE_ENTRY
);
526 MLX5_COMMAND_STR_CASE(DELETE_L2_TABLE_ENTRY
);
527 MLX5_COMMAND_STR_CASE(SET_WOL_ROL
);
528 MLX5_COMMAND_STR_CASE(QUERY_WOL_ROL
);
529 MLX5_COMMAND_STR_CASE(CREATE_TIR
);
530 MLX5_COMMAND_STR_CASE(MODIFY_TIR
);
531 MLX5_COMMAND_STR_CASE(DESTROY_TIR
);
532 MLX5_COMMAND_STR_CASE(QUERY_TIR
);
533 MLX5_COMMAND_STR_CASE(CREATE_SQ
);
534 MLX5_COMMAND_STR_CASE(MODIFY_SQ
);
535 MLX5_COMMAND_STR_CASE(DESTROY_SQ
);
536 MLX5_COMMAND_STR_CASE(QUERY_SQ
);
537 MLX5_COMMAND_STR_CASE(CREATE_RQ
);
538 MLX5_COMMAND_STR_CASE(MODIFY_RQ
);
539 MLX5_COMMAND_STR_CASE(DESTROY_RQ
);
540 MLX5_COMMAND_STR_CASE(QUERY_RQ
);
541 MLX5_COMMAND_STR_CASE(CREATE_RMP
);
542 MLX5_COMMAND_STR_CASE(MODIFY_RMP
);
543 MLX5_COMMAND_STR_CASE(DESTROY_RMP
);
544 MLX5_COMMAND_STR_CASE(QUERY_RMP
);
545 MLX5_COMMAND_STR_CASE(CREATE_TIS
);
546 MLX5_COMMAND_STR_CASE(MODIFY_TIS
);
547 MLX5_COMMAND_STR_CASE(DESTROY_TIS
);
548 MLX5_COMMAND_STR_CASE(QUERY_TIS
);
549 MLX5_COMMAND_STR_CASE(CREATE_RQT
);
550 MLX5_COMMAND_STR_CASE(MODIFY_RQT
);
551 MLX5_COMMAND_STR_CASE(DESTROY_RQT
);
552 MLX5_COMMAND_STR_CASE(QUERY_RQT
);
553 MLX5_COMMAND_STR_CASE(SET_FLOW_TABLE_ROOT
);
554 MLX5_COMMAND_STR_CASE(CREATE_FLOW_TABLE
);
555 MLX5_COMMAND_STR_CASE(DESTROY_FLOW_TABLE
);
556 MLX5_COMMAND_STR_CASE(QUERY_FLOW_TABLE
);
557 MLX5_COMMAND_STR_CASE(CREATE_FLOW_GROUP
);
558 MLX5_COMMAND_STR_CASE(DESTROY_FLOW_GROUP
);
559 MLX5_COMMAND_STR_CASE(QUERY_FLOW_GROUP
);
560 MLX5_COMMAND_STR_CASE(SET_FLOW_TABLE_ENTRY
);
561 MLX5_COMMAND_STR_CASE(QUERY_FLOW_TABLE_ENTRY
);
562 MLX5_COMMAND_STR_CASE(DELETE_FLOW_TABLE_ENTRY
);
563 MLX5_COMMAND_STR_CASE(ALLOC_FLOW_COUNTER
);
564 MLX5_COMMAND_STR_CASE(DEALLOC_FLOW_COUNTER
);
565 MLX5_COMMAND_STR_CASE(QUERY_FLOW_COUNTER
);
566 MLX5_COMMAND_STR_CASE(MODIFY_FLOW_TABLE
);
567 default: return "unknown command opcode";
571 static void dump_command(struct mlx5_core_dev
*dev
,
572 struct mlx5_cmd_work_ent
*ent
, int input
)
574 u16 op
= be16_to_cpu(((struct mlx5_inbox_hdr
*)(ent
->lay
->in
))->opcode
);
575 struct mlx5_cmd_msg
*msg
= input
? ent
->in
: ent
->out
;
576 struct mlx5_cmd_mailbox
*next
= msg
->next
;
581 data_only
= !!(mlx5_core_debug_mask
& (1 << MLX5_CMD_DATA
));
584 mlx5_core_dbg_mask(dev
, 1 << MLX5_CMD_DATA
,
585 "dump command data %s(0x%x) %s\n",
586 mlx5_command_str(op
), op
,
587 input
? "INPUT" : "OUTPUT");
589 mlx5_core_dbg(dev
, "dump command %s(0x%x) %s\n",
590 mlx5_command_str(op
), op
,
591 input
? "INPUT" : "OUTPUT");
595 dump_buf(ent
->lay
->in
, sizeof(ent
->lay
->in
), 1, offset
);
596 offset
+= sizeof(ent
->lay
->in
);
598 dump_buf(ent
->lay
->out
, sizeof(ent
->lay
->out
), 1, offset
);
599 offset
+= sizeof(ent
->lay
->out
);
602 dump_buf(ent
->lay
, sizeof(*ent
->lay
), 0, offset
);
603 offset
+= sizeof(*ent
->lay
);
606 while (next
&& offset
< msg
->len
) {
608 dump_len
= min_t(int, MLX5_CMD_DATA_BLOCK_SIZE
, msg
->len
- offset
);
609 dump_buf(next
->buf
, dump_len
, 1, offset
);
610 offset
+= MLX5_CMD_DATA_BLOCK_SIZE
;
612 mlx5_core_dbg(dev
, "command block:\n");
613 dump_buf(next
->buf
, sizeof(struct mlx5_cmd_prot_block
), 0, offset
);
614 offset
+= sizeof(struct mlx5_cmd_prot_block
);
623 static u16
msg_to_opcode(struct mlx5_cmd_msg
*in
)
625 struct mlx5_inbox_hdr
*hdr
= (struct mlx5_inbox_hdr
*)(in
->first
.data
);
627 return be16_to_cpu(hdr
->opcode
);
630 static void cb_timeout_handler(struct work_struct
*work
)
632 struct delayed_work
*dwork
= container_of(work
, struct delayed_work
,
634 struct mlx5_cmd_work_ent
*ent
= container_of(dwork
,
635 struct mlx5_cmd_work_ent
,
637 struct mlx5_core_dev
*dev
= container_of(ent
->cmd
, struct mlx5_core_dev
,
640 ent
->ret
= -ETIMEDOUT
;
641 mlx5_core_warn(dev
, "%s(0x%x) timeout. Will cause a leak of a command resource\n",
642 mlx5_command_str(msg_to_opcode(ent
->in
)),
643 msg_to_opcode(ent
->in
));
644 mlx5_cmd_comp_handler(dev
, 1UL << ent
->idx
);
647 static void cmd_work_handler(struct work_struct
*work
)
649 struct mlx5_cmd_work_ent
*ent
= container_of(work
, struct mlx5_cmd_work_ent
, work
);
650 struct mlx5_cmd
*cmd
= ent
->cmd
;
651 struct mlx5_core_dev
*dev
= container_of(cmd
, struct mlx5_core_dev
, cmd
);
652 unsigned long cb_timeout
= msecs_to_jiffies(MLX5_CMD_TIMEOUT_MSEC
);
653 struct mlx5_cmd_layout
*lay
;
654 struct semaphore
*sem
;
657 sem
= ent
->page_queue
? &cmd
->pages_sem
: &cmd
->sem
;
659 if (!ent
->page_queue
) {
660 ent
->idx
= alloc_ent(cmd
);
662 mlx5_core_err(dev
, "failed to allocate command entry\n");
667 ent
->idx
= cmd
->max_reg_cmds
;
668 spin_lock_irqsave(&cmd
->alloc_lock
, flags
);
669 clear_bit(ent
->idx
, &cmd
->bitmask
);
670 spin_unlock_irqrestore(&cmd
->alloc_lock
, flags
);
673 cmd
->ent_arr
[ent
->idx
] = ent
;
674 lay
= get_inst(cmd
, ent
->idx
);
676 memset(lay
, 0, sizeof(*lay
));
677 memcpy(lay
->in
, ent
->in
->first
.data
, sizeof(lay
->in
));
678 ent
->op
= be32_to_cpu(lay
->in
[0]) >> 16;
680 lay
->in_ptr
= cpu_to_be64(ent
->in
->next
->dma
);
681 lay
->inlen
= cpu_to_be32(ent
->in
->len
);
683 lay
->out_ptr
= cpu_to_be64(ent
->out
->next
->dma
);
684 lay
->outlen
= cpu_to_be32(ent
->out
->len
);
685 lay
->type
= MLX5_PCI_CMD_XPORT
;
686 lay
->token
= ent
->token
;
687 lay
->status_own
= CMD_OWNER_HW
;
688 set_signature(ent
, !cmd
->checksum_disabled
);
689 dump_command(dev
, ent
, 1);
690 ent
->ts1
= ktime_get_ns();
693 schedule_delayed_work(&ent
->cb_timeout_work
, cb_timeout
);
695 /* ring doorbell after the descriptor is valid */
696 mlx5_core_dbg(dev
, "writing 0x%x to command doorbell\n", 1 << ent
->idx
);
698 iowrite32be(1 << ent
->idx
, &dev
->iseg
->cmd_dbell
);
700 /* if not in polling don't use ent after this point */
701 if (cmd
->mode
== CMD_MODE_POLLING
) {
703 /* make sure we read the descriptor after ownership is SW */
705 mlx5_cmd_comp_handler(dev
, 1UL << ent
->idx
);
709 static const char *deliv_status_to_str(u8 status
)
712 case MLX5_CMD_DELIVERY_STAT_OK
:
714 case MLX5_CMD_DELIVERY_STAT_SIGNAT_ERR
:
715 return "signature error";
716 case MLX5_CMD_DELIVERY_STAT_TOK_ERR
:
717 return "token error";
718 case MLX5_CMD_DELIVERY_STAT_BAD_BLK_NUM_ERR
:
719 return "bad block number";
720 case MLX5_CMD_DELIVERY_STAT_OUT_PTR_ALIGN_ERR
:
721 return "output pointer not aligned to block size";
722 case MLX5_CMD_DELIVERY_STAT_IN_PTR_ALIGN_ERR
:
723 return "input pointer not aligned to block size";
724 case MLX5_CMD_DELIVERY_STAT_FW_ERR
:
725 return "firmware internal error";
726 case MLX5_CMD_DELIVERY_STAT_IN_LENGTH_ERR
:
727 return "command input length error";
728 case MLX5_CMD_DELIVERY_STAT_OUT_LENGTH_ERR
:
729 return "command ouput length error";
730 case MLX5_CMD_DELIVERY_STAT_RES_FLD_NOT_CLR_ERR
:
731 return "reserved fields not cleared";
732 case MLX5_CMD_DELIVERY_STAT_CMD_DESCR_ERR
:
733 return "bad command descriptor type";
735 return "unknown status code";
739 static int wait_func(struct mlx5_core_dev
*dev
, struct mlx5_cmd_work_ent
*ent
)
741 unsigned long timeout
= msecs_to_jiffies(MLX5_CMD_TIMEOUT_MSEC
);
742 struct mlx5_cmd
*cmd
= &dev
->cmd
;
745 if (cmd
->mode
== CMD_MODE_POLLING
) {
746 wait_for_completion(&ent
->done
);
747 } else if (!wait_for_completion_timeout(&ent
->done
, timeout
)) {
748 ent
->ret
= -ETIMEDOUT
;
749 mlx5_cmd_comp_handler(dev
, 1UL << ent
->idx
);
754 if (err
== -ETIMEDOUT
) {
755 mlx5_core_warn(dev
, "%s(0x%x) timeout. Will cause a leak of a command resource\n",
756 mlx5_command_str(msg_to_opcode(ent
->in
)),
757 msg_to_opcode(ent
->in
));
759 mlx5_core_dbg(dev
, "err %d, delivery status %s(%d)\n",
760 err
, deliv_status_to_str(ent
->status
), ent
->status
);
765 static __be32
*get_synd_ptr(struct mlx5_outbox_hdr
*out
)
767 return &out
->syndrome
;
770 static u8
*get_status_ptr(struct mlx5_outbox_hdr
*out
)
776 * 1. Callback functions may not sleep
777 * 2. page queue commands do not support asynchrous completion
779 static int mlx5_cmd_invoke(struct mlx5_core_dev
*dev
, struct mlx5_cmd_msg
*in
,
780 struct mlx5_cmd_msg
*out
, void *uout
, int uout_size
,
781 mlx5_cmd_cbk_t callback
,
782 void *context
, int page_queue
, u8
*status
,
785 struct mlx5_cmd
*cmd
= &dev
->cmd
;
786 struct mlx5_cmd_work_ent
*ent
;
787 struct mlx5_cmd_stats
*stats
;
792 if (callback
&& page_queue
)
795 ent
= alloc_cmd(cmd
, in
, out
, uout
, uout_size
, callback
, context
,
803 init_completion(&ent
->done
);
805 INIT_DELAYED_WORK(&ent
->cb_timeout_work
, cb_timeout_handler
);
806 INIT_WORK(&ent
->work
, cmd_work_handler
);
808 cmd_work_handler(&ent
->work
);
809 } else if (!queue_work(cmd
->wq
, &ent
->work
)) {
810 mlx5_core_warn(dev
, "failed to queue work\n");
818 err
= wait_func(dev
, ent
);
819 if (err
== -ETIMEDOUT
)
822 ds
= ent
->ts2
- ent
->ts1
;
823 op
= be16_to_cpu(((struct mlx5_inbox_hdr
*)in
->first
.data
)->opcode
);
824 if (op
< ARRAY_SIZE(cmd
->stats
)) {
825 stats
= &cmd
->stats
[op
];
826 spin_lock_irq(&stats
->lock
);
829 spin_unlock_irq(&stats
->lock
);
831 mlx5_core_dbg_mask(dev
, 1 << MLX5_CMD_TIME
,
832 "fw exec time for %s is %lld nsec\n",
833 mlx5_command_str(op
), ds
);
834 *status
= ent
->status
;
842 static ssize_t
dbg_write(struct file
*filp
, const char __user
*buf
,
843 size_t count
, loff_t
*pos
)
845 struct mlx5_core_dev
*dev
= filp
->private_data
;
846 struct mlx5_cmd_debug
*dbg
= &dev
->cmd
.dbg
;
850 if (!dbg
->in_msg
|| !dbg
->out_msg
)
853 if (copy_from_user(lbuf
, buf
, sizeof(lbuf
)))
856 lbuf
[sizeof(lbuf
) - 1] = 0;
858 if (strcmp(lbuf
, "go"))
861 err
= mlx5_cmd_exec(dev
, dbg
->in_msg
, dbg
->inlen
, dbg
->out_msg
, dbg
->outlen
);
863 return err
? err
: count
;
867 static const struct file_operations fops
= {
868 .owner
= THIS_MODULE
,
873 static int mlx5_copy_to_msg(struct mlx5_cmd_msg
*to
, void *from
, int size
,
876 struct mlx5_cmd_prot_block
*block
;
877 struct mlx5_cmd_mailbox
*next
;
883 copy
= min_t(int, size
, sizeof(to
->first
.data
));
884 memcpy(to
->first
.data
, from
, copy
);
895 copy
= min_t(int, size
, MLX5_CMD_DATA_BLOCK_SIZE
);
897 memcpy(block
->data
, from
, copy
);
900 block
->token
= token
;
907 static int mlx5_copy_from_msg(void *to
, struct mlx5_cmd_msg
*from
, int size
)
909 struct mlx5_cmd_prot_block
*block
;
910 struct mlx5_cmd_mailbox
*next
;
916 copy
= min_t(int, size
, sizeof(from
->first
.data
));
917 memcpy(to
, from
->first
.data
, copy
);
928 copy
= min_t(int, size
, MLX5_CMD_DATA_BLOCK_SIZE
);
931 memcpy(to
, block
->data
, copy
);
940 static struct mlx5_cmd_mailbox
*alloc_cmd_box(struct mlx5_core_dev
*dev
,
943 struct mlx5_cmd_mailbox
*mailbox
;
945 mailbox
= kmalloc(sizeof(*mailbox
), flags
);
947 return ERR_PTR(-ENOMEM
);
949 mailbox
->buf
= pci_pool_alloc(dev
->cmd
.pool
, flags
,
952 mlx5_core_dbg(dev
, "failed allocation\n");
954 return ERR_PTR(-ENOMEM
);
956 memset(mailbox
->buf
, 0, sizeof(struct mlx5_cmd_prot_block
));
957 mailbox
->next
= NULL
;
962 static void free_cmd_box(struct mlx5_core_dev
*dev
,
963 struct mlx5_cmd_mailbox
*mailbox
)
965 pci_pool_free(dev
->cmd
.pool
, mailbox
->buf
, mailbox
->dma
);
969 static struct mlx5_cmd_msg
*mlx5_alloc_cmd_msg(struct mlx5_core_dev
*dev
,
970 gfp_t flags
, int size
,
973 struct mlx5_cmd_mailbox
*tmp
, *head
= NULL
;
974 struct mlx5_cmd_prot_block
*block
;
975 struct mlx5_cmd_msg
*msg
;
981 msg
= kzalloc(sizeof(*msg
), flags
);
983 return ERR_PTR(-ENOMEM
);
985 blen
= size
- min_t(int, sizeof(msg
->first
.data
), size
);
986 n
= (blen
+ MLX5_CMD_DATA_BLOCK_SIZE
- 1) / MLX5_CMD_DATA_BLOCK_SIZE
;
988 for (i
= 0; i
< n
; i
++) {
989 tmp
= alloc_cmd_box(dev
, flags
);
991 mlx5_core_warn(dev
, "failed allocating block\n");
998 block
->next
= cpu_to_be64(tmp
->next
? tmp
->next
->dma
: 0);
999 block
->block_num
= cpu_to_be32(n
- i
- 1);
1000 block
->token
= token
;
1010 free_cmd_box(dev
, head
);
1015 return ERR_PTR(err
);
1018 static void mlx5_free_cmd_msg(struct mlx5_core_dev
*dev
,
1019 struct mlx5_cmd_msg
*msg
)
1021 struct mlx5_cmd_mailbox
*head
= msg
->next
;
1022 struct mlx5_cmd_mailbox
*next
;
1026 free_cmd_box(dev
, head
);
1032 static ssize_t
data_write(struct file
*filp
, const char __user
*buf
,
1033 size_t count
, loff_t
*pos
)
1035 struct mlx5_core_dev
*dev
= filp
->private_data
;
1036 struct mlx5_cmd_debug
*dbg
= &dev
->cmd
.dbg
;
1047 ptr
= kzalloc(count
, GFP_KERNEL
);
1051 if (copy_from_user(ptr
, buf
, count
)) {
1067 static ssize_t
data_read(struct file
*filp
, char __user
*buf
, size_t count
,
1070 struct mlx5_core_dev
*dev
= filp
->private_data
;
1071 struct mlx5_cmd_debug
*dbg
= &dev
->cmd
.dbg
;
1080 copy
= min_t(int, count
, dbg
->outlen
);
1081 if (copy_to_user(buf
, dbg
->out_msg
, copy
))
1089 static const struct file_operations dfops
= {
1090 .owner
= THIS_MODULE
,
1091 .open
= simple_open
,
1092 .write
= data_write
,
1096 static ssize_t
outlen_read(struct file
*filp
, char __user
*buf
, size_t count
,
1099 struct mlx5_core_dev
*dev
= filp
->private_data
;
1100 struct mlx5_cmd_debug
*dbg
= &dev
->cmd
.dbg
;
1107 err
= snprintf(outlen
, sizeof(outlen
), "%d", dbg
->outlen
);
1111 if (copy_to_user(buf
, &outlen
, err
))
1119 static ssize_t
outlen_write(struct file
*filp
, const char __user
*buf
,
1120 size_t count
, loff_t
*pos
)
1122 struct mlx5_core_dev
*dev
= filp
->private_data
;
1123 struct mlx5_cmd_debug
*dbg
= &dev
->cmd
.dbg
;
1129 if (*pos
!= 0 || count
> 6)
1132 kfree(dbg
->out_msg
);
1133 dbg
->out_msg
= NULL
;
1136 if (copy_from_user(outlen_str
, buf
, count
))
1141 err
= sscanf(outlen_str
, "%d", &outlen
);
1145 ptr
= kzalloc(outlen
, GFP_KERNEL
);
1150 dbg
->outlen
= outlen
;
1157 static const struct file_operations olfops
= {
1158 .owner
= THIS_MODULE
,
1159 .open
= simple_open
,
1160 .write
= outlen_write
,
1161 .read
= outlen_read
,
1164 static void set_wqname(struct mlx5_core_dev
*dev
)
1166 struct mlx5_cmd
*cmd
= &dev
->cmd
;
1168 snprintf(cmd
->wq_name
, sizeof(cmd
->wq_name
), "mlx5_cmd_%s",
1169 dev_name(&dev
->pdev
->dev
));
1172 static void clean_debug_files(struct mlx5_core_dev
*dev
)
1174 struct mlx5_cmd_debug
*dbg
= &dev
->cmd
.dbg
;
1176 if (!mlx5_debugfs_root
)
1179 mlx5_cmdif_debugfs_cleanup(dev
);
1180 debugfs_remove_recursive(dbg
->dbg_root
);
1183 static int create_debugfs_files(struct mlx5_core_dev
*dev
)
1185 struct mlx5_cmd_debug
*dbg
= &dev
->cmd
.dbg
;
1188 if (!mlx5_debugfs_root
)
1191 dbg
->dbg_root
= debugfs_create_dir("cmd", dev
->priv
.dbg_root
);
1195 dbg
->dbg_in
= debugfs_create_file("in", 0400, dbg
->dbg_root
,
1200 dbg
->dbg_out
= debugfs_create_file("out", 0200, dbg
->dbg_root
,
1205 dbg
->dbg_outlen
= debugfs_create_file("out_len", 0600, dbg
->dbg_root
,
1207 if (!dbg
->dbg_outlen
)
1210 dbg
->dbg_status
= debugfs_create_u8("status", 0600, dbg
->dbg_root
,
1212 if (!dbg
->dbg_status
)
1215 dbg
->dbg_run
= debugfs_create_file("run", 0200, dbg
->dbg_root
, dev
, &fops
);
1219 mlx5_cmdif_debugfs_init(dev
);
1224 clean_debug_files(dev
);
1228 static void mlx5_cmd_change_mod(struct mlx5_core_dev
*dev
, int mode
)
1230 struct mlx5_cmd
*cmd
= &dev
->cmd
;
1233 for (i
= 0; i
< cmd
->max_reg_cmds
; i
++)
1235 down(&cmd
->pages_sem
);
1239 up(&cmd
->pages_sem
);
1240 for (i
= 0; i
< cmd
->max_reg_cmds
; i
++)
1244 void mlx5_cmd_use_events(struct mlx5_core_dev
*dev
)
1246 mlx5_cmd_change_mod(dev
, CMD_MODE_EVENTS
);
1249 void mlx5_cmd_use_polling(struct mlx5_core_dev
*dev
)
1251 mlx5_cmd_change_mod(dev
, CMD_MODE_POLLING
);
1254 static void free_msg(struct mlx5_core_dev
*dev
, struct mlx5_cmd_msg
*msg
)
1256 unsigned long flags
;
1259 spin_lock_irqsave(&msg
->cache
->lock
, flags
);
1260 list_add_tail(&msg
->list
, &msg
->cache
->head
);
1261 spin_unlock_irqrestore(&msg
->cache
->lock
, flags
);
1263 mlx5_free_cmd_msg(dev
, msg
);
1267 void mlx5_cmd_comp_handler(struct mlx5_core_dev
*dev
, u64 vec
)
1269 struct mlx5_cmd
*cmd
= &dev
->cmd
;
1270 struct mlx5_cmd_work_ent
*ent
;
1271 mlx5_cmd_cbk_t callback
;
1276 struct mlx5_cmd_stats
*stats
;
1277 unsigned long flags
;
1278 unsigned long vector
;
1280 /* there can be at most 32 command queues */
1281 vector
= vec
& 0xffffffff;
1282 for (i
= 0; i
< (1 << cmd
->log_sz
); i
++) {
1283 if (test_bit(i
, &vector
)) {
1284 struct semaphore
*sem
;
1286 ent
= cmd
->ent_arr
[i
];
1288 cancel_delayed_work(&ent
->cb_timeout_work
);
1289 if (ent
->page_queue
)
1290 sem
= &cmd
->pages_sem
;
1293 ent
->ts2
= ktime_get_ns();
1294 memcpy(ent
->out
->first
.data
, ent
->lay
->out
, sizeof(ent
->lay
->out
));
1295 dump_command(dev
, ent
, 0);
1297 if (!cmd
->checksum_disabled
)
1298 ent
->ret
= verify_signature(ent
);
1301 if (vec
& MLX5_TRIGGERED_CMD_COMP
)
1302 ent
->status
= MLX5_DRIVER_STATUS_ABORTED
;
1304 ent
->status
= ent
->lay
->status_own
>> 1;
1306 mlx5_core_dbg(dev
, "command completed. ret 0x%x, delivery status %s(0x%x)\n",
1307 ent
->ret
, deliv_status_to_str(ent
->status
), ent
->status
);
1309 free_ent(cmd
, ent
->idx
);
1311 if (ent
->callback
) {
1312 ds
= ent
->ts2
- ent
->ts1
;
1313 if (ent
->op
< ARRAY_SIZE(cmd
->stats
)) {
1314 stats
= &cmd
->stats
[ent
->op
];
1315 spin_lock_irqsave(&stats
->lock
, flags
);
1318 spin_unlock_irqrestore(&stats
->lock
, flags
);
1321 callback
= ent
->callback
;
1322 context
= ent
->context
;
1325 err
= mlx5_copy_from_msg(ent
->uout
,
1329 mlx5_free_cmd_msg(dev
, ent
->out
);
1330 free_msg(dev
, ent
->in
);
1332 err
= err
? err
: ent
->status
;
1334 callback(err
, context
);
1336 complete(&ent
->done
);
1342 EXPORT_SYMBOL(mlx5_cmd_comp_handler
);
1344 static int status_to_err(u8 status
)
1346 return status
? -1 : 0; /* TBD more meaningful codes */
1349 static struct mlx5_cmd_msg
*alloc_msg(struct mlx5_core_dev
*dev
, int in_size
,
1352 struct mlx5_cmd_msg
*msg
= ERR_PTR(-ENOMEM
);
1353 struct mlx5_cmd
*cmd
= &dev
->cmd
;
1354 struct cache_ent
*ent
= NULL
;
1356 if (in_size
> MED_LIST_SIZE
&& in_size
<= LONG_LIST_SIZE
)
1357 ent
= &cmd
->cache
.large
;
1358 else if (in_size
> 16 && in_size
<= MED_LIST_SIZE
)
1359 ent
= &cmd
->cache
.med
;
1362 spin_lock_irq(&ent
->lock
);
1363 if (!list_empty(&ent
->head
)) {
1364 msg
= list_entry(ent
->head
.next
, typeof(*msg
), list
);
1365 /* For cached lists, we must explicitly state what is
1369 list_del(&msg
->list
);
1371 spin_unlock_irq(&ent
->lock
);
1375 msg
= mlx5_alloc_cmd_msg(dev
, gfp
, in_size
, 0);
1380 static u16
opcode_from_in(struct mlx5_inbox_hdr
*in
)
1382 return be16_to_cpu(in
->opcode
);
1385 static int is_manage_pages(struct mlx5_inbox_hdr
*in
)
1387 return be16_to_cpu(in
->opcode
) == MLX5_CMD_OP_MANAGE_PAGES
;
1390 static int cmd_exec(struct mlx5_core_dev
*dev
, void *in
, int in_size
, void *out
,
1391 int out_size
, mlx5_cmd_cbk_t callback
, void *context
)
1393 struct mlx5_cmd_msg
*inb
;
1394 struct mlx5_cmd_msg
*outb
;
1402 if (pci_channel_offline(dev
->pdev
) ||
1403 dev
->state
== MLX5_DEVICE_STATE_INTERNAL_ERROR
) {
1404 err
= mlx5_internal_err_ret_value(dev
, opcode_from_in(in
), &drv_synd
, &status
);
1405 *get_synd_ptr(out
) = cpu_to_be32(drv_synd
);
1406 *get_status_ptr(out
) = status
;
1410 pages_queue
= is_manage_pages(in
);
1411 gfp
= callback
? GFP_ATOMIC
: GFP_KERNEL
;
1413 inb
= alloc_msg(dev
, in_size
, gfp
);
1419 token
= alloc_token(&dev
->cmd
);
1421 err
= mlx5_copy_to_msg(inb
, in
, in_size
, token
);
1423 mlx5_core_warn(dev
, "err %d\n", err
);
1427 outb
= mlx5_alloc_cmd_msg(dev
, gfp
, out_size
, token
);
1429 err
= PTR_ERR(outb
);
1433 err
= mlx5_cmd_invoke(dev
, inb
, outb
, out
, out_size
, callback
, context
,
1434 pages_queue
, &status
, token
);
1438 mlx5_core_dbg(dev
, "err %d, status %d\n", err
, status
);
1440 err
= status_to_err(status
);
1445 err
= mlx5_copy_from_msg(out
, outb
, out_size
);
1449 mlx5_free_cmd_msg(dev
, outb
);
1457 int mlx5_cmd_exec(struct mlx5_core_dev
*dev
, void *in
, int in_size
, void *out
,
1460 return cmd_exec(dev
, in
, in_size
, out
, out_size
, NULL
, NULL
);
1462 EXPORT_SYMBOL(mlx5_cmd_exec
);
1464 int mlx5_cmd_exec_cb(struct mlx5_core_dev
*dev
, void *in
, int in_size
,
1465 void *out
, int out_size
, mlx5_cmd_cbk_t callback
,
1468 return cmd_exec(dev
, in
, in_size
, out
, out_size
, callback
, context
);
1470 EXPORT_SYMBOL(mlx5_cmd_exec_cb
);
1472 static void destroy_msg_cache(struct mlx5_core_dev
*dev
)
1474 struct mlx5_cmd
*cmd
= &dev
->cmd
;
1475 struct mlx5_cmd_msg
*msg
;
1476 struct mlx5_cmd_msg
*n
;
1478 list_for_each_entry_safe(msg
, n
, &cmd
->cache
.large
.head
, list
) {
1479 list_del(&msg
->list
);
1480 mlx5_free_cmd_msg(dev
, msg
);
1483 list_for_each_entry_safe(msg
, n
, &cmd
->cache
.med
.head
, list
) {
1484 list_del(&msg
->list
);
1485 mlx5_free_cmd_msg(dev
, msg
);
1489 static int create_msg_cache(struct mlx5_core_dev
*dev
)
1491 struct mlx5_cmd
*cmd
= &dev
->cmd
;
1492 struct mlx5_cmd_msg
*msg
;
1496 spin_lock_init(&cmd
->cache
.large
.lock
);
1497 INIT_LIST_HEAD(&cmd
->cache
.large
.head
);
1498 spin_lock_init(&cmd
->cache
.med
.lock
);
1499 INIT_LIST_HEAD(&cmd
->cache
.med
.head
);
1501 for (i
= 0; i
< NUM_LONG_LISTS
; i
++) {
1502 msg
= mlx5_alloc_cmd_msg(dev
, GFP_KERNEL
, LONG_LIST_SIZE
, 0);
1507 msg
->cache
= &cmd
->cache
.large
;
1508 list_add_tail(&msg
->list
, &cmd
->cache
.large
.head
);
1511 for (i
= 0; i
< NUM_MED_LISTS
; i
++) {
1512 msg
= mlx5_alloc_cmd_msg(dev
, GFP_KERNEL
, MED_LIST_SIZE
, 0);
1517 msg
->cache
= &cmd
->cache
.med
;
1518 list_add_tail(&msg
->list
, &cmd
->cache
.med
.head
);
1524 destroy_msg_cache(dev
);
1528 static int alloc_cmd_page(struct mlx5_core_dev
*dev
, struct mlx5_cmd
*cmd
)
1530 struct device
*ddev
= &dev
->pdev
->dev
;
1532 cmd
->cmd_alloc_buf
= dma_zalloc_coherent(ddev
, MLX5_ADAPTER_PAGE_SIZE
,
1533 &cmd
->alloc_dma
, GFP_KERNEL
);
1534 if (!cmd
->cmd_alloc_buf
)
1537 /* make sure it is aligned to 4K */
1538 if (!((uintptr_t)cmd
->cmd_alloc_buf
& (MLX5_ADAPTER_PAGE_SIZE
- 1))) {
1539 cmd
->cmd_buf
= cmd
->cmd_alloc_buf
;
1540 cmd
->dma
= cmd
->alloc_dma
;
1541 cmd
->alloc_size
= MLX5_ADAPTER_PAGE_SIZE
;
1545 dma_free_coherent(ddev
, MLX5_ADAPTER_PAGE_SIZE
, cmd
->cmd_alloc_buf
,
1547 cmd
->cmd_alloc_buf
= dma_zalloc_coherent(ddev
,
1548 2 * MLX5_ADAPTER_PAGE_SIZE
- 1,
1549 &cmd
->alloc_dma
, GFP_KERNEL
);
1550 if (!cmd
->cmd_alloc_buf
)
1553 cmd
->cmd_buf
= PTR_ALIGN(cmd
->cmd_alloc_buf
, MLX5_ADAPTER_PAGE_SIZE
);
1554 cmd
->dma
= ALIGN(cmd
->alloc_dma
, MLX5_ADAPTER_PAGE_SIZE
);
1555 cmd
->alloc_size
= 2 * MLX5_ADAPTER_PAGE_SIZE
- 1;
1559 static void free_cmd_page(struct mlx5_core_dev
*dev
, struct mlx5_cmd
*cmd
)
1561 struct device
*ddev
= &dev
->pdev
->dev
;
1563 dma_free_coherent(ddev
, cmd
->alloc_size
, cmd
->cmd_alloc_buf
,
1567 int mlx5_cmd_init(struct mlx5_core_dev
*dev
)
1569 int size
= sizeof(struct mlx5_cmd_prot_block
);
1570 int align
= roundup_pow_of_two(size
);
1571 struct mlx5_cmd
*cmd
= &dev
->cmd
;
1577 memset(cmd
, 0, sizeof(*cmd
));
1578 cmd_if_rev
= cmdif_rev(dev
);
1579 if (cmd_if_rev
!= CMD_IF_REV
) {
1580 dev_err(&dev
->pdev
->dev
,
1581 "Driver cmdif rev(%d) differs from firmware's(%d)\n",
1582 CMD_IF_REV
, cmd_if_rev
);
1586 cmd
->pool
= pci_pool_create("mlx5_cmd", dev
->pdev
, size
, align
, 0);
1590 err
= alloc_cmd_page(dev
, cmd
);
1594 cmd_l
= ioread32be(&dev
->iseg
->cmdq_addr_l_sz
) & 0xff;
1595 cmd
->log_sz
= cmd_l
>> 4 & 0xf;
1596 cmd
->log_stride
= cmd_l
& 0xf;
1597 if (1 << cmd
->log_sz
> MLX5_MAX_COMMANDS
) {
1598 dev_err(&dev
->pdev
->dev
, "firmware reports too many outstanding commands %d\n",
1604 if (cmd
->log_sz
+ cmd
->log_stride
> MLX5_ADAPTER_PAGE_SHIFT
) {
1605 dev_err(&dev
->pdev
->dev
, "command queue size overflow\n");
1610 cmd
->checksum_disabled
= 1;
1611 cmd
->max_reg_cmds
= (1 << cmd
->log_sz
) - 1;
1612 cmd
->bitmask
= (1 << cmd
->max_reg_cmds
) - 1;
1614 cmd
->cmdif_rev
= ioread32be(&dev
->iseg
->cmdif_rev_fw_sub
) >> 16;
1615 if (cmd
->cmdif_rev
> CMD_IF_REV
) {
1616 dev_err(&dev
->pdev
->dev
, "driver does not support command interface version. driver %d, firmware %d\n",
1617 CMD_IF_REV
, cmd
->cmdif_rev
);
1622 spin_lock_init(&cmd
->alloc_lock
);
1623 spin_lock_init(&cmd
->token_lock
);
1624 for (i
= 0; i
< ARRAY_SIZE(cmd
->stats
); i
++)
1625 spin_lock_init(&cmd
->stats
[i
].lock
);
1627 sema_init(&cmd
->sem
, cmd
->max_reg_cmds
);
1628 sema_init(&cmd
->pages_sem
, 1);
1630 cmd_h
= (u32
)((u64
)(cmd
->dma
) >> 32);
1631 cmd_l
= (u32
)(cmd
->dma
);
1632 if (cmd_l
& 0xfff) {
1633 dev_err(&dev
->pdev
->dev
, "invalid command queue address\n");
1638 iowrite32be(cmd_h
, &dev
->iseg
->cmdq_addr_h
);
1639 iowrite32be(cmd_l
, &dev
->iseg
->cmdq_addr_l_sz
);
1641 /* Make sure firmware sees the complete address before we proceed */
1644 mlx5_core_dbg(dev
, "descriptor at dma 0x%llx\n", (unsigned long long)(cmd
->dma
));
1646 cmd
->mode
= CMD_MODE_POLLING
;
1648 err
= create_msg_cache(dev
);
1650 dev_err(&dev
->pdev
->dev
, "failed to create command cache\n");
1655 cmd
->wq
= create_singlethread_workqueue(cmd
->wq_name
);
1657 dev_err(&dev
->pdev
->dev
, "failed to create command workqueue\n");
1662 err
= create_debugfs_files(dev
);
1671 destroy_workqueue(cmd
->wq
);
1674 destroy_msg_cache(dev
);
1677 free_cmd_page(dev
, cmd
);
1680 pci_pool_destroy(cmd
->pool
);
1684 EXPORT_SYMBOL(mlx5_cmd_init
);
1686 void mlx5_cmd_cleanup(struct mlx5_core_dev
*dev
)
1688 struct mlx5_cmd
*cmd
= &dev
->cmd
;
1690 clean_debug_files(dev
);
1691 destroy_workqueue(cmd
->wq
);
1692 destroy_msg_cache(dev
);
1693 free_cmd_page(dev
, cmd
);
1694 pci_pool_destroy(cmd
->pool
);
1696 EXPORT_SYMBOL(mlx5_cmd_cleanup
);
1698 static const char *cmd_status_str(u8 status
)
1701 case MLX5_CMD_STAT_OK
:
1703 case MLX5_CMD_STAT_INT_ERR
:
1704 return "internal error";
1705 case MLX5_CMD_STAT_BAD_OP_ERR
:
1706 return "bad operation";
1707 case MLX5_CMD_STAT_BAD_PARAM_ERR
:
1708 return "bad parameter";
1709 case MLX5_CMD_STAT_BAD_SYS_STATE_ERR
:
1710 return "bad system state";
1711 case MLX5_CMD_STAT_BAD_RES_ERR
:
1712 return "bad resource";
1713 case MLX5_CMD_STAT_RES_BUSY
:
1714 return "resource busy";
1715 case MLX5_CMD_STAT_LIM_ERR
:
1716 return "limits exceeded";
1717 case MLX5_CMD_STAT_BAD_RES_STATE_ERR
:
1718 return "bad resource state";
1719 case MLX5_CMD_STAT_IX_ERR
:
1721 case MLX5_CMD_STAT_NO_RES_ERR
:
1722 return "no resources";
1723 case MLX5_CMD_STAT_BAD_INP_LEN_ERR
:
1724 return "bad input length";
1725 case MLX5_CMD_STAT_BAD_OUTP_LEN_ERR
:
1726 return "bad output length";
1727 case MLX5_CMD_STAT_BAD_QP_STATE_ERR
:
1728 return "bad QP state";
1729 case MLX5_CMD_STAT_BAD_PKT_ERR
:
1730 return "bad packet (discarded)";
1731 case MLX5_CMD_STAT_BAD_SIZE_OUTS_CQES_ERR
:
1732 return "bad size too many outstanding CQEs";
1734 return "unknown status";
1738 static int cmd_status_to_err(u8 status
)
1741 case MLX5_CMD_STAT_OK
: return 0;
1742 case MLX5_CMD_STAT_INT_ERR
: return -EIO
;
1743 case MLX5_CMD_STAT_BAD_OP_ERR
: return -EINVAL
;
1744 case MLX5_CMD_STAT_BAD_PARAM_ERR
: return -EINVAL
;
1745 case MLX5_CMD_STAT_BAD_SYS_STATE_ERR
: return -EIO
;
1746 case MLX5_CMD_STAT_BAD_RES_ERR
: return -EINVAL
;
1747 case MLX5_CMD_STAT_RES_BUSY
: return -EBUSY
;
1748 case MLX5_CMD_STAT_LIM_ERR
: return -ENOMEM
;
1749 case MLX5_CMD_STAT_BAD_RES_STATE_ERR
: return -EINVAL
;
1750 case MLX5_CMD_STAT_IX_ERR
: return -EINVAL
;
1751 case MLX5_CMD_STAT_NO_RES_ERR
: return -EAGAIN
;
1752 case MLX5_CMD_STAT_BAD_INP_LEN_ERR
: return -EIO
;
1753 case MLX5_CMD_STAT_BAD_OUTP_LEN_ERR
: return -EIO
;
1754 case MLX5_CMD_STAT_BAD_QP_STATE_ERR
: return -EINVAL
;
1755 case MLX5_CMD_STAT_BAD_PKT_ERR
: return -EINVAL
;
1756 case MLX5_CMD_STAT_BAD_SIZE_OUTS_CQES_ERR
: return -EINVAL
;
1757 default: return -EIO
;
1761 /* this will be available till all the commands use set/get macros */
1762 int mlx5_cmd_status_to_err(struct mlx5_outbox_hdr
*hdr
)
1767 pr_warn("command failed, status %s(0x%x), syndrome 0x%x\n",
1768 cmd_status_str(hdr
->status
), hdr
->status
,
1769 be32_to_cpu(hdr
->syndrome
));
1771 return cmd_status_to_err(hdr
->status
);
1774 int mlx5_cmd_status_to_err_v2(void *ptr
)
1779 status
= be32_to_cpu(*(__be32
*)ptr
) >> 24;
1783 syndrome
= be32_to_cpu(*(__be32
*)(ptr
+ 4));
1785 pr_warn("command failed, status %s(0x%x), syndrome 0x%x\n",
1786 cmd_status_str(status
), status
, syndrome
);
1788 return cmd_status_to_err(status
);