signals: consolidate checks for whether or not to ignore a signal
[deliverable/linux.git] / drivers / net / gianfar.h
1 /*
2 * drivers/net/gianfar.h
3 *
4 * Gianfar Ethernet Driver
5 * Driver for FEC on MPC8540 and TSEC on MPC8540/MPC8560
6 * Based on 8260_io/fcc_enet.c
7 *
8 * Author: Andy Fleming
9 * Maintainer: Kumar Gala
10 *
11 * Copyright (c) 2002-2004 Freescale Semiconductor, Inc.
12 *
13 * This program is free software; you can redistribute it and/or modify it
14 * under the terms of the GNU General Public License as published by the
15 * Free Software Foundation; either version 2 of the License, or (at your
16 * option) any later version.
17 *
18 * Still left to do:
19 * -Add support for module parameters
20 * -Add patch for ethtool phys id
21 */
22 #ifndef __GIANFAR_H
23 #define __GIANFAR_H
24
25 #include <linux/kernel.h>
26 #include <linux/sched.h>
27 #include <linux/string.h>
28 #include <linux/errno.h>
29 #include <linux/slab.h>
30 #include <linux/interrupt.h>
31 #include <linux/init.h>
32 #include <linux/delay.h>
33 #include <linux/netdevice.h>
34 #include <linux/etherdevice.h>
35 #include <linux/skbuff.h>
36 #include <linux/spinlock.h>
37 #include <linux/mm.h>
38 #include <linux/mii.h>
39 #include <linux/phy.h>
40
41 #include <asm/io.h>
42 #include <asm/irq.h>
43 #include <asm/uaccess.h>
44 #include <linux/module.h>
45 #include <linux/crc32.h>
46 #include <linux/workqueue.h>
47 #include <linux/ethtool.h>
48 #include <linux/fsl_devices.h>
49 #include "gianfar_mii.h"
50
51 /* The maximum number of packets to be handled in one call of gfar_poll */
52 #define GFAR_DEV_WEIGHT 64
53
54 /* Length for FCB */
55 #define GMAC_FCB_LEN 8
56
57 /* Default padding amount */
58 #define DEFAULT_PADDING 2
59
60 /* Number of bytes to align the rx bufs to */
61 #define RXBUF_ALIGNMENT 64
62
63 /* The number of bytes which composes a unit for the purpose of
64 * allocating data buffers. ie-for any given MTU, the data buffer
65 * will be the next highest multiple of 512 bytes. */
66 #define INCREMENTAL_BUFFER_SIZE 512
67
68
69 #define MAC_ADDR_LEN 6
70
71 #define PHY_INIT_TIMEOUT 100000
72 #define GFAR_PHY_CHANGE_TIME 2
73
74 #define DEVICE_NAME "%s: Gianfar Ethernet Controller Version 1.2, "
75 #define DRV_NAME "gfar-enet"
76 extern const char gfar_driver_name[];
77 extern const char gfar_driver_version[];
78
79 /* These need to be powers of 2 for this driver */
80 #ifdef CONFIG_GFAR_NAPI
81 #define DEFAULT_TX_RING_SIZE 256
82 #define DEFAULT_RX_RING_SIZE 256
83 #else
84 #define DEFAULT_TX_RING_SIZE 64
85 #define DEFAULT_RX_RING_SIZE 64
86 #endif
87
88 #define GFAR_RX_MAX_RING_SIZE 256
89 #define GFAR_TX_MAX_RING_SIZE 256
90
91 #define GFAR_MAX_FIFO_THRESHOLD 511
92 #define GFAR_MAX_FIFO_STARVE 511
93 #define GFAR_MAX_FIFO_STARVE_OFF 511
94
95 #define DEFAULT_RX_BUFFER_SIZE 1536
96 #define TX_RING_MOD_MASK(size) (size-1)
97 #define RX_RING_MOD_MASK(size) (size-1)
98 #define JUMBO_BUFFER_SIZE 9728
99 #define JUMBO_FRAME_SIZE 9600
100
101 #define DEFAULT_FIFO_TX_THR 0x100
102 #define DEFAULT_FIFO_TX_STARVE 0x40
103 #define DEFAULT_FIFO_TX_STARVE_OFF 0x80
104 #define DEFAULT_BD_STASH 1
105 #define DEFAULT_STASH_LENGTH 96
106 #define DEFAULT_STASH_INDEX 0
107
108 /* The number of Exact Match registers */
109 #define GFAR_EM_NUM 15
110
111 /* Latency of interface clock in nanoseconds */
112 /* Interface clock latency , in this case, means the
113 * time described by a value of 1 in the interrupt
114 * coalescing registers' time fields. Since those fields
115 * refer to the time it takes for 64 clocks to pass, the
116 * latencies are as such:
117 * GBIT = 125MHz => 8ns/clock => 8*64 ns / tick
118 * 100 = 25 MHz => 40ns/clock => 40*64 ns / tick
119 * 10 = 2.5 MHz => 400ns/clock => 400*64 ns / tick
120 */
121 #define GFAR_GBIT_TIME 512
122 #define GFAR_100_TIME 2560
123 #define GFAR_10_TIME 25600
124
125 #define DEFAULT_TX_COALESCE 1
126 #define DEFAULT_TXCOUNT 16
127 #define DEFAULT_TXTIME 21
128
129 #define DEFAULT_RXTIME 21
130
131 /* Non NAPI Case */
132 #ifndef CONFIG_GFAR_NAPI
133 #define DEFAULT_RX_COALESCE 1
134 #define DEFAULT_RXCOUNT 16
135 #else
136 #define DEFAULT_RX_COALESCE 0
137 #define DEFAULT_RXCOUNT 0
138 #endif /* CONFIG_GFAR_NAPI */
139
140 #define TBIPA_VALUE 0x1f
141 #define MIIMCFG_INIT_VALUE 0x00000007
142 #define MIIMCFG_RESET 0x80000000
143 #define MIIMIND_BUSY 0x00000001
144
145 /* TBI register addresses */
146 #define MII_TBICON 0x11
147
148 /* TBICON register bit fields */
149 #define TBICON_CLK_SELECT 0x0020
150
151 /* MAC register bits */
152 #define MACCFG1_SOFT_RESET 0x80000000
153 #define MACCFG1_RESET_RX_MC 0x00080000
154 #define MACCFG1_RESET_TX_MC 0x00040000
155 #define MACCFG1_RESET_RX_FUN 0x00020000
156 #define MACCFG1_RESET_TX_FUN 0x00010000
157 #define MACCFG1_LOOPBACK 0x00000100
158 #define MACCFG1_RX_FLOW 0x00000020
159 #define MACCFG1_TX_FLOW 0x00000010
160 #define MACCFG1_SYNCD_RX_EN 0x00000008
161 #define MACCFG1_RX_EN 0x00000004
162 #define MACCFG1_SYNCD_TX_EN 0x00000002
163 #define MACCFG1_TX_EN 0x00000001
164
165 #define MACCFG2_INIT_SETTINGS 0x00007205
166 #define MACCFG2_FULL_DUPLEX 0x00000001
167 #define MACCFG2_IF 0x00000300
168 #define MACCFG2_MII 0x00000100
169 #define MACCFG2_GMII 0x00000200
170 #define MACCFG2_HUGEFRAME 0x00000020
171 #define MACCFG2_LENGTHCHECK 0x00000010
172
173 #define ECNTRL_INIT_SETTINGS 0x00001000
174 #define ECNTRL_TBI_MODE 0x00000020
175 #define ECNTRL_REDUCED_MODE 0x00000010
176 #define ECNTRL_R100 0x00000008
177 #define ECNTRL_REDUCED_MII_MODE 0x00000004
178 #define ECNTRL_SGMII_MODE 0x00000002
179
180 #define MRBLR_INIT_SETTINGS DEFAULT_RX_BUFFER_SIZE
181
182 #define MINFLR_INIT_SETTINGS 0x00000040
183
184 /* Init to do tx snooping for buffers and descriptors */
185 #define DMACTRL_INIT_SETTINGS 0x000000c3
186 #define DMACTRL_GRS 0x00000010
187 #define DMACTRL_GTS 0x00000008
188
189 #define TSTAT_CLEAR_THALT 0x80000000
190
191 /* Interrupt coalescing macros */
192 #define IC_ICEN 0x80000000
193 #define IC_ICFT_MASK 0x1fe00000
194 #define IC_ICFT_SHIFT 21
195 #define mk_ic_icft(x) \
196 (((unsigned int)x << IC_ICFT_SHIFT)&IC_ICFT_MASK)
197 #define IC_ICTT_MASK 0x0000ffff
198 #define mk_ic_ictt(x) (x&IC_ICTT_MASK)
199
200 #define mk_ic_value(count, time) (IC_ICEN | \
201 mk_ic_icft(count) | \
202 mk_ic_ictt(time))
203
204 #define RCTRL_PAL_MASK 0x001f0000
205 #define RCTRL_VLEX 0x00002000
206 #define RCTRL_FILREN 0x00001000
207 #define RCTRL_GHTX 0x00000400
208 #define RCTRL_IPCSEN 0x00000200
209 #define RCTRL_TUCSEN 0x00000100
210 #define RCTRL_PRSDEP_MASK 0x000000c0
211 #define RCTRL_PRSDEP_INIT 0x000000c0
212 #define RCTRL_PROM 0x00000008
213 #define RCTRL_EMEN 0x00000002
214 #define RCTRL_CHECKSUMMING (RCTRL_IPCSEN \
215 | RCTRL_TUCSEN | RCTRL_PRSDEP_INIT)
216 #define RCTRL_EXTHASH (RCTRL_GHTX)
217 #define RCTRL_VLAN (RCTRL_PRSDEP_INIT)
218 #define RCTRL_PADDING(x) ((x << 16) & RCTRL_PAL_MASK)
219
220
221 #define RSTAT_CLEAR_RHALT 0x00800000
222
223 #define TCTRL_IPCSEN 0x00004000
224 #define TCTRL_TUCSEN 0x00002000
225 #define TCTRL_VLINS 0x00001000
226 #define TCTRL_INIT_CSUM (TCTRL_TUCSEN | TCTRL_IPCSEN)
227
228 #define IEVENT_INIT_CLEAR 0xffffffff
229 #define IEVENT_BABR 0x80000000
230 #define IEVENT_RXC 0x40000000
231 #define IEVENT_BSY 0x20000000
232 #define IEVENT_EBERR 0x10000000
233 #define IEVENT_MSRO 0x04000000
234 #define IEVENT_GTSC 0x02000000
235 #define IEVENT_BABT 0x01000000
236 #define IEVENT_TXC 0x00800000
237 #define IEVENT_TXE 0x00400000
238 #define IEVENT_TXB 0x00200000
239 #define IEVENT_TXF 0x00100000
240 #define IEVENT_LC 0x00040000
241 #define IEVENT_CRL 0x00020000
242 #define IEVENT_XFUN 0x00010000
243 #define IEVENT_RXB0 0x00008000
244 #define IEVENT_GRSC 0x00000100
245 #define IEVENT_RXF0 0x00000080
246 #define IEVENT_FIR 0x00000008
247 #define IEVENT_FIQ 0x00000004
248 #define IEVENT_DPE 0x00000002
249 #define IEVENT_PERR 0x00000001
250 #define IEVENT_RX_MASK (IEVENT_RXB0 | IEVENT_RXF0)
251 #define IEVENT_TX_MASK (IEVENT_TXB | IEVENT_TXF)
252 #define IEVENT_RTX_MASK (IEVENT_RX_MASK | IEVENT_TX_MASK)
253 #define IEVENT_ERR_MASK \
254 (IEVENT_RXC | IEVENT_BSY | IEVENT_EBERR | IEVENT_MSRO | \
255 IEVENT_BABT | IEVENT_TXC | IEVENT_TXE | IEVENT_LC \
256 | IEVENT_CRL | IEVENT_XFUN | IEVENT_DPE | IEVENT_PERR)
257
258 #define IMASK_INIT_CLEAR 0x00000000
259 #define IMASK_BABR 0x80000000
260 #define IMASK_RXC 0x40000000
261 #define IMASK_BSY 0x20000000
262 #define IMASK_EBERR 0x10000000
263 #define IMASK_MSRO 0x04000000
264 #define IMASK_GRSC 0x02000000
265 #define IMASK_BABT 0x01000000
266 #define IMASK_TXC 0x00800000
267 #define IMASK_TXEEN 0x00400000
268 #define IMASK_TXBEN 0x00200000
269 #define IMASK_TXFEN 0x00100000
270 #define IMASK_LC 0x00040000
271 #define IMASK_CRL 0x00020000
272 #define IMASK_XFUN 0x00010000
273 #define IMASK_RXB0 0x00008000
274 #define IMASK_GTSC 0x00000100
275 #define IMASK_RXFEN0 0x00000080
276 #define IMASK_FIR 0x00000008
277 #define IMASK_FIQ 0x00000004
278 #define IMASK_DPE 0x00000002
279 #define IMASK_PERR 0x00000001
280 #define IMASK_DEFAULT (IMASK_TXEEN | IMASK_TXFEN | IMASK_TXBEN | \
281 IMASK_RXFEN0 | IMASK_BSY | IMASK_EBERR | IMASK_BABR | \
282 IMASK_XFUN | IMASK_RXC | IMASK_BABT | IMASK_DPE \
283 | IMASK_PERR)
284 #define IMASK_RTX_DISABLED ((~(IMASK_RXFEN0 | IMASK_TXFEN | IMASK_BSY)) \
285 & IMASK_DEFAULT)
286
287 /* Fifo management */
288 #define FIFO_TX_THR_MASK 0x01ff
289 #define FIFO_TX_STARVE_MASK 0x01ff
290 #define FIFO_TX_STARVE_OFF_MASK 0x01ff
291
292 /* Attribute fields */
293
294 /* This enables rx snooping for buffers and descriptors */
295 #define ATTR_BDSTASH 0x00000800
296
297 #define ATTR_BUFSTASH 0x00004000
298
299 #define ATTR_SNOOPING 0x000000c0
300 #define ATTR_INIT_SETTINGS ATTR_SNOOPING
301
302 #define ATTRELI_INIT_SETTINGS 0x0
303 #define ATTRELI_EL_MASK 0x3fff0000
304 #define ATTRELI_EL(x) (x << 16)
305 #define ATTRELI_EI_MASK 0x00003fff
306 #define ATTRELI_EI(x) (x)
307
308
309 /* TxBD status field bits */
310 #define TXBD_READY 0x8000
311 #define TXBD_PADCRC 0x4000
312 #define TXBD_WRAP 0x2000
313 #define TXBD_INTERRUPT 0x1000
314 #define TXBD_LAST 0x0800
315 #define TXBD_CRC 0x0400
316 #define TXBD_DEF 0x0200
317 #define TXBD_HUGEFRAME 0x0080
318 #define TXBD_LATECOLLISION 0x0080
319 #define TXBD_RETRYLIMIT 0x0040
320 #define TXBD_RETRYCOUNTMASK 0x003c
321 #define TXBD_UNDERRUN 0x0002
322 #define TXBD_TOE 0x0002
323
324 /* Tx FCB param bits */
325 #define TXFCB_VLN 0x80
326 #define TXFCB_IP 0x40
327 #define TXFCB_IP6 0x20
328 #define TXFCB_TUP 0x10
329 #define TXFCB_UDP 0x08
330 #define TXFCB_CIP 0x04
331 #define TXFCB_CTU 0x02
332 #define TXFCB_NPH 0x01
333 #define TXFCB_DEFAULT (TXFCB_IP|TXFCB_TUP|TXFCB_CTU|TXFCB_NPH)
334
335 /* RxBD status field bits */
336 #define RXBD_EMPTY 0x8000
337 #define RXBD_RO1 0x4000
338 #define RXBD_WRAP 0x2000
339 #define RXBD_INTERRUPT 0x1000
340 #define RXBD_LAST 0x0800
341 #define RXBD_FIRST 0x0400
342 #define RXBD_MISS 0x0100
343 #define RXBD_BROADCAST 0x0080
344 #define RXBD_MULTICAST 0x0040
345 #define RXBD_LARGE 0x0020
346 #define RXBD_NONOCTET 0x0010
347 #define RXBD_SHORT 0x0008
348 #define RXBD_CRCERR 0x0004
349 #define RXBD_OVERRUN 0x0002
350 #define RXBD_TRUNCATED 0x0001
351 #define RXBD_STATS 0x01ff
352 #define RXBD_ERR (RXBD_LARGE | RXBD_SHORT | RXBD_NONOCTET \
353 | RXBD_CRCERR | RXBD_OVERRUN \
354 | RXBD_TRUNCATED)
355
356 /* Rx FCB status field bits */
357 #define RXFCB_VLN 0x8000
358 #define RXFCB_IP 0x4000
359 #define RXFCB_IP6 0x2000
360 #define RXFCB_TUP 0x1000
361 #define RXFCB_CIP 0x0800
362 #define RXFCB_CTU 0x0400
363 #define RXFCB_EIP 0x0200
364 #define RXFCB_ETU 0x0100
365 #define RXFCB_CSUM_MASK 0x0f00
366 #define RXFCB_PERR_MASK 0x000c
367 #define RXFCB_PERR_BADL3 0x0008
368
369 struct txbd8
370 {
371 u16 status; /* Status Fields */
372 u16 length; /* Buffer length */
373 u32 bufPtr; /* Buffer Pointer */
374 };
375
376 struct txfcb {
377 u8 flags;
378 u8 reserved;
379 u8 l4os; /* Level 4 Header Offset */
380 u8 l3os; /* Level 3 Header Offset */
381 u16 phcs; /* Pseudo-header Checksum */
382 u16 vlctl; /* VLAN control word */
383 };
384
385 struct rxbd8
386 {
387 u16 status; /* Status Fields */
388 u16 length; /* Buffer Length */
389 u32 bufPtr; /* Buffer Pointer */
390 };
391
392 struct rxfcb {
393 u16 flags;
394 u8 rq; /* Receive Queue index */
395 u8 pro; /* Layer 4 Protocol */
396 u16 reserved;
397 u16 vlctl; /* VLAN control word */
398 };
399
400 struct rmon_mib
401 {
402 u32 tr64; /* 0x.680 - Transmit and Receive 64-byte Frame Counter */
403 u32 tr127; /* 0x.684 - Transmit and Receive 65-127 byte Frame Counter */
404 u32 tr255; /* 0x.688 - Transmit and Receive 128-255 byte Frame Counter */
405 u32 tr511; /* 0x.68c - Transmit and Receive 256-511 byte Frame Counter */
406 u32 tr1k; /* 0x.690 - Transmit and Receive 512-1023 byte Frame Counter */
407 u32 trmax; /* 0x.694 - Transmit and Receive 1024-1518 byte Frame Counter */
408 u32 trmgv; /* 0x.698 - Transmit and Receive 1519-1522 byte Good VLAN Frame */
409 u32 rbyt; /* 0x.69c - Receive Byte Counter */
410 u32 rpkt; /* 0x.6a0 - Receive Packet Counter */
411 u32 rfcs; /* 0x.6a4 - Receive FCS Error Counter */
412 u32 rmca; /* 0x.6a8 - Receive Multicast Packet Counter */
413 u32 rbca; /* 0x.6ac - Receive Broadcast Packet Counter */
414 u32 rxcf; /* 0x.6b0 - Receive Control Frame Packet Counter */
415 u32 rxpf; /* 0x.6b4 - Receive Pause Frame Packet Counter */
416 u32 rxuo; /* 0x.6b8 - Receive Unknown OP Code Counter */
417 u32 raln; /* 0x.6bc - Receive Alignment Error Counter */
418 u32 rflr; /* 0x.6c0 - Receive Frame Length Error Counter */
419 u32 rcde; /* 0x.6c4 - Receive Code Error Counter */
420 u32 rcse; /* 0x.6c8 - Receive Carrier Sense Error Counter */
421 u32 rund; /* 0x.6cc - Receive Undersize Packet Counter */
422 u32 rovr; /* 0x.6d0 - Receive Oversize Packet Counter */
423 u32 rfrg; /* 0x.6d4 - Receive Fragments Counter */
424 u32 rjbr; /* 0x.6d8 - Receive Jabber Counter */
425 u32 rdrp; /* 0x.6dc - Receive Drop Counter */
426 u32 tbyt; /* 0x.6e0 - Transmit Byte Counter Counter */
427 u32 tpkt; /* 0x.6e4 - Transmit Packet Counter */
428 u32 tmca; /* 0x.6e8 - Transmit Multicast Packet Counter */
429 u32 tbca; /* 0x.6ec - Transmit Broadcast Packet Counter */
430 u32 txpf; /* 0x.6f0 - Transmit Pause Control Frame Counter */
431 u32 tdfr; /* 0x.6f4 - Transmit Deferral Packet Counter */
432 u32 tedf; /* 0x.6f8 - Transmit Excessive Deferral Packet Counter */
433 u32 tscl; /* 0x.6fc - Transmit Single Collision Packet Counter */
434 u32 tmcl; /* 0x.700 - Transmit Multiple Collision Packet Counter */
435 u32 tlcl; /* 0x.704 - Transmit Late Collision Packet Counter */
436 u32 txcl; /* 0x.708 - Transmit Excessive Collision Packet Counter */
437 u32 tncl; /* 0x.70c - Transmit Total Collision Counter */
438 u8 res1[4];
439 u32 tdrp; /* 0x.714 - Transmit Drop Frame Counter */
440 u32 tjbr; /* 0x.718 - Transmit Jabber Frame Counter */
441 u32 tfcs; /* 0x.71c - Transmit FCS Error Counter */
442 u32 txcf; /* 0x.720 - Transmit Control Frame Counter */
443 u32 tovr; /* 0x.724 - Transmit Oversize Frame Counter */
444 u32 tund; /* 0x.728 - Transmit Undersize Frame Counter */
445 u32 tfrg; /* 0x.72c - Transmit Fragments Frame Counter */
446 u32 car1; /* 0x.730 - Carry Register One */
447 u32 car2; /* 0x.734 - Carry Register Two */
448 u32 cam1; /* 0x.738 - Carry Mask Register One */
449 u32 cam2; /* 0x.73c - Carry Mask Register Two */
450 };
451
452 struct gfar_extra_stats {
453 u64 kernel_dropped;
454 u64 rx_large;
455 u64 rx_short;
456 u64 rx_nonoctet;
457 u64 rx_crcerr;
458 u64 rx_overrun;
459 u64 rx_bsy;
460 u64 rx_babr;
461 u64 rx_trunc;
462 u64 eberr;
463 u64 tx_babt;
464 u64 tx_underrun;
465 u64 rx_skbmissing;
466 u64 tx_timeout;
467 };
468
469 #define GFAR_RMON_LEN ((sizeof(struct rmon_mib) - 16)/sizeof(u32))
470 #define GFAR_EXTRA_STATS_LEN (sizeof(struct gfar_extra_stats)/sizeof(u64))
471
472 /* Number of stats in the stats structure (ignore car and cam regs)*/
473 #define GFAR_STATS_LEN (GFAR_RMON_LEN + GFAR_EXTRA_STATS_LEN)
474
475 #define GFAR_INFOSTR_LEN 32
476
477 struct gfar_stats {
478 u64 extra[GFAR_EXTRA_STATS_LEN];
479 u64 rmon[GFAR_RMON_LEN];
480 };
481
482
483 struct gfar {
484 u32 tsec_id; /* 0x.000 - Controller ID register */
485 u8 res1[12];
486 u32 ievent; /* 0x.010 - Interrupt Event Register */
487 u32 imask; /* 0x.014 - Interrupt Mask Register */
488 u32 edis; /* 0x.018 - Error Disabled Register */
489 u8 res2[4];
490 u32 ecntrl; /* 0x.020 - Ethernet Control Register */
491 u32 minflr; /* 0x.024 - Minimum Frame Length Register */
492 u32 ptv; /* 0x.028 - Pause Time Value Register */
493 u32 dmactrl; /* 0x.02c - DMA Control Register */
494 u32 tbipa; /* 0x.030 - TBI PHY Address Register */
495 u8 res3[88];
496 u32 fifo_tx_thr; /* 0x.08c - FIFO transmit threshold register */
497 u8 res4[8];
498 u32 fifo_tx_starve; /* 0x.098 - FIFO transmit starve register */
499 u32 fifo_tx_starve_shutoff; /* 0x.09c - FIFO transmit starve shutoff register */
500 u8 res5[4];
501 u32 fifo_rx_pause; /* 0x.0a4 - FIFO receive pause threshold register */
502 u32 fifo_rx_alarm; /* 0x.0a8 - FIFO receive alarm threshold register */
503 u8 res6[84];
504 u32 tctrl; /* 0x.100 - Transmit Control Register */
505 u32 tstat; /* 0x.104 - Transmit Status Register */
506 u32 dfvlan; /* 0x.108 - Default VLAN Control word */
507 u32 tbdlen; /* 0x.10c - Transmit Buffer Descriptor Data Length Register */
508 u32 txic; /* 0x.110 - Transmit Interrupt Coalescing Configuration Register */
509 u32 tqueue; /* 0x.114 - Transmit queue control register */
510 u8 res7[40];
511 u32 tr03wt; /* 0x.140 - TxBD Rings 0-3 round-robin weightings */
512 u32 tr47wt; /* 0x.144 - TxBD Rings 4-7 round-robin weightings */
513 u8 res8[52];
514 u32 tbdbph; /* 0x.17c - Tx data buffer pointer high */
515 u8 res9a[4];
516 u32 tbptr0; /* 0x.184 - TxBD Pointer for ring 0 */
517 u8 res9b[4];
518 u32 tbptr1; /* 0x.18c - TxBD Pointer for ring 1 */
519 u8 res9c[4];
520 u32 tbptr2; /* 0x.194 - TxBD Pointer for ring 2 */
521 u8 res9d[4];
522 u32 tbptr3; /* 0x.19c - TxBD Pointer for ring 3 */
523 u8 res9e[4];
524 u32 tbptr4; /* 0x.1a4 - TxBD Pointer for ring 4 */
525 u8 res9f[4];
526 u32 tbptr5; /* 0x.1ac - TxBD Pointer for ring 5 */
527 u8 res9g[4];
528 u32 tbptr6; /* 0x.1b4 - TxBD Pointer for ring 6 */
529 u8 res9h[4];
530 u32 tbptr7; /* 0x.1bc - TxBD Pointer for ring 7 */
531 u8 res9[64];
532 u32 tbaseh; /* 0x.200 - TxBD base address high */
533 u32 tbase0; /* 0x.204 - TxBD Base Address of ring 0 */
534 u8 res10a[4];
535 u32 tbase1; /* 0x.20c - TxBD Base Address of ring 1 */
536 u8 res10b[4];
537 u32 tbase2; /* 0x.214 - TxBD Base Address of ring 2 */
538 u8 res10c[4];
539 u32 tbase3; /* 0x.21c - TxBD Base Address of ring 3 */
540 u8 res10d[4];
541 u32 tbase4; /* 0x.224 - TxBD Base Address of ring 4 */
542 u8 res10e[4];
543 u32 tbase5; /* 0x.22c - TxBD Base Address of ring 5 */
544 u8 res10f[4];
545 u32 tbase6; /* 0x.234 - TxBD Base Address of ring 6 */
546 u8 res10g[4];
547 u32 tbase7; /* 0x.23c - TxBD Base Address of ring 7 */
548 u8 res10[192];
549 u32 rctrl; /* 0x.300 - Receive Control Register */
550 u32 rstat; /* 0x.304 - Receive Status Register */
551 u8 res12[8];
552 u32 rxic; /* 0x.310 - Receive Interrupt Coalescing Configuration Register */
553 u32 rqueue; /* 0x.314 - Receive queue control register */
554 u8 res13[24];
555 u32 rbifx; /* 0x.330 - Receive bit field extract control register */
556 u32 rqfar; /* 0x.334 - Receive queue filing table address register */
557 u32 rqfcr; /* 0x.338 - Receive queue filing table control register */
558 u32 rqfpr; /* 0x.33c - Receive queue filing table property register */
559 u32 mrblr; /* 0x.340 - Maximum Receive Buffer Length Register */
560 u8 res14[56];
561 u32 rbdbph; /* 0x.37c - Rx data buffer pointer high */
562 u8 res15a[4];
563 u32 rbptr0; /* 0x.384 - RxBD pointer for ring 0 */
564 u8 res15b[4];
565 u32 rbptr1; /* 0x.38c - RxBD pointer for ring 1 */
566 u8 res15c[4];
567 u32 rbptr2; /* 0x.394 - RxBD pointer for ring 2 */
568 u8 res15d[4];
569 u32 rbptr3; /* 0x.39c - RxBD pointer for ring 3 */
570 u8 res15e[4];
571 u32 rbptr4; /* 0x.3a4 - RxBD pointer for ring 4 */
572 u8 res15f[4];
573 u32 rbptr5; /* 0x.3ac - RxBD pointer for ring 5 */
574 u8 res15g[4];
575 u32 rbptr6; /* 0x.3b4 - RxBD pointer for ring 6 */
576 u8 res15h[4];
577 u32 rbptr7; /* 0x.3bc - RxBD pointer for ring 7 */
578 u8 res16[64];
579 u32 rbaseh; /* 0x.400 - RxBD base address high */
580 u32 rbase0; /* 0x.404 - RxBD base address of ring 0 */
581 u8 res17a[4];
582 u32 rbase1; /* 0x.40c - RxBD base address of ring 1 */
583 u8 res17b[4];
584 u32 rbase2; /* 0x.414 - RxBD base address of ring 2 */
585 u8 res17c[4];
586 u32 rbase3; /* 0x.41c - RxBD base address of ring 3 */
587 u8 res17d[4];
588 u32 rbase4; /* 0x.424 - RxBD base address of ring 4 */
589 u8 res17e[4];
590 u32 rbase5; /* 0x.42c - RxBD base address of ring 5 */
591 u8 res17f[4];
592 u32 rbase6; /* 0x.434 - RxBD base address of ring 6 */
593 u8 res17g[4];
594 u32 rbase7; /* 0x.43c - RxBD base address of ring 7 */
595 u8 res17[192];
596 u32 maccfg1; /* 0x.500 - MAC Configuration 1 Register */
597 u32 maccfg2; /* 0x.504 - MAC Configuration 2 Register */
598 u32 ipgifg; /* 0x.508 - Inter Packet Gap/Inter Frame Gap Register */
599 u32 hafdup; /* 0x.50c - Half Duplex Register */
600 u32 maxfrm; /* 0x.510 - Maximum Frame Length Register */
601 u8 res18[12];
602 u8 gfar_mii_regs[24]; /* See gianfar_phy.h */
603 u8 res19[4];
604 u32 ifstat; /* 0x.53c - Interface Status Register */
605 u32 macstnaddr1; /* 0x.540 - Station Address Part 1 Register */
606 u32 macstnaddr2; /* 0x.544 - Station Address Part 2 Register */
607 u32 mac01addr1; /* 0x.548 - MAC exact match address 1, part 1 */
608 u32 mac01addr2; /* 0x.54c - MAC exact match address 1, part 2 */
609 u32 mac02addr1; /* 0x.550 - MAC exact match address 2, part 1 */
610 u32 mac02addr2; /* 0x.554 - MAC exact match address 2, part 2 */
611 u32 mac03addr1; /* 0x.558 - MAC exact match address 3, part 1 */
612 u32 mac03addr2; /* 0x.55c - MAC exact match address 3, part 2 */
613 u32 mac04addr1; /* 0x.560 - MAC exact match address 4, part 1 */
614 u32 mac04addr2; /* 0x.564 - MAC exact match address 4, part 2 */
615 u32 mac05addr1; /* 0x.568 - MAC exact match address 5, part 1 */
616 u32 mac05addr2; /* 0x.56c - MAC exact match address 5, part 2 */
617 u32 mac06addr1; /* 0x.570 - MAC exact match address 6, part 1 */
618 u32 mac06addr2; /* 0x.574 - MAC exact match address 6, part 2 */
619 u32 mac07addr1; /* 0x.578 - MAC exact match address 7, part 1 */
620 u32 mac07addr2; /* 0x.57c - MAC exact match address 7, part 2 */
621 u32 mac08addr1; /* 0x.580 - MAC exact match address 8, part 1 */
622 u32 mac08addr2; /* 0x.584 - MAC exact match address 8, part 2 */
623 u32 mac09addr1; /* 0x.588 - MAC exact match address 9, part 1 */
624 u32 mac09addr2; /* 0x.58c - MAC exact match address 9, part 2 */
625 u32 mac10addr1; /* 0x.590 - MAC exact match address 10, part 1*/
626 u32 mac10addr2; /* 0x.594 - MAC exact match address 10, part 2*/
627 u32 mac11addr1; /* 0x.598 - MAC exact match address 11, part 1*/
628 u32 mac11addr2; /* 0x.59c - MAC exact match address 11, part 2*/
629 u32 mac12addr1; /* 0x.5a0 - MAC exact match address 12, part 1*/
630 u32 mac12addr2; /* 0x.5a4 - MAC exact match address 12, part 2*/
631 u32 mac13addr1; /* 0x.5a8 - MAC exact match address 13, part 1*/
632 u32 mac13addr2; /* 0x.5ac - MAC exact match address 13, part 2*/
633 u32 mac14addr1; /* 0x.5b0 - MAC exact match address 14, part 1*/
634 u32 mac14addr2; /* 0x.5b4 - MAC exact match address 14, part 2*/
635 u32 mac15addr1; /* 0x.5b8 - MAC exact match address 15, part 1*/
636 u32 mac15addr2; /* 0x.5bc - MAC exact match address 15, part 2*/
637 u8 res20[192];
638 struct rmon_mib rmon; /* 0x.680-0x.73c */
639 u32 rrej; /* 0x.740 - Receive filer rejected packet counter */
640 u8 res21[188];
641 u32 igaddr0; /* 0x.800 - Indivdual/Group address register 0*/
642 u32 igaddr1; /* 0x.804 - Indivdual/Group address register 1*/
643 u32 igaddr2; /* 0x.808 - Indivdual/Group address register 2*/
644 u32 igaddr3; /* 0x.80c - Indivdual/Group address register 3*/
645 u32 igaddr4; /* 0x.810 - Indivdual/Group address register 4*/
646 u32 igaddr5; /* 0x.814 - Indivdual/Group address register 5*/
647 u32 igaddr6; /* 0x.818 - Indivdual/Group address register 6*/
648 u32 igaddr7; /* 0x.81c - Indivdual/Group address register 7*/
649 u8 res22[96];
650 u32 gaddr0; /* 0x.880 - Group address register 0 */
651 u32 gaddr1; /* 0x.884 - Group address register 1 */
652 u32 gaddr2; /* 0x.888 - Group address register 2 */
653 u32 gaddr3; /* 0x.88c - Group address register 3 */
654 u32 gaddr4; /* 0x.890 - Group address register 4 */
655 u32 gaddr5; /* 0x.894 - Group address register 5 */
656 u32 gaddr6; /* 0x.898 - Group address register 6 */
657 u32 gaddr7; /* 0x.89c - Group address register 7 */
658 u8 res23a[352];
659 u32 fifocfg; /* 0x.a00 - FIFO interface config register */
660 u8 res23b[252];
661 u8 res23c[248];
662 u32 attr; /* 0x.bf8 - Attributes Register */
663 u32 attreli; /* 0x.bfc - Attributes Extract Length and Extract Index Register */
664 u8 res24[1024];
665
666 };
667
668 /* Struct stolen almost completely (and shamelessly) from the FCC enet source
669 * (Ok, that's not so true anymore, but there is a family resemblence)
670 * The GFAR buffer descriptors track the ring buffers. The rx_bd_base
671 * and tx_bd_base always point to the currently available buffer.
672 * The dirty_tx tracks the current buffer that is being sent by the
673 * controller. The cur_tx and dirty_tx are equal under both completely
674 * empty and completely full conditions. The empty/ready indicator in
675 * the buffer descriptor determines the actual condition.
676 */
677 struct gfar_private {
678 /* Fields controlled by TX lock */
679 spinlock_t txlock;
680
681 /* Pointer to the array of skbuffs */
682 struct sk_buff ** tx_skbuff;
683
684 /* next free skb in the array */
685 u16 skb_curtx;
686
687 /* First skb in line to be transmitted */
688 u16 skb_dirtytx;
689
690 /* Configuration info for the coalescing features */
691 unsigned char txcoalescing;
692 unsigned short txcount;
693 unsigned short txtime;
694
695 /* Buffer descriptor pointers */
696 struct txbd8 *tx_bd_base; /* First tx buffer descriptor */
697 struct txbd8 *cur_tx; /* Next free ring entry */
698 struct txbd8 *dirty_tx; /* First buffer in line
699 to be transmitted */
700 unsigned int tx_ring_size;
701
702 /* RX Locked fields */
703 spinlock_t rxlock;
704
705 struct net_device *dev;
706 struct napi_struct napi;
707
708 /* skb array and index */
709 struct sk_buff ** rx_skbuff;
710 u16 skb_currx;
711
712 /* RX Coalescing values */
713 unsigned char rxcoalescing;
714 unsigned short rxcount;
715 unsigned short rxtime;
716
717 struct rxbd8 *rx_bd_base; /* First Rx buffers */
718 struct rxbd8 *cur_rx; /* Next free rx ring entry */
719
720 /* RX parameters */
721 unsigned int rx_ring_size;
722 unsigned int rx_buffer_size;
723 unsigned int rx_stash_size;
724 unsigned int rx_stash_index;
725
726 struct vlan_group *vlgrp;
727
728 /* Unprotected fields */
729 /* Pointer to the GFAR memory mapped Registers */
730 struct gfar __iomem *regs;
731
732 /* Hash registers and their width */
733 u32 __iomem *hash_regs[16];
734 int hash_width;
735
736 /* global parameters */
737 unsigned int fifo_threshold;
738 unsigned int fifo_starve;
739 unsigned int fifo_starve_off;
740
741 unsigned char vlan_enable:1,
742 rx_csum_enable:1,
743 extended_hash:1,
744 bd_stash_en:1;
745 unsigned short padding;
746
747 unsigned int interruptTransmit;
748 unsigned int interruptReceive;
749 unsigned int interruptError;
750
751 /* info structure initialized by platform code */
752 struct gianfar_platform_data *einfo;
753
754 /* PHY stuff */
755 struct phy_device *phydev;
756 struct mii_bus *mii_bus;
757 int oldspeed;
758 int oldduplex;
759 int oldlink;
760
761 uint32_t msg_enable;
762
763 /* Network Statistics */
764 struct gfar_extra_stats extra_stats;
765 };
766
767 static inline u32 gfar_read(volatile unsigned __iomem *addr)
768 {
769 u32 val;
770 val = in_be32(addr);
771 return val;
772 }
773
774 static inline void gfar_write(volatile unsigned __iomem *addr, u32 val)
775 {
776 out_be32(addr, val);
777 }
778
779 extern irqreturn_t gfar_receive(int irq, void *dev_id);
780 extern int startup_gfar(struct net_device *dev);
781 extern void stop_gfar(struct net_device *dev);
782 extern void gfar_halt(struct net_device *dev);
783 extern void gfar_phy_test(struct mii_bus *bus, struct phy_device *phydev,
784 int enable, u32 regnum, u32 read);
785 void gfar_init_sysfs(struct net_device *dev);
786
787 #endif /* __GIANFAR_H */
This page took 0.056616 seconds and 5 git commands to generate.