igb: update comments for serdes config and update to handle duplex
[deliverable/linux.git] / drivers / net / igb / e1000_hw.h
1 /*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
4 Copyright(c) 2007-2009 Intel Corporation.
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26 *******************************************************************************/
27
28 #ifndef _E1000_HW_H_
29 #define _E1000_HW_H_
30
31 #include <linux/types.h>
32 #include <linux/delay.h>
33 #include <linux/io.h>
34
35 #include "e1000_regs.h"
36 #include "e1000_defines.h"
37
38 struct e1000_hw;
39
40 #define E1000_DEV_ID_82576 0x10C9
41 #define E1000_DEV_ID_82576_FIBER 0x10E6
42 #define E1000_DEV_ID_82576_SERDES 0x10E7
43 #define E1000_DEV_ID_82576_QUAD_COPPER 0x10E8
44 #define E1000_DEV_ID_82576_NS 0x150A
45 #define E1000_DEV_ID_82576_SERDES_QUAD 0x150D
46 #define E1000_DEV_ID_82575EB_COPPER 0x10A7
47 #define E1000_DEV_ID_82575EB_FIBER_SERDES 0x10A9
48 #define E1000_DEV_ID_82575GB_QUAD_COPPER 0x10D6
49
50 #define E1000_REVISION_2 2
51 #define E1000_REVISION_4 4
52
53 #define E1000_FUNC_0 0
54 #define E1000_FUNC_1 1
55
56 enum e1000_mac_type {
57 e1000_undefined = 0,
58 e1000_82575,
59 e1000_82576,
60 e1000_num_macs /* List is 1-based, so subtract 1 for true count. */
61 };
62
63 enum e1000_media_type {
64 e1000_media_type_unknown = 0,
65 e1000_media_type_copper = 1,
66 e1000_media_type_internal_serdes = 2,
67 e1000_num_media_types
68 };
69
70 enum e1000_nvm_type {
71 e1000_nvm_unknown = 0,
72 e1000_nvm_none,
73 e1000_nvm_eeprom_spi,
74 e1000_nvm_eeprom_microwire,
75 e1000_nvm_flash_hw,
76 e1000_nvm_flash_sw
77 };
78
79 enum e1000_nvm_override {
80 e1000_nvm_override_none = 0,
81 e1000_nvm_override_spi_small,
82 e1000_nvm_override_spi_large,
83 e1000_nvm_override_microwire_small,
84 e1000_nvm_override_microwire_large
85 };
86
87 enum e1000_phy_type {
88 e1000_phy_unknown = 0,
89 e1000_phy_none,
90 e1000_phy_m88,
91 e1000_phy_igp,
92 e1000_phy_igp_2,
93 e1000_phy_gg82563,
94 e1000_phy_igp_3,
95 e1000_phy_ife,
96 };
97
98 enum e1000_bus_type {
99 e1000_bus_type_unknown = 0,
100 e1000_bus_type_pci,
101 e1000_bus_type_pcix,
102 e1000_bus_type_pci_express,
103 e1000_bus_type_reserved
104 };
105
106 enum e1000_bus_speed {
107 e1000_bus_speed_unknown = 0,
108 e1000_bus_speed_33,
109 e1000_bus_speed_66,
110 e1000_bus_speed_100,
111 e1000_bus_speed_120,
112 e1000_bus_speed_133,
113 e1000_bus_speed_2500,
114 e1000_bus_speed_5000,
115 e1000_bus_speed_reserved
116 };
117
118 enum e1000_bus_width {
119 e1000_bus_width_unknown = 0,
120 e1000_bus_width_pcie_x1,
121 e1000_bus_width_pcie_x2,
122 e1000_bus_width_pcie_x4 = 4,
123 e1000_bus_width_pcie_x8 = 8,
124 e1000_bus_width_32,
125 e1000_bus_width_64,
126 e1000_bus_width_reserved
127 };
128
129 enum e1000_1000t_rx_status {
130 e1000_1000t_rx_status_not_ok = 0,
131 e1000_1000t_rx_status_ok,
132 e1000_1000t_rx_status_undefined = 0xFF
133 };
134
135 enum e1000_rev_polarity {
136 e1000_rev_polarity_normal = 0,
137 e1000_rev_polarity_reversed,
138 e1000_rev_polarity_undefined = 0xFF
139 };
140
141 enum e1000_fc_mode {
142 e1000_fc_none = 0,
143 e1000_fc_rx_pause,
144 e1000_fc_tx_pause,
145 e1000_fc_full,
146 e1000_fc_default = 0xFF
147 };
148
149 /* Statistics counters collected by the MAC */
150 struct e1000_hw_stats {
151 u64 crcerrs;
152 u64 algnerrc;
153 u64 symerrs;
154 u64 rxerrc;
155 u64 mpc;
156 u64 scc;
157 u64 ecol;
158 u64 mcc;
159 u64 latecol;
160 u64 colc;
161 u64 dc;
162 u64 tncrs;
163 u64 sec;
164 u64 cexterr;
165 u64 rlec;
166 u64 xonrxc;
167 u64 xontxc;
168 u64 xoffrxc;
169 u64 xofftxc;
170 u64 fcruc;
171 u64 prc64;
172 u64 prc127;
173 u64 prc255;
174 u64 prc511;
175 u64 prc1023;
176 u64 prc1522;
177 u64 gprc;
178 u64 bprc;
179 u64 mprc;
180 u64 gptc;
181 u64 gorc;
182 u64 gotc;
183 u64 rnbc;
184 u64 ruc;
185 u64 rfc;
186 u64 roc;
187 u64 rjc;
188 u64 mgprc;
189 u64 mgpdc;
190 u64 mgptc;
191 u64 tor;
192 u64 tot;
193 u64 tpr;
194 u64 tpt;
195 u64 ptc64;
196 u64 ptc127;
197 u64 ptc255;
198 u64 ptc511;
199 u64 ptc1023;
200 u64 ptc1522;
201 u64 mptc;
202 u64 bptc;
203 u64 tsctc;
204 u64 tsctfc;
205 u64 iac;
206 u64 icrxptc;
207 u64 icrxatc;
208 u64 ictxptc;
209 u64 ictxatc;
210 u64 ictxqec;
211 u64 ictxqmtc;
212 u64 icrxdmtc;
213 u64 icrxoc;
214 u64 cbtmpc;
215 u64 htdpmc;
216 u64 cbrdpc;
217 u64 cbrmpc;
218 u64 rpthc;
219 u64 hgptc;
220 u64 htcbdpc;
221 u64 hgorc;
222 u64 hgotc;
223 u64 lenerrs;
224 u64 scvpc;
225 u64 hrmpc;
226 u64 doosync;
227 };
228
229 struct e1000_phy_stats {
230 u32 idle_errors;
231 u32 receive_errors;
232 };
233
234 struct e1000_host_mng_dhcp_cookie {
235 u32 signature;
236 u8 status;
237 u8 reserved0;
238 u16 vlan_id;
239 u32 reserved1;
240 u16 reserved2;
241 u8 reserved3;
242 u8 checksum;
243 };
244
245 /* Host Interface "Rev 1" */
246 struct e1000_host_command_header {
247 u8 command_id;
248 u8 command_length;
249 u8 command_options;
250 u8 checksum;
251 };
252
253 #define E1000_HI_MAX_DATA_LENGTH 252
254 struct e1000_host_command_info {
255 struct e1000_host_command_header command_header;
256 u8 command_data[E1000_HI_MAX_DATA_LENGTH];
257 };
258
259 /* Host Interface "Rev 2" */
260 struct e1000_host_mng_command_header {
261 u8 command_id;
262 u8 checksum;
263 u16 reserved1;
264 u16 reserved2;
265 u16 command_length;
266 };
267
268 #define E1000_HI_MAX_MNG_DATA_LENGTH 0x6F8
269 struct e1000_host_mng_command_info {
270 struct e1000_host_mng_command_header command_header;
271 u8 command_data[E1000_HI_MAX_MNG_DATA_LENGTH];
272 };
273
274 #include "e1000_mac.h"
275 #include "e1000_phy.h"
276 #include "e1000_nvm.h"
277 #include "e1000_mbx.h"
278
279 struct e1000_mac_operations {
280 s32 (*check_for_link)(struct e1000_hw *);
281 s32 (*reset_hw)(struct e1000_hw *);
282 s32 (*init_hw)(struct e1000_hw *);
283 bool (*check_mng_mode)(struct e1000_hw *);
284 s32 (*setup_physical_interface)(struct e1000_hw *);
285 void (*rar_set)(struct e1000_hw *, u8 *, u32);
286 s32 (*read_mac_addr)(struct e1000_hw *);
287 s32 (*get_speed_and_duplex)(struct e1000_hw *, u16 *, u16 *);
288 };
289
290 struct e1000_phy_operations {
291 s32 (*acquire)(struct e1000_hw *);
292 s32 (*check_reset_block)(struct e1000_hw *);
293 s32 (*force_speed_duplex)(struct e1000_hw *);
294 s32 (*get_cfg_done)(struct e1000_hw *hw);
295 s32 (*get_cable_length)(struct e1000_hw *);
296 s32 (*get_phy_info)(struct e1000_hw *);
297 s32 (*read_reg)(struct e1000_hw *, u32, u16 *);
298 void (*release)(struct e1000_hw *);
299 s32 (*reset)(struct e1000_hw *);
300 s32 (*set_d0_lplu_state)(struct e1000_hw *, bool);
301 s32 (*set_d3_lplu_state)(struct e1000_hw *, bool);
302 s32 (*write_reg)(struct e1000_hw *, u32, u16);
303 };
304
305 struct e1000_nvm_operations {
306 s32 (*acquire)(struct e1000_hw *);
307 s32 (*read)(struct e1000_hw *, u16, u16, u16 *);
308 void (*release)(struct e1000_hw *);
309 s32 (*write)(struct e1000_hw *, u16, u16, u16 *);
310 };
311
312 struct e1000_info {
313 s32 (*get_invariants)(struct e1000_hw *);
314 struct e1000_mac_operations *mac_ops;
315 struct e1000_phy_operations *phy_ops;
316 struct e1000_nvm_operations *nvm_ops;
317 };
318
319 extern const struct e1000_info e1000_82575_info;
320
321 struct e1000_mac_info {
322 struct e1000_mac_operations ops;
323
324 u8 addr[6];
325 u8 perm_addr[6];
326
327 enum e1000_mac_type type;
328
329 u32 collision_delta;
330 u32 ledctl_default;
331 u32 ledctl_mode1;
332 u32 ledctl_mode2;
333 u32 mc_filter_type;
334 u32 tx_packet_delta;
335 u32 txcw;
336
337 u16 current_ifs_val;
338 u16 ifs_max_val;
339 u16 ifs_min_val;
340 u16 ifs_ratio;
341 u16 ifs_step_size;
342 u16 mta_reg_count;
343
344 /* Maximum size of the MTA register table in all supported adapters */
345 #define MAX_MTA_REG 128
346 u32 mta_shadow[MAX_MTA_REG];
347 u16 rar_entry_count;
348
349 u8 forced_speed_duplex;
350
351 bool adaptive_ifs;
352 bool arc_subsystem_valid;
353 bool asf_firmware_present;
354 bool autoneg;
355 bool autoneg_failed;
356 bool disable_hw_init_bits;
357 bool get_link_status;
358 bool ifs_params_forced;
359 bool in_ifs_mode;
360 bool report_tx_early;
361 bool serdes_has_link;
362 bool tx_pkt_filtering;
363 };
364
365 struct e1000_phy_info {
366 struct e1000_phy_operations ops;
367
368 enum e1000_phy_type type;
369
370 enum e1000_1000t_rx_status local_rx;
371 enum e1000_1000t_rx_status remote_rx;
372 enum e1000_ms_type ms_type;
373 enum e1000_ms_type original_ms_type;
374 enum e1000_rev_polarity cable_polarity;
375 enum e1000_smart_speed smart_speed;
376
377 u32 addr;
378 u32 id;
379 u32 reset_delay_us; /* in usec */
380 u32 revision;
381
382 enum e1000_media_type media_type;
383
384 u16 autoneg_advertised;
385 u16 autoneg_mask;
386 u16 cable_length;
387 u16 max_cable_length;
388 u16 min_cable_length;
389
390 u8 mdix;
391
392 bool disable_polarity_correction;
393 bool is_mdix;
394 bool polarity_correction;
395 bool reset_disable;
396 bool speed_downgraded;
397 bool autoneg_wait_to_complete;
398 };
399
400 struct e1000_nvm_info {
401 struct e1000_nvm_operations ops;
402
403 enum e1000_nvm_type type;
404 enum e1000_nvm_override override;
405
406 u32 flash_bank_size;
407 u32 flash_base_addr;
408
409 u16 word_size;
410 u16 delay_usec;
411 u16 address_bits;
412 u16 opcode_bits;
413 u16 page_size;
414 };
415
416 struct e1000_bus_info {
417 enum e1000_bus_type type;
418 enum e1000_bus_speed speed;
419 enum e1000_bus_width width;
420
421 u32 snoop;
422
423 u16 func;
424 u16 pci_cmd_word;
425 };
426
427 struct e1000_fc_info {
428 u32 high_water; /* Flow control high-water mark */
429 u32 low_water; /* Flow control low-water mark */
430 u16 pause_time; /* Flow control pause timer */
431 bool send_xon; /* Flow control send XON */
432 bool strict_ieee; /* Strict IEEE mode */
433 enum e1000_fc_mode current_mode; /* Type of flow control */
434 enum e1000_fc_mode requested_mode;
435 };
436
437 struct e1000_mbx_operations {
438 s32 (*init_params)(struct e1000_hw *hw);
439 s32 (*read)(struct e1000_hw *, u32 *, u16, u16);
440 s32 (*write)(struct e1000_hw *, u32 *, u16, u16);
441 s32 (*read_posted)(struct e1000_hw *, u32 *, u16, u16);
442 s32 (*write_posted)(struct e1000_hw *, u32 *, u16, u16);
443 s32 (*check_for_msg)(struct e1000_hw *, u16);
444 s32 (*check_for_ack)(struct e1000_hw *, u16);
445 s32 (*check_for_rst)(struct e1000_hw *, u16);
446 };
447
448 struct e1000_mbx_stats {
449 u32 msgs_tx;
450 u32 msgs_rx;
451
452 u32 acks;
453 u32 reqs;
454 u32 rsts;
455 };
456
457 struct e1000_mbx_info {
458 struct e1000_mbx_operations ops;
459 struct e1000_mbx_stats stats;
460 u32 timeout;
461 u32 usec_delay;
462 u16 size;
463 };
464
465 struct e1000_dev_spec_82575 {
466 bool sgmii_active;
467 };
468
469 struct e1000_hw {
470 void *back;
471
472 u8 __iomem *hw_addr;
473 u8 __iomem *flash_address;
474 unsigned long io_base;
475
476 struct e1000_mac_info mac;
477 struct e1000_fc_info fc;
478 struct e1000_phy_info phy;
479 struct e1000_nvm_info nvm;
480 struct e1000_bus_info bus;
481 struct e1000_mbx_info mbx;
482 struct e1000_host_mng_dhcp_cookie mng_cookie;
483
484 union {
485 struct e1000_dev_spec_82575 _82575;
486 } dev_spec;
487
488 u16 device_id;
489 u16 subsystem_vendor_id;
490 u16 subsystem_device_id;
491 u16 vendor_id;
492
493 u8 revision_id;
494 };
495
496 #ifdef DEBUG
497 extern char *igb_get_hw_dev_name(struct e1000_hw *hw);
498 #define hw_dbg(format, arg...) \
499 printk(KERN_DEBUG "%s: " format, igb_get_hw_dev_name(hw), ##arg)
500 #else
501 #define hw_dbg(format, arg...)
502 #endif
503 #endif
504 /* These functions must be implemented by drivers */
505 s32 igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value);
506 s32 igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value);
This page took 0.066811 seconds and 5 git commands to generate.