Merge branch 'upstream' of master.kernel.org:/pub/scm/linux/kernel/git/linville/wirel...
[deliverable/linux.git] / drivers / net / sky2.h
1 /*
2 * Definitions for the new Marvell Yukon 2 driver.
3 */
4 #ifndef _SKY2_H
5 #define _SKY2_H
6
7 #define ETH_JUMBO_MTU 9000 /* Maximum MTU supported */
8
9 /* PCI config registers */
10 enum {
11 PCI_DEV_REG1 = 0x40,
12 PCI_DEV_REG2 = 0x44,
13 PCI_DEV_STATUS = 0x7c,
14 PCI_DEV_REG3 = 0x80,
15 PCI_DEV_REG4 = 0x84,
16 PCI_DEV_REG5 = 0x88,
17 };
18
19 enum {
20 PEX_DEV_CAP = 0xe4,
21 PEX_DEV_CTRL = 0xe8,
22 PEX_DEV_STA = 0xea,
23 PEX_LNK_STAT = 0xf2,
24 PEX_UNC_ERR_STAT= 0x104,
25 };
26
27 /* Yukon-2 */
28 enum pci_dev_reg_1 {
29 PCI_Y2_PIG_ENA = 1<<31, /* Enable Plug-in-Go (YUKON-2) */
30 PCI_Y2_DLL_DIS = 1<<30, /* Disable PCI DLL (YUKON-2) */
31 PCI_Y2_PHY2_COMA = 1<<29, /* Set PHY 2 to Coma Mode (YUKON-2) */
32 PCI_Y2_PHY1_COMA = 1<<28, /* Set PHY 1 to Coma Mode (YUKON-2) */
33 PCI_Y2_PHY2_POWD = 1<<27, /* Set PHY 2 to Power Down (YUKON-2) */
34 PCI_Y2_PHY1_POWD = 1<<26, /* Set PHY 1 to Power Down (YUKON-2) */
35 PCI_Y2_PME_LEGACY= 1<<15, /* PCI Express legacy power management mode */
36 };
37
38 enum pci_dev_reg_2 {
39 PCI_VPD_WR_THR = 0xffL<<24, /* Bit 31..24: VPD Write Threshold */
40 PCI_DEV_SEL = 0x7fL<<17, /* Bit 23..17: EEPROM Device Select */
41 PCI_VPD_ROM_SZ = 7L<<14, /* Bit 16..14: VPD ROM Size */
42
43 PCI_PATCH_DIR = 0xfL<<8, /* Bit 11.. 8: Ext Patches dir 3..0 */
44 PCI_EXT_PATCHS = 0xfL<<4, /* Bit 7.. 4: Extended Patches 3..0 */
45 PCI_EN_DUMMY_RD = 1<<3, /* Enable Dummy Read */
46 PCI_REV_DESC = 1<<2, /* Reverse Desc. Bytes */
47
48 PCI_USEDATA64 = 1<<0, /* Use 64Bit Data bus ext */
49 };
50
51 /* PCI_OUR_REG_4 32 bit Our Register 4 (Yukon-ECU only) */
52 enum pci_dev_reg_4 {
53 /* (Link Training & Status State Machine) */
54 P_TIMER_VALUE_MSK = 0xffL<<16, /* Bit 23..16: Timer Value Mask */
55 /* (Active State Power Management) */
56 P_FORCE_ASPM_REQUEST = 1<<15, /* Force ASPM Request (A1 only) */
57 P_ASPM_GPHY_LINK_DOWN = 1<<14, /* GPHY Link Down (A1 only) */
58 P_ASPM_INT_FIFO_EMPTY = 1<<13, /* Internal FIFO Empty (A1 only) */
59 P_ASPM_CLKRUN_REQUEST = 1<<12, /* CLKRUN Request (A1 only) */
60
61 P_ASPM_FORCE_CLKREQ_ENA = 1<<4, /* Force CLKREQ Enable (A1b only) */
62 P_ASPM_CLKREQ_PAD_CTL = 1<<3, /* CLKREQ PAD Control (A1 only) */
63 P_ASPM_A1_MODE_SELECT = 1<<2, /* A1 Mode Select (A1 only) */
64 P_CLK_GATE_PEX_UNIT_ENA = 1<<1, /* Enable Gate PEX Unit Clock */
65 P_CLK_GATE_ROOT_COR_ENA = 1<<0, /* Enable Gate Root Core Clock */
66 P_ASPM_CONTROL_MSK = P_FORCE_ASPM_REQUEST | P_ASPM_GPHY_LINK_DOWN
67 | P_ASPM_CLKRUN_REQUEST | P_ASPM_INT_FIFO_EMPTY,
68 };
69
70
71 #define PCI_STATUS_ERROR_BITS (PCI_STATUS_DETECTED_PARITY | \
72 PCI_STATUS_SIG_SYSTEM_ERROR | \
73 PCI_STATUS_REC_MASTER_ABORT | \
74 PCI_STATUS_REC_TARGET_ABORT | \
75 PCI_STATUS_PARITY)
76
77 enum pex_dev_ctrl {
78 PEX_DC_MAX_RRS_MSK = 7<<12, /* Bit 14..12: Max. Read Request Size */
79 PEX_DC_EN_NO_SNOOP = 1<<11,/* Enable No Snoop */
80 PEX_DC_EN_AUX_POW = 1<<10,/* Enable AUX Power */
81 PEX_DC_EN_PHANTOM = 1<<9, /* Enable Phantom Functions */
82 PEX_DC_EN_EXT_TAG = 1<<8, /* Enable Extended Tag Field */
83 PEX_DC_MAX_PLS_MSK = 7<<5, /* Bit 7.. 5: Max. Payload Size Mask */
84 PEX_DC_EN_REL_ORD = 1<<4, /* Enable Relaxed Ordering */
85 PEX_DC_EN_UNS_RQ_RP = 1<<3, /* Enable Unsupported Request Reporting */
86 PEX_DC_EN_FAT_ER_RP = 1<<2, /* Enable Fatal Error Reporting */
87 PEX_DC_EN_NFA_ER_RP = 1<<1, /* Enable Non-Fatal Error Reporting */
88 PEX_DC_EN_COR_ER_RP = 1<<0, /* Enable Correctable Error Reporting */
89 };
90 #define PEX_DC_MAX_RD_RQ_SIZE(x) (((x)<<12) & PEX_DC_MAX_RRS_MSK)
91
92 /* PEX_UNC_ERR_STAT PEX Uncorrectable Errors Status Register (Yukon-2) */
93 enum pex_err {
94 PEX_UNSUP_REQ = 1<<20, /* Unsupported Request Error */
95
96 PEX_MALFOR_TLP = 1<<18, /* Malformed TLP */
97
98 PEX_UNEXP_COMP = 1<<16, /* Unexpected Completion */
99
100 PEX_COMP_TO = 1<<14, /* Completion Timeout */
101 PEX_FLOW_CTRL_P = 1<<13, /* Flow Control Protocol Error */
102 PEX_POIS_TLP = 1<<12, /* Poisoned TLP */
103
104 PEX_DATA_LINK_P = 1<<4, /* Data Link Protocol Error */
105 PEX_FATAL_ERRORS= (PEX_MALFOR_TLP | PEX_FLOW_CTRL_P | PEX_DATA_LINK_P),
106 };
107
108
109 enum csr_regs {
110 B0_RAP = 0x0000,
111 B0_CTST = 0x0004,
112 B0_Y2LED = 0x0005,
113 B0_POWER_CTRL = 0x0007,
114 B0_ISRC = 0x0008,
115 B0_IMSK = 0x000c,
116 B0_HWE_ISRC = 0x0010,
117 B0_HWE_IMSK = 0x0014,
118
119 /* Special ISR registers (Yukon-2 only) */
120 B0_Y2_SP_ISRC2 = 0x001c,
121 B0_Y2_SP_ISRC3 = 0x0020,
122 B0_Y2_SP_EISR = 0x0024,
123 B0_Y2_SP_LISR = 0x0028,
124 B0_Y2_SP_ICR = 0x002c,
125
126 B2_MAC_1 = 0x0100,
127 B2_MAC_2 = 0x0108,
128 B2_MAC_3 = 0x0110,
129 B2_CONN_TYP = 0x0118,
130 B2_PMD_TYP = 0x0119,
131 B2_MAC_CFG = 0x011a,
132 B2_CHIP_ID = 0x011b,
133 B2_E_0 = 0x011c,
134
135 B2_Y2_CLK_GATE = 0x011d,
136 B2_Y2_HW_RES = 0x011e,
137 B2_E_3 = 0x011f,
138 B2_Y2_CLK_CTRL = 0x0120,
139
140 B2_TI_INI = 0x0130,
141 B2_TI_VAL = 0x0134,
142 B2_TI_CTRL = 0x0138,
143 B2_TI_TEST = 0x0139,
144
145 B2_TST_CTRL1 = 0x0158,
146 B2_TST_CTRL2 = 0x0159,
147 B2_GP_IO = 0x015c,
148
149 B2_I2C_CTRL = 0x0160,
150 B2_I2C_DATA = 0x0164,
151 B2_I2C_IRQ = 0x0168,
152 B2_I2C_SW = 0x016c,
153
154 B3_RAM_ADDR = 0x0180,
155 B3_RAM_DATA_LO = 0x0184,
156 B3_RAM_DATA_HI = 0x0188,
157
158 /* RAM Interface Registers */
159 /* Yukon-2: use RAM_BUFFER() to access the RAM buffer */
160 /*
161 * The HW-Spec. calls this registers Timeout Value 0..11. But this names are
162 * not usable in SW. Please notice these are NOT real timeouts, these are
163 * the number of qWords transferred continuously.
164 */
165 #define RAM_BUFFER(port, reg) (reg | (port <<6))
166
167 B3_RI_WTO_R1 = 0x0190,
168 B3_RI_WTO_XA1 = 0x0191,
169 B3_RI_WTO_XS1 = 0x0192,
170 B3_RI_RTO_R1 = 0x0193,
171 B3_RI_RTO_XA1 = 0x0194,
172 B3_RI_RTO_XS1 = 0x0195,
173 B3_RI_WTO_R2 = 0x0196,
174 B3_RI_WTO_XA2 = 0x0197,
175 B3_RI_WTO_XS2 = 0x0198,
176 B3_RI_RTO_R2 = 0x0199,
177 B3_RI_RTO_XA2 = 0x019a,
178 B3_RI_RTO_XS2 = 0x019b,
179 B3_RI_TO_VAL = 0x019c,
180 B3_RI_CTRL = 0x01a0,
181 B3_RI_TEST = 0x01a2,
182 B3_MA_TOINI_RX1 = 0x01b0,
183 B3_MA_TOINI_RX2 = 0x01b1,
184 B3_MA_TOINI_TX1 = 0x01b2,
185 B3_MA_TOINI_TX2 = 0x01b3,
186 B3_MA_TOVAL_RX1 = 0x01b4,
187 B3_MA_TOVAL_RX2 = 0x01b5,
188 B3_MA_TOVAL_TX1 = 0x01b6,
189 B3_MA_TOVAL_TX2 = 0x01b7,
190 B3_MA_TO_CTRL = 0x01b8,
191 B3_MA_TO_TEST = 0x01ba,
192 B3_MA_RCINI_RX1 = 0x01c0,
193 B3_MA_RCINI_RX2 = 0x01c1,
194 B3_MA_RCINI_TX1 = 0x01c2,
195 B3_MA_RCINI_TX2 = 0x01c3,
196 B3_MA_RCVAL_RX1 = 0x01c4,
197 B3_MA_RCVAL_RX2 = 0x01c5,
198 B3_MA_RCVAL_TX1 = 0x01c6,
199 B3_MA_RCVAL_TX2 = 0x01c7,
200 B3_MA_RC_CTRL = 0x01c8,
201 B3_MA_RC_TEST = 0x01ca,
202 B3_PA_TOINI_RX1 = 0x01d0,
203 B3_PA_TOINI_RX2 = 0x01d4,
204 B3_PA_TOINI_TX1 = 0x01d8,
205 B3_PA_TOINI_TX2 = 0x01dc,
206 B3_PA_TOVAL_RX1 = 0x01e0,
207 B3_PA_TOVAL_RX2 = 0x01e4,
208 B3_PA_TOVAL_TX1 = 0x01e8,
209 B3_PA_TOVAL_TX2 = 0x01ec,
210 B3_PA_CTRL = 0x01f0,
211 B3_PA_TEST = 0x01f2,
212
213 Y2_CFG_SPC = 0x1c00,
214 };
215
216 /* B0_CTST 16 bit Control/Status register */
217 enum {
218 Y2_VMAIN_AVAIL = 1<<17,/* VMAIN available (YUKON-2 only) */
219 Y2_VAUX_AVAIL = 1<<16,/* VAUX available (YUKON-2 only) */
220 Y2_HW_WOL_ON = 1<<15,/* HW WOL On (Yukon-EC Ultra A1 only) */
221 Y2_HW_WOL_OFF = 1<<14,/* HW WOL On (Yukon-EC Ultra A1 only) */
222 Y2_ASF_ENABLE = 1<<13,/* ASF Unit Enable (YUKON-2 only) */
223 Y2_ASF_DISABLE = 1<<12,/* ASF Unit Disable (YUKON-2 only) */
224 Y2_CLK_RUN_ENA = 1<<11,/* CLK_RUN Enable (YUKON-2 only) */
225 Y2_CLK_RUN_DIS = 1<<10,/* CLK_RUN Disable (YUKON-2 only) */
226 Y2_LED_STAT_ON = 1<<9, /* Status LED On (YUKON-2 only) */
227 Y2_LED_STAT_OFF = 1<<8, /* Status LED Off (YUKON-2 only) */
228
229 CS_ST_SW_IRQ = 1<<7, /* Set IRQ SW Request */
230 CS_CL_SW_IRQ = 1<<6, /* Clear IRQ SW Request */
231 CS_STOP_DONE = 1<<5, /* Stop Master is finished */
232 CS_STOP_MAST = 1<<4, /* Command Bit to stop the master */
233 CS_MRST_CLR = 1<<3, /* Clear Master reset */
234 CS_MRST_SET = 1<<2, /* Set Master reset */
235 CS_RST_CLR = 1<<1, /* Clear Software reset */
236 CS_RST_SET = 1, /* Set Software reset */
237 };
238
239 /* B0_LED 8 Bit LED register */
240 enum {
241 /* Bit 7.. 2: reserved */
242 LED_STAT_ON = 1<<1, /* Status LED on */
243 LED_STAT_OFF = 1, /* Status LED off */
244 };
245
246 /* B0_POWER_CTRL 8 Bit Power Control reg (YUKON only) */
247 enum {
248 PC_VAUX_ENA = 1<<7, /* Switch VAUX Enable */
249 PC_VAUX_DIS = 1<<6, /* Switch VAUX Disable */
250 PC_VCC_ENA = 1<<5, /* Switch VCC Enable */
251 PC_VCC_DIS = 1<<4, /* Switch VCC Disable */
252 PC_VAUX_ON = 1<<3, /* Switch VAUX On */
253 PC_VAUX_OFF = 1<<2, /* Switch VAUX Off */
254 PC_VCC_ON = 1<<1, /* Switch VCC On */
255 PC_VCC_OFF = 1<<0, /* Switch VCC Off */
256 };
257
258 /* B2_IRQM_MSK 32 bit IRQ Moderation Mask */
259
260 /* B0_Y2_SP_ISRC2 32 bit Special Interrupt Source Reg 2 */
261 /* B0_Y2_SP_ISRC3 32 bit Special Interrupt Source Reg 3 */
262 /* B0_Y2_SP_EISR 32 bit Enter ISR Reg */
263 /* B0_Y2_SP_LISR 32 bit Leave ISR Reg */
264 enum {
265 Y2_IS_HW_ERR = 1<<31, /* Interrupt HW Error */
266 Y2_IS_STAT_BMU = 1<<30, /* Status BMU Interrupt */
267 Y2_IS_ASF = 1<<29, /* ASF subsystem Interrupt */
268
269 Y2_IS_POLL_CHK = 1<<27, /* Check IRQ from polling unit */
270 Y2_IS_TWSI_RDY = 1<<26, /* IRQ on end of TWSI Tx */
271 Y2_IS_IRQ_SW = 1<<25, /* SW forced IRQ */
272 Y2_IS_TIMINT = 1<<24, /* IRQ from Timer */
273
274 Y2_IS_IRQ_PHY2 = 1<<12, /* Interrupt from PHY 2 */
275 Y2_IS_IRQ_MAC2 = 1<<11, /* Interrupt from MAC 2 */
276 Y2_IS_CHK_RX2 = 1<<10, /* Descriptor error Rx 2 */
277 Y2_IS_CHK_TXS2 = 1<<9, /* Descriptor error TXS 2 */
278 Y2_IS_CHK_TXA2 = 1<<8, /* Descriptor error TXA 2 */
279
280 Y2_IS_IRQ_PHY1 = 1<<4, /* Interrupt from PHY 1 */
281 Y2_IS_IRQ_MAC1 = 1<<3, /* Interrupt from MAC 1 */
282 Y2_IS_CHK_RX1 = 1<<2, /* Descriptor error Rx 1 */
283 Y2_IS_CHK_TXS1 = 1<<1, /* Descriptor error TXS 1 */
284 Y2_IS_CHK_TXA1 = 1<<0, /* Descriptor error TXA 1 */
285
286 Y2_IS_BASE = Y2_IS_HW_ERR | Y2_IS_STAT_BMU,
287 Y2_IS_PORT_1 = Y2_IS_IRQ_PHY1 | Y2_IS_IRQ_MAC1
288 | Y2_IS_CHK_TXA1 | Y2_IS_CHK_RX1,
289 Y2_IS_PORT_2 = Y2_IS_IRQ_PHY2 | Y2_IS_IRQ_MAC2
290 | Y2_IS_CHK_TXA2 | Y2_IS_CHK_RX2,
291 };
292
293 /* B2_IRQM_HWE_MSK 32 bit IRQ Moderation HW Error Mask */
294 enum {
295 IS_ERR_MSK = 0x00003fff,/* All Error bits */
296
297 IS_IRQ_TIST_OV = 1<<13, /* Time Stamp Timer Overflow (YUKON only) */
298 IS_IRQ_SENSOR = 1<<12, /* IRQ from Sensor (YUKON only) */
299 IS_IRQ_MST_ERR = 1<<11, /* IRQ master error detected */
300 IS_IRQ_STAT = 1<<10, /* IRQ status exception */
301 IS_NO_STAT_M1 = 1<<9, /* No Rx Status from MAC 1 */
302 IS_NO_STAT_M2 = 1<<8, /* No Rx Status from MAC 2 */
303 IS_NO_TIST_M1 = 1<<7, /* No Time Stamp from MAC 1 */
304 IS_NO_TIST_M2 = 1<<6, /* No Time Stamp from MAC 2 */
305 IS_RAM_RD_PAR = 1<<5, /* RAM Read Parity Error */
306 IS_RAM_WR_PAR = 1<<4, /* RAM Write Parity Error */
307 IS_M1_PAR_ERR = 1<<3, /* MAC 1 Parity Error */
308 IS_M2_PAR_ERR = 1<<2, /* MAC 2 Parity Error */
309 IS_R1_PAR_ERR = 1<<1, /* Queue R1 Parity Error */
310 IS_R2_PAR_ERR = 1<<0, /* Queue R2 Parity Error */
311 };
312
313 /* Hardware error interrupt mask for Yukon 2 */
314 enum {
315 Y2_IS_TIST_OV = 1<<29,/* Time Stamp Timer overflow interrupt */
316 Y2_IS_SENSOR = 1<<28, /* Sensor interrupt */
317 Y2_IS_MST_ERR = 1<<27, /* Master error interrupt */
318 Y2_IS_IRQ_STAT = 1<<26, /* Status exception interrupt */
319 Y2_IS_PCI_EXP = 1<<25, /* PCI-Express interrupt */
320 Y2_IS_PCI_NEXP = 1<<24, /* PCI-Express error similar to PCI error */
321 /* Link 2 */
322 Y2_IS_PAR_RD2 = 1<<13, /* Read RAM parity error interrupt */
323 Y2_IS_PAR_WR2 = 1<<12, /* Write RAM parity error interrupt */
324 Y2_IS_PAR_MAC2 = 1<<11, /* MAC hardware fault interrupt */
325 Y2_IS_PAR_RX2 = 1<<10, /* Parity Error Rx Queue 2 */
326 Y2_IS_TCP_TXS2 = 1<<9, /* TCP length mismatch sync Tx queue IRQ */
327 Y2_IS_TCP_TXA2 = 1<<8, /* TCP length mismatch async Tx queue IRQ */
328 /* Link 1 */
329 Y2_IS_PAR_RD1 = 1<<5, /* Read RAM parity error interrupt */
330 Y2_IS_PAR_WR1 = 1<<4, /* Write RAM parity error interrupt */
331 Y2_IS_PAR_MAC1 = 1<<3, /* MAC hardware fault interrupt */
332 Y2_IS_PAR_RX1 = 1<<2, /* Parity Error Rx Queue 1 */
333 Y2_IS_TCP_TXS1 = 1<<1, /* TCP length mismatch sync Tx queue IRQ */
334 Y2_IS_TCP_TXA1 = 1<<0, /* TCP length mismatch async Tx queue IRQ */
335
336 Y2_HWE_L1_MASK = Y2_IS_PAR_RD1 | Y2_IS_PAR_WR1 | Y2_IS_PAR_MAC1 |
337 Y2_IS_PAR_RX1 | Y2_IS_TCP_TXS1| Y2_IS_TCP_TXA1,
338 Y2_HWE_L2_MASK = Y2_IS_PAR_RD2 | Y2_IS_PAR_WR2 | Y2_IS_PAR_MAC2 |
339 Y2_IS_PAR_RX2 | Y2_IS_TCP_TXS2| Y2_IS_TCP_TXA2,
340
341 Y2_HWE_ALL_MASK = Y2_IS_TIST_OV | Y2_IS_MST_ERR | Y2_IS_IRQ_STAT |
342 Y2_IS_PCI_EXP |
343 Y2_HWE_L1_MASK | Y2_HWE_L2_MASK,
344 };
345
346 /* B28_DPT_CTRL 8 bit Descriptor Poll Timer Ctrl Reg */
347 enum {
348 DPT_START = 1<<1,
349 DPT_STOP = 1<<0,
350 };
351
352 /* B2_TST_CTRL1 8 bit Test Control Register 1 */
353 enum {
354 TST_FRC_DPERR_MR = 1<<7, /* force DATAPERR on MST RD */
355 TST_FRC_DPERR_MW = 1<<6, /* force DATAPERR on MST WR */
356 TST_FRC_DPERR_TR = 1<<5, /* force DATAPERR on TRG RD */
357 TST_FRC_DPERR_TW = 1<<4, /* force DATAPERR on TRG WR */
358 TST_FRC_APERR_M = 1<<3, /* force ADDRPERR on MST */
359 TST_FRC_APERR_T = 1<<2, /* force ADDRPERR on TRG */
360 TST_CFG_WRITE_ON = 1<<1, /* Enable Config Reg WR */
361 TST_CFG_WRITE_OFF= 1<<0, /* Disable Config Reg WR */
362 };
363
364 /* B2_MAC_CFG 8 bit MAC Configuration / Chip Revision */
365 enum {
366 CFG_CHIP_R_MSK = 0xf<<4, /* Bit 7.. 4: Chip Revision */
367 /* Bit 3.. 2: reserved */
368 CFG_DIS_M2_CLK = 1<<1, /* Disable Clock for 2nd MAC */
369 CFG_SNG_MAC = 1<<0, /* MAC Config: 0=2 MACs / 1=1 MAC*/
370 };
371
372 /* B2_CHIP_ID 8 bit Chip Identification Number */
373 enum {
374 CHIP_ID_YUKON_XL = 0xb3, /* Chip ID for YUKON-2 XL */
375 CHIP_ID_YUKON_EC_U = 0xb4, /* Chip ID for YUKON-2 EC Ultra */
376 CHIP_ID_YUKON_EX = 0xb5, /* Chip ID for YUKON-2 Extreme */
377 CHIP_ID_YUKON_EC = 0xb6, /* Chip ID for YUKON-2 EC */
378 CHIP_ID_YUKON_FE = 0xb7, /* Chip ID for YUKON-2 FE */
379
380 CHIP_REV_YU_EC_A1 = 0, /* Chip Rev. for Yukon-EC A1/A0 */
381 CHIP_REV_YU_EC_A2 = 1, /* Chip Rev. for Yukon-EC A2 */
382 CHIP_REV_YU_EC_A3 = 2, /* Chip Rev. for Yukon-EC A3 */
383
384 CHIP_REV_YU_EC_U_A0 = 1,
385 CHIP_REV_YU_EC_U_A1 = 2,
386 CHIP_REV_YU_EC_U_B0 = 3,
387
388 CHIP_REV_YU_FE_A1 = 1,
389 CHIP_REV_YU_FE_A2 = 2,
390
391 };
392
393 /* B2_Y2_CLK_GATE 8 bit Clock Gating (Yukon-2 only) */
394 enum {
395 Y2_STATUS_LNK2_INAC = 1<<7, /* Status Link 2 inactive (0 = active) */
396 Y2_CLK_GAT_LNK2_DIS = 1<<6, /* Disable clock gating Link 2 */
397 Y2_COR_CLK_LNK2_DIS = 1<<5, /* Disable Core clock Link 2 */
398 Y2_PCI_CLK_LNK2_DIS = 1<<4, /* Disable PCI clock Link 2 */
399 Y2_STATUS_LNK1_INAC = 1<<3, /* Status Link 1 inactive (0 = active) */
400 Y2_CLK_GAT_LNK1_DIS = 1<<2, /* Disable clock gating Link 1 */
401 Y2_COR_CLK_LNK1_DIS = 1<<1, /* Disable Core clock Link 1 */
402 Y2_PCI_CLK_LNK1_DIS = 1<<0, /* Disable PCI clock Link 1 */
403 };
404
405 /* B2_Y2_HW_RES 8 bit HW Resources (Yukon-2 only) */
406 enum {
407 CFG_LED_MODE_MSK = 7<<2, /* Bit 4.. 2: LED Mode Mask */
408 CFG_LINK_2_AVAIL = 1<<1, /* Link 2 available */
409 CFG_LINK_1_AVAIL = 1<<0, /* Link 1 available */
410 };
411 #define CFG_LED_MODE(x) (((x) & CFG_LED_MODE_MSK) >> 2)
412 #define CFG_DUAL_MAC_MSK (CFG_LINK_2_AVAIL | CFG_LINK_1_AVAIL)
413
414
415 /* B2_Y2_CLK_CTRL 32 bit Clock Frequency Control Register (Yukon-2/EC) */
416 enum {
417 Y2_CLK_DIV_VAL_MSK = 0xff<<16,/* Bit 23..16: Clock Divisor Value */
418 #define Y2_CLK_DIV_VAL(x) (((x)<<16) & Y2_CLK_DIV_VAL_MSK)
419 Y2_CLK_DIV_VAL2_MSK = 7<<21, /* Bit 23..21: Clock Divisor Value */
420 Y2_CLK_SELECT2_MSK = 0x1f<<16,/* Bit 20..16: Clock Select */
421 #define Y2_CLK_DIV_VAL_2(x) (((x)<<21) & Y2_CLK_DIV_VAL2_MSK)
422 #define Y2_CLK_SEL_VAL_2(x) (((x)<<16) & Y2_CLK_SELECT2_MSK)
423 Y2_CLK_DIV_ENA = 1<<1, /* Enable Core Clock Division */
424 Y2_CLK_DIV_DIS = 1<<0, /* Disable Core Clock Division */
425 };
426
427 /* B2_TI_CTRL 8 bit Timer control */
428 /* B2_IRQM_CTRL 8 bit IRQ Moderation Timer Control */
429 enum {
430 TIM_START = 1<<2, /* Start Timer */
431 TIM_STOP = 1<<1, /* Stop Timer */
432 TIM_CLR_IRQ = 1<<0, /* Clear Timer IRQ (!IRQM) */
433 };
434
435 /* B2_TI_TEST 8 Bit Timer Test */
436 /* B2_IRQM_TEST 8 bit IRQ Moderation Timer Test */
437 /* B28_DPT_TST 8 bit Descriptor Poll Timer Test Reg */
438 enum {
439 TIM_T_ON = 1<<2, /* Test mode on */
440 TIM_T_OFF = 1<<1, /* Test mode off */
441 TIM_T_STEP = 1<<0, /* Test step */
442 };
443
444 /* B3_RAM_ADDR 32 bit RAM Address, to read or write */
445 /* Bit 31..19: reserved */
446 #define RAM_ADR_RAN 0x0007ffffL /* Bit 18.. 0: RAM Address Range */
447 /* RAM Interface Registers */
448
449 /* B3_RI_CTRL 16 bit RAM Interface Control Register */
450 enum {
451 RI_CLR_RD_PERR = 1<<9, /* Clear IRQ RAM Read Parity Err */
452 RI_CLR_WR_PERR = 1<<8, /* Clear IRQ RAM Write Parity Err*/
453
454 RI_RST_CLR = 1<<1, /* Clear RAM Interface Reset */
455 RI_RST_SET = 1<<0, /* Set RAM Interface Reset */
456 };
457
458 #define SK_RI_TO_53 36 /* RAM interface timeout */
459
460
461 /* Port related registers FIFO, and Arbiter */
462 #define SK_REG(port,reg) (((port)<<7)+(reg))
463
464 /* Transmit Arbiter Registers MAC 1 and 2, use SK_REG() to access */
465 /* TXA_ITI_INI 32 bit Tx Arb Interval Timer Init Val */
466 /* TXA_ITI_VAL 32 bit Tx Arb Interval Timer Value */
467 /* TXA_LIM_INI 32 bit Tx Arb Limit Counter Init Val */
468 /* TXA_LIM_VAL 32 bit Tx Arb Limit Counter Value */
469
470 #define TXA_MAX_VAL 0x00ffffffUL /* Bit 23.. 0: Max TXA Timer/Cnt Val */
471
472 /* TXA_CTRL 8 bit Tx Arbiter Control Register */
473 enum {
474 TXA_ENA_FSYNC = 1<<7, /* Enable force of sync Tx queue */
475 TXA_DIS_FSYNC = 1<<6, /* Disable force of sync Tx queue */
476 TXA_ENA_ALLOC = 1<<5, /* Enable alloc of free bandwidth */
477 TXA_DIS_ALLOC = 1<<4, /* Disable alloc of free bandwidth */
478 TXA_START_RC = 1<<3, /* Start sync Rate Control */
479 TXA_STOP_RC = 1<<2, /* Stop sync Rate Control */
480 TXA_ENA_ARB = 1<<1, /* Enable Tx Arbiter */
481 TXA_DIS_ARB = 1<<0, /* Disable Tx Arbiter */
482 };
483
484 /*
485 * Bank 4 - 5
486 */
487 /* Transmit Arbiter Registers MAC 1 and 2, use SK_REG() to access */
488 enum {
489 TXA_ITI_INI = 0x0200,/* 32 bit Tx Arb Interval Timer Init Val*/
490 TXA_ITI_VAL = 0x0204,/* 32 bit Tx Arb Interval Timer Value */
491 TXA_LIM_INI = 0x0208,/* 32 bit Tx Arb Limit Counter Init Val */
492 TXA_LIM_VAL = 0x020c,/* 32 bit Tx Arb Limit Counter Value */
493 TXA_CTRL = 0x0210,/* 8 bit Tx Arbiter Control Register */
494 TXA_TEST = 0x0211,/* 8 bit Tx Arbiter Test Register */
495 TXA_STAT = 0x0212,/* 8 bit Tx Arbiter Status Register */
496 };
497
498
499 enum {
500 B6_EXT_REG = 0x0300,/* External registers (GENESIS only) */
501 B7_CFG_SPC = 0x0380,/* copy of the Configuration register */
502 B8_RQ1_REGS = 0x0400,/* Receive Queue 1 */
503 B8_RQ2_REGS = 0x0480,/* Receive Queue 2 */
504 B8_TS1_REGS = 0x0600,/* Transmit sync queue 1 */
505 B8_TA1_REGS = 0x0680,/* Transmit async queue 1 */
506 B8_TS2_REGS = 0x0700,/* Transmit sync queue 2 */
507 B8_TA2_REGS = 0x0780,/* Transmit sync queue 2 */
508 B16_RAM_REGS = 0x0800,/* RAM Buffer Registers */
509 };
510
511 /* Queue Register Offsets, use Q_ADDR() to access */
512 enum {
513 B8_Q_REGS = 0x0400, /* base of Queue registers */
514 Q_D = 0x00, /* 8*32 bit Current Descriptor */
515 Q_DA_L = 0x20, /* 32 bit Current Descriptor Address Low dWord */
516 Q_DA_H = 0x24, /* 32 bit Current Descriptor Address High dWord */
517 Q_AC_L = 0x28, /* 32 bit Current Address Counter Low dWord */
518 Q_AC_H = 0x2c, /* 32 bit Current Address Counter High dWord */
519 Q_BC = 0x30, /* 32 bit Current Byte Counter */
520 Q_CSR = 0x34, /* 32 bit BMU Control/Status Register */
521 Q_F = 0x38, /* 32 bit Flag Register */
522 Q_T1 = 0x3c, /* 32 bit Test Register 1 */
523 Q_T1_TR = 0x3c, /* 8 bit Test Register 1 Transfer SM */
524 Q_T1_WR = 0x3d, /* 8 bit Test Register 1 Write Descriptor SM */
525 Q_T1_RD = 0x3e, /* 8 bit Test Register 1 Read Descriptor SM */
526 Q_T1_SV = 0x3f, /* 8 bit Test Register 1 Supervisor SM */
527 Q_T2 = 0x40, /* 32 bit Test Register 2 */
528 Q_T3 = 0x44, /* 32 bit Test Register 3 */
529
530 /* Yukon-2 */
531 Q_DONE = 0x24, /* 16 bit Done Index (Yukon-2 only) */
532 Q_WM = 0x40, /* 16 bit FIFO Watermark */
533 Q_AL = 0x42, /* 8 bit FIFO Alignment */
534 Q_RSP = 0x44, /* 16 bit FIFO Read Shadow Pointer */
535 Q_RSL = 0x46, /* 8 bit FIFO Read Shadow Level */
536 Q_RP = 0x48, /* 8 bit FIFO Read Pointer */
537 Q_RL = 0x4a, /* 8 bit FIFO Read Level */
538 Q_WP = 0x4c, /* 8 bit FIFO Write Pointer */
539 Q_WSP = 0x4d, /* 8 bit FIFO Write Shadow Pointer */
540 Q_WL = 0x4e, /* 8 bit FIFO Write Level */
541 Q_WSL = 0x4f, /* 8 bit FIFO Write Shadow Level */
542 };
543 #define Q_ADDR(reg, offs) (B8_Q_REGS + (reg) + (offs))
544
545 /* Q_F 32 bit Flag Register */
546 enum {
547 F_ALM_FULL = 1<<27, /* Rx FIFO: almost full */
548 F_EMPTY = 1<<27, /* Tx FIFO: empty flag */
549 F_FIFO_EOF = 1<<26, /* Tag (EOF Flag) bit in FIFO */
550 F_WM_REACHED = 1<<25, /* Watermark reached */
551 F_M_RX_RAM_DIS = 1<<24, /* MAC Rx RAM Read Port disable */
552 F_FIFO_LEVEL = 0x1fL<<16, /* Bit 23..16: # of Qwords in FIFO */
553 F_WATER_MARK = 0x0007ffL, /* Bit 10.. 0: Watermark */
554 };
555
556 /* Queue Prefetch Unit Offsets, use Y2_QADDR() to address (Yukon-2 only)*/
557 enum {
558 Y2_B8_PREF_REGS = 0x0450,
559
560 PREF_UNIT_CTRL = 0x00, /* 32 bit Control register */
561 PREF_UNIT_LAST_IDX = 0x04, /* 16 bit Last Index */
562 PREF_UNIT_ADDR_LO = 0x08, /* 32 bit List start addr, low part */
563 PREF_UNIT_ADDR_HI = 0x0c, /* 32 bit List start addr, high part*/
564 PREF_UNIT_GET_IDX = 0x10, /* 16 bit Get Index */
565 PREF_UNIT_PUT_IDX = 0x14, /* 16 bit Put Index */
566 PREF_UNIT_FIFO_WP = 0x20, /* 8 bit FIFO write pointer */
567 PREF_UNIT_FIFO_RP = 0x24, /* 8 bit FIFO read pointer */
568 PREF_UNIT_FIFO_WM = 0x28, /* 8 bit FIFO watermark */
569 PREF_UNIT_FIFO_LEV = 0x2c, /* 8 bit FIFO level */
570
571 PREF_UNIT_MASK_IDX = 0x0fff,
572 };
573 #define Y2_QADDR(q,reg) (Y2_B8_PREF_REGS + (q) + (reg))
574
575 /* RAM Buffer Register Offsets */
576 enum {
577
578 RB_START = 0x00,/* 32 bit RAM Buffer Start Address */
579 RB_END = 0x04,/* 32 bit RAM Buffer End Address */
580 RB_WP = 0x08,/* 32 bit RAM Buffer Write Pointer */
581 RB_RP = 0x0c,/* 32 bit RAM Buffer Read Pointer */
582 RB_RX_UTPP = 0x10,/* 32 bit Rx Upper Threshold, Pause Packet */
583 RB_RX_LTPP = 0x14,/* 32 bit Rx Lower Threshold, Pause Packet */
584 RB_RX_UTHP = 0x18,/* 32 bit Rx Upper Threshold, High Prio */
585 RB_RX_LTHP = 0x1c,/* 32 bit Rx Lower Threshold, High Prio */
586 /* 0x10 - 0x1f: reserved at Tx RAM Buffer Registers */
587 RB_PC = 0x20,/* 32 bit RAM Buffer Packet Counter */
588 RB_LEV = 0x24,/* 32 bit RAM Buffer Level Register */
589 RB_CTRL = 0x28,/* 32 bit RAM Buffer Control Register */
590 RB_TST1 = 0x29,/* 8 bit RAM Buffer Test Register 1 */
591 RB_TST2 = 0x2a,/* 8 bit RAM Buffer Test Register 2 */
592 };
593
594 /* Receive and Transmit Queues */
595 enum {
596 Q_R1 = 0x0000, /* Receive Queue 1 */
597 Q_R2 = 0x0080, /* Receive Queue 2 */
598 Q_XS1 = 0x0200, /* Synchronous Transmit Queue 1 */
599 Q_XA1 = 0x0280, /* Asynchronous Transmit Queue 1 */
600 Q_XS2 = 0x0300, /* Synchronous Transmit Queue 2 */
601 Q_XA2 = 0x0380, /* Asynchronous Transmit Queue 2 */
602 };
603
604 /* Different PHY Types */
605 enum {
606 PHY_ADDR_MARV = 0,
607 };
608
609 #define RB_ADDR(offs, queue) ((u16) B16_RAM_REGS + (queue) + (offs))
610
611
612 enum {
613 LNK_SYNC_INI = 0x0c30,/* 32 bit Link Sync Cnt Init Value */
614 LNK_SYNC_VAL = 0x0c34,/* 32 bit Link Sync Cnt Current Value */
615 LNK_SYNC_CTRL = 0x0c38,/* 8 bit Link Sync Cnt Control Register */
616 LNK_SYNC_TST = 0x0c39,/* 8 bit Link Sync Cnt Test Register */
617
618 LNK_LED_REG = 0x0c3c,/* 8 bit Link LED Register */
619
620 /* Receive GMAC FIFO (YUKON and Yukon-2) */
621
622 RX_GMF_EA = 0x0c40,/* 32 bit Rx GMAC FIFO End Address */
623 RX_GMF_AF_THR = 0x0c44,/* 32 bit Rx GMAC FIFO Almost Full Thresh. */
624 RX_GMF_CTRL_T = 0x0c48,/* 32 bit Rx GMAC FIFO Control/Test */
625 RX_GMF_FL_MSK = 0x0c4c,/* 32 bit Rx GMAC FIFO Flush Mask */
626 RX_GMF_FL_THR = 0x0c50,/* 32 bit Rx GMAC FIFO Flush Threshold */
627 RX_GMF_TR_THR = 0x0c54,/* 32 bit Rx Truncation Threshold (Yukon-2) */
628 RX_GMF_UP_THR = 0x0c58,/* 8 bit Rx Upper Pause Thr (Yukon-EC_U) */
629 RX_GMF_LP_THR = 0x0c5a,/* 8 bit Rx Lower Pause Thr (Yukon-EC_U) */
630 RX_GMF_VLAN = 0x0c5c,/* 32 bit Rx VLAN Type Register (Yukon-2) */
631 RX_GMF_WP = 0x0c60,/* 32 bit Rx GMAC FIFO Write Pointer */
632
633 RX_GMF_WLEV = 0x0c68,/* 32 bit Rx GMAC FIFO Write Level */
634
635 RX_GMF_RP = 0x0c70,/* 32 bit Rx GMAC FIFO Read Pointer */
636
637 RX_GMF_RLEV = 0x0c78,/* 32 bit Rx GMAC FIFO Read Level */
638 };
639
640
641 /* Q_BC 32 bit Current Byte Counter */
642
643 /* BMU Control Status Registers */
644 /* B0_R1_CSR 32 bit BMU Ctrl/Stat Rx Queue 1 */
645 /* B0_R2_CSR 32 bit BMU Ctrl/Stat Rx Queue 2 */
646 /* B0_XA1_CSR 32 bit BMU Ctrl/Stat Sync Tx Queue 1 */
647 /* B0_XS1_CSR 32 bit BMU Ctrl/Stat Async Tx Queue 1 */
648 /* B0_XA2_CSR 32 bit BMU Ctrl/Stat Sync Tx Queue 2 */
649 /* B0_XS2_CSR 32 bit BMU Ctrl/Stat Async Tx Queue 2 */
650 /* Q_CSR 32 bit BMU Control/Status Register */
651
652 /* Rx BMU Control / Status Registers (Yukon-2) */
653 enum {
654 BMU_IDLE = 1<<31, /* BMU Idle State */
655 BMU_RX_TCP_PKT = 1<<30, /* Rx TCP Packet (when RSS Hash enabled) */
656 BMU_RX_IP_PKT = 1<<29, /* Rx IP Packet (when RSS Hash enabled) */
657
658 BMU_ENA_RX_RSS_HASH = 1<<15, /* Enable Rx RSS Hash */
659 BMU_DIS_RX_RSS_HASH = 1<<14, /* Disable Rx RSS Hash */
660 BMU_ENA_RX_CHKSUM = 1<<13, /* Enable Rx TCP/IP Checksum Check */
661 BMU_DIS_RX_CHKSUM = 1<<12, /* Disable Rx TCP/IP Checksum Check */
662 BMU_CLR_IRQ_PAR = 1<<11, /* Clear IRQ on Parity errors (Rx) */
663 BMU_CLR_IRQ_TCP = 1<<11, /* Clear IRQ on TCP segment. error (Tx) */
664 BMU_CLR_IRQ_CHK = 1<<10, /* Clear IRQ Check */
665 BMU_STOP = 1<<9, /* Stop Rx/Tx Queue */
666 BMU_START = 1<<8, /* Start Rx/Tx Queue */
667 BMU_FIFO_OP_ON = 1<<7, /* FIFO Operational On */
668 BMU_FIFO_OP_OFF = 1<<6, /* FIFO Operational Off */
669 BMU_FIFO_ENA = 1<<5, /* Enable FIFO */
670 BMU_FIFO_RST = 1<<4, /* Reset FIFO */
671 BMU_OP_ON = 1<<3, /* BMU Operational On */
672 BMU_OP_OFF = 1<<2, /* BMU Operational Off */
673 BMU_RST_CLR = 1<<1, /* Clear BMU Reset (Enable) */
674 BMU_RST_SET = 1<<0, /* Set BMU Reset */
675
676 BMU_CLR_RESET = BMU_FIFO_RST | BMU_OP_OFF | BMU_RST_CLR,
677 BMU_OPER_INIT = BMU_CLR_IRQ_PAR | BMU_CLR_IRQ_CHK | BMU_START |
678 BMU_FIFO_ENA | BMU_OP_ON,
679
680 BMU_WM_DEFAULT = 0x600,
681 BMU_WM_PEX = 0x80,
682 };
683
684 /* Tx BMU Control / Status Registers (Yukon-2) */
685 /* Bit 31: same as for Rx */
686 enum {
687 BMU_TX_IPIDINCR_ON = 1<<13, /* Enable IP ID Increment */
688 BMU_TX_IPIDINCR_OFF = 1<<12, /* Disable IP ID Increment */
689 BMU_TX_CLR_IRQ_TCP = 1<<11, /* Clear IRQ on TCP segment length mismatch */
690 };
691
692 /* Queue Prefetch Unit Offsets, use Y2_QADDR() to address (Yukon-2 only)*/
693 /* PREF_UNIT_CTRL 32 bit Prefetch Control register */
694 enum {
695 PREF_UNIT_OP_ON = 1<<3, /* prefetch unit operational */
696 PREF_UNIT_OP_OFF = 1<<2, /* prefetch unit not operational */
697 PREF_UNIT_RST_CLR = 1<<1, /* Clear Prefetch Unit Reset */
698 PREF_UNIT_RST_SET = 1<<0, /* Set Prefetch Unit Reset */
699 };
700
701 /* RAM Buffer Register Offsets, use RB_ADDR(Queue, Offs) to access */
702 /* RB_START 32 bit RAM Buffer Start Address */
703 /* RB_END 32 bit RAM Buffer End Address */
704 /* RB_WP 32 bit RAM Buffer Write Pointer */
705 /* RB_RP 32 bit RAM Buffer Read Pointer */
706 /* RB_RX_UTPP 32 bit Rx Upper Threshold, Pause Pack */
707 /* RB_RX_LTPP 32 bit Rx Lower Threshold, Pause Pack */
708 /* RB_RX_UTHP 32 bit Rx Upper Threshold, High Prio */
709 /* RB_RX_LTHP 32 bit Rx Lower Threshold, High Prio */
710 /* RB_PC 32 bit RAM Buffer Packet Counter */
711 /* RB_LEV 32 bit RAM Buffer Level Register */
712
713 #define RB_MSK 0x0007ffff /* Bit 18.. 0: RAM Buffer Pointer Bits */
714 /* RB_TST2 8 bit RAM Buffer Test Register 2 */
715 /* RB_TST1 8 bit RAM Buffer Test Register 1 */
716
717 /* RB_CTRL 8 bit RAM Buffer Control Register */
718 enum {
719 RB_ENA_STFWD = 1<<5, /* Enable Store & Forward */
720 RB_DIS_STFWD = 1<<4, /* Disable Store & Forward */
721 RB_ENA_OP_MD = 1<<3, /* Enable Operation Mode */
722 RB_DIS_OP_MD = 1<<2, /* Disable Operation Mode */
723 RB_RST_CLR = 1<<1, /* Clear RAM Buf STM Reset */
724 RB_RST_SET = 1<<0, /* Set RAM Buf STM Reset */
725 };
726
727
728 /* Transmit GMAC FIFO (YUKON only) */
729 enum {
730 TX_GMF_EA = 0x0d40,/* 32 bit Tx GMAC FIFO End Address */
731 TX_GMF_AE_THR = 0x0d44,/* 32 bit Tx GMAC FIFO Almost Empty Thresh.*/
732 TX_GMF_CTRL_T = 0x0d48,/* 32 bit Tx GMAC FIFO Control/Test */
733
734 TX_GMF_WP = 0x0d60,/* 32 bit Tx GMAC FIFO Write Pointer */
735 TX_GMF_WSP = 0x0d64,/* 32 bit Tx GMAC FIFO Write Shadow Ptr. */
736 TX_GMF_WLEV = 0x0d68,/* 32 bit Tx GMAC FIFO Write Level */
737
738 TX_GMF_RP = 0x0d70,/* 32 bit Tx GMAC FIFO Read Pointer */
739 TX_GMF_RSTP = 0x0d74,/* 32 bit Tx GMAC FIFO Restart Pointer */
740 TX_GMF_RLEV = 0x0d78,/* 32 bit Tx GMAC FIFO Read Level */
741 };
742
743 /* Descriptor Poll Timer Registers */
744 enum {
745 B28_DPT_INI = 0x0e00,/* 24 bit Descriptor Poll Timer Init Val */
746 B28_DPT_VAL = 0x0e04,/* 24 bit Descriptor Poll Timer Curr Val */
747 B28_DPT_CTRL = 0x0e08,/* 8 bit Descriptor Poll Timer Ctrl Reg */
748
749 B28_DPT_TST = 0x0e0a,/* 8 bit Descriptor Poll Timer Test Reg */
750 };
751
752 /* Time Stamp Timer Registers (YUKON only) */
753 enum {
754 GMAC_TI_ST_VAL = 0x0e14,/* 32 bit Time Stamp Timer Curr Val */
755 GMAC_TI_ST_CTRL = 0x0e18,/* 8 bit Time Stamp Timer Ctrl Reg */
756 GMAC_TI_ST_TST = 0x0e1a,/* 8 bit Time Stamp Timer Test Reg */
757 };
758
759 /* Polling Unit Registers (Yukon-2 only) */
760 enum {
761 POLL_CTRL = 0x0e20, /* 32 bit Polling Unit Control Reg */
762 POLL_LAST_IDX = 0x0e24,/* 16 bit Polling Unit List Last Index */
763
764 POLL_LIST_ADDR_LO= 0x0e28,/* 32 bit Poll. List Start Addr (low) */
765 POLL_LIST_ADDR_HI= 0x0e2c,/* 32 bit Poll. List Start Addr (high) */
766 };
767
768 enum {
769 SMB_CFG = 0x0e40, /* 32 bit SMBus Config Register */
770 SMB_CSR = 0x0e44, /* 32 bit SMBus Control/Status Register */
771 };
772
773 enum {
774 CPU_WDOG = 0x0e48, /* 32 bit Watchdog Register */
775 CPU_CNTR = 0x0e4C, /* 32 bit Counter Register */
776 CPU_TIM = 0x0e50,/* 32 bit Timer Compare Register */
777 CPU_AHB_ADDR = 0x0e54, /* 32 bit CPU AHB Debug Register */
778 CPU_AHB_WDATA = 0x0e58, /* 32 bit CPU AHB Debug Register */
779 CPU_AHB_RDATA = 0x0e5C, /* 32 bit CPU AHB Debug Register */
780 HCU_MAP_BASE = 0x0e60, /* 32 bit Reset Mapping Base */
781 CPU_AHB_CTRL = 0x0e64, /* 32 bit CPU AHB Debug Register */
782 HCU_CCSR = 0x0e68, /* 32 bit CPU Control and Status Register */
783 HCU_HCSR = 0x0e6C, /* 32 bit Host Control and Status Register */
784 };
785
786 /* ASF Subsystem Registers (Yukon-2 only) */
787 enum {
788 B28_Y2_SMB_CONFIG = 0x0e40,/* 32 bit ASF SMBus Config Register */
789 B28_Y2_SMB_CSD_REG = 0x0e44,/* 32 bit ASF SMB Control/Status/Data */
790 B28_Y2_ASF_IRQ_V_BASE=0x0e60,/* 32 bit ASF IRQ Vector Base */
791
792 B28_Y2_ASF_STAT_CMD= 0x0e68,/* 32 bit ASF Status and Command Reg */
793 B28_Y2_ASF_HOST_COM= 0x0e6c,/* 32 bit ASF Host Communication Reg */
794 B28_Y2_DATA_REG_1 = 0x0e70,/* 32 bit ASF/Host Data Register 1 */
795 B28_Y2_DATA_REG_2 = 0x0e74,/* 32 bit ASF/Host Data Register 2 */
796 B28_Y2_DATA_REG_3 = 0x0e78,/* 32 bit ASF/Host Data Register 3 */
797 B28_Y2_DATA_REG_4 = 0x0e7c,/* 32 bit ASF/Host Data Register 4 */
798 };
799
800 /* Status BMU Registers (Yukon-2 only)*/
801 enum {
802 STAT_CTRL = 0x0e80,/* 32 bit Status BMU Control Reg */
803 STAT_LAST_IDX = 0x0e84,/* 16 bit Status BMU Last Index */
804
805 STAT_LIST_ADDR_LO= 0x0e88,/* 32 bit Status List Start Addr (low) */
806 STAT_LIST_ADDR_HI= 0x0e8c,/* 32 bit Status List Start Addr (high) */
807 STAT_TXA1_RIDX = 0x0e90,/* 16 bit Status TxA1 Report Index Reg */
808 STAT_TXS1_RIDX = 0x0e92,/* 16 bit Status TxS1 Report Index Reg */
809 STAT_TXA2_RIDX = 0x0e94,/* 16 bit Status TxA2 Report Index Reg */
810 STAT_TXS2_RIDX = 0x0e96,/* 16 bit Status TxS2 Report Index Reg */
811 STAT_TX_IDX_TH = 0x0e98,/* 16 bit Status Tx Index Threshold Reg */
812 STAT_PUT_IDX = 0x0e9c,/* 16 bit Status Put Index Reg */
813
814 /* FIFO Control/Status Registers (Yukon-2 only)*/
815 STAT_FIFO_WP = 0x0ea0,/* 8 bit Status FIFO Write Pointer Reg */
816 STAT_FIFO_RP = 0x0ea4,/* 8 bit Status FIFO Read Pointer Reg */
817 STAT_FIFO_RSP = 0x0ea6,/* 8 bit Status FIFO Read Shadow Ptr */
818 STAT_FIFO_LEVEL = 0x0ea8,/* 8 bit Status FIFO Level Reg */
819 STAT_FIFO_SHLVL = 0x0eaa,/* 8 bit Status FIFO Shadow Level Reg */
820 STAT_FIFO_WM = 0x0eac,/* 8 bit Status FIFO Watermark Reg */
821 STAT_FIFO_ISR_WM= 0x0ead,/* 8 bit Status FIFO ISR Watermark Reg */
822
823 /* Level and ISR Timer Registers (Yukon-2 only)*/
824 STAT_LEV_TIMER_INI= 0x0eb0,/* 32 bit Level Timer Init. Value Reg */
825 STAT_LEV_TIMER_CNT= 0x0eb4,/* 32 bit Level Timer Counter Reg */
826 STAT_LEV_TIMER_CTRL= 0x0eb8,/* 8 bit Level Timer Control Reg */
827 STAT_LEV_TIMER_TEST= 0x0eb9,/* 8 bit Level Timer Test Reg */
828 STAT_TX_TIMER_INI = 0x0ec0,/* 32 bit Tx Timer Init. Value Reg */
829 STAT_TX_TIMER_CNT = 0x0ec4,/* 32 bit Tx Timer Counter Reg */
830 STAT_TX_TIMER_CTRL = 0x0ec8,/* 8 bit Tx Timer Control Reg */
831 STAT_TX_TIMER_TEST = 0x0ec9,/* 8 bit Tx Timer Test Reg */
832 STAT_ISR_TIMER_INI = 0x0ed0,/* 32 bit ISR Timer Init. Value Reg */
833 STAT_ISR_TIMER_CNT = 0x0ed4,/* 32 bit ISR Timer Counter Reg */
834 STAT_ISR_TIMER_CTRL= 0x0ed8,/* 8 bit ISR Timer Control Reg */
835 STAT_ISR_TIMER_TEST= 0x0ed9,/* 8 bit ISR Timer Test Reg */
836 };
837
838 enum {
839 LINKLED_OFF = 0x01,
840 LINKLED_ON = 0x02,
841 LINKLED_LINKSYNC_OFF = 0x04,
842 LINKLED_LINKSYNC_ON = 0x08,
843 LINKLED_BLINK_OFF = 0x10,
844 LINKLED_BLINK_ON = 0x20,
845 };
846
847 /* GMAC and GPHY Control Registers (YUKON only) */
848 enum {
849 GMAC_CTRL = 0x0f00,/* 32 bit GMAC Control Reg */
850 GPHY_CTRL = 0x0f04,/* 32 bit GPHY Control Reg */
851 GMAC_IRQ_SRC = 0x0f08,/* 8 bit GMAC Interrupt Source Reg */
852 GMAC_IRQ_MSK = 0x0f0c,/* 8 bit GMAC Interrupt Mask Reg */
853 GMAC_LINK_CTRL = 0x0f10,/* 16 bit Link Control Reg */
854
855 /* Wake-up Frame Pattern Match Control Registers (YUKON only) */
856 WOL_CTRL_STAT = 0x0f20,/* 16 bit WOL Control/Status Reg */
857 WOL_MATCH_CTL = 0x0f22,/* 8 bit WOL Match Control Reg */
858 WOL_MATCH_RES = 0x0f23,/* 8 bit WOL Match Result Reg */
859 WOL_MAC_ADDR = 0x0f24,/* 32 bit WOL MAC Address */
860 WOL_PATT_RPTR = 0x0f2c,/* 8 bit WOL Pattern Read Pointer */
861
862 /* WOL Pattern Length Registers (YUKON only) */
863 WOL_PATT_LEN_LO = 0x0f30,/* 32 bit WOL Pattern Length 3..0 */
864 WOL_PATT_LEN_HI = 0x0f34,/* 24 bit WOL Pattern Length 6..4 */
865
866 /* WOL Pattern Counter Registers (YUKON only) */
867 WOL_PATT_CNT_0 = 0x0f38,/* 32 bit WOL Pattern Counter 3..0 */
868 WOL_PATT_CNT_4 = 0x0f3c,/* 24 bit WOL Pattern Counter 6..4 */
869 };
870 #define WOL_REGS(port, x) (x + (port)*0x80)
871
872 enum {
873 WOL_PATT_RAM_1 = 0x1000,/* WOL Pattern RAM Link 1 */
874 WOL_PATT_RAM_2 = 0x1400,/* WOL Pattern RAM Link 2 */
875 };
876 #define WOL_PATT_RAM_BASE(port) (WOL_PATT_RAM_1 + (port)*0x400)
877
878 enum {
879 BASE_GMAC_1 = 0x2800,/* GMAC 1 registers */
880 BASE_GMAC_2 = 0x3800,/* GMAC 2 registers */
881 };
882
883 /*
884 * Marvel-PHY Registers, indirect addressed over GMAC
885 */
886 enum {
887 PHY_MARV_CTRL = 0x00,/* 16 bit r/w PHY Control Register */
888 PHY_MARV_STAT = 0x01,/* 16 bit r/o PHY Status Register */
889 PHY_MARV_ID0 = 0x02,/* 16 bit r/o PHY ID0 Register */
890 PHY_MARV_ID1 = 0x03,/* 16 bit r/o PHY ID1 Register */
891 PHY_MARV_AUNE_ADV = 0x04,/* 16 bit r/w Auto-Neg. Advertisement */
892 PHY_MARV_AUNE_LP = 0x05,/* 16 bit r/o Link Part Ability Reg */
893 PHY_MARV_AUNE_EXP = 0x06,/* 16 bit r/o Auto-Neg. Expansion Reg */
894 PHY_MARV_NEPG = 0x07,/* 16 bit r/w Next Page Register */
895 PHY_MARV_NEPG_LP = 0x08,/* 16 bit r/o Next Page Link Partner */
896 /* Marvel-specific registers */
897 PHY_MARV_1000T_CTRL = 0x09,/* 16 bit r/w 1000Base-T Control Reg */
898 PHY_MARV_1000T_STAT = 0x0a,/* 16 bit r/o 1000Base-T Status Reg */
899 PHY_MARV_EXT_STAT = 0x0f,/* 16 bit r/o Extended Status Reg */
900 PHY_MARV_PHY_CTRL = 0x10,/* 16 bit r/w PHY Specific Ctrl Reg */
901 PHY_MARV_PHY_STAT = 0x11,/* 16 bit r/o PHY Specific Stat Reg */
902 PHY_MARV_INT_MASK = 0x12,/* 16 bit r/w Interrupt Mask Reg */
903 PHY_MARV_INT_STAT = 0x13,/* 16 bit r/o Interrupt Status Reg */
904 PHY_MARV_EXT_CTRL = 0x14,/* 16 bit r/w Ext. PHY Specific Ctrl */
905 PHY_MARV_RXE_CNT = 0x15,/* 16 bit r/w Receive Error Counter */
906 PHY_MARV_EXT_ADR = 0x16,/* 16 bit r/w Ext. Ad. for Cable Diag. */
907 PHY_MARV_PORT_IRQ = 0x17,/* 16 bit r/o Port 0 IRQ (88E1111 only) */
908 PHY_MARV_LED_CTRL = 0x18,/* 16 bit r/w LED Control Reg */
909 PHY_MARV_LED_OVER = 0x19,/* 16 bit r/w Manual LED Override Reg */
910 PHY_MARV_EXT_CTRL_2 = 0x1a,/* 16 bit r/w Ext. PHY Specific Ctrl 2 */
911 PHY_MARV_EXT_P_STAT = 0x1b,/* 16 bit r/w Ext. PHY Spec. Stat Reg */
912 PHY_MARV_CABLE_DIAG = 0x1c,/* 16 bit r/o Cable Diagnostic Reg */
913 PHY_MARV_PAGE_ADDR = 0x1d,/* 16 bit r/w Extended Page Address Reg */
914 PHY_MARV_PAGE_DATA = 0x1e,/* 16 bit r/w Extended Page Data Reg */
915
916 /* for 10/100 Fast Ethernet PHY (88E3082 only) */
917 PHY_MARV_FE_LED_PAR = 0x16,/* 16 bit r/w LED Parallel Select Reg. */
918 PHY_MARV_FE_LED_SER = 0x17,/* 16 bit r/w LED Stream Select S. LED */
919 PHY_MARV_FE_VCT_TX = 0x1a,/* 16 bit r/w VCT Reg. for TXP/N Pins */
920 PHY_MARV_FE_VCT_RX = 0x1b,/* 16 bit r/o VCT Reg. for RXP/N Pins */
921 PHY_MARV_FE_SPEC_2 = 0x1c,/* 16 bit r/w Specific Control Reg. 2 */
922 };
923
924 enum {
925 PHY_CT_RESET = 1<<15, /* Bit 15: (sc) clear all PHY related regs */
926 PHY_CT_LOOP = 1<<14, /* Bit 14: enable Loopback over PHY */
927 PHY_CT_SPS_LSB = 1<<13, /* Bit 13: Speed select, lower bit */
928 PHY_CT_ANE = 1<<12, /* Bit 12: Auto-Negotiation Enabled */
929 PHY_CT_PDOWN = 1<<11, /* Bit 11: Power Down Mode */
930 PHY_CT_ISOL = 1<<10, /* Bit 10: Isolate Mode */
931 PHY_CT_RE_CFG = 1<<9, /* Bit 9: (sc) Restart Auto-Negotiation */
932 PHY_CT_DUP_MD = 1<<8, /* Bit 8: Duplex Mode */
933 PHY_CT_COL_TST = 1<<7, /* Bit 7: Collision Test enabled */
934 PHY_CT_SPS_MSB = 1<<6, /* Bit 6: Speed select, upper bit */
935 };
936
937 enum {
938 PHY_CT_SP1000 = PHY_CT_SPS_MSB, /* enable speed of 1000 Mbps */
939 PHY_CT_SP100 = PHY_CT_SPS_LSB, /* enable speed of 100 Mbps */
940 PHY_CT_SP10 = 0, /* enable speed of 10 Mbps */
941 };
942
943 enum {
944 PHY_ST_EXT_ST = 1<<8, /* Bit 8: Extended Status Present */
945
946 PHY_ST_PRE_SUP = 1<<6, /* Bit 6: Preamble Suppression */
947 PHY_ST_AN_OVER = 1<<5, /* Bit 5: Auto-Negotiation Over */
948 PHY_ST_REM_FLT = 1<<4, /* Bit 4: Remote Fault Condition Occured */
949 PHY_ST_AN_CAP = 1<<3, /* Bit 3: Auto-Negotiation Capability */
950 PHY_ST_LSYNC = 1<<2, /* Bit 2: Link Synchronized */
951 PHY_ST_JAB_DET = 1<<1, /* Bit 1: Jabber Detected */
952 PHY_ST_EXT_REG = 1<<0, /* Bit 0: Extended Register available */
953 };
954
955 enum {
956 PHY_I1_OUI_MSK = 0x3f<<10, /* Bit 15..10: Organization Unique ID */
957 PHY_I1_MOD_NUM = 0x3f<<4, /* Bit 9.. 4: Model Number */
958 PHY_I1_REV_MSK = 0xf, /* Bit 3.. 0: Revision Number */
959 };
960
961 /* different Marvell PHY Ids */
962 enum {
963 PHY_MARV_ID0_VAL= 0x0141, /* Marvell Unique Identifier */
964
965 PHY_BCOM_ID1_A1 = 0x6041,
966 PHY_BCOM_ID1_B2 = 0x6043,
967 PHY_BCOM_ID1_C0 = 0x6044,
968 PHY_BCOM_ID1_C5 = 0x6047,
969
970 PHY_MARV_ID1_B0 = 0x0C23, /* Yukon (PHY 88E1011) */
971 PHY_MARV_ID1_B2 = 0x0C25, /* Yukon-Plus (PHY 88E1011) */
972 PHY_MARV_ID1_C2 = 0x0CC2, /* Yukon-EC (PHY 88E1111) */
973 PHY_MARV_ID1_Y2 = 0x0C91, /* Yukon-2 (PHY 88E1112) */
974 PHY_MARV_ID1_FE = 0x0C83, /* Yukon-FE (PHY 88E3082 Rev.A1) */
975 PHY_MARV_ID1_ECU= 0x0CB0, /* Yukon-ECU (PHY 88E1149 Rev.B2?) */
976 };
977
978 /* Advertisement register bits */
979 enum {
980 PHY_AN_NXT_PG = 1<<15, /* Bit 15: Request Next Page */
981 PHY_AN_ACK = 1<<14, /* Bit 14: (ro) Acknowledge Received */
982 PHY_AN_RF = 1<<13, /* Bit 13: Remote Fault Bits */
983
984 PHY_AN_PAUSE_ASYM = 1<<11,/* Bit 11: Try for asymmetric */
985 PHY_AN_PAUSE_CAP = 1<<10, /* Bit 10: Try for pause */
986 PHY_AN_100BASE4 = 1<<9, /* Bit 9: Try for 100mbps 4k packets */
987 PHY_AN_100FULL = 1<<8, /* Bit 8: Try for 100mbps full-duplex */
988 PHY_AN_100HALF = 1<<7, /* Bit 7: Try for 100mbps half-duplex */
989 PHY_AN_10FULL = 1<<6, /* Bit 6: Try for 10mbps full-duplex */
990 PHY_AN_10HALF = 1<<5, /* Bit 5: Try for 10mbps half-duplex */
991 PHY_AN_CSMA = 1<<0, /* Bit 0: Only selector supported */
992 PHY_AN_SEL = 0x1f, /* Bit 4..0: Selector Field, 00001=Ethernet*/
993 PHY_AN_FULL = PHY_AN_100FULL | PHY_AN_10FULL | PHY_AN_CSMA,
994 PHY_AN_ALL = PHY_AN_10HALF | PHY_AN_10FULL |
995 PHY_AN_100HALF | PHY_AN_100FULL,
996 };
997
998 /***** PHY_BCOM_1000T_STAT 16 bit r/o 1000Base-T Status Reg *****/
999 /***** PHY_MARV_1000T_STAT 16 bit r/o 1000Base-T Status Reg *****/
1000 enum {
1001 PHY_B_1000S_MSF = 1<<15, /* Bit 15: Master/Slave Fault */
1002 PHY_B_1000S_MSR = 1<<14, /* Bit 14: Master/Slave Result */
1003 PHY_B_1000S_LRS = 1<<13, /* Bit 13: Local Receiver Status */
1004 PHY_B_1000S_RRS = 1<<12, /* Bit 12: Remote Receiver Status */
1005 PHY_B_1000S_LP_FD = 1<<11, /* Bit 11: Link Partner can FD */
1006 PHY_B_1000S_LP_HD = 1<<10, /* Bit 10: Link Partner can HD */
1007 /* Bit 9..8: reserved */
1008 PHY_B_1000S_IEC = 0xff, /* Bit 7..0: Idle Error Count */
1009 };
1010
1011 /** Marvell-Specific */
1012 enum {
1013 PHY_M_AN_NXT_PG = 1<<15, /* Request Next Page */
1014 PHY_M_AN_ACK = 1<<14, /* (ro) Acknowledge Received */
1015 PHY_M_AN_RF = 1<<13, /* Remote Fault */
1016
1017 PHY_M_AN_ASP = 1<<11, /* Asymmetric Pause */
1018 PHY_M_AN_PC = 1<<10, /* MAC Pause implemented */
1019 PHY_M_AN_100_T4 = 1<<9, /* Not cap. 100Base-T4 (always 0) */
1020 PHY_M_AN_100_FD = 1<<8, /* Advertise 100Base-TX Full Duplex */
1021 PHY_M_AN_100_HD = 1<<7, /* Advertise 100Base-TX Half Duplex */
1022 PHY_M_AN_10_FD = 1<<6, /* Advertise 10Base-TX Full Duplex */
1023 PHY_M_AN_10_HD = 1<<5, /* Advertise 10Base-TX Half Duplex */
1024 PHY_M_AN_SEL_MSK =0x1f<<4, /* Bit 4.. 0: Selector Field Mask */
1025 };
1026
1027 /* special defines for FIBER (88E1011S only) */
1028 enum {
1029 PHY_M_AN_ASP_X = 1<<8, /* Asymmetric Pause */
1030 PHY_M_AN_PC_X = 1<<7, /* MAC Pause implemented */
1031 PHY_M_AN_1000X_AHD = 1<<6, /* Advertise 10000Base-X Half Duplex */
1032 PHY_M_AN_1000X_AFD = 1<<5, /* Advertise 10000Base-X Full Duplex */
1033 };
1034
1035 /* Pause Bits (PHY_M_AN_ASP_X and PHY_M_AN_PC_X) encoding */
1036 enum {
1037 PHY_M_P_NO_PAUSE_X = 0<<7,/* Bit 8.. 7: no Pause Mode */
1038 PHY_M_P_SYM_MD_X = 1<<7, /* Bit 8.. 7: symmetric Pause Mode */
1039 PHY_M_P_ASYM_MD_X = 2<<7,/* Bit 8.. 7: asymmetric Pause Mode */
1040 PHY_M_P_BOTH_MD_X = 3<<7,/* Bit 8.. 7: both Pause Mode */
1041 };
1042
1043 /***** PHY_MARV_1000T_CTRL 16 bit r/w 1000Base-T Control Reg *****/
1044 enum {
1045 PHY_M_1000C_TEST = 7<<13,/* Bit 15..13: Test Modes */
1046 PHY_M_1000C_MSE = 1<<12, /* Manual Master/Slave Enable */
1047 PHY_M_1000C_MSC = 1<<11, /* M/S Configuration (1=Master) */
1048 PHY_M_1000C_MPD = 1<<10, /* Multi-Port Device */
1049 PHY_M_1000C_AFD = 1<<9, /* Advertise Full Duplex */
1050 PHY_M_1000C_AHD = 1<<8, /* Advertise Half Duplex */
1051 };
1052
1053 /***** PHY_MARV_PHY_CTRL 16 bit r/w PHY Specific Ctrl Reg *****/
1054 enum {
1055 PHY_M_PC_TX_FFD_MSK = 3<<14,/* Bit 15..14: Tx FIFO Depth Mask */
1056 PHY_M_PC_RX_FFD_MSK = 3<<12,/* Bit 13..12: Rx FIFO Depth Mask */
1057 PHY_M_PC_ASS_CRS_TX = 1<<11, /* Assert CRS on Transmit */
1058 PHY_M_PC_FL_GOOD = 1<<10, /* Force Link Good */
1059 PHY_M_PC_EN_DET_MSK = 3<<8,/* Bit 9.. 8: Energy Detect Mask */
1060 PHY_M_PC_ENA_EXT_D = 1<<7, /* Enable Ext. Distance (10BT) */
1061 PHY_M_PC_MDIX_MSK = 3<<5,/* Bit 6.. 5: MDI/MDIX Config. Mask */
1062 PHY_M_PC_DIS_125CLK = 1<<4, /* Disable 125 CLK */
1063 PHY_M_PC_MAC_POW_UP = 1<<3, /* MAC Power up */
1064 PHY_M_PC_SQE_T_ENA = 1<<2, /* SQE Test Enabled */
1065 PHY_M_PC_POL_R_DIS = 1<<1, /* Polarity Reversal Disabled */
1066 PHY_M_PC_DIS_JABBER = 1<<0, /* Disable Jabber */
1067 };
1068
1069 enum {
1070 PHY_M_PC_EN_DET = 2<<8, /* Energy Detect (Mode 1) */
1071 PHY_M_PC_EN_DET_PLUS = 3<<8, /* Energy Detect Plus (Mode 2) */
1072 };
1073
1074 #define PHY_M_PC_MDI_XMODE(x) (((u16)(x)<<5) & PHY_M_PC_MDIX_MSK)
1075
1076 enum {
1077 PHY_M_PC_MAN_MDI = 0, /* 00 = Manual MDI configuration */
1078 PHY_M_PC_MAN_MDIX = 1, /* 01 = Manual MDIX configuration */
1079 PHY_M_PC_ENA_AUTO = 3, /* 11 = Enable Automatic Crossover */
1080 };
1081
1082 /* for 10/100 Fast Ethernet PHY (88E3082 only) */
1083 enum {
1084 PHY_M_PC_ENA_DTE_DT = 1<<15, /* Enable Data Terminal Equ. (DTE) Detect */
1085 PHY_M_PC_ENA_ENE_DT = 1<<14, /* Enable Energy Detect (sense & pulse) */
1086 PHY_M_PC_DIS_NLP_CK = 1<<13, /* Disable Normal Link Puls (NLP) Check */
1087 PHY_M_PC_ENA_LIP_NP = 1<<12, /* Enable Link Partner Next Page Reg. */
1088 PHY_M_PC_DIS_NLP_GN = 1<<11, /* Disable Normal Link Puls Generation */
1089
1090 PHY_M_PC_DIS_SCRAMB = 1<<9, /* Disable Scrambler */
1091 PHY_M_PC_DIS_FEFI = 1<<8, /* Disable Far End Fault Indic. (FEFI) */
1092
1093 PHY_M_PC_SH_TP_SEL = 1<<6, /* Shielded Twisted Pair Select */
1094 PHY_M_PC_RX_FD_MSK = 3<<2,/* Bit 3.. 2: Rx FIFO Depth Mask */
1095 };
1096
1097 /***** PHY_MARV_PHY_STAT 16 bit r/o PHY Specific Status Reg *****/
1098 enum {
1099 PHY_M_PS_SPEED_MSK = 3<<14, /* Bit 15..14: Speed Mask */
1100 PHY_M_PS_SPEED_1000 = 1<<15, /* 10 = 1000 Mbps */
1101 PHY_M_PS_SPEED_100 = 1<<14, /* 01 = 100 Mbps */
1102 PHY_M_PS_SPEED_10 = 0, /* 00 = 10 Mbps */
1103 PHY_M_PS_FULL_DUP = 1<<13, /* Full Duplex */
1104 PHY_M_PS_PAGE_REC = 1<<12, /* Page Received */
1105 PHY_M_PS_SPDUP_RES = 1<<11, /* Speed & Duplex Resolved */
1106 PHY_M_PS_LINK_UP = 1<<10, /* Link Up */
1107 PHY_M_PS_CABLE_MSK = 7<<7, /* Bit 9.. 7: Cable Length Mask */
1108 PHY_M_PS_MDI_X_STAT = 1<<6, /* MDI Crossover Stat (1=MDIX) */
1109 PHY_M_PS_DOWNS_STAT = 1<<5, /* Downshift Status (1=downsh.) */
1110 PHY_M_PS_ENDET_STAT = 1<<4, /* Energy Detect Status (1=act) */
1111 PHY_M_PS_TX_P_EN = 1<<3, /* Tx Pause Enabled */
1112 PHY_M_PS_RX_P_EN = 1<<2, /* Rx Pause Enabled */
1113 PHY_M_PS_POL_REV = 1<<1, /* Polarity Reversed */
1114 PHY_M_PS_JABBER = 1<<0, /* Jabber */
1115 };
1116
1117 #define PHY_M_PS_PAUSE_MSK (PHY_M_PS_TX_P_EN | PHY_M_PS_RX_P_EN)
1118
1119 /* for 10/100 Fast Ethernet PHY (88E3082 only) */
1120 enum {
1121 PHY_M_PS_DTE_DETECT = 1<<15, /* Data Terminal Equipment (DTE) Detected */
1122 PHY_M_PS_RES_SPEED = 1<<14, /* Resolved Speed (1=100 Mbps, 0=10 Mbps */
1123 };
1124
1125 enum {
1126 PHY_M_IS_AN_ERROR = 1<<15, /* Auto-Negotiation Error */
1127 PHY_M_IS_LSP_CHANGE = 1<<14, /* Link Speed Changed */
1128 PHY_M_IS_DUP_CHANGE = 1<<13, /* Duplex Mode Changed */
1129 PHY_M_IS_AN_PR = 1<<12, /* Page Received */
1130 PHY_M_IS_AN_COMPL = 1<<11, /* Auto-Negotiation Completed */
1131 PHY_M_IS_LST_CHANGE = 1<<10, /* Link Status Changed */
1132 PHY_M_IS_SYMB_ERROR = 1<<9, /* Symbol Error */
1133 PHY_M_IS_FALSE_CARR = 1<<8, /* False Carrier */
1134 PHY_M_IS_FIFO_ERROR = 1<<7, /* FIFO Overflow/Underrun Error */
1135 PHY_M_IS_MDI_CHANGE = 1<<6, /* MDI Crossover Changed */
1136 PHY_M_IS_DOWNSH_DET = 1<<5, /* Downshift Detected */
1137 PHY_M_IS_END_CHANGE = 1<<4, /* Energy Detect Changed */
1138
1139 PHY_M_IS_DTE_CHANGE = 1<<2, /* DTE Power Det. Status Changed */
1140 PHY_M_IS_POL_CHANGE = 1<<1, /* Polarity Changed */
1141 PHY_M_IS_JABBER = 1<<0, /* Jabber */
1142
1143 PHY_M_DEF_MSK = PHY_M_IS_LSP_CHANGE | PHY_M_IS_LST_CHANGE
1144 | PHY_M_IS_FIFO_ERROR,
1145 PHY_M_AN_MSK = PHY_M_IS_AN_ERROR | PHY_M_IS_AN_COMPL,
1146 };
1147
1148
1149 /***** PHY_MARV_EXT_CTRL 16 bit r/w Ext. PHY Specific Ctrl *****/
1150 enum {
1151 PHY_M_EC_ENA_BC_EXT = 1<<15, /* Enable Block Carr. Ext. (88E1111 only) */
1152 PHY_M_EC_ENA_LIN_LB = 1<<14, /* Enable Line Loopback (88E1111 only) */
1153
1154 PHY_M_EC_DIS_LINK_P = 1<<12, /* Disable Link Pulses (88E1111 only) */
1155 PHY_M_EC_M_DSC_MSK = 3<<10, /* Bit 11..10: Master Downshift Counter */
1156 /* (88E1011 only) */
1157 PHY_M_EC_S_DSC_MSK = 3<<8,/* Bit 9.. 8: Slave Downshift Counter */
1158 /* (88E1011 only) */
1159 PHY_M_EC_M_DSC_MSK2 = 7<<9,/* Bit 11.. 9: Master Downshift Counter */
1160 /* (88E1111 only) */
1161 PHY_M_EC_DOWN_S_ENA = 1<<8, /* Downshift Enable (88E1111 only) */
1162 /* !!! Errata in spec. (1 = disable) */
1163 PHY_M_EC_RX_TIM_CT = 1<<7, /* RGMII Rx Timing Control*/
1164 PHY_M_EC_MAC_S_MSK = 7<<4,/* Bit 6.. 4: Def. MAC interface speed */
1165 PHY_M_EC_FIB_AN_ENA = 1<<3, /* Fiber Auto-Neg. Enable (88E1011S only) */
1166 PHY_M_EC_DTE_D_ENA = 1<<2, /* DTE Detect Enable (88E1111 only) */
1167 PHY_M_EC_TX_TIM_CT = 1<<1, /* RGMII Tx Timing Control */
1168 PHY_M_EC_TRANS_DIS = 1<<0, /* Transmitter Disable (88E1111 only) */};
1169
1170 #define PHY_M_EC_M_DSC(x) ((u16)(x)<<10 & PHY_M_EC_M_DSC_MSK)
1171 /* 00=1x; 01=2x; 10=3x; 11=4x */
1172 #define PHY_M_EC_S_DSC(x) ((u16)(x)<<8 & PHY_M_EC_S_DSC_MSK)
1173 /* 00=dis; 01=1x; 10=2x; 11=3x */
1174 #define PHY_M_EC_DSC_2(x) ((u16)(x)<<9 & PHY_M_EC_M_DSC_MSK2)
1175 /* 000=1x; 001=2x; 010=3x; 011=4x */
1176 #define PHY_M_EC_MAC_S(x) ((u16)(x)<<4 & PHY_M_EC_MAC_S_MSK)
1177 /* 01X=0; 110=2.5; 111=25 (MHz) */
1178
1179 /* for Yukon-2 Gigabit Ethernet PHY (88E1112 only) */
1180 enum {
1181 PHY_M_PC_DIS_LINK_Pa = 1<<15,/* Disable Link Pulses */
1182 PHY_M_PC_DSC_MSK = 7<<12,/* Bit 14..12: Downshift Counter */
1183 PHY_M_PC_DOWN_S_ENA = 1<<11,/* Downshift Enable */
1184 };
1185 /* !!! Errata in spec. (1 = disable) */
1186
1187 #define PHY_M_PC_DSC(x) (((u16)(x)<<12) & PHY_M_PC_DSC_MSK)
1188 /* 100=5x; 101=6x; 110=7x; 111=8x */
1189 enum {
1190 MAC_TX_CLK_0_MHZ = 2,
1191 MAC_TX_CLK_2_5_MHZ = 6,
1192 MAC_TX_CLK_25_MHZ = 7,
1193 };
1194
1195 /***** PHY_MARV_LED_CTRL 16 bit r/w LED Control Reg *****/
1196 enum {
1197 PHY_M_LEDC_DIS_LED = 1<<15, /* Disable LED */
1198 PHY_M_LEDC_PULS_MSK = 7<<12,/* Bit 14..12: Pulse Stretch Mask */
1199 PHY_M_LEDC_F_INT = 1<<11, /* Force Interrupt */
1200 PHY_M_LEDC_BL_R_MSK = 7<<8,/* Bit 10.. 8: Blink Rate Mask */
1201 PHY_M_LEDC_DP_C_LSB = 1<<7, /* Duplex Control (LSB, 88E1111 only) */
1202 PHY_M_LEDC_TX_C_LSB = 1<<6, /* Tx Control (LSB, 88E1111 only) */
1203 PHY_M_LEDC_LK_C_MSK = 7<<3,/* Bit 5.. 3: Link Control Mask */
1204 /* (88E1111 only) */
1205 };
1206
1207 enum {
1208 PHY_M_LEDC_LINK_MSK = 3<<3,/* Bit 4.. 3: Link Control Mask */
1209 /* (88E1011 only) */
1210 PHY_M_LEDC_DP_CTRL = 1<<2, /* Duplex Control */
1211 PHY_M_LEDC_DP_C_MSB = 1<<2, /* Duplex Control (MSB, 88E1111 only) */
1212 PHY_M_LEDC_RX_CTRL = 1<<1, /* Rx Activity / Link */
1213 PHY_M_LEDC_TX_CTRL = 1<<0, /* Tx Activity / Link */
1214 PHY_M_LEDC_TX_C_MSB = 1<<0, /* Tx Control (MSB, 88E1111 only) */
1215 };
1216
1217 #define PHY_M_LED_PULS_DUR(x) (((u16)(x)<<12) & PHY_M_LEDC_PULS_MSK)
1218
1219 /***** PHY_MARV_PHY_STAT (page 3)16 bit r/w Polarity Control Reg. *****/
1220 enum {
1221 PHY_M_POLC_LS1M_MSK = 0xf<<12, /* Bit 15..12: LOS,STAT1 Mix % Mask */
1222 PHY_M_POLC_IS0M_MSK = 0xf<<8, /* Bit 11.. 8: INIT,STAT0 Mix % Mask */
1223 PHY_M_POLC_LOS_MSK = 0x3<<6, /* Bit 7.. 6: LOS Pol. Ctrl. Mask */
1224 PHY_M_POLC_INIT_MSK = 0x3<<4, /* Bit 5.. 4: INIT Pol. Ctrl. Mask */
1225 PHY_M_POLC_STA1_MSK = 0x3<<2, /* Bit 3.. 2: STAT1 Pol. Ctrl. Mask */
1226 PHY_M_POLC_STA0_MSK = 0x3, /* Bit 1.. 0: STAT0 Pol. Ctrl. Mask */
1227 };
1228
1229 #define PHY_M_POLC_LS1_P_MIX(x) (((x)<<12) & PHY_M_POLC_LS1M_MSK)
1230 #define PHY_M_POLC_IS0_P_MIX(x) (((x)<<8) & PHY_M_POLC_IS0M_MSK)
1231 #define PHY_M_POLC_LOS_CTRL(x) (((x)<<6) & PHY_M_POLC_LOS_MSK)
1232 #define PHY_M_POLC_INIT_CTRL(x) (((x)<<4) & PHY_M_POLC_INIT_MSK)
1233 #define PHY_M_POLC_STA1_CTRL(x) (((x)<<2) & PHY_M_POLC_STA1_MSK)
1234 #define PHY_M_POLC_STA0_CTRL(x) (((x)<<0) & PHY_M_POLC_STA0_MSK)
1235
1236 enum {
1237 PULS_NO_STR = 0,/* no pulse stretching */
1238 PULS_21MS = 1,/* 21 ms to 42 ms */
1239 PULS_42MS = 2,/* 42 ms to 84 ms */
1240 PULS_84MS = 3,/* 84 ms to 170 ms */
1241 PULS_170MS = 4,/* 170 ms to 340 ms */
1242 PULS_340MS = 5,/* 340 ms to 670 ms */
1243 PULS_670MS = 6,/* 670 ms to 1.3 s */
1244 PULS_1300MS = 7,/* 1.3 s to 2.7 s */
1245 };
1246
1247 #define PHY_M_LED_BLINK_RT(x) (((u16)(x)<<8) & PHY_M_LEDC_BL_R_MSK)
1248
1249 enum {
1250 BLINK_42MS = 0,/* 42 ms */
1251 BLINK_84MS = 1,/* 84 ms */
1252 BLINK_170MS = 2,/* 170 ms */
1253 BLINK_340MS = 3,/* 340 ms */
1254 BLINK_670MS = 4,/* 670 ms */
1255 };
1256
1257 /**** PHY_MARV_LED_OVER 16 bit r/w LED control */
1258 enum {
1259 PHY_M_LED_MO_DUP = 3<<10,/* Bit 11..10: Duplex */
1260 PHY_M_LED_MO_10 = 3<<8, /* Bit 9.. 8: Link 10 */
1261 PHY_M_LED_MO_100 = 3<<6, /* Bit 7.. 6: Link 100 */
1262 PHY_M_LED_MO_1000 = 3<<4, /* Bit 5.. 4: Link 1000 */
1263 PHY_M_LED_MO_RX = 3<<2, /* Bit 3.. 2: Rx */
1264 PHY_M_LED_MO_TX = 3<<0, /* Bit 1.. 0: Tx */
1265
1266 PHY_M_LED_ALL = PHY_M_LED_MO_DUP | PHY_M_LED_MO_10
1267 | PHY_M_LED_MO_100 | PHY_M_LED_MO_1000
1268 | PHY_M_LED_MO_RX,
1269 };
1270
1271 /***** PHY_MARV_EXT_CTRL_2 16 bit r/w Ext. PHY Specific Ctrl 2 *****/
1272 enum {
1273 PHY_M_EC2_FI_IMPED = 1<<6, /* Fiber Input Impedance */
1274 PHY_M_EC2_FO_IMPED = 1<<5, /* Fiber Output Impedance */
1275 PHY_M_EC2_FO_M_CLK = 1<<4, /* Fiber Mode Clock Enable */
1276 PHY_M_EC2_FO_BOOST = 1<<3, /* Fiber Output Boost */
1277 PHY_M_EC2_FO_AM_MSK = 7,/* Bit 2.. 0: Fiber Output Amplitude */
1278 };
1279
1280 /***** PHY_MARV_EXT_P_STAT 16 bit r/w Ext. PHY Specific Status *****/
1281 enum {
1282 PHY_M_FC_AUTO_SEL = 1<<15, /* Fiber/Copper Auto Sel. Dis. */
1283 PHY_M_FC_AN_REG_ACC = 1<<14, /* Fiber/Copper AN Reg. Access */
1284 PHY_M_FC_RESOLUTION = 1<<13, /* Fiber/Copper Resolution */
1285 PHY_M_SER_IF_AN_BP = 1<<12, /* Ser. IF AN Bypass Enable */
1286 PHY_M_SER_IF_BP_ST = 1<<11, /* Ser. IF AN Bypass Status */
1287 PHY_M_IRQ_POLARITY = 1<<10, /* IRQ polarity */
1288 PHY_M_DIS_AUT_MED = 1<<9, /* Disable Aut. Medium Reg. Selection */
1289 /* (88E1111 only) */
1290
1291 PHY_M_UNDOC1 = 1<<7, /* undocumented bit !! */
1292 PHY_M_DTE_POW_STAT = 1<<4, /* DTE Power Status (88E1111 only) */
1293 PHY_M_MODE_MASK = 0xf, /* Bit 3.. 0: copy of HWCFG MODE[3:0] */
1294 };
1295
1296 /* for 10/100 Fast Ethernet PHY (88E3082 only) */
1297 /***** PHY_MARV_FE_LED_PAR 16 bit r/w LED Parallel Select Reg. *****/
1298 /* Bit 15..12: reserved (used internally) */
1299 enum {
1300 PHY_M_FELP_LED2_MSK = 0xf<<8, /* Bit 11.. 8: LED2 Mask (LINK) */
1301 PHY_M_FELP_LED1_MSK = 0xf<<4, /* Bit 7.. 4: LED1 Mask (ACT) */
1302 PHY_M_FELP_LED0_MSK = 0xf, /* Bit 3.. 0: LED0 Mask (SPEED) */
1303 };
1304
1305 #define PHY_M_FELP_LED2_CTRL(x) (((u16)(x)<<8) & PHY_M_FELP_LED2_MSK)
1306 #define PHY_M_FELP_LED1_CTRL(x) (((u16)(x)<<4) & PHY_M_FELP_LED1_MSK)
1307 #define PHY_M_FELP_LED0_CTRL(x) (((u16)(x)<<0) & PHY_M_FELP_LED0_MSK)
1308
1309 enum {
1310 LED_PAR_CTRL_COLX = 0x00,
1311 LED_PAR_CTRL_ERROR = 0x01,
1312 LED_PAR_CTRL_DUPLEX = 0x02,
1313 LED_PAR_CTRL_DP_COL = 0x03,
1314 LED_PAR_CTRL_SPEED = 0x04,
1315 LED_PAR_CTRL_LINK = 0x05,
1316 LED_PAR_CTRL_TX = 0x06,
1317 LED_PAR_CTRL_RX = 0x07,
1318 LED_PAR_CTRL_ACT = 0x08,
1319 LED_PAR_CTRL_LNK_RX = 0x09,
1320 LED_PAR_CTRL_LNK_AC = 0x0a,
1321 LED_PAR_CTRL_ACT_BL = 0x0b,
1322 LED_PAR_CTRL_TX_BL = 0x0c,
1323 LED_PAR_CTRL_RX_BL = 0x0d,
1324 LED_PAR_CTRL_COL_BL = 0x0e,
1325 LED_PAR_CTRL_INACT = 0x0f
1326 };
1327
1328 /*****,PHY_MARV_FE_SPEC_2 16 bit r/w Specific Control Reg. 2 *****/
1329 enum {
1330 PHY_M_FESC_DIS_WAIT = 1<<2, /* Disable TDR Waiting Period */
1331 PHY_M_FESC_ENA_MCLK = 1<<1, /* Enable MAC Rx Clock in sleep mode */
1332 PHY_M_FESC_SEL_CL_A = 1<<0, /* Select Class A driver (100B-TX) */
1333 };
1334
1335 /* for Yukon-2 Gigabit Ethernet PHY (88E1112 only) */
1336 /***** PHY_MARV_PHY_CTRL (page 1) 16 bit r/w Fiber Specific Ctrl *****/
1337 enum {
1338 PHY_M_FIB_FORCE_LNK = 1<<10,/* Force Link Good */
1339 PHY_M_FIB_SIGD_POL = 1<<9, /* SIGDET Polarity */
1340 PHY_M_FIB_TX_DIS = 1<<3, /* Transmitter Disable */
1341 };
1342
1343 /* for Yukon-2 Gigabit Ethernet PHY (88E1112 only) */
1344 /***** PHY_MARV_PHY_CTRL (page 2) 16 bit r/w MAC Specific Ctrl *****/
1345 enum {
1346 PHY_M_MAC_MD_MSK = 7<<7, /* Bit 9.. 7: Mode Select Mask */
1347 PHY_M_MAC_MD_AUTO = 3,/* Auto Copper/1000Base-X */
1348 PHY_M_MAC_MD_COPPER = 5,/* Copper only */
1349 PHY_M_MAC_MD_1000BX = 7,/* 1000Base-X only */
1350 };
1351 #define PHY_M_MAC_MODE_SEL(x) (((x)<<7) & PHY_M_MAC_MD_MSK)
1352
1353 /***** PHY_MARV_PHY_CTRL (page 3) 16 bit r/w LED Control Reg. *****/
1354 enum {
1355 PHY_M_LEDC_LOS_MSK = 0xf<<12,/* Bit 15..12: LOS LED Ctrl. Mask */
1356 PHY_M_LEDC_INIT_MSK = 0xf<<8, /* Bit 11.. 8: INIT LED Ctrl. Mask */
1357 PHY_M_LEDC_STA1_MSK = 0xf<<4,/* Bit 7.. 4: STAT1 LED Ctrl. Mask */
1358 PHY_M_LEDC_STA0_MSK = 0xf, /* Bit 3.. 0: STAT0 LED Ctrl. Mask */
1359 };
1360
1361 #define PHY_M_LEDC_LOS_CTRL(x) (((x)<<12) & PHY_M_LEDC_LOS_MSK)
1362 #define PHY_M_LEDC_INIT_CTRL(x) (((x)<<8) & PHY_M_LEDC_INIT_MSK)
1363 #define PHY_M_LEDC_STA1_CTRL(x) (((x)<<4) & PHY_M_LEDC_STA1_MSK)
1364 #define PHY_M_LEDC_STA0_CTRL(x) (((x)<<0) & PHY_M_LEDC_STA0_MSK)
1365
1366 /* GMAC registers */
1367 /* Port Registers */
1368 enum {
1369 GM_GP_STAT = 0x0000, /* 16 bit r/o General Purpose Status */
1370 GM_GP_CTRL = 0x0004, /* 16 bit r/w General Purpose Control */
1371 GM_TX_CTRL = 0x0008, /* 16 bit r/w Transmit Control Reg. */
1372 GM_RX_CTRL = 0x000c, /* 16 bit r/w Receive Control Reg. */
1373 GM_TX_FLOW_CTRL = 0x0010, /* 16 bit r/w Transmit Flow-Control */
1374 GM_TX_PARAM = 0x0014, /* 16 bit r/w Transmit Parameter Reg. */
1375 GM_SERIAL_MODE = 0x0018, /* 16 bit r/w Serial Mode Register */
1376 /* Source Address Registers */
1377 GM_SRC_ADDR_1L = 0x001c, /* 16 bit r/w Source Address 1 (low) */
1378 GM_SRC_ADDR_1M = 0x0020, /* 16 bit r/w Source Address 1 (middle) */
1379 GM_SRC_ADDR_1H = 0x0024, /* 16 bit r/w Source Address 1 (high) */
1380 GM_SRC_ADDR_2L = 0x0028, /* 16 bit r/w Source Address 2 (low) */
1381 GM_SRC_ADDR_2M = 0x002c, /* 16 bit r/w Source Address 2 (middle) */
1382 GM_SRC_ADDR_2H = 0x0030, /* 16 bit r/w Source Address 2 (high) */
1383
1384 /* Multicast Address Hash Registers */
1385 GM_MC_ADDR_H1 = 0x0034, /* 16 bit r/w Multicast Address Hash 1 */
1386 GM_MC_ADDR_H2 = 0x0038, /* 16 bit r/w Multicast Address Hash 2 */
1387 GM_MC_ADDR_H3 = 0x003c, /* 16 bit r/w Multicast Address Hash 3 */
1388 GM_MC_ADDR_H4 = 0x0040, /* 16 bit r/w Multicast Address Hash 4 */
1389
1390 /* Interrupt Source Registers */
1391 GM_TX_IRQ_SRC = 0x0044, /* 16 bit r/o Tx Overflow IRQ Source */
1392 GM_RX_IRQ_SRC = 0x0048, /* 16 bit r/o Rx Overflow IRQ Source */
1393 GM_TR_IRQ_SRC = 0x004c, /* 16 bit r/o Tx/Rx Over. IRQ Source */
1394
1395 /* Interrupt Mask Registers */
1396 GM_TX_IRQ_MSK = 0x0050, /* 16 bit r/w Tx Overflow IRQ Mask */
1397 GM_RX_IRQ_MSK = 0x0054, /* 16 bit r/w Rx Overflow IRQ Mask */
1398 GM_TR_IRQ_MSK = 0x0058, /* 16 bit r/w Tx/Rx Over. IRQ Mask */
1399
1400 /* Serial Management Interface (SMI) Registers */
1401 GM_SMI_CTRL = 0x0080, /* 16 bit r/w SMI Control Register */
1402 GM_SMI_DATA = 0x0084, /* 16 bit r/w SMI Data Register */
1403 GM_PHY_ADDR = 0x0088, /* 16 bit r/w GPHY Address Register */
1404 /* MIB Counters */
1405 GM_MIB_CNT_BASE = 0x0100, /* Base Address of MIB Counters */
1406 GM_MIB_CNT_END = 0x025C, /* Last MIB counter */
1407 };
1408
1409
1410 /*
1411 * MIB Counters base address definitions (low word) -
1412 * use offset 4 for access to high word (32 bit r/o)
1413 */
1414 enum {
1415 GM_RXF_UC_OK = GM_MIB_CNT_BASE + 0, /* Unicast Frames Received OK */
1416 GM_RXF_BC_OK = GM_MIB_CNT_BASE + 8, /* Broadcast Frames Received OK */
1417 GM_RXF_MPAUSE = GM_MIB_CNT_BASE + 16, /* Pause MAC Ctrl Frames Received */
1418 GM_RXF_MC_OK = GM_MIB_CNT_BASE + 24, /* Multicast Frames Received OK */
1419 GM_RXF_FCS_ERR = GM_MIB_CNT_BASE + 32, /* Rx Frame Check Seq. Error */
1420
1421 GM_RXO_OK_LO = GM_MIB_CNT_BASE + 48, /* Octets Received OK Low */
1422 GM_RXO_OK_HI = GM_MIB_CNT_BASE + 56, /* Octets Received OK High */
1423 GM_RXO_ERR_LO = GM_MIB_CNT_BASE + 64, /* Octets Received Invalid Low */
1424 GM_RXO_ERR_HI = GM_MIB_CNT_BASE + 72, /* Octets Received Invalid High */
1425 GM_RXF_SHT = GM_MIB_CNT_BASE + 80, /* Frames <64 Byte Received OK */
1426 GM_RXE_FRAG = GM_MIB_CNT_BASE + 88, /* Frames <64 Byte Received with FCS Err */
1427 GM_RXF_64B = GM_MIB_CNT_BASE + 96, /* 64 Byte Rx Frame */
1428 GM_RXF_127B = GM_MIB_CNT_BASE + 104,/* 65-127 Byte Rx Frame */
1429 GM_RXF_255B = GM_MIB_CNT_BASE + 112,/* 128-255 Byte Rx Frame */
1430 GM_RXF_511B = GM_MIB_CNT_BASE + 120,/* 256-511 Byte Rx Frame */
1431 GM_RXF_1023B = GM_MIB_CNT_BASE + 128,/* 512-1023 Byte Rx Frame */
1432 GM_RXF_1518B = GM_MIB_CNT_BASE + 136,/* 1024-1518 Byte Rx Frame */
1433 GM_RXF_MAX_SZ = GM_MIB_CNT_BASE + 144,/* 1519-MaxSize Byte Rx Frame */
1434 GM_RXF_LNG_ERR = GM_MIB_CNT_BASE + 152,/* Rx Frame too Long Error */
1435 GM_RXF_JAB_PKT = GM_MIB_CNT_BASE + 160,/* Rx Jabber Packet Frame */
1436
1437 GM_RXE_FIFO_OV = GM_MIB_CNT_BASE + 176,/* Rx FIFO overflow Event */
1438 GM_TXF_UC_OK = GM_MIB_CNT_BASE + 192,/* Unicast Frames Xmitted OK */
1439 GM_TXF_BC_OK = GM_MIB_CNT_BASE + 200,/* Broadcast Frames Xmitted OK */
1440 GM_TXF_MPAUSE = GM_MIB_CNT_BASE + 208,/* Pause MAC Ctrl Frames Xmitted */
1441 GM_TXF_MC_OK = GM_MIB_CNT_BASE + 216,/* Multicast Frames Xmitted OK */
1442 GM_TXO_OK_LO = GM_MIB_CNT_BASE + 224,/* Octets Transmitted OK Low */
1443 GM_TXO_OK_HI = GM_MIB_CNT_BASE + 232,/* Octets Transmitted OK High */
1444 GM_TXF_64B = GM_MIB_CNT_BASE + 240,/* 64 Byte Tx Frame */
1445 GM_TXF_127B = GM_MIB_CNT_BASE + 248,/* 65-127 Byte Tx Frame */
1446 GM_TXF_255B = GM_MIB_CNT_BASE + 256,/* 128-255 Byte Tx Frame */
1447 GM_TXF_511B = GM_MIB_CNT_BASE + 264,/* 256-511 Byte Tx Frame */
1448 GM_TXF_1023B = GM_MIB_CNT_BASE + 272,/* 512-1023 Byte Tx Frame */
1449 GM_TXF_1518B = GM_MIB_CNT_BASE + 280,/* 1024-1518 Byte Tx Frame */
1450 GM_TXF_MAX_SZ = GM_MIB_CNT_BASE + 288,/* 1519-MaxSize Byte Tx Frame */
1451
1452 GM_TXF_COL = GM_MIB_CNT_BASE + 304,/* Tx Collision */
1453 GM_TXF_LAT_COL = GM_MIB_CNT_BASE + 312,/* Tx Late Collision */
1454 GM_TXF_ABO_COL = GM_MIB_CNT_BASE + 320,/* Tx aborted due to Exces. Col. */
1455 GM_TXF_MUL_COL = GM_MIB_CNT_BASE + 328,/* Tx Multiple Collision */
1456 GM_TXF_SNG_COL = GM_MIB_CNT_BASE + 336,/* Tx Single Collision */
1457 GM_TXE_FIFO_UR = GM_MIB_CNT_BASE + 344,/* Tx FIFO Underrun Event */
1458 };
1459
1460 /* GMAC Bit Definitions */
1461 /* GM_GP_STAT 16 bit r/o General Purpose Status Register */
1462 enum {
1463 GM_GPSR_SPEED = 1<<15, /* Bit 15: Port Speed (1 = 100 Mbps) */
1464 GM_GPSR_DUPLEX = 1<<14, /* Bit 14: Duplex Mode (1 = Full) */
1465 GM_GPSR_FC_TX_DIS = 1<<13, /* Bit 13: Tx Flow-Control Mode Disabled */
1466 GM_GPSR_LINK_UP = 1<<12, /* Bit 12: Link Up Status */
1467 GM_GPSR_PAUSE = 1<<11, /* Bit 11: Pause State */
1468 GM_GPSR_TX_ACTIVE = 1<<10, /* Bit 10: Tx in Progress */
1469 GM_GPSR_EXC_COL = 1<<9, /* Bit 9: Excessive Collisions Occured */
1470 GM_GPSR_LAT_COL = 1<<8, /* Bit 8: Late Collisions Occured */
1471
1472 GM_GPSR_PHY_ST_CH = 1<<5, /* Bit 5: PHY Status Change */
1473 GM_GPSR_GIG_SPEED = 1<<4, /* Bit 4: Gigabit Speed (1 = 1000 Mbps) */
1474 GM_GPSR_PART_MODE = 1<<3, /* Bit 3: Partition mode */
1475 GM_GPSR_FC_RX_DIS = 1<<2, /* Bit 2: Rx Flow-Control Mode Disabled */
1476 GM_GPSR_PROM_EN = 1<<1, /* Bit 1: Promiscuous Mode Enabled */
1477 };
1478
1479 /* GM_GP_CTRL 16 bit r/w General Purpose Control Register */
1480 enum {
1481 GM_GPCR_PROM_ENA = 1<<14, /* Bit 14: Enable Promiscuous Mode */
1482 GM_GPCR_FC_TX_DIS = 1<<13, /* Bit 13: Disable Tx Flow-Control Mode */
1483 GM_GPCR_TX_ENA = 1<<12, /* Bit 12: Enable Transmit */
1484 GM_GPCR_RX_ENA = 1<<11, /* Bit 11: Enable Receive */
1485 GM_GPCR_BURST_ENA = 1<<10, /* Bit 10: Enable Burst Mode */
1486 GM_GPCR_LOOP_ENA = 1<<9, /* Bit 9: Enable MAC Loopback Mode */
1487 GM_GPCR_PART_ENA = 1<<8, /* Bit 8: Enable Partition Mode */
1488 GM_GPCR_GIGS_ENA = 1<<7, /* Bit 7: Gigabit Speed (1000 Mbps) */
1489 GM_GPCR_FL_PASS = 1<<6, /* Bit 6: Force Link Pass */
1490 GM_GPCR_DUP_FULL = 1<<5, /* Bit 5: Full Duplex Mode */
1491 GM_GPCR_FC_RX_DIS = 1<<4, /* Bit 4: Disable Rx Flow-Control Mode */
1492 GM_GPCR_SPEED_100 = 1<<3, /* Bit 3: Port Speed 100 Mbps */
1493 GM_GPCR_AU_DUP_DIS = 1<<2, /* Bit 2: Disable Auto-Update Duplex */
1494 GM_GPCR_AU_FCT_DIS = 1<<1, /* Bit 1: Disable Auto-Update Flow-C. */
1495 GM_GPCR_AU_SPD_DIS = 1<<0, /* Bit 0: Disable Auto-Update Speed */
1496 };
1497
1498 #define GM_GPCR_SPEED_1000 (GM_GPCR_GIGS_ENA | GM_GPCR_SPEED_100)
1499 #define GM_GPCR_AU_ALL_DIS (GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS|GM_GPCR_AU_SPD_DIS)
1500
1501 /* GM_TX_CTRL 16 bit r/w Transmit Control Register */
1502 enum {
1503 GM_TXCR_FORCE_JAM = 1<<15, /* Bit 15: Force Jam / Flow-Control */
1504 GM_TXCR_CRC_DIS = 1<<14, /* Bit 14: Disable insertion of CRC */
1505 GM_TXCR_PAD_DIS = 1<<13, /* Bit 13: Disable padding of packets */
1506 GM_TXCR_COL_THR_MSK = 7<<10, /* Bit 12..10: Collision Threshold */
1507 };
1508
1509 #define TX_COL_THR(x) (((x)<<10) & GM_TXCR_COL_THR_MSK)
1510 #define TX_COL_DEF 0x04
1511
1512 /* GM_RX_CTRL 16 bit r/w Receive Control Register */
1513 enum {
1514 GM_RXCR_UCF_ENA = 1<<15, /* Bit 15: Enable Unicast filtering */
1515 GM_RXCR_MCF_ENA = 1<<14, /* Bit 14: Enable Multicast filtering */
1516 GM_RXCR_CRC_DIS = 1<<13, /* Bit 13: Remove 4-byte CRC */
1517 GM_RXCR_PASS_FC = 1<<12, /* Bit 12: Pass FC packets to FIFO */
1518 };
1519
1520 /* GM_TX_PARAM 16 bit r/w Transmit Parameter Register */
1521 enum {
1522 GM_TXPA_JAMLEN_MSK = 0x03<<14, /* Bit 15..14: Jam Length */
1523 GM_TXPA_JAMIPG_MSK = 0x1f<<9, /* Bit 13..9: Jam IPG */
1524 GM_TXPA_JAMDAT_MSK = 0x1f<<4, /* Bit 8..4: IPG Jam to Data */
1525 GM_TXPA_BO_LIM_MSK = 0x0f, /* Bit 3.. 0: Backoff Limit Mask */
1526
1527 TX_JAM_LEN_DEF = 0x03,
1528 TX_JAM_IPG_DEF = 0x0b,
1529 TX_IPG_JAM_DEF = 0x1c,
1530 TX_BOF_LIM_DEF = 0x04,
1531 };
1532
1533 #define TX_JAM_LEN_VAL(x) (((x)<<14) & GM_TXPA_JAMLEN_MSK)
1534 #define TX_JAM_IPG_VAL(x) (((x)<<9) & GM_TXPA_JAMIPG_MSK)
1535 #define TX_IPG_JAM_DATA(x) (((x)<<4) & GM_TXPA_JAMDAT_MSK)
1536 #define TX_BACK_OFF_LIM(x) ((x) & GM_TXPA_BO_LIM_MSK)
1537
1538
1539 /* GM_SERIAL_MODE 16 bit r/w Serial Mode Register */
1540 enum {
1541 GM_SMOD_DATABL_MSK = 0x1f<<11, /* Bit 15..11: Data Blinder (r/o) */
1542 GM_SMOD_LIMIT_4 = 1<<10, /* Bit 10: 4 consecutive Tx trials */
1543 GM_SMOD_VLAN_ENA = 1<<9, /* Bit 9: Enable VLAN (Max. Frame Len) */
1544 GM_SMOD_JUMBO_ENA = 1<<8, /* Bit 8: Enable Jumbo (Max. Frame Len) */
1545 GM_SMOD_IPG_MSK = 0x1f /* Bit 4..0: Inter-Packet Gap (IPG) */
1546 };
1547
1548 #define DATA_BLIND_VAL(x) (((x)<<11) & GM_SMOD_DATABL_MSK)
1549 #define DATA_BLIND_DEF 0x04
1550
1551 #define IPG_DATA_VAL(x) (x & GM_SMOD_IPG_MSK)
1552 #define IPG_DATA_DEF 0x1e
1553
1554 /* GM_SMI_CTRL 16 bit r/w SMI Control Register */
1555 enum {
1556 GM_SMI_CT_PHY_A_MSK = 0x1f<<11,/* Bit 15..11: PHY Device Address */
1557 GM_SMI_CT_REG_A_MSK = 0x1f<<6,/* Bit 10.. 6: PHY Register Address */
1558 GM_SMI_CT_OP_RD = 1<<5, /* Bit 5: OpCode Read (0=Write)*/
1559 GM_SMI_CT_RD_VAL = 1<<4, /* Bit 4: Read Valid (Read completed) */
1560 GM_SMI_CT_BUSY = 1<<3, /* Bit 3: Busy (Operation in progress) */
1561 };
1562
1563 #define GM_SMI_CT_PHY_AD(x) (((u16)(x)<<11) & GM_SMI_CT_PHY_A_MSK)
1564 #define GM_SMI_CT_REG_AD(x) (((u16)(x)<<6) & GM_SMI_CT_REG_A_MSK)
1565
1566 /* GM_PHY_ADDR 16 bit r/w GPHY Address Register */
1567 enum {
1568 GM_PAR_MIB_CLR = 1<<5, /* Bit 5: Set MIB Clear Counter Mode */
1569 GM_PAR_MIB_TST = 1<<4, /* Bit 4: MIB Load Counter (Test Mode) */
1570 };
1571
1572 /* Receive Frame Status Encoding */
1573 enum {
1574 GMR_FS_LEN = 0xffff<<16, /* Bit 31..16: Rx Frame Length */
1575 GMR_FS_VLAN = 1<<13, /* VLAN Packet */
1576 GMR_FS_JABBER = 1<<12, /* Jabber Packet */
1577 GMR_FS_UN_SIZE = 1<<11, /* Undersize Packet */
1578 GMR_FS_MC = 1<<10, /* Multicast Packet */
1579 GMR_FS_BC = 1<<9, /* Broadcast Packet */
1580 GMR_FS_RX_OK = 1<<8, /* Receive OK (Good Packet) */
1581 GMR_FS_GOOD_FC = 1<<7, /* Good Flow-Control Packet */
1582 GMR_FS_BAD_FC = 1<<6, /* Bad Flow-Control Packet */
1583 GMR_FS_MII_ERR = 1<<5, /* MII Error */
1584 GMR_FS_LONG_ERR = 1<<4, /* Too Long Packet */
1585 GMR_FS_FRAGMENT = 1<<3, /* Fragment */
1586
1587 GMR_FS_CRC_ERR = 1<<1, /* CRC Error */
1588 GMR_FS_RX_FF_OV = 1<<0, /* Rx FIFO Overflow */
1589
1590 GMR_FS_ANY_ERR = GMR_FS_RX_FF_OV | GMR_FS_CRC_ERR |
1591 GMR_FS_FRAGMENT | GMR_FS_LONG_ERR |
1592 GMR_FS_MII_ERR | GMR_FS_GOOD_FC | GMR_FS_BAD_FC |
1593 GMR_FS_UN_SIZE | GMR_FS_JABBER,
1594 };
1595
1596 /* RX_GMF_CTRL_T 32 bit Rx GMAC FIFO Control/Test */
1597 enum {
1598 RX_TRUNC_ON = 1<<27, /* enable packet truncation */
1599 RX_TRUNC_OFF = 1<<26, /* disable packet truncation */
1600 RX_VLAN_STRIP_ON = 1<<25, /* enable VLAN stripping */
1601 RX_VLAN_STRIP_OFF = 1<<24, /* disable VLAN stripping */
1602
1603 GMF_WP_TST_ON = 1<<14, /* Write Pointer Test On */
1604 GMF_WP_TST_OFF = 1<<13, /* Write Pointer Test Off */
1605 GMF_WP_STEP = 1<<12, /* Write Pointer Step/Increment */
1606
1607 GMF_RP_TST_ON = 1<<10, /* Read Pointer Test On */
1608 GMF_RP_TST_OFF = 1<<9, /* Read Pointer Test Off */
1609 GMF_RP_STEP = 1<<8, /* Read Pointer Step/Increment */
1610 GMF_RX_F_FL_ON = 1<<7, /* Rx FIFO Flush Mode On */
1611 GMF_RX_F_FL_OFF = 1<<6, /* Rx FIFO Flush Mode Off */
1612 GMF_CLI_RX_FO = 1<<5, /* Clear IRQ Rx FIFO Overrun */
1613 GMF_CLI_RX_C = 1<<4, /* Clear IRQ Rx Frame Complete */
1614
1615 GMF_OPER_ON = 1<<3, /* Operational Mode On */
1616 GMF_OPER_OFF = 1<<2, /* Operational Mode Off */
1617 GMF_RST_CLR = 1<<1, /* Clear GMAC FIFO Reset */
1618 GMF_RST_SET = 1<<0, /* Set GMAC FIFO Reset */
1619
1620 RX_GMF_FL_THR_DEF = 0xa, /* flush threshold (default) */
1621
1622 GMF_RX_CTRL_DEF = GMF_OPER_ON | GMF_RX_F_FL_ON,
1623 };
1624
1625
1626 /* TX_GMF_CTRL_T 32 bit Tx GMAC FIFO Control/Test */
1627 enum {
1628 TX_STFW_DIS = 1<<31,/* Disable Store & Forward (Yukon-EC Ultra) */
1629 TX_STFW_ENA = 1<<30,/* Enable Store & Forward (Yukon-EC Ultra) */
1630
1631 TX_VLAN_TAG_ON = 1<<25,/* enable VLAN tagging */
1632 TX_VLAN_TAG_OFF = 1<<24,/* disable VLAN tagging */
1633
1634 GMF_WSP_TST_ON = 1<<18,/* Write Shadow Pointer Test On */
1635 GMF_WSP_TST_OFF = 1<<17,/* Write Shadow Pointer Test Off */
1636 GMF_WSP_STEP = 1<<16,/* Write Shadow Pointer Step/Increment */
1637
1638 GMF_CLI_TX_FU = 1<<6, /* Clear IRQ Tx FIFO Underrun */
1639 GMF_CLI_TX_FC = 1<<5, /* Clear IRQ Tx Frame Complete */
1640 GMF_CLI_TX_PE = 1<<4, /* Clear IRQ Tx Parity Error */
1641 };
1642
1643 /* GMAC_TI_ST_CTRL 8 bit Time Stamp Timer Ctrl Reg (YUKON only) */
1644 enum {
1645 GMT_ST_START = 1<<2, /* Start Time Stamp Timer */
1646 GMT_ST_STOP = 1<<1, /* Stop Time Stamp Timer */
1647 GMT_ST_CLR_IRQ = 1<<0, /* Clear Time Stamp Timer IRQ */
1648 };
1649
1650 /* B28_Y2_ASF_STAT_CMD 32 bit ASF Status and Command Reg */
1651 enum {
1652 Y2_ASF_OS_PRES = 1<<4, /* ASF operation system present */
1653 Y2_ASF_RESET = 1<<3, /* ASF system in reset state */
1654 Y2_ASF_RUNNING = 1<<2, /* ASF system operational */
1655 Y2_ASF_CLR_HSTI = 1<<1, /* Clear ASF IRQ */
1656 Y2_ASF_IRQ = 1<<0, /* Issue an IRQ to ASF system */
1657
1658 Y2_ASF_UC_STATE = 3<<2, /* ASF uC State */
1659 Y2_ASF_CLK_HALT = 0, /* ASF system clock stopped */
1660 };
1661
1662 /* B28_Y2_ASF_HOST_COM 32 bit ASF Host Communication Reg */
1663 enum {
1664 Y2_ASF_CLR_ASFI = 1<<1, /* Clear host IRQ */
1665 Y2_ASF_HOST_IRQ = 1<<0, /* Issue an IRQ to HOST system */
1666 };
1667 /* HCU_CCSR CPU Control and Status Register */
1668 enum {
1669 HCU_CCSR_SMBALERT_MONITOR= 1<<27, /* SMBALERT pin monitor */
1670 HCU_CCSR_CPU_SLEEP = 1<<26, /* CPU sleep status */
1671 /* Clock Stretching Timeout */
1672 HCU_CCSR_CS_TO = 1<<25,
1673 HCU_CCSR_WDOG = 1<<24, /* Watchdog Reset */
1674
1675 HCU_CCSR_CLR_IRQ_HOST = 1<<17, /* Clear IRQ_HOST */
1676 HCU_CCSR_SET_IRQ_HCU = 1<<16, /* Set IRQ_HCU */
1677
1678 HCU_CCSR_AHB_RST = 1<<9, /* Reset AHB bridge */
1679 HCU_CCSR_CPU_RST_MODE = 1<<8, /* CPU Reset Mode */
1680
1681 HCU_CCSR_SET_SYNC_CPU = 1<<5,
1682 HCU_CCSR_CPU_CLK_DIVIDE_MSK = 3<<3,/* CPU Clock Divide */
1683 HCU_CCSR_CPU_CLK_DIVIDE_BASE= 1<<3,
1684 HCU_CCSR_OS_PRSNT = 1<<2, /* ASF OS Present */
1685 /* Microcontroller State */
1686 HCU_CCSR_UC_STATE_MSK = 3,
1687 HCU_CCSR_UC_STATE_BASE = 1<<0,
1688 HCU_CCSR_ASF_RESET = 0,
1689 HCU_CCSR_ASF_HALTED = 1<<1,
1690 HCU_CCSR_ASF_RUNNING = 1<<0,
1691 };
1692
1693 /* HCU_HCSR Host Control and Status Register */
1694 enum {
1695 HCU_HCSR_SET_IRQ_CPU = 1<<16, /* Set IRQ_CPU */
1696
1697 HCU_HCSR_CLR_IRQ_HCU = 1<<1, /* Clear IRQ_HCU */
1698 HCU_HCSR_SET_IRQ_HOST = 1<<0, /* Set IRQ_HOST */
1699 };
1700
1701 /* STAT_CTRL 32 bit Status BMU control register (Yukon-2 only) */
1702 enum {
1703 SC_STAT_CLR_IRQ = 1<<4, /* Status Burst IRQ clear */
1704 SC_STAT_OP_ON = 1<<3, /* Operational Mode On */
1705 SC_STAT_OP_OFF = 1<<2, /* Operational Mode Off */
1706 SC_STAT_RST_CLR = 1<<1, /* Clear Status Unit Reset (Enable) */
1707 SC_STAT_RST_SET = 1<<0, /* Set Status Unit Reset */
1708 };
1709
1710 /* GMAC_CTRL 32 bit GMAC Control Reg (YUKON only) */
1711 enum {
1712 GMC_H_BURST_ON = 1<<7, /* Half Duplex Burst Mode On */
1713 GMC_H_BURST_OFF = 1<<6, /* Half Duplex Burst Mode Off */
1714 GMC_F_LOOPB_ON = 1<<5, /* FIFO Loopback On */
1715 GMC_F_LOOPB_OFF = 1<<4, /* FIFO Loopback Off */
1716 GMC_PAUSE_ON = 1<<3, /* Pause On */
1717 GMC_PAUSE_OFF = 1<<2, /* Pause Off */
1718 GMC_RST_CLR = 1<<1, /* Clear GMAC Reset */
1719 GMC_RST_SET = 1<<0, /* Set GMAC Reset */
1720 };
1721
1722 /* GPHY_CTRL 32 bit GPHY Control Reg (YUKON only) */
1723 enum {
1724 GPC_SEL_BDT = 1<<28, /* Select Bi-Dir. Transfer for MDC/MDIO */
1725 GPC_INT_POL_HI = 1<<27, /* IRQ Polarity is Active HIGH */
1726 GPC_75_OHM = 1<<26, /* Use 75 Ohm Termination instead of 50 */
1727 GPC_DIS_FC = 1<<25, /* Disable Automatic Fiber/Copper Detection */
1728 GPC_DIS_SLEEP = 1<<24, /* Disable Energy Detect */
1729 GPC_HWCFG_M_3 = 1<<23, /* HWCFG_MODE[3] */
1730 GPC_HWCFG_M_2 = 1<<22, /* HWCFG_MODE[2] */
1731 GPC_HWCFG_M_1 = 1<<21, /* HWCFG_MODE[1] */
1732 GPC_HWCFG_M_0 = 1<<20, /* HWCFG_MODE[0] */
1733 GPC_ANEG_0 = 1<<19, /* ANEG[0] */
1734 GPC_ENA_XC = 1<<18, /* Enable MDI crossover */
1735 GPC_DIS_125 = 1<<17, /* Disable 125 MHz clock */
1736 GPC_ANEG_3 = 1<<16, /* ANEG[3] */
1737 GPC_ANEG_2 = 1<<15, /* ANEG[2] */
1738 GPC_ANEG_1 = 1<<14, /* ANEG[1] */
1739 GPC_ENA_PAUSE = 1<<13, /* Enable Pause (SYM_OR_REM) */
1740 GPC_PHYADDR_4 = 1<<12, /* Bit 4 of Phy Addr */
1741 GPC_PHYADDR_3 = 1<<11, /* Bit 3 of Phy Addr */
1742 GPC_PHYADDR_2 = 1<<10, /* Bit 2 of Phy Addr */
1743 GPC_PHYADDR_1 = 1<<9, /* Bit 1 of Phy Addr */
1744 GPC_PHYADDR_0 = 1<<8, /* Bit 0 of Phy Addr */
1745 /* Bits 7..2: reserved */
1746 GPC_RST_CLR = 1<<1, /* Clear GPHY Reset */
1747 GPC_RST_SET = 1<<0, /* Set GPHY Reset */
1748 };
1749
1750 /* GMAC_IRQ_SRC 8 bit GMAC Interrupt Source Reg (YUKON only) */
1751 /* GMAC_IRQ_MSK 8 bit GMAC Interrupt Mask Reg (YUKON only) */
1752 enum {
1753 GM_IS_TX_CO_OV = 1<<5, /* Transmit Counter Overflow IRQ */
1754 GM_IS_RX_CO_OV = 1<<4, /* Receive Counter Overflow IRQ */
1755 GM_IS_TX_FF_UR = 1<<3, /* Transmit FIFO Underrun */
1756 GM_IS_TX_COMPL = 1<<2, /* Frame Transmission Complete */
1757 GM_IS_RX_FF_OR = 1<<1, /* Receive FIFO Overrun */
1758 GM_IS_RX_COMPL = 1<<0, /* Frame Reception Complete */
1759
1760 #define GMAC_DEF_MSK GM_IS_TX_FF_UR
1761 };
1762
1763 /* GMAC_LINK_CTRL 16 bit GMAC Link Control Reg (YUKON only) */
1764 enum { /* Bits 15.. 2: reserved */
1765 GMLC_RST_CLR = 1<<1, /* Clear GMAC Link Reset */
1766 GMLC_RST_SET = 1<<0, /* Set GMAC Link Reset */
1767 };
1768
1769
1770 /* WOL_CTRL_STAT 16 bit WOL Control/Status Reg */
1771 enum {
1772 WOL_CTL_LINK_CHG_OCC = 1<<15,
1773 WOL_CTL_MAGIC_PKT_OCC = 1<<14,
1774 WOL_CTL_PATTERN_OCC = 1<<13,
1775 WOL_CTL_CLEAR_RESULT = 1<<12,
1776 WOL_CTL_ENA_PME_ON_LINK_CHG = 1<<11,
1777 WOL_CTL_DIS_PME_ON_LINK_CHG = 1<<10,
1778 WOL_CTL_ENA_PME_ON_MAGIC_PKT = 1<<9,
1779 WOL_CTL_DIS_PME_ON_MAGIC_PKT = 1<<8,
1780 WOL_CTL_ENA_PME_ON_PATTERN = 1<<7,
1781 WOL_CTL_DIS_PME_ON_PATTERN = 1<<6,
1782 WOL_CTL_ENA_LINK_CHG_UNIT = 1<<5,
1783 WOL_CTL_DIS_LINK_CHG_UNIT = 1<<4,
1784 WOL_CTL_ENA_MAGIC_PKT_UNIT = 1<<3,
1785 WOL_CTL_DIS_MAGIC_PKT_UNIT = 1<<2,
1786 WOL_CTL_ENA_PATTERN_UNIT = 1<<1,
1787 WOL_CTL_DIS_PATTERN_UNIT = 1<<0,
1788 };
1789
1790
1791 /* Control flags */
1792 enum {
1793 UDPTCP = 1<<0,
1794 CALSUM = 1<<1,
1795 WR_SUM = 1<<2,
1796 INIT_SUM= 1<<3,
1797 LOCK_SUM= 1<<4,
1798 INS_VLAN= 1<<5,
1799 EOP = 1<<7,
1800 };
1801
1802 enum {
1803 HW_OWNER = 1<<7,
1804 OP_TCPWRITE = 0x11,
1805 OP_TCPSTART = 0x12,
1806 OP_TCPINIT = 0x14,
1807 OP_TCPLCK = 0x18,
1808 OP_TCPCHKSUM = OP_TCPSTART,
1809 OP_TCPIS = OP_TCPINIT | OP_TCPSTART,
1810 OP_TCPLW = OP_TCPLCK | OP_TCPWRITE,
1811 OP_TCPLSW = OP_TCPLCK | OP_TCPSTART | OP_TCPWRITE,
1812 OP_TCPLISW = OP_TCPLCK | OP_TCPINIT | OP_TCPSTART | OP_TCPWRITE,
1813
1814 OP_ADDR64 = 0x21,
1815 OP_VLAN = 0x22,
1816 OP_ADDR64VLAN = OP_ADDR64 | OP_VLAN,
1817 OP_LRGLEN = 0x24,
1818 OP_LRGLENVLAN = OP_LRGLEN | OP_VLAN,
1819 OP_BUFFER = 0x40,
1820 OP_PACKET = 0x41,
1821 OP_LARGESEND = 0x43,
1822
1823 /* YUKON-2 STATUS opcodes defines */
1824 OP_RXSTAT = 0x60,
1825 OP_RXTIMESTAMP = 0x61,
1826 OP_RXVLAN = 0x62,
1827 OP_RXCHKS = 0x64,
1828 OP_RXCHKSVLAN = OP_RXCHKS | OP_RXVLAN,
1829 OP_RXTIMEVLAN = OP_RXTIMESTAMP | OP_RXVLAN,
1830 OP_RSS_HASH = 0x65,
1831 OP_TXINDEXLE = 0x68,
1832 };
1833
1834 /* Yukon 2 hardware interface */
1835 struct sky2_tx_le {
1836 __le32 addr;
1837 __le16 length; /* also vlan tag or checksum start */
1838 u8 ctrl;
1839 u8 opcode;
1840 } __attribute((packed));
1841
1842 struct sky2_rx_le {
1843 __le32 addr;
1844 __le16 length;
1845 u8 ctrl;
1846 u8 opcode;
1847 } __attribute((packed));
1848
1849 struct sky2_status_le {
1850 __le32 status; /* also checksum */
1851 __le16 length; /* also vlan tag */
1852 u8 link;
1853 u8 opcode;
1854 } __attribute((packed));
1855
1856 struct tx_ring_info {
1857 struct sk_buff *skb;
1858 DECLARE_PCI_UNMAP_ADDR(mapaddr);
1859 DECLARE_PCI_UNMAP_ADDR(maplen);
1860 };
1861
1862 struct rx_ring_info {
1863 struct sk_buff *skb;
1864 dma_addr_t data_addr;
1865 DECLARE_PCI_UNMAP_ADDR(data_size);
1866 dma_addr_t frag_addr[ETH_JUMBO_MTU >> PAGE_SHIFT];
1867 };
1868
1869 enum flow_control {
1870 FC_NONE = 0,
1871 FC_TX = 1,
1872 FC_RX = 2,
1873 FC_BOTH = 3,
1874 };
1875
1876 struct sky2_port {
1877 struct sky2_hw *hw;
1878 struct net_device *netdev;
1879 unsigned port;
1880 u32 msg_enable;
1881 spinlock_t phy_lock;
1882
1883 struct tx_ring_info *tx_ring;
1884 struct sky2_tx_le *tx_le;
1885 u16 tx_cons; /* next le to check */
1886 u16 tx_prod; /* next le to use */
1887 u32 tx_addr64;
1888 u16 tx_pending;
1889 u16 tx_last_mss;
1890 u32 tx_tcpsum;
1891
1892 struct rx_ring_info *rx_ring ____cacheline_aligned_in_smp;
1893 struct sky2_rx_le *rx_le;
1894 u32 rx_addr64;
1895 u16 rx_next; /* next re to check */
1896 u16 rx_put; /* next le index to use */
1897 u16 rx_pending;
1898 u16 rx_data_size;
1899 u16 rx_nfrags;
1900
1901 #ifdef SKY2_VLAN_TAG_USED
1902 u16 rx_tag;
1903 struct vlan_group *vlgrp;
1904 #endif
1905
1906 dma_addr_t rx_le_map;
1907 dma_addr_t tx_le_map;
1908 u16 advertising; /* ADVERTISED_ bits */
1909 u16 speed; /* SPEED_1000, SPEED_100, ... */
1910 u8 autoneg; /* AUTONEG_ENABLE, AUTONEG_DISABLE */
1911 u8 duplex; /* DUPLEX_HALF, DUPLEX_FULL */
1912 u8 rx_csum;
1913 u8 wol;
1914 enum flow_control flow_mode;
1915 enum flow_control flow_status;
1916
1917 struct net_device_stats net_stats;
1918
1919 };
1920
1921 struct sky2_hw {
1922 void __iomem *regs;
1923 struct pci_dev *pdev;
1924 struct net_device *dev[2];
1925
1926 u8 chip_id;
1927 u8 chip_rev;
1928 u8 pmd_type;
1929 u8 ports;
1930
1931 struct sky2_status_le *st_le;
1932 u32 st_idx;
1933 dma_addr_t st_dma;
1934
1935 struct timer_list idle_timer;
1936 int msi;
1937 wait_queue_head_t msi_wait;
1938 };
1939
1940 static inline int sky2_is_copper(const struct sky2_hw *hw)
1941 {
1942 return !(hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P');
1943 }
1944
1945 /* Register accessor for memory mapped device */
1946 static inline u32 sky2_read32(const struct sky2_hw *hw, unsigned reg)
1947 {
1948 return readl(hw->regs + reg);
1949 }
1950
1951 static inline u16 sky2_read16(const struct sky2_hw *hw, unsigned reg)
1952 {
1953 return readw(hw->regs + reg);
1954 }
1955
1956 static inline u8 sky2_read8(const struct sky2_hw *hw, unsigned reg)
1957 {
1958 return readb(hw->regs + reg);
1959 }
1960
1961 static inline void sky2_write32(const struct sky2_hw *hw, unsigned reg, u32 val)
1962 {
1963 writel(val, hw->regs + reg);
1964 }
1965
1966 static inline void sky2_write16(const struct sky2_hw *hw, unsigned reg, u16 val)
1967 {
1968 writew(val, hw->regs + reg);
1969 }
1970
1971 static inline void sky2_write8(const struct sky2_hw *hw, unsigned reg, u8 val)
1972 {
1973 writeb(val, hw->regs + reg);
1974 }
1975
1976 /* Yukon PHY related registers */
1977 #define SK_GMAC_REG(port,reg) \
1978 (BASE_GMAC_1 + (port) * (BASE_GMAC_2-BASE_GMAC_1) + (reg))
1979 #define GM_PHY_RETRIES 100
1980
1981 static inline u16 gma_read16(const struct sky2_hw *hw, unsigned port, unsigned reg)
1982 {
1983 return sky2_read16(hw, SK_GMAC_REG(port,reg));
1984 }
1985
1986 static inline u32 gma_read32(struct sky2_hw *hw, unsigned port, unsigned reg)
1987 {
1988 unsigned base = SK_GMAC_REG(port, reg);
1989 return (u32) sky2_read16(hw, base)
1990 | (u32) sky2_read16(hw, base+4) << 16;
1991 }
1992
1993 static inline void gma_write16(const struct sky2_hw *hw, unsigned port, int r, u16 v)
1994 {
1995 sky2_write16(hw, SK_GMAC_REG(port,r), v);
1996 }
1997
1998 static inline void gma_set_addr(struct sky2_hw *hw, unsigned port, unsigned reg,
1999 const u8 *addr)
2000 {
2001 gma_write16(hw, port, reg, (u16) addr[0] | ((u16) addr[1] << 8));
2002 gma_write16(hw, port, reg+4,(u16) addr[2] | ((u16) addr[3] << 8));
2003 gma_write16(hw, port, reg+8,(u16) addr[4] | ((u16) addr[5] << 8));
2004 }
2005
2006 /* PCI config space access */
2007 static inline u32 sky2_pci_read32(const struct sky2_hw *hw, unsigned reg)
2008 {
2009 return sky2_read32(hw, Y2_CFG_SPC + reg);
2010 }
2011
2012 static inline u16 sky2_pci_read16(const struct sky2_hw *hw, unsigned reg)
2013 {
2014 return sky2_read16(hw, Y2_CFG_SPC + reg);
2015 }
2016
2017 static inline void sky2_pci_write32(struct sky2_hw *hw, unsigned reg, u32 val)
2018 {
2019 sky2_write32(hw, Y2_CFG_SPC + reg, val);
2020 }
2021
2022 static inline void sky2_pci_write16(struct sky2_hw *hw, unsigned reg, u16 val)
2023 {
2024 sky2_write16(hw, Y2_CFG_SPC + reg, val);
2025 }
2026 #endif
This page took 0.08392 seconds and 5 git commands to generate.