627f656b0f3c581bbb20a45084b7c1fd87a22194
[deliverable/linux.git] / drivers / net / stmmac / dwmac100_dma.c
1 /*******************************************************************************
2 This is the driver for the MAC 10/100 on-chip Ethernet controller
3 currently tested on all the ST boards based on STb7109 and stx7200 SoCs.
4
5 DWC Ether MAC 10/100 Universal version 4.0 has been used for developing
6 this code.
7
8 This contains the functions to handle the dma.
9
10 Copyright (C) 2007-2009 STMicroelectronics Ltd
11
12 This program is free software; you can redistribute it and/or modify it
13 under the terms and conditions of the GNU General Public License,
14 version 2, as published by the Free Software Foundation.
15
16 This program is distributed in the hope it will be useful, but WITHOUT
17 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 more details.
20
21 You should have received a copy of the GNU General Public License along with
22 this program; if not, write to the Free Software Foundation, Inc.,
23 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
24
25 The full GNU General Public License is included in this distribution in
26 the file called "COPYING".
27
28 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
29 *******************************************************************************/
30
31 #include <asm/io.h>
32 #include "dwmac100.h"
33 #include "dwmac_dma.h"
34
35 static int dwmac100_dma_init(void __iomem *ioaddr, int pbl, u32 dma_tx,
36 u32 dma_rx)
37 {
38 u32 value = readl(ioaddr + DMA_BUS_MODE);
39 int limit;
40
41 /* DMA SW reset */
42 value |= DMA_BUS_MODE_SFT_RESET;
43 writel(value, ioaddr + DMA_BUS_MODE);
44 limit = 15000;
45 while (limit--) {
46 if (!(readl(ioaddr + DMA_BUS_MODE) & DMA_BUS_MODE_SFT_RESET))
47 break;
48 }
49 if (limit < 0)
50 return -EBUSY;
51
52 /* Enable Application Access by writing to DMA CSR0 */
53 writel(DMA_BUS_MODE_DEFAULT | (pbl << DMA_BUS_MODE_PBL_SHIFT),
54 ioaddr + DMA_BUS_MODE);
55
56 /* Mask interrupts by writing to CSR7 */
57 writel(DMA_INTR_DEFAULT_MASK, ioaddr + DMA_INTR_ENA);
58
59 /* The base address of the RX/TX descriptor lists must be written into
60 * DMA CSR3 and CSR4, respectively. */
61 writel(dma_tx, ioaddr + DMA_TX_BASE_ADDR);
62 writel(dma_rx, ioaddr + DMA_RCV_BASE_ADDR);
63
64 return 0;
65 }
66
67 /* Store and Forward capability is not used at all..
68 * The transmit threshold can be programmed by
69 * setting the TTC bits in the DMA control register.*/
70 static void dwmac100_dma_operation_mode(void __iomem *ioaddr, int txmode,
71 int rxmode)
72 {
73 u32 csr6 = readl(ioaddr + DMA_CONTROL);
74
75 if (txmode <= 32)
76 csr6 |= DMA_CONTROL_TTC_32;
77 else if (txmode <= 64)
78 csr6 |= DMA_CONTROL_TTC_64;
79 else
80 csr6 |= DMA_CONTROL_TTC_128;
81
82 writel(csr6, ioaddr + DMA_CONTROL);
83 }
84
85 static void dwmac100_dump_dma_regs(void __iomem *ioaddr)
86 {
87 int i;
88
89 CHIP_DBG(KERN_DEBUG "DWMAC 100 DMA CSR\n");
90 for (i = 0; i < 9; i++)
91 pr_debug("\t CSR%d (offset 0x%x): 0x%08x\n", i,
92 (DMA_BUS_MODE + i * 4),
93 readl(ioaddr + DMA_BUS_MODE + i * 4));
94 CHIP_DBG(KERN_DEBUG "\t CSR20 (offset 0x%x): 0x%08x\n",
95 DMA_CUR_TX_BUF_ADDR, readl(ioaddr + DMA_CUR_TX_BUF_ADDR));
96 CHIP_DBG(KERN_DEBUG "\t CSR21 (offset 0x%x): 0x%08x\n",
97 DMA_CUR_RX_BUF_ADDR, readl(ioaddr + DMA_CUR_RX_BUF_ADDR));
98 }
99
100 /* DMA controller has two counters to track the number of
101 * the receive missed frames. */
102 static void dwmac100_dma_diagnostic_fr(void *data, struct stmmac_extra_stats *x,
103 void __iomem *ioaddr)
104 {
105 struct net_device_stats *stats = (struct net_device_stats *)data;
106 u32 csr8 = readl(ioaddr + DMA_MISSED_FRAME_CTR);
107
108 if (unlikely(csr8)) {
109 if (csr8 & DMA_MISSED_FRAME_OVE) {
110 stats->rx_over_errors += 0x800;
111 x->rx_overflow_cntr += 0x800;
112 } else {
113 unsigned int ove_cntr;
114 ove_cntr = ((csr8 & DMA_MISSED_FRAME_OVE_CNTR) >> 17);
115 stats->rx_over_errors += ove_cntr;
116 x->rx_overflow_cntr += ove_cntr;
117 }
118
119 if (csr8 & DMA_MISSED_FRAME_OVE_M) {
120 stats->rx_missed_errors += 0xffff;
121 x->rx_missed_cntr += 0xffff;
122 } else {
123 unsigned int miss_f = (csr8 & DMA_MISSED_FRAME_M_CNTR);
124 stats->rx_missed_errors += miss_f;
125 x->rx_missed_cntr += miss_f;
126 }
127 }
128 }
129
130 const struct stmmac_dma_ops dwmac100_dma_ops = {
131 .init = dwmac100_dma_init,
132 .dump_regs = dwmac100_dump_dma_regs,
133 .dma_mode = dwmac100_dma_operation_mode,
134 .dma_diagnostic_fr = dwmac100_dma_diagnostic_fr,
135 .enable_dma_transmission = dwmac_enable_dma_transmission,
136 .enable_dma_irq = dwmac_enable_dma_irq,
137 .disable_dma_irq = dwmac_disable_dma_irq,
138 .start_tx = dwmac_dma_start_tx,
139 .stop_tx = dwmac_dma_stop_tx,
140 .start_rx = dwmac_dma_start_rx,
141 .stop_rx = dwmac_dma_stop_rx,
142 .dma_interrupt = dwmac_dma_interrupt,
143 };
This page took 0.047028 seconds and 4 git commands to generate.