NET: white space/coding style cleanup of asix driver
[deliverable/linux.git] / drivers / net / usb / asix.c
1 /*
2 * ASIX AX8817X based USB 2.0 Ethernet Devices
3 * Copyright (C) 2003-2006 David Hollis <dhollis@davehollis.com>
4 * Copyright (C) 2005 Phil Chang <pchang23@sbcglobal.net>
5 * Copyright (C) 2006 James Painter <jamie.painter@iname.com>
6 * Copyright (c) 2002-2003 TiVo Inc.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 */
22
23 // #define DEBUG // error path messages, extra info
24 // #define VERBOSE // more; success messages
25
26 #include <linux/module.h>
27 #include <linux/kmod.h>
28 #include <linux/init.h>
29 #include <linux/netdevice.h>
30 #include <linux/etherdevice.h>
31 #include <linux/ethtool.h>
32 #include <linux/workqueue.h>
33 #include <linux/mii.h>
34 #include <linux/usb.h>
35 #include <linux/crc32.h>
36 #include <linux/usb/usbnet.h>
37 #include <linux/slab.h>
38
39 #define DRIVER_VERSION "26-Sep-2011"
40 #define DRIVER_NAME "asix"
41
42 /* ASIX AX8817X based USB 2.0 Ethernet Devices */
43
44 #define AX_CMD_SET_SW_MII 0x06
45 #define AX_CMD_READ_MII_REG 0x07
46 #define AX_CMD_WRITE_MII_REG 0x08
47 #define AX_CMD_SET_HW_MII 0x0a
48 #define AX_CMD_READ_EEPROM 0x0b
49 #define AX_CMD_WRITE_EEPROM 0x0c
50 #define AX_CMD_WRITE_ENABLE 0x0d
51 #define AX_CMD_WRITE_DISABLE 0x0e
52 #define AX_CMD_READ_RX_CTL 0x0f
53 #define AX_CMD_WRITE_RX_CTL 0x10
54 #define AX_CMD_READ_IPG012 0x11
55 #define AX_CMD_WRITE_IPG0 0x12
56 #define AX_CMD_WRITE_IPG1 0x13
57 #define AX_CMD_READ_NODE_ID 0x13
58 #define AX_CMD_WRITE_NODE_ID 0x14
59 #define AX_CMD_WRITE_IPG2 0x14
60 #define AX_CMD_WRITE_MULTI_FILTER 0x16
61 #define AX88172_CMD_READ_NODE_ID 0x17
62 #define AX_CMD_READ_PHY_ID 0x19
63 #define AX_CMD_READ_MEDIUM_STATUS 0x1a
64 #define AX_CMD_WRITE_MEDIUM_MODE 0x1b
65 #define AX_CMD_READ_MONITOR_MODE 0x1c
66 #define AX_CMD_WRITE_MONITOR_MODE 0x1d
67 #define AX_CMD_READ_GPIOS 0x1e
68 #define AX_CMD_WRITE_GPIOS 0x1f
69 #define AX_CMD_SW_RESET 0x20
70 #define AX_CMD_SW_PHY_STATUS 0x21
71 #define AX_CMD_SW_PHY_SELECT 0x22
72
73 #define AX_MONITOR_MODE 0x01
74 #define AX_MONITOR_LINK 0x02
75 #define AX_MONITOR_MAGIC 0x04
76 #define AX_MONITOR_HSFS 0x10
77
78 /* AX88172 Medium Status Register values */
79 #define AX88172_MEDIUM_FD 0x02
80 #define AX88172_MEDIUM_TX 0x04
81 #define AX88172_MEDIUM_FC 0x10
82 #define AX88172_MEDIUM_DEFAULT \
83 ( AX88172_MEDIUM_FD | AX88172_MEDIUM_TX | AX88172_MEDIUM_FC )
84
85 #define AX_MCAST_FILTER_SIZE 8
86 #define AX_MAX_MCAST 64
87
88 #define AX_SWRESET_CLEAR 0x00
89 #define AX_SWRESET_RR 0x01
90 #define AX_SWRESET_RT 0x02
91 #define AX_SWRESET_PRTE 0x04
92 #define AX_SWRESET_PRL 0x08
93 #define AX_SWRESET_BZ 0x10
94 #define AX_SWRESET_IPRL 0x20
95 #define AX_SWRESET_IPPD 0x40
96
97 #define AX88772_IPG0_DEFAULT 0x15
98 #define AX88772_IPG1_DEFAULT 0x0c
99 #define AX88772_IPG2_DEFAULT 0x12
100
101 /* AX88772 & AX88178 Medium Mode Register */
102 #define AX_MEDIUM_PF 0x0080
103 #define AX_MEDIUM_JFE 0x0040
104 #define AX_MEDIUM_TFC 0x0020
105 #define AX_MEDIUM_RFC 0x0010
106 #define AX_MEDIUM_ENCK 0x0008
107 #define AX_MEDIUM_AC 0x0004
108 #define AX_MEDIUM_FD 0x0002
109 #define AX_MEDIUM_GM 0x0001
110 #define AX_MEDIUM_SM 0x1000
111 #define AX_MEDIUM_SBP 0x0800
112 #define AX_MEDIUM_PS 0x0200
113 #define AX_MEDIUM_RE 0x0100
114
115 #define AX88178_MEDIUM_DEFAULT \
116 (AX_MEDIUM_PS | AX_MEDIUM_FD | AX_MEDIUM_AC | \
117 AX_MEDIUM_RFC | AX_MEDIUM_TFC | AX_MEDIUM_JFE | \
118 AX_MEDIUM_RE)
119
120 #define AX88772_MEDIUM_DEFAULT \
121 (AX_MEDIUM_FD | AX_MEDIUM_RFC | \
122 AX_MEDIUM_TFC | AX_MEDIUM_PS | \
123 AX_MEDIUM_AC | AX_MEDIUM_RE)
124
125 /* AX88772 & AX88178 RX_CTL values */
126 #define AX_RX_CTL_SO 0x0080
127 #define AX_RX_CTL_AP 0x0020
128 #define AX_RX_CTL_AM 0x0010
129 #define AX_RX_CTL_AB 0x0008
130 #define AX_RX_CTL_SEP 0x0004
131 #define AX_RX_CTL_AMALL 0x0002
132 #define AX_RX_CTL_PRO 0x0001
133 #define AX_RX_CTL_MFB_2048 0x0000
134 #define AX_RX_CTL_MFB_4096 0x0100
135 #define AX_RX_CTL_MFB_8192 0x0200
136 #define AX_RX_CTL_MFB_16384 0x0300
137
138 #define AX_DEFAULT_RX_CTL (AX_RX_CTL_SO | AX_RX_CTL_AB)
139
140 /* GPIO 0 .. 2 toggles */
141 #define AX_GPIO_GPO0EN 0x01 /* GPIO0 Output enable */
142 #define AX_GPIO_GPO_0 0x02 /* GPIO0 Output value */
143 #define AX_GPIO_GPO1EN 0x04 /* GPIO1 Output enable */
144 #define AX_GPIO_GPO_1 0x08 /* GPIO1 Output value */
145 #define AX_GPIO_GPO2EN 0x10 /* GPIO2 Output enable */
146 #define AX_GPIO_GPO_2 0x20 /* GPIO2 Output value */
147 #define AX_GPIO_RESERVED 0x40 /* Reserved */
148 #define AX_GPIO_RSE 0x80 /* Reload serial EEPROM */
149
150 #define AX_EEPROM_MAGIC 0xdeadbeef
151 #define AX88172_EEPROM_LEN 0x40
152 #define AX88772_EEPROM_LEN 0xff
153
154 #define PHY_MODE_MARVELL 0x0000
155 #define MII_MARVELL_LED_CTRL 0x0018
156 #define MII_MARVELL_STATUS 0x001b
157 #define MII_MARVELL_CTRL 0x0014
158
159 #define MARVELL_LED_MANUAL 0x0019
160
161 #define MARVELL_STATUS_HWCFG 0x0004
162
163 #define MARVELL_CTRL_TXDELAY 0x0002
164 #define MARVELL_CTRL_RXDELAY 0x0080
165
166 #define PHY_MODE_RTL8211CL 0x0004
167
168 /* This structure cannot exceed sizeof(unsigned long [5]) AKA 20 bytes */
169 struct asix_data {
170 u8 multi_filter[AX_MCAST_FILTER_SIZE];
171 u8 mac_addr[ETH_ALEN];
172 u8 phymode;
173 u8 ledmode;
174 u8 eeprom_len;
175 };
176
177 struct ax88172_int_data {
178 __le16 res1;
179 u8 link;
180 __le16 res2;
181 u8 status;
182 __le16 res3;
183 } __packed;
184
185 static int asix_read_cmd(struct usbnet *dev, u8 cmd, u16 value, u16 index,
186 u16 size, void *data)
187 {
188 void *buf;
189 int err = -ENOMEM;
190
191 netdev_dbg(dev->net, "asix_read_cmd() cmd=0x%02x value=0x%04x index=0x%04x size=%d\n",
192 cmd, value, index, size);
193
194 buf = kmalloc(size, GFP_KERNEL);
195 if (!buf)
196 goto out;
197
198 err = usb_control_msg(
199 dev->udev,
200 usb_rcvctrlpipe(dev->udev, 0),
201 cmd,
202 USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
203 value,
204 index,
205 buf,
206 size,
207 USB_CTRL_GET_TIMEOUT);
208 if (err == size)
209 memcpy(data, buf, size);
210 else if (err >= 0)
211 err = -EINVAL;
212 kfree(buf);
213
214 out:
215 return err;
216 }
217
218 static int asix_write_cmd(struct usbnet *dev, u8 cmd, u16 value, u16 index,
219 u16 size, void *data)
220 {
221 void *buf = NULL;
222 int err = -ENOMEM;
223
224 netdev_dbg(dev->net, "asix_write_cmd() cmd=0x%02x value=0x%04x index=0x%04x size=%d\n",
225 cmd, value, index, size);
226
227 if (data) {
228 buf = kmemdup(data, size, GFP_KERNEL);
229 if (!buf)
230 goto out;
231 }
232
233 err = usb_control_msg(
234 dev->udev,
235 usb_sndctrlpipe(dev->udev, 0),
236 cmd,
237 USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
238 value,
239 index,
240 buf,
241 size,
242 USB_CTRL_SET_TIMEOUT);
243 kfree(buf);
244
245 out:
246 return err;
247 }
248
249 static void asix_async_cmd_callback(struct urb *urb)
250 {
251 struct usb_ctrlrequest *req = (struct usb_ctrlrequest *)urb->context;
252 int status = urb->status;
253
254 if (status < 0)
255 printk(KERN_DEBUG "asix_async_cmd_callback() failed with %d",
256 status);
257
258 kfree(req);
259 usb_free_urb(urb);
260 }
261
262 static void
263 asix_write_cmd_async(struct usbnet *dev, u8 cmd, u16 value, u16 index,
264 u16 size, void *data)
265 {
266 struct usb_ctrlrequest *req;
267 int status;
268 struct urb *urb;
269
270 netdev_dbg(dev->net, "asix_write_cmd_async() cmd=0x%02x value=0x%04x index=0x%04x size=%d\n",
271 cmd, value, index, size);
272
273 urb = usb_alloc_urb(0, GFP_ATOMIC);
274 if (!urb) {
275 netdev_err(dev->net, "Error allocating URB in write_cmd_async!\n");
276 return;
277 }
278
279 req = kmalloc(sizeof(struct usb_ctrlrequest), GFP_ATOMIC);
280 if (!req) {
281 netdev_err(dev->net, "Failed to allocate memory for control request\n");
282 usb_free_urb(urb);
283 return;
284 }
285
286 req->bRequestType = USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE;
287 req->bRequest = cmd;
288 req->wValue = cpu_to_le16(value);
289 req->wIndex = cpu_to_le16(index);
290 req->wLength = cpu_to_le16(size);
291
292 usb_fill_control_urb(urb, dev->udev,
293 usb_sndctrlpipe(dev->udev, 0),
294 (void *)req, data, size,
295 asix_async_cmd_callback, req);
296
297 status = usb_submit_urb(urb, GFP_ATOMIC);
298 if (status < 0) {
299 netdev_err(dev->net, "Error submitting the control message: status=%d\n",
300 status);
301 kfree(req);
302 usb_free_urb(urb);
303 }
304 }
305
306 static int asix_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
307 {
308 u8 *head;
309 u32 header;
310 char *packet;
311 struct sk_buff *ax_skb;
312 u16 size;
313
314 head = (u8 *) skb->data;
315 memcpy(&header, head, sizeof(header));
316 le32_to_cpus(&header);
317 packet = head + sizeof(header);
318
319 skb_pull(skb, 4);
320
321 while (skb->len > 0) {
322 if ((header & 0x07ff) != ((~header >> 16) & 0x07ff))
323 netdev_err(dev->net, "asix_rx_fixup() Bad Header Length\n");
324
325 /* get the packet length */
326 size = (u16) (header & 0x000007ff);
327
328 if ((skb->len) - ((size + 1) & 0xfffe) == 0) {
329 u8 alignment = (unsigned long)skb->data & 0x3;
330 if (alignment != 0x2) {
331 /*
332 * not 16bit aligned so use the room provided by
333 * the 32 bit header to align the data
334 *
335 * note we want 16bit alignment as MAC header is
336 * 14bytes thus ip header will be aligned on
337 * 32bit boundary so accessing ipheader elements
338 * using a cast to struct ip header wont cause
339 * an unaligned accesses.
340 */
341 u8 realignment = (alignment + 2) & 0x3;
342 memmove(skb->data - realignment,
343 skb->data,
344 size);
345 skb->data -= realignment;
346 skb_set_tail_pointer(skb, size);
347 }
348 return 2;
349 }
350
351 if (size > dev->net->mtu + ETH_HLEN) {
352 netdev_err(dev->net, "asix_rx_fixup() Bad RX Length %d\n",
353 size);
354 return 0;
355 }
356 ax_skb = skb_clone(skb, GFP_ATOMIC);
357 if (ax_skb) {
358 u8 alignment = (unsigned long)packet & 0x3;
359 ax_skb->len = size;
360
361 if (alignment != 0x2) {
362 /*
363 * not 16bit aligned use the room provided by
364 * the 32 bit header to align the data
365 */
366 u8 realignment = (alignment + 2) & 0x3;
367 memmove(packet - realignment, packet, size);
368 packet -= realignment;
369 }
370 ax_skb->data = packet;
371 skb_set_tail_pointer(ax_skb, size);
372 usbnet_skb_return(dev, ax_skb);
373 } else {
374 return 0;
375 }
376
377 skb_pull(skb, (size + 1) & 0xfffe);
378
379 if (skb->len == 0)
380 break;
381
382 head = (u8 *) skb->data;
383 memcpy(&header, head, sizeof(header));
384 le32_to_cpus(&header);
385 packet = head + sizeof(header);
386 skb_pull(skb, 4);
387 }
388
389 if (skb->len < 0) {
390 netdev_err(dev->net, "asix_rx_fixup() Bad SKB Length %d\n",
391 skb->len);
392 return 0;
393 }
394 return 1;
395 }
396
397 static struct sk_buff *asix_tx_fixup(struct usbnet *dev, struct sk_buff *skb,
398 gfp_t flags)
399 {
400 int padlen;
401 int headroom = skb_headroom(skb);
402 int tailroom = skb_tailroom(skb);
403 u32 packet_len;
404 u32 padbytes = 0xffff0000;
405
406 padlen = ((skb->len + 4) % 512) ? 0 : 4;
407
408 if ((!skb_cloned(skb)) &&
409 ((headroom + tailroom) >= (4 + padlen))) {
410 if ((headroom < 4) || (tailroom < padlen)) {
411 skb->data = memmove(skb->head + 4, skb->data, skb->len);
412 skb_set_tail_pointer(skb, skb->len);
413 }
414 } else {
415 struct sk_buff *skb2;
416 skb2 = skb_copy_expand(skb, 4, padlen, flags);
417 dev_kfree_skb_any(skb);
418 skb = skb2;
419 if (!skb)
420 return NULL;
421 }
422
423 skb_push(skb, 4);
424 packet_len = (((skb->len - 4) ^ 0x0000ffff) << 16) + (skb->len - 4);
425 cpu_to_le32s(&packet_len);
426 skb_copy_to_linear_data(skb, &packet_len, sizeof(packet_len));
427
428 if ((skb->len % 512) == 0) {
429 cpu_to_le32s(&padbytes);
430 memcpy(skb_tail_pointer(skb), &padbytes, sizeof(padbytes));
431 skb_put(skb, sizeof(padbytes));
432 }
433 return skb;
434 }
435
436 static void asix_status(struct usbnet *dev, struct urb *urb)
437 {
438 struct ax88172_int_data *event;
439 int link;
440
441 if (urb->actual_length < 8)
442 return;
443
444 event = urb->transfer_buffer;
445 link = event->link & 0x01;
446 if (netif_carrier_ok(dev->net) != link) {
447 if (link) {
448 netif_carrier_on(dev->net);
449 usbnet_defer_kevent (dev, EVENT_LINK_RESET );
450 } else
451 netif_carrier_off(dev->net);
452 netdev_dbg(dev->net, "Link Status is: %d\n", link);
453 }
454 }
455
456 static inline int asix_set_sw_mii(struct usbnet *dev)
457 {
458 int ret;
459 ret = asix_write_cmd(dev, AX_CMD_SET_SW_MII, 0x0000, 0, 0, NULL);
460 if (ret < 0)
461 netdev_err(dev->net, "Failed to enable software MII access\n");
462 return ret;
463 }
464
465 static inline int asix_set_hw_mii(struct usbnet *dev)
466 {
467 int ret;
468 ret = asix_write_cmd(dev, AX_CMD_SET_HW_MII, 0x0000, 0, 0, NULL);
469 if (ret < 0)
470 netdev_err(dev->net, "Failed to enable hardware MII access\n");
471 return ret;
472 }
473
474 static inline int asix_get_phy_addr(struct usbnet *dev)
475 {
476 u8 buf[2];
477 int ret = asix_read_cmd(dev, AX_CMD_READ_PHY_ID, 0, 0, 2, buf);
478
479 netdev_dbg(dev->net, "asix_get_phy_addr()\n");
480
481 if (ret < 0) {
482 netdev_err(dev->net, "Error reading PHYID register: %02x\n", ret);
483 goto out;
484 }
485 netdev_dbg(dev->net, "asix_get_phy_addr() returning 0x%04x\n",
486 *((__le16 *)buf));
487 ret = buf[1];
488
489 out:
490 return ret;
491 }
492
493 static int asix_sw_reset(struct usbnet *dev, u8 flags)
494 {
495 int ret;
496
497 ret = asix_write_cmd(dev, AX_CMD_SW_RESET, flags, 0, 0, NULL);
498 if (ret < 0)
499 netdev_err(dev->net, "Failed to send software reset: %02x\n", ret);
500
501 return ret;
502 }
503
504 static u16 asix_read_rx_ctl(struct usbnet *dev)
505 {
506 __le16 v;
507 int ret = asix_read_cmd(dev, AX_CMD_READ_RX_CTL, 0, 0, 2, &v);
508
509 if (ret < 0) {
510 netdev_err(dev->net, "Error reading RX_CTL register: %02x\n", ret);
511 goto out;
512 }
513 ret = le16_to_cpu(v);
514 out:
515 return ret;
516 }
517
518 static int asix_write_rx_ctl(struct usbnet *dev, u16 mode)
519 {
520 int ret;
521
522 netdev_dbg(dev->net, "asix_write_rx_ctl() - mode = 0x%04x\n", mode);
523 ret = asix_write_cmd(dev, AX_CMD_WRITE_RX_CTL, mode, 0, 0, NULL);
524 if (ret < 0)
525 netdev_err(dev->net, "Failed to write RX_CTL mode to 0x%04x: %02x\n",
526 mode, ret);
527
528 return ret;
529 }
530
531 static u16 asix_read_medium_status(struct usbnet *dev)
532 {
533 __le16 v;
534 int ret = asix_read_cmd(dev, AX_CMD_READ_MEDIUM_STATUS, 0, 0, 2, &v);
535
536 if (ret < 0) {
537 netdev_err(dev->net, "Error reading Medium Status register: %02x\n",
538 ret);
539 return ret; /* TODO: callers not checking for error ret */
540 }
541
542 return le16_to_cpu(v);
543
544 }
545
546 static int asix_write_medium_mode(struct usbnet *dev, u16 mode)
547 {
548 int ret;
549
550 netdev_dbg(dev->net, "asix_write_medium_mode() - mode = 0x%04x\n", mode);
551 ret = asix_write_cmd(dev, AX_CMD_WRITE_MEDIUM_MODE, mode, 0, 0, NULL);
552 if (ret < 0)
553 netdev_err(dev->net, "Failed to write Medium Mode mode to 0x%04x: %02x\n",
554 mode, ret);
555
556 return ret;
557 }
558
559 static int asix_write_gpio(struct usbnet *dev, u16 value, int sleep)
560 {
561 int ret;
562
563 netdev_dbg(dev->net, "asix_write_gpio() - value = 0x%04x\n", value);
564 ret = asix_write_cmd(dev, AX_CMD_WRITE_GPIOS, value, 0, 0, NULL);
565 if (ret < 0)
566 netdev_err(dev->net, "Failed to write GPIO value 0x%04x: %02x\n",
567 value, ret);
568
569 if (sleep)
570 msleep(sleep);
571
572 return ret;
573 }
574
575 /*
576 * AX88772 & AX88178 have a 16-bit RX_CTL value
577 */
578 static void asix_set_multicast(struct net_device *net)
579 {
580 struct usbnet *dev = netdev_priv(net);
581 struct asix_data *data = (struct asix_data *)&dev->data;
582 u16 rx_ctl = AX_DEFAULT_RX_CTL;
583
584 if (net->flags & IFF_PROMISC) {
585 rx_ctl |= AX_RX_CTL_PRO;
586 } else if (net->flags & IFF_ALLMULTI ||
587 netdev_mc_count(net) > AX_MAX_MCAST) {
588 rx_ctl |= AX_RX_CTL_AMALL;
589 } else if (netdev_mc_empty(net)) {
590 /* just broadcast and directed */
591 } else {
592 /* We use the 20 byte dev->data
593 * for our 8 byte filter buffer
594 * to avoid allocating memory that
595 * is tricky to free later */
596 struct netdev_hw_addr *ha;
597 u32 crc_bits;
598
599 memset(data->multi_filter, 0, AX_MCAST_FILTER_SIZE);
600
601 /* Build the multicast hash filter. */
602 netdev_for_each_mc_addr(ha, net) {
603 crc_bits = ether_crc(ETH_ALEN, ha->addr) >> 26;
604 data->multi_filter[crc_bits >> 3] |=
605 1 << (crc_bits & 7);
606 }
607
608 asix_write_cmd_async(dev, AX_CMD_WRITE_MULTI_FILTER, 0, 0,
609 AX_MCAST_FILTER_SIZE, data->multi_filter);
610
611 rx_ctl |= AX_RX_CTL_AM;
612 }
613
614 asix_write_cmd_async(dev, AX_CMD_WRITE_RX_CTL, rx_ctl, 0, 0, NULL);
615 }
616
617 static int asix_mdio_read(struct net_device *netdev, int phy_id, int loc)
618 {
619 struct usbnet *dev = netdev_priv(netdev);
620 __le16 res;
621
622 mutex_lock(&dev->phy_mutex);
623 asix_set_sw_mii(dev);
624 asix_read_cmd(dev, AX_CMD_READ_MII_REG, phy_id,
625 (__u16)loc, 2, &res);
626 asix_set_hw_mii(dev);
627 mutex_unlock(&dev->phy_mutex);
628
629 netdev_dbg(dev->net, "asix_mdio_read() phy_id=0x%02x, loc=0x%02x, returns=0x%04x\n",
630 phy_id, loc, le16_to_cpu(res));
631
632 return le16_to_cpu(res);
633 }
634
635 static void
636 asix_mdio_write(struct net_device *netdev, int phy_id, int loc, int val)
637 {
638 struct usbnet *dev = netdev_priv(netdev);
639 __le16 res = cpu_to_le16(val);
640
641 netdev_dbg(dev->net, "asix_mdio_write() phy_id=0x%02x, loc=0x%02x, val=0x%04x\n",
642 phy_id, loc, val);
643 mutex_lock(&dev->phy_mutex);
644 asix_set_sw_mii(dev);
645 asix_write_cmd(dev, AX_CMD_WRITE_MII_REG, phy_id, (__u16)loc, 2, &res);
646 asix_set_hw_mii(dev);
647 mutex_unlock(&dev->phy_mutex);
648 }
649
650 /* Get the PHY Identifier from the PHYSID1 & PHYSID2 MII registers */
651 static u32 asix_get_phyid(struct usbnet *dev)
652 {
653 int phy_reg;
654 u32 phy_id;
655
656 phy_reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_PHYSID1);
657 if (phy_reg < 0)
658 return 0;
659
660 phy_id = (phy_reg & 0xffff) << 16;
661
662 phy_reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_PHYSID2);
663 if (phy_reg < 0)
664 return 0;
665
666 phy_id |= (phy_reg & 0xffff);
667
668 return phy_id;
669 }
670
671 static void
672 asix_get_wol(struct net_device *net, struct ethtool_wolinfo *wolinfo)
673 {
674 struct usbnet *dev = netdev_priv(net);
675 u8 opt;
676
677 if (asix_read_cmd(dev, AX_CMD_READ_MONITOR_MODE, 0, 0, 1, &opt) < 0) {
678 wolinfo->supported = 0;
679 wolinfo->wolopts = 0;
680 return;
681 }
682 wolinfo->supported = WAKE_PHY | WAKE_MAGIC;
683 wolinfo->wolopts = 0;
684 }
685
686 static int
687 asix_set_wol(struct net_device *net, struct ethtool_wolinfo *wolinfo)
688 {
689 struct usbnet *dev = netdev_priv(net);
690 u8 opt = 0;
691
692 if (wolinfo->wolopts & WAKE_PHY)
693 opt |= AX_MONITOR_LINK;
694 if (wolinfo->wolopts & WAKE_MAGIC)
695 opt |= AX_MONITOR_MAGIC;
696
697 if (asix_write_cmd(dev, AX_CMD_WRITE_MONITOR_MODE,
698 opt, 0, 0, NULL) < 0)
699 return -EINVAL;
700
701 return 0;
702 }
703
704 static int asix_get_eeprom_len(struct net_device *net)
705 {
706 struct usbnet *dev = netdev_priv(net);
707 struct asix_data *data = (struct asix_data *)&dev->data;
708
709 return data->eeprom_len;
710 }
711
712 static int asix_get_eeprom(struct net_device *net,
713 struct ethtool_eeprom *eeprom, u8 *data)
714 {
715 struct usbnet *dev = netdev_priv(net);
716 __le16 *ebuf = (__le16 *)data;
717 int i;
718
719 /* Crude hack to ensure that we don't overwrite memory
720 * if an odd length is supplied
721 */
722 if (eeprom->len % 2)
723 return -EINVAL;
724
725 eeprom->magic = AX_EEPROM_MAGIC;
726
727 /* ax8817x returns 2 bytes from eeprom on read */
728 for (i=0; i < eeprom->len / 2; i++) {
729 if (asix_read_cmd(dev, AX_CMD_READ_EEPROM,
730 eeprom->offset + i, 0, 2, &ebuf[i]) < 0)
731 return -EINVAL;
732 }
733 return 0;
734 }
735
736 static void asix_get_drvinfo (struct net_device *net,
737 struct ethtool_drvinfo *info)
738 {
739 struct usbnet *dev = netdev_priv(net);
740 struct asix_data *data = (struct asix_data *)&dev->data;
741
742 /* Inherit standard device info */
743 usbnet_get_drvinfo(net, info);
744 strncpy (info->driver, DRIVER_NAME, sizeof info->driver);
745 strncpy (info->version, DRIVER_VERSION, sizeof info->version);
746 info->eedump_len = data->eeprom_len;
747 }
748
749 static u32 asix_get_link(struct net_device *net)
750 {
751 struct usbnet *dev = netdev_priv(net);
752
753 return mii_link_ok(&dev->mii);
754 }
755
756 static int asix_ioctl (struct net_device *net, struct ifreq *rq, int cmd)
757 {
758 struct usbnet *dev = netdev_priv(net);
759
760 return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
761 }
762
763 static int asix_set_mac_address(struct net_device *net, void *p)
764 {
765 struct usbnet *dev = netdev_priv(net);
766 struct asix_data *data = (struct asix_data *)&dev->data;
767 struct sockaddr *addr = p;
768
769 if (netif_running(net))
770 return -EBUSY;
771 if (!is_valid_ether_addr(addr->sa_data))
772 return -EADDRNOTAVAIL;
773
774 memcpy(net->dev_addr, addr->sa_data, ETH_ALEN);
775
776 /* We use the 20 byte dev->data
777 * for our 6 byte mac buffer
778 * to avoid allocating memory that
779 * is tricky to free later */
780 memcpy(data->mac_addr, addr->sa_data, ETH_ALEN);
781 asix_write_cmd_async(dev, AX_CMD_WRITE_NODE_ID, 0, 0, ETH_ALEN,
782 data->mac_addr);
783
784 return 0;
785 }
786
787 /* We need to override some ethtool_ops so we require our
788 own structure so we don't interfere with other usbnet
789 devices that may be connected at the same time. */
790 static const struct ethtool_ops ax88172_ethtool_ops = {
791 .get_drvinfo = asix_get_drvinfo,
792 .get_link = asix_get_link,
793 .get_msglevel = usbnet_get_msglevel,
794 .set_msglevel = usbnet_set_msglevel,
795 .get_wol = asix_get_wol,
796 .set_wol = asix_set_wol,
797 .get_eeprom_len = asix_get_eeprom_len,
798 .get_eeprom = asix_get_eeprom,
799 .get_settings = usbnet_get_settings,
800 .set_settings = usbnet_set_settings,
801 .nway_reset = usbnet_nway_reset,
802 };
803
804 static void ax88172_set_multicast(struct net_device *net)
805 {
806 struct usbnet *dev = netdev_priv(net);
807 struct asix_data *data = (struct asix_data *)&dev->data;
808 u8 rx_ctl = 0x8c;
809
810 if (net->flags & IFF_PROMISC) {
811 rx_ctl |= 0x01;
812 } else if (net->flags & IFF_ALLMULTI ||
813 netdev_mc_count(net) > AX_MAX_MCAST) {
814 rx_ctl |= 0x02;
815 } else if (netdev_mc_empty(net)) {
816 /* just broadcast and directed */
817 } else {
818 /* We use the 20 byte dev->data
819 * for our 8 byte filter buffer
820 * to avoid allocating memory that
821 * is tricky to free later */
822 struct netdev_hw_addr *ha;
823 u32 crc_bits;
824
825 memset(data->multi_filter, 0, AX_MCAST_FILTER_SIZE);
826
827 /* Build the multicast hash filter. */
828 netdev_for_each_mc_addr(ha, net) {
829 crc_bits = ether_crc(ETH_ALEN, ha->addr) >> 26;
830 data->multi_filter[crc_bits >> 3] |=
831 1 << (crc_bits & 7);
832 }
833
834 asix_write_cmd_async(dev, AX_CMD_WRITE_MULTI_FILTER, 0, 0,
835 AX_MCAST_FILTER_SIZE, data->multi_filter);
836
837 rx_ctl |= 0x10;
838 }
839
840 asix_write_cmd_async(dev, AX_CMD_WRITE_RX_CTL, rx_ctl, 0, 0, NULL);
841 }
842
843 static int ax88172_link_reset(struct usbnet *dev)
844 {
845 u8 mode;
846 struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
847
848 mii_check_media(&dev->mii, 1, 1);
849 mii_ethtool_gset(&dev->mii, &ecmd);
850 mode = AX88172_MEDIUM_DEFAULT;
851
852 if (ecmd.duplex != DUPLEX_FULL)
853 mode |= ~AX88172_MEDIUM_FD;
854
855 netdev_dbg(dev->net, "ax88172_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
856 ethtool_cmd_speed(&ecmd), ecmd.duplex, mode);
857
858 asix_write_medium_mode(dev, mode);
859
860 return 0;
861 }
862
863 static const struct net_device_ops ax88172_netdev_ops = {
864 .ndo_open = usbnet_open,
865 .ndo_stop = usbnet_stop,
866 .ndo_start_xmit = usbnet_start_xmit,
867 .ndo_tx_timeout = usbnet_tx_timeout,
868 .ndo_change_mtu = usbnet_change_mtu,
869 .ndo_set_mac_address = eth_mac_addr,
870 .ndo_validate_addr = eth_validate_addr,
871 .ndo_do_ioctl = asix_ioctl,
872 .ndo_set_rx_mode = ax88172_set_multicast,
873 };
874
875 static int ax88172_bind(struct usbnet *dev, struct usb_interface *intf)
876 {
877 int ret = 0;
878 u8 buf[ETH_ALEN];
879 int i;
880 unsigned long gpio_bits = dev->driver_info->data;
881 struct asix_data *data = (struct asix_data *)&dev->data;
882
883 data->eeprom_len = AX88172_EEPROM_LEN;
884
885 usbnet_get_endpoints(dev,intf);
886
887 /* Toggle the GPIOs in a manufacturer/model specific way */
888 for (i = 2; i >= 0; i--) {
889 ret = asix_write_cmd(dev, AX_CMD_WRITE_GPIOS,
890 (gpio_bits >> (i * 8)) & 0xff, 0, 0, NULL);
891 if (ret < 0)
892 goto out;
893 msleep(5);
894 }
895
896 ret = asix_write_rx_ctl(dev, 0x80);
897 if (ret < 0)
898 goto out;
899
900 /* Get the MAC address */
901 ret = asix_read_cmd(dev, AX88172_CMD_READ_NODE_ID, 0, 0, ETH_ALEN, buf);
902 if (ret < 0) {
903 dbg("read AX_CMD_READ_NODE_ID failed: %d", ret);
904 goto out;
905 }
906 memcpy(dev->net->dev_addr, buf, ETH_ALEN);
907
908 /* Initialize MII structure */
909 dev->mii.dev = dev->net;
910 dev->mii.mdio_read = asix_mdio_read;
911 dev->mii.mdio_write = asix_mdio_write;
912 dev->mii.phy_id_mask = 0x3f;
913 dev->mii.reg_num_mask = 0x1f;
914 dev->mii.phy_id = asix_get_phy_addr(dev);
915
916 dev->net->netdev_ops = &ax88172_netdev_ops;
917 dev->net->ethtool_ops = &ax88172_ethtool_ops;
918
919 asix_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
920 asix_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
921 ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
922 mii_nway_restart(&dev->mii);
923
924 return 0;
925
926 out:
927 return ret;
928 }
929
930 static const struct ethtool_ops ax88772_ethtool_ops = {
931 .get_drvinfo = asix_get_drvinfo,
932 .get_link = asix_get_link,
933 .get_msglevel = usbnet_get_msglevel,
934 .set_msglevel = usbnet_set_msglevel,
935 .get_wol = asix_get_wol,
936 .set_wol = asix_set_wol,
937 .get_eeprom_len = asix_get_eeprom_len,
938 .get_eeprom = asix_get_eeprom,
939 .get_settings = usbnet_get_settings,
940 .set_settings = usbnet_set_settings,
941 .nway_reset = usbnet_nway_reset,
942 };
943
944 static int ax88772_link_reset(struct usbnet *dev)
945 {
946 u16 mode;
947 struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
948
949 mii_check_media(&dev->mii, 1, 1);
950 mii_ethtool_gset(&dev->mii, &ecmd);
951 mode = AX88772_MEDIUM_DEFAULT;
952
953 if (ethtool_cmd_speed(&ecmd) != SPEED_100)
954 mode &= ~AX_MEDIUM_PS;
955
956 if (ecmd.duplex != DUPLEX_FULL)
957 mode &= ~AX_MEDIUM_FD;
958
959 netdev_dbg(dev->net, "ax88772_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
960 ethtool_cmd_speed(&ecmd), ecmd.duplex, mode);
961
962 asix_write_medium_mode(dev, mode);
963
964 return 0;
965 }
966
967 static int ax88772_reset(struct usbnet *dev)
968 {
969 int ret, embd_phy;
970 u16 rx_ctl;
971
972 ret = asix_write_gpio(dev,
973 AX_GPIO_RSE | AX_GPIO_GPO_2 | AX_GPIO_GPO2EN, 5);
974 if (ret < 0)
975 goto out;
976
977 embd_phy = ((asix_get_phy_addr(dev) & 0x1f) == 0x10 ? 1 : 0);
978
979 ret = asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, embd_phy, 0, 0, NULL);
980 if (ret < 0) {
981 dbg("Select PHY #1 failed: %d", ret);
982 goto out;
983 }
984
985 ret = asix_sw_reset(dev, AX_SWRESET_IPPD | AX_SWRESET_PRL);
986 if (ret < 0)
987 goto out;
988
989 msleep(150);
990
991 ret = asix_sw_reset(dev, AX_SWRESET_CLEAR);
992 if (ret < 0)
993 goto out;
994
995 msleep(150);
996
997 if (embd_phy) {
998 ret = asix_sw_reset(dev, AX_SWRESET_IPRL);
999 if (ret < 0)
1000 goto out;
1001 } else {
1002 ret = asix_sw_reset(dev, AX_SWRESET_PRTE);
1003 if (ret < 0)
1004 goto out;
1005 }
1006
1007 msleep(150);
1008 rx_ctl = asix_read_rx_ctl(dev);
1009 dbg("RX_CTL is 0x%04x after software reset", rx_ctl);
1010 ret = asix_write_rx_ctl(dev, 0x0000);
1011 if (ret < 0)
1012 goto out;
1013
1014 rx_ctl = asix_read_rx_ctl(dev);
1015 dbg("RX_CTL is 0x%04x setting to 0x0000", rx_ctl);
1016
1017 ret = asix_sw_reset(dev, AX_SWRESET_PRL);
1018 if (ret < 0)
1019 goto out;
1020
1021 msleep(150);
1022
1023 ret = asix_sw_reset(dev, AX_SWRESET_IPRL | AX_SWRESET_PRL);
1024 if (ret < 0)
1025 goto out;
1026
1027 msleep(150);
1028
1029 asix_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
1030 asix_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
1031 ADVERTISE_ALL | ADVERTISE_CSMA);
1032 mii_nway_restart(&dev->mii);
1033
1034 ret = asix_write_medium_mode(dev, AX88772_MEDIUM_DEFAULT);
1035 if (ret < 0)
1036 goto out;
1037
1038 ret = asix_write_cmd(dev, AX_CMD_WRITE_IPG0,
1039 AX88772_IPG0_DEFAULT | AX88772_IPG1_DEFAULT,
1040 AX88772_IPG2_DEFAULT, 0, NULL);
1041 if (ret < 0) {
1042 dbg("Write IPG,IPG1,IPG2 failed: %d", ret);
1043 goto out;
1044 }
1045
1046 /* Set RX_CTL to default values with 2k buffer, and enable cactus */
1047 ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL);
1048 if (ret < 0)
1049 goto out;
1050
1051 rx_ctl = asix_read_rx_ctl(dev);
1052 dbg("RX_CTL is 0x%04x after all initializations", rx_ctl);
1053
1054 rx_ctl = asix_read_medium_status(dev);
1055 dbg("Medium Status is 0x%04x after all initializations", rx_ctl);
1056
1057 return 0;
1058
1059 out:
1060 return ret;
1061
1062 }
1063
1064 static const struct net_device_ops ax88772_netdev_ops = {
1065 .ndo_open = usbnet_open,
1066 .ndo_stop = usbnet_stop,
1067 .ndo_start_xmit = usbnet_start_xmit,
1068 .ndo_tx_timeout = usbnet_tx_timeout,
1069 .ndo_change_mtu = usbnet_change_mtu,
1070 .ndo_set_mac_address = asix_set_mac_address,
1071 .ndo_validate_addr = eth_validate_addr,
1072 .ndo_do_ioctl = asix_ioctl,
1073 .ndo_set_rx_mode = asix_set_multicast,
1074 };
1075
1076 static int ax88772_bind(struct usbnet *dev, struct usb_interface *intf)
1077 {
1078 int ret;
1079 struct asix_data *data = (struct asix_data *)&dev->data;
1080 u8 buf[ETH_ALEN];
1081 u32 phyid;
1082
1083 data->eeprom_len = AX88772_EEPROM_LEN;
1084
1085 usbnet_get_endpoints(dev,intf);
1086
1087 /* Get the MAC address */
1088 ret = asix_read_cmd(dev, AX_CMD_READ_NODE_ID, 0, 0, ETH_ALEN, buf);
1089 if (ret < 0) {
1090 dbg("Failed to read MAC address: %d", ret);
1091 return ret;
1092 }
1093 memcpy(dev->net->dev_addr, buf, ETH_ALEN);
1094
1095 /* Initialize MII structure */
1096 dev->mii.dev = dev->net;
1097 dev->mii.mdio_read = asix_mdio_read;
1098 dev->mii.mdio_write = asix_mdio_write;
1099 dev->mii.phy_id_mask = 0x1f;
1100 dev->mii.reg_num_mask = 0x1f;
1101 dev->mii.phy_id = asix_get_phy_addr(dev);
1102
1103 phyid = asix_get_phyid(dev);
1104 dbg("PHYID=0x%08x", phyid);
1105
1106 dev->net->netdev_ops = &ax88772_netdev_ops;
1107 dev->net->ethtool_ops = &ax88772_ethtool_ops;
1108
1109 ret = ax88772_reset(dev);
1110 if (ret < 0)
1111 return ret;
1112
1113 /* Asix framing packs multiple eth frames into a 2K usb bulk transfer */
1114 if (dev->driver_info->flags & FLAG_FRAMING_AX) {
1115 /* hard_mtu is still the default - the device does not support
1116 jumbo eth frames */
1117 dev->rx_urb_size = 2048;
1118 }
1119
1120 return 0;
1121 }
1122
1123 static struct ethtool_ops ax88178_ethtool_ops = {
1124 .get_drvinfo = asix_get_drvinfo,
1125 .get_link = asix_get_link,
1126 .get_msglevel = usbnet_get_msglevel,
1127 .set_msglevel = usbnet_set_msglevel,
1128 .get_wol = asix_get_wol,
1129 .set_wol = asix_set_wol,
1130 .get_eeprom_len = asix_get_eeprom_len,
1131 .get_eeprom = asix_get_eeprom,
1132 .get_settings = usbnet_get_settings,
1133 .set_settings = usbnet_set_settings,
1134 .nway_reset = usbnet_nway_reset,
1135 };
1136
1137 static int marvell_phy_init(struct usbnet *dev)
1138 {
1139 struct asix_data *data = (struct asix_data *)&dev->data;
1140 u16 reg;
1141
1142 netdev_dbg(dev->net, "marvell_phy_init()\n");
1143
1144 reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_MARVELL_STATUS);
1145 netdev_dbg(dev->net, "MII_MARVELL_STATUS = 0x%04x\n", reg);
1146
1147 asix_mdio_write(dev->net, dev->mii.phy_id, MII_MARVELL_CTRL,
1148 MARVELL_CTRL_RXDELAY | MARVELL_CTRL_TXDELAY);
1149
1150 if (data->ledmode) {
1151 reg = asix_mdio_read(dev->net, dev->mii.phy_id,
1152 MII_MARVELL_LED_CTRL);
1153 netdev_dbg(dev->net, "MII_MARVELL_LED_CTRL (1) = 0x%04x\n", reg);
1154
1155 reg &= 0xf8ff;
1156 reg |= (1 + 0x0100);
1157 asix_mdio_write(dev->net, dev->mii.phy_id,
1158 MII_MARVELL_LED_CTRL, reg);
1159
1160 reg = asix_mdio_read(dev->net, dev->mii.phy_id,
1161 MII_MARVELL_LED_CTRL);
1162 netdev_dbg(dev->net, "MII_MARVELL_LED_CTRL (2) = 0x%04x\n", reg);
1163 reg &= 0xfc0f;
1164 }
1165
1166 return 0;
1167 }
1168
1169 static int rtl8211cl_phy_init(struct usbnet *dev)
1170 {
1171 struct asix_data *data = (struct asix_data *)&dev->data;
1172
1173 netdev_dbg(dev->net, "rtl8211cl_phy_init()\n");
1174
1175 asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0x0005);
1176 asix_mdio_write (dev->net, dev->mii.phy_id, 0x0c, 0);
1177 asix_mdio_write (dev->net, dev->mii.phy_id, 0x01,
1178 asix_mdio_read (dev->net, dev->mii.phy_id, 0x01) | 0x0080);
1179 asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0);
1180
1181 if (data->ledmode == 12) {
1182 asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0x0002);
1183 asix_mdio_write (dev->net, dev->mii.phy_id, 0x1a, 0x00cb);
1184 asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0);
1185 }
1186
1187 return 0;
1188 }
1189
1190 static int marvell_led_status(struct usbnet *dev, u16 speed)
1191 {
1192 u16 reg = asix_mdio_read(dev->net, dev->mii.phy_id, MARVELL_LED_MANUAL);
1193
1194 netdev_dbg(dev->net, "marvell_led_status() read 0x%04x\n", reg);
1195
1196 /* Clear out the center LED bits - 0x03F0 */
1197 reg &= 0xfc0f;
1198
1199 switch (speed) {
1200 case SPEED_1000:
1201 reg |= 0x03e0;
1202 break;
1203 case SPEED_100:
1204 reg |= 0x03b0;
1205 break;
1206 default:
1207 reg |= 0x02f0;
1208 }
1209
1210 netdev_dbg(dev->net, "marvell_led_status() writing 0x%04x\n", reg);
1211 asix_mdio_write(dev->net, dev->mii.phy_id, MARVELL_LED_MANUAL, reg);
1212
1213 return 0;
1214 }
1215
1216 static int ax88178_reset(struct usbnet *dev)
1217 {
1218 struct asix_data *data = (struct asix_data *)&dev->data;
1219 int ret;
1220 __le16 eeprom;
1221 u8 status;
1222 int gpio0 = 0;
1223
1224 asix_read_cmd(dev, AX_CMD_READ_GPIOS, 0, 0, 1, &status);
1225 dbg("GPIO Status: 0x%04x", status);
1226
1227 asix_write_cmd(dev, AX_CMD_WRITE_ENABLE, 0, 0, 0, NULL);
1228 asix_read_cmd(dev, AX_CMD_READ_EEPROM, 0x0017, 0, 2, &eeprom);
1229 asix_write_cmd(dev, AX_CMD_WRITE_DISABLE, 0, 0, 0, NULL);
1230
1231 dbg("EEPROM index 0x17 is 0x%04x", eeprom);
1232
1233 if (eeprom == cpu_to_le16(0xffff)) {
1234 data->phymode = PHY_MODE_MARVELL;
1235 data->ledmode = 0;
1236 gpio0 = 1;
1237 } else {
1238 data->phymode = le16_to_cpu(eeprom) & 7;
1239 data->ledmode = le16_to_cpu(eeprom) >> 8;
1240 gpio0 = (le16_to_cpu(eeprom) & 0x80) ? 0 : 1;
1241 }
1242 dbg("GPIO0: %d, PhyMode: %d", gpio0, data->phymode);
1243
1244 asix_write_gpio(dev, AX_GPIO_RSE | AX_GPIO_GPO_1 | AX_GPIO_GPO1EN, 40);
1245 if ((le16_to_cpu(eeprom) >> 8) != 1) {
1246 asix_write_gpio(dev, 0x003c, 30);
1247 asix_write_gpio(dev, 0x001c, 300);
1248 asix_write_gpio(dev, 0x003c, 30);
1249 } else {
1250 dbg("gpio phymode == 1 path");
1251 asix_write_gpio(dev, AX_GPIO_GPO1EN, 30);
1252 asix_write_gpio(dev, AX_GPIO_GPO1EN | AX_GPIO_GPO_1, 30);
1253 }
1254
1255 asix_sw_reset(dev, 0);
1256 msleep(150);
1257
1258 asix_sw_reset(dev, AX_SWRESET_PRL | AX_SWRESET_IPPD);
1259 msleep(150);
1260
1261 asix_write_rx_ctl(dev, 0);
1262
1263 if (data->phymode == PHY_MODE_MARVELL) {
1264 marvell_phy_init(dev);
1265 msleep(60);
1266 } else if (data->phymode == PHY_MODE_RTL8211CL)
1267 rtl8211cl_phy_init(dev);
1268
1269 asix_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR,
1270 BMCR_RESET | BMCR_ANENABLE);
1271 asix_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
1272 ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
1273 asix_mdio_write(dev->net, dev->mii.phy_id, MII_CTRL1000,
1274 ADVERTISE_1000FULL);
1275
1276 mii_nway_restart(&dev->mii);
1277
1278 ret = asix_write_medium_mode(dev, AX88178_MEDIUM_DEFAULT);
1279 if (ret < 0)
1280 return ret;
1281
1282 ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL);
1283 if (ret < 0)
1284 return ret;
1285
1286 return 0;
1287 }
1288
1289 static int ax88178_link_reset(struct usbnet *dev)
1290 {
1291 u16 mode;
1292 struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
1293 struct asix_data *data = (struct asix_data *)&dev->data;
1294 u32 speed;
1295
1296 netdev_dbg(dev->net, "ax88178_link_reset()\n");
1297
1298 mii_check_media(&dev->mii, 1, 1);
1299 mii_ethtool_gset(&dev->mii, &ecmd);
1300 mode = AX88178_MEDIUM_DEFAULT;
1301 speed = ethtool_cmd_speed(&ecmd);
1302
1303 if (speed == SPEED_1000)
1304 mode |= AX_MEDIUM_GM;
1305 else if (speed == SPEED_100)
1306 mode |= AX_MEDIUM_PS;
1307 else
1308 mode &= ~(AX_MEDIUM_PS | AX_MEDIUM_GM);
1309
1310 mode |= AX_MEDIUM_ENCK;
1311
1312 if (ecmd.duplex == DUPLEX_FULL)
1313 mode |= AX_MEDIUM_FD;
1314 else
1315 mode &= ~AX_MEDIUM_FD;
1316
1317 netdev_dbg(dev->net, "ax88178_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
1318 speed, ecmd.duplex, mode);
1319
1320 asix_write_medium_mode(dev, mode);
1321
1322 if (data->phymode == PHY_MODE_MARVELL && data->ledmode)
1323 marvell_led_status(dev, speed);
1324
1325 return 0;
1326 }
1327
1328 static void ax88178_set_mfb(struct usbnet *dev)
1329 {
1330 u16 mfb = AX_RX_CTL_MFB_16384;
1331 u16 rxctl;
1332 u16 medium;
1333 int old_rx_urb_size = dev->rx_urb_size;
1334
1335 if (dev->hard_mtu < 2048) {
1336 dev->rx_urb_size = 2048;
1337 mfb = AX_RX_CTL_MFB_2048;
1338 } else if (dev->hard_mtu < 4096) {
1339 dev->rx_urb_size = 4096;
1340 mfb = AX_RX_CTL_MFB_4096;
1341 } else if (dev->hard_mtu < 8192) {
1342 dev->rx_urb_size = 8192;
1343 mfb = AX_RX_CTL_MFB_8192;
1344 } else if (dev->hard_mtu < 16384) {
1345 dev->rx_urb_size = 16384;
1346 mfb = AX_RX_CTL_MFB_16384;
1347 }
1348
1349 rxctl = asix_read_rx_ctl(dev);
1350 asix_write_rx_ctl(dev, (rxctl & ~AX_RX_CTL_MFB_16384) | mfb);
1351
1352 medium = asix_read_medium_status(dev);
1353 if (dev->net->mtu > 1500)
1354 medium |= AX_MEDIUM_JFE;
1355 else
1356 medium &= ~AX_MEDIUM_JFE;
1357 asix_write_medium_mode(dev, medium);
1358
1359 if (dev->rx_urb_size > old_rx_urb_size)
1360 usbnet_unlink_rx_urbs(dev);
1361 }
1362
1363 static int ax88178_change_mtu(struct net_device *net, int new_mtu)
1364 {
1365 struct usbnet *dev = netdev_priv(net);
1366 int ll_mtu = new_mtu + net->hard_header_len + 4;
1367
1368 netdev_dbg(dev->net, "ax88178_change_mtu() new_mtu=%d\n", new_mtu);
1369
1370 if (new_mtu <= 0 || ll_mtu > 16384)
1371 return -EINVAL;
1372
1373 if ((ll_mtu % dev->maxpacket) == 0)
1374 return -EDOM;
1375
1376 net->mtu = new_mtu;
1377 dev->hard_mtu = net->mtu + net->hard_header_len;
1378 ax88178_set_mfb(dev);
1379
1380 return 0;
1381 }
1382
1383 static const struct net_device_ops ax88178_netdev_ops = {
1384 .ndo_open = usbnet_open,
1385 .ndo_stop = usbnet_stop,
1386 .ndo_start_xmit = usbnet_start_xmit,
1387 .ndo_tx_timeout = usbnet_tx_timeout,
1388 .ndo_set_mac_address = asix_set_mac_address,
1389 .ndo_validate_addr = eth_validate_addr,
1390 .ndo_set_rx_mode = asix_set_multicast,
1391 .ndo_do_ioctl = asix_ioctl,
1392 .ndo_change_mtu = ax88178_change_mtu,
1393 };
1394
1395 static int ax88178_bind(struct usbnet *dev, struct usb_interface *intf)
1396 {
1397 int ret;
1398 u8 buf[ETH_ALEN];
1399 u32 phyid;
1400
1401 usbnet_get_endpoints(dev,intf);
1402
1403 /* Get the MAC address */
1404 ret = asix_read_cmd(dev, AX_CMD_READ_NODE_ID, 0, 0, ETH_ALEN, buf);
1405 if (ret < 0) {
1406 dbg("Failed to read MAC address: %d", ret);
1407 return ret;
1408 }
1409 memcpy(dev->net->dev_addr, buf, ETH_ALEN);
1410
1411 /* Initialize MII structure */
1412 dev->mii.dev = dev->net;
1413 dev->mii.mdio_read = asix_mdio_read;
1414 dev->mii.mdio_write = asix_mdio_write;
1415 dev->mii.phy_id_mask = 0x1f;
1416 dev->mii.reg_num_mask = 0xff;
1417 dev->mii.supports_gmii = 1;
1418 dev->mii.phy_id = asix_get_phy_addr(dev);
1419
1420 dev->net->netdev_ops = &ax88178_netdev_ops;
1421 dev->net->ethtool_ops = &ax88178_ethtool_ops;
1422
1423 phyid = asix_get_phyid(dev);
1424 dbg("PHYID=0x%08x", phyid);
1425
1426 ret = ax88178_reset(dev);
1427 if (ret < 0)
1428 return ret;
1429
1430 /* Asix framing packs multiple eth frames into a 2K usb bulk transfer */
1431 if (dev->driver_info->flags & FLAG_FRAMING_AX) {
1432 /* hard_mtu is still the default - the device does not support
1433 jumbo eth frames */
1434 dev->rx_urb_size = 2048;
1435 }
1436
1437 return 0;
1438 }
1439
1440 static const struct driver_info ax8817x_info = {
1441 .description = "ASIX AX8817x USB 2.0 Ethernet",
1442 .bind = ax88172_bind,
1443 .status = asix_status,
1444 .link_reset = ax88172_link_reset,
1445 .reset = ax88172_link_reset,
1446 .flags = FLAG_ETHER | FLAG_LINK_INTR,
1447 .data = 0x00130103,
1448 };
1449
1450 static const struct driver_info dlink_dub_e100_info = {
1451 .description = "DLink DUB-E100 USB Ethernet",
1452 .bind = ax88172_bind,
1453 .status = asix_status,
1454 .link_reset = ax88172_link_reset,
1455 .reset = ax88172_link_reset,
1456 .flags = FLAG_ETHER | FLAG_LINK_INTR,
1457 .data = 0x009f9d9f,
1458 };
1459
1460 static const struct driver_info netgear_fa120_info = {
1461 .description = "Netgear FA-120 USB Ethernet",
1462 .bind = ax88172_bind,
1463 .status = asix_status,
1464 .link_reset = ax88172_link_reset,
1465 .reset = ax88172_link_reset,
1466 .flags = FLAG_ETHER | FLAG_LINK_INTR,
1467 .data = 0x00130103,
1468 };
1469
1470 static const struct driver_info hawking_uf200_info = {
1471 .description = "Hawking UF200 USB Ethernet",
1472 .bind = ax88172_bind,
1473 .status = asix_status,
1474 .link_reset = ax88172_link_reset,
1475 .reset = ax88172_link_reset,
1476 .flags = FLAG_ETHER | FLAG_LINK_INTR,
1477 .data = 0x001f1d1f,
1478 };
1479
1480 static const struct driver_info ax88772_info = {
1481 .description = "ASIX AX88772 USB 2.0 Ethernet",
1482 .bind = ax88772_bind,
1483 .status = asix_status,
1484 .link_reset = ax88772_link_reset,
1485 .reset = ax88772_reset,
1486 .flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR,
1487 .rx_fixup = asix_rx_fixup,
1488 .tx_fixup = asix_tx_fixup,
1489 };
1490
1491 static const struct driver_info ax88178_info = {
1492 .description = "ASIX AX88178 USB 2.0 Ethernet",
1493 .bind = ax88178_bind,
1494 .status = asix_status,
1495 .link_reset = ax88178_link_reset,
1496 .reset = ax88178_reset,
1497 .flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR,
1498 .rx_fixup = asix_rx_fixup,
1499 .tx_fixup = asix_tx_fixup,
1500 };
1501
1502 static const struct usb_device_id products [] = {
1503 {
1504 // Linksys USB200M
1505 USB_DEVICE (0x077b, 0x2226),
1506 .driver_info = (unsigned long) &ax8817x_info,
1507 }, {
1508 // Netgear FA120
1509 USB_DEVICE (0x0846, 0x1040),
1510 .driver_info = (unsigned long) &netgear_fa120_info,
1511 }, {
1512 // DLink DUB-E100
1513 USB_DEVICE (0x2001, 0x1a00),
1514 .driver_info = (unsigned long) &dlink_dub_e100_info,
1515 }, {
1516 // Intellinet, ST Lab USB Ethernet
1517 USB_DEVICE (0x0b95, 0x1720),
1518 .driver_info = (unsigned long) &ax8817x_info,
1519 }, {
1520 // Hawking UF200, TrendNet TU2-ET100
1521 USB_DEVICE (0x07b8, 0x420a),
1522 .driver_info = (unsigned long) &hawking_uf200_info,
1523 }, {
1524 // Billionton Systems, USB2AR
1525 USB_DEVICE (0x08dd, 0x90ff),
1526 .driver_info = (unsigned long) &ax8817x_info,
1527 }, {
1528 // ATEN UC210T
1529 USB_DEVICE (0x0557, 0x2009),
1530 .driver_info = (unsigned long) &ax8817x_info,
1531 }, {
1532 // Buffalo LUA-U2-KTX
1533 USB_DEVICE (0x0411, 0x003d),
1534 .driver_info = (unsigned long) &ax8817x_info,
1535 }, {
1536 // Buffalo LUA-U2-GT 10/100/1000
1537 USB_DEVICE (0x0411, 0x006e),
1538 .driver_info = (unsigned long) &ax88178_info,
1539 }, {
1540 // Sitecom LN-029 "USB 2.0 10/100 Ethernet adapter"
1541 USB_DEVICE (0x6189, 0x182d),
1542 .driver_info = (unsigned long) &ax8817x_info,
1543 }, {
1544 // corega FEther USB2-TX
1545 USB_DEVICE (0x07aa, 0x0017),
1546 .driver_info = (unsigned long) &ax8817x_info,
1547 }, {
1548 // Surecom EP-1427X-2
1549 USB_DEVICE (0x1189, 0x0893),
1550 .driver_info = (unsigned long) &ax8817x_info,
1551 }, {
1552 // goodway corp usb gwusb2e
1553 USB_DEVICE (0x1631, 0x6200),
1554 .driver_info = (unsigned long) &ax8817x_info,
1555 }, {
1556 // JVC MP-PRX1 Port Replicator
1557 USB_DEVICE (0x04f1, 0x3008),
1558 .driver_info = (unsigned long) &ax8817x_info,
1559 }, {
1560 // ASIX AX88772B 10/100
1561 USB_DEVICE (0x0b95, 0x772b),
1562 .driver_info = (unsigned long) &ax88772_info,
1563 }, {
1564 // ASIX AX88772 10/100
1565 USB_DEVICE (0x0b95, 0x7720),
1566 .driver_info = (unsigned long) &ax88772_info,
1567 }, {
1568 // ASIX AX88178 10/100/1000
1569 USB_DEVICE (0x0b95, 0x1780),
1570 .driver_info = (unsigned long) &ax88178_info,
1571 }, {
1572 // Logitec LAN-GTJ/U2A
1573 USB_DEVICE (0x0789, 0x0160),
1574 .driver_info = (unsigned long) &ax88178_info,
1575 }, {
1576 // Linksys USB200M Rev 2
1577 USB_DEVICE (0x13b1, 0x0018),
1578 .driver_info = (unsigned long) &ax88772_info,
1579 }, {
1580 // 0Q0 cable ethernet
1581 USB_DEVICE (0x1557, 0x7720),
1582 .driver_info = (unsigned long) &ax88772_info,
1583 }, {
1584 // DLink DUB-E100 H/W Ver B1
1585 USB_DEVICE (0x07d1, 0x3c05),
1586 .driver_info = (unsigned long) &ax88772_info,
1587 }, {
1588 // DLink DUB-E100 H/W Ver B1 Alternate
1589 USB_DEVICE (0x2001, 0x3c05),
1590 .driver_info = (unsigned long) &ax88772_info,
1591 }, {
1592 // Linksys USB1000
1593 USB_DEVICE (0x1737, 0x0039),
1594 .driver_info = (unsigned long) &ax88178_info,
1595 }, {
1596 // IO-DATA ETG-US2
1597 USB_DEVICE (0x04bb, 0x0930),
1598 .driver_info = (unsigned long) &ax88178_info,
1599 }, {
1600 // Belkin F5D5055
1601 USB_DEVICE(0x050d, 0x5055),
1602 .driver_info = (unsigned long) &ax88178_info,
1603 }, {
1604 // Apple USB Ethernet Adapter
1605 USB_DEVICE(0x05ac, 0x1402),
1606 .driver_info = (unsigned long) &ax88772_info,
1607 }, {
1608 // Cables-to-Go USB Ethernet Adapter
1609 USB_DEVICE(0x0b95, 0x772a),
1610 .driver_info = (unsigned long) &ax88772_info,
1611 }, {
1612 // ABOCOM for pci
1613 USB_DEVICE(0x14ea, 0xab11),
1614 .driver_info = (unsigned long) &ax88178_info,
1615 }, {
1616 // ASIX 88772a
1617 USB_DEVICE(0x0db0, 0xa877),
1618 .driver_info = (unsigned long) &ax88772_info,
1619 },
1620 { }, // END
1621 };
1622 MODULE_DEVICE_TABLE(usb, products);
1623
1624 static struct usb_driver asix_driver = {
1625 .name = DRIVER_NAME,
1626 .id_table = products,
1627 .probe = usbnet_probe,
1628 .suspend = usbnet_suspend,
1629 .resume = usbnet_resume,
1630 .disconnect = usbnet_disconnect,
1631 .supports_autosuspend = 1,
1632 };
1633
1634 static int __init asix_init(void)
1635 {
1636 return usb_register(&asix_driver);
1637 }
1638 module_init(asix_init);
1639
1640 static void __exit asix_exit(void)
1641 {
1642 usb_deregister(&asix_driver);
1643 }
1644 module_exit(asix_exit);
1645
1646 MODULE_AUTHOR("David Hollis");
1647 MODULE_VERSION(DRIVER_VERSION);
1648 MODULE_DESCRIPTION("ASIX AX8817X based USB 2.0 Ethernet Devices");
1649 MODULE_LICENSE("GPL");
1650
This page took 0.086991 seconds and 5 git commands to generate.