Merge branch 'perf/kprobes' into perf/core
[deliverable/linux.git] / drivers / net / wireless / ath / ath9k / ath9k.h
1 /*
2 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17 #ifndef ATH9K_H
18 #define ATH9K_H
19
20 #include <linux/etherdevice.h>
21 #include <linux/device.h>
22 #include <linux/interrupt.h>
23 #include <linux/leds.h>
24 #include <linux/completion.h>
25
26 #include "debug.h"
27 #include "common.h"
28 #include "mci.h"
29 #include "dfs.h"
30 #include "spectral.h"
31
32 struct ath_node;
33
34 extern struct ieee80211_ops ath9k_ops;
35 extern int ath9k_modparam_nohwcrypt;
36 extern int led_blink;
37 extern bool is_ath9k_unloaded;
38
39 struct ath_config {
40 u16 txpowlimit;
41 };
42
43 /*************************/
44 /* Descriptor Management */
45 /*************************/
46
47 #define ATH_TXSTATUS_RING_SIZE 512
48
49 /* Macro to expand scalars to 64-bit objects */
50 #define ito64(x) (sizeof(x) == 1) ? \
51 (((unsigned long long int)(x)) & (0xff)) : \
52 (sizeof(x) == 2) ? \
53 (((unsigned long long int)(x)) & 0xffff) : \
54 ((sizeof(x) == 4) ? \
55 (((unsigned long long int)(x)) & 0xffffffff) : \
56 (unsigned long long int)(x))
57
58 #define ATH_TXBUF_RESET(_bf) do { \
59 (_bf)->bf_lastbf = NULL; \
60 (_bf)->bf_next = NULL; \
61 memset(&((_bf)->bf_state), 0, \
62 sizeof(struct ath_buf_state)); \
63 } while (0)
64
65 #define DS2PHYS(_dd, _ds) \
66 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
67 #define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
68 #define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
69
70 struct ath_descdma {
71 void *dd_desc;
72 dma_addr_t dd_desc_paddr;
73 u32 dd_desc_len;
74 };
75
76 int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
77 struct list_head *head, const char *name,
78 int nbuf, int ndesc, bool is_tx);
79
80 /***********/
81 /* RX / TX */
82 /***********/
83
84 #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
85
86 /* increment with wrap-around */
87 #define INCR(_l, _sz) do { \
88 (_l)++; \
89 (_l) &= ((_sz) - 1); \
90 } while (0)
91
92 #define ATH_RXBUF 512
93 #define ATH_TXBUF 512
94 #define ATH_TXBUF_RESERVE 5
95 #define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
96 #define ATH_TXMAXTRY 13
97 #define ATH_MAX_SW_RETRIES 30
98
99 #define TID_TO_WME_AC(_tid) \
100 ((((_tid) == 0) || ((_tid) == 3)) ? IEEE80211_AC_BE : \
101 (((_tid) == 1) || ((_tid) == 2)) ? IEEE80211_AC_BK : \
102 (((_tid) == 4) || ((_tid) == 5)) ? IEEE80211_AC_VI : \
103 IEEE80211_AC_VO)
104
105 #define ATH_AGGR_DELIM_SZ 4
106 #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
107 /* number of delimiters for encryption padding */
108 #define ATH_AGGR_ENCRYPTDELIM 10
109 /* minimum h/w qdepth to be sustained to maximize aggregation */
110 #define ATH_AGGR_MIN_QDEPTH 2
111 /* minimum h/w qdepth for non-aggregated traffic */
112 #define ATH_NON_AGGR_MIN_QDEPTH 8
113 #define ATH_TX_COMPLETE_POLL_INT 1000
114 #define ATH_TXFIFO_DEPTH 8
115 #define ATH_TX_ERROR 0x01
116
117 #define IEEE80211_SEQ_SEQ_SHIFT 4
118 #define IEEE80211_SEQ_MAX 4096
119 #define IEEE80211_WEP_IVLEN 3
120 #define IEEE80211_WEP_KIDLEN 1
121 #define IEEE80211_WEP_CRCLEN 4
122 #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
123 (IEEE80211_WEP_IVLEN + \
124 IEEE80211_WEP_KIDLEN + \
125 IEEE80211_WEP_CRCLEN))
126
127 /* return whether a bit at index _n in bitmap _bm is set
128 * _sz is the size of the bitmap */
129 #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
130 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
131
132 /* return block-ack bitmap index given sequence and starting sequence */
133 #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
134
135 /* return the seqno for _start + _offset */
136 #define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
137
138 /* returns delimiter padding required given the packet length */
139 #define ATH_AGGR_GET_NDELIM(_len) \
140 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
141 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
142
143 #define BAW_WITHIN(_start, _bawsz, _seqno) \
144 ((((_seqno) - (_start)) & 4095) < (_bawsz))
145
146 #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
147
148 #define IS_HT_RATE(rate) (rate & 0x80)
149 #define IS_CCK_RATE(rate) ((rate >= 0x18) && (rate <= 0x1e))
150 #define IS_OFDM_RATE(rate) ((rate >= 0x8) && (rate <= 0xf))
151
152 enum {
153 WLAN_RC_PHY_OFDM,
154 WLAN_RC_PHY_CCK,
155 };
156
157 struct ath_txq {
158 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
159 u32 axq_qnum; /* ath9k hardware queue number */
160 void *axq_link;
161 struct list_head axq_q;
162 spinlock_t axq_lock;
163 u32 axq_depth;
164 u32 axq_ampdu_depth;
165 bool stopped;
166 bool axq_tx_inprogress;
167 struct list_head axq_acq;
168 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
169 u8 txq_headidx;
170 u8 txq_tailidx;
171 int pending_frames;
172 struct sk_buff_head complete_q;
173 };
174
175 struct ath_atx_ac {
176 struct ath_txq *txq;
177 struct list_head list;
178 struct list_head tid_q;
179 bool clear_ps_filter;
180 bool sched;
181 };
182
183 struct ath_frame_info {
184 struct ath_buf *bf;
185 int framelen;
186 enum ath9k_key_type keytype;
187 u8 keyix;
188 u8 rtscts_rate;
189 u8 retries : 7;
190 u8 baw_tracked : 1;
191 };
192
193 struct ath_rxbuf {
194 struct list_head list;
195 struct sk_buff *bf_mpdu;
196 void *bf_desc;
197 dma_addr_t bf_daddr;
198 dma_addr_t bf_buf_addr;
199 };
200
201 /**
202 * enum buffer_type - Buffer type flags
203 *
204 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
205 * @BUF_AGGR: Indicates whether the buffer can be aggregated
206 * (used in aggregation scheduling)
207 */
208 enum buffer_type {
209 BUF_AMPDU = BIT(0),
210 BUF_AGGR = BIT(1),
211 };
212
213 #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
214 #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
215
216 struct ath_buf_state {
217 u8 bf_type;
218 u8 bfs_paprd;
219 u8 ndelim;
220 bool stale;
221 u16 seqno;
222 unsigned long bfs_paprd_timestamp;
223 };
224
225 struct ath_buf {
226 struct list_head list;
227 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
228 an aggregate) */
229 struct ath_buf *bf_next; /* next subframe in the aggregate */
230 struct sk_buff *bf_mpdu; /* enclosing frame structure */
231 void *bf_desc; /* virtual addr of desc */
232 dma_addr_t bf_daddr; /* physical addr of desc */
233 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
234 struct ieee80211_tx_rate rates[4];
235 struct ath_buf_state bf_state;
236 };
237
238 struct ath_atx_tid {
239 struct list_head list;
240 struct sk_buff_head buf_q;
241 struct sk_buff_head retry_q;
242 struct ath_node *an;
243 struct ath_atx_ac *ac;
244 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
245 u16 seq_start;
246 u16 seq_next;
247 u16 baw_size;
248 u8 tidno;
249 int baw_head; /* first un-acked tx buffer */
250 int baw_tail; /* next unused tx buffer slot */
251
252 s8 bar_index;
253 bool sched;
254 bool active;
255 };
256
257 struct ath_node {
258 struct ath_softc *sc;
259 struct ieee80211_sta *sta; /* station struct we're part of */
260 struct ieee80211_vif *vif; /* interface with which we're associated */
261 struct ath_atx_tid tid[IEEE80211_NUM_TIDS];
262 struct ath_atx_ac ac[IEEE80211_NUM_ACS];
263
264 u16 maxampdu;
265 u8 mpdudensity;
266 s8 ps_key;
267
268 bool sleeping;
269 bool no_ps_filter;
270
271 #ifdef CONFIG_ATH9K_STATION_STATISTICS
272 struct ath_rx_rate_stats rx_rate_stats;
273 #endif
274 };
275
276 struct ath_tx_control {
277 struct ath_txq *txq;
278 struct ath_node *an;
279 u8 paprd;
280 struct ieee80211_sta *sta;
281 };
282
283
284 /**
285 * @txq_map: Index is mac80211 queue number. This is
286 * not necessarily the same as the hardware queue number
287 * (axq_qnum).
288 */
289 struct ath_tx {
290 u16 seq_no;
291 u32 txqsetup;
292 spinlock_t txbuflock;
293 struct list_head txbuf;
294 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
295 struct ath_descdma txdma;
296 struct ath_txq *txq_map[IEEE80211_NUM_ACS];
297 struct ath_txq *uapsdq;
298 u32 txq_max_pending[IEEE80211_NUM_ACS];
299 u16 max_aggr_framelen[IEEE80211_NUM_ACS][4][32];
300 };
301
302 struct ath_rx_edma {
303 struct sk_buff_head rx_fifo;
304 u32 rx_fifo_hwsize;
305 };
306
307 struct ath_rx {
308 u8 defant;
309 u8 rxotherant;
310 bool discard_next;
311 u32 *rxlink;
312 u32 num_pkts;
313 unsigned int rxfilter;
314 struct list_head rxbuf;
315 struct ath_descdma rxdma;
316 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
317
318 struct ath_rxbuf *buf_hold;
319 struct sk_buff *frag;
320
321 u32 ampdu_ref;
322 };
323
324 int ath_startrecv(struct ath_softc *sc);
325 bool ath_stoprecv(struct ath_softc *sc);
326 u32 ath_calcrxfilter(struct ath_softc *sc);
327 int ath_rx_init(struct ath_softc *sc, int nbufs);
328 void ath_rx_cleanup(struct ath_softc *sc);
329 int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
330 struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
331 void ath_txq_lock(struct ath_softc *sc, struct ath_txq *txq);
332 void ath_txq_unlock(struct ath_softc *sc, struct ath_txq *txq);
333 void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq);
334 void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
335 bool ath_drain_all_txq(struct ath_softc *sc);
336 void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq);
337 void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
338 void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
339 void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
340 int ath_tx_init(struct ath_softc *sc, int nbufs);
341 int ath_txq_update(struct ath_softc *sc, int qnum,
342 struct ath9k_tx_queue_info *q);
343 void ath_update_max_aggr_framelen(struct ath_softc *sc, int queue, int txop);
344 int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
345 struct ath_tx_control *txctl);
346 void ath_tx_cabq(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
347 struct sk_buff *skb);
348 void ath_tx_tasklet(struct ath_softc *sc);
349 void ath_tx_edma_tasklet(struct ath_softc *sc);
350 int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
351 u16 tid, u16 *ssn);
352 void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
353 void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
354
355 void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
356 void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
357 struct ath_node *an);
358 void ath9k_release_buffered_frames(struct ieee80211_hw *hw,
359 struct ieee80211_sta *sta,
360 u16 tids, int nframes,
361 enum ieee80211_frame_release_type reason,
362 bool more_data);
363
364 /********/
365 /* VIFs */
366 /********/
367
368 struct ath_vif {
369 struct ath_node mcast_node;
370 int av_bslot;
371 bool primary_sta_vif;
372 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
373 struct ath_buf *av_bcbuf;
374 };
375
376 struct ath9k_vif_iter_data {
377 u8 hw_macaddr[ETH_ALEN]; /* address of the first vif */
378 u8 mask[ETH_ALEN]; /* bssid mask */
379 bool has_hw_macaddr;
380
381 int naps; /* number of AP vifs */
382 int nmeshes; /* number of mesh vifs */
383 int nstations; /* number of station vifs */
384 int nwds; /* number of WDS vifs */
385 int nadhocs; /* number of adhoc vifs */
386 };
387
388 void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
389 struct ieee80211_vif *vif,
390 struct ath9k_vif_iter_data *iter_data);
391
392 /*******************/
393 /* Beacon Handling */
394 /*******************/
395
396 /*
397 * Regardless of the number of beacons we stagger, (i.e. regardless of the
398 * number of BSSIDs) if a given beacon does not go out even after waiting this
399 * number of beacon intervals, the game's up.
400 */
401 #define BSTUCK_THRESH 9
402 #define ATH_BCBUF 8
403 #define ATH_DEFAULT_BINTVAL 100 /* TU */
404 #define ATH_DEFAULT_BMISS_LIMIT 10
405
406 #define TSF_TO_TU(_h,_l) \
407 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
408
409 struct ath_beacon {
410 enum {
411 OK, /* no change needed */
412 UPDATE, /* update pending */
413 COMMIT /* beacon sent, commit change */
414 } updateslot; /* slot time update fsm */
415
416 u32 beaconq;
417 u32 bmisscnt;
418 struct ieee80211_vif *bslot[ATH_BCBUF];
419 int slottime;
420 int slotupdate;
421 struct ath_descdma bdma;
422 struct ath_txq *cabq;
423 struct list_head bbuf;
424
425 bool tx_processed;
426 bool tx_last;
427 };
428
429 void ath9k_beacon_tasklet(unsigned long data);
430 void ath9k_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif,
431 u32 changed);
432 void ath9k_beacon_assign_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
433 void ath9k_beacon_remove_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
434 void ath9k_set_beacon(struct ath_softc *sc);
435 bool ath9k_csa_is_finished(struct ath_softc *sc, struct ieee80211_vif *vif);
436 void ath9k_csa_update(struct ath_softc *sc);
437
438 /*******************/
439 /* Link Monitoring */
440 /*******************/
441
442 #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
443 #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
444 #define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
445 #define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
446 #define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
447 #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
448 #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
449 #define ATH_ANI_MAX_SKIP_COUNT 10
450 #define ATH_PAPRD_TIMEOUT 100 /* msecs */
451 #define ATH_PLL_WORK_INTERVAL 100
452
453 void ath_tx_complete_poll_work(struct work_struct *work);
454 void ath_reset_work(struct work_struct *work);
455 bool ath_hw_check(struct ath_softc *sc);
456 void ath_hw_pll_work(struct work_struct *work);
457 void ath_paprd_calibrate(struct work_struct *work);
458 void ath_ani_calibrate(unsigned long data);
459 void ath_start_ani(struct ath_softc *sc);
460 void ath_stop_ani(struct ath_softc *sc);
461 void ath_check_ani(struct ath_softc *sc);
462 int ath_update_survey_stats(struct ath_softc *sc);
463 void ath_update_survey_nf(struct ath_softc *sc, int channel);
464 void ath9k_queue_reset(struct ath_softc *sc, enum ath_reset_type type);
465 void ath_ps_full_sleep(unsigned long data);
466
467 /**********/
468 /* BTCOEX */
469 /**********/
470
471 #define ATH_DUMP_BTCOEX(_s, _val) \
472 do { \
473 len += scnprintf(buf + len, size - len, \
474 "%20s : %10d\n", _s, (_val)); \
475 } while (0)
476
477 enum bt_op_flags {
478 BT_OP_PRIORITY_DETECTED,
479 BT_OP_SCAN,
480 };
481
482 struct ath_btcoex {
483 spinlock_t btcoex_lock;
484 struct timer_list period_timer; /* Timer for BT period */
485 struct timer_list no_stomp_timer;
486 u32 bt_priority_cnt;
487 unsigned long bt_priority_time;
488 unsigned long op_flags;
489 int bt_stomp_type; /* Types of BT stomping */
490 u32 btcoex_no_stomp; /* in msec */
491 u32 btcoex_period; /* in msec */
492 u32 btscan_no_stomp; /* in msec */
493 u32 duty_cycle;
494 u32 bt_wait_time;
495 int rssi_count;
496 struct ath_mci_profile mci;
497 u8 stomp_audio;
498 };
499
500 #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
501 int ath9k_init_btcoex(struct ath_softc *sc);
502 void ath9k_deinit_btcoex(struct ath_softc *sc);
503 void ath9k_start_btcoex(struct ath_softc *sc);
504 void ath9k_stop_btcoex(struct ath_softc *sc);
505 void ath9k_btcoex_timer_resume(struct ath_softc *sc);
506 void ath9k_btcoex_timer_pause(struct ath_softc *sc);
507 void ath9k_btcoex_handle_interrupt(struct ath_softc *sc, u32 status);
508 u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc, u32 max_4ms_framelen);
509 void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc);
510 int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size);
511 #else
512 static inline int ath9k_init_btcoex(struct ath_softc *sc)
513 {
514 return 0;
515 }
516 static inline void ath9k_deinit_btcoex(struct ath_softc *sc)
517 {
518 }
519 static inline void ath9k_start_btcoex(struct ath_softc *sc)
520 {
521 }
522 static inline void ath9k_stop_btcoex(struct ath_softc *sc)
523 {
524 }
525 static inline void ath9k_btcoex_handle_interrupt(struct ath_softc *sc,
526 u32 status)
527 {
528 }
529 static inline u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc,
530 u32 max_4ms_framelen)
531 {
532 return 0;
533 }
534 static inline void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc)
535 {
536 }
537 static inline int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size)
538 {
539 return 0;
540 }
541 #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
542
543 /********************/
544 /* LED Control */
545 /********************/
546
547 #define ATH_LED_PIN_DEF 1
548 #define ATH_LED_PIN_9287 8
549 #define ATH_LED_PIN_9300 10
550 #define ATH_LED_PIN_9485 6
551 #define ATH_LED_PIN_9462 4
552
553 #ifdef CONFIG_MAC80211_LEDS
554 void ath_init_leds(struct ath_softc *sc);
555 void ath_deinit_leds(struct ath_softc *sc);
556 void ath_fill_led_pin(struct ath_softc *sc);
557 #else
558 static inline void ath_init_leds(struct ath_softc *sc)
559 {
560 }
561
562 static inline void ath_deinit_leds(struct ath_softc *sc)
563 {
564 }
565 static inline void ath_fill_led_pin(struct ath_softc *sc)
566 {
567 }
568 #endif
569
570 /************************/
571 /* Wake on Wireless LAN */
572 /************************/
573
574 struct ath9k_wow_pattern {
575 u8 pattern_bytes[MAX_PATTERN_SIZE];
576 u8 mask_bytes[MAX_PATTERN_SIZE];
577 u32 pattern_len;
578 };
579
580 #ifdef CONFIG_ATH9K_WOW
581 void ath9k_init_wow(struct ieee80211_hw *hw);
582 int ath9k_suspend(struct ieee80211_hw *hw,
583 struct cfg80211_wowlan *wowlan);
584 int ath9k_resume(struct ieee80211_hw *hw);
585 void ath9k_set_wakeup(struct ieee80211_hw *hw, bool enabled);
586 #else
587 static inline void ath9k_init_wow(struct ieee80211_hw *hw)
588 {
589 }
590 static inline int ath9k_suspend(struct ieee80211_hw *hw,
591 struct cfg80211_wowlan *wowlan)
592 {
593 return 0;
594 }
595 static inline int ath9k_resume(struct ieee80211_hw *hw)
596 {
597 return 0;
598 }
599 static inline void ath9k_set_wakeup(struct ieee80211_hw *hw, bool enabled)
600 {
601 }
602 #endif /* CONFIG_ATH9K_WOW */
603
604 /*******************************/
605 /* Antenna diversity/combining */
606 /*******************************/
607
608 #define ATH_ANT_RX_CURRENT_SHIFT 4
609 #define ATH_ANT_RX_MAIN_SHIFT 2
610 #define ATH_ANT_RX_MASK 0x3
611
612 #define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
613 #define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
614 #define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
615 #define ATH_ANT_DIV_COMB_INIT_COUNT 95
616 #define ATH_ANT_DIV_COMB_MAX_COUNT 100
617 #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
618 #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
619 #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO_LOW_RSSI 50
620 #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2_LOW_RSSI 50
621
622 #define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
623 #define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
624 #define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
625
626 struct ath_ant_comb {
627 u16 count;
628 u16 total_pkt_count;
629 bool scan;
630 bool scan_not_start;
631 int main_total_rssi;
632 int alt_total_rssi;
633 int alt_recv_cnt;
634 int main_recv_cnt;
635 int rssi_lna1;
636 int rssi_lna2;
637 int rssi_add;
638 int rssi_sub;
639 int rssi_first;
640 int rssi_second;
641 int rssi_third;
642 int ant_ratio;
643 int ant_ratio2;
644 bool alt_good;
645 int quick_scan_cnt;
646 enum ath9k_ant_div_comb_lna_conf main_conf;
647 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
648 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
649 bool first_ratio;
650 bool second_ratio;
651 unsigned long scan_start_time;
652
653 /*
654 * Card-specific config values.
655 */
656 int low_rssi_thresh;
657 int fast_div_bias;
658 };
659
660 void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs);
661
662 /********************/
663 /* Main driver core */
664 /********************/
665
666 #define ATH9K_PCI_CUS198 0x0001
667 #define ATH9K_PCI_CUS230 0x0002
668 #define ATH9K_PCI_CUS217 0x0004
669 #define ATH9K_PCI_CUS252 0x0008
670 #define ATH9K_PCI_WOW 0x0010
671 #define ATH9K_PCI_BT_ANT_DIV 0x0020
672 #define ATH9K_PCI_D3_L1_WAR 0x0040
673 #define ATH9K_PCI_AR9565_1ANT 0x0080
674 #define ATH9K_PCI_AR9565_2ANT 0x0100
675 #define ATH9K_PCI_NO_PLL_PWRSAVE 0x0200
676 #define ATH9K_PCI_KILLER 0x0400
677
678 /*
679 * Default cache line size, in bytes.
680 * Used when PCI device not fully initialized by bootrom/BIOS
681 */
682 #define DEFAULT_CACHELINE 32
683 #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
684 #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
685 #define MAX_GTT_CNT 5
686
687 /* Powersave flags */
688 #define PS_WAIT_FOR_BEACON BIT(0)
689 #define PS_WAIT_FOR_CAB BIT(1)
690 #define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
691 #define PS_WAIT_FOR_TX_ACK BIT(3)
692 #define PS_BEACON_SYNC BIT(4)
693 #define PS_WAIT_FOR_ANI BIT(5)
694
695 struct ath_softc {
696 struct ieee80211_hw *hw;
697 struct device *dev;
698
699 struct survey_info *cur_survey;
700 struct survey_info survey[ATH9K_NUM_CHANNELS];
701
702 struct tasklet_struct intr_tq;
703 struct tasklet_struct bcon_tasklet;
704 struct ath_hw *sc_ah;
705 void __iomem *mem;
706 int irq;
707 spinlock_t sc_serial_rw;
708 spinlock_t sc_pm_lock;
709 spinlock_t sc_pcu_lock;
710 struct mutex mutex;
711 struct work_struct paprd_work;
712 struct work_struct hw_reset_work;
713 struct completion paprd_complete;
714 wait_queue_head_t tx_wait;
715
716 unsigned long driver_data;
717
718 u8 gtt_cnt;
719 u32 intrstatus;
720 u16 ps_flags; /* PS_* */
721 u16 curtxpow;
722 bool ps_enabled;
723 bool ps_idle;
724 short nbcnvifs;
725 short nvifs;
726 unsigned long ps_usecount;
727
728 struct ath_config config;
729 struct ath_rx rx;
730 struct ath_tx tx;
731 struct ath_beacon beacon;
732
733 #ifdef CONFIG_MAC80211_LEDS
734 bool led_registered;
735 char led_name[32];
736 struct led_classdev led_cdev;
737 #endif
738
739 struct ath9k_hw_cal_data caldata;
740
741 #ifdef CONFIG_ATH9K_DEBUGFS
742 struct ath9k_debug debug;
743 #endif
744 struct ath_beacon_config cur_beacon_conf;
745 struct delayed_work tx_complete_work;
746 struct delayed_work hw_pll_work;
747 struct timer_list sleep_timer;
748
749 #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
750 struct ath_btcoex btcoex;
751 struct ath_mci_coex mci_coex;
752 struct work_struct mci_work;
753 #endif
754
755 struct ath_descdma txsdma;
756
757 struct ath_ant_comb ant_comb;
758 u8 ant_tx, ant_rx;
759 struct dfs_pattern_detector *dfs_detector;
760 u32 wow_enabled;
761 /* relay(fs) channel for spectral scan */
762 struct rchan *rfs_chan_spec_scan;
763 enum spectral_mode spectral_mode;
764 struct ath_spec_scan spec_config;
765
766 struct ieee80211_vif *tx99_vif;
767 struct sk_buff *tx99_skb;
768 bool tx99_state;
769 s16 tx99_power;
770
771 #ifdef CONFIG_ATH9K_WOW
772 atomic_t wow_got_bmiss_intr;
773 atomic_t wow_sleep_proc_intr; /* in the middle of WoW sleep ? */
774 u32 wow_intr_before_sleep;
775 #endif
776 };
777
778 /********/
779 /* TX99 */
780 /********/
781
782 #ifdef CONFIG_ATH9K_TX99
783 void ath9k_tx99_init_debug(struct ath_softc *sc);
784 int ath9k_tx99_send(struct ath_softc *sc, struct sk_buff *skb,
785 struct ath_tx_control *txctl);
786 #else
787 static inline void ath9k_tx99_init_debug(struct ath_softc *sc)
788 {
789 }
790 static inline int ath9k_tx99_send(struct ath_softc *sc,
791 struct sk_buff *skb,
792 struct ath_tx_control *txctl)
793 {
794 return 0;
795 }
796 #endif /* CONFIG_ATH9K_TX99 */
797
798 static inline void ath_read_cachesize(struct ath_common *common, int *csz)
799 {
800 common->bus_ops->read_cachesize(common, csz);
801 }
802
803 void ath9k_tasklet(unsigned long data);
804 int ath_cabq_update(struct ath_softc *);
805 u8 ath9k_parse_mpdudensity(u8 mpdudensity);
806 irqreturn_t ath_isr(int irq, void *dev);
807 int ath_reset(struct ath_softc *sc);
808 void ath_cancel_work(struct ath_softc *sc);
809 void ath_restart_work(struct ath_softc *sc);
810 int ath9k_init_device(u16 devid, struct ath_softc *sc,
811 const struct ath_bus_ops *bus_ops);
812 void ath9k_deinit_device(struct ath_softc *sc);
813 void ath9k_reload_chainmask_settings(struct ath_softc *sc);
814 u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
815 void ath_start_rfkill_poll(struct ath_softc *sc);
816 void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
817 void ath9k_ps_wakeup(struct ath_softc *sc);
818 void ath9k_ps_restore(struct ath_softc *sc);
819
820 #ifdef CONFIG_ATH9K_PCI
821 int ath_pci_init(void);
822 void ath_pci_exit(void);
823 #else
824 static inline int ath_pci_init(void) { return 0; };
825 static inline void ath_pci_exit(void) {};
826 #endif
827
828 #ifdef CONFIG_ATH9K_AHB
829 int ath_ahb_init(void);
830 void ath_ahb_exit(void);
831 #else
832 static inline int ath_ahb_init(void) { return 0; };
833 static inline void ath_ahb_exit(void) {};
834 #endif
835
836 #endif /* ATH9K_H */
This page took 0.050768 seconds and 6 git commands to generate.