2 * Copyright (c) 2008-2009 Atheros Communications Inc.
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 #include <linux/nl80211.h>
18 #include <linux/pci.h>
21 static struct pci_device_id ath_pci_id_table
[] __devinitdata
= {
22 { PCI_VDEVICE(ATHEROS
, 0x0023) }, /* PCI */
23 { PCI_VDEVICE(ATHEROS
, 0x0024) }, /* PCI-E */
24 { PCI_VDEVICE(ATHEROS
, 0x0027) }, /* PCI */
25 { PCI_VDEVICE(ATHEROS
, 0x0029) }, /* PCI */
26 { PCI_VDEVICE(ATHEROS
, 0x002A) }, /* PCI-E */
27 { PCI_VDEVICE(ATHEROS
, 0x002B) }, /* PCI-E */
31 /* return bus cachesize in 4B word units */
32 static void ath_pci_read_cachesize(struct ath_softc
*sc
, int *csz
)
36 pci_read_config_byte(to_pci_dev(sc
->dev
), PCI_CACHE_LINE_SIZE
,
41 * This check was put in to avoid "unplesant" consequences if
42 * the bootrom has not fully initialized all PCI devices.
43 * Sometimes the cache line size register is not set
47 *csz
= DEFAULT_CACHELINE
>> 2; /* Use the default size */
50 static void ath_pci_cleanup(struct ath_softc
*sc
)
52 struct pci_dev
*pdev
= to_pci_dev(sc
->dev
);
54 pci_iounmap(pdev
, sc
->mem
);
55 pci_disable_device(pdev
);
56 pci_release_region(pdev
, 0);
59 static bool ath_pci_eeprom_read(struct ath_hw
*ah
, u32 off
, u16
*data
)
61 (void)REG_READ(ah
, AR5416_EEPROM_OFFSET
+ (off
<< AR5416_EEPROM_S
));
63 if (!ath9k_hw_wait(ah
,
64 AR_EEPROM_STATUS_DATA
,
65 AR_EEPROM_STATUS_DATA_BUSY
|
66 AR_EEPROM_STATUS_DATA_PROT_ACCESS
, 0,
71 *data
= MS(REG_READ(ah
, AR_EEPROM_STATUS_DATA
),
72 AR_EEPROM_STATUS_DATA_VAL
);
77 static struct ath_bus_ops ath_pci_bus_ops
= {
78 .read_cachesize
= ath_pci_read_cachesize
,
79 .cleanup
= ath_pci_cleanup
,
80 .eeprom_read
= ath_pci_eeprom_read
,
83 static int ath_pci_probe(struct pci_dev
*pdev
, const struct pci_device_id
*id
)
86 struct ath_wiphy
*aphy
;
88 struct ieee80211_hw
*hw
;
93 if (pci_enable_device(pdev
))
96 ret
= pci_set_dma_mask(pdev
, DMA_BIT_MASK(32));
99 printk(KERN_ERR
"ath9k: 32-bit DMA not available\n");
103 ret
= pci_set_consistent_dma_mask(pdev
, DMA_BIT_MASK(32));
106 printk(KERN_ERR
"ath9k: 32-bit DMA consistent "
107 "DMA enable failed\n");
112 * Cache line size is used to size and align various
113 * structures used to communicate with the hardware.
115 pci_read_config_byte(pdev
, PCI_CACHE_LINE_SIZE
, &csz
);
118 * Linux 2.4.18 (at least) writes the cache line size
119 * register as a 16-bit wide register which is wrong.
120 * We must have this setup properly for rx buffer
121 * DMA to work so force a reasonable value here if it
124 csz
= L1_CACHE_BYTES
/ sizeof(u32
);
125 pci_write_config_byte(pdev
, PCI_CACHE_LINE_SIZE
, csz
);
128 * The default setting of latency timer yields poor results,
129 * set it to the value used by other systems. It may be worth
130 * tweaking this setting more.
132 pci_write_config_byte(pdev
, PCI_LATENCY_TIMER
, 0xa8);
134 pci_set_master(pdev
);
136 ret
= pci_request_region(pdev
, 0, "ath9k");
138 dev_err(&pdev
->dev
, "PCI memory region reserve error\n");
143 mem
= pci_iomap(pdev
, 0, 0);
145 printk(KERN_ERR
"PCI memory map error\n") ;
150 hw
= ieee80211_alloc_hw(sizeof(struct ath_wiphy
) +
151 sizeof(struct ath_softc
), &ath9k_ops
);
153 printk(KERN_ERR
"ath_pci: no memory for ieee80211_hw\n");
157 SET_IEEE80211_DEV(hw
, &pdev
->dev
);
158 pci_set_drvdata(pdev
, hw
);
161 sc
= (struct ath_softc
*) (aphy
+ 1);
164 sc
->pri_wiphy
= aphy
;
166 sc
->dev
= &pdev
->dev
;
168 sc
->bus_ops
= &ath_pci_bus_ops
;
170 if (ath_attach(id
->device
, sc
) != 0) {
175 /* setup interrupt service routine */
177 if (request_irq(pdev
->irq
, ath_isr
, IRQF_SHARED
, "ath", sc
)) {
178 printk(KERN_ERR
"%s: request_irq failed\n",
179 wiphy_name(hw
->wiphy
));
188 "%s: Atheros AR%s MAC/BB Rev:%x "
189 "AR%s RF Rev:%x: mem=0x%lx, irq=%d\n",
190 wiphy_name(hw
->wiphy
),
191 ath_mac_bb_name(ah
->hw_version
.macVersion
),
192 ah
->hw_version
.macRev
,
193 ath_rf_name((ah
->hw_version
.analog5GhzRev
& AR_RADIO_SREV_MAJOR
)),
194 ah
->hw_version
.phyRev
,
195 (unsigned long)mem
, pdev
->irq
);
201 ieee80211_free_hw(hw
);
203 pci_iounmap(pdev
, mem
);
205 pci_release_region(pdev
, 0);
207 pci_disable_device(pdev
);
211 static void ath_pci_remove(struct pci_dev
*pdev
)
213 struct ieee80211_hw
*hw
= pci_get_drvdata(pdev
);
214 struct ath_wiphy
*aphy
= hw
->priv
;
215 struct ath_softc
*sc
= aphy
->sc
;
222 static int ath_pci_suspend(struct pci_dev
*pdev
, pm_message_t state
)
224 struct ieee80211_hw
*hw
= pci_get_drvdata(pdev
);
225 struct ath_wiphy
*aphy
= hw
->priv
;
226 struct ath_softc
*sc
= aphy
->sc
;
228 ath9k_hw_set_gpio(sc
->sc_ah
, ATH_LED_PIN
, 1);
230 #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
231 if (sc
->sc_ah
->caps
.hw_caps
& ATH9K_HW_CAP_RFSILENT
)
232 cancel_delayed_work_sync(&sc
->rf_kill
.rfkill_poll
);
235 pci_save_state(pdev
);
236 pci_disable_device(pdev
);
237 pci_set_power_state(pdev
, PCI_D3hot
);
242 static int ath_pci_resume(struct pci_dev
*pdev
)
244 struct ieee80211_hw
*hw
= pci_get_drvdata(pdev
);
245 struct ath_wiphy
*aphy
= hw
->priv
;
246 struct ath_softc
*sc
= aphy
->sc
;
249 err
= pci_enable_device(pdev
);
252 pci_restore_state(pdev
);
255 ath9k_hw_cfg_output(sc
->sc_ah
, ATH_LED_PIN
,
256 AR_GPIO_OUTPUT_MUX_AS_OUTPUT
);
257 ath9k_hw_set_gpio(sc
->sc_ah
, ATH_LED_PIN
, 1);
259 #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
261 * check the h/w rfkill state on resume
262 * and start the rfkill poll timer
264 if (sc
->sc_ah
->caps
.hw_caps
& ATH9K_HW_CAP_RFSILENT
)
265 queue_delayed_work(sc
->hw
->workqueue
,
266 &sc
->rf_kill
.rfkill_poll
, 0);
272 #endif /* CONFIG_PM */
274 MODULE_DEVICE_TABLE(pci
, ath_pci_id_table
);
276 static struct pci_driver ath_pci_driver
= {
278 .id_table
= ath_pci_id_table
,
279 .probe
= ath_pci_probe
,
280 .remove
= ath_pci_remove
,
282 .suspend
= ath_pci_suspend
,
283 .resume
= ath_pci_resume
,
284 #endif /* CONFIG_PM */
287 int ath_pci_init(void)
289 return pci_register_driver(&ath_pci_driver
);
292 void ath_pci_exit(void)
294 pci_unregister_driver(&ath_pci_driver
);