Merge git://git.kernel.org/pub/scm/linux/kernel/git/davem/net-2.6.26
[deliverable/linux.git] / drivers / net / wireless / iwlwifi / iwl-4965-hw.h
1 /******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
8 * Copyright(c) 2005 - 2008 Intel Corporation. All rights reserved.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * James P. Ketrenos <ipw2100-admin@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
33 * Copyright(c) 2005 - 2008 Intel Corporation. All rights reserved.
34 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
63 /*
64 * Please use this file (iwl-4965-hw.h) only for hardware-related definitions.
65 * Use iwl-4965-commands.h for uCode API definitions.
66 * Use iwl-4965.h for driver implementation definitions.
67 */
68
69 #ifndef __iwl_4965_hw_h__
70 #define __iwl_4965_hw_h__
71
72 /*
73 * uCode queue management definitions ...
74 * Queue #4 is the command queue for 3945 and 4965; map it to Tx FIFO chnl 4.
75 * The first queue used for block-ack aggregation is #7 (4965 only).
76 * All block-ack aggregation queues should map to Tx DMA/FIFO channel 7.
77 */
78 #define IWL_CMD_QUEUE_NUM 4
79 #define IWL_CMD_FIFO_NUM 4
80 #define IWL_BACK_QUEUE_FIRST_ID 7
81
82 /* Tx rates */
83 #define IWL_CCK_RATES 4
84 #define IWL_OFDM_RATES 8
85 #define IWL_HT_RATES 16
86 #define IWL_MAX_RATES (IWL_CCK_RATES+IWL_OFDM_RATES+IWL_HT_RATES)
87
88 /* Time constants */
89 #define SHORT_SLOT_TIME 9
90 #define LONG_SLOT_TIME 20
91
92 /* RSSI to dBm */
93 #define IWL_RSSI_OFFSET 44
94
95
96 #include "iwl-4965-commands.h"
97
98 #define PCI_LINK_CTRL 0x0F0
99 #define PCI_POWER_SOURCE 0x0C8
100 #define PCI_REG_WUM8 0x0E8
101 #define PCI_CFG_PMC_PME_FROM_D3COLD_SUPPORT (0x80000000)
102
103 #define TFD_QUEUE_SIZE_MAX (256)
104
105 #define IWL_NUM_SCAN_RATES (2)
106
107 #define IWL_DEFAULT_TX_RETRY 15
108
109 #define RX_QUEUE_SIZE 256
110 #define RX_QUEUE_MASK 255
111 #define RX_QUEUE_SIZE_LOG 8
112
113 #define TFD_TX_CMD_SLOTS 256
114 #define TFD_CMD_SLOTS 32
115
116 /*
117 * RX related structures and functions
118 */
119 #define RX_FREE_BUFFERS 64
120 #define RX_LOW_WATERMARK 8
121
122 /* Size of one Rx buffer in host DRAM */
123 #define IWL_RX_BUF_SIZE_4K (4 * 1024)
124 #define IWL_RX_BUF_SIZE_8K (8 * 1024)
125
126 /* Sizes and addresses for instruction and data memory (SRAM) in
127 * 4965's embedded processor. Driver access is via HBUS_TARG_MEM_* regs. */
128 #define RTC_INST_LOWER_BOUND (0x000000)
129 #define IWL49_RTC_INST_UPPER_BOUND (0x018000)
130
131 #define RTC_DATA_LOWER_BOUND (0x800000)
132 #define IWL49_RTC_DATA_UPPER_BOUND (0x80A000)
133
134 #define IWL49_RTC_INST_SIZE \
135 (IWL49_RTC_INST_UPPER_BOUND - RTC_INST_LOWER_BOUND)
136 #define IWL49_RTC_DATA_SIZE \
137 (IWL49_RTC_DATA_UPPER_BOUND - RTC_DATA_LOWER_BOUND)
138
139 #define IWL_MAX_INST_SIZE IWL49_RTC_INST_SIZE
140 #define IWL_MAX_DATA_SIZE IWL49_RTC_DATA_SIZE
141
142 /* Size of uCode instruction memory in bootstrap state machine */
143 #define IWL_MAX_BSM_SIZE BSM_SRAM_SIZE
144
145 static inline int iwl4965_hw_valid_rtc_data_addr(u32 addr)
146 {
147 return (addr >= RTC_DATA_LOWER_BOUND) &&
148 (addr < IWL49_RTC_DATA_UPPER_BOUND);
149 }
150
151 /********************* START TEMPERATURE *************************************/
152
153 /**
154 * 4965 temperature calculation.
155 *
156 * The driver must calculate the device temperature before calculating
157 * a txpower setting (amplifier gain is temperature dependent). The
158 * calculation uses 4 measurements, 3 of which (R1, R2, R3) are calibration
159 * values used for the life of the driver, and one of which (R4) is the
160 * real-time temperature indicator.
161 *
162 * uCode provides all 4 values to the driver via the "initialize alive"
163 * notification (see struct iwl4965_init_alive_resp). After the runtime uCode
164 * image loads, uCode updates the R4 value via statistics notifications
165 * (see STATISTICS_NOTIFICATION), which occur after each received beacon
166 * when associated, or can be requested via REPLY_STATISTICS_CMD.
167 *
168 * NOTE: uCode provides the R4 value as a 23-bit signed value. Driver
169 * must sign-extend to 32 bits before applying formula below.
170 *
171 * Formula:
172 *
173 * degrees Kelvin = ((97 * 259 * (R4 - R2) / (R3 - R1)) / 100) + 8
174 *
175 * NOTE: The basic formula is 259 * (R4-R2) / (R3-R1). The 97/100 is
176 * an additional correction, which should be centered around 0 degrees
177 * Celsius (273 degrees Kelvin). The 8 (3 percent of 273) compensates for
178 * centering the 97/100 correction around 0 degrees K.
179 *
180 * Add 273 to Kelvin value to find degrees Celsius, for comparing current
181 * temperature with factory-measured temperatures when calculating txpower
182 * settings.
183 */
184 #define TEMPERATURE_CALIB_KELVIN_OFFSET 8
185 #define TEMPERATURE_CALIB_A_VAL 259
186
187 /* Limit range of calculated temperature to be between these Kelvin values */
188 #define IWL_TX_POWER_TEMPERATURE_MIN (263)
189 #define IWL_TX_POWER_TEMPERATURE_MAX (410)
190
191 #define IWL_TX_POWER_TEMPERATURE_OUT_OF_RANGE(t) \
192 (((t) < IWL_TX_POWER_TEMPERATURE_MIN) || \
193 ((t) > IWL_TX_POWER_TEMPERATURE_MAX))
194
195 /********************* END TEMPERATURE ***************************************/
196
197 /********************* START TXPOWER *****************************************/
198
199 /**
200 * 4965 txpower calculations rely on information from three sources:
201 *
202 * 1) EEPROM
203 * 2) "initialize" alive notification
204 * 3) statistics notifications
205 *
206 * EEPROM data consists of:
207 *
208 * 1) Regulatory information (max txpower and channel usage flags) is provided
209 * separately for each channel that can possibly supported by 4965.
210 * 40 MHz wide (.11n fat) channels are listed separately from 20 MHz
211 * (legacy) channels.
212 *
213 * See struct iwl4965_eeprom_channel for format, and struct iwl4965_eeprom
214 * for locations in EEPROM.
215 *
216 * 2) Factory txpower calibration information is provided separately for
217 * sub-bands of contiguous channels. 2.4GHz has just one sub-band,
218 * but 5 GHz has several sub-bands.
219 *
220 * In addition, per-band (2.4 and 5 Ghz) saturation txpowers are provided.
221 *
222 * See struct iwl4965_eeprom_calib_info (and the tree of structures
223 * contained within it) for format, and struct iwl4965_eeprom for
224 * locations in EEPROM.
225 *
226 * "Initialization alive" notification (see struct iwl4965_init_alive_resp)
227 * consists of:
228 *
229 * 1) Temperature calculation parameters.
230 *
231 * 2) Power supply voltage measurement.
232 *
233 * 3) Tx gain compensation to balance 2 transmitters for MIMO use.
234 *
235 * Statistics notifications deliver:
236 *
237 * 1) Current values for temperature param R4.
238 */
239
240 /**
241 * To calculate a txpower setting for a given desired target txpower, channel,
242 * modulation bit rate, and transmitter chain (4965 has 2 transmitters to
243 * support MIMO and transmit diversity), driver must do the following:
244 *
245 * 1) Compare desired txpower vs. (EEPROM) regulatory limit for this channel.
246 * Do not exceed regulatory limit; reduce target txpower if necessary.
247 *
248 * If setting up txpowers for MIMO rates (rate indexes 8-15, 24-31),
249 * 2 transmitters will be used simultaneously; driver must reduce the
250 * regulatory limit by 3 dB (half-power) for each transmitter, so the
251 * combined total output of the 2 transmitters is within regulatory limits.
252 *
253 *
254 * 2) Compare target txpower vs. (EEPROM) saturation txpower *reduced by
255 * backoff for this bit rate*. Do not exceed (saturation - backoff[rate]);
256 * reduce target txpower if necessary.
257 *
258 * Backoff values below are in 1/2 dB units (equivalent to steps in
259 * txpower gain tables):
260 *
261 * OFDM 6 - 36 MBit: 10 steps (5 dB)
262 * OFDM 48 MBit: 15 steps (7.5 dB)
263 * OFDM 54 MBit: 17 steps (8.5 dB)
264 * OFDM 60 MBit: 20 steps (10 dB)
265 * CCK all rates: 10 steps (5 dB)
266 *
267 * Backoff values apply to saturation txpower on a per-transmitter basis;
268 * when using MIMO (2 transmitters), each transmitter uses the same
269 * saturation level provided in EEPROM, and the same backoff values;
270 * no reduction (such as with regulatory txpower limits) is required.
271 *
272 * Saturation and Backoff values apply equally to 20 Mhz (legacy) channel
273 * widths and 40 Mhz (.11n fat) channel widths; there is no separate
274 * factory measurement for fat channels.
275 *
276 * The result of this step is the final target txpower. The rest of
277 * the steps figure out the proper settings for the device to achieve
278 * that target txpower.
279 *
280 *
281 * 3) Determine (EEPROM) calibration subband for the target channel, by
282 * comparing against first and last channels in each subband
283 * (see struct iwl4965_eeprom_calib_subband_info).
284 *
285 *
286 * 4) Linearly interpolate (EEPROM) factory calibration measurement sets,
287 * referencing the 2 factory-measured (sample) channels within the subband.
288 *
289 * Interpolation is based on difference between target channel's frequency
290 * and the sample channels' frequencies. Since channel numbers are based
291 * on frequency (5 MHz between each channel number), this is equivalent
292 * to interpolating based on channel number differences.
293 *
294 * Note that the sample channels may or may not be the channels at the
295 * edges of the subband. The target channel may be "outside" of the
296 * span of the sampled channels.
297 *
298 * Driver may choose the pair (for 2 Tx chains) of measurements (see
299 * struct iwl4965_eeprom_calib_ch_info) for which the actual measured
300 * txpower comes closest to the desired txpower. Usually, though,
301 * the middle set of measurements is closest to the regulatory limits,
302 * and is therefore a good choice for all txpower calculations (this
303 * assumes that high accuracy is needed for maximizing legal txpower,
304 * while lower txpower configurations do not need as much accuracy).
305 *
306 * Driver should interpolate both members of the chosen measurement pair,
307 * i.e. for both Tx chains (radio transmitters), unless the driver knows
308 * that only one of the chains will be used (e.g. only one tx antenna
309 * connected, but this should be unusual). The rate scaling algorithm
310 * switches antennas to find best performance, so both Tx chains will
311 * be used (although only one at a time) even for non-MIMO transmissions.
312 *
313 * Driver should interpolate factory values for temperature, gain table
314 * index, and actual power. The power amplifier detector values are
315 * not used by the driver.
316 *
317 * Sanity check: If the target channel happens to be one of the sample
318 * channels, the results should agree with the sample channel's
319 * measurements!
320 *
321 *
322 * 5) Find difference between desired txpower and (interpolated)
323 * factory-measured txpower. Using (interpolated) factory gain table index
324 * (shown elsewhere) as a starting point, adjust this index lower to
325 * increase txpower, or higher to decrease txpower, until the target
326 * txpower is reached. Each step in the gain table is 1/2 dB.
327 *
328 * For example, if factory measured txpower is 16 dBm, and target txpower
329 * is 13 dBm, add 6 steps to the factory gain index to reduce txpower
330 * by 3 dB.
331 *
332 *
333 * 6) Find difference between current device temperature and (interpolated)
334 * factory-measured temperature for sub-band. Factory values are in
335 * degrees Celsius. To calculate current temperature, see comments for
336 * "4965 temperature calculation".
337 *
338 * If current temperature is higher than factory temperature, driver must
339 * increase gain (lower gain table index), and vice versa.
340 *
341 * Temperature affects gain differently for different channels:
342 *
343 * 2.4 GHz all channels: 3.5 degrees per half-dB step
344 * 5 GHz channels 34-43: 4.5 degrees per half-dB step
345 * 5 GHz channels >= 44: 4.0 degrees per half-dB step
346 *
347 * NOTE: Temperature can increase rapidly when transmitting, especially
348 * with heavy traffic at high txpowers. Driver should update
349 * temperature calculations often under these conditions to
350 * maintain strong txpower in the face of rising temperature.
351 *
352 *
353 * 7) Find difference between current power supply voltage indicator
354 * (from "initialize alive") and factory-measured power supply voltage
355 * indicator (EEPROM).
356 *
357 * If the current voltage is higher (indicator is lower) than factory
358 * voltage, gain should be reduced (gain table index increased) by:
359 *
360 * (eeprom - current) / 7
361 *
362 * If the current voltage is lower (indicator is higher) than factory
363 * voltage, gain should be increased (gain table index decreased) by:
364 *
365 * 2 * (current - eeprom) / 7
366 *
367 * If number of index steps in either direction turns out to be > 2,
368 * something is wrong ... just use 0.
369 *
370 * NOTE: Voltage compensation is independent of band/channel.
371 *
372 * NOTE: "Initialize" uCode measures current voltage, which is assumed
373 * to be constant after this initial measurement. Voltage
374 * compensation for txpower (number of steps in gain table)
375 * may be calculated once and used until the next uCode bootload.
376 *
377 *
378 * 8) If setting up txpowers for MIMO rates (rate indexes 8-15, 24-31),
379 * adjust txpower for each transmitter chain, so txpower is balanced
380 * between the two chains. There are 5 pairs of tx_atten[group][chain]
381 * values in "initialize alive", one pair for each of 5 channel ranges:
382 *
383 * Group 0: 5 GHz channel 34-43
384 * Group 1: 5 GHz channel 44-70
385 * Group 2: 5 GHz channel 71-124
386 * Group 3: 5 GHz channel 125-200
387 * Group 4: 2.4 GHz all channels
388 *
389 * Add the tx_atten[group][chain] value to the index for the target chain.
390 * The values are signed, but are in pairs of 0 and a non-negative number,
391 * so as to reduce gain (if necessary) of the "hotter" channel. This
392 * avoids any need to double-check for regulatory compliance after
393 * this step.
394 *
395 *
396 * 9) If setting up for a CCK rate, lower the gain by adding a CCK compensation
397 * value to the index:
398 *
399 * Hardware rev B: 9 steps (4.5 dB)
400 * Hardware rev C: 5 steps (2.5 dB)
401 *
402 * Hardware rev for 4965 can be determined by reading CSR_HW_REV_WA_REG,
403 * bits [3:2], 1 = B, 2 = C.
404 *
405 * NOTE: This compensation is in addition to any saturation backoff that
406 * might have been applied in an earlier step.
407 *
408 *
409 * 10) Select the gain table, based on band (2.4 vs 5 GHz).
410 *
411 * Limit the adjusted index to stay within the table!
412 *
413 *
414 * 11) Read gain table entries for DSP and radio gain, place into appropriate
415 * location(s) in command (struct iwl4965_txpowertable_cmd).
416 */
417
418 /* Limit range of txpower output target to be between these values */
419 #define IWL_TX_POWER_TARGET_POWER_MIN (0) /* 0 dBm = 1 milliwatt */
420 #define IWL_TX_POWER_TARGET_POWER_MAX (16) /* 16 dBm */
421
422 /**
423 * When MIMO is used (2 transmitters operating simultaneously), driver should
424 * limit each transmitter to deliver a max of 3 dB below the regulatory limit
425 * for the device. That is, use half power for each transmitter, so total
426 * txpower is within regulatory limits.
427 *
428 * The value "6" represents number of steps in gain table to reduce power 3 dB.
429 * Each step is 1/2 dB.
430 */
431 #define IWL_TX_POWER_MIMO_REGULATORY_COMPENSATION (6)
432
433 /**
434 * CCK gain compensation.
435 *
436 * When calculating txpowers for CCK, after making sure that the target power
437 * is within regulatory and saturation limits, driver must additionally
438 * back off gain by adding these values to the gain table index.
439 *
440 * Hardware rev for 4965 can be determined by reading CSR_HW_REV_WA_REG,
441 * bits [3:2], 1 = B, 2 = C.
442 */
443 #define IWL_TX_POWER_CCK_COMPENSATION_B_STEP (9)
444 #define IWL_TX_POWER_CCK_COMPENSATION_C_STEP (5)
445
446 /*
447 * 4965 power supply voltage compensation for txpower
448 */
449 #define TX_POWER_IWL_VOLTAGE_CODES_PER_03V (7)
450
451 /**
452 * Gain tables.
453 *
454 * The following tables contain pair of values for setting txpower, i.e.
455 * gain settings for the output of the device's digital signal processor (DSP),
456 * and for the analog gain structure of the transmitter.
457 *
458 * Each entry in the gain tables represents a step of 1/2 dB. Note that these
459 * are *relative* steps, not indications of absolute output power. Output
460 * power varies with temperature, voltage, and channel frequency, and also
461 * requires consideration of average power (to satisfy regulatory constraints),
462 * and peak power (to avoid distortion of the output signal).
463 *
464 * Each entry contains two values:
465 * 1) DSP gain (or sometimes called DSP attenuation). This is a fine-grained
466 * linear value that multiplies the output of the digital signal processor,
467 * before being sent to the analog radio.
468 * 2) Radio gain. This sets the analog gain of the radio Tx path.
469 * It is a coarser setting, and behaves in a logarithmic (dB) fashion.
470 *
471 * EEPROM contains factory calibration data for txpower. This maps actual
472 * measured txpower levels to gain settings in the "well known" tables
473 * below ("well-known" means here that both factory calibration *and* the
474 * driver work with the same table).
475 *
476 * There are separate tables for 2.4 GHz and 5 GHz bands. The 5 GHz table
477 * has an extension (into negative indexes), in case the driver needs to
478 * boost power setting for high device temperatures (higher than would be
479 * present during factory calibration). A 5 Ghz EEPROM index of "40"
480 * corresponds to the 49th entry in the table used by the driver.
481 */
482 #define MIN_TX_GAIN_INDEX (0) /* highest gain, lowest idx, 2.4 */
483 #define MIN_TX_GAIN_INDEX_52GHZ_EXT (-9) /* highest gain, lowest idx, 5 */
484
485 /**
486 * 2.4 GHz gain table
487 *
488 * Index Dsp gain Radio gain
489 * 0 110 0x3f (highest gain)
490 * 1 104 0x3f
491 * 2 98 0x3f
492 * 3 110 0x3e
493 * 4 104 0x3e
494 * 5 98 0x3e
495 * 6 110 0x3d
496 * 7 104 0x3d
497 * 8 98 0x3d
498 * 9 110 0x3c
499 * 10 104 0x3c
500 * 11 98 0x3c
501 * 12 110 0x3b
502 * 13 104 0x3b
503 * 14 98 0x3b
504 * 15 110 0x3a
505 * 16 104 0x3a
506 * 17 98 0x3a
507 * 18 110 0x39
508 * 19 104 0x39
509 * 20 98 0x39
510 * 21 110 0x38
511 * 22 104 0x38
512 * 23 98 0x38
513 * 24 110 0x37
514 * 25 104 0x37
515 * 26 98 0x37
516 * 27 110 0x36
517 * 28 104 0x36
518 * 29 98 0x36
519 * 30 110 0x35
520 * 31 104 0x35
521 * 32 98 0x35
522 * 33 110 0x34
523 * 34 104 0x34
524 * 35 98 0x34
525 * 36 110 0x33
526 * 37 104 0x33
527 * 38 98 0x33
528 * 39 110 0x32
529 * 40 104 0x32
530 * 41 98 0x32
531 * 42 110 0x31
532 * 43 104 0x31
533 * 44 98 0x31
534 * 45 110 0x30
535 * 46 104 0x30
536 * 47 98 0x30
537 * 48 110 0x6
538 * 49 104 0x6
539 * 50 98 0x6
540 * 51 110 0x5
541 * 52 104 0x5
542 * 53 98 0x5
543 * 54 110 0x4
544 * 55 104 0x4
545 * 56 98 0x4
546 * 57 110 0x3
547 * 58 104 0x3
548 * 59 98 0x3
549 * 60 110 0x2
550 * 61 104 0x2
551 * 62 98 0x2
552 * 63 110 0x1
553 * 64 104 0x1
554 * 65 98 0x1
555 * 66 110 0x0
556 * 67 104 0x0
557 * 68 98 0x0
558 * 69 97 0
559 * 70 96 0
560 * 71 95 0
561 * 72 94 0
562 * 73 93 0
563 * 74 92 0
564 * 75 91 0
565 * 76 90 0
566 * 77 89 0
567 * 78 88 0
568 * 79 87 0
569 * 80 86 0
570 * 81 85 0
571 * 82 84 0
572 * 83 83 0
573 * 84 82 0
574 * 85 81 0
575 * 86 80 0
576 * 87 79 0
577 * 88 78 0
578 * 89 77 0
579 * 90 76 0
580 * 91 75 0
581 * 92 74 0
582 * 93 73 0
583 * 94 72 0
584 * 95 71 0
585 * 96 70 0
586 * 97 69 0
587 * 98 68 0
588 */
589
590 /**
591 * 5 GHz gain table
592 *
593 * Index Dsp gain Radio gain
594 * -9 123 0x3F (highest gain)
595 * -8 117 0x3F
596 * -7 110 0x3F
597 * -6 104 0x3F
598 * -5 98 0x3F
599 * -4 110 0x3E
600 * -3 104 0x3E
601 * -2 98 0x3E
602 * -1 110 0x3D
603 * 0 104 0x3D
604 * 1 98 0x3D
605 * 2 110 0x3C
606 * 3 104 0x3C
607 * 4 98 0x3C
608 * 5 110 0x3B
609 * 6 104 0x3B
610 * 7 98 0x3B
611 * 8 110 0x3A
612 * 9 104 0x3A
613 * 10 98 0x3A
614 * 11 110 0x39
615 * 12 104 0x39
616 * 13 98 0x39
617 * 14 110 0x38
618 * 15 104 0x38
619 * 16 98 0x38
620 * 17 110 0x37
621 * 18 104 0x37
622 * 19 98 0x37
623 * 20 110 0x36
624 * 21 104 0x36
625 * 22 98 0x36
626 * 23 110 0x35
627 * 24 104 0x35
628 * 25 98 0x35
629 * 26 110 0x34
630 * 27 104 0x34
631 * 28 98 0x34
632 * 29 110 0x33
633 * 30 104 0x33
634 * 31 98 0x33
635 * 32 110 0x32
636 * 33 104 0x32
637 * 34 98 0x32
638 * 35 110 0x31
639 * 36 104 0x31
640 * 37 98 0x31
641 * 38 110 0x30
642 * 39 104 0x30
643 * 40 98 0x30
644 * 41 110 0x25
645 * 42 104 0x25
646 * 43 98 0x25
647 * 44 110 0x24
648 * 45 104 0x24
649 * 46 98 0x24
650 * 47 110 0x23
651 * 48 104 0x23
652 * 49 98 0x23
653 * 50 110 0x22
654 * 51 104 0x18
655 * 52 98 0x18
656 * 53 110 0x17
657 * 54 104 0x17
658 * 55 98 0x17
659 * 56 110 0x16
660 * 57 104 0x16
661 * 58 98 0x16
662 * 59 110 0x15
663 * 60 104 0x15
664 * 61 98 0x15
665 * 62 110 0x14
666 * 63 104 0x14
667 * 64 98 0x14
668 * 65 110 0x13
669 * 66 104 0x13
670 * 67 98 0x13
671 * 68 110 0x12
672 * 69 104 0x08
673 * 70 98 0x08
674 * 71 110 0x07
675 * 72 104 0x07
676 * 73 98 0x07
677 * 74 110 0x06
678 * 75 104 0x06
679 * 76 98 0x06
680 * 77 110 0x05
681 * 78 104 0x05
682 * 79 98 0x05
683 * 80 110 0x04
684 * 81 104 0x04
685 * 82 98 0x04
686 * 83 110 0x03
687 * 84 104 0x03
688 * 85 98 0x03
689 * 86 110 0x02
690 * 87 104 0x02
691 * 88 98 0x02
692 * 89 110 0x01
693 * 90 104 0x01
694 * 91 98 0x01
695 * 92 110 0x00
696 * 93 104 0x00
697 * 94 98 0x00
698 * 95 93 0x00
699 * 96 88 0x00
700 * 97 83 0x00
701 * 98 78 0x00
702 */
703
704
705 /**
706 * Sanity checks and default values for EEPROM regulatory levels.
707 * If EEPROM values fall outside MIN/MAX range, use default values.
708 *
709 * Regulatory limits refer to the maximum average txpower allowed by
710 * regulatory agencies in the geographies in which the device is meant
711 * to be operated. These limits are SKU-specific (i.e. geography-specific),
712 * and channel-specific; each channel has an individual regulatory limit
713 * listed in the EEPROM.
714 *
715 * Units are in half-dBm (i.e. "34" means 17 dBm).
716 */
717 #define IWL_TX_POWER_DEFAULT_REGULATORY_24 (34)
718 #define IWL_TX_POWER_DEFAULT_REGULATORY_52 (34)
719 #define IWL_TX_POWER_REGULATORY_MIN (0)
720 #define IWL_TX_POWER_REGULATORY_MAX (34)
721
722 /**
723 * Sanity checks and default values for EEPROM saturation levels.
724 * If EEPROM values fall outside MIN/MAX range, use default values.
725 *
726 * Saturation is the highest level that the output power amplifier can produce
727 * without significant clipping distortion. This is a "peak" power level.
728 * Different types of modulation (i.e. various "rates", and OFDM vs. CCK)
729 * require differing amounts of backoff, relative to their average power output,
730 * in order to avoid clipping distortion.
731 *
732 * Driver must make sure that it is violating neither the saturation limit,
733 * nor the regulatory limit, when calculating Tx power settings for various
734 * rates.
735 *
736 * Units are in half-dBm (i.e. "38" means 19 dBm).
737 */
738 #define IWL_TX_POWER_DEFAULT_SATURATION_24 (38)
739 #define IWL_TX_POWER_DEFAULT_SATURATION_52 (38)
740 #define IWL_TX_POWER_SATURATION_MIN (20)
741 #define IWL_TX_POWER_SATURATION_MAX (50)
742
743 /**
744 * Channel groups used for Tx Attenuation calibration (MIMO tx channel balance)
745 * and thermal Txpower calibration.
746 *
747 * When calculating txpower, driver must compensate for current device
748 * temperature; higher temperature requires higher gain. Driver must calculate
749 * current temperature (see "4965 temperature calculation"), then compare vs.
750 * factory calibration temperature in EEPROM; if current temperature is higher
751 * than factory temperature, driver must *increase* gain by proportions shown
752 * in table below. If current temperature is lower than factory, driver must
753 * *decrease* gain.
754 *
755 * Different frequency ranges require different compensation, as shown below.
756 */
757 /* Group 0, 5.2 GHz ch 34-43: 4.5 degrees per 1/2 dB. */
758 #define CALIB_IWL_TX_ATTEN_GR1_FCH 34
759 #define CALIB_IWL_TX_ATTEN_GR1_LCH 43
760
761 /* Group 1, 5.3 GHz ch 44-70: 4.0 degrees per 1/2 dB. */
762 #define CALIB_IWL_TX_ATTEN_GR2_FCH 44
763 #define CALIB_IWL_TX_ATTEN_GR2_LCH 70
764
765 /* Group 2, 5.5 GHz ch 71-124: 4.0 degrees per 1/2 dB. */
766 #define CALIB_IWL_TX_ATTEN_GR3_FCH 71
767 #define CALIB_IWL_TX_ATTEN_GR3_LCH 124
768
769 /* Group 3, 5.7 GHz ch 125-200: 4.0 degrees per 1/2 dB. */
770 #define CALIB_IWL_TX_ATTEN_GR4_FCH 125
771 #define CALIB_IWL_TX_ATTEN_GR4_LCH 200
772
773 /* Group 4, 2.4 GHz all channels: 3.5 degrees per 1/2 dB. */
774 #define CALIB_IWL_TX_ATTEN_GR5_FCH 1
775 #define CALIB_IWL_TX_ATTEN_GR5_LCH 20
776
777 enum {
778 CALIB_CH_GROUP_1 = 0,
779 CALIB_CH_GROUP_2 = 1,
780 CALIB_CH_GROUP_3 = 2,
781 CALIB_CH_GROUP_4 = 3,
782 CALIB_CH_GROUP_5 = 4,
783 CALIB_CH_GROUP_MAX
784 };
785
786 /********************* END TXPOWER *****************************************/
787
788 /****************************/
789 /* Flow Handler Definitions */
790 /****************************/
791
792 /**
793 * This I/O area is directly read/writable by driver (e.g. Linux uses writel())
794 * Addresses are offsets from device's PCI hardware base address.
795 */
796 #define FH_MEM_LOWER_BOUND (0x1000)
797 #define FH_MEM_UPPER_BOUND (0x1EF0)
798
799 /**
800 * Keep-Warm (KW) buffer base address.
801 *
802 * Driver must allocate a 4KByte buffer that is used by 4965 for keeping the
803 * host DRAM powered on (via dummy accesses to DRAM) to maintain low-latency
804 * DRAM access when 4965 is Txing or Rxing. The dummy accesses prevent host
805 * from going into a power-savings mode that would cause higher DRAM latency,
806 * and possible data over/under-runs, before all Tx/Rx is complete.
807 *
808 * Driver loads IWL_FH_KW_MEM_ADDR_REG with the physical address (bits 35:4)
809 * of the buffer, which must be 4K aligned. Once this is set up, the 4965
810 * automatically invokes keep-warm accesses when normal accesses might not
811 * be sufficient to maintain fast DRAM response.
812 *
813 * Bit fields:
814 * 31-0: Keep-warm buffer physical base address [35:4], must be 4K aligned
815 */
816 #define IWL_FH_KW_MEM_ADDR_REG (FH_MEM_LOWER_BOUND + 0x97C)
817
818
819 /**
820 * TFD Circular Buffers Base (CBBC) addresses
821 *
822 * 4965 has 16 base pointer registers, one for each of 16 host-DRAM-resident
823 * circular buffers (CBs/queues) containing Transmit Frame Descriptors (TFDs)
824 * (see struct iwl_tfd_frame). These 16 pointer registers are offset by 0x04
825 * bytes from one another. Each TFD circular buffer in DRAM must be 256-byte
826 * aligned (address bits 0-7 must be 0).
827 *
828 * Bit fields in each pointer register:
829 * 27-0: TFD CB physical base address [35:8], must be 256-byte aligned
830 */
831 #define FH_MEM_CBBC_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0x9D0)
832 #define FH_MEM_CBBC_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xA10)
833
834 /* Find TFD CB base pointer for given queue (range 0-15). */
835 #define FH_MEM_CBBC_QUEUE(x) (FH_MEM_CBBC_LOWER_BOUND + (x) * 0x4)
836
837
838 /**
839 * Rx SRAM Control and Status Registers (RSCSR)
840 *
841 * These registers provide handshake between driver and 4965 for the Rx queue
842 * (this queue handles *all* command responses, notifications, Rx data, etc.
843 * sent from 4965 uCode to host driver). Unlike Tx, there is only one Rx
844 * queue, and only one Rx DMA/FIFO channel. Also unlike Tx, which can
845 * concatenate up to 20 DRAM buffers to form a Tx frame, each Receive Buffer
846 * Descriptor (RBD) points to only one Rx Buffer (RB); there is a 1:1
847 * mapping between RBDs and RBs.
848 *
849 * Driver must allocate host DRAM memory for the following, and set the
850 * physical address of each into 4965 registers:
851 *
852 * 1) Receive Buffer Descriptor (RBD) circular buffer (CB), typically with 256
853 * entries (although any power of 2, up to 4096, is selectable by driver).
854 * Each entry (1 dword) points to a receive buffer (RB) of consistent size
855 * (typically 4K, although 8K or 16K are also selectable by driver).
856 * Driver sets up RB size and number of RBDs in the CB via Rx config
857 * register FH_MEM_RCSR_CHNL0_CONFIG_REG.
858 *
859 * Bit fields within one RBD:
860 * 27-0: Receive Buffer physical address bits [35:8], 256-byte aligned
861 *
862 * Driver sets physical address [35:8] of base of RBD circular buffer
863 * into FH_RSCSR_CHNL0_RBDCB_BASE_REG [27:0].
864 *
865 * 2) Rx status buffer, 8 bytes, in which 4965 indicates which Rx Buffers
866 * (RBs) have been filled, via a "write pointer", actually the index of
867 * the RB's corresponding RBD within the circular buffer. Driver sets
868 * physical address [35:4] into FH_RSCSR_CHNL0_STTS_WPTR_REG [31:0].
869 *
870 * Bit fields in lower dword of Rx status buffer (upper dword not used
871 * by driver; see struct iwl4965_shared, val0):
872 * 31-12: Not used by driver
873 * 11- 0: Index of last filled Rx buffer descriptor
874 * (4965 writes, driver reads this value)
875 *
876 * As the driver prepares Receive Buffers (RBs) for 4965 to fill, driver must
877 * enter pointers to these RBs into contiguous RBD circular buffer entries,
878 * and update the 4965's "write" index register, FH_RSCSR_CHNL0_RBDCB_WPTR_REG.
879 *
880 * This "write" index corresponds to the *next* RBD that the driver will make
881 * available, i.e. one RBD past the tail of the ready-to-fill RBDs within
882 * the circular buffer. This value should initially be 0 (before preparing any
883 * RBs), should be 8 after preparing the first 8 RBs (for example), and must
884 * wrap back to 0 at the end of the circular buffer (but don't wrap before
885 * "read" index has advanced past 1! See below).
886 * NOTE: 4965 EXPECTS THE WRITE INDEX TO BE INCREMENTED IN MULTIPLES OF 8.
887 *
888 * As the 4965 fills RBs (referenced from contiguous RBDs within the circular
889 * buffer), it updates the Rx status buffer in host DRAM, 2) described above,
890 * to tell the driver the index of the latest filled RBD. The driver must
891 * read this "read" index from DRAM after receiving an Rx interrupt from 4965.
892 *
893 * The driver must also internally keep track of a third index, which is the
894 * next RBD to process. When receiving an Rx interrupt, driver should process
895 * all filled but unprocessed RBs up to, but not including, the RB
896 * corresponding to the "read" index. For example, if "read" index becomes "1",
897 * driver may process the RB pointed to by RBD 0. Depending on volume of
898 * traffic, there may be many RBs to process.
899 *
900 * If read index == write index, 4965 thinks there is no room to put new data.
901 * Due to this, the maximum number of filled RBs is 255, instead of 256. To
902 * be safe, make sure that there is a gap of at least 2 RBDs between "write"
903 * and "read" indexes; that is, make sure that there are no more than 254
904 * buffers waiting to be filled.
905 */
906 #define FH_MEM_RSCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xBC0)
907 #define FH_MEM_RSCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xC00)
908 #define FH_MEM_RSCSR_CHNL0 (FH_MEM_RSCSR_LOWER_BOUND)
909
910 /**
911 * Physical base address of 8-byte Rx Status buffer.
912 * Bit fields:
913 * 31-0: Rx status buffer physical base address [35:4], must 16-byte aligned.
914 */
915 #define FH_RSCSR_CHNL0_STTS_WPTR_REG (FH_MEM_RSCSR_CHNL0)
916
917 /**
918 * Physical base address of Rx Buffer Descriptor Circular Buffer.
919 * Bit fields:
920 * 27-0: RBD CD physical base address [35:8], must be 256-byte aligned.
921 */
922 #define FH_RSCSR_CHNL0_RBDCB_BASE_REG (FH_MEM_RSCSR_CHNL0 + 0x004)
923
924 /**
925 * Rx write pointer (index, really!).
926 * Bit fields:
927 * 11-0: Index of driver's most recent prepared-to-be-filled RBD, + 1.
928 * NOTE: For 256-entry circular buffer, use only bits [7:0].
929 */
930 #define FH_RSCSR_CHNL0_RBDCB_WPTR_REG (FH_MEM_RSCSR_CHNL0 + 0x008)
931 #define FH_RSCSR_CHNL0_WPTR (FH_RSCSR_CHNL0_RBDCB_WPTR_REG)
932
933
934 /**
935 * Rx Config/Status Registers (RCSR)
936 * Rx Config Reg for channel 0 (only channel used)
937 *
938 * Driver must initialize FH_MEM_RCSR_CHNL0_CONFIG_REG as follows for
939 * normal operation (see bit fields).
940 *
941 * Clearing FH_MEM_RCSR_CHNL0_CONFIG_REG to 0 turns off Rx DMA.
942 * Driver should poll FH_MEM_RSSR_RX_STATUS_REG for
943 * FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE (bit 24) before continuing.
944 *
945 * Bit fields:
946 * 31-30: Rx DMA channel enable: '00' off/pause, '01' pause at end of frame,
947 * '10' operate normally
948 * 29-24: reserved
949 * 23-20: # RBDs in circular buffer = 2^value; use "8" for 256 RBDs (normal),
950 * min "5" for 32 RBDs, max "12" for 4096 RBDs.
951 * 19-18: reserved
952 * 17-16: size of each receive buffer; '00' 4K (normal), '01' 8K,
953 * '10' 12K, '11' 16K.
954 * 15-14: reserved
955 * 13-12: IRQ destination; '00' none, '01' host driver (normal operation)
956 * 11- 4: timeout for closing Rx buffer and interrupting host (units 32 usec)
957 * typical value 0x10 (about 1/2 msec)
958 * 3- 0: reserved
959 */
960 #define FH_MEM_RCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xC00)
961 #define FH_MEM_RCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xCC0)
962 #define FH_MEM_RCSR_CHNL0 (FH_MEM_RCSR_LOWER_BOUND)
963
964 #define FH_MEM_RCSR_CHNL0_CONFIG_REG (FH_MEM_RCSR_CHNL0)
965
966 #define FH_RCSR_CHNL0_RX_CONFIG_RB_TIMEOUT_MASK (0x00000FF0) /* bit 4-11 */
967 #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_MASK (0x00001000) /* bit 12 */
968 #define FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MASK (0x00008000) /* bit 15 */
969 #define FH_RCSR_CHNL0_RX_CONFIG_RB_SIZE_MASK (0x00030000) /* bits 16-17 */
970 #define FH_RCSR_CHNL0_RX_CONFIG_RBDBC_SIZE_MASK (0x00F00000) /* bits 20-23 */
971 #define FH_RCSR_CHNL0_RX_CONFIG_DMA_CHNL_EN_MASK (0xC0000000) /* bits 30-31 */
972
973 #define FH_RCSR_RX_CONFIG_RBDCB_SIZE_BITSHIFT (20)
974 #define FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_BITSHIFT (4)
975 #define RX_RB_TIMEOUT (0x10)
976
977 #define FH_RCSR_RX_CONFIG_CHNL_EN_PAUSE_VAL (0x00000000)
978 #define FH_RCSR_RX_CONFIG_CHNL_EN_PAUSE_EOF_VAL (0x40000000)
979 #define FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL (0x80000000)
980
981 #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K (0x00000000)
982 #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K (0x00010000)
983 #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_12K (0x00020000)
984 #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_16K (0x00030000)
985
986 #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_NO_INT_VAL (0x00000000)
987 #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL (0x00001000)
988
989
990 /**
991 * Rx Shared Status Registers (RSSR)
992 *
993 * After stopping Rx DMA channel (writing 0 to FH_MEM_RCSR_CHNL0_CONFIG_REG),
994 * driver must poll FH_MEM_RSSR_RX_STATUS_REG until Rx channel is idle.
995 *
996 * Bit fields:
997 * 24: 1 = Channel 0 is idle
998 *
999 * FH_MEM_RSSR_SHARED_CTRL_REG and FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV contain
1000 * default values that should not be altered by the driver.
1001 */
1002 #define FH_MEM_RSSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xC40)
1003 #define FH_MEM_RSSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xD00)
1004
1005 #define FH_MEM_RSSR_SHARED_CTRL_REG (FH_MEM_RSSR_LOWER_BOUND)
1006 #define FH_MEM_RSSR_RX_STATUS_REG (FH_MEM_RSSR_LOWER_BOUND + 0x004)
1007 #define FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV (FH_MEM_RSSR_LOWER_BOUND + 0x008)
1008
1009 #define FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE (0x01000000)
1010
1011
1012 /**
1013 * Transmit DMA Channel Control/Status Registers (TCSR)
1014 *
1015 * 4965 has one configuration register for each of 8 Tx DMA/FIFO channels
1016 * supported in hardware (don't confuse these with the 16 Tx queues in DRAM,
1017 * which feed the DMA/FIFO channels); config regs are separated by 0x20 bytes.
1018 *
1019 * To use a Tx DMA channel, driver must initialize its
1020 * IWL_FH_TCSR_CHNL_TX_CONFIG_REG(chnl) with:
1021 *
1022 * IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
1023 * IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL
1024 *
1025 * All other bits should be 0.
1026 *
1027 * Bit fields:
1028 * 31-30: Tx DMA channel enable: '00' off/pause, '01' pause at end of frame,
1029 * '10' operate normally
1030 * 29- 4: Reserved, set to "0"
1031 * 3: Enable internal DMA requests (1, normal operation), disable (0)
1032 * 2- 0: Reserved, set to "0"
1033 */
1034 #define IWL_FH_TCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xD00)
1035 #define IWL_FH_TCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xE60)
1036
1037 /* Find Control/Status reg for given Tx DMA/FIFO channel */
1038 #define IWL_FH_TCSR_CHNL_TX_CONFIG_REG(_chnl) \
1039 (IWL_FH_TCSR_LOWER_BOUND + 0x20 * _chnl)
1040
1041 #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE_VAL (0x00000000)
1042 #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL (0x00000008)
1043
1044 #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE (0x00000000)
1045 #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE_EOF (0x40000000)
1046 #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE (0x80000000)
1047
1048 /**
1049 * Tx Shared Status Registers (TSSR)
1050 *
1051 * After stopping Tx DMA channel (writing 0 to
1052 * IWL_FH_TCSR_CHNL_TX_CONFIG_REG(chnl)), driver must poll
1053 * IWL_FH_TSSR_TX_STATUS_REG until selected Tx channel is idle
1054 * (channel's buffers empty | no pending requests).
1055 *
1056 * Bit fields:
1057 * 31-24: 1 = Channel buffers empty (channel 7:0)
1058 * 23-16: 1 = No pending requests (channel 7:0)
1059 */
1060 #define IWL_FH_TSSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xEA0)
1061 #define IWL_FH_TSSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xEC0)
1062
1063 #define IWL_FH_TSSR_TX_STATUS_REG (IWL_FH_TSSR_LOWER_BOUND + 0x010)
1064
1065 #define IWL_FH_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_chnl) \
1066 ((1 << (_chnl)) << 24)
1067 #define IWL_FH_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_chnl) \
1068 ((1 << (_chnl)) << 16)
1069
1070 #define IWL_FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(_chnl) \
1071 (IWL_FH_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_chnl) | \
1072 IWL_FH_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_chnl))
1073
1074
1075 /********************* START TX SCHEDULER *************************************/
1076
1077 /**
1078 * 4965 Tx Scheduler
1079 *
1080 * The Tx Scheduler selects the next frame to be transmitted, chosing TFDs
1081 * (Transmit Frame Descriptors) from up to 16 circular Tx queues resident in
1082 * host DRAM. It steers each frame's Tx command (which contains the frame
1083 * data) into one of up to 7 prioritized Tx DMA FIFO channels within the
1084 * device. A queue maps to only one (selectable by driver) Tx DMA channel,
1085 * but one DMA channel may take input from several queues.
1086 *
1087 * Tx DMA channels have dedicated purposes. For 4965, they are used as follows:
1088 *
1089 * 0 -- EDCA BK (background) frames, lowest priority
1090 * 1 -- EDCA BE (best effort) frames, normal priority
1091 * 2 -- EDCA VI (video) frames, higher priority
1092 * 3 -- EDCA VO (voice) and management frames, highest priority
1093 * 4 -- Commands (e.g. RXON, etc.)
1094 * 5 -- HCCA short frames
1095 * 6 -- HCCA long frames
1096 * 7 -- not used by driver (device-internal only)
1097 *
1098 * Driver should normally map queues 0-6 to Tx DMA/FIFO channels 0-6.
1099 * In addition, driver can map queues 7-15 to Tx DMA/FIFO channels 0-3 to
1100 * support 11n aggregation via EDCA DMA channels.
1101 *
1102 * The driver sets up each queue to work in one of two modes:
1103 *
1104 * 1) Scheduler-Ack, in which the scheduler automatically supports a
1105 * block-ack (BA) window of up to 64 TFDs. In this mode, each queue
1106 * contains TFDs for a unique combination of Recipient Address (RA)
1107 * and Traffic Identifier (TID), that is, traffic of a given
1108 * Quality-Of-Service (QOS) priority, destined for a single station.
1109 *
1110 * In scheduler-ack mode, the scheduler keeps track of the Tx status of
1111 * each frame within the BA window, including whether it's been transmitted,
1112 * and whether it's been acknowledged by the receiving station. The device
1113 * automatically processes block-acks received from the receiving STA,
1114 * and reschedules un-acked frames to be retransmitted (successful
1115 * Tx completion may end up being out-of-order).
1116 *
1117 * The driver must maintain the queue's Byte Count table in host DRAM
1118 * (struct iwl4965_sched_queue_byte_cnt_tbl) for this mode.
1119 * This mode does not support fragmentation.
1120 *
1121 * 2) FIFO (a.k.a. non-Scheduler-ACK), in which each TFD is processed in order.
1122 * The device may automatically retry Tx, but will retry only one frame
1123 * at a time, until receiving ACK from receiving station, or reaching
1124 * retry limit and giving up.
1125 *
1126 * The command queue (#4) must use this mode!
1127 * This mode does not require use of the Byte Count table in host DRAM.
1128 *
1129 * Driver controls scheduler operation via 3 means:
1130 * 1) Scheduler registers
1131 * 2) Shared scheduler data base in internal 4956 SRAM
1132 * 3) Shared data in host DRAM
1133 *
1134 * Initialization:
1135 *
1136 * When loading, driver should allocate memory for:
1137 * 1) 16 TFD circular buffers, each with space for (typically) 256 TFDs.
1138 * 2) 16 Byte Count circular buffers in 16 KBytes contiguous memory
1139 * (1024 bytes for each queue).
1140 *
1141 * After receiving "Alive" response from uCode, driver must initialize
1142 * the scheduler (especially for queue #4, the command queue, otherwise
1143 * the driver can't issue commands!):
1144 */
1145
1146 /**
1147 * Max Tx window size is the max number of contiguous TFDs that the scheduler
1148 * can keep track of at one time when creating block-ack chains of frames.
1149 * Note that "64" matches the number of ack bits in a block-ack packet.
1150 * Driver should use SCD_WIN_SIZE and SCD_FRAME_LIMIT values to initialize
1151 * SCD_CONTEXT_QUEUE_OFFSET(x) values.
1152 */
1153 #define SCD_WIN_SIZE 64
1154 #define SCD_FRAME_LIMIT 64
1155
1156 /* SCD registers are internal, must be accessed via HBUS_TARG_PRPH regs */
1157 #define SCD_START_OFFSET 0xa02c00
1158
1159 /*
1160 * 4965 tells driver SRAM address for internal scheduler structs via this reg.
1161 * Value is valid only after "Alive" response from uCode.
1162 */
1163 #define SCD_SRAM_BASE_ADDR (SCD_START_OFFSET + 0x0)
1164
1165 /*
1166 * Driver may need to update queue-empty bits after changing queue's
1167 * write and read pointers (indexes) during (re-)initialization (i.e. when
1168 * scheduler is not tracking what's happening).
1169 * Bit fields:
1170 * 31-16: Write mask -- 1: update empty bit, 0: don't change empty bit
1171 * 15-00: Empty state, one for each queue -- 1: empty, 0: non-empty
1172 * NOTE: This register is not used by Linux driver.
1173 */
1174 #define SCD_EMPTY_BITS (SCD_START_OFFSET + 0x4)
1175
1176 /*
1177 * Physical base address of array of byte count (BC) circular buffers (CBs).
1178 * Each Tx queue has a BC CB in host DRAM to support Scheduler-ACK mode.
1179 * This register points to BC CB for queue 0, must be on 1024-byte boundary.
1180 * Others are spaced by 1024 bytes.
1181 * Each BC CB is 2 bytes * (256 + 64) = 740 bytes, followed by 384 bytes pad.
1182 * (Index into a queue's BC CB) = (index into queue's TFD CB) = (SSN & 0xff).
1183 * Bit fields:
1184 * 25-00: Byte Count CB physical address [35:10], must be 1024-byte aligned.
1185 */
1186 #define SCD_DRAM_BASE_ADDR (SCD_START_OFFSET + 0x10)
1187
1188 /*
1189 * Enables any/all Tx DMA/FIFO channels.
1190 * Scheduler generates requests for only the active channels.
1191 * Set this to 0xff to enable all 8 channels (normal usage).
1192 * Bit fields:
1193 * 7- 0: Enable (1), disable (0), one bit for each channel 0-7
1194 */
1195 #define SCD_TXFACT (SCD_START_OFFSET + 0x1c)
1196
1197 /* Mask to enable contiguous Tx DMA/FIFO channels between "lo" and "hi". */
1198 #define SCD_TXFACT_REG_TXFIFO_MASK(lo, hi) \
1199 ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
1200
1201 /*
1202 * Queue (x) Write Pointers (indexes, really!), one for each Tx queue.
1203 * Initialized and updated by driver as new TFDs are added to queue.
1204 * NOTE: If using Block Ack, index must correspond to frame's
1205 * Start Sequence Number; index = (SSN & 0xff)
1206 * NOTE: Alternative to HBUS_TARG_WRPTR, which is what Linux driver uses?
1207 */
1208 #define SCD_QUEUE_WRPTR(x) (SCD_START_OFFSET + 0x24 + (x) * 4)
1209
1210 /*
1211 * Queue (x) Read Pointers (indexes, really!), one for each Tx queue.
1212 * For FIFO mode, index indicates next frame to transmit.
1213 * For Scheduler-ACK mode, index indicates first frame in Tx window.
1214 * Initialized by driver, updated by scheduler.
1215 */
1216 #define SCD_QUEUE_RDPTR(x) (SCD_START_OFFSET + 0x64 + (x) * 4)
1217
1218 /*
1219 * Select which queues work in chain mode (1) vs. not (0).
1220 * Use chain mode to build chains of aggregated frames.
1221 * Bit fields:
1222 * 31-16: Reserved
1223 * 15-00: Mode, one bit for each queue -- 1: Chain mode, 0: one-at-a-time
1224 * NOTE: If driver sets up queue for chain mode, it should be also set up
1225 * Scheduler-ACK mode as well, via SCD_QUEUE_STATUS_BITS(x).
1226 */
1227 #define SCD_QUEUECHAIN_SEL (SCD_START_OFFSET + 0xd0)
1228
1229 /*
1230 * Select which queues interrupt driver when scheduler increments
1231 * a queue's read pointer (index).
1232 * Bit fields:
1233 * 31-16: Reserved
1234 * 15-00: Interrupt enable, one bit for each queue -- 1: enabled, 0: disabled
1235 * NOTE: This functionality is apparently a no-op; driver relies on interrupts
1236 * from Rx queue to read Tx command responses and update Tx queues.
1237 */
1238 #define SCD_INTERRUPT_MASK (SCD_START_OFFSET + 0xe4)
1239
1240 /*
1241 * Queue search status registers. One for each queue.
1242 * Sets up queue mode and assigns queue to Tx DMA channel.
1243 * Bit fields:
1244 * 19-10: Write mask/enable bits for bits 0-9
1245 * 9: Driver should init to "0"
1246 * 8: Scheduler-ACK mode (1), non-Scheduler-ACK (i.e. FIFO) mode (0).
1247 * Driver should init to "1" for aggregation mode, or "0" otherwise.
1248 * 7-6: Driver should init to "0"
1249 * 5: Window Size Left; indicates whether scheduler can request
1250 * another TFD, based on window size, etc. Driver should init
1251 * this bit to "1" for aggregation mode, or "0" for non-agg.
1252 * 4-1: Tx FIFO to use (range 0-7).
1253 * 0: Queue is active (1), not active (0).
1254 * Other bits should be written as "0"
1255 *
1256 * NOTE: If enabling Scheduler-ACK mode, chain mode should also be enabled
1257 * via SCD_QUEUECHAIN_SEL.
1258 */
1259 #define SCD_QUEUE_STATUS_BITS(x) (SCD_START_OFFSET + 0x104 + (x) * 4)
1260
1261 /* Bit field positions */
1262 #define SCD_QUEUE_STTS_REG_POS_ACTIVE (0)
1263 #define SCD_QUEUE_STTS_REG_POS_TXF (1)
1264 #define SCD_QUEUE_STTS_REG_POS_WSL (5)
1265 #define SCD_QUEUE_STTS_REG_POS_SCD_ACK (8)
1266
1267 /* Write masks */
1268 #define SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN (10)
1269 #define SCD_QUEUE_STTS_REG_MSK (0x0007FC00)
1270
1271 /**
1272 * 4965 internal SRAM structures for scheduler, shared with driver ...
1273 *
1274 * Driver should clear and initialize the following areas after receiving
1275 * "Alive" response from 4965 uCode, i.e. after initial
1276 * uCode load, or after a uCode load done for error recovery:
1277 *
1278 * SCD_CONTEXT_DATA_OFFSET (size 128 bytes)
1279 * SCD_TX_STTS_BITMAP_OFFSET (size 256 bytes)
1280 * SCD_TRANSLATE_TBL_OFFSET (size 32 bytes)
1281 *
1282 * Driver accesses SRAM via HBUS_TARG_MEM_* registers.
1283 * Driver reads base address of this scheduler area from SCD_SRAM_BASE_ADDR.
1284 * All OFFSET values must be added to this base address.
1285 */
1286
1287 /*
1288 * Queue context. One 8-byte entry for each of 16 queues.
1289 *
1290 * Driver should clear this entire area (size 0x80) to 0 after receiving
1291 * "Alive" notification from uCode. Additionally, driver should init
1292 * each queue's entry as follows:
1293 *
1294 * LS Dword bit fields:
1295 * 0-06: Max Tx window size for Scheduler-ACK. Driver should init to 64.
1296 *
1297 * MS Dword bit fields:
1298 * 16-22: Frame limit. Driver should init to 10 (0xa).
1299 *
1300 * Driver should init all other bits to 0.
1301 *
1302 * Init must be done after driver receives "Alive" response from 4965 uCode,
1303 * and when setting up queue for aggregation.
1304 */
1305 #define SCD_CONTEXT_DATA_OFFSET 0x380
1306 #define SCD_CONTEXT_QUEUE_OFFSET(x) (SCD_CONTEXT_DATA_OFFSET + ((x) * 8))
1307
1308 #define SCD_QUEUE_CTX_REG1_WIN_SIZE_POS (0)
1309 #define SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK (0x0000007F)
1310 #define SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS (16)
1311 #define SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK (0x007F0000)
1312
1313 /*
1314 * Tx Status Bitmap
1315 *
1316 * Driver should clear this entire area (size 0x100) to 0 after receiving
1317 * "Alive" notification from uCode. Area is used only by device itself;
1318 * no other support (besides clearing) is required from driver.
1319 */
1320 #define SCD_TX_STTS_BITMAP_OFFSET 0x400
1321
1322 /*
1323 * RAxTID to queue translation mapping.
1324 *
1325 * When queue is in Scheduler-ACK mode, frames placed in a that queue must be
1326 * for only one combination of receiver address (RA) and traffic ID (TID), i.e.
1327 * one QOS priority level destined for one station (for this wireless link,
1328 * not final destination). The SCD_TRANSLATE_TABLE area provides 16 16-bit
1329 * mappings, one for each of the 16 queues. If queue is not in Scheduler-ACK
1330 * mode, the device ignores the mapping value.
1331 *
1332 * Bit fields, for each 16-bit map:
1333 * 15-9: Reserved, set to 0
1334 * 8-4: Index into device's station table for recipient station
1335 * 3-0: Traffic ID (tid), range 0-15
1336 *
1337 * Driver should clear this entire area (size 32 bytes) to 0 after receiving
1338 * "Alive" notification from uCode. To update a 16-bit map value, driver
1339 * must read a dword-aligned value from device SRAM, replace the 16-bit map
1340 * value of interest, and write the dword value back into device SRAM.
1341 */
1342 #define SCD_TRANSLATE_TBL_OFFSET 0x500
1343
1344 /* Find translation table dword to read/write for given queue */
1345 #define SCD_TRANSLATE_TBL_OFFSET_QUEUE(x) \
1346 ((SCD_TRANSLATE_TBL_OFFSET + ((x) * 2)) & 0xfffffffc)
1347
1348 #define SCD_TXFIFO_POS_TID (0)
1349 #define SCD_TXFIFO_POS_RA (4)
1350 #define SCD_QUEUE_RA_TID_MAP_RATID_MSK (0x01FF)
1351
1352 /*********************** END TX SCHEDULER *************************************/
1353
1354 static inline u8 iwl4965_hw_get_rate(__le32 rate_n_flags)
1355 {
1356 return le32_to_cpu(rate_n_flags) & 0xFF;
1357 }
1358 static inline u16 iwl4965_hw_get_rate_n_flags(__le32 rate_n_flags)
1359 {
1360 return le32_to_cpu(rate_n_flags) & 0xFFFF;
1361 }
1362 static inline __le32 iwl4965_hw_set_rate_n_flags(u8 rate, u16 flags)
1363 {
1364 return cpu_to_le32(flags|(u16)rate);
1365 }
1366
1367
1368 /**
1369 * Tx/Rx Queues
1370 *
1371 * Most communication between driver and 4965 is via queues of data buffers.
1372 * For example, all commands that the driver issues to device's embedded
1373 * controller (uCode) are via the command queue (one of the Tx queues). All
1374 * uCode command responses/replies/notifications, including Rx frames, are
1375 * conveyed from uCode to driver via the Rx queue.
1376 *
1377 * Most support for these queues, including handshake support, resides in
1378 * structures in host DRAM, shared between the driver and the device. When
1379 * allocating this memory, the driver must make sure that data written by
1380 * the host CPU updates DRAM immediately (and does not get "stuck" in CPU's
1381 * cache memory), so DRAM and cache are consistent, and the device can
1382 * immediately see changes made by the driver.
1383 *
1384 * 4965 supports up to 16 DRAM-based Tx queues, and services these queues via
1385 * up to 7 DMA channels (FIFOs). Each Tx queue is supported by a circular array
1386 * in DRAM containing 256 Transmit Frame Descriptors (TFDs).
1387 */
1388 #define IWL4965_MAX_WIN_SIZE 64
1389 #define IWL4965_QUEUE_SIZE 256
1390 #define IWL4965_NUM_FIFOS 7
1391 #define IWL4965_MAX_NUM_QUEUES 16
1392
1393
1394 /**
1395 * struct iwl4965_tfd_frame_data
1396 *
1397 * Describes up to 2 buffers containing (contiguous) portions of a Tx frame.
1398 * Each buffer must be on dword boundary.
1399 * Up to 10 iwl_tfd_frame_data structures, describing up to 20 buffers,
1400 * may be filled within a TFD (iwl_tfd_frame).
1401 *
1402 * Bit fields in tb1_addr:
1403 * 31- 0: Tx buffer 1 address bits [31:0]
1404 *
1405 * Bit fields in val1:
1406 * 31-16: Tx buffer 2 address bits [15:0]
1407 * 15- 4: Tx buffer 1 length (bytes)
1408 * 3- 0: Tx buffer 1 address bits [32:32]
1409 *
1410 * Bit fields in val2:
1411 * 31-20: Tx buffer 2 length (bytes)
1412 * 19- 0: Tx buffer 2 address bits [35:16]
1413 */
1414 struct iwl4965_tfd_frame_data {
1415 __le32 tb1_addr;
1416
1417 __le32 val1;
1418 /* __le32 ptb1_32_35:4; */
1419 #define IWL_tb1_addr_hi_POS 0
1420 #define IWL_tb1_addr_hi_LEN 4
1421 #define IWL_tb1_addr_hi_SYM val1
1422 /* __le32 tb_len1:12; */
1423 #define IWL_tb1_len_POS 4
1424 #define IWL_tb1_len_LEN 12
1425 #define IWL_tb1_len_SYM val1
1426 /* __le32 ptb2_0_15:16; */
1427 #define IWL_tb2_addr_lo16_POS 16
1428 #define IWL_tb2_addr_lo16_LEN 16
1429 #define IWL_tb2_addr_lo16_SYM val1
1430
1431 __le32 val2;
1432 /* __le32 ptb2_16_35:20; */
1433 #define IWL_tb2_addr_hi20_POS 0
1434 #define IWL_tb2_addr_hi20_LEN 20
1435 #define IWL_tb2_addr_hi20_SYM val2
1436 /* __le32 tb_len2:12; */
1437 #define IWL_tb2_len_POS 20
1438 #define IWL_tb2_len_LEN 12
1439 #define IWL_tb2_len_SYM val2
1440 } __attribute__ ((packed));
1441
1442
1443 /**
1444 * struct iwl4965_tfd_frame
1445 *
1446 * Transmit Frame Descriptor (TFD)
1447 *
1448 * 4965 supports up to 16 Tx queues resident in host DRAM.
1449 * Each Tx queue uses a circular buffer of 256 TFDs stored in host DRAM.
1450 * Both driver and device share these circular buffers, each of which must be
1451 * contiguous 256 TFDs x 128 bytes-per-TFD = 32 KBytes for 4965.
1452 *
1453 * Driver must indicate the physical address of the base of each
1454 * circular buffer via the 4965's FH_MEM_CBBC_QUEUE registers.
1455 *
1456 * Each TFD contains pointer/size information for up to 20 data buffers
1457 * in host DRAM. These buffers collectively contain the (one) frame described
1458 * by the TFD. Each buffer must be a single contiguous block of memory within
1459 * itself, but buffers may be scattered in host DRAM. Each buffer has max size
1460 * of (4K - 4). The 4965 concatenates all of a TFD's buffers into a single
1461 * Tx frame, up to 8 KBytes in size.
1462 *
1463 * Bit fields in the control dword (val0):
1464 * 31-30: # dwords (0-3) of padding required at end of frame for 16-byte bound
1465 * 29: reserved
1466 * 28-24: # Transmit Buffer Descriptors in TFD
1467 * 23- 0: reserved
1468 *
1469 * A maximum of 255 (not 256!) TFDs may be on a queue waiting for Tx.
1470 */
1471 struct iwl4965_tfd_frame {
1472 __le32 val0;
1473 /* __le32 rsvd1:24; */
1474 /* __le32 num_tbs:5; */
1475 #define IWL_num_tbs_POS 24
1476 #define IWL_num_tbs_LEN 5
1477 #define IWL_num_tbs_SYM val0
1478 /* __le32 rsvd2:1; */
1479 /* __le32 padding:2; */
1480 struct iwl4965_tfd_frame_data pa[10];
1481 __le32 reserved;
1482 } __attribute__ ((packed));
1483
1484
1485 /**
1486 * struct iwl4965_queue_byte_cnt_entry
1487 *
1488 * Byte Count Table Entry
1489 *
1490 * Bit fields:
1491 * 15-12: reserved
1492 * 11- 0: total to-be-transmitted byte count of frame (does not include command)
1493 */
1494 struct iwl4965_queue_byte_cnt_entry {
1495 __le16 val;
1496 /* __le16 byte_cnt:12; */
1497 #define IWL_byte_cnt_POS 0
1498 #define IWL_byte_cnt_LEN 12
1499 #define IWL_byte_cnt_SYM val
1500 /* __le16 rsvd:4; */
1501 } __attribute__ ((packed));
1502
1503
1504 /**
1505 * struct iwl4965_sched_queue_byte_cnt_tbl
1506 *
1507 * Byte Count table
1508 *
1509 * Each Tx queue uses a byte-count table containing 320 entries:
1510 * one 16-bit entry for each of 256 TFDs, plus an additional 64 entries that
1511 * duplicate the first 64 entries (to avoid wrap-around within a Tx window;
1512 * max Tx window is 64 TFDs).
1513 *
1514 * When driver sets up a new TFD, it must also enter the total byte count
1515 * of the frame to be transmitted into the corresponding entry in the byte
1516 * count table for the chosen Tx queue. If the TFD index is 0-63, the driver
1517 * must duplicate the byte count entry in corresponding index 256-319.
1518 *
1519 * "dont_care" padding puts each byte count table on a 1024-byte boundary;
1520 * 4965 assumes tables are separated by 1024 bytes.
1521 */
1522 struct iwl4965_sched_queue_byte_cnt_tbl {
1523 struct iwl4965_queue_byte_cnt_entry tfd_offset[IWL4965_QUEUE_SIZE +
1524 IWL4965_MAX_WIN_SIZE];
1525 u8 dont_care[1024 -
1526 (IWL4965_QUEUE_SIZE + IWL4965_MAX_WIN_SIZE) *
1527 sizeof(__le16)];
1528 } __attribute__ ((packed));
1529
1530
1531 /**
1532 * struct iwl4965_shared - handshake area for Tx and Rx
1533 *
1534 * For convenience in allocating memory, this structure combines 2 areas of
1535 * DRAM which must be shared between driver and 4965. These do not need to
1536 * be combined, if better allocation would result from keeping them separate:
1537 *
1538 * 1) The Tx byte count tables occupy 1024 bytes each (16 KBytes total for
1539 * 16 queues). Driver uses SCD_DRAM_BASE_ADDR to tell 4965 where to find
1540 * the first of these tables. 4965 assumes tables are 1024 bytes apart.
1541 *
1542 * 2) The Rx status (val0 and val1) occupies only 8 bytes. Driver uses
1543 * FH_RSCSR_CHNL0_STTS_WPTR_REG to tell 4965 where to find this area.
1544 * Driver reads val0 to determine the latest Receive Buffer Descriptor (RBD)
1545 * that has been filled by the 4965.
1546 *
1547 * Bit fields val0:
1548 * 31-12: Not used
1549 * 11- 0: Index of last filled Rx buffer descriptor (4965 writes, driver reads)
1550 *
1551 * Bit fields val1:
1552 * 31- 0: Not used
1553 */
1554 struct iwl4965_shared {
1555 struct iwl4965_sched_queue_byte_cnt_tbl
1556 queues_byte_cnt_tbls[IWL4965_MAX_NUM_QUEUES];
1557 __le32 rb_closed;
1558
1559 /* __le32 rb_closed_stts_rb_num:12; */
1560 #define IWL_rb_closed_stts_rb_num_POS 0
1561 #define IWL_rb_closed_stts_rb_num_LEN 12
1562 #define IWL_rb_closed_stts_rb_num_SYM rb_closed
1563 /* __le32 rsrv1:4; */
1564 /* __le32 rb_closed_stts_rx_frame_num:12; */
1565 #define IWL_rb_closed_stts_rx_frame_num_POS 16
1566 #define IWL_rb_closed_stts_rx_frame_num_LEN 12
1567 #define IWL_rb_closed_stts_rx_frame_num_SYM rb_closed
1568 /* __le32 rsrv2:4; */
1569
1570 __le32 frm_finished;
1571 /* __le32 frame_finished_stts_rb_num:12; */
1572 #define IWL_frame_finished_stts_rb_num_POS 0
1573 #define IWL_frame_finished_stts_rb_num_LEN 12
1574 #define IWL_frame_finished_stts_rb_num_SYM frm_finished
1575 /* __le32 rsrv3:4; */
1576 /* __le32 frame_finished_stts_rx_frame_num:12; */
1577 #define IWL_frame_finished_stts_rx_frame_num_POS 16
1578 #define IWL_frame_finished_stts_rx_frame_num_LEN 12
1579 #define IWL_frame_finished_stts_rx_frame_num_SYM frm_finished
1580 /* __le32 rsrv4:4; */
1581
1582 __le32 padding1; /* so that allocation will be aligned to 16B */
1583 __le32 padding2;
1584 } __attribute__ ((packed));
1585
1586 #endif /* __iwl4965_4965_hw_h__ */
This page took 0.084938 seconds and 6 git commands to generate.