1 /******************************************************************************
3 * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
28 *****************************************************************************/
29 #ifndef __iwl_trans_int_pcie_h__
30 #define __iwl_trans_int_pcie_h__
32 /*This file includes the declaration that are internal to the
36 * struct isr_statistics - interrupt statistics
39 struct isr_statistics
{
54 * struct iwl_rx_queue - Rx queue
55 * @bd: driver's pointer to buffer of receive buffer descriptors (rbd)
56 * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
59 * @read: Shared index to newest available Rx buffer
60 * @write: Shared index to oldest written Rx packet
61 * @free_count: Number of pre-allocated buffers in rx_free
63 * @rx_free: list of free SKBs for use
64 * @rx_used: List of Rx buffers with no SKB
65 * @need_update: flag to indicate we need to update read/write index
66 * @rb_stts: driver's pointer to receive buffer status
67 * @rb_stts_dma: bus address of receive buffer status
70 * NOTE: rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers
75 struct iwl_rx_mem_buffer pool
[RX_QUEUE_SIZE
+ RX_FREE_BUFFERS
];
76 struct iwl_rx_mem_buffer
*queue
[RX_QUEUE_SIZE
];
81 struct list_head rx_free
;
82 struct list_head rx_used
;
84 struct iwl_rb_status
*rb_stts
;
85 dma_addr_t rb_stts_dma
;
90 * struct iwl_trans_pcie - PCIe transport specific data
91 * @rxq: all the RX queue data
92 * @rx_replenish: work that will be called when buffers need to be allocated
93 * @trans: pointer to the generic transport area
94 * @scd_base_addr: scheduler sram base address in SRAM
95 * @scd_bc_tbls: pointer to the byte count table of the scheduler
97 struct iwl_trans_pcie
{
98 struct iwl_rx_queue rxq
;
99 struct work_struct rx_replenish
;
100 struct iwl_trans
*trans
;
105 dma_addr_t ict_tbl_dma
;
106 dma_addr_t aligned_ict_tbl_dma
;
110 struct tasklet_struct irq_tasklet
;
111 struct isr_statistics isr_stats
;
115 struct iwl_dma_ptr scd_bc_tbls
;
118 #define IWL_TRANS_GET_PCIE_TRANS(_iwl_trans) \
119 ((struct iwl_trans_pcie *) ((_iwl_trans)->trans_specific))
121 /*****************************************************
123 ******************************************************/
124 void iwl_bg_rx_replenish(struct work_struct
*data
);
125 void iwl_irq_tasklet(struct iwl_trans
*trans
);
126 void iwlagn_rx_replenish(struct iwl_trans
*trans
);
127 void iwl_rx_queue_update_write_ptr(struct iwl_trans
*trans
,
128 struct iwl_rx_queue
*q
);
130 /*****************************************************
132 ******************************************************/
133 int iwl_reset_ict(struct iwl_priv
*priv
);
134 void iwl_disable_ict(struct iwl_trans
*trans
);
135 int iwl_alloc_isr_ict(struct iwl_trans
*trans
);
136 void iwl_free_isr_ict(struct iwl_trans
*trans
);
137 irqreturn_t
iwl_isr_ict(int irq
, void *data
);
139 /*****************************************************
141 ******************************************************/
142 void iwl_txq_update_write_ptr(struct iwl_priv
*priv
, struct iwl_tx_queue
*txq
);
143 int iwlagn_txq_attach_buf_to_tfd(struct iwl_priv
*priv
,
144 struct iwl_tx_queue
*txq
,
145 dma_addr_t addr
, u16 len
, u8 reset
);
146 int iwl_queue_init(struct iwl_priv
*priv
, struct iwl_queue
*q
,
147 int count
, int slots_num
, u32 id
);
148 int iwl_trans_pcie_send_cmd(struct iwl_priv
*priv
, struct iwl_host_cmd
*cmd
);
149 int __must_check
iwl_trans_pcie_send_cmd_pdu(struct iwl_priv
*priv
, u8 id
,
150 u32 flags
, u16 len
, const void *data
);
151 void iwl_tx_cmd_complete(struct iwl_priv
*priv
, struct iwl_rx_mem_buffer
*rxb
);
152 void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_priv
*priv
,
153 struct iwl_tx_queue
*txq
,
155 int iwl_trans_pcie_txq_agg_disable(struct iwl_priv
*priv
, u16 txq_id
,
156 u16 ssn_idx
, u8 tx_fifo
);
157 void iwl_trans_set_wr_ptrs(struct iwl_priv
*priv
,
158 int txq_id
, u32 index
);
159 void iwl_trans_tx_queue_set_status(struct iwl_priv
*priv
,
160 struct iwl_tx_queue
*txq
,
161 int tx_fifo_id
, int scd_retry
);
162 void iwl_trans_pcie_txq_agg_setup(struct iwl_priv
*priv
, int sta_id
, int tid
,
164 void iwlagn_txq_free_tfd(struct iwl_priv
*priv
, struct iwl_tx_queue
*txq
,
166 void iwl_tx_queue_reclaim(struct iwl_trans
*trans
, int txq_id
, int index
,
167 struct sk_buff_head
*skbs
);
169 /*****************************************************
171 ******************************************************/
172 int iwl_dump_nic_event_log(struct iwl_priv
*priv
,
173 bool full_log
, char **buf
, bool display
);
175 static inline void iwl_disable_interrupts(struct iwl_trans
*trans
)
177 clear_bit(STATUS_INT_ENABLED
, &trans
->shrd
->status
);
179 /* disable interrupts from uCode/NIC to host */
180 iwl_write32(priv(trans
), CSR_INT_MASK
, 0x00000000);
182 /* acknowledge/clear/reset any interrupts still pending
183 * from uCode or flow handler (Rx/Tx DMA) */
184 iwl_write32(priv(trans
), CSR_INT
, 0xffffffff);
185 iwl_write32(priv(trans
), CSR_FH_INT_STATUS
, 0xffffffff);
186 IWL_DEBUG_ISR(trans
, "Disabled interrupts\n");
189 static inline void iwl_enable_interrupts(struct iwl_trans
*trans
)
191 struct iwl_trans_pcie
*trans_pcie
=
192 IWL_TRANS_GET_PCIE_TRANS(trans
);
194 IWL_DEBUG_ISR(trans
, "Enabling interrupts\n");
195 set_bit(STATUS_INT_ENABLED
, &trans
->shrd
->status
);
196 iwl_write32(priv(trans
), CSR_INT_MASK
, trans_pcie
->inta_mask
);
199 #endif /* __iwl_trans_int_pcie_h__ */