Merge branch 'gpio/next' of git://git.secretlab.ca/git/linux-2.6
[deliverable/linux.git] / drivers / net / wireless / rtlwifi / rtl8192ce / sw.c
1 /******************************************************************************
2 *
3 * Copyright(c) 2009-2010 Realtek Corporation.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
25 *
26 * Larry Finger <Larry.Finger@lwfinger.net>
27 *
28 *****************************************************************************/
29
30 #include <linux/vmalloc.h>
31
32 #include "../wifi.h"
33 #include "../core.h"
34 #include "../pci.h"
35 #include "reg.h"
36 #include "def.h"
37 #include "phy.h"
38 #include "dm.h"
39 #include "hw.h"
40 #include "rf.h"
41 #include "sw.h"
42 #include "trx.h"
43 #include "led.h"
44
45 static void rtl92c_init_aspm_vars(struct ieee80211_hw *hw)
46 {
47 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
48
49 /*close ASPM for AMD defaultly */
50 rtlpci->const_amdpci_aspm = 0;
51
52 /*
53 * ASPM PS mode.
54 * 0 - Disable ASPM,
55 * 1 - Enable ASPM without Clock Req,
56 * 2 - Enable ASPM with Clock Req,
57 * 3 - Alwyas Enable ASPM with Clock Req,
58 * 4 - Always Enable ASPM without Clock Req.
59 * set defult to RTL8192CE:3 RTL8192E:2
60 * */
61 rtlpci->const_pci_aspm = 3;
62
63 /*Setting for PCI-E device */
64 rtlpci->const_devicepci_aspm_setting = 0x03;
65
66 /*Setting for PCI-E bridge */
67 rtlpci->const_hostpci_aspm_setting = 0x02;
68
69 /*
70 * In Hw/Sw Radio Off situation.
71 * 0 - Default,
72 * 1 - From ASPM setting without low Mac Pwr,
73 * 2 - From ASPM setting with low Mac Pwr,
74 * 3 - Bus D3
75 * set default to RTL8192CE:0 RTL8192SE:2
76 */
77 rtlpci->const_hwsw_rfoff_d3 = 0;
78
79 /*
80 * This setting works for those device with
81 * backdoor ASPM setting such as EPHY setting.
82 * 0 - Not support ASPM,
83 * 1 - Support ASPM,
84 * 2 - According to chipset.
85 */
86 rtlpci->const_support_pciaspm = 1;
87 }
88
89 int rtl92c_init_sw_vars(struct ieee80211_hw *hw)
90 {
91 int err;
92 struct rtl_priv *rtlpriv = rtl_priv(hw);
93 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
94 const struct firmware *firmware;
95 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
96 char *fw_name = NULL;
97
98 rtl8192ce_bt_reg_init(hw);
99
100 rtlpriv->dm.dm_initialgain_enable = 1;
101 rtlpriv->dm.dm_flag = 0;
102 rtlpriv->dm.disable_framebursting = 0;
103 rtlpriv->dm.thermalvalue = 0;
104 rtlpci->transmit_config = CFENDFORM | BIT(12) | BIT(13);
105
106 /* compatible 5G band 88ce just 2.4G band & smsp */
107 rtlpriv->rtlhal.current_bandtype = BAND_ON_2_4G;
108 rtlpriv->rtlhal.bandset = BAND_ON_2_4G;
109 rtlpriv->rtlhal.macphymode = SINGLEMAC_SINGLEPHY;
110
111 rtlpci->receive_config = (RCR_APPFCS |
112 RCR_AMF |
113 RCR_ADF |
114 RCR_APP_MIC |
115 RCR_APP_ICV |
116 RCR_AICV |
117 RCR_ACRC32 |
118 RCR_AB |
119 RCR_AM |
120 RCR_APM |
121 RCR_APP_PHYST_RXFF | RCR_HTC_LOC_CTRL | 0);
122
123 rtlpci->irq_mask[0] =
124 (u32) (IMR_ROK |
125 IMR_VODOK |
126 IMR_VIDOK |
127 IMR_BEDOK |
128 IMR_BKDOK |
129 IMR_MGNTDOK |
130 IMR_HIGHDOK | IMR_BDOK | IMR_RDU | IMR_RXFOVW | 0);
131
132 rtlpci->irq_mask[1] = (u32) (IMR_CPWM | IMR_C2HCMD | 0);
133
134 /* for debug level */
135 rtlpriv->dbg.global_debuglevel = rtlpriv->cfg->mod_params->debug;
136 /* for LPS & IPS */
137 rtlpriv->psc.inactiveps = rtlpriv->cfg->mod_params->inactiveps;
138 rtlpriv->psc.swctrl_lps = rtlpriv->cfg->mod_params->swctrl_lps;
139 rtlpriv->psc.fwctrl_lps = rtlpriv->cfg->mod_params->fwctrl_lps;
140 if (!rtlpriv->psc.inactiveps)
141 pr_info("rtl8192ce: Power Save off (module option)\n");
142 if (!rtlpriv->psc.fwctrl_lps)
143 pr_info("rtl8192ce: FW Power Save off (module option)\n");
144 rtlpriv->psc.reg_fwctrl_lps = 3;
145 rtlpriv->psc.reg_max_lps_awakeintvl = 5;
146 /* for ASPM, you can close aspm through
147 * set const_support_pciaspm = 0 */
148 rtl92c_init_aspm_vars(hw);
149
150 if (rtlpriv->psc.reg_fwctrl_lps == 1)
151 rtlpriv->psc.fwctrl_psmode = FW_PS_MIN_MODE;
152 else if (rtlpriv->psc.reg_fwctrl_lps == 2)
153 rtlpriv->psc.fwctrl_psmode = FW_PS_MAX_MODE;
154 else if (rtlpriv->psc.reg_fwctrl_lps == 3)
155 rtlpriv->psc.fwctrl_psmode = FW_PS_DTIM_MODE;
156
157 /* for firmware buf */
158 rtlpriv->rtlhal.pfirmware = vzalloc(0x4000);
159 if (!rtlpriv->rtlhal.pfirmware) {
160 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
161 ("Can't alloc buffer for fw.\n"));
162 return 1;
163 }
164
165 /* request fw */
166 if (IS_VENDOR_UMC_A_CUT(rtlhal->version) &&
167 !IS_92C_SERIAL(rtlhal->version))
168 fw_name = "rtlwifi/rtl8192cfwU.bin";
169 else if (IS_81xxC_VENDOR_UMC_B_CUT(rtlhal->version))
170 fw_name = "rtlwifi/rtl8192cfwU_B.bin";
171 else
172 fw_name = rtlpriv->cfg->fw_name;
173 err = request_firmware(&firmware, fw_name, rtlpriv->io.dev);
174 if (err) {
175 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
176 ("Failed to request firmware!\n"));
177 return 1;
178 }
179 if (firmware->size > 0x4000) {
180 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
181 ("Firmware is too big!\n"));
182 release_firmware(firmware);
183 return 1;
184 }
185 memcpy(rtlpriv->rtlhal.pfirmware, firmware->data, firmware->size);
186 rtlpriv->rtlhal.fwsize = firmware->size;
187 release_firmware(firmware);
188
189 return 0;
190 }
191
192 void rtl92c_deinit_sw_vars(struct ieee80211_hw *hw)
193 {
194 struct rtl_priv *rtlpriv = rtl_priv(hw);
195
196 if (rtlpriv->rtlhal.pfirmware) {
197 vfree(rtlpriv->rtlhal.pfirmware);
198 rtlpriv->rtlhal.pfirmware = NULL;
199 }
200 }
201
202 static struct rtl_hal_ops rtl8192ce_hal_ops = {
203 .init_sw_vars = rtl92c_init_sw_vars,
204 .deinit_sw_vars = rtl92c_deinit_sw_vars,
205 .read_eeprom_info = rtl92ce_read_eeprom_info,
206 .interrupt_recognized = rtl92ce_interrupt_recognized,
207 .hw_init = rtl92ce_hw_init,
208 .hw_disable = rtl92ce_card_disable,
209 .hw_suspend = rtl92ce_suspend,
210 .hw_resume = rtl92ce_resume,
211 .enable_interrupt = rtl92ce_enable_interrupt,
212 .disable_interrupt = rtl92ce_disable_interrupt,
213 .set_network_type = rtl92ce_set_network_type,
214 .set_chk_bssid = rtl92ce_set_check_bssid,
215 .set_qos = rtl92ce_set_qos,
216 .set_bcn_reg = rtl92ce_set_beacon_related_registers,
217 .set_bcn_intv = rtl92ce_set_beacon_interval,
218 .update_interrupt_mask = rtl92ce_update_interrupt_mask,
219 .get_hw_reg = rtl92ce_get_hw_reg,
220 .set_hw_reg = rtl92ce_set_hw_reg,
221 .update_rate_tbl = rtl92ce_update_hal_rate_tbl,
222 .fill_tx_desc = rtl92ce_tx_fill_desc,
223 .fill_tx_cmddesc = rtl92ce_tx_fill_cmddesc,
224 .query_rx_desc = rtl92ce_rx_query_desc,
225 .set_channel_access = rtl92ce_update_channel_access_setting,
226 .radio_onoff_checking = rtl92ce_gpio_radio_on_off_checking,
227 .set_bw_mode = rtl92c_phy_set_bw_mode,
228 .switch_channel = rtl92c_phy_sw_chnl,
229 .dm_watchdog = rtl92c_dm_watchdog,
230 .scan_operation_backup = rtl92c_phy_scan_operation_backup,
231 .set_rf_power_state = rtl92c_phy_set_rf_power_state,
232 .led_control = rtl92ce_led_control,
233 .set_desc = rtl92ce_set_desc,
234 .get_desc = rtl92ce_get_desc,
235 .tx_polling = rtl92ce_tx_polling,
236 .enable_hw_sec = rtl92ce_enable_hw_security_config,
237 .set_key = rtl92ce_set_key,
238 .init_sw_leds = rtl92ce_init_sw_leds,
239 .get_bbreg = rtl92c_phy_query_bb_reg,
240 .set_bbreg = rtl92c_phy_set_bb_reg,
241 .set_rfreg = rtl92ce_phy_set_rf_reg,
242 .get_rfreg = rtl92c_phy_query_rf_reg,
243 .phy_rf6052_config = rtl92ce_phy_rf6052_config,
244 .phy_rf6052_set_cck_txpower = rtl92ce_phy_rf6052_set_cck_txpower,
245 .phy_rf6052_set_ofdm_txpower = rtl92ce_phy_rf6052_set_ofdm_txpower,
246 .config_bb_with_headerfile = _rtl92ce_phy_config_bb_with_headerfile,
247 .config_bb_with_pgheaderfile = _rtl92ce_phy_config_bb_with_pgheaderfile,
248 .phy_lc_calibrate = _rtl92ce_phy_lc_calibrate,
249 .phy_set_bw_mode_callback = rtl92ce_phy_set_bw_mode_callback,
250 .dm_dynamic_txpower = rtl92ce_dm_dynamic_txpower,
251 };
252
253 static struct rtl_mod_params rtl92ce_mod_params = {
254 .sw_crypto = false,
255 .inactiveps = true,
256 .swctrl_lps = false,
257 .fwctrl_lps = true,
258 .debug = DBG_EMERG,
259 };
260
261 static struct rtl_hal_cfg rtl92ce_hal_cfg = {
262 .bar_id = 2,
263 .write_readback = true,
264 .name = "rtl92c_pci",
265 .fw_name = "rtlwifi/rtl8192cfw.bin",
266 .ops = &rtl8192ce_hal_ops,
267 .mod_params = &rtl92ce_mod_params,
268
269 .maps[SYS_ISO_CTRL] = REG_SYS_ISO_CTRL,
270 .maps[SYS_FUNC_EN] = REG_SYS_FUNC_EN,
271 .maps[SYS_CLK] = REG_SYS_CLKR,
272 .maps[MAC_RCR_AM] = AM,
273 .maps[MAC_RCR_AB] = AB,
274 .maps[MAC_RCR_ACRC32] = ACRC32,
275 .maps[MAC_RCR_ACF] = ACF,
276 .maps[MAC_RCR_AAP] = AAP,
277
278 .maps[EFUSE_TEST] = REG_EFUSE_TEST,
279 .maps[EFUSE_CTRL] = REG_EFUSE_CTRL,
280 .maps[EFUSE_CLK] = 0,
281 .maps[EFUSE_CLK_CTRL] = REG_EFUSE_CTRL,
282 .maps[EFUSE_PWC_EV12V] = PWC_EV12V,
283 .maps[EFUSE_FEN_ELDR] = FEN_ELDR,
284 .maps[EFUSE_LOADER_CLK_EN] = LOADER_CLK_EN,
285 .maps[EFUSE_ANA8M] = EFUSE_ANA8M,
286 .maps[EFUSE_HWSET_MAX_SIZE] = HWSET_MAX_SIZE,
287 .maps[EFUSE_MAX_SECTION_MAP] = EFUSE_MAX_SECTION,
288 .maps[EFUSE_REAL_CONTENT_SIZE] = EFUSE_REAL_CONTENT_LEN,
289
290 .maps[RWCAM] = REG_CAMCMD,
291 .maps[WCAMI] = REG_CAMWRITE,
292 .maps[RCAMO] = REG_CAMREAD,
293 .maps[CAMDBG] = REG_CAMDBG,
294 .maps[SECR] = REG_SECCFG,
295 .maps[SEC_CAM_NONE] = CAM_NONE,
296 .maps[SEC_CAM_WEP40] = CAM_WEP40,
297 .maps[SEC_CAM_TKIP] = CAM_TKIP,
298 .maps[SEC_CAM_AES] = CAM_AES,
299 .maps[SEC_CAM_WEP104] = CAM_WEP104,
300
301 .maps[RTL_IMR_BCNDMAINT6] = IMR_BCNDMAINT6,
302 .maps[RTL_IMR_BCNDMAINT5] = IMR_BCNDMAINT5,
303 .maps[RTL_IMR_BCNDMAINT4] = IMR_BCNDMAINT4,
304 .maps[RTL_IMR_BCNDMAINT3] = IMR_BCNDMAINT3,
305 .maps[RTL_IMR_BCNDMAINT2] = IMR_BCNDMAINT2,
306 .maps[RTL_IMR_BCNDMAINT1] = IMR_BCNDMAINT1,
307 .maps[RTL_IMR_BCNDOK8] = IMR_BCNDOK8,
308 .maps[RTL_IMR_BCNDOK7] = IMR_BCNDOK7,
309 .maps[RTL_IMR_BCNDOK6] = IMR_BCNDOK6,
310 .maps[RTL_IMR_BCNDOK5] = IMR_BCNDOK5,
311 .maps[RTL_IMR_BCNDOK4] = IMR_BCNDOK4,
312 .maps[RTL_IMR_BCNDOK3] = IMR_BCNDOK3,
313 .maps[RTL_IMR_BCNDOK2] = IMR_BCNDOK2,
314 .maps[RTL_IMR_BCNDOK1] = IMR_BCNDOK1,
315 .maps[RTL_IMR_TIMEOUT2] = IMR_TIMEOUT2,
316 .maps[RTL_IMR_TIMEOUT1] = IMR_TIMEOUT1,
317
318 .maps[RTL_IMR_TXFOVW] = IMR_TXFOVW,
319 .maps[RTL_IMR_PSTIMEOUT] = IMR_PSTIMEOUT,
320 .maps[RTL_IMR_BcnInt] = IMR_BCNINT,
321 .maps[RTL_IMR_RXFOVW] = IMR_RXFOVW,
322 .maps[RTL_IMR_RDU] = IMR_RDU,
323 .maps[RTL_IMR_ATIMEND] = IMR_ATIMEND,
324 .maps[RTL_IMR_BDOK] = IMR_BDOK,
325 .maps[RTL_IMR_MGNTDOK] = IMR_MGNTDOK,
326 .maps[RTL_IMR_TBDER] = IMR_TBDER,
327 .maps[RTL_IMR_HIGHDOK] = IMR_HIGHDOK,
328 .maps[RTL_IMR_TBDOK] = IMR_TBDOK,
329 .maps[RTL_IMR_BKDOK] = IMR_BKDOK,
330 .maps[RTL_IMR_BEDOK] = IMR_BEDOK,
331 .maps[RTL_IMR_VIDOK] = IMR_VIDOK,
332 .maps[RTL_IMR_VODOK] = IMR_VODOK,
333 .maps[RTL_IMR_ROK] = IMR_ROK,
334 .maps[RTL_IBSS_INT_MASKS] = (IMR_BCNINT | IMR_TBDOK | IMR_TBDER),
335
336 .maps[RTL_RC_CCK_RATE1M] = DESC92_RATE1M,
337 .maps[RTL_RC_CCK_RATE2M] = DESC92_RATE2M,
338 .maps[RTL_RC_CCK_RATE5_5M] = DESC92_RATE5_5M,
339 .maps[RTL_RC_CCK_RATE11M] = DESC92_RATE11M,
340 .maps[RTL_RC_OFDM_RATE6M] = DESC92_RATE6M,
341 .maps[RTL_RC_OFDM_RATE9M] = DESC92_RATE9M,
342 .maps[RTL_RC_OFDM_RATE12M] = DESC92_RATE12M,
343 .maps[RTL_RC_OFDM_RATE18M] = DESC92_RATE18M,
344 .maps[RTL_RC_OFDM_RATE24M] = DESC92_RATE24M,
345 .maps[RTL_RC_OFDM_RATE36M] = DESC92_RATE36M,
346 .maps[RTL_RC_OFDM_RATE48M] = DESC92_RATE48M,
347 .maps[RTL_RC_OFDM_RATE54M] = DESC92_RATE54M,
348
349 .maps[RTL_RC_HT_RATEMCS7] = DESC92_RATEMCS7,
350 .maps[RTL_RC_HT_RATEMCS15] = DESC92_RATEMCS15,
351 };
352
353 DEFINE_PCI_DEVICE_TABLE(rtl92ce_pci_ids) = {
354 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8191, rtl92ce_hal_cfg)},
355 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8178, rtl92ce_hal_cfg)},
356 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8177, rtl92ce_hal_cfg)},
357 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8176, rtl92ce_hal_cfg)},
358 {},
359 };
360
361 MODULE_DEVICE_TABLE(pci, rtl92ce_pci_ids);
362
363 MODULE_AUTHOR("lizhaoming <chaoming_li@realsil.com.cn>");
364 MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
365 MODULE_AUTHOR("Larry Finger <Larry.Finger@lwfinger.net>");
366 MODULE_LICENSE("GPL");
367 MODULE_DESCRIPTION("Realtek 8192C/8188C 802.11n PCI wireless");
368 MODULE_FIRMWARE("rtlwifi/rtl8192cfw.bin");
369 MODULE_FIRMWARE("rtlwifi/rtl8192cfwU.bin");
370 MODULE_FIRMWARE("rtlwifi/rtl8192cfwU_B.bin");
371
372 module_param_named(swenc, rtl92ce_mod_params.sw_crypto, bool, 0444);
373 module_param_named(debug, rtl92ce_mod_params.debug, int, 0444);
374 module_param_named(ips, rtl92ce_mod_params.inactiveps, bool, 0444);
375 module_param_named(swlps, rtl92ce_mod_params.swctrl_lps, bool, 0444);
376 module_param_named(fwlps, rtl92ce_mod_params.fwctrl_lps, bool, 0444);
377 MODULE_PARM_DESC(swenc, "Set to 1 for software crypto (default 0)\n");
378 MODULE_PARM_DESC(ips, "Set to 0 to not use link power save (default 1)\n");
379 MODULE_PARM_DESC(swlps, "Set to 1 to use SW control power save (default 0)\n");
380 MODULE_PARM_DESC(fwlps, "Set to 1 to use FW control power save (default 1)\n");
381 MODULE_PARM_DESC(debug, "Set debug level (0-5) (default 0)");
382
383 static const struct dev_pm_ops rtlwifi_pm_ops = {
384 .suspend = rtl_pci_suspend,
385 .resume = rtl_pci_resume,
386 .freeze = rtl_pci_suspend,
387 .thaw = rtl_pci_resume,
388 .poweroff = rtl_pci_suspend,
389 .restore = rtl_pci_resume,
390 };
391
392 static struct pci_driver rtl92ce_driver = {
393 .name = KBUILD_MODNAME,
394 .id_table = rtl92ce_pci_ids,
395 .probe = rtl_pci_probe,
396 .remove = rtl_pci_disconnect,
397 .driver.pm = &rtlwifi_pm_ops,
398 };
399
400 static int __init rtl92ce_module_init(void)
401 {
402 int ret;
403
404 ret = pci_register_driver(&rtl92ce_driver);
405 if (ret)
406 RT_ASSERT(false, (": No device found\n"));
407
408 return ret;
409 }
410
411 static void __exit rtl92ce_module_exit(void)
412 {
413 pci_unregister_driver(&rtl92ce_driver);
414 }
415
416 module_init(rtl92ce_module_init);
417 module_exit(rtl92ce_module_exit);
This page took 0.073049 seconds and 6 git commands to generate.