rtlwifi: avoid accessing RCR directly
[deliverable/linux.git] / drivers / net / wireless / rtlwifi / rtl8723ae / hw.c
1 /******************************************************************************
2 *
3 * Copyright(c) 2009-2012 Realtek Corporation.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
25 *
26 * Larry Finger <Larry.Finger@lwfinger.net>
27 *
28 *****************************************************************************/
29
30 #include "../wifi.h"
31 #include "../efuse.h"
32 #include "../base.h"
33 #include "../regd.h"
34 #include "../cam.h"
35 #include "../ps.h"
36 #include "../pci.h"
37 #include "reg.h"
38 #include "def.h"
39 #include "phy.h"
40 #include "dm.h"
41 #include "fw.h"
42 #include "led.h"
43 #include "hw.h"
44 #include "pwrseqcmd.h"
45 #include "pwrseq.h"
46 #include "btc.h"
47
48 static void _rtl8723ae_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
49 u8 set_bits, u8 clear_bits)
50 {
51 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
52 struct rtl_priv *rtlpriv = rtl_priv(hw);
53
54 rtlpci->reg_bcn_ctrl_val |= set_bits;
55 rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
56
57 rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
58 }
59
60 static void _rtl8723ae_stop_tx_beacon(struct ieee80211_hw *hw)
61 {
62 struct rtl_priv *rtlpriv = rtl_priv(hw);
63 u8 tmp1byte;
64
65 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
66 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
67 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
68 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
69 tmp1byte &= ~(BIT(0));
70 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
71 }
72
73 static void _rtl8723ae_resume_tx_beacon(struct ieee80211_hw *hw)
74 {
75 struct rtl_priv *rtlpriv = rtl_priv(hw);
76 u8 tmp1byte;
77
78 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
79 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
80 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
81 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
82 tmp1byte |= BIT(1);
83 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
84 }
85
86 static void _rtl8723ae_enable_bcn_sufunc(struct ieee80211_hw *hw)
87 {
88 _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(1));
89 }
90
91 static void _rtl8723ae_disable_bcn_sufunc(struct ieee80211_hw *hw)
92 {
93 _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(1), 0);
94 }
95
96 void rtl8723ae_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
97 {
98 struct rtl_priv *rtlpriv = rtl_priv(hw);
99 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
100 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
101
102 switch (variable) {
103 case HW_VAR_RCR:
104 *((u32 *) (val)) = rtlpci->receive_config;
105 break;
106 case HW_VAR_RF_STATE:
107 *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
108 break;
109 case HW_VAR_FWLPS_RF_ON:{
110 enum rf_pwrstate rfState;
111 u32 val_rcr;
112
113 rtlpriv->cfg->ops->get_hw_reg(hw,
114 HW_VAR_RF_STATE,
115 (u8 *) (&rfState));
116 if (rfState == ERFOFF) {
117 *((bool *) (val)) = true;
118 } else {
119 val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
120 val_rcr &= 0x00070000;
121 if (val_rcr)
122 *((bool *) (val)) = false;
123 else
124 *((bool *) (val)) = true;
125 }
126 break; }
127 case HW_VAR_FW_PSMODE_STATUS:
128 *((bool *) (val)) = ppsc->fw_current_inpsmode;
129 break;
130 case HW_VAR_CORRECT_TSF:{
131 u64 tsf;
132 u32 *ptsf_low = (u32 *)&tsf;
133 u32 *ptsf_high = ((u32 *)&tsf) + 1;
134
135 *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
136 *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
137
138 *((u64 *) (val)) = tsf;
139
140 break; }
141 default:
142 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
143 "switch case not process\n");
144 break;
145 }
146 }
147
148 void rtl8723ae_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
149 {
150 struct rtl_priv *rtlpriv = rtl_priv(hw);
151 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
152 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
153 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
154 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
155 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
156 u8 idx;
157
158 switch (variable) {
159 case HW_VAR_ETHER_ADDR:
160 for (idx = 0; idx < ETH_ALEN; idx++) {
161 rtl_write_byte(rtlpriv, (REG_MACID + idx),
162 val[idx]);
163 }
164 break;
165 case HW_VAR_BASIC_RATE:{
166 u16 rate_cfg = ((u16 *) val)[0];
167 u8 rate_index = 0;
168 rate_cfg = rate_cfg & 0x15f;
169 rate_cfg |= 0x01;
170 rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
171 rtl_write_byte(rtlpriv, REG_RRSR + 1,
172 (rate_cfg >> 8) & 0xff);
173 while (rate_cfg > 0x1) {
174 rate_cfg = (rate_cfg >> 1);
175 rate_index++;
176 }
177 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
178 rate_index);
179 break; }
180 case HW_VAR_BSSID:
181 for (idx = 0; idx < ETH_ALEN; idx++) {
182 rtl_write_byte(rtlpriv, (REG_BSSID + idx),
183 val[idx]);
184 }
185 break;
186 case HW_VAR_SIFS:
187 rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
188 rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
189
190 rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
191 rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
192
193 if (!mac->ht_enable)
194 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
195 0x0e0e);
196 else
197 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
198 *((u16 *) val));
199 break;
200 case HW_VAR_SLOT_TIME:{
201 u8 e_aci;
202
203 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
204 "HW_VAR_SLOT_TIME %x\n", val[0]);
205
206 rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
207
208 for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
209 rtlpriv->cfg->ops->set_hw_reg(hw,
210 HW_VAR_AC_PARAM,
211 (u8 *) (&e_aci));
212 }
213 break; }
214 case HW_VAR_ACK_PREAMBLE:{
215 u8 reg_tmp;
216 u8 short_preamble = (bool) (*(u8 *) val);
217 reg_tmp = (mac->cur_40_prime_sc) << 5;
218 if (short_preamble)
219 reg_tmp |= 0x80;
220
221 rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
222 break; }
223 case HW_VAR_AMPDU_MIN_SPACE:{
224 u8 min_spacing_to_set;
225 u8 sec_min_space;
226
227 min_spacing_to_set = *((u8 *) val);
228 if (min_spacing_to_set <= 7) {
229 sec_min_space = 0;
230
231 if (min_spacing_to_set < sec_min_space)
232 min_spacing_to_set = sec_min_space;
233
234 mac->min_space_cfg = ((mac->min_space_cfg &
235 0xf8) |
236 min_spacing_to_set);
237
238 *val = min_spacing_to_set;
239
240 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
241 "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
242 mac->min_space_cfg);
243
244 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
245 mac->min_space_cfg);
246 }
247 break; }
248 case HW_VAR_SHORTGI_DENSITY:{
249 u8 density_to_set;
250
251 density_to_set = *((u8 *) val);
252 mac->min_space_cfg |= (density_to_set << 3);
253
254 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
255 "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
256 mac->min_space_cfg);
257
258 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
259 mac->min_space_cfg);
260
261 break; }
262 case HW_VAR_AMPDU_FACTOR:{
263 u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
264 u8 regtoset_bt[4] = {0x31, 0x74, 0x42, 0x97};
265 u8 factor_toset;
266 u8 *p_regtoset = NULL;
267 u8 index;
268
269 if ((pcipriv->bt_coexist.bt_coexistence) &&
270 (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
271 p_regtoset = regtoset_bt;
272 else
273 p_regtoset = regtoset_normal;
274
275 factor_toset = *((u8 *) val);
276 if (factor_toset <= 3) {
277 factor_toset = (1 << (factor_toset + 2));
278 if (factor_toset > 0xf)
279 factor_toset = 0xf;
280
281 for (index = 0; index < 4; index++) {
282 if ((p_regtoset[index] & 0xf0) >
283 (factor_toset << 4))
284 p_regtoset[index] =
285 (p_regtoset[index] & 0x0f) |
286 (factor_toset << 4);
287
288 if ((p_regtoset[index] & 0x0f) >
289 factor_toset)
290 p_regtoset[index] =
291 (p_regtoset[index] & 0xf0) |
292 (factor_toset);
293
294 rtl_write_byte(rtlpriv,
295 (REG_AGGLEN_LMT + index),
296 p_regtoset[index]);
297
298 }
299
300 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
301 "Set HW_VAR_AMPDU_FACTOR: %#x\n",
302 factor_toset);
303 }
304 break; }
305 case HW_VAR_AC_PARAM:{
306 u8 e_aci = *((u8 *) val);
307 rtl8723ae_dm_init_edca_turbo(hw);
308
309 if (rtlpci->acm_method != eAcmWay2_SW)
310 rtlpriv->cfg->ops->set_hw_reg(hw,
311 HW_VAR_ACM_CTRL,
312 (u8 *) (&e_aci));
313 break; }
314 case HW_VAR_ACM_CTRL:{
315 u8 e_aci = *((u8 *) val);
316 union aci_aifsn *p_aci_aifsn =
317 (union aci_aifsn *)(&(mac->ac[0].aifs));
318 u8 acm = p_aci_aifsn->f.acm;
319 u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
320
321 acm_ctrl |= ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
322
323 if (acm) {
324 switch (e_aci) {
325 case AC0_BE:
326 acm_ctrl |= AcmHw_BeqEn;
327 break;
328 case AC2_VI:
329 acm_ctrl |= AcmHw_ViqEn;
330 break;
331 case AC3_VO:
332 acm_ctrl |= AcmHw_VoqEn;
333 break;
334 default:
335 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
336 "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
337 acm);
338 break;
339 }
340 } else {
341 switch (e_aci) {
342 case AC0_BE:
343 acm_ctrl &= (~AcmHw_BeqEn);
344 break;
345 case AC2_VI:
346 acm_ctrl &= (~AcmHw_ViqEn);
347 break;
348 case AC3_VO:
349 acm_ctrl &= (~AcmHw_BeqEn);
350 break;
351 default:
352 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
353 "switch case not processed\n");
354 break;
355 }
356 }
357
358 RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
359 "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
360 acm_ctrl);
361 rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
362 break; }
363 case HW_VAR_RCR:
364 rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
365 rtlpci->receive_config = ((u32 *) (val))[0];
366 break;
367 case HW_VAR_RETRY_LIMIT:{
368 u8 retry_limit = ((u8 *) (val))[0];
369
370 rtl_write_word(rtlpriv, REG_RL,
371 retry_limit << RETRY_LIMIT_SHORT_SHIFT |
372 retry_limit << RETRY_LIMIT_LONG_SHIFT);
373 break; }
374 case HW_VAR_DUAL_TSF_RST:
375 rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
376 break;
377 case HW_VAR_EFUSE_BYTES:
378 rtlefuse->efuse_usedbytes = *((u16 *) val);
379 break;
380 case HW_VAR_EFUSE_USAGE:
381 rtlefuse->efuse_usedpercentage = *((u8 *) val);
382 break;
383 case HW_VAR_IO_CMD:
384 rtl8723ae_phy_set_io_cmd(hw, (*(enum io_type *)val));
385 break;
386 case HW_VAR_WPA_CONFIG:
387 rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *) val));
388 break;
389 case HW_VAR_SET_RPWM:{
390 u8 rpwm_val;
391
392 rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
393 udelay(1);
394
395 if (rpwm_val & BIT(7)) {
396 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
397 (*(u8 *) val));
398 } else {
399 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
400 ((*(u8 *) val) | BIT(7)));
401 }
402
403 break; }
404 case HW_VAR_H2C_FW_PWRMODE:{
405 u8 psmode = (*(u8 *) val);
406
407 if (psmode != FW_PS_ACTIVE_MODE)
408 rtl8723ae_dm_rf_saving(hw, true);
409
410 rtl8723ae_set_fw_pwrmode_cmd(hw, (*(u8 *) val));
411 break; }
412 case HW_VAR_FW_PSMODE_STATUS:
413 ppsc->fw_current_inpsmode = *((bool *) val);
414 break;
415 case HW_VAR_H2C_FW_JOINBSSRPT:{
416 u8 mstatus = (*(u8 *) val);
417 u8 tmp_regcr, tmp_reg422;
418 bool recover = false;
419
420 if (mstatus == RT_MEDIA_CONNECT) {
421 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID, NULL);
422
423 tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
424 rtl_write_byte(rtlpriv, REG_CR + 1,
425 (tmp_regcr | BIT(0)));
426
427 _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(3));
428 _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(4), 0);
429
430 tmp_reg422 = rtl_read_byte(rtlpriv,
431 REG_FWHW_TXQ_CTRL + 2);
432 if (tmp_reg422 & BIT(6))
433 recover = true;
434 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
435 tmp_reg422 & (~BIT(6)));
436
437 rtl8723ae_set_fw_rsvdpagepkt(hw, 0);
438
439 _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(3), 0);
440 _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(4));
441
442 if (recover)
443 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
444 tmp_reg422);
445
446 rtl_write_byte(rtlpriv, REG_CR + 1,
447 (tmp_regcr & ~(BIT(0))));
448 }
449 rtl8723ae_set_fw_joinbss_report_cmd(hw, (*(u8 *) val));
450
451 break; }
452 case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:
453 rtl8723ae_set_p2p_ps_offload_cmd(hw, (*(u8 *)val));
454 break;
455 case HW_VAR_AID:{
456 u16 u2btmp;
457 u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
458 u2btmp &= 0xC000;
459 rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
460 mac->assoc_id));
461 break; }
462 case HW_VAR_CORRECT_TSF:{
463 u8 btype_ibss = ((u8 *) (val))[0];
464
465 if (btype_ibss == true)
466 _rtl8723ae_stop_tx_beacon(hw);
467
468 _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(3));
469
470 rtl_write_dword(rtlpriv, REG_TSFTR,
471 (u32) (mac->tsf & 0xffffffff));
472 rtl_write_dword(rtlpriv, REG_TSFTR + 4,
473 (u32) ((mac->tsf >> 32) & 0xffffffff));
474
475 _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(3), 0);
476
477 if (btype_ibss == true)
478 _rtl8723ae_resume_tx_beacon(hw);
479 break; }
480 case HW_VAR_FW_LPS_ACTION: {
481 bool enter_fwlps = *((bool *)val);
482 u8 rpwm_val, fw_pwrmode;
483 bool fw_current_inps;
484
485 if (enter_fwlps) {
486 rpwm_val = 0x02; /* RF off */
487 fw_current_inps = true;
488 rtlpriv->cfg->ops->set_hw_reg(hw,
489 HW_VAR_FW_PSMODE_STATUS,
490 (u8 *)(&fw_current_inps));
491 rtlpriv->cfg->ops->set_hw_reg(hw,
492 HW_VAR_H2C_FW_PWRMODE,
493 (u8 *)(&ppsc->fwctrl_psmode));
494
495 rtlpriv->cfg->ops->set_hw_reg(hw,
496 HW_VAR_SET_RPWM,
497 (u8 *)(&rpwm_val));
498 } else {
499 rpwm_val = 0x0C; /* RF on */
500 fw_pwrmode = FW_PS_ACTIVE_MODE;
501 fw_current_inps = false;
502 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
503 (u8 *)(&rpwm_val));
504 rtlpriv->cfg->ops->set_hw_reg(hw,
505 HW_VAR_H2C_FW_PWRMODE,
506 (u8 *)(&fw_pwrmode));
507
508 rtlpriv->cfg->ops->set_hw_reg(hw,
509 HW_VAR_FW_PSMODE_STATUS,
510 (u8 *)(&fw_current_inps));
511 }
512 break; }
513 default:
514 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
515 "switch case not processed\n");
516 break;
517 }
518 }
519
520 static bool _rtl8723ae_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
521 {
522 struct rtl_priv *rtlpriv = rtl_priv(hw);
523 bool status = true;
524 long count = 0;
525 u32 value = _LLT_INIT_ADDR(address) |
526 _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
527
528 rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
529
530 do {
531 value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
532 if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
533 break;
534
535 if (count > POLLING_LLT_THRESHOLD) {
536 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
537 "Failed to polling write LLT done at address %d!\n",
538 address);
539 status = false;
540 break;
541 }
542 } while (++count);
543
544 return status;
545 }
546
547 static bool _rtl8723ae_llt_table_init(struct ieee80211_hw *hw)
548 {
549 struct rtl_priv *rtlpriv = rtl_priv(hw);
550 unsigned short i;
551 u8 txpktbuf_bndy;
552 u8 maxPage;
553 bool status;
554 u8 ubyte;
555
556 maxPage = 255;
557 txpktbuf_bndy = 246;
558
559 rtl_write_byte(rtlpriv, REG_CR, 0x8B);
560
561 rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
562
563 rtl_write_dword(rtlpriv, REG_RQPN, 0x80ac1c29);
564 rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x03);
565
566 rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
567 rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
568
569 rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
570 rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
571
572 rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
573 rtl_write_byte(rtlpriv, REG_PBP, 0x11);
574 rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
575
576 for (i = 0; i < (txpktbuf_bndy - 1); i++) {
577 status = _rtl8723ae_llt_write(hw, i, i + 1);
578 if (true != status)
579 return status;
580 }
581
582 status = _rtl8723ae_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
583 if (true != status)
584 return status;
585
586 for (i = txpktbuf_bndy; i < maxPage; i++) {
587 status = _rtl8723ae_llt_write(hw, i, (i + 1));
588 if (true != status)
589 return status;
590 }
591
592 status = _rtl8723ae_llt_write(hw, maxPage, txpktbuf_bndy);
593 if (true != status)
594 return status;
595
596 rtl_write_byte(rtlpriv, REG_CR, 0xff);
597 ubyte = rtl_read_byte(rtlpriv, REG_RQPN + 3);
598 rtl_write_byte(rtlpriv, REG_RQPN + 3, ubyte | BIT(7));
599
600 return true;
601 }
602
603 static void _rtl8723ae_gen_refresh_led_state(struct ieee80211_hw *hw)
604 {
605 struct rtl_priv *rtlpriv = rtl_priv(hw);
606 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
607 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
608 struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
609
610 if (rtlpriv->rtlhal.up_first_time)
611 return;
612
613 if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
614 rtl8723ae_sw_led_on(hw, pLed0);
615 else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
616 rtl8723ae_sw_led_on(hw, pLed0);
617 else
618 rtl8723ae_sw_led_off(hw, pLed0);
619 }
620
621 static bool _rtl8712e_init_mac(struct ieee80211_hw *hw)
622 {
623 struct rtl_priv *rtlpriv = rtl_priv(hw);
624 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
625 unsigned char bytetmp;
626 unsigned short wordtmp;
627 u16 retry = 0;
628 u16 tmpu2b;
629 bool mac_func_enable;
630
631 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
632 bytetmp = rtl_read_byte(rtlpriv, REG_CR);
633 if (bytetmp == 0xFF)
634 mac_func_enable = true;
635 else
636 mac_func_enable = false;
637
638
639 /* HW Power on sequence */
640 if (!rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
641 PWR_INTF_PCI_MSK, Rtl8723_NIC_ENABLE_FLOW))
642 return false;
643
644 bytetmp = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG+2);
645 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG+2, bytetmp | BIT(4));
646
647 /* eMAC time out function enable, 0x369[7]=1 */
648 bytetmp = rtl_read_byte(rtlpriv, 0x369);
649 rtl_write_byte(rtlpriv, 0x369, bytetmp | BIT(7));
650
651 /* ePHY reg 0x1e bit[4]=1 using MDIO interface,
652 * we should do this before Enabling ASPM backdoor.
653 */
654 do {
655 rtl_write_word(rtlpriv, 0x358, 0x5e);
656 udelay(100);
657 rtl_write_word(rtlpriv, 0x356, 0xc280);
658 rtl_write_word(rtlpriv, 0x354, 0xc290);
659 rtl_write_word(rtlpriv, 0x358, 0x3e);
660 udelay(100);
661 rtl_write_word(rtlpriv, 0x358, 0x5e);
662 udelay(100);
663 tmpu2b = rtl_read_word(rtlpriv, 0x356);
664 retry++;
665 } while (tmpu2b != 0xc290 && retry < 100);
666
667 if (retry >= 100) {
668 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
669 "InitMAC(): ePHY configure fail!!!\n");
670 return false;
671 }
672
673 rtl_write_word(rtlpriv, REG_CR, 0x2ff);
674 rtl_write_word(rtlpriv, REG_CR + 1, 0x06);
675
676 if (!mac_func_enable) {
677 if (_rtl8723ae_llt_table_init(hw) == false)
678 return false;
679 }
680
681 rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
682 rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
683
684 rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
685
686 wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL) & 0xf;
687 wordtmp |= 0xF771;
688 rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
689
690 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
691 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
692 rtl_write_word(rtlpriv, REG_RXFLTMAP2, 0xFFFF);
693 rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
694
695 rtl_write_byte(rtlpriv, 0x4d0, 0x0);
696
697 rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
698 ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
699 DMA_BIT_MASK(32));
700 rtl_write_dword(rtlpriv, REG_MGQ_DESA,
701 (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
702 DMA_BIT_MASK(32));
703 rtl_write_dword(rtlpriv, REG_VOQ_DESA,
704 (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
705 rtl_write_dword(rtlpriv, REG_VIQ_DESA,
706 (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
707 rtl_write_dword(rtlpriv, REG_BEQ_DESA,
708 (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
709 rtl_write_dword(rtlpriv, REG_BKQ_DESA,
710 (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
711 rtl_write_dword(rtlpriv, REG_HQ_DESA,
712 (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
713 DMA_BIT_MASK(32));
714 rtl_write_dword(rtlpriv, REG_RX_DESA,
715 (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
716 DMA_BIT_MASK(32));
717
718 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x74);
719
720 rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
721
722 bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
723 rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
724 do {
725 retry++;
726 bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
727 } while ((retry < 200) && (bytetmp & BIT(7)));
728
729 _rtl8723ae_gen_refresh_led_state(hw);
730
731 rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
732
733 return true;
734 }
735
736 static void _rtl8723ae_hw_configure(struct ieee80211_hw *hw)
737 {
738 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
739 struct rtl_priv *rtlpriv = rtl_priv(hw);
740 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
741 u8 reg_bw_opmode;
742 u32 reg_prsr;
743
744 reg_bw_opmode = BW_OPMODE_20MHZ;
745 reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
746
747 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
748
749 rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
750
751 rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
752
753 rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
754
755 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
756
757 rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
758
759 rtl_write_word(rtlpriv, REG_RL, 0x0707);
760
761 rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
762
763 rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
764
765 rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
766 rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
767 rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
768 rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
769
770 if ((pcipriv->bt_coexist.bt_coexistence) &&
771 (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
772 rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0x97427431);
773 else
774 rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
775
776 rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
777
778 rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
779
780 rtlpci->reg_bcn_ctrl_val = 0x1f;
781 rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
782
783 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
784
785 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
786
787 rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
788 rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
789
790 if ((pcipriv->bt_coexist.bt_coexistence) &&
791 (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4)) {
792 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
793 rtl_write_word(rtlpriv, REG_PROT_MODE_CTRL, 0x0402);
794 } else {
795 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
796 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
797 }
798
799 if ((pcipriv->bt_coexist.bt_coexistence) &&
800 (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
801 rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
802 else
803 rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
804
805 rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
806
807 rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
808 rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
809
810 rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
811
812 rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
813
814 rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
815 rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
816
817 rtl_write_dword(rtlpriv, 0x394, 0x1);
818 }
819
820 static void _rtl8723ae_enable_aspm_back_door(struct ieee80211_hw *hw)
821 {
822 struct rtl_priv *rtlpriv = rtl_priv(hw);
823 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
824
825 rtl_write_byte(rtlpriv, 0x34b, 0x93);
826 rtl_write_word(rtlpriv, 0x350, 0x870c);
827 rtl_write_byte(rtlpriv, 0x352, 0x1);
828
829 if (ppsc->support_backdoor)
830 rtl_write_byte(rtlpriv, 0x349, 0x1b);
831 else
832 rtl_write_byte(rtlpriv, 0x349, 0x03);
833
834 rtl_write_word(rtlpriv, 0x350, 0x2718);
835 rtl_write_byte(rtlpriv, 0x352, 0x1);
836 }
837
838 void rtl8723ae_enable_hw_security_config(struct ieee80211_hw *hw)
839 {
840 struct rtl_priv *rtlpriv = rtl_priv(hw);
841 u8 sec_reg_value;
842
843 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
844 "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
845 rtlpriv->sec.pairwise_enc_algorithm,
846 rtlpriv->sec.group_enc_algorithm);
847
848 if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
849 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
850 "not open hw encryption\n");
851 return;
852 }
853
854 sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
855
856 if (rtlpriv->sec.use_defaultkey) {
857 sec_reg_value |= SCR_TxUseDK;
858 sec_reg_value |= SCR_RxUseDK;
859 }
860
861 sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
862
863 rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
864
865 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
866 "The SECR-value %x\n", sec_reg_value);
867
868 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
869
870 }
871
872 int rtl8723ae_hw_init(struct ieee80211_hw *hw)
873 {
874 struct rtl_priv *rtlpriv = rtl_priv(hw);
875 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
876 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
877 struct rtl_phy *rtlphy = &(rtlpriv->phy);
878 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
879 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
880 bool rtstatus = true;
881 int err;
882 u8 tmp_u1b;
883
884 rtlpriv->rtlhal.being_init_adapter = true;
885 rtlpriv->intf_ops->disable_aspm(hw);
886 rtstatus = _rtl8712e_init_mac(hw);
887 if (rtstatus != true) {
888 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Init MAC failed\n");
889 err = 1;
890 return err;
891 }
892
893 err = rtl8723ae_download_fw(hw);
894 if (err) {
895 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
896 "Failed to download FW. Init HW without FW now..\n");
897 err = 1;
898 rtlhal->fw_ready = false;
899 return err;
900 } else {
901 rtlhal->fw_ready = true;
902 }
903
904 rtlhal->last_hmeboxnum = 0;
905 rtl8723ae_phy_mac_config(hw);
906 /* because the last function modifies RCR, we update
907 * rcr var here, or TP will be unstable as ther receive_config
908 * is wrong, RX RCR_ACRC32 will cause TP unstable & Rx
909 * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252
910 */
911 rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR);
912 rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
913 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
914
915 rtl8723ae_phy_bb_config(hw);
916 rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
917 rtl8723ae_phy_rf_config(hw);
918 if (IS_VENDOR_UMC_A_CUT(rtlhal->version)) {
919 rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD, 0x30255);
920 rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G2, MASKDWORD, 0x50a00);
921 } else if (IS_81xxC_VENDOR_UMC_B_CUT(rtlhal->version)) {
922 rtl_set_rfreg(hw, RF90_PATH_A, 0x0C, MASKDWORD, 0x894AE);
923 rtl_set_rfreg(hw, RF90_PATH_A, 0x0A, MASKDWORD, 0x1AF31);
924 rtl_set_rfreg(hw, RF90_PATH_A, RF_IPA, MASKDWORD, 0x8F425);
925 rtl_set_rfreg(hw, RF90_PATH_A, RF_SYN_G2, MASKDWORD, 0x4F200);
926 rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK1, MASKDWORD, 0x44053);
927 rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK2, MASKDWORD, 0x80201);
928 }
929 rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
930 RF_CHNLBW, RFREG_OFFSET_MASK);
931 rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
932 RF_CHNLBW, RFREG_OFFSET_MASK);
933 rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
934 rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
935 rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
936 _rtl8723ae_hw_configure(hw);
937 rtl_cam_reset_all_entry(hw);
938 rtl8723ae_enable_hw_security_config(hw);
939
940 ppsc->rfpwr_state = ERFON;
941
942 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
943 _rtl8723ae_enable_aspm_back_door(hw);
944 rtlpriv->intf_ops->enable_aspm(hw);
945
946 rtl8723ae_bt_hw_init(hw);
947
948 if (ppsc->rfpwr_state == ERFON) {
949 rtl8723ae_phy_set_rfpath_switch(hw, 1);
950 if (rtlphy->iqk_initialized) {
951 rtl8723ae_phy_iq_calibrate(hw, true);
952 } else {
953 rtl8723ae_phy_iq_calibrate(hw, false);
954 rtlphy->iqk_initialized = true;
955 }
956
957 rtl8723ae_phy_lc_calibrate(hw);
958 }
959
960 tmp_u1b = efuse_read_1byte(hw, 0x1FA);
961 if (!(tmp_u1b & BIT(0))) {
962 rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
963 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path A\n");
964 }
965
966 if (!(tmp_u1b & BIT(4))) {
967 tmp_u1b = rtl_read_byte(rtlpriv, 0x16) & 0x0F;
968 rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
969 udelay(10);
970 rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
971 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "under 1.5V\n");
972 }
973 rtl8723ae_dm_init(hw);
974 rtlpriv->rtlhal.being_init_adapter = false;
975 return err;
976 }
977
978 static enum version_8723e _rtl8723ae_read_chip_version(struct ieee80211_hw *hw)
979 {
980 struct rtl_priv *rtlpriv = rtl_priv(hw);
981 struct rtl_phy *rtlphy = &(rtlpriv->phy);
982 enum version_8723e version = 0x0000;
983 u32 value32;
984
985 value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
986 if (value32 & TRP_VAUX_EN) {
987 version = (enum version_8723e)(version |
988 ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
989 /* RTL8723 with BT function. */
990 version = (enum version_8723e)(version |
991 ((value32 & BT_FUNC) ? CHIP_8723 : 0));
992
993 } else {
994 /* Normal mass production chip. */
995 version = (enum version_8723e) NORMAL_CHIP;
996 version = (enum version_8723e)(version |
997 ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
998 /* RTL8723 with BT function. */
999 version = (enum version_8723e)(version |
1000 ((value32 & BT_FUNC) ? CHIP_8723 : 0));
1001 if (IS_CHIP_VENDOR_UMC(version))
1002 version = (enum version_8723e)(version |
1003 ((value32 & CHIP_VER_RTL_MASK)));/* IC version (CUT) */
1004 if (IS_8723_SERIES(version)) {
1005 value32 = rtl_read_dword(rtlpriv, REG_GPIO_OUTSTS);
1006 /* ROM code version */
1007 version = (enum version_8723e)(version |
1008 ((value32 & RF_RL_ID)>>20));
1009 }
1010 }
1011
1012 if (IS_8723_SERIES(version)) {
1013 value32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
1014 rtlphy->polarity_ctl = ((value32 & WL_HWPDN_SL) ?
1015 RT_POLARITY_HIGH_ACT :
1016 RT_POLARITY_LOW_ACT);
1017 }
1018 switch (version) {
1019 case VERSION_TEST_UMC_CHIP_8723:
1020 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1021 "Chip Version ID: VERSION_TEST_UMC_CHIP_8723.\n");
1022 break;
1023 case VERSION_NORMAL_UMC_CHIP_8723_1T1R_A_CUT:
1024 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1025 "Chip Version ID: VERSION_NORMAL_UMC_CHIP_8723_1T1R_A_CUT.\n");
1026 break;
1027 case VERSION_NORMAL_UMC_CHIP_8723_1T1R_B_CUT:
1028 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1029 "Chip Version ID: VERSION_NORMAL_UMC_CHIP_8723_1T1R_B_CUT.\n");
1030 break;
1031 default:
1032 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1033 "Chip Version ID: Unknown. Bug?\n");
1034 break;
1035 }
1036
1037 if (IS_8723_SERIES(version))
1038 rtlphy->rf_type = RF_1T1R;
1039
1040 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Chip RF Type: %s\n",
1041 (rtlphy->rf_type == RF_2T2R) ? "RF_2T2R" : "RF_1T1R");
1042
1043 return version;
1044 }
1045
1046 static int _rtl8723ae_set_media_status(struct ieee80211_hw *hw,
1047 enum nl80211_iftype type)
1048 {
1049 struct rtl_priv *rtlpriv = rtl_priv(hw);
1050 u8 bt_msr = rtl_read_byte(rtlpriv, MSR) & 0xfc;
1051 enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
1052
1053 rtl_write_dword(rtlpriv, REG_BCN_CTRL, 0);
1054 RT_TRACE(rtlpriv, COMP_BEACON, DBG_LOUD,
1055 "clear 0x550 when set HW_VAR_MEDIA_STATUS\n");
1056
1057 if (type == NL80211_IFTYPE_UNSPECIFIED ||
1058 type == NL80211_IFTYPE_STATION) {
1059 _rtl8723ae_stop_tx_beacon(hw);
1060 _rtl8723ae_enable_bcn_sufunc(hw);
1061 } else if (type == NL80211_IFTYPE_ADHOC ||
1062 type == NL80211_IFTYPE_AP) {
1063 _rtl8723ae_resume_tx_beacon(hw);
1064 _rtl8723ae_disable_bcn_sufunc(hw);
1065 } else {
1066 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
1067 "Set HW_VAR_MEDIA_STATUS: No such media status(%x).\n",
1068 type);
1069 }
1070
1071 switch (type) {
1072 case NL80211_IFTYPE_UNSPECIFIED:
1073 bt_msr |= MSR_NOLINK;
1074 ledaction = LED_CTL_LINK;
1075 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1076 "Set Network type to NO LINK!\n");
1077 break;
1078 case NL80211_IFTYPE_ADHOC:
1079 bt_msr |= MSR_ADHOC;
1080 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1081 "Set Network type to Ad Hoc!\n");
1082 break;
1083 case NL80211_IFTYPE_STATION:
1084 bt_msr |= MSR_INFRA;
1085 ledaction = LED_CTL_LINK;
1086 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1087 "Set Network type to STA!\n");
1088 break;
1089 case NL80211_IFTYPE_AP:
1090 bt_msr |= MSR_AP;
1091 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1092 "Set Network type to AP!\n");
1093 break;
1094 default:
1095 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1096 "Network type %d not supported!\n",
1097 type);
1098 return 1;
1099 break;
1100
1101 }
1102
1103 rtl_write_byte(rtlpriv, (MSR), bt_msr);
1104 rtlpriv->cfg->ops->led_control(hw, ledaction);
1105 if ((bt_msr & 0x03) == MSR_AP)
1106 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
1107 else
1108 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
1109 return 0;
1110 }
1111
1112 void rtl8723ae_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
1113 {
1114 struct rtl_priv *rtlpriv = rtl_priv(hw);
1115 u32 reg_rcr;
1116
1117 if (rtlpriv->psc.rfpwr_state != ERFON)
1118 return;
1119
1120 rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RCR, (u8 *)(&reg_rcr));
1121
1122 if (check_bssid == true) {
1123 reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
1124 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
1125 (u8 *)(&reg_rcr));
1126 _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(4));
1127 } else if (check_bssid == false) {
1128 reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
1129 _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(4), 0);
1130 rtlpriv->cfg->ops->set_hw_reg(hw,
1131 HW_VAR_RCR, (u8 *) (&reg_rcr));
1132 }
1133 }
1134
1135 int rtl8723ae_set_network_type(struct ieee80211_hw *hw,
1136 enum nl80211_iftype type)
1137 {
1138 struct rtl_priv *rtlpriv = rtl_priv(hw);
1139
1140 if (_rtl8723ae_set_media_status(hw, type))
1141 return -EOPNOTSUPP;
1142
1143 if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
1144 if (type != NL80211_IFTYPE_AP)
1145 rtl8723ae_set_check_bssid(hw, true);
1146 } else {
1147 rtl8723ae_set_check_bssid(hw, false);
1148 }
1149 return 0;
1150 }
1151
1152 /* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
1153 void rtl8723ae_set_qos(struct ieee80211_hw *hw, int aci)
1154 {
1155 struct rtl_priv *rtlpriv = rtl_priv(hw);
1156
1157 rtl8723ae_dm_init_edca_turbo(hw);
1158 switch (aci) {
1159 case AC1_BK:
1160 rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
1161 break;
1162 case AC0_BE:
1163 /* rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4ac_param); */
1164 break;
1165 case AC2_VI:
1166 rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
1167 break;
1168 case AC3_VO:
1169 rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
1170 break;
1171 default:
1172 RT_ASSERT(false, "invalid aci: %d !\n", aci);
1173 break;
1174 }
1175 }
1176
1177 void rtl8723ae_enable_interrupt(struct ieee80211_hw *hw)
1178 {
1179 struct rtl_priv *rtlpriv = rtl_priv(hw);
1180 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1181
1182 rtl_write_dword(rtlpriv, 0x3a8, rtlpci->irq_mask[0] & 0xFFFFFFFF);
1183 rtl_write_dword(rtlpriv, 0x3ac, rtlpci->irq_mask[1] & 0xFFFFFFFF);
1184 rtlpci->irq_enabled = true;
1185 }
1186
1187 void rtl8723ae_disable_interrupt(struct ieee80211_hw *hw)
1188 {
1189 struct rtl_priv *rtlpriv = rtl_priv(hw);
1190 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1191
1192 rtl_write_dword(rtlpriv, 0x3a8, IMR8190_DISABLED);
1193 rtl_write_dword(rtlpriv, 0x3ac, IMR8190_DISABLED);
1194 rtlpci->irq_enabled = false;
1195 synchronize_irq(rtlpci->pdev->irq);
1196 }
1197
1198 static void _rtl8723ae_poweroff_adapter(struct ieee80211_hw *hw)
1199 {
1200 struct rtl_priv *rtlpriv = rtl_priv(hw);
1201 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1202 u8 u1tmp;
1203
1204 /* Combo (PCIe + USB) Card and PCIe-MF Card */
1205 /* 1. Run LPS WL RFOFF flow */
1206 rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
1207 PWR_INTF_PCI_MSK, Rtl8723_NIC_LPS_ENTER_FLOW);
1208
1209 /* 2. 0x1F[7:0] = 0 */
1210 /* turn off RF */
1211 rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
1212 if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) && rtlhal->fw_ready)
1213 rtl8723ae_firmware_selfreset(hw);
1214
1215 /* Reset MCU. Suggested by Filen. */
1216 u1tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN+1);
1217 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN+1, (u1tmp & (~BIT(2))));
1218
1219 /* g. MCUFWDL 0x80[1:0]=0 */
1220 /* reset MCU ready status */
1221 rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
1222
1223 /* HW card disable configuration. */
1224 rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
1225 PWR_INTF_PCI_MSK, Rtl8723_NIC_DISABLE_FLOW);
1226
1227 /* Reset MCU IO Wrapper */
1228 u1tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
1229 rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, (u1tmp & (~BIT(0))));
1230 u1tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
1231 rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, u1tmp | BIT(0));
1232
1233 /* 7. RSV_CTRL 0x1C[7:0] = 0x0E */
1234 /* lock ISO/CLK/Power control register */
1235 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
1236 }
1237
1238 void rtl8723ae_card_disable(struct ieee80211_hw *hw)
1239 {
1240 struct rtl_priv *rtlpriv = rtl_priv(hw);
1241 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1242 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1243 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1244 enum nl80211_iftype opmode;
1245
1246 mac->link_state = MAC80211_NOLINK;
1247 opmode = NL80211_IFTYPE_UNSPECIFIED;
1248 _rtl8723ae_set_media_status(hw, opmode);
1249 if (rtlpci->driver_is_goingto_unload ||
1250 ppsc->rfoff_reason > RF_CHANGE_BY_PS)
1251 rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1252 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1253 _rtl8723ae_poweroff_adapter(hw);
1254
1255 /* after power off we should do iqk again */
1256 rtlpriv->phy.iqk_initialized = false;
1257 }
1258
1259 void rtl8723ae_interrupt_recognized(struct ieee80211_hw *hw,
1260 u32 *p_inta, u32 *p_intb)
1261 {
1262 struct rtl_priv *rtlpriv = rtl_priv(hw);
1263 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1264
1265 *p_inta = rtl_read_dword(rtlpriv, 0x3a0) & rtlpci->irq_mask[0];
1266 rtl_write_dword(rtlpriv, 0x3a0, *p_inta);
1267 }
1268
1269 void rtl8723ae_set_beacon_related_registers(struct ieee80211_hw *hw)
1270 {
1271
1272 struct rtl_priv *rtlpriv = rtl_priv(hw);
1273 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1274 u16 bcn_interval, atim_window;
1275
1276 bcn_interval = mac->beacon_interval;
1277 atim_window = 2; /*FIX MERGE */
1278 rtl8723ae_disable_interrupt(hw);
1279 rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
1280 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1281 rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
1282 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
1283 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
1284 rtl_write_byte(rtlpriv, 0x606, 0x30);
1285 rtl8723ae_enable_interrupt(hw);
1286 }
1287
1288 void rtl8723ae_set_beacon_interval(struct ieee80211_hw *hw)
1289 {
1290 struct rtl_priv *rtlpriv = rtl_priv(hw);
1291 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1292 u16 bcn_interval = mac->beacon_interval;
1293
1294 RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
1295 "beacon_interval:%d\n", bcn_interval);
1296 rtl8723ae_disable_interrupt(hw);
1297 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1298 rtl8723ae_enable_interrupt(hw);
1299 }
1300
1301 void rtl8723ae_update_interrupt_mask(struct ieee80211_hw *hw,
1302 u32 add_msr, u32 rm_msr)
1303 {
1304 struct rtl_priv *rtlpriv = rtl_priv(hw);
1305 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1306
1307 RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
1308 "add_msr:%x, rm_msr:%x\n", add_msr, rm_msr);
1309
1310 if (add_msr)
1311 rtlpci->irq_mask[0] |= add_msr;
1312 if (rm_msr)
1313 rtlpci->irq_mask[0] &= (~rm_msr);
1314 rtl8723ae_disable_interrupt(hw);
1315 rtl8723ae_enable_interrupt(hw);
1316 }
1317
1318 static u8 _rtl8723ae_get_chnl_group(u8 chnl)
1319 {
1320 u8 group;
1321
1322 if (chnl < 3)
1323 group = 0;
1324 else if (chnl < 9)
1325 group = 1;
1326 else
1327 group = 2;
1328 return group;
1329 }
1330
1331 static void _rtl8723ae_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
1332 bool autoload_fail,
1333 u8 *hwinfo)
1334 {
1335 struct rtl_priv *rtlpriv = rtl_priv(hw);
1336 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1337 u8 rf_path, index, tempval;
1338 u16 i;
1339
1340 for (rf_path = 0; rf_path < 1; rf_path++) {
1341 for (i = 0; i < 3; i++) {
1342 if (!autoload_fail) {
1343 rtlefuse->eeprom_chnlarea_txpwr_cck
1344 [rf_path][i] =
1345 hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
1346 rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1347 [rf_path][i] =
1348 hwinfo[EEPROM_TXPOWERHT40_1S + rf_path *
1349 3 + i];
1350 } else {
1351 rtlefuse->eeprom_chnlarea_txpwr_cck
1352 [rf_path][i] =
1353 EEPROM_DEFAULT_TXPOWERLEVEL;
1354 rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1355 [rf_path][i] =
1356 EEPROM_DEFAULT_TXPOWERLEVEL;
1357 }
1358 }
1359 }
1360
1361 for (i = 0; i < 3; i++) {
1362 if (!autoload_fail)
1363 tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
1364 else
1365 tempval = EEPROM_DEFAULT_HT40_2SDIFF;
1366 rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_A][i] =
1367 (tempval & 0xf);
1368 rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_B][i] =
1369 ((tempval & 0xf0) >> 4);
1370 }
1371
1372 for (rf_path = 0; rf_path < 2; rf_path++)
1373 for (i = 0; i < 3; i++)
1374 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
1375 "RF(%d) EEPROM CCK Area(%d) = 0x%x\n", rf_path,
1376 i, rtlefuse->eeprom_chnlarea_txpwr_cck
1377 [rf_path][i]);
1378 for (rf_path = 0; rf_path < 2; rf_path++)
1379 for (i = 0; i < 3; i++)
1380 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
1381 "RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
1382 rf_path, i,
1383 rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1384 [rf_path][i]);
1385 for (rf_path = 0; rf_path < 2; rf_path++)
1386 for (i = 0; i < 3; i++)
1387 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
1388 "RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
1389 rf_path, i,
1390 rtlefuse->eprom_chnl_txpwr_ht40_2sdf
1391 [rf_path][i]);
1392
1393 for (rf_path = 0; rf_path < 2; rf_path++) {
1394 for (i = 0; i < 14; i++) {
1395 index = _rtl8723ae_get_chnl_group((u8) i);
1396
1397 rtlefuse->txpwrlevel_cck[rf_path][i] =
1398 rtlefuse->eeprom_chnlarea_txpwr_cck
1399 [rf_path][index];
1400 rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
1401 rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1402 [rf_path][index];
1403
1404 if ((rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1405 [rf_path][index] -
1406 rtlefuse->eprom_chnl_txpwr_ht40_2sdf[rf_path]
1407 [index]) > 0) {
1408 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
1409 rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1410 [rf_path][index] -
1411 rtlefuse->eprom_chnl_txpwr_ht40_2sdf
1412 [rf_path][index];
1413 } else {
1414 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
1415 }
1416 }
1417
1418 for (i = 0; i < 14; i++) {
1419 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1420 "RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = "
1421 "[0x%x / 0x%x / 0x%x]\n", rf_path, i,
1422 rtlefuse->txpwrlevel_cck[rf_path][i],
1423 rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
1424 rtlefuse->txpwrlevel_ht40_2s[rf_path][i]);
1425 }
1426 }
1427
1428 for (i = 0; i < 3; i++) {
1429 if (!autoload_fail) {
1430 rtlefuse->eeprom_pwrlimit_ht40[i] =
1431 hwinfo[EEPROM_TXPWR_GROUP + i];
1432 rtlefuse->eeprom_pwrlimit_ht20[i] =
1433 hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
1434 } else {
1435 rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
1436 rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
1437 }
1438 }
1439
1440 for (rf_path = 0; rf_path < 2; rf_path++) {
1441 for (i = 0; i < 14; i++) {
1442 index = _rtl8723ae_get_chnl_group((u8) i);
1443
1444 if (rf_path == RF90_PATH_A) {
1445 rtlefuse->pwrgroup_ht20[rf_path][i] =
1446 (rtlefuse->eeprom_pwrlimit_ht20[index] &
1447 0xf);
1448 rtlefuse->pwrgroup_ht40[rf_path][i] =
1449 (rtlefuse->eeprom_pwrlimit_ht40[index] &
1450 0xf);
1451 } else if (rf_path == RF90_PATH_B) {
1452 rtlefuse->pwrgroup_ht20[rf_path][i] =
1453 ((rtlefuse->eeprom_pwrlimit_ht20[index] &
1454 0xf0) >> 4);
1455 rtlefuse->pwrgroup_ht40[rf_path][i] =
1456 ((rtlefuse->eeprom_pwrlimit_ht40[index] &
1457 0xf0) >> 4);
1458 }
1459
1460 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1461 "RF-%d pwrgroup_ht20[%d] = 0x%x\n", rf_path, i,
1462 rtlefuse->pwrgroup_ht20[rf_path][i]);
1463 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1464 "RF-%d pwrgroup_ht40[%d] = 0x%x\n", rf_path, i,
1465 rtlefuse->pwrgroup_ht40[rf_path][i]);
1466 }
1467 }
1468
1469 for (i = 0; i < 14; i++) {
1470 index = _rtl8723ae_get_chnl_group((u8) i);
1471
1472 if (!autoload_fail)
1473 tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
1474 else
1475 tempval = EEPROM_DEFAULT_HT20_DIFF;
1476
1477 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
1478 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
1479 ((tempval >> 4) & 0xF);
1480
1481 if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
1482 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
1483
1484 if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
1485 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
1486
1487 index = _rtl8723ae_get_chnl_group((u8) i);
1488
1489 if (!autoload_fail)
1490 tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
1491 else
1492 tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
1493
1494 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
1495 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
1496 ((tempval >> 4) & 0xF);
1497 }
1498
1499 rtlefuse->legacy_ht_txpowerdiff =
1500 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
1501
1502 for (i = 0; i < 14; i++)
1503 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1504 "RF-A Ht20 to HT40 Diff[%d] = 0x%x\n", i,
1505 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]);
1506 for (i = 0; i < 14; i++)
1507 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1508 "RF-A Legacy to Ht40 Diff[%d] = 0x%x\n", i,
1509 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]);
1510 for (i = 0; i < 14; i++)
1511 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1512 "RF-B Ht20 to HT40 Diff[%d] = 0x%x\n", i,
1513 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]);
1514 for (i = 0; i < 14; i++)
1515 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1516 "RF-B Legacy to HT40 Diff[%d] = 0x%x\n", i,
1517 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]);
1518
1519 if (!autoload_fail)
1520 rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
1521 else
1522 rtlefuse->eeprom_regulatory = 0;
1523 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1524 "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
1525
1526 if (!autoload_fail)
1527 rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
1528 else
1529 rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
1530 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1531 "TSSI_A = 0x%x, TSSI_B = 0x%x\n",
1532 rtlefuse->eeprom_tssi[RF90_PATH_A],
1533 rtlefuse->eeprom_tssi[RF90_PATH_B]);
1534
1535 if (!autoload_fail)
1536 tempval = hwinfo[EEPROM_THERMAL_METER];
1537 else
1538 tempval = EEPROM_DEFAULT_THERMALMETER;
1539 rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
1540
1541 if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
1542 rtlefuse->apk_thermalmeterignore = true;
1543
1544 rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
1545 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1546 "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
1547 }
1548
1549 static void _rtl8723ae_read_adapter_info(struct ieee80211_hw *hw,
1550 bool pseudo_test)
1551 {
1552 struct rtl_priv *rtlpriv = rtl_priv(hw);
1553 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1554 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1555 u16 i, usvalue;
1556 u8 hwinfo[HWSET_MAX_SIZE];
1557 u16 eeprom_id;
1558
1559 if (pseudo_test) {
1560 /* need add */
1561 return;
1562 }
1563 if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
1564 rtl_efuse_shadow_map_update(hw);
1565
1566 memcpy(hwinfo, &rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
1567 HWSET_MAX_SIZE);
1568 } else if (rtlefuse->epromtype == EEPROM_93C46) {
1569 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1570 "RTL819X Not boot from eeprom, check it !!");
1571 }
1572
1573 RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_DMESG, ("MAP\n"),
1574 hwinfo, HWSET_MAX_SIZE);
1575
1576 eeprom_id = *((u16 *)&hwinfo[0]);
1577 if (eeprom_id != RTL8190_EEPROM_ID) {
1578 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
1579 "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
1580 rtlefuse->autoload_failflag = true;
1581 } else {
1582 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
1583 rtlefuse->autoload_failflag = false;
1584 }
1585
1586 if (rtlefuse->autoload_failflag == true)
1587 return;
1588
1589 rtlefuse->eeprom_vid = *(u16 *) &hwinfo[EEPROM_VID];
1590 rtlefuse->eeprom_did = *(u16 *) &hwinfo[EEPROM_DID];
1591 rtlefuse->eeprom_svid = *(u16 *) &hwinfo[EEPROM_SVID];
1592 rtlefuse->eeprom_smid = *(u16 *) &hwinfo[EEPROM_SMID];
1593 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1594 "EEPROMId = 0x%4x\n", eeprom_id);
1595 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1596 "EEPROM VID = 0x%4x\n", rtlefuse->eeprom_vid);
1597 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1598 "EEPROM DID = 0x%4x\n", rtlefuse->eeprom_did);
1599 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1600 "EEPROM SVID = 0x%4x\n", rtlefuse->eeprom_svid);
1601 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1602 "EEPROM SMID = 0x%4x\n", rtlefuse->eeprom_smid);
1603
1604 for (i = 0; i < 6; i += 2) {
1605 usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
1606 *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
1607 }
1608
1609 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1610 "dev_addr: %pM\n", rtlefuse->dev_addr);
1611
1612 _rtl8723ae_read_txpower_info_from_hwpg(hw,
1613 rtlefuse->autoload_failflag, hwinfo);
1614
1615 rtl8723ae_read_bt_coexist_info_from_hwpg(hw,
1616 rtlefuse->autoload_failflag, hwinfo);
1617
1618 rtlefuse->eeprom_channelplan = *(u8 *)&hwinfo[EEPROM_CHANNELPLAN];
1619 rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
1620 rtlefuse->txpwr_fromeprom = true;
1621 rtlefuse->eeprom_oemid = *(u8 *)&hwinfo[EEPROM_CUSTOMER_ID];
1622
1623 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1624 "EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid);
1625
1626 /* set channel paln to world wide 13 */
1627 rtlefuse->channel_plan = COUNTRY_CODE_WORLD_WIDE_13;
1628
1629 if (rtlhal->oem_id == RT_CID_DEFAULT) {
1630 switch (rtlefuse->eeprom_oemid) {
1631 case EEPROM_CID_DEFAULT:
1632 if (rtlefuse->eeprom_did == 0x8176) {
1633 if (CHK_SVID_SMID(0x10EC, 0x6151) ||
1634 CHK_SVID_SMID(0x10EC, 0x6152) ||
1635 CHK_SVID_SMID(0x10EC, 0x6154) ||
1636 CHK_SVID_SMID(0x10EC, 0x6155) ||
1637 CHK_SVID_SMID(0x10EC, 0x6177) ||
1638 CHK_SVID_SMID(0x10EC, 0x6178) ||
1639 CHK_SVID_SMID(0x10EC, 0x6179) ||
1640 CHK_SVID_SMID(0x10EC, 0x6180) ||
1641 CHK_SVID_SMID(0x10EC, 0x8151) ||
1642 CHK_SVID_SMID(0x10EC, 0x8152) ||
1643 CHK_SVID_SMID(0x10EC, 0x8154) ||
1644 CHK_SVID_SMID(0x10EC, 0x8155) ||
1645 CHK_SVID_SMID(0x10EC, 0x8181) ||
1646 CHK_SVID_SMID(0x10EC, 0x8182) ||
1647 CHK_SVID_SMID(0x10EC, 0x8184) ||
1648 CHK_SVID_SMID(0x10EC, 0x8185) ||
1649 CHK_SVID_SMID(0x10EC, 0x9151) ||
1650 CHK_SVID_SMID(0x10EC, 0x9152) ||
1651 CHK_SVID_SMID(0x10EC, 0x9154) ||
1652 CHK_SVID_SMID(0x10EC, 0x9155) ||
1653 CHK_SVID_SMID(0x10EC, 0x9181) ||
1654 CHK_SVID_SMID(0x10EC, 0x9182) ||
1655 CHK_SVID_SMID(0x10EC, 0x9184) ||
1656 CHK_SVID_SMID(0x10EC, 0x9185))
1657 rtlhal->oem_id = RT_CID_TOSHIBA;
1658 else if (rtlefuse->eeprom_svid == 0x1025)
1659 rtlhal->oem_id = RT_CID_819x_Acer;
1660 else if (CHK_SVID_SMID(0x10EC, 0x6191) ||
1661 CHK_SVID_SMID(0x10EC, 0x6192) ||
1662 CHK_SVID_SMID(0x10EC, 0x6193) ||
1663 CHK_SVID_SMID(0x10EC, 0x7191) ||
1664 CHK_SVID_SMID(0x10EC, 0x7192) ||
1665 CHK_SVID_SMID(0x10EC, 0x7193) ||
1666 CHK_SVID_SMID(0x10EC, 0x8191) ||
1667 CHK_SVID_SMID(0x10EC, 0x8192) ||
1668 CHK_SVID_SMID(0x10EC, 0x8193))
1669 rtlhal->oem_id = RT_CID_819x_SAMSUNG;
1670 else if (CHK_SVID_SMID(0x10EC, 0x8195) ||
1671 CHK_SVID_SMID(0x10EC, 0x9195) ||
1672 CHK_SVID_SMID(0x10EC, 0x7194) ||
1673 CHK_SVID_SMID(0x10EC, 0x8200) ||
1674 CHK_SVID_SMID(0x10EC, 0x8201) ||
1675 CHK_SVID_SMID(0x10EC, 0x8202) ||
1676 CHK_SVID_SMID(0x10EC, 0x9200))
1677 rtlhal->oem_id = RT_CID_819x_Lenovo;
1678 else if (CHK_SVID_SMID(0x10EC, 0x8197) ||
1679 CHK_SVID_SMID(0x10EC, 0x9196))
1680 rtlhal->oem_id = RT_CID_819x_CLEVO;
1681 else if (CHK_SVID_SMID(0x1028, 0x8194) ||
1682 CHK_SVID_SMID(0x1028, 0x8198) ||
1683 CHK_SVID_SMID(0x1028, 0x9197) ||
1684 CHK_SVID_SMID(0x1028, 0x9198))
1685 rtlhal->oem_id = RT_CID_819x_DELL;
1686 else if (CHK_SVID_SMID(0x103C, 0x1629))
1687 rtlhal->oem_id = RT_CID_819x_HP;
1688 else if (CHK_SVID_SMID(0x1A32, 0x2315))
1689 rtlhal->oem_id = RT_CID_819x_QMI;
1690 else if (CHK_SVID_SMID(0x10EC, 0x8203))
1691 rtlhal->oem_id = RT_CID_819x_PRONETS;
1692 else if (CHK_SVID_SMID(0x1043, 0x84B5))
1693 rtlhal->oem_id =
1694 RT_CID_819x_Edimax_ASUS;
1695 else
1696 rtlhal->oem_id = RT_CID_DEFAULT;
1697 } else if (rtlefuse->eeprom_did == 0x8178) {
1698 if (CHK_SVID_SMID(0x10EC, 0x6181) ||
1699 CHK_SVID_SMID(0x10EC, 0x6182) ||
1700 CHK_SVID_SMID(0x10EC, 0x6184) ||
1701 CHK_SVID_SMID(0x10EC, 0x6185) ||
1702 CHK_SVID_SMID(0x10EC, 0x7181) ||
1703 CHK_SVID_SMID(0x10EC, 0x7182) ||
1704 CHK_SVID_SMID(0x10EC, 0x7184) ||
1705 CHK_SVID_SMID(0x10EC, 0x7185) ||
1706 CHK_SVID_SMID(0x10EC, 0x8181) ||
1707 CHK_SVID_SMID(0x10EC, 0x8182) ||
1708 CHK_SVID_SMID(0x10EC, 0x8184) ||
1709 CHK_SVID_SMID(0x10EC, 0x8185) ||
1710 CHK_SVID_SMID(0x10EC, 0x9181) ||
1711 CHK_SVID_SMID(0x10EC, 0x9182) ||
1712 CHK_SVID_SMID(0x10EC, 0x9184) ||
1713 CHK_SVID_SMID(0x10EC, 0x9185))
1714 rtlhal->oem_id = RT_CID_TOSHIBA;
1715 else if (rtlefuse->eeprom_svid == 0x1025)
1716 rtlhal->oem_id = RT_CID_819x_Acer;
1717 else if (CHK_SVID_SMID(0x10EC, 0x8186))
1718 rtlhal->oem_id = RT_CID_819x_PRONETS;
1719 else if (CHK_SVID_SMID(0x1043, 0x8486))
1720 rtlhal->oem_id =
1721 RT_CID_819x_Edimax_ASUS;
1722 else
1723 rtlhal->oem_id = RT_CID_DEFAULT;
1724 } else {
1725 rtlhal->oem_id = RT_CID_DEFAULT;
1726 }
1727 break;
1728 case EEPROM_CID_TOSHIBA:
1729 rtlhal->oem_id = RT_CID_TOSHIBA;
1730 break;
1731 case EEPROM_CID_CCX:
1732 rtlhal->oem_id = RT_CID_CCX;
1733 break;
1734 case EEPROM_CID_QMI:
1735 rtlhal->oem_id = RT_CID_819x_QMI;
1736 break;
1737 case EEPROM_CID_WHQL:
1738 break;
1739 default:
1740 rtlhal->oem_id = RT_CID_DEFAULT;
1741 break;
1742
1743 }
1744 }
1745 }
1746
1747 static void _rtl8723ae_hal_customized_behavior(struct ieee80211_hw *hw)
1748 {
1749 struct rtl_priv *rtlpriv = rtl_priv(hw);
1750 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1751 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1752
1753 pcipriv->ledctl.led_opendrain = true;
1754 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1755 "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
1756 }
1757
1758 void rtl8723ae_read_eeprom_info(struct ieee80211_hw *hw)
1759 {
1760 struct rtl_priv *rtlpriv = rtl_priv(hw);
1761 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1762 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1763 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1764 u8 tmp_u1b;
1765 u32 value32;
1766
1767 value32 = rtl_read_dword(rtlpriv, rtlpriv->cfg->maps[EFUSE_TEST]);
1768 value32 = (value32 & ~EFUSE_SEL_MASK) | EFUSE_SEL(EFUSE_WIFI_SEL_0);
1769 rtl_write_dword(rtlpriv, rtlpriv->cfg->maps[EFUSE_TEST], value32);
1770
1771 rtlhal->version = _rtl8723ae_read_chip_version(hw);
1772
1773 if (get_rf_type(rtlphy) == RF_1T1R)
1774 rtlpriv->dm.rfpath_rxenable[0] = true;
1775 else
1776 rtlpriv->dm.rfpath_rxenable[0] =
1777 rtlpriv->dm.rfpath_rxenable[1] = true;
1778 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
1779 rtlhal->version);
1780
1781 tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
1782 if (tmp_u1b & BIT(4)) {
1783 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
1784 rtlefuse->epromtype = EEPROM_93C46;
1785 } else {
1786 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
1787 rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
1788 }
1789 if (tmp_u1b & BIT(5)) {
1790 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
1791 rtlefuse->autoload_failflag = false;
1792 _rtl8723ae_read_adapter_info(hw, false);
1793 } else {
1794 rtlefuse->autoload_failflag = true;
1795 _rtl8723ae_read_adapter_info(hw, false);
1796 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Autoload ERR!!\n");
1797 }
1798 _rtl8723ae_hal_customized_behavior(hw);
1799 }
1800
1801 static void rtl8723ae_update_hal_rate_table(struct ieee80211_hw *hw,
1802 struct ieee80211_sta *sta)
1803 {
1804 struct rtl_priv *rtlpriv = rtl_priv(hw);
1805 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1806 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1807 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1808 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1809 u32 ratr_value;
1810 u8 ratr_index = 0;
1811 u8 nmode = mac->ht_enable;
1812 u8 mimo_ps = IEEE80211_SMPS_OFF;
1813 u8 curtxbw_40mhz = mac->bw_40;
1814 u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1815 1 : 0;
1816 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1817 1 : 0;
1818 enum wireless_mode wirelessmode = mac->mode;
1819
1820 if (rtlhal->current_bandtype == BAND_ON_5G)
1821 ratr_value = sta->supp_rates[1] << 4;
1822 else
1823 ratr_value = sta->supp_rates[0];
1824 if (mac->opmode == NL80211_IFTYPE_ADHOC)
1825 ratr_value = 0xfff;
1826 ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1827 sta->ht_cap.mcs.rx_mask[0] << 12);
1828 switch (wirelessmode) {
1829 case WIRELESS_MODE_B:
1830 if (ratr_value & 0x0000000c)
1831 ratr_value &= 0x0000000d;
1832 else
1833 ratr_value &= 0x0000000f;
1834 break;
1835 case WIRELESS_MODE_G:
1836 ratr_value &= 0x00000FF5;
1837 break;
1838 case WIRELESS_MODE_N_24G:
1839 case WIRELESS_MODE_N_5G:
1840 nmode = 1;
1841 if (mimo_ps == IEEE80211_SMPS_STATIC) {
1842 ratr_value &= 0x0007F005;
1843 } else {
1844 u32 ratr_mask;
1845
1846 if (get_rf_type(rtlphy) == RF_1T2R ||
1847 get_rf_type(rtlphy) == RF_1T1R)
1848 ratr_mask = 0x000ff005;
1849 else
1850 ratr_mask = 0x0f0ff005;
1851
1852 ratr_value &= ratr_mask;
1853 }
1854 break;
1855 default:
1856 if (rtlphy->rf_type == RF_1T2R)
1857 ratr_value &= 0x000ff0ff;
1858 else
1859 ratr_value &= 0x0f0ff0ff;
1860
1861 break;
1862 }
1863
1864 if ((pcipriv->bt_coexist.bt_coexistence) &&
1865 (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) &&
1866 (pcipriv->bt_coexist.bt_cur_state) &&
1867 (pcipriv->bt_coexist.bt_ant_isolation) &&
1868 ((pcipriv->bt_coexist.bt_service == BT_SCO) ||
1869 (pcipriv->bt_coexist.bt_service == BT_BUSY)))
1870 ratr_value &= 0x0fffcfc0;
1871 else
1872 ratr_value &= 0x0FFFFFFF;
1873
1874 if (nmode && ((curtxbw_40mhz && curshortgi_40mhz) ||
1875 (!curtxbw_40mhz && curshortgi_20mhz)))
1876 ratr_value |= 0x10000000;
1877
1878 rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
1879
1880 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
1881 "%x\n", rtl_read_dword(rtlpriv, REG_ARFR0));
1882 }
1883
1884 static void rtl8723ae_update_hal_rate_mask(struct ieee80211_hw *hw,
1885 struct ieee80211_sta *sta, u8 rssi_level)
1886 {
1887 struct rtl_priv *rtlpriv = rtl_priv(hw);
1888 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1889 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1890 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1891 struct rtl_sta_info *sta_entry = NULL;
1892 u32 ratr_bitmap;
1893 u8 ratr_index;
1894 u8 curtxbw_40mhz = (sta->bandwidth >= IEEE80211_STA_RX_BW_40) ? 1 : 0;
1895 u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1896 1 : 0;
1897 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1898 1 : 0;
1899 enum wireless_mode wirelessmode = 0;
1900 bool shortgi = false;
1901 u8 rate_mask[5];
1902 u8 macid = 0;
1903 u8 mimo_ps = IEEE80211_SMPS_OFF;
1904
1905 sta_entry = (struct rtl_sta_info *) sta->drv_priv;
1906 wirelessmode = sta_entry->wireless_mode;
1907 if (mac->opmode == NL80211_IFTYPE_STATION)
1908 curtxbw_40mhz = mac->bw_40;
1909 else if (mac->opmode == NL80211_IFTYPE_AP ||
1910 mac->opmode == NL80211_IFTYPE_ADHOC)
1911 macid = sta->aid + 1;
1912
1913 if (rtlhal->current_bandtype == BAND_ON_5G)
1914 ratr_bitmap = sta->supp_rates[1] << 4;
1915 else
1916 ratr_bitmap = sta->supp_rates[0];
1917 if (mac->opmode == NL80211_IFTYPE_ADHOC)
1918 ratr_bitmap = 0xfff;
1919 ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1920 sta->ht_cap.mcs.rx_mask[0] << 12);
1921 switch (wirelessmode) {
1922 case WIRELESS_MODE_B:
1923 ratr_index = RATR_INX_WIRELESS_B;
1924 if (ratr_bitmap & 0x0000000c)
1925 ratr_bitmap &= 0x0000000d;
1926 else
1927 ratr_bitmap &= 0x0000000f;
1928 break;
1929 case WIRELESS_MODE_G:
1930 ratr_index = RATR_INX_WIRELESS_GB;
1931
1932 if (rssi_level == 1)
1933 ratr_bitmap &= 0x00000f00;
1934 else if (rssi_level == 2)
1935 ratr_bitmap &= 0x00000ff0;
1936 else
1937 ratr_bitmap &= 0x00000ff5;
1938 break;
1939 case WIRELESS_MODE_A:
1940 ratr_index = RATR_INX_WIRELESS_A;
1941 ratr_bitmap &= 0x00000ff0;
1942 break;
1943 case WIRELESS_MODE_N_24G:
1944 case WIRELESS_MODE_N_5G:
1945 ratr_index = RATR_INX_WIRELESS_NGB;
1946
1947 if (mimo_ps == IEEE80211_SMPS_STATIC) {
1948 if (rssi_level == 1)
1949 ratr_bitmap &= 0x00070000;
1950 else if (rssi_level == 2)
1951 ratr_bitmap &= 0x0007f000;
1952 else
1953 ratr_bitmap &= 0x0007f005;
1954 } else {
1955 if (rtlphy->rf_type == RF_1T2R ||
1956 rtlphy->rf_type == RF_1T1R) {
1957 if (curtxbw_40mhz) {
1958 if (rssi_level == 1)
1959 ratr_bitmap &= 0x000f0000;
1960 else if (rssi_level == 2)
1961 ratr_bitmap &= 0x000ff000;
1962 else
1963 ratr_bitmap &= 0x000ff015;
1964 } else {
1965 if (rssi_level == 1)
1966 ratr_bitmap &= 0x000f0000;
1967 else if (rssi_level == 2)
1968 ratr_bitmap &= 0x000ff000;
1969 else
1970 ratr_bitmap &= 0x000ff005;
1971 }
1972 } else {
1973 if (curtxbw_40mhz) {
1974 if (rssi_level == 1)
1975 ratr_bitmap &= 0x0f0f0000;
1976 else if (rssi_level == 2)
1977 ratr_bitmap &= 0x0f0ff000;
1978 else
1979 ratr_bitmap &= 0x0f0ff015;
1980 } else {
1981 if (rssi_level == 1)
1982 ratr_bitmap &= 0x0f0f0000;
1983 else if (rssi_level == 2)
1984 ratr_bitmap &= 0x0f0ff000;
1985 else
1986 ratr_bitmap &= 0x0f0ff005;
1987 }
1988 }
1989 }
1990
1991 if ((curtxbw_40mhz && curshortgi_40mhz) ||
1992 (!curtxbw_40mhz && curshortgi_20mhz)) {
1993 if (macid == 0)
1994 shortgi = true;
1995 else if (macid == 1)
1996 shortgi = false;
1997 }
1998 break;
1999 default:
2000 ratr_index = RATR_INX_WIRELESS_NGB;
2001
2002 if (rtlphy->rf_type == RF_1T2R)
2003 ratr_bitmap &= 0x000ff0ff;
2004 else
2005 ratr_bitmap &= 0x0f0ff0ff;
2006 break;
2007 }
2008 sta_entry->ratr_index = ratr_index;
2009
2010 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
2011 "ratr_bitmap :%x\n", ratr_bitmap);
2012 /* convert ratr_bitmap to le byte array */
2013 rate_mask[0] = ratr_bitmap;
2014 rate_mask[1] = (ratr_bitmap >>= 8);
2015 rate_mask[2] = (ratr_bitmap >>= 8);
2016 rate_mask[3] = ((ratr_bitmap >> 8) & 0x0f) | (ratr_index << 4);
2017 rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
2018 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
2019 "Rate_index:%x, ratr_bitmap: %*phC\n",
2020 ratr_index, 5, rate_mask);
2021 rtl8723ae_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
2022 }
2023
2024 void rtl8723ae_update_hal_rate_tbl(struct ieee80211_hw *hw,
2025 struct ieee80211_sta *sta, u8 rssi_level)
2026 {
2027 struct rtl_priv *rtlpriv = rtl_priv(hw);
2028
2029 if (rtlpriv->dm.useramask)
2030 rtl8723ae_update_hal_rate_mask(hw, sta, rssi_level);
2031 else
2032 rtl8723ae_update_hal_rate_table(hw, sta);
2033 }
2034
2035 void rtl8723ae_update_channel_access_setting(struct ieee80211_hw *hw)
2036 {
2037 struct rtl_priv *rtlpriv = rtl_priv(hw);
2038 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2039 u16 sifs_timer;
2040
2041 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
2042 (u8 *)&mac->slot_time);
2043 if (!mac->ht_enable)
2044 sifs_timer = 0x0a0a;
2045 else
2046 sifs_timer = 0x1010;
2047 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
2048 }
2049
2050 bool rtl8723ae_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
2051 {
2052 struct rtl_priv *rtlpriv = rtl_priv(hw);
2053 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
2054 struct rtl_phy *rtlphy = &(rtlpriv->phy);
2055 enum rf_pwrstate e_rfpowerstate_toset;
2056 u8 u1tmp;
2057 bool actuallyset = false;
2058
2059 if (rtlpriv->rtlhal.being_init_adapter)
2060 return false;
2061
2062 if (ppsc->swrf_processing)
2063 return false;
2064
2065 spin_lock(&rtlpriv->locks.rf_ps_lock);
2066 if (ppsc->rfchange_inprogress) {
2067 spin_unlock(&rtlpriv->locks.rf_ps_lock);
2068 return false;
2069 } else {
2070 ppsc->rfchange_inprogress = true;
2071 spin_unlock(&rtlpriv->locks.rf_ps_lock);
2072 }
2073
2074 rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL_2,
2075 rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL_2)&~(BIT(1)));
2076
2077 u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL_2);
2078
2079 if (rtlphy->polarity_ctl)
2080 e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFOFF : ERFON;
2081 else
2082 e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFON : ERFOFF;
2083
2084 if ((ppsc->hwradiooff == true) && (e_rfpowerstate_toset == ERFON)) {
2085 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
2086 "GPIOChangeRF - HW Radio ON, RF ON\n");
2087
2088 e_rfpowerstate_toset = ERFON;
2089 ppsc->hwradiooff = false;
2090 actuallyset = true;
2091 } else if ((ppsc->hwradiooff == false)
2092 && (e_rfpowerstate_toset == ERFOFF)) {
2093 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
2094 "GPIOChangeRF - HW Radio OFF, RF OFF\n");
2095
2096 e_rfpowerstate_toset = ERFOFF;
2097 ppsc->hwradiooff = true;
2098 actuallyset = true;
2099 }
2100
2101 if (actuallyset) {
2102 spin_lock(&rtlpriv->locks.rf_ps_lock);
2103 ppsc->rfchange_inprogress = false;
2104 spin_unlock(&rtlpriv->locks.rf_ps_lock);
2105 } else {
2106 if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
2107 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
2108
2109 spin_lock(&rtlpriv->locks.rf_ps_lock);
2110 ppsc->rfchange_inprogress = false;
2111 spin_unlock(&rtlpriv->locks.rf_ps_lock);
2112 }
2113
2114 *valid = 1;
2115 return !ppsc->hwradiooff;
2116 }
2117
2118 void rtl8723ae_set_key(struct ieee80211_hw *hw, u32 key_index,
2119 u8 *p_macaddr, bool is_group, u8 enc_algo,
2120 bool is_wepkey, bool clear_all)
2121 {
2122 struct rtl_priv *rtlpriv = rtl_priv(hw);
2123 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2124 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2125 u8 *macaddr = p_macaddr;
2126 u32 entry_id = 0;
2127 bool is_pairwise = false;
2128 static u8 cam_const_addr[4][6] = {
2129 {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
2130 {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
2131 {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
2132 {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
2133 };
2134 static u8 cam_const_broad[] = {
2135 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
2136 };
2137
2138 if (clear_all) {
2139 u8 idx = 0;
2140 u8 cam_offset = 0;
2141 u8 clear_number = 5;
2142
2143 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
2144
2145 for (idx = 0; idx < clear_number; idx++) {
2146 rtl_cam_mark_invalid(hw, cam_offset + idx);
2147 rtl_cam_empty_entry(hw, cam_offset + idx);
2148
2149 if (idx < 5) {
2150 memset(rtlpriv->sec.key_buf[idx], 0,
2151 MAX_KEY_LEN);
2152 rtlpriv->sec.key_len[idx] = 0;
2153 }
2154 }
2155 } else {
2156 switch (enc_algo) {
2157 case WEP40_ENCRYPTION:
2158 enc_algo = CAM_WEP40;
2159 break;
2160 case WEP104_ENCRYPTION:
2161 enc_algo = CAM_WEP104;
2162 break;
2163 case TKIP_ENCRYPTION:
2164 enc_algo = CAM_TKIP;
2165 break;
2166 case AESCCMP_ENCRYPTION:
2167 enc_algo = CAM_AES;
2168 break;
2169 default:
2170 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
2171 "switch case not processed\n");
2172 enc_algo = CAM_TKIP;
2173 break;
2174 }
2175
2176 if (is_wepkey || rtlpriv->sec.use_defaultkey) {
2177 macaddr = cam_const_addr[key_index];
2178 entry_id = key_index;
2179 } else {
2180 if (is_group) {
2181 macaddr = cam_const_broad;
2182 entry_id = key_index;
2183 } else {
2184 if (mac->opmode == NL80211_IFTYPE_AP) {
2185 entry_id = rtl_cam_get_free_entry(hw,
2186 macaddr);
2187 if (entry_id >= TOTAL_CAM_ENTRY) {
2188 RT_TRACE(rtlpriv, COMP_SEC,
2189 DBG_EMERG,
2190 "Can not find free hw security cam entry\n");
2191 return;
2192 }
2193 } else {
2194 entry_id = CAM_PAIRWISE_KEY_POSITION;
2195 }
2196
2197 key_index = PAIRWISE_KEYIDX;
2198 is_pairwise = true;
2199 }
2200 }
2201
2202 if (rtlpriv->sec.key_len[key_index] == 0) {
2203 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2204 "delete one entry, entry_id is %d\n",
2205 entry_id);
2206 if (mac->opmode == NL80211_IFTYPE_AP)
2207 rtl_cam_del_entry(hw, p_macaddr);
2208 rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
2209 } else {
2210 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2211 "add one entry\n");
2212 if (is_pairwise) {
2213 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2214 "set Pairwiase key\n");
2215
2216 rtl_cam_add_one_entry(hw, macaddr, key_index,
2217 entry_id, enc_algo,
2218 CAM_CONFIG_NO_USEDK,
2219 rtlpriv->sec.key_buf[key_index]);
2220 } else {
2221 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2222 "set group key\n");
2223
2224 if (mac->opmode == NL80211_IFTYPE_ADHOC) {
2225 rtl_cam_add_one_entry(hw,
2226 rtlefuse->dev_addr,
2227 PAIRWISE_KEYIDX,
2228 CAM_PAIRWISE_KEY_POSITION,
2229 enc_algo,
2230 CAM_CONFIG_NO_USEDK,
2231 rtlpriv->sec.key_buf
2232 [entry_id]);
2233 }
2234
2235 rtl_cam_add_one_entry(hw, macaddr, key_index,
2236 entry_id, enc_algo,
2237 CAM_CONFIG_NO_USEDK,
2238 rtlpriv->sec.key_buf[entry_id]);
2239 }
2240
2241 }
2242 }
2243 }
2244
2245 static void rtl8723ae_bt_var_init(struct ieee80211_hw *hw)
2246 {
2247 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
2248 struct rtl_priv *rtlpriv = rtl_priv(hw);
2249
2250 pcipriv->bt_coexist.bt_coexistence =
2251 pcipriv->bt_coexist.eeprom_bt_coexist;
2252 pcipriv->bt_coexist.bt_ant_num =
2253 pcipriv->bt_coexist.eeprom_bt_ant_num;
2254 pcipriv->bt_coexist.bt_coexist_type =
2255 pcipriv->bt_coexist.eeprom_bt_type;
2256
2257 pcipriv->bt_coexist.bt_ant_isolation =
2258 pcipriv->bt_coexist.eeprom_bt_ant_isol;
2259
2260 pcipriv->bt_coexist.bt_radio_shared_type =
2261 pcipriv->bt_coexist.eeprom_bt_radio_shared;
2262
2263 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2264 "BT Coexistance = 0x%x\n",
2265 pcipriv->bt_coexist.bt_coexistence);
2266
2267 if (pcipriv->bt_coexist.bt_coexistence) {
2268 pcipriv->bt_coexist.bt_busy_traffic = false;
2269 pcipriv->bt_coexist.bt_traffic_mode_set = false;
2270 pcipriv->bt_coexist.bt_non_traffic_mode_set = false;
2271
2272 pcipriv->bt_coexist.cstate = 0;
2273 pcipriv->bt_coexist.previous_state = 0;
2274
2275 if (pcipriv->bt_coexist.bt_ant_num == ANT_X2) {
2276 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2277 "BlueTooth BT_Ant_Num = Antx2\n");
2278 } else if (pcipriv->bt_coexist.bt_ant_num == ANT_X1) {
2279 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2280 "BlueTooth BT_Ant_Num = Antx1\n");
2281 }
2282
2283 switch (pcipriv->bt_coexist.bt_coexist_type) {
2284 case BT_2WIRE:
2285 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2286 "BlueTooth BT_CoexistType = BT_2Wire\n");
2287 break;
2288 case BT_ISSC_3WIRE:
2289 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2290 "BlueTooth BT_CoexistType = BT_ISSC_3Wire\n");
2291 break;
2292 case BT_ACCEL:
2293 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2294 "BlueTooth BT_CoexistType = BT_ACCEL\n");
2295 break;
2296 case BT_CSR_BC4:
2297 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2298 "BlueTooth BT_CoexistType = BT_CSR_BC4\n");
2299 break;
2300 case BT_CSR_BC8:
2301 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2302 "BlueTooth BT_CoexistType = BT_CSR_BC8\n");
2303 break;
2304 case BT_RTL8756:
2305 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2306 "BlueTooth BT_CoexistType = BT_RTL8756\n");
2307 break;
2308 default:
2309 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2310 "BlueTooth BT_CoexistType = Unknown\n");
2311 break;
2312 }
2313 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2314 "BlueTooth BT_Ant_isolation = %d\n",
2315 pcipriv->bt_coexist.bt_ant_isolation);
2316 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2317 "BT_RadioSharedType = 0x%x\n",
2318 pcipriv->bt_coexist.bt_radio_shared_type);
2319 pcipriv->bt_coexist.bt_active_zero_cnt = 0;
2320 pcipriv->bt_coexist.cur_bt_disabled = false;
2321 pcipriv->bt_coexist.pre_bt_disabled = false;
2322 }
2323 }
2324
2325 void rtl8723ae_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
2326 bool auto_load_fail, u8 *hwinfo)
2327 {
2328 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
2329 struct rtl_priv *rtlpriv = rtl_priv(hw);
2330 u8 value;
2331 u32 tmpu_32;
2332
2333 if (!auto_load_fail) {
2334 tmpu_32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
2335 if (tmpu_32 & BIT(18))
2336 pcipriv->bt_coexist.eeprom_bt_coexist = 1;
2337 else
2338 pcipriv->bt_coexist.eeprom_bt_coexist = 0;
2339 value = hwinfo[RF_OPTION4];
2340 pcipriv->bt_coexist.eeprom_bt_type = BT_RTL8723A;
2341 pcipriv->bt_coexist.eeprom_bt_ant_num = (value & 0x1);
2342 pcipriv->bt_coexist.eeprom_bt_ant_isol = ((value & 0x10) >> 4);
2343 pcipriv->bt_coexist.eeprom_bt_radio_shared =
2344 ((value & 0x20) >> 5);
2345 } else {
2346 pcipriv->bt_coexist.eeprom_bt_coexist = 0;
2347 pcipriv->bt_coexist.eeprom_bt_type = BT_RTL8723A;
2348 pcipriv->bt_coexist.eeprom_bt_ant_num = ANT_X2;
2349 pcipriv->bt_coexist.eeprom_bt_ant_isol = 0;
2350 pcipriv->bt_coexist.eeprom_bt_radio_shared = BT_RADIO_SHARED;
2351 }
2352
2353 rtl8723ae_bt_var_init(hw);
2354 }
2355
2356 void rtl8723ae_bt_reg_init(struct ieee80211_hw *hw)
2357 {
2358 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
2359
2360 /* 0:Low, 1:High, 2:From Efuse. */
2361 pcipriv->bt_coexist.reg_bt_iso = 2;
2362 /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
2363 pcipriv->bt_coexist.reg_bt_sco = 3;
2364 /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
2365 pcipriv->bt_coexist.reg_bt_sco = 0;
2366 }
2367
2368
2369 void rtl8723ae_bt_hw_init(struct ieee80211_hw *hw)
2370 {
2371 }
2372
2373 void rtl8723ae_suspend(struct ieee80211_hw *hw)
2374 {
2375 }
2376
2377 void rtl8723ae_resume(struct ieee80211_hw *hw)
2378 {
2379 }
2380
2381 /* Turn on AAP (RCR:bit 0) for promicuous mode. */
2382 void rtl8723ae_allow_all_destaddr(struct ieee80211_hw *hw,
2383 bool allow_all_da, bool write_into_reg)
2384 {
2385 struct rtl_priv *rtlpriv = rtl_priv(hw);
2386 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
2387
2388 if (allow_all_da) /* Set BIT0 */
2389 rtlpci->receive_config |= RCR_AAP;
2390 else /* Clear BIT0 */
2391 rtlpci->receive_config &= ~RCR_AAP;
2392
2393 if (write_into_reg)
2394 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
2395
2396
2397 RT_TRACE(rtlpriv, COMP_TURBO | COMP_INIT, DBG_LOUD,
2398 "receive_config=0x%08X, write_into_reg=%d\n",
2399 rtlpci->receive_config, write_into_reg);
2400 }
This page took 0.083643 seconds and 5 git commands to generate.