[SCSI] lpfc 8.3.24: Add resource extent support
[deliverable/linux.git] / drivers / scsi / lpfc / lpfc_hw4.h
1 /*******************************************************************
2 * This file is part of the Emulex Linux Device Driver for *
3 * Fibre Channel Host Bus Adapters. *
4 * Copyright (C) 2009 Emulex. All rights reserved. *
5 * EMULEX and SLI are trademarks of Emulex. *
6 * www.emulex.com *
7 * *
8 * This program is free software; you can redistribute it and/or *
9 * modify it under the terms of version 2 of the GNU General *
10 * Public License as published by the Free Software Foundation. *
11 * This program is distributed in the hope that it will be useful. *
12 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
13 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
14 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
15 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
16 * TO BE LEGALLY INVALID. See the GNU General Public License for *
17 * more details, a copy of which can be found in the file COPYING *
18 * included with this package. *
19 *******************************************************************/
20
21 /* Macros to deal with bit fields. Each bit field must have 3 #defines
22 * associated with it (_SHIFT, _MASK, and _WORD).
23 * EG. For a bit field that is in the 7th bit of the "field4" field of a
24 * structure and is 2 bits in size the following #defines must exist:
25 * struct temp {
26 * uint32_t field1;
27 * uint32_t field2;
28 * uint32_t field3;
29 * uint32_t field4;
30 * #define example_bit_field_SHIFT 7
31 * #define example_bit_field_MASK 0x03
32 * #define example_bit_field_WORD field4
33 * uint32_t field5;
34 * };
35 * Then the macros below may be used to get or set the value of that field.
36 * EG. To get the value of the bit field from the above example:
37 * struct temp t1;
38 * value = bf_get(example_bit_field, &t1);
39 * And then to set that bit field:
40 * bf_set(example_bit_field, &t1, 2);
41 * Or clear that bit field:
42 * bf_set(example_bit_field, &t1, 0);
43 */
44 #define bf_get_le32(name, ptr) \
45 ((le32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
46 #define bf_get(name, ptr) \
47 (((ptr)->name##_WORD >> name##_SHIFT) & name##_MASK)
48 #define bf_set_le32(name, ptr, value) \
49 ((ptr)->name##_WORD = cpu_to_le32(((((value) & \
50 name##_MASK) << name##_SHIFT) | (le32_to_cpu((ptr)->name##_WORD) & \
51 ~(name##_MASK << name##_SHIFT)))))
52 #define bf_set(name, ptr, value) \
53 ((ptr)->name##_WORD = ((((value) & name##_MASK) << name##_SHIFT) | \
54 ((ptr)->name##_WORD & ~(name##_MASK << name##_SHIFT))))
55
56 struct dma_address {
57 uint32_t addr_lo;
58 uint32_t addr_hi;
59 };
60
61 struct lpfc_sli_intf {
62 uint32_t word0;
63 #define lpfc_sli_intf_valid_SHIFT 29
64 #define lpfc_sli_intf_valid_MASK 0x00000007
65 #define lpfc_sli_intf_valid_WORD word0
66 #define LPFC_SLI_INTF_VALID 6
67 #define lpfc_sli_intf_sli_hint2_SHIFT 24
68 #define lpfc_sli_intf_sli_hint2_MASK 0x0000001F
69 #define lpfc_sli_intf_sli_hint2_WORD word0
70 #define LPFC_SLI_INTF_SLI_HINT2_NONE 0
71 #define lpfc_sli_intf_sli_hint1_SHIFT 16
72 #define lpfc_sli_intf_sli_hint1_MASK 0x000000FF
73 #define lpfc_sli_intf_sli_hint1_WORD word0
74 #define LPFC_SLI_INTF_SLI_HINT1_NONE 0
75 #define LPFC_SLI_INTF_SLI_HINT1_1 1
76 #define LPFC_SLI_INTF_SLI_HINT1_2 2
77 #define lpfc_sli_intf_if_type_SHIFT 12
78 #define lpfc_sli_intf_if_type_MASK 0x0000000F
79 #define lpfc_sli_intf_if_type_WORD word0
80 #define LPFC_SLI_INTF_IF_TYPE_0 0
81 #define LPFC_SLI_INTF_IF_TYPE_1 1
82 #define LPFC_SLI_INTF_IF_TYPE_2 2
83 #define lpfc_sli_intf_sli_family_SHIFT 8
84 #define lpfc_sli_intf_sli_family_MASK 0x0000000F
85 #define lpfc_sli_intf_sli_family_WORD word0
86 #define LPFC_SLI_INTF_FAMILY_BE2 0x0
87 #define LPFC_SLI_INTF_FAMILY_BE3 0x1
88 #define LPFC_SLI_INTF_FAMILY_LNCR_A0 0xa
89 #define LPFC_SLI_INTF_FAMILY_LNCR_B0 0xb
90 #define lpfc_sli_intf_slirev_SHIFT 4
91 #define lpfc_sli_intf_slirev_MASK 0x0000000F
92 #define lpfc_sli_intf_slirev_WORD word0
93 #define LPFC_SLI_INTF_REV_SLI3 3
94 #define LPFC_SLI_INTF_REV_SLI4 4
95 #define lpfc_sli_intf_func_type_SHIFT 0
96 #define lpfc_sli_intf_func_type_MASK 0x00000001
97 #define lpfc_sli_intf_func_type_WORD word0
98 #define LPFC_SLI_INTF_IF_TYPE_PHYS 0
99 #define LPFC_SLI_INTF_IF_TYPE_VIRT 1
100 };
101
102 #define LPFC_SLI4_MBX_EMBED true
103 #define LPFC_SLI4_MBX_NEMBED false
104
105 #define LPFC_SLI4_MB_WORD_COUNT 64
106 #define LPFC_MAX_MQ_PAGE 8
107 #define LPFC_MAX_WQ_PAGE 8
108 #define LPFC_MAX_CQ_PAGE 4
109 #define LPFC_MAX_EQ_PAGE 8
110
111 #define LPFC_VIR_FUNC_MAX 32 /* Maximum number of virtual functions */
112 #define LPFC_PCI_FUNC_MAX 5 /* Maximum number of PCI functions */
113 #define LPFC_VFR_PAGE_SIZE 0x1000 /* 4KB BAR2 per-VF register page size */
114
115 /* Define SLI4 Alignment requirements. */
116 #define LPFC_ALIGN_16_BYTE 16
117 #define LPFC_ALIGN_64_BYTE 64
118
119 /* Define SLI4 specific definitions. */
120 #define LPFC_MQ_CQE_BYTE_OFFSET 256
121 #define LPFC_MBX_CMD_HDR_LENGTH 16
122 #define LPFC_MBX_ERROR_RANGE 0x4000
123 #define LPFC_BMBX_BIT1_ADDR_HI 0x2
124 #define LPFC_BMBX_BIT1_ADDR_LO 0
125 #define LPFC_RPI_HDR_COUNT 64
126 #define LPFC_HDR_TEMPLATE_SIZE 4096
127 #define LPFC_RPI_ALLOC_ERROR 0xFFFF
128 #define LPFC_FCF_RECORD_WD_CNT 132
129 #define LPFC_ENTIRE_FCF_DATABASE 0
130 #define LPFC_DFLT_FCF_INDEX 0
131
132 /* Virtual function numbers */
133 #define LPFC_VF0 0
134 #define LPFC_VF1 1
135 #define LPFC_VF2 2
136 #define LPFC_VF3 3
137 #define LPFC_VF4 4
138 #define LPFC_VF5 5
139 #define LPFC_VF6 6
140 #define LPFC_VF7 7
141 #define LPFC_VF8 8
142 #define LPFC_VF9 9
143 #define LPFC_VF10 10
144 #define LPFC_VF11 11
145 #define LPFC_VF12 12
146 #define LPFC_VF13 13
147 #define LPFC_VF14 14
148 #define LPFC_VF15 15
149 #define LPFC_VF16 16
150 #define LPFC_VF17 17
151 #define LPFC_VF18 18
152 #define LPFC_VF19 19
153 #define LPFC_VF20 20
154 #define LPFC_VF21 21
155 #define LPFC_VF22 22
156 #define LPFC_VF23 23
157 #define LPFC_VF24 24
158 #define LPFC_VF25 25
159 #define LPFC_VF26 26
160 #define LPFC_VF27 27
161 #define LPFC_VF28 28
162 #define LPFC_VF29 29
163 #define LPFC_VF30 30
164 #define LPFC_VF31 31
165
166 /* PCI function numbers */
167 #define LPFC_PCI_FUNC0 0
168 #define LPFC_PCI_FUNC1 1
169 #define LPFC_PCI_FUNC2 2
170 #define LPFC_PCI_FUNC3 3
171 #define LPFC_PCI_FUNC4 4
172
173 /* SLI4 interface type-2 control register offsets */
174 #define LPFC_CTL_PORT_SEM_OFFSET 0x400
175 #define LPFC_CTL_PORT_STA_OFFSET 0x404
176 #define LPFC_CTL_PORT_CTL_OFFSET 0x408
177 #define LPFC_CTL_PORT_ER1_OFFSET 0x40C
178 #define LPFC_CTL_PORT_ER2_OFFSET 0x410
179 #define LPFC_CTL_PDEV_CTL_OFFSET 0x414
180
181 /* Some SLI4 interface type-2 PDEV_CTL register bits */
182 #define LPFC_CTL_PDEV_CTL_DRST 0x00000001
183 #define LPFC_CTL_PDEV_CTL_FRST 0x00000002
184 #define LPFC_CTL_PDEV_CTL_DD 0x00000004
185 #define LPFC_CTL_PDEV_CTL_LC 0x00000008
186 #define LPFC_CTL_PDEV_CTL_FRL_ALL 0x00
187 #define LPFC_CTL_PDEV_CTL_FRL_FC_FCOE 0x10
188 #define LPFC_CTL_PDEV_CTL_FRL_NIC 0x20
189
190 #define LPFC_FW_DUMP_REQUEST (LPFC_CTL_PDEV_CTL_DD | LPFC_CTL_PDEV_CTL_FRST)
191
192 /* Active interrupt test count */
193 #define LPFC_ACT_INTR_CNT 4
194
195 /* Delay Multiplier constant */
196 #define LPFC_DMULT_CONST 651042
197 #define LPFC_MIM_IMAX 636
198 #define LPFC_FP_DEF_IMAX 10000
199 #define LPFC_SP_DEF_IMAX 10000
200
201 /* PORT_CAPABILITIES constants. */
202 #define LPFC_MAX_SUPPORTED_PAGES 8
203
204 struct ulp_bde64 {
205 union ULP_BDE_TUS {
206 uint32_t w;
207 struct {
208 #ifdef __BIG_ENDIAN_BITFIELD
209 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
210 VALUE !! */
211 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
212 #else /* __LITTLE_ENDIAN_BITFIELD */
213 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
214 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
215 VALUE !! */
216 #endif
217 #define BUFF_TYPE_BDE_64 0x00 /* BDE (Host_resident) */
218 #define BUFF_TYPE_BDE_IMMED 0x01 /* Immediate Data BDE */
219 #define BUFF_TYPE_BDE_64P 0x02 /* BDE (Port-resident) */
220 #define BUFF_TYPE_BDE_64I 0x08 /* Input BDE (Host-resident) */
221 #define BUFF_TYPE_BDE_64IP 0x0A /* Input BDE (Port-resident) */
222 #define BUFF_TYPE_BLP_64 0x40 /* BLP (Host-resident) */
223 #define BUFF_TYPE_BLP_64P 0x42 /* BLP (Port-resident) */
224 } f;
225 } tus;
226 uint32_t addrLow;
227 uint32_t addrHigh;
228 };
229
230 struct lpfc_sli4_flags {
231 uint32_t word0;
232 #define lpfc_idx_rsrc_rdy_SHIFT 0
233 #define lpfc_idx_rsrc_rdy_MASK 0x00000001
234 #define lpfc_idx_rsrc_rdy_WORD word0
235 #define LPFC_IDX_RSRC_RDY 1
236 #define lpfc_xri_rsrc_rdy_SHIFT 1
237 #define lpfc_xri_rsrc_rdy_MASK 0x00000001
238 #define lpfc_xri_rsrc_rdy_WORD word0
239 #define LPFC_XRI_RSRC_RDY 1
240 #define lpfc_rpi_rsrc_rdy_SHIFT 2
241 #define lpfc_rpi_rsrc_rdy_MASK 0x00000001
242 #define lpfc_rpi_rsrc_rdy_WORD word0
243 #define LPFC_RPI_RSRC_RDY 1
244 #define lpfc_vpi_rsrc_rdy_SHIFT 3
245 #define lpfc_vpi_rsrc_rdy_MASK 0x00000001
246 #define lpfc_vpi_rsrc_rdy_WORD word0
247 #define LPFC_VPI_RSRC_RDY 1
248 #define lpfc_vfi_rsrc_rdy_SHIFT 4
249 #define lpfc_vfi_rsrc_rdy_MASK 0x00000001
250 #define lpfc_vfi_rsrc_rdy_WORD word0
251 #define LPFC_VFI_RSRC_RDY 1
252 };
253
254 struct sli4_bls_rsp {
255 uint32_t word0_rsvd; /* Word0 must be reserved */
256 uint32_t word1;
257 #define lpfc_abts_orig_SHIFT 0
258 #define lpfc_abts_orig_MASK 0x00000001
259 #define lpfc_abts_orig_WORD word1
260 #define LPFC_ABTS_UNSOL_RSP 1
261 #define LPFC_ABTS_UNSOL_INT 0
262 uint32_t word2;
263 #define lpfc_abts_rxid_SHIFT 0
264 #define lpfc_abts_rxid_MASK 0x0000FFFF
265 #define lpfc_abts_rxid_WORD word2
266 #define lpfc_abts_oxid_SHIFT 16
267 #define lpfc_abts_oxid_MASK 0x0000FFFF
268 #define lpfc_abts_oxid_WORD word2
269 uint32_t word3;
270 #define lpfc_vndr_code_SHIFT 0
271 #define lpfc_vndr_code_MASK 0x000000FF
272 #define lpfc_vndr_code_WORD word3
273 #define lpfc_rsn_expln_SHIFT 8
274 #define lpfc_rsn_expln_MASK 0x000000FF
275 #define lpfc_rsn_expln_WORD word3
276 #define lpfc_rsn_code_SHIFT 16
277 #define lpfc_rsn_code_MASK 0x000000FF
278 #define lpfc_rsn_code_WORD word3
279
280 uint32_t word4;
281 uint32_t word5_rsvd; /* Word5 must be reserved */
282 };
283
284 /* event queue entry structure */
285 struct lpfc_eqe {
286 uint32_t word0;
287 #define lpfc_eqe_resource_id_SHIFT 16
288 #define lpfc_eqe_resource_id_MASK 0x000000FF
289 #define lpfc_eqe_resource_id_WORD word0
290 #define lpfc_eqe_minor_code_SHIFT 4
291 #define lpfc_eqe_minor_code_MASK 0x00000FFF
292 #define lpfc_eqe_minor_code_WORD word0
293 #define lpfc_eqe_major_code_SHIFT 1
294 #define lpfc_eqe_major_code_MASK 0x00000007
295 #define lpfc_eqe_major_code_WORD word0
296 #define lpfc_eqe_valid_SHIFT 0
297 #define lpfc_eqe_valid_MASK 0x00000001
298 #define lpfc_eqe_valid_WORD word0
299 };
300
301 /* completion queue entry structure (common fields for all cqe types) */
302 struct lpfc_cqe {
303 uint32_t reserved0;
304 uint32_t reserved1;
305 uint32_t reserved2;
306 uint32_t word3;
307 #define lpfc_cqe_valid_SHIFT 31
308 #define lpfc_cqe_valid_MASK 0x00000001
309 #define lpfc_cqe_valid_WORD word3
310 #define lpfc_cqe_code_SHIFT 16
311 #define lpfc_cqe_code_MASK 0x000000FF
312 #define lpfc_cqe_code_WORD word3
313 };
314
315 /* Completion Queue Entry Status Codes */
316 #define CQE_STATUS_SUCCESS 0x0
317 #define CQE_STATUS_FCP_RSP_FAILURE 0x1
318 #define CQE_STATUS_REMOTE_STOP 0x2
319 #define CQE_STATUS_LOCAL_REJECT 0x3
320 #define CQE_STATUS_NPORT_RJT 0x4
321 #define CQE_STATUS_FABRIC_RJT 0x5
322 #define CQE_STATUS_NPORT_BSY 0x6
323 #define CQE_STATUS_FABRIC_BSY 0x7
324 #define CQE_STATUS_INTERMED_RSP 0x8
325 #define CQE_STATUS_LS_RJT 0x9
326 #define CQE_STATUS_CMD_REJECT 0xb
327 #define CQE_STATUS_FCP_TGT_LENCHECK 0xc
328 #define CQE_STATUS_NEED_BUFF_ENTRY 0xf
329
330 /* Status returned by hardware (valid only if status = CQE_STATUS_SUCCESS). */
331 #define CQE_HW_STATUS_NO_ERR 0x0
332 #define CQE_HW_STATUS_UNDERRUN 0x1
333 #define CQE_HW_STATUS_OVERRUN 0x2
334
335 /* Completion Queue Entry Codes */
336 #define CQE_CODE_COMPL_WQE 0x1
337 #define CQE_CODE_RELEASE_WQE 0x2
338 #define CQE_CODE_RECEIVE 0x4
339 #define CQE_CODE_XRI_ABORTED 0x5
340
341 /* completion queue entry for wqe completions */
342 struct lpfc_wcqe_complete {
343 uint32_t word0;
344 #define lpfc_wcqe_c_request_tag_SHIFT 16
345 #define lpfc_wcqe_c_request_tag_MASK 0x0000FFFF
346 #define lpfc_wcqe_c_request_tag_WORD word0
347 #define lpfc_wcqe_c_status_SHIFT 8
348 #define lpfc_wcqe_c_status_MASK 0x000000FF
349 #define lpfc_wcqe_c_status_WORD word0
350 #define lpfc_wcqe_c_hw_status_SHIFT 0
351 #define lpfc_wcqe_c_hw_status_MASK 0x000000FF
352 #define lpfc_wcqe_c_hw_status_WORD word0
353 uint32_t total_data_placed;
354 uint32_t parameter;
355 uint32_t word3;
356 #define lpfc_wcqe_c_valid_SHIFT lpfc_cqe_valid_SHIFT
357 #define lpfc_wcqe_c_valid_MASK lpfc_cqe_valid_MASK
358 #define lpfc_wcqe_c_valid_WORD lpfc_cqe_valid_WORD
359 #define lpfc_wcqe_c_xb_SHIFT 28
360 #define lpfc_wcqe_c_xb_MASK 0x00000001
361 #define lpfc_wcqe_c_xb_WORD word3
362 #define lpfc_wcqe_c_pv_SHIFT 27
363 #define lpfc_wcqe_c_pv_MASK 0x00000001
364 #define lpfc_wcqe_c_pv_WORD word3
365 #define lpfc_wcqe_c_priority_SHIFT 24
366 #define lpfc_wcqe_c_priority_MASK 0x00000007
367 #define lpfc_wcqe_c_priority_WORD word3
368 #define lpfc_wcqe_c_code_SHIFT lpfc_cqe_code_SHIFT
369 #define lpfc_wcqe_c_code_MASK lpfc_cqe_code_MASK
370 #define lpfc_wcqe_c_code_WORD lpfc_cqe_code_WORD
371 };
372
373 /* completion queue entry for wqe release */
374 struct lpfc_wcqe_release {
375 uint32_t reserved0;
376 uint32_t reserved1;
377 uint32_t word2;
378 #define lpfc_wcqe_r_wq_id_SHIFT 16
379 #define lpfc_wcqe_r_wq_id_MASK 0x0000FFFF
380 #define lpfc_wcqe_r_wq_id_WORD word2
381 #define lpfc_wcqe_r_wqe_index_SHIFT 0
382 #define lpfc_wcqe_r_wqe_index_MASK 0x0000FFFF
383 #define lpfc_wcqe_r_wqe_index_WORD word2
384 uint32_t word3;
385 #define lpfc_wcqe_r_valid_SHIFT lpfc_cqe_valid_SHIFT
386 #define lpfc_wcqe_r_valid_MASK lpfc_cqe_valid_MASK
387 #define lpfc_wcqe_r_valid_WORD lpfc_cqe_valid_WORD
388 #define lpfc_wcqe_r_code_SHIFT lpfc_cqe_code_SHIFT
389 #define lpfc_wcqe_r_code_MASK lpfc_cqe_code_MASK
390 #define lpfc_wcqe_r_code_WORD lpfc_cqe_code_WORD
391 };
392
393 struct sli4_wcqe_xri_aborted {
394 uint32_t word0;
395 #define lpfc_wcqe_xa_status_SHIFT 8
396 #define lpfc_wcqe_xa_status_MASK 0x000000FF
397 #define lpfc_wcqe_xa_status_WORD word0
398 uint32_t parameter;
399 uint32_t word2;
400 #define lpfc_wcqe_xa_remote_xid_SHIFT 16
401 #define lpfc_wcqe_xa_remote_xid_MASK 0x0000FFFF
402 #define lpfc_wcqe_xa_remote_xid_WORD word2
403 #define lpfc_wcqe_xa_xri_SHIFT 0
404 #define lpfc_wcqe_xa_xri_MASK 0x0000FFFF
405 #define lpfc_wcqe_xa_xri_WORD word2
406 uint32_t word3;
407 #define lpfc_wcqe_xa_valid_SHIFT lpfc_cqe_valid_SHIFT
408 #define lpfc_wcqe_xa_valid_MASK lpfc_cqe_valid_MASK
409 #define lpfc_wcqe_xa_valid_WORD lpfc_cqe_valid_WORD
410 #define lpfc_wcqe_xa_ia_SHIFT 30
411 #define lpfc_wcqe_xa_ia_MASK 0x00000001
412 #define lpfc_wcqe_xa_ia_WORD word3
413 #define CQE_XRI_ABORTED_IA_REMOTE 0
414 #define CQE_XRI_ABORTED_IA_LOCAL 1
415 #define lpfc_wcqe_xa_br_SHIFT 29
416 #define lpfc_wcqe_xa_br_MASK 0x00000001
417 #define lpfc_wcqe_xa_br_WORD word3
418 #define CQE_XRI_ABORTED_BR_BA_ACC 0
419 #define CQE_XRI_ABORTED_BR_BA_RJT 1
420 #define lpfc_wcqe_xa_eo_SHIFT 28
421 #define lpfc_wcqe_xa_eo_MASK 0x00000001
422 #define lpfc_wcqe_xa_eo_WORD word3
423 #define CQE_XRI_ABORTED_EO_REMOTE 0
424 #define CQE_XRI_ABORTED_EO_LOCAL 1
425 #define lpfc_wcqe_xa_code_SHIFT lpfc_cqe_code_SHIFT
426 #define lpfc_wcqe_xa_code_MASK lpfc_cqe_code_MASK
427 #define lpfc_wcqe_xa_code_WORD lpfc_cqe_code_WORD
428 };
429
430 /* completion queue entry structure for rqe completion */
431 struct lpfc_rcqe {
432 uint32_t word0;
433 #define lpfc_rcqe_bindex_SHIFT 16
434 #define lpfc_rcqe_bindex_MASK 0x0000FFF
435 #define lpfc_rcqe_bindex_WORD word0
436 #define lpfc_rcqe_status_SHIFT 8
437 #define lpfc_rcqe_status_MASK 0x000000FF
438 #define lpfc_rcqe_status_WORD word0
439 #define FC_STATUS_RQ_SUCCESS 0x10 /* Async receive successful */
440 #define FC_STATUS_RQ_BUF_LEN_EXCEEDED 0x11 /* payload truncated */
441 #define FC_STATUS_INSUFF_BUF_NEED_BUF 0x12 /* Insufficient buffers */
442 #define FC_STATUS_INSUFF_BUF_FRM_DISC 0x13 /* Frame Discard */
443 uint32_t reserved1;
444 uint32_t word2;
445 #define lpfc_rcqe_length_SHIFT 16
446 #define lpfc_rcqe_length_MASK 0x0000FFFF
447 #define lpfc_rcqe_length_WORD word2
448 #define lpfc_rcqe_rq_id_SHIFT 6
449 #define lpfc_rcqe_rq_id_MASK 0x000003FF
450 #define lpfc_rcqe_rq_id_WORD word2
451 #define lpfc_rcqe_fcf_id_SHIFT 0
452 #define lpfc_rcqe_fcf_id_MASK 0x0000003F
453 #define lpfc_rcqe_fcf_id_WORD word2
454 uint32_t word3;
455 #define lpfc_rcqe_valid_SHIFT lpfc_cqe_valid_SHIFT
456 #define lpfc_rcqe_valid_MASK lpfc_cqe_valid_MASK
457 #define lpfc_rcqe_valid_WORD lpfc_cqe_valid_WORD
458 #define lpfc_rcqe_port_SHIFT 30
459 #define lpfc_rcqe_port_MASK 0x00000001
460 #define lpfc_rcqe_port_WORD word3
461 #define lpfc_rcqe_hdr_length_SHIFT 24
462 #define lpfc_rcqe_hdr_length_MASK 0x0000001F
463 #define lpfc_rcqe_hdr_length_WORD word3
464 #define lpfc_rcqe_code_SHIFT lpfc_cqe_code_SHIFT
465 #define lpfc_rcqe_code_MASK lpfc_cqe_code_MASK
466 #define lpfc_rcqe_code_WORD lpfc_cqe_code_WORD
467 #define lpfc_rcqe_eof_SHIFT 8
468 #define lpfc_rcqe_eof_MASK 0x000000FF
469 #define lpfc_rcqe_eof_WORD word3
470 #define FCOE_EOFn 0x41
471 #define FCOE_EOFt 0x42
472 #define FCOE_EOFni 0x49
473 #define FCOE_EOFa 0x50
474 #define lpfc_rcqe_sof_SHIFT 0
475 #define lpfc_rcqe_sof_MASK 0x000000FF
476 #define lpfc_rcqe_sof_WORD word3
477 #define FCOE_SOFi2 0x2d
478 #define FCOE_SOFi3 0x2e
479 #define FCOE_SOFn2 0x35
480 #define FCOE_SOFn3 0x36
481 };
482
483 struct lpfc_rqe {
484 uint32_t address_hi;
485 uint32_t address_lo;
486 };
487
488 /* buffer descriptors */
489 struct lpfc_bde4 {
490 uint32_t addr_hi;
491 uint32_t addr_lo;
492 uint32_t word2;
493 #define lpfc_bde4_last_SHIFT 31
494 #define lpfc_bde4_last_MASK 0x00000001
495 #define lpfc_bde4_last_WORD word2
496 #define lpfc_bde4_sge_offset_SHIFT 0
497 #define lpfc_bde4_sge_offset_MASK 0x000003FF
498 #define lpfc_bde4_sge_offset_WORD word2
499 uint32_t word3;
500 #define lpfc_bde4_length_SHIFT 0
501 #define lpfc_bde4_length_MASK 0x000000FF
502 #define lpfc_bde4_length_WORD word3
503 };
504
505 struct lpfc_register {
506 uint32_t word0;
507 };
508
509 /* The following BAR0 Registers apply to SLI4 if_type 0 UCNAs. */
510 #define LPFC_UERR_STATUS_HI 0x00A4
511 #define LPFC_UERR_STATUS_LO 0x00A0
512 #define LPFC_UE_MASK_HI 0x00AC
513 #define LPFC_UE_MASK_LO 0x00A8
514
515 /* The following BAR0 register sets are defined for if_type 0 and 2 UCNAs. */
516 #define LPFC_SLI_INTF 0x0058
517
518 #define LPFC_SLIPORT_IF2_SMPHR 0x0400
519 #define lpfc_port_smphr_perr_SHIFT 31
520 #define lpfc_port_smphr_perr_MASK 0x1
521 #define lpfc_port_smphr_perr_WORD word0
522 #define lpfc_port_smphr_sfi_SHIFT 30
523 #define lpfc_port_smphr_sfi_MASK 0x1
524 #define lpfc_port_smphr_sfi_WORD word0
525 #define lpfc_port_smphr_nip_SHIFT 29
526 #define lpfc_port_smphr_nip_MASK 0x1
527 #define lpfc_port_smphr_nip_WORD word0
528 #define lpfc_port_smphr_ipc_SHIFT 28
529 #define lpfc_port_smphr_ipc_MASK 0x1
530 #define lpfc_port_smphr_ipc_WORD word0
531 #define lpfc_port_smphr_scr1_SHIFT 27
532 #define lpfc_port_smphr_scr1_MASK 0x1
533 #define lpfc_port_smphr_scr1_WORD word0
534 #define lpfc_port_smphr_scr2_SHIFT 26
535 #define lpfc_port_smphr_scr2_MASK 0x1
536 #define lpfc_port_smphr_scr2_WORD word0
537 #define lpfc_port_smphr_host_scratch_SHIFT 16
538 #define lpfc_port_smphr_host_scratch_MASK 0xFF
539 #define lpfc_port_smphr_host_scratch_WORD word0
540 #define lpfc_port_smphr_port_status_SHIFT 0
541 #define lpfc_port_smphr_port_status_MASK 0xFFFF
542 #define lpfc_port_smphr_port_status_WORD word0
543
544 #define LPFC_POST_STAGE_POWER_ON_RESET 0x0000
545 #define LPFC_POST_STAGE_AWAITING_HOST_RDY 0x0001
546 #define LPFC_POST_STAGE_HOST_RDY 0x0002
547 #define LPFC_POST_STAGE_BE_RESET 0x0003
548 #define LPFC_POST_STAGE_SEEPROM_CS_START 0x0100
549 #define LPFC_POST_STAGE_SEEPROM_CS_DONE 0x0101
550 #define LPFC_POST_STAGE_DDR_CONFIG_START 0x0200
551 #define LPFC_POST_STAGE_DDR_CONFIG_DONE 0x0201
552 #define LPFC_POST_STAGE_DDR_CALIBRATE_START 0x0300
553 #define LPFC_POST_STAGE_DDR_CALIBRATE_DONE 0x0301
554 #define LPFC_POST_STAGE_DDR_TEST_START 0x0400
555 #define LPFC_POST_STAGE_DDR_TEST_DONE 0x0401
556 #define LPFC_POST_STAGE_REDBOOT_INIT_START 0x0600
557 #define LPFC_POST_STAGE_REDBOOT_INIT_DONE 0x0601
558 #define LPFC_POST_STAGE_FW_IMAGE_LOAD_START 0x0700
559 #define LPFC_POST_STAGE_FW_IMAGE_LOAD_DONE 0x0701
560 #define LPFC_POST_STAGE_ARMFW_START 0x0800
561 #define LPFC_POST_STAGE_DHCP_QUERY_START 0x0900
562 #define LPFC_POST_STAGE_DHCP_QUERY_DONE 0x0901
563 #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_START 0x0A00
564 #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_DONE 0x0A01
565 #define LPFC_POST_STAGE_RC_OPTION_SET 0x0B00
566 #define LPFC_POST_STAGE_SWITCH_LINK 0x0B01
567 #define LPFC_POST_STAGE_SEND_ICDS_MESSAGE 0x0B02
568 #define LPFC_POST_STAGE_PERFROM_TFTP 0x0B03
569 #define LPFC_POST_STAGE_PARSE_XML 0x0B04
570 #define LPFC_POST_STAGE_DOWNLOAD_IMAGE 0x0B05
571 #define LPFC_POST_STAGE_FLASH_IMAGE 0x0B06
572 #define LPFC_POST_STAGE_RC_DONE 0x0B07
573 #define LPFC_POST_STAGE_REBOOT_SYSTEM 0x0B08
574 #define LPFC_POST_STAGE_MAC_ADDRESS 0x0C00
575 #define LPFC_POST_STAGE_PORT_READY 0xC000
576 #define LPFC_POST_STAGE_PORT_UE 0xF000
577
578 #define LPFC_SLIPORT_STATUS 0x0404
579 #define lpfc_sliport_status_err_SHIFT 31
580 #define lpfc_sliport_status_err_MASK 0x1
581 #define lpfc_sliport_status_err_WORD word0
582 #define lpfc_sliport_status_end_SHIFT 30
583 #define lpfc_sliport_status_end_MASK 0x1
584 #define lpfc_sliport_status_end_WORD word0
585 #define lpfc_sliport_status_oti_SHIFT 29
586 #define lpfc_sliport_status_oti_MASK 0x1
587 #define lpfc_sliport_status_oti_WORD word0
588 #define lpfc_sliport_status_rn_SHIFT 24
589 #define lpfc_sliport_status_rn_MASK 0x1
590 #define lpfc_sliport_status_rn_WORD word0
591 #define lpfc_sliport_status_rdy_SHIFT 23
592 #define lpfc_sliport_status_rdy_MASK 0x1
593 #define lpfc_sliport_status_rdy_WORD word0
594 #define MAX_IF_TYPE_2_RESETS 1000
595
596 #define LPFC_SLIPORT_CNTRL 0x0408
597 #define lpfc_sliport_ctrl_end_SHIFT 30
598 #define lpfc_sliport_ctrl_end_MASK 0x1
599 #define lpfc_sliport_ctrl_end_WORD word0
600 #define LPFC_SLIPORT_LITTLE_ENDIAN 0
601 #define LPFC_SLIPORT_BIG_ENDIAN 1
602 #define lpfc_sliport_ctrl_ip_SHIFT 27
603 #define lpfc_sliport_ctrl_ip_MASK 0x1
604 #define lpfc_sliport_ctrl_ip_WORD word0
605 #define LPFC_SLIPORT_INIT_PORT 1
606
607 #define LPFC_SLIPORT_ERR_1 0x040C
608 #define LPFC_SLIPORT_ERR_2 0x0410
609
610 /* The following Registers apply to SLI4 if_type 0 UCNAs. They typically
611 * reside in BAR 2.
612 */
613 #define LPFC_SLIPORT_IF0_SMPHR 0x00AC
614
615 #define LPFC_IMR_MASK_ALL 0xFFFFFFFF
616 #define LPFC_ISCR_CLEAR_ALL 0xFFFFFFFF
617
618 #define LPFC_HST_ISR0 0x0C18
619 #define LPFC_HST_ISR1 0x0C1C
620 #define LPFC_HST_ISR2 0x0C20
621 #define LPFC_HST_ISR3 0x0C24
622 #define LPFC_HST_ISR4 0x0C28
623
624 #define LPFC_HST_IMR0 0x0C48
625 #define LPFC_HST_IMR1 0x0C4C
626 #define LPFC_HST_IMR2 0x0C50
627 #define LPFC_HST_IMR3 0x0C54
628 #define LPFC_HST_IMR4 0x0C58
629
630 #define LPFC_HST_ISCR0 0x0C78
631 #define LPFC_HST_ISCR1 0x0C7C
632 #define LPFC_HST_ISCR2 0x0C80
633 #define LPFC_HST_ISCR3 0x0C84
634 #define LPFC_HST_ISCR4 0x0C88
635
636 #define LPFC_SLI4_INTR0 BIT0
637 #define LPFC_SLI4_INTR1 BIT1
638 #define LPFC_SLI4_INTR2 BIT2
639 #define LPFC_SLI4_INTR3 BIT3
640 #define LPFC_SLI4_INTR4 BIT4
641 #define LPFC_SLI4_INTR5 BIT5
642 #define LPFC_SLI4_INTR6 BIT6
643 #define LPFC_SLI4_INTR7 BIT7
644 #define LPFC_SLI4_INTR8 BIT8
645 #define LPFC_SLI4_INTR9 BIT9
646 #define LPFC_SLI4_INTR10 BIT10
647 #define LPFC_SLI4_INTR11 BIT11
648 #define LPFC_SLI4_INTR12 BIT12
649 #define LPFC_SLI4_INTR13 BIT13
650 #define LPFC_SLI4_INTR14 BIT14
651 #define LPFC_SLI4_INTR15 BIT15
652 #define LPFC_SLI4_INTR16 BIT16
653 #define LPFC_SLI4_INTR17 BIT17
654 #define LPFC_SLI4_INTR18 BIT18
655 #define LPFC_SLI4_INTR19 BIT19
656 #define LPFC_SLI4_INTR20 BIT20
657 #define LPFC_SLI4_INTR21 BIT21
658 #define LPFC_SLI4_INTR22 BIT22
659 #define LPFC_SLI4_INTR23 BIT23
660 #define LPFC_SLI4_INTR24 BIT24
661 #define LPFC_SLI4_INTR25 BIT25
662 #define LPFC_SLI4_INTR26 BIT26
663 #define LPFC_SLI4_INTR27 BIT27
664 #define LPFC_SLI4_INTR28 BIT28
665 #define LPFC_SLI4_INTR29 BIT29
666 #define LPFC_SLI4_INTR30 BIT30
667 #define LPFC_SLI4_INTR31 BIT31
668
669 /*
670 * The Doorbell registers defined here exist in different BAR
671 * register sets depending on the UCNA Port's reported if_type
672 * value. For UCNA ports running SLI4 and if_type 0, they reside in
673 * BAR4. For UCNA ports running SLI4 and if_type 2, they reside in
674 * BAR0. The offsets are the same so the driver must account for
675 * any base address difference.
676 */
677 #define LPFC_RQ_DOORBELL 0x00A0
678 #define lpfc_rq_doorbell_num_posted_SHIFT 16
679 #define lpfc_rq_doorbell_num_posted_MASK 0x3FFF
680 #define lpfc_rq_doorbell_num_posted_WORD word0
681 #define LPFC_RQ_POST_BATCH 8 /* RQEs to post at one time */
682 #define lpfc_rq_doorbell_id_SHIFT 0
683 #define lpfc_rq_doorbell_id_MASK 0xFFFF
684 #define lpfc_rq_doorbell_id_WORD word0
685
686 #define LPFC_WQ_DOORBELL 0x0040
687 #define lpfc_wq_doorbell_num_posted_SHIFT 24
688 #define lpfc_wq_doorbell_num_posted_MASK 0x00FF
689 #define lpfc_wq_doorbell_num_posted_WORD word0
690 #define lpfc_wq_doorbell_index_SHIFT 16
691 #define lpfc_wq_doorbell_index_MASK 0x00FF
692 #define lpfc_wq_doorbell_index_WORD word0
693 #define lpfc_wq_doorbell_id_SHIFT 0
694 #define lpfc_wq_doorbell_id_MASK 0xFFFF
695 #define lpfc_wq_doorbell_id_WORD word0
696
697 #define LPFC_EQCQ_DOORBELL 0x0120
698 #define lpfc_eqcq_doorbell_se_SHIFT 31
699 #define lpfc_eqcq_doorbell_se_MASK 0x0001
700 #define lpfc_eqcq_doorbell_se_WORD word0
701 #define LPFC_EQCQ_SOLICIT_ENABLE_OFF 0
702 #define LPFC_EQCQ_SOLICIT_ENABLE_ON 1
703 #define lpfc_eqcq_doorbell_arm_SHIFT 29
704 #define lpfc_eqcq_doorbell_arm_MASK 0x0001
705 #define lpfc_eqcq_doorbell_arm_WORD word0
706 #define lpfc_eqcq_doorbell_num_released_SHIFT 16
707 #define lpfc_eqcq_doorbell_num_released_MASK 0x1FFF
708 #define lpfc_eqcq_doorbell_num_released_WORD word0
709 #define lpfc_eqcq_doorbell_qt_SHIFT 10
710 #define lpfc_eqcq_doorbell_qt_MASK 0x0001
711 #define lpfc_eqcq_doorbell_qt_WORD word0
712 #define LPFC_QUEUE_TYPE_COMPLETION 0
713 #define LPFC_QUEUE_TYPE_EVENT 1
714 #define lpfc_eqcq_doorbell_eqci_SHIFT 9
715 #define lpfc_eqcq_doorbell_eqci_MASK 0x0001
716 #define lpfc_eqcq_doorbell_eqci_WORD word0
717 #define lpfc_eqcq_doorbell_cqid_SHIFT 0
718 #define lpfc_eqcq_doorbell_cqid_MASK 0x03FF
719 #define lpfc_eqcq_doorbell_cqid_WORD word0
720 #define lpfc_eqcq_doorbell_eqid_SHIFT 0
721 #define lpfc_eqcq_doorbell_eqid_MASK 0x01FF
722 #define lpfc_eqcq_doorbell_eqid_WORD word0
723
724 #define LPFC_BMBX 0x0160
725 #define lpfc_bmbx_addr_SHIFT 2
726 #define lpfc_bmbx_addr_MASK 0x3FFFFFFF
727 #define lpfc_bmbx_addr_WORD word0
728 #define lpfc_bmbx_hi_SHIFT 1
729 #define lpfc_bmbx_hi_MASK 0x0001
730 #define lpfc_bmbx_hi_WORD word0
731 #define lpfc_bmbx_rdy_SHIFT 0
732 #define lpfc_bmbx_rdy_MASK 0x0001
733 #define lpfc_bmbx_rdy_WORD word0
734
735 #define LPFC_MQ_DOORBELL 0x0140
736 #define lpfc_mq_doorbell_num_posted_SHIFT 16
737 #define lpfc_mq_doorbell_num_posted_MASK 0x3FFF
738 #define lpfc_mq_doorbell_num_posted_WORD word0
739 #define lpfc_mq_doorbell_id_SHIFT 0
740 #define lpfc_mq_doorbell_id_MASK 0xFFFF
741 #define lpfc_mq_doorbell_id_WORD word0
742
743 struct lpfc_sli4_cfg_mhdr {
744 uint32_t word1;
745 #define lpfc_mbox_hdr_emb_SHIFT 0
746 #define lpfc_mbox_hdr_emb_MASK 0x00000001
747 #define lpfc_mbox_hdr_emb_WORD word1
748 #define lpfc_mbox_hdr_sge_cnt_SHIFT 3
749 #define lpfc_mbox_hdr_sge_cnt_MASK 0x0000001F
750 #define lpfc_mbox_hdr_sge_cnt_WORD word1
751 uint32_t payload_length;
752 uint32_t tag_lo;
753 uint32_t tag_hi;
754 uint32_t reserved5;
755 };
756
757 union lpfc_sli4_cfg_shdr {
758 struct {
759 uint32_t word6;
760 #define lpfc_mbox_hdr_opcode_SHIFT 0
761 #define lpfc_mbox_hdr_opcode_MASK 0x000000FF
762 #define lpfc_mbox_hdr_opcode_WORD word6
763 #define lpfc_mbox_hdr_subsystem_SHIFT 8
764 #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
765 #define lpfc_mbox_hdr_subsystem_WORD word6
766 #define lpfc_mbox_hdr_port_number_SHIFT 16
767 #define lpfc_mbox_hdr_port_number_MASK 0x000000FF
768 #define lpfc_mbox_hdr_port_number_WORD word6
769 #define lpfc_mbox_hdr_domain_SHIFT 24
770 #define lpfc_mbox_hdr_domain_MASK 0x000000FF
771 #define lpfc_mbox_hdr_domain_WORD word6
772 uint32_t timeout;
773 uint32_t request_length;
774 uint32_t word9;
775 #define lpfc_mbox_hdr_version_SHIFT 0
776 #define lpfc_mbox_hdr_version_MASK 0x000000FF
777 #define lpfc_mbox_hdr_version_WORD word9
778 #define lpfc_mbox_hdr_pf_num_SHIFT 16
779 #define lpfc_mbox_hdr_pf_num_MASK 0x000000FF
780 #define lpfc_mbox_hdr_pf_num_WORD word9
781 #define lpfc_mbox_hdr_vh_num_SHIFT 24
782 #define lpfc_mbox_hdr_vh_num_MASK 0x000000FF
783 #define lpfc_mbox_hdr_vh_num_WORD word9
784 #define LPFC_Q_CREATE_VERSION_2 2
785 #define LPFC_Q_CREATE_VERSION_1 1
786 #define LPFC_Q_CREATE_VERSION_0 0
787 } request;
788 struct {
789 uint32_t word6;
790 #define lpfc_mbox_hdr_opcode_SHIFT 0
791 #define lpfc_mbox_hdr_opcode_MASK 0x000000FF
792 #define lpfc_mbox_hdr_opcode_WORD word6
793 #define lpfc_mbox_hdr_subsystem_SHIFT 8
794 #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
795 #define lpfc_mbox_hdr_subsystem_WORD word6
796 #define lpfc_mbox_hdr_domain_SHIFT 24
797 #define lpfc_mbox_hdr_domain_MASK 0x000000FF
798 #define lpfc_mbox_hdr_domain_WORD word6
799 uint32_t word7;
800 #define lpfc_mbox_hdr_status_SHIFT 0
801 #define lpfc_mbox_hdr_status_MASK 0x000000FF
802 #define lpfc_mbox_hdr_status_WORD word7
803 #define lpfc_mbox_hdr_add_status_SHIFT 8
804 #define lpfc_mbox_hdr_add_status_MASK 0x000000FF
805 #define lpfc_mbox_hdr_add_status_WORD word7
806 uint32_t response_length;
807 uint32_t actual_response_length;
808 } response;
809 };
810
811 /* Mailbox Header structures.
812 * struct mbox_header is defined for first generation SLI4_CFG mailbox
813 * calls deployed for BE-based ports.
814 *
815 * struct sli4_mbox_header is defined for second generation SLI4
816 * ports that don't deploy the SLI4_CFG mechanism.
817 */
818 struct mbox_header {
819 struct lpfc_sli4_cfg_mhdr cfg_mhdr;
820 union lpfc_sli4_cfg_shdr cfg_shdr;
821 };
822
823 #define LPFC_EXTENT_LOCAL 0
824 #define LPFC_TIMEOUT_DEFAULT 0
825 #define LPFC_EXTENT_VERSION_DEFAULT 0
826
827 /* Subsystem Definitions */
828 #define LPFC_MBOX_SUBSYSTEM_COMMON 0x1
829 #define LPFC_MBOX_SUBSYSTEM_FCOE 0xC
830
831 /* Device Specific Definitions */
832
833 /* The HOST ENDIAN defines are in Big Endian format. */
834 #define HOST_ENDIAN_LOW_WORD0 0xFF3412FF
835 #define HOST_ENDIAN_HIGH_WORD1 0xFF7856FF
836
837 /* Common Opcodes */
838 #define LPFC_MBOX_OPCODE_CQ_CREATE 0x0C
839 #define LPFC_MBOX_OPCODE_EQ_CREATE 0x0D
840 #define LPFC_MBOX_OPCODE_MQ_CREATE 0x15
841 #define LPFC_MBOX_OPCODE_GET_CNTL_ATTRIBUTES 0x20
842 #define LPFC_MBOX_OPCODE_NOP 0x21
843 #define LPFC_MBOX_OPCODE_MQ_DESTROY 0x35
844 #define LPFC_MBOX_OPCODE_CQ_DESTROY 0x36
845 #define LPFC_MBOX_OPCODE_EQ_DESTROY 0x37
846 #define LPFC_MBOX_OPCODE_QUERY_FW_CFG 0x3A
847 #define LPFC_MBOX_OPCODE_FUNCTION_RESET 0x3D
848 #define LPFC_MBOX_OPCODE_MQ_CREATE_EXT 0x5A
849 #define LPFC_MBOX_OPCODE_GET_RSRC_EXTENT_INFO 0x9A
850 #define LPFC_MBOX_OPCODE_GET_ALLOC_RSRC_EXTENT 0x9B
851 #define LPFC_MBOX_OPCODE_ALLOC_RSRC_EXTENT 0x9C
852 #define LPFC_MBOX_OPCODE_DEALLOC_RSRC_EXTENT 0x9D
853 #define LPFC_MBOX_OPCODE_GET_FUNCTION_CONFIG 0xA0
854 #define LPFC_MBOX_OPCODE_GET_PROFILE_CONFIG 0xA4
855 #define LPFC_MBOX_OPCODE_WRITE_OBJECT 0xAC
856 #define LPFC_MBOX_OPCODE_GET_SLI4_PARAMETERS 0xB5
857
858 /* FCoE Opcodes */
859 #define LPFC_MBOX_OPCODE_FCOE_WQ_CREATE 0x01
860 #define LPFC_MBOX_OPCODE_FCOE_WQ_DESTROY 0x02
861 #define LPFC_MBOX_OPCODE_FCOE_POST_SGL_PAGES 0x03
862 #define LPFC_MBOX_OPCODE_FCOE_REMOVE_SGL_PAGES 0x04
863 #define LPFC_MBOX_OPCODE_FCOE_RQ_CREATE 0x05
864 #define LPFC_MBOX_OPCODE_FCOE_RQ_DESTROY 0x06
865 #define LPFC_MBOX_OPCODE_FCOE_READ_FCF_TABLE 0x08
866 #define LPFC_MBOX_OPCODE_FCOE_ADD_FCF 0x09
867 #define LPFC_MBOX_OPCODE_FCOE_DELETE_FCF 0x0A
868 #define LPFC_MBOX_OPCODE_FCOE_POST_HDR_TEMPLATE 0x0B
869 #define LPFC_MBOX_OPCODE_FCOE_REDISCOVER_FCF 0x10
870
871 /* Mailbox command structures */
872 struct eq_context {
873 uint32_t word0;
874 #define lpfc_eq_context_size_SHIFT 31
875 #define lpfc_eq_context_size_MASK 0x00000001
876 #define lpfc_eq_context_size_WORD word0
877 #define LPFC_EQE_SIZE_4 0x0
878 #define LPFC_EQE_SIZE_16 0x1
879 #define lpfc_eq_context_valid_SHIFT 29
880 #define lpfc_eq_context_valid_MASK 0x00000001
881 #define lpfc_eq_context_valid_WORD word0
882 uint32_t word1;
883 #define lpfc_eq_context_count_SHIFT 26
884 #define lpfc_eq_context_count_MASK 0x00000003
885 #define lpfc_eq_context_count_WORD word1
886 #define LPFC_EQ_CNT_256 0x0
887 #define LPFC_EQ_CNT_512 0x1
888 #define LPFC_EQ_CNT_1024 0x2
889 #define LPFC_EQ_CNT_2048 0x3
890 #define LPFC_EQ_CNT_4096 0x4
891 uint32_t word2;
892 #define lpfc_eq_context_delay_multi_SHIFT 13
893 #define lpfc_eq_context_delay_multi_MASK 0x000003FF
894 #define lpfc_eq_context_delay_multi_WORD word2
895 uint32_t reserved3;
896 };
897
898 struct sgl_page_pairs {
899 uint32_t sgl_pg0_addr_lo;
900 uint32_t sgl_pg0_addr_hi;
901 uint32_t sgl_pg1_addr_lo;
902 uint32_t sgl_pg1_addr_hi;
903 };
904
905 struct lpfc_mbx_post_sgl_pages {
906 struct mbox_header header;
907 uint32_t word0;
908 #define lpfc_post_sgl_pages_xri_SHIFT 0
909 #define lpfc_post_sgl_pages_xri_MASK 0x0000FFFF
910 #define lpfc_post_sgl_pages_xri_WORD word0
911 #define lpfc_post_sgl_pages_xricnt_SHIFT 16
912 #define lpfc_post_sgl_pages_xricnt_MASK 0x0000FFFF
913 #define lpfc_post_sgl_pages_xricnt_WORD word0
914 struct sgl_page_pairs sgl_pg_pairs[1];
915 };
916
917 /* word0 of page-1 struct shares the same SHIFT/MASK/WORD defines as above */
918 struct lpfc_mbx_post_uembed_sgl_page1 {
919 union lpfc_sli4_cfg_shdr cfg_shdr;
920 uint32_t word0;
921 struct sgl_page_pairs sgl_pg_pairs;
922 };
923
924 struct lpfc_mbx_sge {
925 uint32_t pa_lo;
926 uint32_t pa_hi;
927 uint32_t length;
928 };
929
930 struct lpfc_mbx_nembed_cmd {
931 struct lpfc_sli4_cfg_mhdr cfg_mhdr;
932 #define LPFC_SLI4_MBX_SGE_MAX_PAGES 19
933 struct lpfc_mbx_sge sge[LPFC_SLI4_MBX_SGE_MAX_PAGES];
934 };
935
936 struct lpfc_mbx_nembed_sge_virt {
937 void *addr[LPFC_SLI4_MBX_SGE_MAX_PAGES];
938 };
939
940 struct lpfc_mbx_eq_create {
941 struct mbox_header header;
942 union {
943 struct {
944 uint32_t word0;
945 #define lpfc_mbx_eq_create_num_pages_SHIFT 0
946 #define lpfc_mbx_eq_create_num_pages_MASK 0x0000FFFF
947 #define lpfc_mbx_eq_create_num_pages_WORD word0
948 struct eq_context context;
949 struct dma_address page[LPFC_MAX_EQ_PAGE];
950 } request;
951 struct {
952 uint32_t word0;
953 #define lpfc_mbx_eq_create_q_id_SHIFT 0
954 #define lpfc_mbx_eq_create_q_id_MASK 0x0000FFFF
955 #define lpfc_mbx_eq_create_q_id_WORD word0
956 } response;
957 } u;
958 };
959
960 struct lpfc_mbx_eq_destroy {
961 struct mbox_header header;
962 union {
963 struct {
964 uint32_t word0;
965 #define lpfc_mbx_eq_destroy_q_id_SHIFT 0
966 #define lpfc_mbx_eq_destroy_q_id_MASK 0x0000FFFF
967 #define lpfc_mbx_eq_destroy_q_id_WORD word0
968 } request;
969 struct {
970 uint32_t word0;
971 } response;
972 } u;
973 };
974
975 struct lpfc_mbx_nop {
976 struct mbox_header header;
977 uint32_t context[2];
978 };
979
980 struct cq_context {
981 uint32_t word0;
982 #define lpfc_cq_context_event_SHIFT 31
983 #define lpfc_cq_context_event_MASK 0x00000001
984 #define lpfc_cq_context_event_WORD word0
985 #define lpfc_cq_context_valid_SHIFT 29
986 #define lpfc_cq_context_valid_MASK 0x00000001
987 #define lpfc_cq_context_valid_WORD word0
988 #define lpfc_cq_context_count_SHIFT 27
989 #define lpfc_cq_context_count_MASK 0x00000003
990 #define lpfc_cq_context_count_WORD word0
991 #define LPFC_CQ_CNT_256 0x0
992 #define LPFC_CQ_CNT_512 0x1
993 #define LPFC_CQ_CNT_1024 0x2
994 uint32_t word1;
995 #define lpfc_cq_eq_id_SHIFT 22 /* Version 0 Only */
996 #define lpfc_cq_eq_id_MASK 0x000000FF
997 #define lpfc_cq_eq_id_WORD word1
998 #define lpfc_cq_eq_id_2_SHIFT 0 /* Version 2 Only */
999 #define lpfc_cq_eq_id_2_MASK 0x0000FFFF
1000 #define lpfc_cq_eq_id_2_WORD word1
1001 uint32_t reserved0;
1002 uint32_t reserved1;
1003 };
1004
1005 struct lpfc_mbx_cq_create {
1006 struct mbox_header header;
1007 union {
1008 struct {
1009 uint32_t word0;
1010 #define lpfc_mbx_cq_create_page_size_SHIFT 16 /* Version 2 Only */
1011 #define lpfc_mbx_cq_create_page_size_MASK 0x000000FF
1012 #define lpfc_mbx_cq_create_page_size_WORD word0
1013 #define lpfc_mbx_cq_create_num_pages_SHIFT 0
1014 #define lpfc_mbx_cq_create_num_pages_MASK 0x0000FFFF
1015 #define lpfc_mbx_cq_create_num_pages_WORD word0
1016 struct cq_context context;
1017 struct dma_address page[LPFC_MAX_CQ_PAGE];
1018 } request;
1019 struct {
1020 uint32_t word0;
1021 #define lpfc_mbx_cq_create_q_id_SHIFT 0
1022 #define lpfc_mbx_cq_create_q_id_MASK 0x0000FFFF
1023 #define lpfc_mbx_cq_create_q_id_WORD word0
1024 } response;
1025 } u;
1026 };
1027
1028 struct lpfc_mbx_cq_destroy {
1029 struct mbox_header header;
1030 union {
1031 struct {
1032 uint32_t word0;
1033 #define lpfc_mbx_cq_destroy_q_id_SHIFT 0
1034 #define lpfc_mbx_cq_destroy_q_id_MASK 0x0000FFFF
1035 #define lpfc_mbx_cq_destroy_q_id_WORD word0
1036 } request;
1037 struct {
1038 uint32_t word0;
1039 } response;
1040 } u;
1041 };
1042
1043 struct wq_context {
1044 uint32_t reserved0;
1045 uint32_t reserved1;
1046 uint32_t reserved2;
1047 uint32_t reserved3;
1048 };
1049
1050 struct lpfc_mbx_wq_create {
1051 struct mbox_header header;
1052 union {
1053 struct { /* Version 0 Request */
1054 uint32_t word0;
1055 #define lpfc_mbx_wq_create_num_pages_SHIFT 0
1056 #define lpfc_mbx_wq_create_num_pages_MASK 0x0000FFFF
1057 #define lpfc_mbx_wq_create_num_pages_WORD word0
1058 #define lpfc_mbx_wq_create_cq_id_SHIFT 16
1059 #define lpfc_mbx_wq_create_cq_id_MASK 0x0000FFFF
1060 #define lpfc_mbx_wq_create_cq_id_WORD word0
1061 struct dma_address page[LPFC_MAX_WQ_PAGE];
1062 } request;
1063 struct { /* Version 1 Request */
1064 uint32_t word0; /* Word 0 is the same as in v0 */
1065 uint32_t word1;
1066 #define lpfc_mbx_wq_create_page_size_SHIFT 0
1067 #define lpfc_mbx_wq_create_page_size_MASK 0x000000FF
1068 #define lpfc_mbx_wq_create_page_size_WORD word1
1069 #define lpfc_mbx_wq_create_wqe_size_SHIFT 8
1070 #define lpfc_mbx_wq_create_wqe_size_MASK 0x0000000F
1071 #define lpfc_mbx_wq_create_wqe_size_WORD word1
1072 #define LPFC_WQ_WQE_SIZE_64 0x5
1073 #define LPFC_WQ_WQE_SIZE_128 0x6
1074 #define lpfc_mbx_wq_create_wqe_count_SHIFT 16
1075 #define lpfc_mbx_wq_create_wqe_count_MASK 0x0000FFFF
1076 #define lpfc_mbx_wq_create_wqe_count_WORD word1
1077 uint32_t word2;
1078 struct dma_address page[LPFC_MAX_WQ_PAGE-1];
1079 } request_1;
1080 struct {
1081 uint32_t word0;
1082 #define lpfc_mbx_wq_create_q_id_SHIFT 0
1083 #define lpfc_mbx_wq_create_q_id_MASK 0x0000FFFF
1084 #define lpfc_mbx_wq_create_q_id_WORD word0
1085 } response;
1086 } u;
1087 };
1088
1089 struct lpfc_mbx_wq_destroy {
1090 struct mbox_header header;
1091 union {
1092 struct {
1093 uint32_t word0;
1094 #define lpfc_mbx_wq_destroy_q_id_SHIFT 0
1095 #define lpfc_mbx_wq_destroy_q_id_MASK 0x0000FFFF
1096 #define lpfc_mbx_wq_destroy_q_id_WORD word0
1097 } request;
1098 struct {
1099 uint32_t word0;
1100 } response;
1101 } u;
1102 };
1103
1104 #define LPFC_HDR_BUF_SIZE 128
1105 #define LPFC_DATA_BUF_SIZE 2048
1106 struct rq_context {
1107 uint32_t word0;
1108 #define lpfc_rq_context_rqe_count_SHIFT 16 /* Version 0 Only */
1109 #define lpfc_rq_context_rqe_count_MASK 0x0000000F
1110 #define lpfc_rq_context_rqe_count_WORD word0
1111 #define LPFC_RQ_RING_SIZE_512 9 /* 512 entries */
1112 #define LPFC_RQ_RING_SIZE_1024 10 /* 1024 entries */
1113 #define LPFC_RQ_RING_SIZE_2048 11 /* 2048 entries */
1114 #define LPFC_RQ_RING_SIZE_4096 12 /* 4096 entries */
1115 #define lpfc_rq_context_rqe_count_1_SHIFT 16 /* Version 1 Only */
1116 #define lpfc_rq_context_rqe_count_1_MASK 0x0000FFFF
1117 #define lpfc_rq_context_rqe_count_1_WORD word0
1118 #define lpfc_rq_context_rqe_size_SHIFT 8 /* Version 1 Only */
1119 #define lpfc_rq_context_rqe_size_MASK 0x0000000F
1120 #define lpfc_rq_context_rqe_size_WORD word0
1121 #define LPFC_RQE_SIZE_8 2
1122 #define LPFC_RQE_SIZE_16 3
1123 #define LPFC_RQE_SIZE_32 4
1124 #define LPFC_RQE_SIZE_64 5
1125 #define LPFC_RQE_SIZE_128 6
1126 #define lpfc_rq_context_page_size_SHIFT 0 /* Version 1 Only */
1127 #define lpfc_rq_context_page_size_MASK 0x000000FF
1128 #define lpfc_rq_context_page_size_WORD word0
1129 uint32_t reserved1;
1130 uint32_t word2;
1131 #define lpfc_rq_context_cq_id_SHIFT 16
1132 #define lpfc_rq_context_cq_id_MASK 0x000003FF
1133 #define lpfc_rq_context_cq_id_WORD word2
1134 #define lpfc_rq_context_buf_size_SHIFT 0
1135 #define lpfc_rq_context_buf_size_MASK 0x0000FFFF
1136 #define lpfc_rq_context_buf_size_WORD word2
1137 uint32_t buffer_size; /* Version 1 Only */
1138 };
1139
1140 struct lpfc_mbx_rq_create {
1141 struct mbox_header header;
1142 union {
1143 struct {
1144 uint32_t word0;
1145 #define lpfc_mbx_rq_create_num_pages_SHIFT 0
1146 #define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
1147 #define lpfc_mbx_rq_create_num_pages_WORD word0
1148 struct rq_context context;
1149 struct dma_address page[LPFC_MAX_WQ_PAGE];
1150 } request;
1151 struct {
1152 uint32_t word0;
1153 #define lpfc_mbx_rq_create_q_id_SHIFT 0
1154 #define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
1155 #define lpfc_mbx_rq_create_q_id_WORD word0
1156 } response;
1157 } u;
1158 };
1159
1160 struct lpfc_mbx_rq_destroy {
1161 struct mbox_header header;
1162 union {
1163 struct {
1164 uint32_t word0;
1165 #define lpfc_mbx_rq_destroy_q_id_SHIFT 0
1166 #define lpfc_mbx_rq_destroy_q_id_MASK 0x0000FFFF
1167 #define lpfc_mbx_rq_destroy_q_id_WORD word0
1168 } request;
1169 struct {
1170 uint32_t word0;
1171 } response;
1172 } u;
1173 };
1174
1175 struct mq_context {
1176 uint32_t word0;
1177 #define lpfc_mq_context_cq_id_SHIFT 22 /* Version 0 Only */
1178 #define lpfc_mq_context_cq_id_MASK 0x000003FF
1179 #define lpfc_mq_context_cq_id_WORD word0
1180 #define lpfc_mq_context_ring_size_SHIFT 16
1181 #define lpfc_mq_context_ring_size_MASK 0x0000000F
1182 #define lpfc_mq_context_ring_size_WORD word0
1183 #define LPFC_MQ_RING_SIZE_16 0x5
1184 #define LPFC_MQ_RING_SIZE_32 0x6
1185 #define LPFC_MQ_RING_SIZE_64 0x7
1186 #define LPFC_MQ_RING_SIZE_128 0x8
1187 uint32_t word1;
1188 #define lpfc_mq_context_valid_SHIFT 31
1189 #define lpfc_mq_context_valid_MASK 0x00000001
1190 #define lpfc_mq_context_valid_WORD word1
1191 uint32_t reserved2;
1192 uint32_t reserved3;
1193 };
1194
1195 struct lpfc_mbx_mq_create {
1196 struct mbox_header header;
1197 union {
1198 struct {
1199 uint32_t word0;
1200 #define lpfc_mbx_mq_create_num_pages_SHIFT 0
1201 #define lpfc_mbx_mq_create_num_pages_MASK 0x0000FFFF
1202 #define lpfc_mbx_mq_create_num_pages_WORD word0
1203 struct mq_context context;
1204 struct dma_address page[LPFC_MAX_MQ_PAGE];
1205 } request;
1206 struct {
1207 uint32_t word0;
1208 #define lpfc_mbx_mq_create_q_id_SHIFT 0
1209 #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
1210 #define lpfc_mbx_mq_create_q_id_WORD word0
1211 } response;
1212 } u;
1213 };
1214
1215 struct lpfc_mbx_mq_create_ext {
1216 struct mbox_header header;
1217 union {
1218 struct {
1219 uint32_t word0;
1220 #define lpfc_mbx_mq_create_ext_num_pages_SHIFT 0
1221 #define lpfc_mbx_mq_create_ext_num_pages_MASK 0x0000FFFF
1222 #define lpfc_mbx_mq_create_ext_num_pages_WORD word0
1223 #define lpfc_mbx_mq_create_ext_cq_id_SHIFT 16 /* Version 1 Only */
1224 #define lpfc_mbx_mq_create_ext_cq_id_MASK 0x0000FFFF
1225 #define lpfc_mbx_mq_create_ext_cq_id_WORD word0
1226 uint32_t async_evt_bmap;
1227 #define lpfc_mbx_mq_create_ext_async_evt_link_SHIFT LPFC_TRAILER_CODE_LINK
1228 #define lpfc_mbx_mq_create_ext_async_evt_link_MASK 0x00000001
1229 #define lpfc_mbx_mq_create_ext_async_evt_link_WORD async_evt_bmap
1230 #define lpfc_mbx_mq_create_ext_async_evt_fip_SHIFT LPFC_TRAILER_CODE_FCOE
1231 #define lpfc_mbx_mq_create_ext_async_evt_fip_MASK 0x00000001
1232 #define lpfc_mbx_mq_create_ext_async_evt_fip_WORD async_evt_bmap
1233 #define lpfc_mbx_mq_create_ext_async_evt_group5_SHIFT LPFC_TRAILER_CODE_GRP5
1234 #define lpfc_mbx_mq_create_ext_async_evt_group5_MASK 0x00000001
1235 #define lpfc_mbx_mq_create_ext_async_evt_group5_WORD async_evt_bmap
1236 #define lpfc_mbx_mq_create_ext_async_evt_fc_SHIFT LPFC_TRAILER_CODE_FC
1237 #define lpfc_mbx_mq_create_ext_async_evt_fc_MASK 0x00000001
1238 #define lpfc_mbx_mq_create_ext_async_evt_fc_WORD async_evt_bmap
1239 #define lpfc_mbx_mq_create_ext_async_evt_sli_SHIFT LPFC_TRAILER_CODE_SLI
1240 #define lpfc_mbx_mq_create_ext_async_evt_sli_MASK 0x00000001
1241 #define lpfc_mbx_mq_create_ext_async_evt_sli_WORD async_evt_bmap
1242 struct mq_context context;
1243 struct dma_address page[LPFC_MAX_MQ_PAGE];
1244 } request;
1245 struct {
1246 uint32_t word0;
1247 #define lpfc_mbx_mq_create_q_id_SHIFT 0
1248 #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
1249 #define lpfc_mbx_mq_create_q_id_WORD word0
1250 } response;
1251 } u;
1252 #define LPFC_ASYNC_EVENT_LINK_STATE 0x2
1253 #define LPFC_ASYNC_EVENT_FCF_STATE 0x4
1254 #define LPFC_ASYNC_EVENT_GROUP5 0x20
1255 };
1256
1257 struct lpfc_mbx_mq_destroy {
1258 struct mbox_header header;
1259 union {
1260 struct {
1261 uint32_t word0;
1262 #define lpfc_mbx_mq_destroy_q_id_SHIFT 0
1263 #define lpfc_mbx_mq_destroy_q_id_MASK 0x0000FFFF
1264 #define lpfc_mbx_mq_destroy_q_id_WORD word0
1265 } request;
1266 struct {
1267 uint32_t word0;
1268 } response;
1269 } u;
1270 };
1271
1272 /* Start Gen 2 SLI4 Mailbox definitions: */
1273
1274 /* Define allocate-ready Gen 2 SLI4 FCoE Resource Extent Types. */
1275 #define LPFC_RSC_TYPE_FCOE_VFI 0x20
1276 #define LPFC_RSC_TYPE_FCOE_VPI 0x21
1277 #define LPFC_RSC_TYPE_FCOE_RPI 0x22
1278 #define LPFC_RSC_TYPE_FCOE_XRI 0x23
1279
1280 struct lpfc_mbx_get_rsrc_extent_info {
1281 struct mbox_header header;
1282 union {
1283 struct {
1284 uint32_t word4;
1285 #define lpfc_mbx_get_rsrc_extent_info_type_SHIFT 0
1286 #define lpfc_mbx_get_rsrc_extent_info_type_MASK 0x0000FFFF
1287 #define lpfc_mbx_get_rsrc_extent_info_type_WORD word4
1288 } req;
1289 struct {
1290 uint32_t word4;
1291 #define lpfc_mbx_get_rsrc_extent_info_cnt_SHIFT 0
1292 #define lpfc_mbx_get_rsrc_extent_info_cnt_MASK 0x0000FFFF
1293 #define lpfc_mbx_get_rsrc_extent_info_cnt_WORD word4
1294 #define lpfc_mbx_get_rsrc_extent_info_size_SHIFT 16
1295 #define lpfc_mbx_get_rsrc_extent_info_size_MASK 0x0000FFFF
1296 #define lpfc_mbx_get_rsrc_extent_info_size_WORD word4
1297 } rsp;
1298 } u;
1299 };
1300
1301 struct lpfc_id_range {
1302 uint32_t word5;
1303 #define lpfc_mbx_rsrc_id_word4_0_SHIFT 0
1304 #define lpfc_mbx_rsrc_id_word4_0_MASK 0x0000FFFF
1305 #define lpfc_mbx_rsrc_id_word4_0_WORD word5
1306 #define lpfc_mbx_rsrc_id_word4_1_SHIFT 16
1307 #define lpfc_mbx_rsrc_id_word4_1_MASK 0x0000FFFF
1308 #define lpfc_mbx_rsrc_id_word4_1_WORD word5
1309 };
1310
1311 /*
1312 * struct lpfc_mbx_alloc_rsrc_extents:
1313 * A mbox is generically 256 bytes long. An SLI4_CONFIG mailbox requires
1314 * 6 words of header + 4 words of shared subcommand header +
1315 * 1 words of Extent-Opcode-specific header = 11 words or 44 bytes total.
1316 *
1317 * An embedded version of SLI4_CONFIG therefore has 256 - 44 = 212 bytes
1318 * for extents payload.
1319 *
1320 * 212/2 (bytes per extent) = 106 extents.
1321 * 106/2 (extents per word) = 53 words.
1322 * lpfc_id_range id is statically size to 53.
1323 *
1324 * This mailbox definition is used for ALLOC or GET_ALLOCATED
1325 * extent ranges. For ALLOC, the type and cnt are required.
1326 * For GET_ALLOCATED, only the type is required.
1327 */
1328 struct lpfc_mbx_alloc_rsrc_extents {
1329 struct mbox_header header;
1330 union {
1331 struct {
1332 uint32_t word4;
1333 #define lpfc_mbx_alloc_rsrc_extents_type_SHIFT 0
1334 #define lpfc_mbx_alloc_rsrc_extents_type_MASK 0x0000FFFF
1335 #define lpfc_mbx_alloc_rsrc_extents_type_WORD word4
1336 #define lpfc_mbx_alloc_rsrc_extents_cnt_SHIFT 16
1337 #define lpfc_mbx_alloc_rsrc_extents_cnt_MASK 0x0000FFFF
1338 #define lpfc_mbx_alloc_rsrc_extents_cnt_WORD word4
1339 } req;
1340 struct {
1341 uint32_t word4;
1342 #define lpfc_mbx_rsrc_cnt_SHIFT 0
1343 #define lpfc_mbx_rsrc_cnt_MASK 0x0000FFFF
1344 #define lpfc_mbx_rsrc_cnt_WORD word4
1345 struct lpfc_id_range id[53];
1346 } rsp;
1347 } u;
1348 };
1349
1350 /*
1351 * This is the non-embedded version of ALLOC or GET RSRC_EXTENTS. Word4 in this
1352 * structure shares the same SHIFT/MASK/WORD defines provided in the
1353 * mbx_alloc_rsrc_extents and mbx_get_alloc_rsrc_extents, word4, provided in
1354 * the structures defined above. This non-embedded structure provides for the
1355 * maximum number of extents supported by the port.
1356 */
1357 struct lpfc_mbx_nembed_rsrc_extent {
1358 union lpfc_sli4_cfg_shdr cfg_shdr;
1359 uint32_t word4;
1360 struct lpfc_id_range id;
1361 };
1362
1363 struct lpfc_mbx_dealloc_rsrc_extents {
1364 struct mbox_header header;
1365 struct {
1366 uint32_t word4;
1367 #define lpfc_mbx_dealloc_rsrc_extents_type_SHIFT 0
1368 #define lpfc_mbx_dealloc_rsrc_extents_type_MASK 0x0000FFFF
1369 #define lpfc_mbx_dealloc_rsrc_extents_type_WORD word4
1370 } req;
1371
1372 };
1373
1374 /* Start SLI4 FCoE specific mbox structures. */
1375
1376 struct lpfc_mbx_post_hdr_tmpl {
1377 struct mbox_header header;
1378 uint32_t word10;
1379 #define lpfc_mbx_post_hdr_tmpl_rpi_offset_SHIFT 0
1380 #define lpfc_mbx_post_hdr_tmpl_rpi_offset_MASK 0x0000FFFF
1381 #define lpfc_mbx_post_hdr_tmpl_rpi_offset_WORD word10
1382 #define lpfc_mbx_post_hdr_tmpl_page_cnt_SHIFT 16
1383 #define lpfc_mbx_post_hdr_tmpl_page_cnt_MASK 0x0000FFFF
1384 #define lpfc_mbx_post_hdr_tmpl_page_cnt_WORD word10
1385 uint32_t rpi_paddr_lo;
1386 uint32_t rpi_paddr_hi;
1387 };
1388
1389 struct sli4_sge { /* SLI-4 */
1390 uint32_t addr_hi;
1391 uint32_t addr_lo;
1392
1393 uint32_t word2;
1394 #define lpfc_sli4_sge_offset_SHIFT 0 /* Offset of buffer - Not used*/
1395 #define lpfc_sli4_sge_offset_MASK 0x1FFFFFFF
1396 #define lpfc_sli4_sge_offset_WORD word2
1397 #define lpfc_sli4_sge_last_SHIFT 31 /* Last SEG in the SGL sets
1398 this flag !! */
1399 #define lpfc_sli4_sge_last_MASK 0x00000001
1400 #define lpfc_sli4_sge_last_WORD word2
1401 uint32_t sge_len;
1402 };
1403
1404 struct fcf_record {
1405 uint32_t max_rcv_size;
1406 uint32_t fka_adv_period;
1407 uint32_t fip_priority;
1408 uint32_t word3;
1409 #define lpfc_fcf_record_mac_0_SHIFT 0
1410 #define lpfc_fcf_record_mac_0_MASK 0x000000FF
1411 #define lpfc_fcf_record_mac_0_WORD word3
1412 #define lpfc_fcf_record_mac_1_SHIFT 8
1413 #define lpfc_fcf_record_mac_1_MASK 0x000000FF
1414 #define lpfc_fcf_record_mac_1_WORD word3
1415 #define lpfc_fcf_record_mac_2_SHIFT 16
1416 #define lpfc_fcf_record_mac_2_MASK 0x000000FF
1417 #define lpfc_fcf_record_mac_2_WORD word3
1418 #define lpfc_fcf_record_mac_3_SHIFT 24
1419 #define lpfc_fcf_record_mac_3_MASK 0x000000FF
1420 #define lpfc_fcf_record_mac_3_WORD word3
1421 uint32_t word4;
1422 #define lpfc_fcf_record_mac_4_SHIFT 0
1423 #define lpfc_fcf_record_mac_4_MASK 0x000000FF
1424 #define lpfc_fcf_record_mac_4_WORD word4
1425 #define lpfc_fcf_record_mac_5_SHIFT 8
1426 #define lpfc_fcf_record_mac_5_MASK 0x000000FF
1427 #define lpfc_fcf_record_mac_5_WORD word4
1428 #define lpfc_fcf_record_fcf_avail_SHIFT 16
1429 #define lpfc_fcf_record_fcf_avail_MASK 0x000000FF
1430 #define lpfc_fcf_record_fcf_avail_WORD word4
1431 #define lpfc_fcf_record_mac_addr_prov_SHIFT 24
1432 #define lpfc_fcf_record_mac_addr_prov_MASK 0x000000FF
1433 #define lpfc_fcf_record_mac_addr_prov_WORD word4
1434 #define LPFC_FCF_FPMA 1 /* Fabric Provided MAC Address */
1435 #define LPFC_FCF_SPMA 2 /* Server Provided MAC Address */
1436 uint32_t word5;
1437 #define lpfc_fcf_record_fab_name_0_SHIFT 0
1438 #define lpfc_fcf_record_fab_name_0_MASK 0x000000FF
1439 #define lpfc_fcf_record_fab_name_0_WORD word5
1440 #define lpfc_fcf_record_fab_name_1_SHIFT 8
1441 #define lpfc_fcf_record_fab_name_1_MASK 0x000000FF
1442 #define lpfc_fcf_record_fab_name_1_WORD word5
1443 #define lpfc_fcf_record_fab_name_2_SHIFT 16
1444 #define lpfc_fcf_record_fab_name_2_MASK 0x000000FF
1445 #define lpfc_fcf_record_fab_name_2_WORD word5
1446 #define lpfc_fcf_record_fab_name_3_SHIFT 24
1447 #define lpfc_fcf_record_fab_name_3_MASK 0x000000FF
1448 #define lpfc_fcf_record_fab_name_3_WORD word5
1449 uint32_t word6;
1450 #define lpfc_fcf_record_fab_name_4_SHIFT 0
1451 #define lpfc_fcf_record_fab_name_4_MASK 0x000000FF
1452 #define lpfc_fcf_record_fab_name_4_WORD word6
1453 #define lpfc_fcf_record_fab_name_5_SHIFT 8
1454 #define lpfc_fcf_record_fab_name_5_MASK 0x000000FF
1455 #define lpfc_fcf_record_fab_name_5_WORD word6
1456 #define lpfc_fcf_record_fab_name_6_SHIFT 16
1457 #define lpfc_fcf_record_fab_name_6_MASK 0x000000FF
1458 #define lpfc_fcf_record_fab_name_6_WORD word6
1459 #define lpfc_fcf_record_fab_name_7_SHIFT 24
1460 #define lpfc_fcf_record_fab_name_7_MASK 0x000000FF
1461 #define lpfc_fcf_record_fab_name_7_WORD word6
1462 uint32_t word7;
1463 #define lpfc_fcf_record_fc_map_0_SHIFT 0
1464 #define lpfc_fcf_record_fc_map_0_MASK 0x000000FF
1465 #define lpfc_fcf_record_fc_map_0_WORD word7
1466 #define lpfc_fcf_record_fc_map_1_SHIFT 8
1467 #define lpfc_fcf_record_fc_map_1_MASK 0x000000FF
1468 #define lpfc_fcf_record_fc_map_1_WORD word7
1469 #define lpfc_fcf_record_fc_map_2_SHIFT 16
1470 #define lpfc_fcf_record_fc_map_2_MASK 0x000000FF
1471 #define lpfc_fcf_record_fc_map_2_WORD word7
1472 #define lpfc_fcf_record_fcf_valid_SHIFT 24
1473 #define lpfc_fcf_record_fcf_valid_MASK 0x000000FF
1474 #define lpfc_fcf_record_fcf_valid_WORD word7
1475 uint32_t word8;
1476 #define lpfc_fcf_record_fcf_index_SHIFT 0
1477 #define lpfc_fcf_record_fcf_index_MASK 0x0000FFFF
1478 #define lpfc_fcf_record_fcf_index_WORD word8
1479 #define lpfc_fcf_record_fcf_state_SHIFT 16
1480 #define lpfc_fcf_record_fcf_state_MASK 0x0000FFFF
1481 #define lpfc_fcf_record_fcf_state_WORD word8
1482 uint8_t vlan_bitmap[512];
1483 uint32_t word137;
1484 #define lpfc_fcf_record_switch_name_0_SHIFT 0
1485 #define lpfc_fcf_record_switch_name_0_MASK 0x000000FF
1486 #define lpfc_fcf_record_switch_name_0_WORD word137
1487 #define lpfc_fcf_record_switch_name_1_SHIFT 8
1488 #define lpfc_fcf_record_switch_name_1_MASK 0x000000FF
1489 #define lpfc_fcf_record_switch_name_1_WORD word137
1490 #define lpfc_fcf_record_switch_name_2_SHIFT 16
1491 #define lpfc_fcf_record_switch_name_2_MASK 0x000000FF
1492 #define lpfc_fcf_record_switch_name_2_WORD word137
1493 #define lpfc_fcf_record_switch_name_3_SHIFT 24
1494 #define lpfc_fcf_record_switch_name_3_MASK 0x000000FF
1495 #define lpfc_fcf_record_switch_name_3_WORD word137
1496 uint32_t word138;
1497 #define lpfc_fcf_record_switch_name_4_SHIFT 0
1498 #define lpfc_fcf_record_switch_name_4_MASK 0x000000FF
1499 #define lpfc_fcf_record_switch_name_4_WORD word138
1500 #define lpfc_fcf_record_switch_name_5_SHIFT 8
1501 #define lpfc_fcf_record_switch_name_5_MASK 0x000000FF
1502 #define lpfc_fcf_record_switch_name_5_WORD word138
1503 #define lpfc_fcf_record_switch_name_6_SHIFT 16
1504 #define lpfc_fcf_record_switch_name_6_MASK 0x000000FF
1505 #define lpfc_fcf_record_switch_name_6_WORD word138
1506 #define lpfc_fcf_record_switch_name_7_SHIFT 24
1507 #define lpfc_fcf_record_switch_name_7_MASK 0x000000FF
1508 #define lpfc_fcf_record_switch_name_7_WORD word138
1509 };
1510
1511 struct lpfc_mbx_read_fcf_tbl {
1512 union lpfc_sli4_cfg_shdr cfg_shdr;
1513 union {
1514 struct {
1515 uint32_t word10;
1516 #define lpfc_mbx_read_fcf_tbl_indx_SHIFT 0
1517 #define lpfc_mbx_read_fcf_tbl_indx_MASK 0x0000FFFF
1518 #define lpfc_mbx_read_fcf_tbl_indx_WORD word10
1519 } request;
1520 struct {
1521 uint32_t eventag;
1522 } response;
1523 } u;
1524 uint32_t word11;
1525 #define lpfc_mbx_read_fcf_tbl_nxt_vindx_SHIFT 0
1526 #define lpfc_mbx_read_fcf_tbl_nxt_vindx_MASK 0x0000FFFF
1527 #define lpfc_mbx_read_fcf_tbl_nxt_vindx_WORD word11
1528 };
1529
1530 struct lpfc_mbx_add_fcf_tbl_entry {
1531 union lpfc_sli4_cfg_shdr cfg_shdr;
1532 uint32_t word10;
1533 #define lpfc_mbx_add_fcf_tbl_fcfi_SHIFT 0
1534 #define lpfc_mbx_add_fcf_tbl_fcfi_MASK 0x0000FFFF
1535 #define lpfc_mbx_add_fcf_tbl_fcfi_WORD word10
1536 struct lpfc_mbx_sge fcf_sge;
1537 };
1538
1539 struct lpfc_mbx_del_fcf_tbl_entry {
1540 struct mbox_header header;
1541 uint32_t word10;
1542 #define lpfc_mbx_del_fcf_tbl_count_SHIFT 0
1543 #define lpfc_mbx_del_fcf_tbl_count_MASK 0x0000FFFF
1544 #define lpfc_mbx_del_fcf_tbl_count_WORD word10
1545 #define lpfc_mbx_del_fcf_tbl_index_SHIFT 16
1546 #define lpfc_mbx_del_fcf_tbl_index_MASK 0x0000FFFF
1547 #define lpfc_mbx_del_fcf_tbl_index_WORD word10
1548 };
1549
1550 struct lpfc_mbx_redisc_fcf_tbl {
1551 struct mbox_header header;
1552 uint32_t word10;
1553 #define lpfc_mbx_redisc_fcf_count_SHIFT 0
1554 #define lpfc_mbx_redisc_fcf_count_MASK 0x0000FFFF
1555 #define lpfc_mbx_redisc_fcf_count_WORD word10
1556 uint32_t resvd;
1557 uint32_t word12;
1558 #define lpfc_mbx_redisc_fcf_index_SHIFT 0
1559 #define lpfc_mbx_redisc_fcf_index_MASK 0x0000FFFF
1560 #define lpfc_mbx_redisc_fcf_index_WORD word12
1561 };
1562
1563 struct lpfc_mbx_query_fw_cfg {
1564 struct mbox_header header;
1565 uint32_t config_number;
1566 uint32_t asic_rev;
1567 uint32_t phys_port;
1568 uint32_t function_mode;
1569 /* firmware Function Mode */
1570 #define lpfc_function_mode_toe_SHIFT 0
1571 #define lpfc_function_mode_toe_MASK 0x00000001
1572 #define lpfc_function_mode_toe_WORD function_mode
1573 #define lpfc_function_mode_nic_SHIFT 1
1574 #define lpfc_function_mode_nic_MASK 0x00000001
1575 #define lpfc_function_mode_nic_WORD function_mode
1576 #define lpfc_function_mode_rdma_SHIFT 2
1577 #define lpfc_function_mode_rdma_MASK 0x00000001
1578 #define lpfc_function_mode_rdma_WORD function_mode
1579 #define lpfc_function_mode_vm_SHIFT 3
1580 #define lpfc_function_mode_vm_MASK 0x00000001
1581 #define lpfc_function_mode_vm_WORD function_mode
1582 #define lpfc_function_mode_iscsi_i_SHIFT 4
1583 #define lpfc_function_mode_iscsi_i_MASK 0x00000001
1584 #define lpfc_function_mode_iscsi_i_WORD function_mode
1585 #define lpfc_function_mode_iscsi_t_SHIFT 5
1586 #define lpfc_function_mode_iscsi_t_MASK 0x00000001
1587 #define lpfc_function_mode_iscsi_t_WORD function_mode
1588 #define lpfc_function_mode_fcoe_i_SHIFT 6
1589 #define lpfc_function_mode_fcoe_i_MASK 0x00000001
1590 #define lpfc_function_mode_fcoe_i_WORD function_mode
1591 #define lpfc_function_mode_fcoe_t_SHIFT 7
1592 #define lpfc_function_mode_fcoe_t_MASK 0x00000001
1593 #define lpfc_function_mode_fcoe_t_WORD function_mode
1594 #define lpfc_function_mode_dal_SHIFT 8
1595 #define lpfc_function_mode_dal_MASK 0x00000001
1596 #define lpfc_function_mode_dal_WORD function_mode
1597 #define lpfc_function_mode_lro_SHIFT 9
1598 #define lpfc_function_mode_lro_MASK 0x00000001
1599 #define lpfc_function_mode_lro_WORD function_mode
1600 #define lpfc_function_mode_flex10_SHIFT 10
1601 #define lpfc_function_mode_flex10_MASK 0x00000001
1602 #define lpfc_function_mode_flex10_WORD function_mode
1603 #define lpfc_function_mode_ncsi_SHIFT 11
1604 #define lpfc_function_mode_ncsi_MASK 0x00000001
1605 #define lpfc_function_mode_ncsi_WORD function_mode
1606 };
1607
1608 /* Status field for embedded SLI_CONFIG mailbox command */
1609 #define STATUS_SUCCESS 0x0
1610 #define STATUS_FAILED 0x1
1611 #define STATUS_ILLEGAL_REQUEST 0x2
1612 #define STATUS_ILLEGAL_FIELD 0x3
1613 #define STATUS_INSUFFICIENT_BUFFER 0x4
1614 #define STATUS_UNAUTHORIZED_REQUEST 0x5
1615 #define STATUS_FLASHROM_SAVE_FAILED 0x17
1616 #define STATUS_FLASHROM_RESTORE_FAILED 0x18
1617 #define STATUS_ICCBINDEX_ALLOC_FAILED 0x1a
1618 #define STATUS_IOCTLHANDLE_ALLOC_FAILED 0x1b
1619 #define STATUS_INVALID_PHY_ADDR_FROM_OSM 0x1c
1620 #define STATUS_INVALID_PHY_ADDR_LEN_FROM_OSM 0x1d
1621 #define STATUS_ASSERT_FAILED 0x1e
1622 #define STATUS_INVALID_SESSION 0x1f
1623 #define STATUS_INVALID_CONNECTION 0x20
1624 #define STATUS_BTL_PATH_EXCEEDS_OSM_LIMIT 0x21
1625 #define STATUS_BTL_NO_FREE_SLOT_PATH 0x24
1626 #define STATUS_BTL_NO_FREE_SLOT_TGTID 0x25
1627 #define STATUS_OSM_DEVSLOT_NOT_FOUND 0x26
1628 #define STATUS_FLASHROM_READ_FAILED 0x27
1629 #define STATUS_POLL_IOCTL_TIMEOUT 0x28
1630 #define STATUS_ERROR_ACITMAIN 0x2a
1631 #define STATUS_REBOOT_REQUIRED 0x2c
1632 #define STATUS_FCF_IN_USE 0x3a
1633 #define STATUS_FCF_TABLE_EMPTY 0x43
1634
1635 struct lpfc_mbx_sli4_config {
1636 struct mbox_header header;
1637 };
1638
1639 struct lpfc_mbx_init_vfi {
1640 uint32_t word1;
1641 #define lpfc_init_vfi_vr_SHIFT 31
1642 #define lpfc_init_vfi_vr_MASK 0x00000001
1643 #define lpfc_init_vfi_vr_WORD word1
1644 #define lpfc_init_vfi_vt_SHIFT 30
1645 #define lpfc_init_vfi_vt_MASK 0x00000001
1646 #define lpfc_init_vfi_vt_WORD word1
1647 #define lpfc_init_vfi_vf_SHIFT 29
1648 #define lpfc_init_vfi_vf_MASK 0x00000001
1649 #define lpfc_init_vfi_vf_WORD word1
1650 #define lpfc_init_vfi_vp_SHIFT 28
1651 #define lpfc_init_vfi_vp_MASK 0x00000001
1652 #define lpfc_init_vfi_vp_WORD word1
1653 #define lpfc_init_vfi_vfi_SHIFT 0
1654 #define lpfc_init_vfi_vfi_MASK 0x0000FFFF
1655 #define lpfc_init_vfi_vfi_WORD word1
1656 uint32_t word2;
1657 #define lpfc_init_vfi_vpi_SHIFT 16
1658 #define lpfc_init_vfi_vpi_MASK 0x0000FFFF
1659 #define lpfc_init_vfi_vpi_WORD word2
1660 #define lpfc_init_vfi_fcfi_SHIFT 0
1661 #define lpfc_init_vfi_fcfi_MASK 0x0000FFFF
1662 #define lpfc_init_vfi_fcfi_WORD word2
1663 uint32_t word3;
1664 #define lpfc_init_vfi_pri_SHIFT 13
1665 #define lpfc_init_vfi_pri_MASK 0x00000007
1666 #define lpfc_init_vfi_pri_WORD word3
1667 #define lpfc_init_vfi_vf_id_SHIFT 1
1668 #define lpfc_init_vfi_vf_id_MASK 0x00000FFF
1669 #define lpfc_init_vfi_vf_id_WORD word3
1670 uint32_t word4;
1671 #define lpfc_init_vfi_hop_count_SHIFT 24
1672 #define lpfc_init_vfi_hop_count_MASK 0x000000FF
1673 #define lpfc_init_vfi_hop_count_WORD word4
1674 };
1675
1676 struct lpfc_mbx_reg_vfi {
1677 uint32_t word1;
1678 #define lpfc_reg_vfi_vp_SHIFT 28
1679 #define lpfc_reg_vfi_vp_MASK 0x00000001
1680 #define lpfc_reg_vfi_vp_WORD word1
1681 #define lpfc_reg_vfi_vfi_SHIFT 0
1682 #define lpfc_reg_vfi_vfi_MASK 0x0000FFFF
1683 #define lpfc_reg_vfi_vfi_WORD word1
1684 uint32_t word2;
1685 #define lpfc_reg_vfi_vpi_SHIFT 16
1686 #define lpfc_reg_vfi_vpi_MASK 0x0000FFFF
1687 #define lpfc_reg_vfi_vpi_WORD word2
1688 #define lpfc_reg_vfi_fcfi_SHIFT 0
1689 #define lpfc_reg_vfi_fcfi_MASK 0x0000FFFF
1690 #define lpfc_reg_vfi_fcfi_WORD word2
1691 uint32_t wwn[2];
1692 struct ulp_bde64 bde;
1693 uint32_t e_d_tov;
1694 uint32_t r_a_tov;
1695 uint32_t word10;
1696 #define lpfc_reg_vfi_nport_id_SHIFT 0
1697 #define lpfc_reg_vfi_nport_id_MASK 0x00FFFFFF
1698 #define lpfc_reg_vfi_nport_id_WORD word10
1699 };
1700
1701 struct lpfc_mbx_init_vpi {
1702 uint32_t word1;
1703 #define lpfc_init_vpi_vfi_SHIFT 16
1704 #define lpfc_init_vpi_vfi_MASK 0x0000FFFF
1705 #define lpfc_init_vpi_vfi_WORD word1
1706 #define lpfc_init_vpi_vpi_SHIFT 0
1707 #define lpfc_init_vpi_vpi_MASK 0x0000FFFF
1708 #define lpfc_init_vpi_vpi_WORD word1
1709 };
1710
1711 struct lpfc_mbx_read_vpi {
1712 uint32_t word1_rsvd;
1713 uint32_t word2;
1714 #define lpfc_mbx_read_vpi_vnportid_SHIFT 0
1715 #define lpfc_mbx_read_vpi_vnportid_MASK 0x00FFFFFF
1716 #define lpfc_mbx_read_vpi_vnportid_WORD word2
1717 uint32_t word3_rsvd;
1718 uint32_t word4;
1719 #define lpfc_mbx_read_vpi_acq_alpa_SHIFT 0
1720 #define lpfc_mbx_read_vpi_acq_alpa_MASK 0x000000FF
1721 #define lpfc_mbx_read_vpi_acq_alpa_WORD word4
1722 #define lpfc_mbx_read_vpi_pb_SHIFT 15
1723 #define lpfc_mbx_read_vpi_pb_MASK 0x00000001
1724 #define lpfc_mbx_read_vpi_pb_WORD word4
1725 #define lpfc_mbx_read_vpi_spec_alpa_SHIFT 16
1726 #define lpfc_mbx_read_vpi_spec_alpa_MASK 0x000000FF
1727 #define lpfc_mbx_read_vpi_spec_alpa_WORD word4
1728 #define lpfc_mbx_read_vpi_ns_SHIFT 30
1729 #define lpfc_mbx_read_vpi_ns_MASK 0x00000001
1730 #define lpfc_mbx_read_vpi_ns_WORD word4
1731 #define lpfc_mbx_read_vpi_hl_SHIFT 31
1732 #define lpfc_mbx_read_vpi_hl_MASK 0x00000001
1733 #define lpfc_mbx_read_vpi_hl_WORD word4
1734 uint32_t word5_rsvd;
1735 uint32_t word6;
1736 #define lpfc_mbx_read_vpi_vpi_SHIFT 0
1737 #define lpfc_mbx_read_vpi_vpi_MASK 0x0000FFFF
1738 #define lpfc_mbx_read_vpi_vpi_WORD word6
1739 uint32_t word7;
1740 #define lpfc_mbx_read_vpi_mac_0_SHIFT 0
1741 #define lpfc_mbx_read_vpi_mac_0_MASK 0x000000FF
1742 #define lpfc_mbx_read_vpi_mac_0_WORD word7
1743 #define lpfc_mbx_read_vpi_mac_1_SHIFT 8
1744 #define lpfc_mbx_read_vpi_mac_1_MASK 0x000000FF
1745 #define lpfc_mbx_read_vpi_mac_1_WORD word7
1746 #define lpfc_mbx_read_vpi_mac_2_SHIFT 16
1747 #define lpfc_mbx_read_vpi_mac_2_MASK 0x000000FF
1748 #define lpfc_mbx_read_vpi_mac_2_WORD word7
1749 #define lpfc_mbx_read_vpi_mac_3_SHIFT 24
1750 #define lpfc_mbx_read_vpi_mac_3_MASK 0x000000FF
1751 #define lpfc_mbx_read_vpi_mac_3_WORD word7
1752 uint32_t word8;
1753 #define lpfc_mbx_read_vpi_mac_4_SHIFT 0
1754 #define lpfc_mbx_read_vpi_mac_4_MASK 0x000000FF
1755 #define lpfc_mbx_read_vpi_mac_4_WORD word8
1756 #define lpfc_mbx_read_vpi_mac_5_SHIFT 8
1757 #define lpfc_mbx_read_vpi_mac_5_MASK 0x000000FF
1758 #define lpfc_mbx_read_vpi_mac_5_WORD word8
1759 #define lpfc_mbx_read_vpi_vlan_tag_SHIFT 16
1760 #define lpfc_mbx_read_vpi_vlan_tag_MASK 0x00000FFF
1761 #define lpfc_mbx_read_vpi_vlan_tag_WORD word8
1762 #define lpfc_mbx_read_vpi_vv_SHIFT 28
1763 #define lpfc_mbx_read_vpi_vv_MASK 0x0000001
1764 #define lpfc_mbx_read_vpi_vv_WORD word8
1765 };
1766
1767 struct lpfc_mbx_unreg_vfi {
1768 uint32_t word1_rsvd;
1769 uint32_t word2;
1770 #define lpfc_unreg_vfi_vfi_SHIFT 0
1771 #define lpfc_unreg_vfi_vfi_MASK 0x0000FFFF
1772 #define lpfc_unreg_vfi_vfi_WORD word2
1773 };
1774
1775 struct lpfc_mbx_resume_rpi {
1776 uint32_t word1;
1777 #define lpfc_resume_rpi_index_SHIFT 0
1778 #define lpfc_resume_rpi_index_MASK 0x0000FFFF
1779 #define lpfc_resume_rpi_index_WORD word1
1780 #define lpfc_resume_rpi_ii_SHIFT 30
1781 #define lpfc_resume_rpi_ii_MASK 0x00000003
1782 #define lpfc_resume_rpi_ii_WORD word1
1783 #define RESUME_INDEX_RPI 0
1784 #define RESUME_INDEX_VPI 1
1785 #define RESUME_INDEX_VFI 2
1786 #define RESUME_INDEX_FCFI 3
1787 uint32_t event_tag;
1788 };
1789
1790 #define REG_FCF_INVALID_QID 0xFFFF
1791 struct lpfc_mbx_reg_fcfi {
1792 uint32_t word1;
1793 #define lpfc_reg_fcfi_info_index_SHIFT 0
1794 #define lpfc_reg_fcfi_info_index_MASK 0x0000FFFF
1795 #define lpfc_reg_fcfi_info_index_WORD word1
1796 #define lpfc_reg_fcfi_fcfi_SHIFT 16
1797 #define lpfc_reg_fcfi_fcfi_MASK 0x0000FFFF
1798 #define lpfc_reg_fcfi_fcfi_WORD word1
1799 uint32_t word2;
1800 #define lpfc_reg_fcfi_rq_id1_SHIFT 0
1801 #define lpfc_reg_fcfi_rq_id1_MASK 0x0000FFFF
1802 #define lpfc_reg_fcfi_rq_id1_WORD word2
1803 #define lpfc_reg_fcfi_rq_id0_SHIFT 16
1804 #define lpfc_reg_fcfi_rq_id0_MASK 0x0000FFFF
1805 #define lpfc_reg_fcfi_rq_id0_WORD word2
1806 uint32_t word3;
1807 #define lpfc_reg_fcfi_rq_id3_SHIFT 0
1808 #define lpfc_reg_fcfi_rq_id3_MASK 0x0000FFFF
1809 #define lpfc_reg_fcfi_rq_id3_WORD word3
1810 #define lpfc_reg_fcfi_rq_id2_SHIFT 16
1811 #define lpfc_reg_fcfi_rq_id2_MASK 0x0000FFFF
1812 #define lpfc_reg_fcfi_rq_id2_WORD word3
1813 uint32_t word4;
1814 #define lpfc_reg_fcfi_type_match0_SHIFT 24
1815 #define lpfc_reg_fcfi_type_match0_MASK 0x000000FF
1816 #define lpfc_reg_fcfi_type_match0_WORD word4
1817 #define lpfc_reg_fcfi_type_mask0_SHIFT 16
1818 #define lpfc_reg_fcfi_type_mask0_MASK 0x000000FF
1819 #define lpfc_reg_fcfi_type_mask0_WORD word4
1820 #define lpfc_reg_fcfi_rctl_match0_SHIFT 8
1821 #define lpfc_reg_fcfi_rctl_match0_MASK 0x000000FF
1822 #define lpfc_reg_fcfi_rctl_match0_WORD word4
1823 #define lpfc_reg_fcfi_rctl_mask0_SHIFT 0
1824 #define lpfc_reg_fcfi_rctl_mask0_MASK 0x000000FF
1825 #define lpfc_reg_fcfi_rctl_mask0_WORD word4
1826 uint32_t word5;
1827 #define lpfc_reg_fcfi_type_match1_SHIFT 24
1828 #define lpfc_reg_fcfi_type_match1_MASK 0x000000FF
1829 #define lpfc_reg_fcfi_type_match1_WORD word5
1830 #define lpfc_reg_fcfi_type_mask1_SHIFT 16
1831 #define lpfc_reg_fcfi_type_mask1_MASK 0x000000FF
1832 #define lpfc_reg_fcfi_type_mask1_WORD word5
1833 #define lpfc_reg_fcfi_rctl_match1_SHIFT 8
1834 #define lpfc_reg_fcfi_rctl_match1_MASK 0x000000FF
1835 #define lpfc_reg_fcfi_rctl_match1_WORD word5
1836 #define lpfc_reg_fcfi_rctl_mask1_SHIFT 0
1837 #define lpfc_reg_fcfi_rctl_mask1_MASK 0x000000FF
1838 #define lpfc_reg_fcfi_rctl_mask1_WORD word5
1839 uint32_t word6;
1840 #define lpfc_reg_fcfi_type_match2_SHIFT 24
1841 #define lpfc_reg_fcfi_type_match2_MASK 0x000000FF
1842 #define lpfc_reg_fcfi_type_match2_WORD word6
1843 #define lpfc_reg_fcfi_type_mask2_SHIFT 16
1844 #define lpfc_reg_fcfi_type_mask2_MASK 0x000000FF
1845 #define lpfc_reg_fcfi_type_mask2_WORD word6
1846 #define lpfc_reg_fcfi_rctl_match2_SHIFT 8
1847 #define lpfc_reg_fcfi_rctl_match2_MASK 0x000000FF
1848 #define lpfc_reg_fcfi_rctl_match2_WORD word6
1849 #define lpfc_reg_fcfi_rctl_mask2_SHIFT 0
1850 #define lpfc_reg_fcfi_rctl_mask2_MASK 0x000000FF
1851 #define lpfc_reg_fcfi_rctl_mask2_WORD word6
1852 uint32_t word7;
1853 #define lpfc_reg_fcfi_type_match3_SHIFT 24
1854 #define lpfc_reg_fcfi_type_match3_MASK 0x000000FF
1855 #define lpfc_reg_fcfi_type_match3_WORD word7
1856 #define lpfc_reg_fcfi_type_mask3_SHIFT 16
1857 #define lpfc_reg_fcfi_type_mask3_MASK 0x000000FF
1858 #define lpfc_reg_fcfi_type_mask3_WORD word7
1859 #define lpfc_reg_fcfi_rctl_match3_SHIFT 8
1860 #define lpfc_reg_fcfi_rctl_match3_MASK 0x000000FF
1861 #define lpfc_reg_fcfi_rctl_match3_WORD word7
1862 #define lpfc_reg_fcfi_rctl_mask3_SHIFT 0
1863 #define lpfc_reg_fcfi_rctl_mask3_MASK 0x000000FF
1864 #define lpfc_reg_fcfi_rctl_mask3_WORD word7
1865 uint32_t word8;
1866 #define lpfc_reg_fcfi_mam_SHIFT 13
1867 #define lpfc_reg_fcfi_mam_MASK 0x00000003
1868 #define lpfc_reg_fcfi_mam_WORD word8
1869 #define LPFC_MAM_BOTH 0 /* Both SPMA and FPMA */
1870 #define LPFC_MAM_SPMA 1 /* Server Provided MAC Address */
1871 #define LPFC_MAM_FPMA 2 /* Fabric Provided MAC Address */
1872 #define lpfc_reg_fcfi_vv_SHIFT 12
1873 #define lpfc_reg_fcfi_vv_MASK 0x00000001
1874 #define lpfc_reg_fcfi_vv_WORD word8
1875 #define lpfc_reg_fcfi_vlan_tag_SHIFT 0
1876 #define lpfc_reg_fcfi_vlan_tag_MASK 0x00000FFF
1877 #define lpfc_reg_fcfi_vlan_tag_WORD word8
1878 };
1879
1880 struct lpfc_mbx_unreg_fcfi {
1881 uint32_t word1_rsv;
1882 uint32_t word2;
1883 #define lpfc_unreg_fcfi_SHIFT 0
1884 #define lpfc_unreg_fcfi_MASK 0x0000FFFF
1885 #define lpfc_unreg_fcfi_WORD word2
1886 };
1887
1888 struct lpfc_mbx_read_rev {
1889 uint32_t word1;
1890 #define lpfc_mbx_rd_rev_sli_lvl_SHIFT 16
1891 #define lpfc_mbx_rd_rev_sli_lvl_MASK 0x0000000F
1892 #define lpfc_mbx_rd_rev_sli_lvl_WORD word1
1893 #define lpfc_mbx_rd_rev_fcoe_SHIFT 20
1894 #define lpfc_mbx_rd_rev_fcoe_MASK 0x00000001
1895 #define lpfc_mbx_rd_rev_fcoe_WORD word1
1896 #define lpfc_mbx_rd_rev_cee_ver_SHIFT 21
1897 #define lpfc_mbx_rd_rev_cee_ver_MASK 0x00000003
1898 #define lpfc_mbx_rd_rev_cee_ver_WORD word1
1899 #define LPFC_PREDCBX_CEE_MODE 0
1900 #define LPFC_DCBX_CEE_MODE 1
1901 #define lpfc_mbx_rd_rev_vpd_SHIFT 29
1902 #define lpfc_mbx_rd_rev_vpd_MASK 0x00000001
1903 #define lpfc_mbx_rd_rev_vpd_WORD word1
1904 uint32_t first_hw_rev;
1905 uint32_t second_hw_rev;
1906 uint32_t word4_rsvd;
1907 uint32_t third_hw_rev;
1908 uint32_t word6;
1909 #define lpfc_mbx_rd_rev_fcph_low_SHIFT 0
1910 #define lpfc_mbx_rd_rev_fcph_low_MASK 0x000000FF
1911 #define lpfc_mbx_rd_rev_fcph_low_WORD word6
1912 #define lpfc_mbx_rd_rev_fcph_high_SHIFT 8
1913 #define lpfc_mbx_rd_rev_fcph_high_MASK 0x000000FF
1914 #define lpfc_mbx_rd_rev_fcph_high_WORD word6
1915 #define lpfc_mbx_rd_rev_ftr_lvl_low_SHIFT 16
1916 #define lpfc_mbx_rd_rev_ftr_lvl_low_MASK 0x000000FF
1917 #define lpfc_mbx_rd_rev_ftr_lvl_low_WORD word6
1918 #define lpfc_mbx_rd_rev_ftr_lvl_high_SHIFT 24
1919 #define lpfc_mbx_rd_rev_ftr_lvl_high_MASK 0x000000FF
1920 #define lpfc_mbx_rd_rev_ftr_lvl_high_WORD word6
1921 uint32_t word7_rsvd;
1922 uint32_t fw_id_rev;
1923 uint8_t fw_name[16];
1924 uint32_t ulp_fw_id_rev;
1925 uint8_t ulp_fw_name[16];
1926 uint32_t word18_47_rsvd[30];
1927 uint32_t word48;
1928 #define lpfc_mbx_rd_rev_avail_len_SHIFT 0
1929 #define lpfc_mbx_rd_rev_avail_len_MASK 0x00FFFFFF
1930 #define lpfc_mbx_rd_rev_avail_len_WORD word48
1931 uint32_t vpd_paddr_low;
1932 uint32_t vpd_paddr_high;
1933 uint32_t avail_vpd_len;
1934 uint32_t rsvd_52_63[12];
1935 };
1936
1937 struct lpfc_mbx_read_config {
1938 uint32_t word1;
1939 #define lpfc_mbx_rd_conf_extnts_inuse_SHIFT 31
1940 #define lpfc_mbx_rd_conf_extnts_inuse_MASK 0x00000001
1941 #define lpfc_mbx_rd_conf_extnts_inuse_WORD word1
1942 uint32_t word2;
1943 #define lpfc_mbx_rd_conf_topology_SHIFT 24
1944 #define lpfc_mbx_rd_conf_topology_MASK 0x000000FF
1945 #define lpfc_mbx_rd_conf_topology_WORD word2
1946 uint32_t rsvd_3;
1947 uint32_t word4;
1948 #define lpfc_mbx_rd_conf_e_d_tov_SHIFT 0
1949 #define lpfc_mbx_rd_conf_e_d_tov_MASK 0x0000FFFF
1950 #define lpfc_mbx_rd_conf_e_d_tov_WORD word4
1951 uint32_t rsvd_5;
1952 uint32_t word6;
1953 #define lpfc_mbx_rd_conf_r_a_tov_SHIFT 0
1954 #define lpfc_mbx_rd_conf_r_a_tov_MASK 0x0000FFFF
1955 #define lpfc_mbx_rd_conf_r_a_tov_WORD word6
1956 uint32_t rsvd_7;
1957 uint32_t rsvd_8;
1958 uint32_t word9;
1959 #define lpfc_mbx_rd_conf_lmt_SHIFT 0
1960 #define lpfc_mbx_rd_conf_lmt_MASK 0x0000FFFF
1961 #define lpfc_mbx_rd_conf_lmt_WORD word9
1962 uint32_t rsvd_10;
1963 uint32_t rsvd_11;
1964 uint32_t word12;
1965 #define lpfc_mbx_rd_conf_xri_base_SHIFT 0
1966 #define lpfc_mbx_rd_conf_xri_base_MASK 0x0000FFFF
1967 #define lpfc_mbx_rd_conf_xri_base_WORD word12
1968 #define lpfc_mbx_rd_conf_xri_count_SHIFT 16
1969 #define lpfc_mbx_rd_conf_xri_count_MASK 0x0000FFFF
1970 #define lpfc_mbx_rd_conf_xri_count_WORD word12
1971 uint32_t word13;
1972 #define lpfc_mbx_rd_conf_rpi_base_SHIFT 0
1973 #define lpfc_mbx_rd_conf_rpi_base_MASK 0x0000FFFF
1974 #define lpfc_mbx_rd_conf_rpi_base_WORD word13
1975 #define lpfc_mbx_rd_conf_rpi_count_SHIFT 16
1976 #define lpfc_mbx_rd_conf_rpi_count_MASK 0x0000FFFF
1977 #define lpfc_mbx_rd_conf_rpi_count_WORD word13
1978 uint32_t word14;
1979 #define lpfc_mbx_rd_conf_vpi_base_SHIFT 0
1980 #define lpfc_mbx_rd_conf_vpi_base_MASK 0x0000FFFF
1981 #define lpfc_mbx_rd_conf_vpi_base_WORD word14
1982 #define lpfc_mbx_rd_conf_vpi_count_SHIFT 16
1983 #define lpfc_mbx_rd_conf_vpi_count_MASK 0x0000FFFF
1984 #define lpfc_mbx_rd_conf_vpi_count_WORD word14
1985 uint32_t word15;
1986 #define lpfc_mbx_rd_conf_vfi_base_SHIFT 0
1987 #define lpfc_mbx_rd_conf_vfi_base_MASK 0x0000FFFF
1988 #define lpfc_mbx_rd_conf_vfi_base_WORD word15
1989 #define lpfc_mbx_rd_conf_vfi_count_SHIFT 16
1990 #define lpfc_mbx_rd_conf_vfi_count_MASK 0x0000FFFF
1991 #define lpfc_mbx_rd_conf_vfi_count_WORD word15
1992 uint32_t word16;
1993 #define lpfc_mbx_rd_conf_fcfi_count_SHIFT 16
1994 #define lpfc_mbx_rd_conf_fcfi_count_MASK 0x0000FFFF
1995 #define lpfc_mbx_rd_conf_fcfi_count_WORD word16
1996 uint32_t word17;
1997 #define lpfc_mbx_rd_conf_rq_count_SHIFT 0
1998 #define lpfc_mbx_rd_conf_rq_count_MASK 0x0000FFFF
1999 #define lpfc_mbx_rd_conf_rq_count_WORD word17
2000 #define lpfc_mbx_rd_conf_eq_count_SHIFT 16
2001 #define lpfc_mbx_rd_conf_eq_count_MASK 0x0000FFFF
2002 #define lpfc_mbx_rd_conf_eq_count_WORD word17
2003 uint32_t word18;
2004 #define lpfc_mbx_rd_conf_wq_count_SHIFT 0
2005 #define lpfc_mbx_rd_conf_wq_count_MASK 0x0000FFFF
2006 #define lpfc_mbx_rd_conf_wq_count_WORD word18
2007 #define lpfc_mbx_rd_conf_cq_count_SHIFT 16
2008 #define lpfc_mbx_rd_conf_cq_count_MASK 0x0000FFFF
2009 #define lpfc_mbx_rd_conf_cq_count_WORD word18
2010 };
2011
2012 struct lpfc_mbx_request_features {
2013 uint32_t word1;
2014 #define lpfc_mbx_rq_ftr_qry_SHIFT 0
2015 #define lpfc_mbx_rq_ftr_qry_MASK 0x00000001
2016 #define lpfc_mbx_rq_ftr_qry_WORD word1
2017 uint32_t word2;
2018 #define lpfc_mbx_rq_ftr_rq_iaab_SHIFT 0
2019 #define lpfc_mbx_rq_ftr_rq_iaab_MASK 0x00000001
2020 #define lpfc_mbx_rq_ftr_rq_iaab_WORD word2
2021 #define lpfc_mbx_rq_ftr_rq_npiv_SHIFT 1
2022 #define lpfc_mbx_rq_ftr_rq_npiv_MASK 0x00000001
2023 #define lpfc_mbx_rq_ftr_rq_npiv_WORD word2
2024 #define lpfc_mbx_rq_ftr_rq_dif_SHIFT 2
2025 #define lpfc_mbx_rq_ftr_rq_dif_MASK 0x00000001
2026 #define lpfc_mbx_rq_ftr_rq_dif_WORD word2
2027 #define lpfc_mbx_rq_ftr_rq_vf_SHIFT 3
2028 #define lpfc_mbx_rq_ftr_rq_vf_MASK 0x00000001
2029 #define lpfc_mbx_rq_ftr_rq_vf_WORD word2
2030 #define lpfc_mbx_rq_ftr_rq_fcpi_SHIFT 4
2031 #define lpfc_mbx_rq_ftr_rq_fcpi_MASK 0x00000001
2032 #define lpfc_mbx_rq_ftr_rq_fcpi_WORD word2
2033 #define lpfc_mbx_rq_ftr_rq_fcpt_SHIFT 5
2034 #define lpfc_mbx_rq_ftr_rq_fcpt_MASK 0x00000001
2035 #define lpfc_mbx_rq_ftr_rq_fcpt_WORD word2
2036 #define lpfc_mbx_rq_ftr_rq_fcpc_SHIFT 6
2037 #define lpfc_mbx_rq_ftr_rq_fcpc_MASK 0x00000001
2038 #define lpfc_mbx_rq_ftr_rq_fcpc_WORD word2
2039 #define lpfc_mbx_rq_ftr_rq_ifip_SHIFT 7
2040 #define lpfc_mbx_rq_ftr_rq_ifip_MASK 0x00000001
2041 #define lpfc_mbx_rq_ftr_rq_ifip_WORD word2
2042 #define lpfc_mbx_rq_ftr_rq_perfh_SHIFT 11
2043 #define lpfc_mbx_rq_ftr_rq_perfh_MASK 0x00000001
2044 #define lpfc_mbx_rq_ftr_rq_perfh_WORD word2
2045 uint32_t word3;
2046 #define lpfc_mbx_rq_ftr_rsp_iaab_SHIFT 0
2047 #define lpfc_mbx_rq_ftr_rsp_iaab_MASK 0x00000001
2048 #define lpfc_mbx_rq_ftr_rsp_iaab_WORD word3
2049 #define lpfc_mbx_rq_ftr_rsp_npiv_SHIFT 1
2050 #define lpfc_mbx_rq_ftr_rsp_npiv_MASK 0x00000001
2051 #define lpfc_mbx_rq_ftr_rsp_npiv_WORD word3
2052 #define lpfc_mbx_rq_ftr_rsp_dif_SHIFT 2
2053 #define lpfc_mbx_rq_ftr_rsp_dif_MASK 0x00000001
2054 #define lpfc_mbx_rq_ftr_rsp_dif_WORD word3
2055 #define lpfc_mbx_rq_ftr_rsp_vf_SHIFT 3
2056 #define lpfc_mbx_rq_ftr_rsp_vf__MASK 0x00000001
2057 #define lpfc_mbx_rq_ftr_rsp_vf_WORD word3
2058 #define lpfc_mbx_rq_ftr_rsp_fcpi_SHIFT 4
2059 #define lpfc_mbx_rq_ftr_rsp_fcpi_MASK 0x00000001
2060 #define lpfc_mbx_rq_ftr_rsp_fcpi_WORD word3
2061 #define lpfc_mbx_rq_ftr_rsp_fcpt_SHIFT 5
2062 #define lpfc_mbx_rq_ftr_rsp_fcpt_MASK 0x00000001
2063 #define lpfc_mbx_rq_ftr_rsp_fcpt_WORD word3
2064 #define lpfc_mbx_rq_ftr_rsp_fcpc_SHIFT 6
2065 #define lpfc_mbx_rq_ftr_rsp_fcpc_MASK 0x00000001
2066 #define lpfc_mbx_rq_ftr_rsp_fcpc_WORD word3
2067 #define lpfc_mbx_rq_ftr_rsp_ifip_SHIFT 7
2068 #define lpfc_mbx_rq_ftr_rsp_ifip_MASK 0x00000001
2069 #define lpfc_mbx_rq_ftr_rsp_ifip_WORD word3
2070 #define lpfc_mbx_rq_ftr_rsp_perfh_SHIFT 11
2071 #define lpfc_mbx_rq_ftr_rsp_perfh_MASK 0x00000001
2072 #define lpfc_mbx_rq_ftr_rsp_perfh_WORD word3
2073 };
2074
2075 struct lpfc_mbx_supp_pages {
2076 uint32_t word1;
2077 #define qs_SHIFT 0
2078 #define qs_MASK 0x00000001
2079 #define qs_WORD word1
2080 #define wr_SHIFT 1
2081 #define wr_MASK 0x00000001
2082 #define wr_WORD word1
2083 #define pf_SHIFT 8
2084 #define pf_MASK 0x000000ff
2085 #define pf_WORD word1
2086 #define cpn_SHIFT 16
2087 #define cpn_MASK 0x000000ff
2088 #define cpn_WORD word1
2089 uint32_t word2;
2090 #define list_offset_SHIFT 0
2091 #define list_offset_MASK 0x000000ff
2092 #define list_offset_WORD word2
2093 #define next_offset_SHIFT 8
2094 #define next_offset_MASK 0x000000ff
2095 #define next_offset_WORD word2
2096 #define elem_cnt_SHIFT 16
2097 #define elem_cnt_MASK 0x000000ff
2098 #define elem_cnt_WORD word2
2099 uint32_t word3;
2100 #define pn_0_SHIFT 24
2101 #define pn_0_MASK 0x000000ff
2102 #define pn_0_WORD word3
2103 #define pn_1_SHIFT 16
2104 #define pn_1_MASK 0x000000ff
2105 #define pn_1_WORD word3
2106 #define pn_2_SHIFT 8
2107 #define pn_2_MASK 0x000000ff
2108 #define pn_2_WORD word3
2109 #define pn_3_SHIFT 0
2110 #define pn_3_MASK 0x000000ff
2111 #define pn_3_WORD word3
2112 uint32_t word4;
2113 #define pn_4_SHIFT 24
2114 #define pn_4_MASK 0x000000ff
2115 #define pn_4_WORD word4
2116 #define pn_5_SHIFT 16
2117 #define pn_5_MASK 0x000000ff
2118 #define pn_5_WORD word4
2119 #define pn_6_SHIFT 8
2120 #define pn_6_MASK 0x000000ff
2121 #define pn_6_WORD word4
2122 #define pn_7_SHIFT 0
2123 #define pn_7_MASK 0x000000ff
2124 #define pn_7_WORD word4
2125 uint32_t rsvd[27];
2126 #define LPFC_SUPP_PAGES 0
2127 #define LPFC_BLOCK_GUARD_PROFILES 1
2128 #define LPFC_SLI4_PARAMETERS 2
2129 };
2130
2131 struct lpfc_mbx_pc_sli4_params {
2132 uint32_t word1;
2133 #define qs_SHIFT 0
2134 #define qs_MASK 0x00000001
2135 #define qs_WORD word1
2136 #define wr_SHIFT 1
2137 #define wr_MASK 0x00000001
2138 #define wr_WORD word1
2139 #define pf_SHIFT 8
2140 #define pf_MASK 0x000000ff
2141 #define pf_WORD word1
2142 #define cpn_SHIFT 16
2143 #define cpn_MASK 0x000000ff
2144 #define cpn_WORD word1
2145 uint32_t word2;
2146 #define if_type_SHIFT 0
2147 #define if_type_MASK 0x00000007
2148 #define if_type_WORD word2
2149 #define sli_rev_SHIFT 4
2150 #define sli_rev_MASK 0x0000000f
2151 #define sli_rev_WORD word2
2152 #define sli_family_SHIFT 8
2153 #define sli_family_MASK 0x000000ff
2154 #define sli_family_WORD word2
2155 #define featurelevel_1_SHIFT 16
2156 #define featurelevel_1_MASK 0x000000ff
2157 #define featurelevel_1_WORD word2
2158 #define featurelevel_2_SHIFT 24
2159 #define featurelevel_2_MASK 0x0000001f
2160 #define featurelevel_2_WORD word2
2161 uint32_t word3;
2162 #define fcoe_SHIFT 0
2163 #define fcoe_MASK 0x00000001
2164 #define fcoe_WORD word3
2165 #define fc_SHIFT 1
2166 #define fc_MASK 0x00000001
2167 #define fc_WORD word3
2168 #define nic_SHIFT 2
2169 #define nic_MASK 0x00000001
2170 #define nic_WORD word3
2171 #define iscsi_SHIFT 3
2172 #define iscsi_MASK 0x00000001
2173 #define iscsi_WORD word3
2174 #define rdma_SHIFT 4
2175 #define rdma_MASK 0x00000001
2176 #define rdma_WORD word3
2177 uint32_t sge_supp_len;
2178 #define SLI4_PAGE_SIZE 4096
2179 uint32_t word5;
2180 #define if_page_sz_SHIFT 0
2181 #define if_page_sz_MASK 0x0000ffff
2182 #define if_page_sz_WORD word5
2183 #define loopbk_scope_SHIFT 24
2184 #define loopbk_scope_MASK 0x0000000f
2185 #define loopbk_scope_WORD word5
2186 #define rq_db_window_SHIFT 28
2187 #define rq_db_window_MASK 0x0000000f
2188 #define rq_db_window_WORD word5
2189 uint32_t word6;
2190 #define eq_pages_SHIFT 0
2191 #define eq_pages_MASK 0x0000000f
2192 #define eq_pages_WORD word6
2193 #define eqe_size_SHIFT 8
2194 #define eqe_size_MASK 0x000000ff
2195 #define eqe_size_WORD word6
2196 uint32_t word7;
2197 #define cq_pages_SHIFT 0
2198 #define cq_pages_MASK 0x0000000f
2199 #define cq_pages_WORD word7
2200 #define cqe_size_SHIFT 8
2201 #define cqe_size_MASK 0x000000ff
2202 #define cqe_size_WORD word7
2203 uint32_t word8;
2204 #define mq_pages_SHIFT 0
2205 #define mq_pages_MASK 0x0000000f
2206 #define mq_pages_WORD word8
2207 #define mqe_size_SHIFT 8
2208 #define mqe_size_MASK 0x000000ff
2209 #define mqe_size_WORD word8
2210 #define mq_elem_cnt_SHIFT 16
2211 #define mq_elem_cnt_MASK 0x000000ff
2212 #define mq_elem_cnt_WORD word8
2213 uint32_t word9;
2214 #define wq_pages_SHIFT 0
2215 #define wq_pages_MASK 0x0000ffff
2216 #define wq_pages_WORD word9
2217 #define wqe_size_SHIFT 8
2218 #define wqe_size_MASK 0x000000ff
2219 #define wqe_size_WORD word9
2220 uint32_t word10;
2221 #define rq_pages_SHIFT 0
2222 #define rq_pages_MASK 0x0000ffff
2223 #define rq_pages_WORD word10
2224 #define rqe_size_SHIFT 8
2225 #define rqe_size_MASK 0x000000ff
2226 #define rqe_size_WORD word10
2227 uint32_t word11;
2228 #define hdr_pages_SHIFT 0
2229 #define hdr_pages_MASK 0x0000000f
2230 #define hdr_pages_WORD word11
2231 #define hdr_size_SHIFT 8
2232 #define hdr_size_MASK 0x0000000f
2233 #define hdr_size_WORD word11
2234 #define hdr_pp_align_SHIFT 16
2235 #define hdr_pp_align_MASK 0x0000ffff
2236 #define hdr_pp_align_WORD word11
2237 uint32_t word12;
2238 #define sgl_pages_SHIFT 0
2239 #define sgl_pages_MASK 0x0000000f
2240 #define sgl_pages_WORD word12
2241 #define sgl_pp_align_SHIFT 16
2242 #define sgl_pp_align_MASK 0x0000ffff
2243 #define sgl_pp_align_WORD word12
2244 uint32_t rsvd_13_63[51];
2245 };
2246 #define SLI4_PAGE_ALIGN(addr) (((addr)+((SLI4_PAGE_SIZE)-1)) \
2247 &(~((SLI4_PAGE_SIZE)-1)))
2248
2249 struct lpfc_sli4_parameters {
2250 uint32_t word0;
2251 #define cfg_prot_type_SHIFT 0
2252 #define cfg_prot_type_MASK 0x000000FF
2253 #define cfg_prot_type_WORD word0
2254 uint32_t word1;
2255 #define cfg_ft_SHIFT 0
2256 #define cfg_ft_MASK 0x00000001
2257 #define cfg_ft_WORD word1
2258 #define cfg_sli_rev_SHIFT 4
2259 #define cfg_sli_rev_MASK 0x0000000f
2260 #define cfg_sli_rev_WORD word1
2261 #define cfg_sli_family_SHIFT 8
2262 #define cfg_sli_family_MASK 0x0000000f
2263 #define cfg_sli_family_WORD word1
2264 #define cfg_if_type_SHIFT 12
2265 #define cfg_if_type_MASK 0x0000000f
2266 #define cfg_if_type_WORD word1
2267 #define cfg_sli_hint_1_SHIFT 16
2268 #define cfg_sli_hint_1_MASK 0x000000ff
2269 #define cfg_sli_hint_1_WORD word1
2270 #define cfg_sli_hint_2_SHIFT 24
2271 #define cfg_sli_hint_2_MASK 0x0000001f
2272 #define cfg_sli_hint_2_WORD word1
2273 uint32_t word2;
2274 uint32_t word3;
2275 uint32_t word4;
2276 #define cfg_cqv_SHIFT 14
2277 #define cfg_cqv_MASK 0x00000003
2278 #define cfg_cqv_WORD word4
2279 uint32_t word5;
2280 uint32_t word6;
2281 #define cfg_mqv_SHIFT 14
2282 #define cfg_mqv_MASK 0x00000003
2283 #define cfg_mqv_WORD word6
2284 uint32_t word7;
2285 uint32_t word8;
2286 #define cfg_wqv_SHIFT 14
2287 #define cfg_wqv_MASK 0x00000003
2288 #define cfg_wqv_WORD word8
2289 uint32_t word9;
2290 uint32_t word10;
2291 #define cfg_rqv_SHIFT 14
2292 #define cfg_rqv_MASK 0x00000003
2293 #define cfg_rqv_WORD word10
2294 uint32_t word11;
2295 #define cfg_rq_db_window_SHIFT 28
2296 #define cfg_rq_db_window_MASK 0x0000000f
2297 #define cfg_rq_db_window_WORD word11
2298 uint32_t word12;
2299 #define cfg_fcoe_SHIFT 0
2300 #define cfg_fcoe_MASK 0x00000001
2301 #define cfg_fcoe_WORD word12
2302 #define cfg_ext_SHIFT 1
2303 #define cfg_ext_MASK 0x00000001
2304 #define cfg_ext_WORD word12
2305 #define cfg_hdrr_SHIFT 2
2306 #define cfg_hdrr_MASK 0x00000001
2307 #define cfg_hdrr_WORD word12
2308 #define cfg_phwq_SHIFT 15
2309 #define cfg_phwq_MASK 0x00000001
2310 #define cfg_phwq_WORD word12
2311 #define cfg_loopbk_scope_SHIFT 28
2312 #define cfg_loopbk_scope_MASK 0x0000000f
2313 #define cfg_loopbk_scope_WORD word12
2314 uint32_t sge_supp_len;
2315 uint32_t word14;
2316 #define cfg_sgl_page_cnt_SHIFT 0
2317 #define cfg_sgl_page_cnt_MASK 0x0000000f
2318 #define cfg_sgl_page_cnt_WORD word14
2319 #define cfg_sgl_page_size_SHIFT 8
2320 #define cfg_sgl_page_size_MASK 0x000000ff
2321 #define cfg_sgl_page_size_WORD word14
2322 #define cfg_sgl_pp_align_SHIFT 16
2323 #define cfg_sgl_pp_align_MASK 0x000000ff
2324 #define cfg_sgl_pp_align_WORD word14
2325 uint32_t word15;
2326 uint32_t word16;
2327 uint32_t word17;
2328 uint32_t word18;
2329 uint32_t word19;
2330 };
2331
2332 struct lpfc_mbx_get_sli4_parameters {
2333 struct mbox_header header;
2334 struct lpfc_sli4_parameters sli4_parameters;
2335 };
2336
2337 struct lpfc_rscr_desc_generic {
2338 #define LPFC_RSRC_DESC_WSIZE 18
2339 uint32_t desc[LPFC_RSRC_DESC_WSIZE];
2340 };
2341
2342 struct lpfc_rsrc_desc_pcie {
2343 uint32_t word0;
2344 #define lpfc_rsrc_desc_pcie_type_SHIFT 0
2345 #define lpfc_rsrc_desc_pcie_type_MASK 0x000000ff
2346 #define lpfc_rsrc_desc_pcie_type_WORD word0
2347 #define LPFC_RSRC_DESC_TYPE_PCIE 0x40
2348 uint32_t word1;
2349 #define lpfc_rsrc_desc_pcie_pfnum_SHIFT 0
2350 #define lpfc_rsrc_desc_pcie_pfnum_MASK 0x000000ff
2351 #define lpfc_rsrc_desc_pcie_pfnum_WORD word1
2352 uint32_t reserved;
2353 uint32_t word3;
2354 #define lpfc_rsrc_desc_pcie_sriov_sta_SHIFT 0
2355 #define lpfc_rsrc_desc_pcie_sriov_sta_MASK 0x000000ff
2356 #define lpfc_rsrc_desc_pcie_sriov_sta_WORD word3
2357 #define lpfc_rsrc_desc_pcie_pf_sta_SHIFT 8
2358 #define lpfc_rsrc_desc_pcie_pf_sta_MASK 0x000000ff
2359 #define lpfc_rsrc_desc_pcie_pf_sta_WORD word3
2360 #define lpfc_rsrc_desc_pcie_pf_type_SHIFT 16
2361 #define lpfc_rsrc_desc_pcie_pf_type_MASK 0x000000ff
2362 #define lpfc_rsrc_desc_pcie_pf_type_WORD word3
2363 uint32_t word4;
2364 #define lpfc_rsrc_desc_pcie_nr_virtfn_SHIFT 0
2365 #define lpfc_rsrc_desc_pcie_nr_virtfn_MASK 0x0000ffff
2366 #define lpfc_rsrc_desc_pcie_nr_virtfn_WORD word4
2367 };
2368
2369 struct lpfc_rsrc_desc_fcfcoe {
2370 uint32_t word0;
2371 #define lpfc_rsrc_desc_fcfcoe_type_SHIFT 0
2372 #define lpfc_rsrc_desc_fcfcoe_type_MASK 0x000000ff
2373 #define lpfc_rsrc_desc_fcfcoe_type_WORD word0
2374 #define LPFC_RSRC_DESC_TYPE_FCFCOE 0x43
2375 uint32_t word1;
2376 #define lpfc_rsrc_desc_fcfcoe_vfnum_SHIFT 0
2377 #define lpfc_rsrc_desc_fcfcoe_vfnum_MASK 0x000000ff
2378 #define lpfc_rsrc_desc_fcfcoe_vfnum_WORD word1
2379 #define lpfc_rsrc_desc_fcfcoe_pfnum_SHIFT 16
2380 #define lpfc_rsrc_desc_fcfcoe_pfnum_MASK 0x000007ff
2381 #define lpfc_rsrc_desc_fcfcoe_pfnum_WORD word1
2382 uint32_t word2;
2383 #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_SHIFT 0
2384 #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_MASK 0x0000ffff
2385 #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_WORD word2
2386 #define lpfc_rsrc_desc_fcfcoe_xri_cnt_SHIFT 16
2387 #define lpfc_rsrc_desc_fcfcoe_xri_cnt_MASK 0x0000ffff
2388 #define lpfc_rsrc_desc_fcfcoe_xri_cnt_WORD word2
2389 uint32_t word3;
2390 #define lpfc_rsrc_desc_fcfcoe_wq_cnt_SHIFT 0
2391 #define lpfc_rsrc_desc_fcfcoe_wq_cnt_MASK 0x0000ffff
2392 #define lpfc_rsrc_desc_fcfcoe_wq_cnt_WORD word3
2393 #define lpfc_rsrc_desc_fcfcoe_rq_cnt_SHIFT 16
2394 #define lpfc_rsrc_desc_fcfcoe_rq_cnt_MASK 0x0000ffff
2395 #define lpfc_rsrc_desc_fcfcoe_rq_cnt_WORD word3
2396 uint32_t word4;
2397 #define lpfc_rsrc_desc_fcfcoe_cq_cnt_SHIFT 0
2398 #define lpfc_rsrc_desc_fcfcoe_cq_cnt_MASK 0x0000ffff
2399 #define lpfc_rsrc_desc_fcfcoe_cq_cnt_WORD word4
2400 #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_SHIFT 16
2401 #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_MASK 0x0000ffff
2402 #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_WORD word4
2403 uint32_t word5;
2404 #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_SHIFT 0
2405 #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_MASK 0x0000ffff
2406 #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_WORD word5
2407 #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_SHIFT 16
2408 #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_MASK 0x0000ffff
2409 #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_WORD word5
2410 uint32_t word6;
2411 uint32_t word7;
2412 uint32_t word8;
2413 uint32_t word9;
2414 uint32_t word10;
2415 uint32_t word11;
2416 uint32_t word12;
2417 uint32_t word13;
2418 #define lpfc_rsrc_desc_fcfcoe_lnk_nr_SHIFT 0
2419 #define lpfc_rsrc_desc_fcfcoe_lnk_nr_MASK 0x0000003f
2420 #define lpfc_rsrc_desc_fcfcoe_lnk_nr_WORD word13
2421 #define lpfc_rsrc_desc_fcfcoe_lnk_tp_SHIFT 6
2422 #define lpfc_rsrc_desc_fcfcoe_lnk_tp_MASK 0x00000003
2423 #define lpfc_rsrc_desc_fcfcoe_lnk_tp_WORD word13
2424 #define lpfc_rsrc_desc_fcfcoe_lmc_SHIFT 8
2425 #define lpfc_rsrc_desc_fcfcoe_lmc_MASK 0x00000001
2426 #define lpfc_rsrc_desc_fcfcoe_lmc_WORD word13
2427 #define lpfc_rsrc_desc_fcfcoe_lld_SHIFT 9
2428 #define lpfc_rsrc_desc_fcfcoe_lld_MASK 0x00000001
2429 #define lpfc_rsrc_desc_fcfcoe_lld_WORD word13
2430 #define lpfc_rsrc_desc_fcfcoe_eq_cnt_SHIFT 16
2431 #define lpfc_rsrc_desc_fcfcoe_eq_cnt_MASK 0x0000ffff
2432 #define lpfc_rsrc_desc_fcfcoe_eq_cnt_WORD word13
2433 };
2434
2435 struct lpfc_func_cfg {
2436 #define LPFC_RSRC_DESC_MAX_NUM 2
2437 uint32_t rsrc_desc_count;
2438 struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
2439 };
2440
2441 struct lpfc_mbx_get_func_cfg {
2442 struct mbox_header header;
2443 #define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
2444 #define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
2445 #define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
2446 struct lpfc_func_cfg func_cfg;
2447 };
2448
2449 struct lpfc_prof_cfg {
2450 #define LPFC_RSRC_DESC_MAX_NUM 2
2451 uint32_t rsrc_desc_count;
2452 struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
2453 };
2454
2455 struct lpfc_mbx_get_prof_cfg {
2456 struct mbox_header header;
2457 #define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
2458 #define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
2459 #define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
2460 union {
2461 struct {
2462 uint32_t word10;
2463 #define lpfc_mbx_get_prof_cfg_prof_id_SHIFT 0
2464 #define lpfc_mbx_get_prof_cfg_prof_id_MASK 0x000000ff
2465 #define lpfc_mbx_get_prof_cfg_prof_id_WORD word10
2466 #define lpfc_mbx_get_prof_cfg_prof_tp_SHIFT 8
2467 #define lpfc_mbx_get_prof_cfg_prof_tp_MASK 0x00000003
2468 #define lpfc_mbx_get_prof_cfg_prof_tp_WORD word10
2469 } request;
2470 struct {
2471 struct lpfc_prof_cfg prof_cfg;
2472 } response;
2473 } u;
2474 };
2475
2476 /* Mailbox Completion Queue Error Messages */
2477 #define MB_CQE_STATUS_SUCCESS 0x0
2478 #define MB_CQE_STATUS_INSUFFICIENT_PRIVILEGES 0x1
2479 #define MB_CQE_STATUS_INVALID_PARAMETER 0x2
2480 #define MB_CQE_STATUS_INSUFFICIENT_RESOURCES 0x3
2481 #define MB_CEQ_STATUS_QUEUE_FLUSHING 0x4
2482 #define MB_CQE_STATUS_DMA_FAILED 0x5
2483
2484 #define LPFC_MBX_WR_CONFIG_MAX_BDE 8
2485 struct lpfc_mbx_wr_object {
2486 struct mbox_header header;
2487 union {
2488 struct {
2489 uint32_t word4;
2490 #define lpfc_wr_object_eof_SHIFT 31
2491 #define lpfc_wr_object_eof_MASK 0x00000001
2492 #define lpfc_wr_object_eof_WORD word4
2493 #define lpfc_wr_object_write_length_SHIFT 0
2494 #define lpfc_wr_object_write_length_MASK 0x00FFFFFF
2495 #define lpfc_wr_object_write_length_WORD word4
2496 uint32_t write_offset;
2497 uint32_t object_name[26];
2498 uint32_t bde_count;
2499 struct ulp_bde64 bde[LPFC_MBX_WR_CONFIG_MAX_BDE];
2500 } request;
2501 struct {
2502 uint32_t actual_write_length;
2503 } response;
2504 } u;
2505 };
2506
2507 /* mailbox queue entry structure */
2508 struct lpfc_mqe {
2509 uint32_t word0;
2510 #define lpfc_mqe_status_SHIFT 16
2511 #define lpfc_mqe_status_MASK 0x0000FFFF
2512 #define lpfc_mqe_status_WORD word0
2513 #define lpfc_mqe_command_SHIFT 8
2514 #define lpfc_mqe_command_MASK 0x000000FF
2515 #define lpfc_mqe_command_WORD word0
2516 union {
2517 uint32_t mb_words[LPFC_SLI4_MB_WORD_COUNT - 1];
2518 /* sli4 mailbox commands */
2519 struct lpfc_mbx_sli4_config sli4_config;
2520 struct lpfc_mbx_init_vfi init_vfi;
2521 struct lpfc_mbx_reg_vfi reg_vfi;
2522 struct lpfc_mbx_reg_vfi unreg_vfi;
2523 struct lpfc_mbx_init_vpi init_vpi;
2524 struct lpfc_mbx_resume_rpi resume_rpi;
2525 struct lpfc_mbx_read_fcf_tbl read_fcf_tbl;
2526 struct lpfc_mbx_add_fcf_tbl_entry add_fcf_entry;
2527 struct lpfc_mbx_del_fcf_tbl_entry del_fcf_entry;
2528 struct lpfc_mbx_redisc_fcf_tbl redisc_fcf_tbl;
2529 struct lpfc_mbx_reg_fcfi reg_fcfi;
2530 struct lpfc_mbx_unreg_fcfi unreg_fcfi;
2531 struct lpfc_mbx_mq_create mq_create;
2532 struct lpfc_mbx_mq_create_ext mq_create_ext;
2533 struct lpfc_mbx_eq_create eq_create;
2534 struct lpfc_mbx_cq_create cq_create;
2535 struct lpfc_mbx_wq_create wq_create;
2536 struct lpfc_mbx_rq_create rq_create;
2537 struct lpfc_mbx_mq_destroy mq_destroy;
2538 struct lpfc_mbx_eq_destroy eq_destroy;
2539 struct lpfc_mbx_cq_destroy cq_destroy;
2540 struct lpfc_mbx_wq_destroy wq_destroy;
2541 struct lpfc_mbx_rq_destroy rq_destroy;
2542 struct lpfc_mbx_get_rsrc_extent_info rsrc_extent_info;
2543 struct lpfc_mbx_alloc_rsrc_extents alloc_rsrc_extents;
2544 struct lpfc_mbx_dealloc_rsrc_extents dealloc_rsrc_extents;
2545 struct lpfc_mbx_post_sgl_pages post_sgl_pages;
2546 struct lpfc_mbx_nembed_cmd nembed_cmd;
2547 struct lpfc_mbx_read_rev read_rev;
2548 struct lpfc_mbx_read_vpi read_vpi;
2549 struct lpfc_mbx_read_config rd_config;
2550 struct lpfc_mbx_request_features req_ftrs;
2551 struct lpfc_mbx_post_hdr_tmpl hdr_tmpl;
2552 struct lpfc_mbx_query_fw_cfg query_fw_cfg;
2553 struct lpfc_mbx_supp_pages supp_pages;
2554 struct lpfc_mbx_pc_sli4_params sli4_params;
2555 struct lpfc_mbx_get_sli4_parameters get_sli4_parameters;
2556 struct lpfc_mbx_get_func_cfg get_func_cfg;
2557 struct lpfc_mbx_get_prof_cfg get_prof_cfg;
2558 struct lpfc_mbx_nop nop;
2559 struct lpfc_mbx_wr_object wr_object;
2560 } un;
2561 };
2562
2563 struct lpfc_mcqe {
2564 uint32_t word0;
2565 #define lpfc_mcqe_status_SHIFT 0
2566 #define lpfc_mcqe_status_MASK 0x0000FFFF
2567 #define lpfc_mcqe_status_WORD word0
2568 #define lpfc_mcqe_ext_status_SHIFT 16
2569 #define lpfc_mcqe_ext_status_MASK 0x0000FFFF
2570 #define lpfc_mcqe_ext_status_WORD word0
2571 uint32_t mcqe_tag0;
2572 uint32_t mcqe_tag1;
2573 uint32_t trailer;
2574 #define lpfc_trailer_valid_SHIFT 31
2575 #define lpfc_trailer_valid_MASK 0x00000001
2576 #define lpfc_trailer_valid_WORD trailer
2577 #define lpfc_trailer_async_SHIFT 30
2578 #define lpfc_trailer_async_MASK 0x00000001
2579 #define lpfc_trailer_async_WORD trailer
2580 #define lpfc_trailer_hpi_SHIFT 29
2581 #define lpfc_trailer_hpi_MASK 0x00000001
2582 #define lpfc_trailer_hpi_WORD trailer
2583 #define lpfc_trailer_completed_SHIFT 28
2584 #define lpfc_trailer_completed_MASK 0x00000001
2585 #define lpfc_trailer_completed_WORD trailer
2586 #define lpfc_trailer_consumed_SHIFT 27
2587 #define lpfc_trailer_consumed_MASK 0x00000001
2588 #define lpfc_trailer_consumed_WORD trailer
2589 #define lpfc_trailer_type_SHIFT 16
2590 #define lpfc_trailer_type_MASK 0x000000FF
2591 #define lpfc_trailer_type_WORD trailer
2592 #define lpfc_trailer_code_SHIFT 8
2593 #define lpfc_trailer_code_MASK 0x000000FF
2594 #define lpfc_trailer_code_WORD trailer
2595 #define LPFC_TRAILER_CODE_LINK 0x1
2596 #define LPFC_TRAILER_CODE_FCOE 0x2
2597 #define LPFC_TRAILER_CODE_DCBX 0x3
2598 #define LPFC_TRAILER_CODE_GRP5 0x5
2599 #define LPFC_TRAILER_CODE_FC 0x10
2600 #define LPFC_TRAILER_CODE_SLI 0x11
2601 };
2602
2603 struct lpfc_acqe_link {
2604 uint32_t word0;
2605 #define lpfc_acqe_link_speed_SHIFT 24
2606 #define lpfc_acqe_link_speed_MASK 0x000000FF
2607 #define lpfc_acqe_link_speed_WORD word0
2608 #define LPFC_ASYNC_LINK_SPEED_ZERO 0x0
2609 #define LPFC_ASYNC_LINK_SPEED_10MBPS 0x1
2610 #define LPFC_ASYNC_LINK_SPEED_100MBPS 0x2
2611 #define LPFC_ASYNC_LINK_SPEED_1GBPS 0x3
2612 #define LPFC_ASYNC_LINK_SPEED_10GBPS 0x4
2613 #define lpfc_acqe_link_duplex_SHIFT 16
2614 #define lpfc_acqe_link_duplex_MASK 0x000000FF
2615 #define lpfc_acqe_link_duplex_WORD word0
2616 #define LPFC_ASYNC_LINK_DUPLEX_NONE 0x0
2617 #define LPFC_ASYNC_LINK_DUPLEX_HALF 0x1
2618 #define LPFC_ASYNC_LINK_DUPLEX_FULL 0x2
2619 #define lpfc_acqe_link_status_SHIFT 8
2620 #define lpfc_acqe_link_status_MASK 0x000000FF
2621 #define lpfc_acqe_link_status_WORD word0
2622 #define LPFC_ASYNC_LINK_STATUS_DOWN 0x0
2623 #define LPFC_ASYNC_LINK_STATUS_UP 0x1
2624 #define LPFC_ASYNC_LINK_STATUS_LOGICAL_DOWN 0x2
2625 #define LPFC_ASYNC_LINK_STATUS_LOGICAL_UP 0x3
2626 #define lpfc_acqe_link_type_SHIFT 6
2627 #define lpfc_acqe_link_type_MASK 0x00000003
2628 #define lpfc_acqe_link_type_WORD word0
2629 #define lpfc_acqe_link_number_SHIFT 0
2630 #define lpfc_acqe_link_number_MASK 0x0000003F
2631 #define lpfc_acqe_link_number_WORD word0
2632 uint32_t word1;
2633 #define lpfc_acqe_link_fault_SHIFT 0
2634 #define lpfc_acqe_link_fault_MASK 0x000000FF
2635 #define lpfc_acqe_link_fault_WORD word1
2636 #define LPFC_ASYNC_LINK_FAULT_NONE 0x0
2637 #define LPFC_ASYNC_LINK_FAULT_LOCAL 0x1
2638 #define LPFC_ASYNC_LINK_FAULT_REMOTE 0x2
2639 #define lpfc_acqe_logical_link_speed_SHIFT 16
2640 #define lpfc_acqe_logical_link_speed_MASK 0x0000FFFF
2641 #define lpfc_acqe_logical_link_speed_WORD word1
2642 uint32_t event_tag;
2643 uint32_t trailer;
2644 #define LPFC_LINK_EVENT_TYPE_PHYSICAL 0x0
2645 #define LPFC_LINK_EVENT_TYPE_VIRTUAL 0x1
2646 };
2647
2648 struct lpfc_acqe_fip {
2649 uint32_t index;
2650 uint32_t word1;
2651 #define lpfc_acqe_fip_fcf_count_SHIFT 0
2652 #define lpfc_acqe_fip_fcf_count_MASK 0x0000FFFF
2653 #define lpfc_acqe_fip_fcf_count_WORD word1
2654 #define lpfc_acqe_fip_event_type_SHIFT 16
2655 #define lpfc_acqe_fip_event_type_MASK 0x0000FFFF
2656 #define lpfc_acqe_fip_event_type_WORD word1
2657 uint32_t event_tag;
2658 uint32_t trailer;
2659 #define LPFC_FIP_EVENT_TYPE_NEW_FCF 0x1
2660 #define LPFC_FIP_EVENT_TYPE_FCF_TABLE_FULL 0x2
2661 #define LPFC_FIP_EVENT_TYPE_FCF_DEAD 0x3
2662 #define LPFC_FIP_EVENT_TYPE_CVL 0x4
2663 #define LPFC_FIP_EVENT_TYPE_FCF_PARAM_MOD 0x5
2664 };
2665
2666 struct lpfc_acqe_dcbx {
2667 uint32_t tlv_ttl;
2668 uint32_t reserved;
2669 uint32_t event_tag;
2670 uint32_t trailer;
2671 };
2672
2673 struct lpfc_acqe_grp5 {
2674 uint32_t word0;
2675 #define lpfc_acqe_grp5_type_SHIFT 6
2676 #define lpfc_acqe_grp5_type_MASK 0x00000003
2677 #define lpfc_acqe_grp5_type_WORD word0
2678 #define lpfc_acqe_grp5_number_SHIFT 0
2679 #define lpfc_acqe_grp5_number_MASK 0x0000003F
2680 #define lpfc_acqe_grp5_number_WORD word0
2681 uint32_t word1;
2682 #define lpfc_acqe_grp5_llink_spd_SHIFT 16
2683 #define lpfc_acqe_grp5_llink_spd_MASK 0x0000FFFF
2684 #define lpfc_acqe_grp5_llink_spd_WORD word1
2685 uint32_t event_tag;
2686 uint32_t trailer;
2687 };
2688
2689 struct lpfc_acqe_fc_la {
2690 uint32_t word0;
2691 #define lpfc_acqe_fc_la_speed_SHIFT 24
2692 #define lpfc_acqe_fc_la_speed_MASK 0x000000FF
2693 #define lpfc_acqe_fc_la_speed_WORD word0
2694 #define LPFC_FC_LA_SPEED_UNKOWN 0x0
2695 #define LPFC_FC_LA_SPEED_1G 0x1
2696 #define LPFC_FC_LA_SPEED_2G 0x2
2697 #define LPFC_FC_LA_SPEED_4G 0x4
2698 #define LPFC_FC_LA_SPEED_8G 0x8
2699 #define LPFC_FC_LA_SPEED_10G 0xA
2700 #define LPFC_FC_LA_SPEED_16G 0x10
2701 #define lpfc_acqe_fc_la_topology_SHIFT 16
2702 #define lpfc_acqe_fc_la_topology_MASK 0x000000FF
2703 #define lpfc_acqe_fc_la_topology_WORD word0
2704 #define LPFC_FC_LA_TOP_UNKOWN 0x0
2705 #define LPFC_FC_LA_TOP_P2P 0x1
2706 #define LPFC_FC_LA_TOP_FCAL 0x2
2707 #define LPFC_FC_LA_TOP_INTERNAL_LOOP 0x3
2708 #define LPFC_FC_LA_TOP_SERDES_LOOP 0x4
2709 #define lpfc_acqe_fc_la_att_type_SHIFT 8
2710 #define lpfc_acqe_fc_la_att_type_MASK 0x000000FF
2711 #define lpfc_acqe_fc_la_att_type_WORD word0
2712 #define LPFC_FC_LA_TYPE_LINK_UP 0x1
2713 #define LPFC_FC_LA_TYPE_LINK_DOWN 0x2
2714 #define LPFC_FC_LA_TYPE_NO_HARD_ALPA 0x3
2715 #define lpfc_acqe_fc_la_port_type_SHIFT 6
2716 #define lpfc_acqe_fc_la_port_type_MASK 0x00000003
2717 #define lpfc_acqe_fc_la_port_type_WORD word0
2718 #define LPFC_LINK_TYPE_ETHERNET 0x0
2719 #define LPFC_LINK_TYPE_FC 0x1
2720 #define lpfc_acqe_fc_la_port_number_SHIFT 0
2721 #define lpfc_acqe_fc_la_port_number_MASK 0x0000003F
2722 #define lpfc_acqe_fc_la_port_number_WORD word0
2723 uint32_t word1;
2724 #define lpfc_acqe_fc_la_llink_spd_SHIFT 16
2725 #define lpfc_acqe_fc_la_llink_spd_MASK 0x0000FFFF
2726 #define lpfc_acqe_fc_la_llink_spd_WORD word1
2727 #define lpfc_acqe_fc_la_fault_SHIFT 0
2728 #define lpfc_acqe_fc_la_fault_MASK 0x000000FF
2729 #define lpfc_acqe_fc_la_fault_WORD word1
2730 #define LPFC_FC_LA_FAULT_NONE 0x0
2731 #define LPFC_FC_LA_FAULT_LOCAL 0x1
2732 #define LPFC_FC_LA_FAULT_REMOTE 0x2
2733 uint32_t event_tag;
2734 uint32_t trailer;
2735 #define LPFC_FC_LA_EVENT_TYPE_FC_LINK 0x1
2736 #define LPFC_FC_LA_EVENT_TYPE_SHARED_LINK 0x2
2737 };
2738
2739 struct lpfc_acqe_sli {
2740 uint32_t event_data1;
2741 uint32_t event_data2;
2742 uint32_t reserved;
2743 uint32_t trailer;
2744 #define LPFC_SLI_EVENT_TYPE_PORT_ERROR 0x1
2745 #define LPFC_SLI_EVENT_TYPE_OVER_TEMP 0x2
2746 #define LPFC_SLI_EVENT_TYPE_NORM_TEMP 0x3
2747 #define LPFC_SLI_EVENT_TYPE_NVLOG_POST 0x4
2748 #define LPFC_SLI_EVENT_TYPE_DIAG_DUMP 0x5
2749 };
2750
2751 /*
2752 * Define the bootstrap mailbox (bmbx) region used to communicate
2753 * mailbox command between the host and port. The mailbox consists
2754 * of a payload area of 256 bytes and a completion queue of length
2755 * 16 bytes.
2756 */
2757 struct lpfc_bmbx_create {
2758 struct lpfc_mqe mqe;
2759 struct lpfc_mcqe mcqe;
2760 };
2761
2762 #define SGL_ALIGN_SZ 64
2763 #define SGL_PAGE_SIZE 4096
2764 /* align SGL addr on a size boundary - adjust address up */
2765 #define NO_XRI 0xffff
2766
2767 struct wqe_common {
2768 uint32_t word6;
2769 #define wqe_xri_tag_SHIFT 0
2770 #define wqe_xri_tag_MASK 0x0000FFFF
2771 #define wqe_xri_tag_WORD word6
2772 #define wqe_ctxt_tag_SHIFT 16
2773 #define wqe_ctxt_tag_MASK 0x0000FFFF
2774 #define wqe_ctxt_tag_WORD word6
2775 uint32_t word7;
2776 #define wqe_ct_SHIFT 2
2777 #define wqe_ct_MASK 0x00000003
2778 #define wqe_ct_WORD word7
2779 #define wqe_status_SHIFT 4
2780 #define wqe_status_MASK 0x0000000f
2781 #define wqe_status_WORD word7
2782 #define wqe_cmnd_SHIFT 8
2783 #define wqe_cmnd_MASK 0x000000ff
2784 #define wqe_cmnd_WORD word7
2785 #define wqe_class_SHIFT 16
2786 #define wqe_class_MASK 0x00000007
2787 #define wqe_class_WORD word7
2788 #define wqe_pu_SHIFT 20
2789 #define wqe_pu_MASK 0x00000003
2790 #define wqe_pu_WORD word7
2791 #define wqe_erp_SHIFT 22
2792 #define wqe_erp_MASK 0x00000001
2793 #define wqe_erp_WORD word7
2794 #define wqe_lnk_SHIFT 23
2795 #define wqe_lnk_MASK 0x00000001
2796 #define wqe_lnk_WORD word7
2797 #define wqe_tmo_SHIFT 24
2798 #define wqe_tmo_MASK 0x000000ff
2799 #define wqe_tmo_WORD word7
2800 uint32_t abort_tag; /* word 8 in WQE */
2801 uint32_t word9;
2802 #define wqe_reqtag_SHIFT 0
2803 #define wqe_reqtag_MASK 0x0000FFFF
2804 #define wqe_reqtag_WORD word9
2805 #define wqe_temp_rpi_SHIFT 16
2806 #define wqe_temp_rpi_MASK 0x0000FFFF
2807 #define wqe_temp_rpi_WORD word9
2808 #define wqe_rcvoxid_SHIFT 16
2809 #define wqe_rcvoxid_MASK 0x0000FFFF
2810 #define wqe_rcvoxid_WORD word9
2811 uint32_t word10;
2812 #define wqe_ebde_cnt_SHIFT 0
2813 #define wqe_ebde_cnt_MASK 0x0000000f
2814 #define wqe_ebde_cnt_WORD word10
2815 #define wqe_lenloc_SHIFT 7
2816 #define wqe_lenloc_MASK 0x00000003
2817 #define wqe_lenloc_WORD word10
2818 #define LPFC_WQE_LENLOC_NONE 0
2819 #define LPFC_WQE_LENLOC_WORD3 1
2820 #define LPFC_WQE_LENLOC_WORD12 2
2821 #define LPFC_WQE_LENLOC_WORD4 3
2822 #define wqe_qosd_SHIFT 9
2823 #define wqe_qosd_MASK 0x00000001
2824 #define wqe_qosd_WORD word10
2825 #define wqe_xbl_SHIFT 11
2826 #define wqe_xbl_MASK 0x00000001
2827 #define wqe_xbl_WORD word10
2828 #define wqe_iod_SHIFT 13
2829 #define wqe_iod_MASK 0x00000001
2830 #define wqe_iod_WORD word10
2831 #define LPFC_WQE_IOD_WRITE 0
2832 #define LPFC_WQE_IOD_READ 1
2833 #define wqe_dbde_SHIFT 14
2834 #define wqe_dbde_MASK 0x00000001
2835 #define wqe_dbde_WORD word10
2836 #define wqe_wqes_SHIFT 15
2837 #define wqe_wqes_MASK 0x00000001
2838 #define wqe_wqes_WORD word10
2839 /* Note that this field overlaps above fields */
2840 #define wqe_wqid_SHIFT 1
2841 #define wqe_wqid_MASK 0x00007fff
2842 #define wqe_wqid_WORD word10
2843 #define wqe_pri_SHIFT 16
2844 #define wqe_pri_MASK 0x00000007
2845 #define wqe_pri_WORD word10
2846 #define wqe_pv_SHIFT 19
2847 #define wqe_pv_MASK 0x00000001
2848 #define wqe_pv_WORD word10
2849 #define wqe_xc_SHIFT 21
2850 #define wqe_xc_MASK 0x00000001
2851 #define wqe_xc_WORD word10
2852 #define wqe_ccpe_SHIFT 23
2853 #define wqe_ccpe_MASK 0x00000001
2854 #define wqe_ccpe_WORD word10
2855 #define wqe_ccp_SHIFT 24
2856 #define wqe_ccp_MASK 0x000000ff
2857 #define wqe_ccp_WORD word10
2858 uint32_t word11;
2859 #define wqe_cmd_type_SHIFT 0
2860 #define wqe_cmd_type_MASK 0x0000000f
2861 #define wqe_cmd_type_WORD word11
2862 #define wqe_els_id_SHIFT 4
2863 #define wqe_els_id_MASK 0x00000003
2864 #define wqe_els_id_WORD word11
2865 #define LPFC_ELS_ID_FLOGI 3
2866 #define LPFC_ELS_ID_FDISC 2
2867 #define LPFC_ELS_ID_LOGO 1
2868 #define LPFC_ELS_ID_DEFAULT 0
2869 #define wqe_wqec_SHIFT 7
2870 #define wqe_wqec_MASK 0x00000001
2871 #define wqe_wqec_WORD word11
2872 #define wqe_cqid_SHIFT 16
2873 #define wqe_cqid_MASK 0x0000ffff
2874 #define wqe_cqid_WORD word11
2875 #define LPFC_WQE_CQ_ID_DEFAULT 0xffff
2876 };
2877
2878 struct wqe_did {
2879 uint32_t word5;
2880 #define wqe_els_did_SHIFT 0
2881 #define wqe_els_did_MASK 0x00FFFFFF
2882 #define wqe_els_did_WORD word5
2883 #define wqe_xmit_bls_pt_SHIFT 28
2884 #define wqe_xmit_bls_pt_MASK 0x00000003
2885 #define wqe_xmit_bls_pt_WORD word5
2886 #define wqe_xmit_bls_ar_SHIFT 30
2887 #define wqe_xmit_bls_ar_MASK 0x00000001
2888 #define wqe_xmit_bls_ar_WORD word5
2889 #define wqe_xmit_bls_xo_SHIFT 31
2890 #define wqe_xmit_bls_xo_MASK 0x00000001
2891 #define wqe_xmit_bls_xo_WORD word5
2892 };
2893
2894 struct lpfc_wqe_generic{
2895 struct ulp_bde64 bde;
2896 uint32_t word3;
2897 uint32_t word4;
2898 uint32_t word5;
2899 struct wqe_common wqe_com;
2900 uint32_t payload[4];
2901 };
2902
2903 struct els_request64_wqe {
2904 struct ulp_bde64 bde;
2905 uint32_t payload_len;
2906 uint32_t word4;
2907 #define els_req64_sid_SHIFT 0
2908 #define els_req64_sid_MASK 0x00FFFFFF
2909 #define els_req64_sid_WORD word4
2910 #define els_req64_sp_SHIFT 24
2911 #define els_req64_sp_MASK 0x00000001
2912 #define els_req64_sp_WORD word4
2913 #define els_req64_vf_SHIFT 25
2914 #define els_req64_vf_MASK 0x00000001
2915 #define els_req64_vf_WORD word4
2916 struct wqe_did wqe_dest;
2917 struct wqe_common wqe_com; /* words 6-11 */
2918 uint32_t word12;
2919 #define els_req64_vfid_SHIFT 1
2920 #define els_req64_vfid_MASK 0x00000FFF
2921 #define els_req64_vfid_WORD word12
2922 #define els_req64_pri_SHIFT 13
2923 #define els_req64_pri_MASK 0x00000007
2924 #define els_req64_pri_WORD word12
2925 uint32_t word13;
2926 #define els_req64_hopcnt_SHIFT 24
2927 #define els_req64_hopcnt_MASK 0x000000ff
2928 #define els_req64_hopcnt_WORD word13
2929 uint32_t reserved[2];
2930 };
2931
2932 struct xmit_els_rsp64_wqe {
2933 struct ulp_bde64 bde;
2934 uint32_t response_payload_len;
2935 uint32_t rsvd4;
2936 struct wqe_did wqe_dest;
2937 struct wqe_common wqe_com; /* words 6-11 */
2938 uint32_t word12;
2939 #define wqe_rsp_temp_rpi_SHIFT 0
2940 #define wqe_rsp_temp_rpi_MASK 0x0000FFFF
2941 #define wqe_rsp_temp_rpi_WORD word12
2942 uint32_t rsvd_13_15[3];
2943 };
2944
2945 struct xmit_bls_rsp64_wqe {
2946 uint32_t payload0;
2947 /* Payload0 for BA_ACC */
2948 #define xmit_bls_rsp64_acc_seq_id_SHIFT 16
2949 #define xmit_bls_rsp64_acc_seq_id_MASK 0x000000ff
2950 #define xmit_bls_rsp64_acc_seq_id_WORD payload0
2951 #define xmit_bls_rsp64_acc_seq_id_vald_SHIFT 24
2952 #define xmit_bls_rsp64_acc_seq_id_vald_MASK 0x000000ff
2953 #define xmit_bls_rsp64_acc_seq_id_vald_WORD payload0
2954 /* Payload0 for BA_RJT */
2955 #define xmit_bls_rsp64_rjt_vspec_SHIFT 0
2956 #define xmit_bls_rsp64_rjt_vspec_MASK 0x000000ff
2957 #define xmit_bls_rsp64_rjt_vspec_WORD payload0
2958 #define xmit_bls_rsp64_rjt_expc_SHIFT 8
2959 #define xmit_bls_rsp64_rjt_expc_MASK 0x000000ff
2960 #define xmit_bls_rsp64_rjt_expc_WORD payload0
2961 #define xmit_bls_rsp64_rjt_rsnc_SHIFT 16
2962 #define xmit_bls_rsp64_rjt_rsnc_MASK 0x000000ff
2963 #define xmit_bls_rsp64_rjt_rsnc_WORD payload0
2964 uint32_t word1;
2965 #define xmit_bls_rsp64_rxid_SHIFT 0
2966 #define xmit_bls_rsp64_rxid_MASK 0x0000ffff
2967 #define xmit_bls_rsp64_rxid_WORD word1
2968 #define xmit_bls_rsp64_oxid_SHIFT 16
2969 #define xmit_bls_rsp64_oxid_MASK 0x0000ffff
2970 #define xmit_bls_rsp64_oxid_WORD word1
2971 uint32_t word2;
2972 #define xmit_bls_rsp64_seqcnthi_SHIFT 0
2973 #define xmit_bls_rsp64_seqcnthi_MASK 0x0000ffff
2974 #define xmit_bls_rsp64_seqcnthi_WORD word2
2975 #define xmit_bls_rsp64_seqcntlo_SHIFT 16
2976 #define xmit_bls_rsp64_seqcntlo_MASK 0x0000ffff
2977 #define xmit_bls_rsp64_seqcntlo_WORD word2
2978 uint32_t rsrvd3;
2979 uint32_t rsrvd4;
2980 struct wqe_did wqe_dest;
2981 struct wqe_common wqe_com; /* words 6-11 */
2982 uint32_t rsvd_12_15[4];
2983 };
2984
2985 struct wqe_rctl_dfctl {
2986 uint32_t word5;
2987 #define wqe_si_SHIFT 2
2988 #define wqe_si_MASK 0x000000001
2989 #define wqe_si_WORD word5
2990 #define wqe_la_SHIFT 3
2991 #define wqe_la_MASK 0x000000001
2992 #define wqe_la_WORD word5
2993 #define wqe_ls_SHIFT 7
2994 #define wqe_ls_MASK 0x000000001
2995 #define wqe_ls_WORD word5
2996 #define wqe_dfctl_SHIFT 8
2997 #define wqe_dfctl_MASK 0x0000000ff
2998 #define wqe_dfctl_WORD word5
2999 #define wqe_type_SHIFT 16
3000 #define wqe_type_MASK 0x0000000ff
3001 #define wqe_type_WORD word5
3002 #define wqe_rctl_SHIFT 24
3003 #define wqe_rctl_MASK 0x0000000ff
3004 #define wqe_rctl_WORD word5
3005 };
3006
3007 struct xmit_seq64_wqe {
3008 struct ulp_bde64 bde;
3009 uint32_t rsvd3;
3010 uint32_t relative_offset;
3011 struct wqe_rctl_dfctl wge_ctl;
3012 struct wqe_common wqe_com; /* words 6-11 */
3013 uint32_t xmit_len;
3014 uint32_t rsvd_12_15[3];
3015 };
3016 struct xmit_bcast64_wqe {
3017 struct ulp_bde64 bde;
3018 uint32_t seq_payload_len;
3019 uint32_t rsvd4;
3020 struct wqe_rctl_dfctl wge_ctl; /* word 5 */
3021 struct wqe_common wqe_com; /* words 6-11 */
3022 uint32_t rsvd_12_15[4];
3023 };
3024
3025 struct gen_req64_wqe {
3026 struct ulp_bde64 bde;
3027 uint32_t request_payload_len;
3028 uint32_t relative_offset;
3029 struct wqe_rctl_dfctl wge_ctl; /* word 5 */
3030 struct wqe_common wqe_com; /* words 6-11 */
3031 uint32_t rsvd_12_15[4];
3032 };
3033
3034 struct create_xri_wqe {
3035 uint32_t rsrvd[5]; /* words 0-4 */
3036 struct wqe_did wqe_dest; /* word 5 */
3037 struct wqe_common wqe_com; /* words 6-11 */
3038 uint32_t rsvd_12_15[4]; /* word 12-15 */
3039 };
3040
3041 #define T_REQUEST_TAG 3
3042 #define T_XRI_TAG 1
3043
3044 struct abort_cmd_wqe {
3045 uint32_t rsrvd[3];
3046 uint32_t word3;
3047 #define abort_cmd_ia_SHIFT 0
3048 #define abort_cmd_ia_MASK 0x000000001
3049 #define abort_cmd_ia_WORD word3
3050 #define abort_cmd_criteria_SHIFT 8
3051 #define abort_cmd_criteria_MASK 0x0000000ff
3052 #define abort_cmd_criteria_WORD word3
3053 uint32_t rsrvd4;
3054 uint32_t rsrvd5;
3055 struct wqe_common wqe_com; /* words 6-11 */
3056 uint32_t rsvd_12_15[4]; /* word 12-15 */
3057 };
3058
3059 struct fcp_iwrite64_wqe {
3060 struct ulp_bde64 bde;
3061 uint32_t payload_offset_len;
3062 uint32_t total_xfer_len;
3063 uint32_t initial_xfer_len;
3064 struct wqe_common wqe_com; /* words 6-11 */
3065 uint32_t rsrvd12;
3066 struct ulp_bde64 ph_bde; /* words 13-15 */
3067 };
3068
3069 struct fcp_iread64_wqe {
3070 struct ulp_bde64 bde;
3071 uint32_t payload_offset_len; /* word 3 */
3072 uint32_t total_xfer_len; /* word 4 */
3073 uint32_t rsrvd5; /* word 5 */
3074 struct wqe_common wqe_com; /* words 6-11 */
3075 uint32_t rsrvd12;
3076 struct ulp_bde64 ph_bde; /* words 13-15 */
3077 };
3078
3079 struct fcp_icmnd64_wqe {
3080 struct ulp_bde64 bde; /* words 0-2 */
3081 uint32_t rsrvd3; /* word 3 */
3082 uint32_t rsrvd4; /* word 4 */
3083 uint32_t rsrvd5; /* word 5 */
3084 struct wqe_common wqe_com; /* words 6-11 */
3085 uint32_t rsvd_12_15[4]; /* word 12-15 */
3086 };
3087
3088
3089 union lpfc_wqe {
3090 uint32_t words[16];
3091 struct lpfc_wqe_generic generic;
3092 struct fcp_icmnd64_wqe fcp_icmd;
3093 struct fcp_iread64_wqe fcp_iread;
3094 struct fcp_iwrite64_wqe fcp_iwrite;
3095 struct abort_cmd_wqe abort_cmd;
3096 struct create_xri_wqe create_xri;
3097 struct xmit_bcast64_wqe xmit_bcast64;
3098 struct xmit_seq64_wqe xmit_sequence;
3099 struct xmit_bls_rsp64_wqe xmit_bls_rsp;
3100 struct xmit_els_rsp64_wqe xmit_els_rsp;
3101 struct els_request64_wqe els_req;
3102 struct gen_req64_wqe gen_req;
3103 };
3104
3105 #define LPFC_GROUP_OJECT_MAGIC_NUM 0xfeaa0001
3106 #define LPFC_FILE_TYPE_GROUP 0xf7
3107 #define LPFC_FILE_ID_GROUP 0xa2
3108 struct lpfc_grp_hdr {
3109 uint32_t size;
3110 uint32_t magic_number;
3111 uint32_t word2;
3112 #define lpfc_grp_hdr_file_type_SHIFT 24
3113 #define lpfc_grp_hdr_file_type_MASK 0x000000FF
3114 #define lpfc_grp_hdr_file_type_WORD word2
3115 #define lpfc_grp_hdr_id_SHIFT 16
3116 #define lpfc_grp_hdr_id_MASK 0x000000FF
3117 #define lpfc_grp_hdr_id_WORD word2
3118 uint8_t rev_name[128];
3119 };
3120
3121 #define FCP_COMMAND 0x0
3122 #define FCP_COMMAND_DATA_OUT 0x1
3123 #define ELS_COMMAND_NON_FIP 0xC
3124 #define ELS_COMMAND_FIP 0xD
3125 #define OTHER_COMMAND 0x8
3126
3127 #define LPFC_FW_DUMP 1
3128 #define LPFC_FW_RESET 2
3129 #define LPFC_DV_RESET 3
This page took 0.194334 seconds and 5 git commands to generate.