2 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
4 * Copyright (C) 2002 - 2011 Paul Mundt
5 * Copyright (C) 2015 Glider bvba
6 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
8 * based off of the old drivers/char/sh-sci.c by:
10 * Copyright (C) 1999, 2000 Niibe Yutaka
11 * Copyright (C) 2000 Sugioka Toshinobu
12 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
13 * Modified to support SecureEdge. David McCullough (2002)
14 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
15 * Removed SH7300 support (Jul 2007).
17 * This file is subject to the terms and conditions of the GNU General Public
18 * License. See the file "COPYING" in the main directory of this archive
21 #if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
27 #include <linux/clk.h>
28 #include <linux/console.h>
29 #include <linux/ctype.h>
30 #include <linux/cpufreq.h>
31 #include <linux/delay.h>
32 #include <linux/dmaengine.h>
33 #include <linux/dma-mapping.h>
34 #include <linux/err.h>
35 #include <linux/errno.h>
36 #include <linux/init.h>
37 #include <linux/interrupt.h>
38 #include <linux/ioport.h>
39 #include <linux/major.h>
40 #include <linux/module.h>
43 #include <linux/platform_device.h>
44 #include <linux/pm_runtime.h>
45 #include <linux/scatterlist.h>
46 #include <linux/serial.h>
47 #include <linux/serial_sci.h>
48 #include <linux/sh_dma.h>
49 #include <linux/slab.h>
50 #include <linux/string.h>
51 #include <linux/sysrq.h>
52 #include <linux/timer.h>
53 #include <linux/tty.h>
54 #include <linux/tty_flip.h>
57 #include <asm/sh_bios.h>
62 /* Offsets into the sci_port->irqs array */
70 SCIx_MUX_IRQ
= SCIx_NR_IRQS
, /* special case */
73 #define SCIx_IRQ_IS_MUXED(port) \
74 ((port)->irqs[SCIx_ERI_IRQ] == \
75 (port)->irqs[SCIx_RXI_IRQ]) || \
76 ((port)->irqs[SCIx_ERI_IRQ] && \
77 ((port)->irqs[SCIx_RXI_IRQ] < 0))
80 SCI_FCK
, /* Functional Clock */
81 SCI_SCK
, /* Optional External Clock */
82 SCI_BRG_INT
, /* Optional BRG Internal Clock Source */
83 SCI_SCIF_CLK
, /* Optional BRG External Clock Source */
88 struct uart_port port
;
90 /* Platform configuration */
91 struct plat_sci_port
*cfg
;
92 unsigned int overrun_reg
;
93 unsigned int overrun_mask
;
94 unsigned int error_mask
;
95 unsigned int error_clear
;
96 unsigned int sampling_rate
;
97 resource_size_t reg_size
;
100 struct timer_list break_timer
;
104 struct clk
*clks
[SCI_NUM_CLKS
];
105 unsigned long clk_rates
[SCI_NUM_CLKS
];
107 int irqs
[SCIx_NR_IRQS
];
108 char *irqstr
[SCIx_NR_IRQS
];
110 struct dma_chan
*chan_tx
;
111 struct dma_chan
*chan_rx
;
113 #ifdef CONFIG_SERIAL_SH_SCI_DMA
114 dma_cookie_t cookie_tx
;
115 dma_cookie_t cookie_rx
[2];
116 dma_cookie_t active_rx
;
117 dma_addr_t tx_dma_addr
;
118 unsigned int tx_dma_len
;
119 struct scatterlist sg_rx
[2];
122 struct work_struct work_tx
;
123 struct timer_list rx_timer
;
124 unsigned int rx_timeout
;
128 #define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
130 static struct sci_port sci_ports
[SCI_NPORTS
];
131 static struct uart_driver sci_uart_driver
;
133 static inline struct sci_port
*
134 to_sci_port(struct uart_port
*uart
)
136 return container_of(uart
, struct sci_port
, port
);
139 struct plat_sci_reg
{
143 /* Helper for invalidating specific entries of an inherited map. */
144 #define sci_reg_invalid { .offset = 0, .size = 0 }
146 static const struct plat_sci_reg sci_regmap
[SCIx_NR_REGTYPES
][SCIx_NR_REGS
] = {
147 [SCIx_PROBE_REGTYPE
] = {
148 [0 ... SCIx_NR_REGS
- 1] = sci_reg_invalid
,
152 * Common SCI definitions, dependent on the port's regshift
155 [SCIx_SCI_REGTYPE
] = {
156 [SCSMR
] = { 0x00, 8 },
157 [SCBRR
] = { 0x01, 8 },
158 [SCSCR
] = { 0x02, 8 },
159 [SCxTDR
] = { 0x03, 8 },
160 [SCxSR
] = { 0x04, 8 },
161 [SCxRDR
] = { 0x05, 8 },
162 [SCFCR
] = sci_reg_invalid
,
163 [SCFDR
] = sci_reg_invalid
,
164 [SCTFDR
] = sci_reg_invalid
,
165 [SCRFDR
] = sci_reg_invalid
,
166 [SCSPTR
] = sci_reg_invalid
,
167 [SCLSR
] = sci_reg_invalid
,
168 [HSSRR
] = sci_reg_invalid
,
169 [SCPCR
] = sci_reg_invalid
,
170 [SCPDR
] = sci_reg_invalid
,
171 [SCDL
] = sci_reg_invalid
,
172 [SCCKS
] = sci_reg_invalid
,
176 * Common definitions for legacy IrDA ports, dependent on
179 [SCIx_IRDA_REGTYPE
] = {
180 [SCSMR
] = { 0x00, 8 },
181 [SCBRR
] = { 0x01, 8 },
182 [SCSCR
] = { 0x02, 8 },
183 [SCxTDR
] = { 0x03, 8 },
184 [SCxSR
] = { 0x04, 8 },
185 [SCxRDR
] = { 0x05, 8 },
186 [SCFCR
] = { 0x06, 8 },
187 [SCFDR
] = { 0x07, 16 },
188 [SCTFDR
] = sci_reg_invalid
,
189 [SCRFDR
] = sci_reg_invalid
,
190 [SCSPTR
] = sci_reg_invalid
,
191 [SCLSR
] = sci_reg_invalid
,
192 [HSSRR
] = sci_reg_invalid
,
193 [SCPCR
] = sci_reg_invalid
,
194 [SCPDR
] = sci_reg_invalid
,
195 [SCDL
] = sci_reg_invalid
,
196 [SCCKS
] = sci_reg_invalid
,
200 * Common SCIFA definitions.
202 [SCIx_SCIFA_REGTYPE
] = {
203 [SCSMR
] = { 0x00, 16 },
204 [SCBRR
] = { 0x04, 8 },
205 [SCSCR
] = { 0x08, 16 },
206 [SCxTDR
] = { 0x20, 8 },
207 [SCxSR
] = { 0x14, 16 },
208 [SCxRDR
] = { 0x24, 8 },
209 [SCFCR
] = { 0x18, 16 },
210 [SCFDR
] = { 0x1c, 16 },
211 [SCTFDR
] = sci_reg_invalid
,
212 [SCRFDR
] = sci_reg_invalid
,
213 [SCSPTR
] = sci_reg_invalid
,
214 [SCLSR
] = sci_reg_invalid
,
215 [HSSRR
] = sci_reg_invalid
,
216 [SCPCR
] = { 0x30, 16 },
217 [SCPDR
] = { 0x34, 16 },
218 [SCDL
] = sci_reg_invalid
,
219 [SCCKS
] = sci_reg_invalid
,
223 * Common SCIFB definitions.
225 [SCIx_SCIFB_REGTYPE
] = {
226 [SCSMR
] = { 0x00, 16 },
227 [SCBRR
] = { 0x04, 8 },
228 [SCSCR
] = { 0x08, 16 },
229 [SCxTDR
] = { 0x40, 8 },
230 [SCxSR
] = { 0x14, 16 },
231 [SCxRDR
] = { 0x60, 8 },
232 [SCFCR
] = { 0x18, 16 },
233 [SCFDR
] = sci_reg_invalid
,
234 [SCTFDR
] = { 0x38, 16 },
235 [SCRFDR
] = { 0x3c, 16 },
236 [SCSPTR
] = sci_reg_invalid
,
237 [SCLSR
] = sci_reg_invalid
,
238 [HSSRR
] = sci_reg_invalid
,
239 [SCPCR
] = { 0x30, 16 },
240 [SCPDR
] = { 0x34, 16 },
241 [SCDL
] = sci_reg_invalid
,
242 [SCCKS
] = sci_reg_invalid
,
246 * Common SH-2(A) SCIF definitions for ports with FIFO data
249 [SCIx_SH2_SCIF_FIFODATA_REGTYPE
] = {
250 [SCSMR
] = { 0x00, 16 },
251 [SCBRR
] = { 0x04, 8 },
252 [SCSCR
] = { 0x08, 16 },
253 [SCxTDR
] = { 0x0c, 8 },
254 [SCxSR
] = { 0x10, 16 },
255 [SCxRDR
] = { 0x14, 8 },
256 [SCFCR
] = { 0x18, 16 },
257 [SCFDR
] = { 0x1c, 16 },
258 [SCTFDR
] = sci_reg_invalid
,
259 [SCRFDR
] = sci_reg_invalid
,
260 [SCSPTR
] = { 0x20, 16 },
261 [SCLSR
] = { 0x24, 16 },
262 [HSSRR
] = sci_reg_invalid
,
263 [SCPCR
] = sci_reg_invalid
,
264 [SCPDR
] = sci_reg_invalid
,
265 [SCDL
] = sci_reg_invalid
,
266 [SCCKS
] = sci_reg_invalid
,
270 * Common SH-3 SCIF definitions.
272 [SCIx_SH3_SCIF_REGTYPE
] = {
273 [SCSMR
] = { 0x00, 8 },
274 [SCBRR
] = { 0x02, 8 },
275 [SCSCR
] = { 0x04, 8 },
276 [SCxTDR
] = { 0x06, 8 },
277 [SCxSR
] = { 0x08, 16 },
278 [SCxRDR
] = { 0x0a, 8 },
279 [SCFCR
] = { 0x0c, 8 },
280 [SCFDR
] = { 0x0e, 16 },
281 [SCTFDR
] = sci_reg_invalid
,
282 [SCRFDR
] = sci_reg_invalid
,
283 [SCSPTR
] = sci_reg_invalid
,
284 [SCLSR
] = sci_reg_invalid
,
285 [HSSRR
] = sci_reg_invalid
,
286 [SCPCR
] = sci_reg_invalid
,
287 [SCPDR
] = sci_reg_invalid
,
288 [SCDL
] = sci_reg_invalid
,
289 [SCCKS
] = sci_reg_invalid
,
293 * Common SH-4(A) SCIF(B) definitions.
295 [SCIx_SH4_SCIF_REGTYPE
] = {
296 [SCSMR
] = { 0x00, 16 },
297 [SCBRR
] = { 0x04, 8 },
298 [SCSCR
] = { 0x08, 16 },
299 [SCxTDR
] = { 0x0c, 8 },
300 [SCxSR
] = { 0x10, 16 },
301 [SCxRDR
] = { 0x14, 8 },
302 [SCFCR
] = { 0x18, 16 },
303 [SCFDR
] = { 0x1c, 16 },
304 [SCTFDR
] = sci_reg_invalid
,
305 [SCRFDR
] = sci_reg_invalid
,
306 [SCSPTR
] = { 0x20, 16 },
307 [SCLSR
] = { 0x24, 16 },
308 [HSSRR
] = sci_reg_invalid
,
309 [SCPCR
] = sci_reg_invalid
,
310 [SCPDR
] = sci_reg_invalid
,
311 [SCDL
] = sci_reg_invalid
,
312 [SCCKS
] = sci_reg_invalid
,
316 * Common SCIF definitions for ports with a Baud Rate Generator for
317 * External Clock (BRG).
319 [SCIx_SH4_SCIF_BRG_REGTYPE
] = {
320 [SCSMR
] = { 0x00, 16 },
321 [SCBRR
] = { 0x04, 8 },
322 [SCSCR
] = { 0x08, 16 },
323 [SCxTDR
] = { 0x0c, 8 },
324 [SCxSR
] = { 0x10, 16 },
325 [SCxRDR
] = { 0x14, 8 },
326 [SCFCR
] = { 0x18, 16 },
327 [SCFDR
] = { 0x1c, 16 },
328 [SCTFDR
] = sci_reg_invalid
,
329 [SCRFDR
] = sci_reg_invalid
,
330 [SCSPTR
] = { 0x20, 16 },
331 [SCLSR
] = { 0x24, 16 },
332 [HSSRR
] = sci_reg_invalid
,
333 [SCPCR
] = sci_reg_invalid
,
334 [SCPDR
] = sci_reg_invalid
,
335 [SCDL
] = { 0x30, 16 },
336 [SCCKS
] = { 0x34, 16 },
340 * Common HSCIF definitions.
342 [SCIx_HSCIF_REGTYPE
] = {
343 [SCSMR
] = { 0x00, 16 },
344 [SCBRR
] = { 0x04, 8 },
345 [SCSCR
] = { 0x08, 16 },
346 [SCxTDR
] = { 0x0c, 8 },
347 [SCxSR
] = { 0x10, 16 },
348 [SCxRDR
] = { 0x14, 8 },
349 [SCFCR
] = { 0x18, 16 },
350 [SCFDR
] = { 0x1c, 16 },
351 [SCTFDR
] = sci_reg_invalid
,
352 [SCRFDR
] = sci_reg_invalid
,
353 [SCSPTR
] = { 0x20, 16 },
354 [SCLSR
] = { 0x24, 16 },
355 [HSSRR
] = { 0x40, 16 },
356 [SCPCR
] = sci_reg_invalid
,
357 [SCPDR
] = sci_reg_invalid
,
358 [SCDL
] = { 0x30, 16 },
359 [SCCKS
] = { 0x34, 16 },
363 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
366 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE
] = {
367 [SCSMR
] = { 0x00, 16 },
368 [SCBRR
] = { 0x04, 8 },
369 [SCSCR
] = { 0x08, 16 },
370 [SCxTDR
] = { 0x0c, 8 },
371 [SCxSR
] = { 0x10, 16 },
372 [SCxRDR
] = { 0x14, 8 },
373 [SCFCR
] = { 0x18, 16 },
374 [SCFDR
] = { 0x1c, 16 },
375 [SCTFDR
] = sci_reg_invalid
,
376 [SCRFDR
] = sci_reg_invalid
,
377 [SCSPTR
] = sci_reg_invalid
,
378 [SCLSR
] = { 0x24, 16 },
379 [HSSRR
] = sci_reg_invalid
,
380 [SCPCR
] = sci_reg_invalid
,
381 [SCPDR
] = sci_reg_invalid
,
382 [SCDL
] = sci_reg_invalid
,
383 [SCCKS
] = sci_reg_invalid
,
387 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
390 [SCIx_SH4_SCIF_FIFODATA_REGTYPE
] = {
391 [SCSMR
] = { 0x00, 16 },
392 [SCBRR
] = { 0x04, 8 },
393 [SCSCR
] = { 0x08, 16 },
394 [SCxTDR
] = { 0x0c, 8 },
395 [SCxSR
] = { 0x10, 16 },
396 [SCxRDR
] = { 0x14, 8 },
397 [SCFCR
] = { 0x18, 16 },
398 [SCFDR
] = { 0x1c, 16 },
399 [SCTFDR
] = { 0x1c, 16 }, /* aliased to SCFDR */
400 [SCRFDR
] = { 0x20, 16 },
401 [SCSPTR
] = { 0x24, 16 },
402 [SCLSR
] = { 0x28, 16 },
403 [HSSRR
] = sci_reg_invalid
,
404 [SCPCR
] = sci_reg_invalid
,
405 [SCPDR
] = sci_reg_invalid
,
406 [SCDL
] = sci_reg_invalid
,
407 [SCCKS
] = sci_reg_invalid
,
411 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
414 [SCIx_SH7705_SCIF_REGTYPE
] = {
415 [SCSMR
] = { 0x00, 16 },
416 [SCBRR
] = { 0x04, 8 },
417 [SCSCR
] = { 0x08, 16 },
418 [SCxTDR
] = { 0x20, 8 },
419 [SCxSR
] = { 0x14, 16 },
420 [SCxRDR
] = { 0x24, 8 },
421 [SCFCR
] = { 0x18, 16 },
422 [SCFDR
] = { 0x1c, 16 },
423 [SCTFDR
] = sci_reg_invalid
,
424 [SCRFDR
] = sci_reg_invalid
,
425 [SCSPTR
] = sci_reg_invalid
,
426 [SCLSR
] = sci_reg_invalid
,
427 [HSSRR
] = sci_reg_invalid
,
428 [SCPCR
] = sci_reg_invalid
,
429 [SCPDR
] = sci_reg_invalid
,
430 [SCDL
] = sci_reg_invalid
,
431 [SCCKS
] = sci_reg_invalid
,
435 #define sci_getreg(up, offset) (sci_regmap[to_sci_port(up)->cfg->regtype] + offset)
438 * The "offset" here is rather misleading, in that it refers to an enum
439 * value relative to the port mapping rather than the fixed offset
440 * itself, which needs to be manually retrieved from the platform's
441 * register map for the given port.
443 static unsigned int sci_serial_in(struct uart_port
*p
, int offset
)
445 const struct plat_sci_reg
*reg
= sci_getreg(p
, offset
);
448 return ioread8(p
->membase
+ (reg
->offset
<< p
->regshift
));
449 else if (reg
->size
== 16)
450 return ioread16(p
->membase
+ (reg
->offset
<< p
->regshift
));
452 WARN(1, "Invalid register access\n");
457 static void sci_serial_out(struct uart_port
*p
, int offset
, int value
)
459 const struct plat_sci_reg
*reg
= sci_getreg(p
, offset
);
462 iowrite8(value
, p
->membase
+ (reg
->offset
<< p
->regshift
));
463 else if (reg
->size
== 16)
464 iowrite16(value
, p
->membase
+ (reg
->offset
<< p
->regshift
));
466 WARN(1, "Invalid register access\n");
469 static int sci_probe_regmap(struct plat_sci_port
*cfg
)
473 cfg
->regtype
= SCIx_SCI_REGTYPE
;
476 cfg
->regtype
= SCIx_IRDA_REGTYPE
;
479 cfg
->regtype
= SCIx_SCIFA_REGTYPE
;
482 cfg
->regtype
= SCIx_SCIFB_REGTYPE
;
486 * The SH-4 is a bit of a misnomer here, although that's
487 * where this particular port layout originated. This
488 * configuration (or some slight variation thereof)
489 * remains the dominant model for all SCIFs.
491 cfg
->regtype
= SCIx_SH4_SCIF_REGTYPE
;
494 cfg
->regtype
= SCIx_HSCIF_REGTYPE
;
497 pr_err("Can't probe register map for given port\n");
504 static void sci_port_enable(struct sci_port
*sci_port
)
508 if (!sci_port
->port
.dev
)
511 pm_runtime_get_sync(sci_port
->port
.dev
);
513 for (i
= 0; i
< SCI_NUM_CLKS
; i
++) {
514 clk_prepare_enable(sci_port
->clks
[i
]);
515 sci_port
->clk_rates
[i
] = clk_get_rate(sci_port
->clks
[i
]);
517 sci_port
->port
.uartclk
= sci_port
->clk_rates
[SCI_FCK
];
520 static void sci_port_disable(struct sci_port
*sci_port
)
524 if (!sci_port
->port
.dev
)
527 /* Cancel the break timer to ensure that the timer handler will not try
528 * to access the hardware with clocks and power disabled. Reset the
529 * break flag to make the break debouncing state machine ready for the
532 del_timer_sync(&sci_port
->break_timer
);
533 sci_port
->break_flag
= 0;
535 for (i
= SCI_NUM_CLKS
; i
-- > 0; )
536 clk_disable_unprepare(sci_port
->clks
[i
]);
538 pm_runtime_put_sync(sci_port
->port
.dev
);
541 static inline unsigned long port_rx_irq_mask(struct uart_port
*port
)
544 * Not all ports (such as SCIFA) will support REIE. Rather than
545 * special-casing the port type, we check the port initialization
546 * IRQ enable mask to see whether the IRQ is desired at all. If
547 * it's unset, it's logically inferred that there's no point in
550 return SCSCR_RIE
| (to_sci_port(port
)->cfg
->scscr
& SCSCR_REIE
);
553 static void sci_start_tx(struct uart_port
*port
)
555 struct sci_port
*s
= to_sci_port(port
);
558 #ifdef CONFIG_SERIAL_SH_SCI_DMA
559 if (port
->type
== PORT_SCIFA
|| port
->type
== PORT_SCIFB
) {
560 u16
new, scr
= serial_port_in(port
, SCSCR
);
562 new = scr
| SCSCR_TDRQE
;
564 new = scr
& ~SCSCR_TDRQE
;
566 serial_port_out(port
, SCSCR
, new);
569 if (s
->chan_tx
&& !uart_circ_empty(&s
->port
.state
->xmit
) &&
570 dma_submit_error(s
->cookie_tx
)) {
572 schedule_work(&s
->work_tx
);
576 if (!s
->chan_tx
|| port
->type
== PORT_SCIFA
|| port
->type
== PORT_SCIFB
) {
577 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
578 ctrl
= serial_port_in(port
, SCSCR
);
579 serial_port_out(port
, SCSCR
, ctrl
| SCSCR_TIE
);
583 static void sci_stop_tx(struct uart_port
*port
)
587 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
588 ctrl
= serial_port_in(port
, SCSCR
);
590 if (port
->type
== PORT_SCIFA
|| port
->type
== PORT_SCIFB
)
591 ctrl
&= ~SCSCR_TDRQE
;
595 serial_port_out(port
, SCSCR
, ctrl
);
598 static void sci_start_rx(struct uart_port
*port
)
602 ctrl
= serial_port_in(port
, SCSCR
) | port_rx_irq_mask(port
);
604 if (port
->type
== PORT_SCIFA
|| port
->type
== PORT_SCIFB
)
605 ctrl
&= ~SCSCR_RDRQE
;
607 serial_port_out(port
, SCSCR
, ctrl
);
610 static void sci_stop_rx(struct uart_port
*port
)
614 ctrl
= serial_port_in(port
, SCSCR
);
616 if (port
->type
== PORT_SCIFA
|| port
->type
== PORT_SCIFB
)
617 ctrl
&= ~SCSCR_RDRQE
;
619 ctrl
&= ~port_rx_irq_mask(port
);
621 serial_port_out(port
, SCSCR
, ctrl
);
624 static void sci_clear_SCxSR(struct uart_port
*port
, unsigned int mask
)
626 if (port
->type
== PORT_SCI
) {
627 /* Just store the mask */
628 serial_port_out(port
, SCxSR
, mask
);
629 } else if (to_sci_port(port
)->overrun_mask
== SCIFA_ORER
) {
630 /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
631 /* Only clear the status bits we want to clear */
632 serial_port_out(port
, SCxSR
,
633 serial_port_in(port
, SCxSR
) & mask
);
635 /* Store the mask, clear parity/framing errors */
636 serial_port_out(port
, SCxSR
, mask
& ~(SCIF_FERC
| SCIF_PERC
));
640 #if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
641 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
643 #ifdef CONFIG_CONSOLE_POLL
644 static int sci_poll_get_char(struct uart_port
*port
)
646 unsigned short status
;
650 status
= serial_port_in(port
, SCxSR
);
651 if (status
& SCxSR_ERRORS(port
)) {
652 sci_clear_SCxSR(port
, SCxSR_ERROR_CLEAR(port
));
658 if (!(status
& SCxSR_RDxF(port
)))
661 c
= serial_port_in(port
, SCxRDR
);
664 serial_port_in(port
, SCxSR
);
665 sci_clear_SCxSR(port
, SCxSR_RDxF_CLEAR(port
));
671 static void sci_poll_put_char(struct uart_port
*port
, unsigned char c
)
673 unsigned short status
;
676 status
= serial_port_in(port
, SCxSR
);
677 } while (!(status
& SCxSR_TDxE(port
)));
679 serial_port_out(port
, SCxTDR
, c
);
680 sci_clear_SCxSR(port
, SCxSR_TDxE_CLEAR(port
) & ~SCxSR_TEND(port
));
682 #endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
683 CONFIG_SERIAL_SH_SCI_EARLYCON */
685 static void sci_init_pins(struct uart_port
*port
, unsigned int cflag
)
687 struct sci_port
*s
= to_sci_port(port
);
688 const struct plat_sci_reg
*reg
= sci_regmap
[s
->cfg
->regtype
] + SCSPTR
;
691 * Use port-specific handler if provided.
693 if (s
->cfg
->ops
&& s
->cfg
->ops
->init_pins
) {
694 s
->cfg
->ops
->init_pins(port
, cflag
);
699 * For the generic path SCSPTR is necessary. Bail out if that's
705 if ((s
->cfg
->capabilities
& SCIx_HAVE_RTSCTS
) &&
706 ((!(cflag
& CRTSCTS
)))) {
707 unsigned short status
;
709 status
= serial_port_in(port
, SCSPTR
);
710 status
&= ~SCSPTR_CTSIO
;
711 status
|= SCSPTR_RTSIO
;
712 serial_port_out(port
, SCSPTR
, status
); /* Set RTS = 1 */
716 static int sci_txfill(struct uart_port
*port
)
718 const struct plat_sci_reg
*reg
;
720 reg
= sci_getreg(port
, SCTFDR
);
722 return serial_port_in(port
, SCTFDR
) & ((port
->fifosize
<< 1) - 1);
724 reg
= sci_getreg(port
, SCFDR
);
726 return serial_port_in(port
, SCFDR
) >> 8;
728 return !(serial_port_in(port
, SCxSR
) & SCI_TDRE
);
731 static int sci_txroom(struct uart_port
*port
)
733 return port
->fifosize
- sci_txfill(port
);
736 static int sci_rxfill(struct uart_port
*port
)
738 const struct plat_sci_reg
*reg
;
740 reg
= sci_getreg(port
, SCRFDR
);
742 return serial_port_in(port
, SCRFDR
) & ((port
->fifosize
<< 1) - 1);
744 reg
= sci_getreg(port
, SCFDR
);
746 return serial_port_in(port
, SCFDR
) & ((port
->fifosize
<< 1) - 1);
748 return (serial_port_in(port
, SCxSR
) & SCxSR_RDxF(port
)) != 0;
752 * SCI helper for checking the state of the muxed port/RXD pins.
754 static inline int sci_rxd_in(struct uart_port
*port
)
756 struct sci_port
*s
= to_sci_port(port
);
758 if (s
->cfg
->port_reg
<= 0)
761 /* Cast for ARM damage */
762 return !!__raw_readb((void __iomem
*)(uintptr_t)s
->cfg
->port_reg
);
765 /* ********************************************************************** *
766 * the interrupt related routines *
767 * ********************************************************************** */
769 static void sci_transmit_chars(struct uart_port
*port
)
771 struct circ_buf
*xmit
= &port
->state
->xmit
;
772 unsigned int stopped
= uart_tx_stopped(port
);
773 unsigned short status
;
777 status
= serial_port_in(port
, SCxSR
);
778 if (!(status
& SCxSR_TDxE(port
))) {
779 ctrl
= serial_port_in(port
, SCSCR
);
780 if (uart_circ_empty(xmit
))
784 serial_port_out(port
, SCSCR
, ctrl
);
788 count
= sci_txroom(port
);
796 } else if (!uart_circ_empty(xmit
) && !stopped
) {
797 c
= xmit
->buf
[xmit
->tail
];
798 xmit
->tail
= (xmit
->tail
+ 1) & (UART_XMIT_SIZE
- 1);
803 serial_port_out(port
, SCxTDR
, c
);
806 } while (--count
> 0);
808 sci_clear_SCxSR(port
, SCxSR_TDxE_CLEAR(port
));
810 if (uart_circ_chars_pending(xmit
) < WAKEUP_CHARS
)
811 uart_write_wakeup(port
);
812 if (uart_circ_empty(xmit
)) {
815 ctrl
= serial_port_in(port
, SCSCR
);
817 if (port
->type
!= PORT_SCI
) {
818 serial_port_in(port
, SCxSR
); /* Dummy read */
819 sci_clear_SCxSR(port
, SCxSR_TDxE_CLEAR(port
));
823 serial_port_out(port
, SCSCR
, ctrl
);
827 /* On SH3, SCIF may read end-of-break as a space->mark char */
828 #define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
830 static void sci_receive_chars(struct uart_port
*port
)
832 struct sci_port
*sci_port
= to_sci_port(port
);
833 struct tty_port
*tport
= &port
->state
->port
;
834 int i
, count
, copied
= 0;
835 unsigned short status
;
838 status
= serial_port_in(port
, SCxSR
);
839 if (!(status
& SCxSR_RDxF(port
)))
843 /* Don't copy more bytes than there is room for in the buffer */
844 count
= tty_buffer_request_room(tport
, sci_rxfill(port
));
846 /* If for any reason we can't copy more data, we're done! */
850 if (port
->type
== PORT_SCI
) {
851 char c
= serial_port_in(port
, SCxRDR
);
852 if (uart_handle_sysrq_char(port
, c
) ||
853 sci_port
->break_flag
)
856 tty_insert_flip_char(tport
, c
, TTY_NORMAL
);
858 for (i
= 0; i
< count
; i
++) {
859 char c
= serial_port_in(port
, SCxRDR
);
861 status
= serial_port_in(port
, SCxSR
);
862 #if defined(CONFIG_CPU_SH3)
863 /* Skip "chars" during break */
864 if (sci_port
->break_flag
) {
866 (status
& SCxSR_FER(port
))) {
871 /* Nonzero => end-of-break */
872 dev_dbg(port
->dev
, "debounce<%02x>\n", c
);
873 sci_port
->break_flag
= 0;
880 #endif /* CONFIG_CPU_SH3 */
881 if (uart_handle_sysrq_char(port
, c
)) {
886 /* Store data and status */
887 if (status
& SCxSR_FER(port
)) {
889 port
->icount
.frame
++;
890 dev_notice(port
->dev
, "frame error\n");
891 } else if (status
& SCxSR_PER(port
)) {
893 port
->icount
.parity
++;
894 dev_notice(port
->dev
, "parity error\n");
898 tty_insert_flip_char(tport
, c
, flag
);
902 serial_port_in(port
, SCxSR
); /* dummy read */
903 sci_clear_SCxSR(port
, SCxSR_RDxF_CLEAR(port
));
906 port
->icount
.rx
+= count
;
910 /* Tell the rest of the system the news. New characters! */
911 tty_flip_buffer_push(tport
);
913 serial_port_in(port
, SCxSR
); /* dummy read */
914 sci_clear_SCxSR(port
, SCxSR_RDxF_CLEAR(port
));
918 #define SCI_BREAK_JIFFIES (HZ/20)
921 * The sci generates interrupts during the break,
922 * 1 per millisecond or so during the break period, for 9600 baud.
923 * So dont bother disabling interrupts.
924 * But dont want more than 1 break event.
925 * Use a kernel timer to periodically poll the rx line until
926 * the break is finished.
928 static inline void sci_schedule_break_timer(struct sci_port
*port
)
930 mod_timer(&port
->break_timer
, jiffies
+ SCI_BREAK_JIFFIES
);
933 /* Ensure that two consecutive samples find the break over. */
934 static void sci_break_timer(unsigned long data
)
936 struct sci_port
*port
= (struct sci_port
*)data
;
938 if (sci_rxd_in(&port
->port
) == 0) {
939 port
->break_flag
= 1;
940 sci_schedule_break_timer(port
);
941 } else if (port
->break_flag
== 1) {
943 port
->break_flag
= 2;
944 sci_schedule_break_timer(port
);
946 port
->break_flag
= 0;
949 static int sci_handle_errors(struct uart_port
*port
)
952 unsigned short status
= serial_port_in(port
, SCxSR
);
953 struct tty_port
*tport
= &port
->state
->port
;
954 struct sci_port
*s
= to_sci_port(port
);
956 /* Handle overruns */
957 if (status
& s
->overrun_mask
) {
958 port
->icount
.overrun
++;
961 if (tty_insert_flip_char(tport
, 0, TTY_OVERRUN
))
964 dev_notice(port
->dev
, "overrun error\n");
967 if (status
& SCxSR_FER(port
)) {
968 if (sci_rxd_in(port
) == 0) {
969 /* Notify of BREAK */
970 struct sci_port
*sci_port
= to_sci_port(port
);
972 if (!sci_port
->break_flag
) {
975 sci_port
->break_flag
= 1;
976 sci_schedule_break_timer(sci_port
);
978 /* Do sysrq handling. */
979 if (uart_handle_break(port
))
982 dev_dbg(port
->dev
, "BREAK detected\n");
984 if (tty_insert_flip_char(tport
, 0, TTY_BREAK
))
990 port
->icount
.frame
++;
992 if (tty_insert_flip_char(tport
, 0, TTY_FRAME
))
995 dev_notice(port
->dev
, "frame error\n");
999 if (status
& SCxSR_PER(port
)) {
1001 port
->icount
.parity
++;
1003 if (tty_insert_flip_char(tport
, 0, TTY_PARITY
))
1006 dev_notice(port
->dev
, "parity error\n");
1010 tty_flip_buffer_push(tport
);
1015 static int sci_handle_fifo_overrun(struct uart_port
*port
)
1017 struct tty_port
*tport
= &port
->state
->port
;
1018 struct sci_port
*s
= to_sci_port(port
);
1019 const struct plat_sci_reg
*reg
;
1023 reg
= sci_getreg(port
, s
->overrun_reg
);
1027 status
= serial_port_in(port
, s
->overrun_reg
);
1028 if (status
& s
->overrun_mask
) {
1029 status
&= ~s
->overrun_mask
;
1030 serial_port_out(port
, s
->overrun_reg
, status
);
1032 port
->icount
.overrun
++;
1034 tty_insert_flip_char(tport
, 0, TTY_OVERRUN
);
1035 tty_flip_buffer_push(tport
);
1037 dev_dbg(port
->dev
, "overrun error\n");
1044 static int sci_handle_breaks(struct uart_port
*port
)
1047 unsigned short status
= serial_port_in(port
, SCxSR
);
1048 struct tty_port
*tport
= &port
->state
->port
;
1049 struct sci_port
*s
= to_sci_port(port
);
1051 if (uart_handle_break(port
))
1054 if (!s
->break_flag
&& status
& SCxSR_BRK(port
)) {
1055 #if defined(CONFIG_CPU_SH3)
1056 /* Debounce break */
1062 /* Notify of BREAK */
1063 if (tty_insert_flip_char(tport
, 0, TTY_BREAK
))
1066 dev_dbg(port
->dev
, "BREAK detected\n");
1070 tty_flip_buffer_push(tport
);
1072 copied
+= sci_handle_fifo_overrun(port
);
1077 #ifdef CONFIG_SERIAL_SH_SCI_DMA
1078 static void sci_dma_tx_complete(void *arg
)
1080 struct sci_port
*s
= arg
;
1081 struct uart_port
*port
= &s
->port
;
1082 struct circ_buf
*xmit
= &port
->state
->xmit
;
1083 unsigned long flags
;
1085 dev_dbg(port
->dev
, "%s(%d)\n", __func__
, port
->line
);
1087 spin_lock_irqsave(&port
->lock
, flags
);
1089 xmit
->tail
+= s
->tx_dma_len
;
1090 xmit
->tail
&= UART_XMIT_SIZE
- 1;
1092 port
->icount
.tx
+= s
->tx_dma_len
;
1094 if (uart_circ_chars_pending(xmit
) < WAKEUP_CHARS
)
1095 uart_write_wakeup(port
);
1097 if (!uart_circ_empty(xmit
)) {
1099 schedule_work(&s
->work_tx
);
1101 s
->cookie_tx
= -EINVAL
;
1102 if (port
->type
== PORT_SCIFA
|| port
->type
== PORT_SCIFB
) {
1103 u16 ctrl
= serial_port_in(port
, SCSCR
);
1104 serial_port_out(port
, SCSCR
, ctrl
& ~SCSCR_TIE
);
1108 spin_unlock_irqrestore(&port
->lock
, flags
);
1111 /* Locking: called with port lock held */
1112 static int sci_dma_rx_push(struct sci_port
*s
, void *buf
, size_t count
)
1114 struct uart_port
*port
= &s
->port
;
1115 struct tty_port
*tport
= &port
->state
->port
;
1118 copied
= tty_insert_flip_string(tport
, buf
, count
);
1119 if (copied
< count
) {
1120 dev_warn(port
->dev
, "Rx overrun: dropping %zu bytes\n",
1122 port
->icount
.buf_overrun
++;
1125 port
->icount
.rx
+= copied
;
1130 static int sci_dma_rx_find_active(struct sci_port
*s
)
1134 for (i
= 0; i
< ARRAY_SIZE(s
->cookie_rx
); i
++)
1135 if (s
->active_rx
== s
->cookie_rx
[i
])
1138 dev_err(s
->port
.dev
, "%s: Rx cookie %d not found!\n", __func__
,
1143 static void sci_rx_dma_release(struct sci_port
*s
, bool enable_pio
)
1145 struct dma_chan
*chan
= s
->chan_rx
;
1146 struct uart_port
*port
= &s
->port
;
1147 unsigned long flags
;
1149 spin_lock_irqsave(&port
->lock
, flags
);
1151 s
->cookie_rx
[0] = s
->cookie_rx
[1] = -EINVAL
;
1152 spin_unlock_irqrestore(&port
->lock
, flags
);
1153 dmaengine_terminate_all(chan
);
1154 dma_free_coherent(chan
->device
->dev
, s
->buf_len_rx
* 2, s
->rx_buf
[0],
1155 sg_dma_address(&s
->sg_rx
[0]));
1156 dma_release_channel(chan
);
1161 static void sci_dma_rx_complete(void *arg
)
1163 struct sci_port
*s
= arg
;
1164 struct dma_chan
*chan
= s
->chan_rx
;
1165 struct uart_port
*port
= &s
->port
;
1166 struct dma_async_tx_descriptor
*desc
;
1167 unsigned long flags
;
1168 int active
, count
= 0;
1170 dev_dbg(port
->dev
, "%s(%d) active cookie %d\n", __func__
, port
->line
,
1173 spin_lock_irqsave(&port
->lock
, flags
);
1175 active
= sci_dma_rx_find_active(s
);
1177 count
= sci_dma_rx_push(s
, s
->rx_buf
[active
], s
->buf_len_rx
);
1179 mod_timer(&s
->rx_timer
, jiffies
+ s
->rx_timeout
);
1182 tty_flip_buffer_push(&port
->state
->port
);
1184 desc
= dmaengine_prep_slave_sg(s
->chan_rx
, &s
->sg_rx
[active
], 1,
1186 DMA_PREP_INTERRUPT
| DMA_CTRL_ACK
);
1190 desc
->callback
= sci_dma_rx_complete
;
1191 desc
->callback_param
= s
;
1192 s
->cookie_rx
[active
] = dmaengine_submit(desc
);
1193 if (dma_submit_error(s
->cookie_rx
[active
]))
1196 s
->active_rx
= s
->cookie_rx
[!active
];
1198 dma_async_issue_pending(chan
);
1200 dev_dbg(port
->dev
, "%s: cookie %d #%d, new active cookie %d\n",
1201 __func__
, s
->cookie_rx
[active
], active
, s
->active_rx
);
1202 spin_unlock_irqrestore(&port
->lock
, flags
);
1206 spin_unlock_irqrestore(&port
->lock
, flags
);
1207 dev_warn(port
->dev
, "Failed submitting Rx DMA descriptor\n");
1208 sci_rx_dma_release(s
, true);
1211 static void sci_tx_dma_release(struct sci_port
*s
, bool enable_pio
)
1213 struct dma_chan
*chan
= s
->chan_tx
;
1214 struct uart_port
*port
= &s
->port
;
1215 unsigned long flags
;
1217 spin_lock_irqsave(&port
->lock
, flags
);
1219 s
->cookie_tx
= -EINVAL
;
1220 spin_unlock_irqrestore(&port
->lock
, flags
);
1221 dmaengine_terminate_all(chan
);
1222 dma_unmap_single(chan
->device
->dev
, s
->tx_dma_addr
, UART_XMIT_SIZE
,
1224 dma_release_channel(chan
);
1229 static void sci_submit_rx(struct sci_port
*s
)
1231 struct dma_chan
*chan
= s
->chan_rx
;
1234 for (i
= 0; i
< 2; i
++) {
1235 struct scatterlist
*sg
= &s
->sg_rx
[i
];
1236 struct dma_async_tx_descriptor
*desc
;
1238 desc
= dmaengine_prep_slave_sg(chan
,
1239 sg
, 1, DMA_DEV_TO_MEM
,
1240 DMA_PREP_INTERRUPT
| DMA_CTRL_ACK
);
1244 desc
->callback
= sci_dma_rx_complete
;
1245 desc
->callback_param
= s
;
1246 s
->cookie_rx
[i
] = dmaengine_submit(desc
);
1247 if (dma_submit_error(s
->cookie_rx
[i
]))
1250 dev_dbg(s
->port
.dev
, "%s(): cookie %d to #%d\n", __func__
,
1251 s
->cookie_rx
[i
], i
);
1254 s
->active_rx
= s
->cookie_rx
[0];
1256 dma_async_issue_pending(chan
);
1261 dmaengine_terminate_all(chan
);
1262 for (i
= 0; i
< 2; i
++)
1263 s
->cookie_rx
[i
] = -EINVAL
;
1264 s
->active_rx
= -EINVAL
;
1265 dev_warn(s
->port
.dev
, "Failed to re-start Rx DMA, using PIO\n");
1266 sci_rx_dma_release(s
, true);
1269 static void work_fn_tx(struct work_struct
*work
)
1271 struct sci_port
*s
= container_of(work
, struct sci_port
, work_tx
);
1272 struct dma_async_tx_descriptor
*desc
;
1273 struct dma_chan
*chan
= s
->chan_tx
;
1274 struct uart_port
*port
= &s
->port
;
1275 struct circ_buf
*xmit
= &port
->state
->xmit
;
1280 * Port xmit buffer is already mapped, and it is one page... Just adjust
1281 * offsets and lengths. Since it is a circular buffer, we have to
1282 * transmit till the end, and then the rest. Take the port lock to get a
1283 * consistent xmit buffer state.
1285 spin_lock_irq(&port
->lock
);
1286 buf
= s
->tx_dma_addr
+ (xmit
->tail
& (UART_XMIT_SIZE
- 1));
1287 s
->tx_dma_len
= min_t(unsigned int,
1288 CIRC_CNT(xmit
->head
, xmit
->tail
, UART_XMIT_SIZE
),
1289 CIRC_CNT_TO_END(xmit
->head
, xmit
->tail
, UART_XMIT_SIZE
));
1290 spin_unlock_irq(&port
->lock
);
1292 desc
= dmaengine_prep_slave_single(chan
, buf
, s
->tx_dma_len
,
1294 DMA_PREP_INTERRUPT
| DMA_CTRL_ACK
);
1296 dev_warn(port
->dev
, "Failed preparing Tx DMA descriptor\n");
1298 sci_tx_dma_release(s
, true);
1302 dma_sync_single_for_device(chan
->device
->dev
, buf
, s
->tx_dma_len
,
1305 spin_lock_irq(&port
->lock
);
1306 desc
->callback
= sci_dma_tx_complete
;
1307 desc
->callback_param
= s
;
1308 spin_unlock_irq(&port
->lock
);
1309 s
->cookie_tx
= dmaengine_submit(desc
);
1310 if (dma_submit_error(s
->cookie_tx
)) {
1311 dev_warn(port
->dev
, "Failed submitting Tx DMA descriptor\n");
1313 sci_tx_dma_release(s
, true);
1317 dev_dbg(port
->dev
, "%s: %p: %d...%d, cookie %d\n",
1318 __func__
, xmit
->buf
, xmit
->tail
, xmit
->head
, s
->cookie_tx
);
1320 dma_async_issue_pending(chan
);
1323 static void rx_timer_fn(unsigned long arg
)
1325 struct sci_port
*s
= (struct sci_port
*)arg
;
1326 struct dma_chan
*chan
= s
->chan_rx
;
1327 struct uart_port
*port
= &s
->port
;
1328 struct dma_tx_state state
;
1329 enum dma_status status
;
1330 unsigned long flags
;
1335 spin_lock_irqsave(&port
->lock
, flags
);
1337 dev_dbg(port
->dev
, "DMA Rx timed out\n");
1339 active
= sci_dma_rx_find_active(s
);
1341 spin_unlock_irqrestore(&port
->lock
, flags
);
1345 status
= dmaengine_tx_status(s
->chan_rx
, s
->active_rx
, &state
);
1346 if (status
== DMA_COMPLETE
) {
1347 dev_dbg(port
->dev
, "Cookie %d #%d has already completed\n",
1348 s
->active_rx
, active
);
1349 spin_unlock_irqrestore(&port
->lock
, flags
);
1351 /* Let packet complete handler take care of the packet */
1355 dmaengine_pause(chan
);
1358 * sometimes DMA transfer doesn't stop even if it is stopped and
1359 * data keeps on coming until transaction is complete so check
1360 * for DMA_COMPLETE again
1361 * Let packet complete handler take care of the packet
1363 status
= dmaengine_tx_status(s
->chan_rx
, s
->active_rx
, &state
);
1364 if (status
== DMA_COMPLETE
) {
1365 spin_unlock_irqrestore(&port
->lock
, flags
);
1366 dev_dbg(port
->dev
, "Transaction complete after DMA engine was stopped");
1370 /* Handle incomplete DMA receive */
1371 dmaengine_terminate_all(s
->chan_rx
);
1372 read
= sg_dma_len(&s
->sg_rx
[active
]) - state
.residue
;
1373 dev_dbg(port
->dev
, "Read %u bytes with cookie %d\n", read
,
1377 count
= sci_dma_rx_push(s
, s
->rx_buf
[active
], read
);
1379 tty_flip_buffer_push(&port
->state
->port
);
1382 if (port
->type
== PORT_SCIFA
|| port
->type
== PORT_SCIFB
)
1385 /* Direct new serial port interrupts back to CPU */
1386 scr
= serial_port_in(port
, SCSCR
);
1387 if (port
->type
== PORT_SCIFA
|| port
->type
== PORT_SCIFB
) {
1388 scr
&= ~SCSCR_RDRQE
;
1389 enable_irq(s
->irqs
[SCIx_RXI_IRQ
]);
1391 serial_port_out(port
, SCSCR
, scr
| SCSCR_RIE
);
1393 spin_unlock_irqrestore(&port
->lock
, flags
);
1396 static struct dma_chan
*sci_request_dma_chan(struct uart_port
*port
,
1397 enum dma_transfer_direction dir
,
1400 dma_cap_mask_t mask
;
1401 struct dma_chan
*chan
;
1402 struct dma_slave_config cfg
;
1406 dma_cap_set(DMA_SLAVE
, mask
);
1408 chan
= dma_request_slave_channel_compat(mask
, shdma_chan_filter
,
1409 (void *)(unsigned long)id
, port
->dev
,
1410 dir
== DMA_MEM_TO_DEV
? "tx" : "rx");
1413 "dma_request_slave_channel_compat failed\n");
1417 memset(&cfg
, 0, sizeof(cfg
));
1418 cfg
.direction
= dir
;
1419 if (dir
== DMA_MEM_TO_DEV
) {
1420 cfg
.dst_addr
= port
->mapbase
+
1421 (sci_getreg(port
, SCxTDR
)->offset
<< port
->regshift
);
1422 cfg
.dst_addr_width
= DMA_SLAVE_BUSWIDTH_1_BYTE
;
1424 cfg
.src_addr
= port
->mapbase
+
1425 (sci_getreg(port
, SCxRDR
)->offset
<< port
->regshift
);
1426 cfg
.src_addr_width
= DMA_SLAVE_BUSWIDTH_1_BYTE
;
1429 ret
= dmaengine_slave_config(chan
, &cfg
);
1431 dev_warn(port
->dev
, "dmaengine_slave_config failed %d\n", ret
);
1432 dma_release_channel(chan
);
1439 static void sci_request_dma(struct uart_port
*port
)
1441 struct sci_port
*s
= to_sci_port(port
);
1442 struct dma_chan
*chan
;
1444 dev_dbg(port
->dev
, "%s: port %d\n", __func__
, port
->line
);
1446 if (!port
->dev
->of_node
&&
1447 (s
->cfg
->dma_slave_tx
<= 0 || s
->cfg
->dma_slave_rx
<= 0))
1450 s
->cookie_tx
= -EINVAL
;
1451 chan
= sci_request_dma_chan(port
, DMA_MEM_TO_DEV
, s
->cfg
->dma_slave_tx
);
1452 dev_dbg(port
->dev
, "%s: TX: got channel %p\n", __func__
, chan
);
1455 /* UART circular tx buffer is an aligned page. */
1456 s
->tx_dma_addr
= dma_map_single(chan
->device
->dev
,
1457 port
->state
->xmit
.buf
,
1460 if (dma_mapping_error(chan
->device
->dev
, s
->tx_dma_addr
)) {
1461 dev_warn(port
->dev
, "Failed mapping Tx DMA descriptor\n");
1462 dma_release_channel(chan
);
1465 dev_dbg(port
->dev
, "%s: mapped %lu@%p to %pad\n",
1466 __func__
, UART_XMIT_SIZE
,
1467 port
->state
->xmit
.buf
, &s
->tx_dma_addr
);
1470 INIT_WORK(&s
->work_tx
, work_fn_tx
);
1473 chan
= sci_request_dma_chan(port
, DMA_DEV_TO_MEM
, s
->cfg
->dma_slave_rx
);
1474 dev_dbg(port
->dev
, "%s: RX: got channel %p\n", __func__
, chan
);
1482 s
->buf_len_rx
= 2 * max_t(size_t, 16, port
->fifosize
);
1483 buf
= dma_alloc_coherent(chan
->device
->dev
, s
->buf_len_rx
* 2,
1487 "Failed to allocate Rx dma buffer, using PIO\n");
1488 dma_release_channel(chan
);
1493 for (i
= 0; i
< 2; i
++) {
1494 struct scatterlist
*sg
= &s
->sg_rx
[i
];
1496 sg_init_table(sg
, 1);
1498 sg_dma_address(sg
) = dma
;
1499 sg_dma_len(sg
) = s
->buf_len_rx
;
1501 buf
+= s
->buf_len_rx
;
1502 dma
+= s
->buf_len_rx
;
1505 setup_timer(&s
->rx_timer
, rx_timer_fn
, (unsigned long)s
);
1507 if (port
->type
== PORT_SCIFA
|| port
->type
== PORT_SCIFB
)
1512 static void sci_free_dma(struct uart_port
*port
)
1514 struct sci_port
*s
= to_sci_port(port
);
1517 sci_tx_dma_release(s
, false);
1519 sci_rx_dma_release(s
, false);
1522 static inline void sci_request_dma(struct uart_port
*port
)
1526 static inline void sci_free_dma(struct uart_port
*port
)
1531 static irqreturn_t
sci_rx_interrupt(int irq
, void *ptr
)
1533 #ifdef CONFIG_SERIAL_SH_SCI_DMA
1534 struct uart_port
*port
= ptr
;
1535 struct sci_port
*s
= to_sci_port(port
);
1538 u16 scr
= serial_port_in(port
, SCSCR
);
1539 u16 ssr
= serial_port_in(port
, SCxSR
);
1541 /* Disable future Rx interrupts */
1542 if (port
->type
== PORT_SCIFA
|| port
->type
== PORT_SCIFB
) {
1543 disable_irq_nosync(irq
);
1549 serial_port_out(port
, SCSCR
, scr
);
1550 /* Clear current interrupt */
1551 serial_port_out(port
, SCxSR
,
1552 ssr
& ~(SCIF_DR
| SCxSR_RDxF(port
)));
1553 dev_dbg(port
->dev
, "Rx IRQ %lu: setup t-out in %u jiffies\n",
1554 jiffies
, s
->rx_timeout
);
1555 mod_timer(&s
->rx_timer
, jiffies
+ s
->rx_timeout
);
1561 /* I think sci_receive_chars has to be called irrespective
1562 * of whether the I_IXOFF is set, otherwise, how is the interrupt
1565 sci_receive_chars(ptr
);
1570 static irqreturn_t
sci_tx_interrupt(int irq
, void *ptr
)
1572 struct uart_port
*port
= ptr
;
1573 unsigned long flags
;
1575 spin_lock_irqsave(&port
->lock
, flags
);
1576 sci_transmit_chars(port
);
1577 spin_unlock_irqrestore(&port
->lock
, flags
);
1582 static irqreturn_t
sci_er_interrupt(int irq
, void *ptr
)
1584 struct uart_port
*port
= ptr
;
1585 struct sci_port
*s
= to_sci_port(port
);
1588 if (port
->type
== PORT_SCI
) {
1589 if (sci_handle_errors(port
)) {
1590 /* discard character in rx buffer */
1591 serial_port_in(port
, SCxSR
);
1592 sci_clear_SCxSR(port
, SCxSR_RDxF_CLEAR(port
));
1595 sci_handle_fifo_overrun(port
);
1597 sci_receive_chars(ptr
);
1600 sci_clear_SCxSR(port
, SCxSR_ERROR_CLEAR(port
));
1602 /* Kick the transmission */
1604 sci_tx_interrupt(irq
, ptr
);
1609 static irqreturn_t
sci_br_interrupt(int irq
, void *ptr
)
1611 struct uart_port
*port
= ptr
;
1614 sci_handle_breaks(port
);
1615 sci_clear_SCxSR(port
, SCxSR_BREAK_CLEAR(port
));
1620 static irqreturn_t
sci_mpxed_interrupt(int irq
, void *ptr
)
1622 unsigned short ssr_status
, scr_status
, err_enabled
, orer_status
= 0;
1623 struct uart_port
*port
= ptr
;
1624 struct sci_port
*s
= to_sci_port(port
);
1625 irqreturn_t ret
= IRQ_NONE
;
1627 ssr_status
= serial_port_in(port
, SCxSR
);
1628 scr_status
= serial_port_in(port
, SCSCR
);
1629 if (s
->overrun_reg
== SCxSR
)
1630 orer_status
= ssr_status
;
1632 if (sci_getreg(port
, s
->overrun_reg
)->size
)
1633 orer_status
= serial_port_in(port
, s
->overrun_reg
);
1636 err_enabled
= scr_status
& port_rx_irq_mask(port
);
1639 if ((ssr_status
& SCxSR_TDxE(port
)) && (scr_status
& SCSCR_TIE
) &&
1641 ret
= sci_tx_interrupt(irq
, ptr
);
1644 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1647 if (((ssr_status
& SCxSR_RDxF(port
)) || s
->chan_rx
) &&
1648 (scr_status
& SCSCR_RIE
))
1649 ret
= sci_rx_interrupt(irq
, ptr
);
1651 /* Error Interrupt */
1652 if ((ssr_status
& SCxSR_ERRORS(port
)) && err_enabled
)
1653 ret
= sci_er_interrupt(irq
, ptr
);
1655 /* Break Interrupt */
1656 if ((ssr_status
& SCxSR_BRK(port
)) && err_enabled
)
1657 ret
= sci_br_interrupt(irq
, ptr
);
1659 /* Overrun Interrupt */
1660 if (orer_status
& s
->overrun_mask
) {
1661 sci_handle_fifo_overrun(port
);
1668 static const struct sci_irq_desc
{
1670 irq_handler_t handler
;
1671 } sci_irq_desc
[] = {
1673 * Split out handlers, the default case.
1677 .handler
= sci_er_interrupt
,
1682 .handler
= sci_rx_interrupt
,
1687 .handler
= sci_tx_interrupt
,
1692 .handler
= sci_br_interrupt
,
1696 * Special muxed handler.
1700 .handler
= sci_mpxed_interrupt
,
1704 static int sci_request_irq(struct sci_port
*port
)
1706 struct uart_port
*up
= &port
->port
;
1709 for (i
= j
= 0; i
< SCIx_NR_IRQS
; i
++, j
++) {
1710 const struct sci_irq_desc
*desc
;
1713 if (SCIx_IRQ_IS_MUXED(port
)) {
1717 irq
= port
->irqs
[i
];
1720 * Certain port types won't support all of the
1721 * available interrupt sources.
1723 if (unlikely(irq
< 0))
1727 desc
= sci_irq_desc
+ i
;
1728 port
->irqstr
[j
] = kasprintf(GFP_KERNEL
, "%s:%s",
1729 dev_name(up
->dev
), desc
->desc
);
1730 if (!port
->irqstr
[j
])
1733 ret
= request_irq(irq
, desc
->handler
, up
->irqflags
,
1734 port
->irqstr
[j
], port
);
1735 if (unlikely(ret
)) {
1736 dev_err(up
->dev
, "Can't allocate %s IRQ\n", desc
->desc
);
1745 free_irq(port
->irqs
[i
], port
);
1749 kfree(port
->irqstr
[j
]);
1754 static void sci_free_irq(struct sci_port
*port
)
1759 * Intentionally in reverse order so we iterate over the muxed
1762 for (i
= 0; i
< SCIx_NR_IRQS
; i
++) {
1763 int irq
= port
->irqs
[i
];
1766 * Certain port types won't support all of the available
1767 * interrupt sources.
1769 if (unlikely(irq
< 0))
1772 free_irq(port
->irqs
[i
], port
);
1773 kfree(port
->irqstr
[i
]);
1775 if (SCIx_IRQ_IS_MUXED(port
)) {
1776 /* If there's only one IRQ, we're done. */
1782 static unsigned int sci_tx_empty(struct uart_port
*port
)
1784 unsigned short status
= serial_port_in(port
, SCxSR
);
1785 unsigned short in_tx_fifo
= sci_txfill(port
);
1787 return (status
& SCxSR_TEND(port
)) && !in_tx_fifo
? TIOCSER_TEMT
: 0;
1791 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
1792 * CTS/RTS is supported in hardware by at least one port and controlled
1793 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
1794 * handled via the ->init_pins() op, which is a bit of a one-way street,
1795 * lacking any ability to defer pin control -- this will later be
1796 * converted over to the GPIO framework).
1798 * Other modes (such as loopback) are supported generically on certain
1799 * port types, but not others. For these it's sufficient to test for the
1800 * existence of the support register and simply ignore the port type.
1802 static void sci_set_mctrl(struct uart_port
*port
, unsigned int mctrl
)
1804 if (mctrl
& TIOCM_LOOP
) {
1805 const struct plat_sci_reg
*reg
;
1808 * Standard loopback mode for SCFCR ports.
1810 reg
= sci_getreg(port
, SCFCR
);
1812 serial_port_out(port
, SCFCR
,
1813 serial_port_in(port
, SCFCR
) |
1818 static unsigned int sci_get_mctrl(struct uart_port
*port
)
1821 * CTS/RTS is handled in hardware when supported, while nothing
1822 * else is wired up. Keep it simple and simply assert DSR/CAR.
1824 return TIOCM_DSR
| TIOCM_CAR
;
1827 static void sci_break_ctl(struct uart_port
*port
, int break_state
)
1829 struct sci_port
*s
= to_sci_port(port
);
1830 const struct plat_sci_reg
*reg
= sci_regmap
[s
->cfg
->regtype
] + SCSPTR
;
1831 unsigned short scscr
, scsptr
;
1833 /* check wheter the port has SCSPTR */
1836 * Not supported by hardware. Most parts couple break and rx
1837 * interrupts together, with break detection always enabled.
1842 scsptr
= serial_port_in(port
, SCSPTR
);
1843 scscr
= serial_port_in(port
, SCSCR
);
1845 if (break_state
== -1) {
1846 scsptr
= (scsptr
| SCSPTR_SPB2IO
) & ~SCSPTR_SPB2DT
;
1849 scsptr
= (scsptr
| SCSPTR_SPB2DT
) & ~SCSPTR_SPB2IO
;
1853 serial_port_out(port
, SCSPTR
, scsptr
);
1854 serial_port_out(port
, SCSCR
, scscr
);
1857 static int sci_startup(struct uart_port
*port
)
1859 struct sci_port
*s
= to_sci_port(port
);
1860 unsigned long flags
;
1863 dev_dbg(port
->dev
, "%s(%d)\n", __func__
, port
->line
);
1865 ret
= sci_request_irq(s
);
1866 if (unlikely(ret
< 0))
1869 sci_request_dma(port
);
1871 spin_lock_irqsave(&port
->lock
, flags
);
1874 spin_unlock_irqrestore(&port
->lock
, flags
);
1879 static void sci_shutdown(struct uart_port
*port
)
1881 struct sci_port
*s
= to_sci_port(port
);
1882 unsigned long flags
;
1884 dev_dbg(port
->dev
, "%s(%d)\n", __func__
, port
->line
);
1886 spin_lock_irqsave(&port
->lock
, flags
);
1889 spin_unlock_irqrestore(&port
->lock
, flags
);
1891 #ifdef CONFIG_SERIAL_SH_SCI_DMA
1893 dev_dbg(port
->dev
, "%s(%d) deleting rx_timer\n", __func__
,
1895 del_timer_sync(&s
->rx_timer
);
1903 static int sci_sck_calc(struct sci_port
*s
, unsigned int bps
,
1906 unsigned long freq
= s
->clk_rates
[SCI_SCK
];
1907 unsigned int min_sr
, max_sr
, sr
;
1908 int err
, min_err
= INT_MAX
;
1910 if (s
->sampling_rate
) {
1911 /* SCI(F) has a fixed sampling rate */
1912 min_sr
= max_sr
= s
->sampling_rate
/ 2;
1914 /* HSCIF has a variable 1/(8..32) sampling rate */
1919 for (sr
= max_sr
; sr
>= min_sr
; sr
--) {
1920 err
= DIV_ROUND_CLOSEST(freq
, sr
) - bps
;
1921 if (abs(err
) >= abs(min_err
))
1931 dev_dbg(s
->port
.dev
, "SCK: %u%+d bps using SR %u\n", bps
, min_err
,
1936 static int sci_brg_calc(struct sci_port
*s
, unsigned int bps
,
1937 unsigned long freq
, unsigned int *dlr
,
1940 unsigned int min_sr
, max_sr
, sr
, dl
;
1941 int err
, min_err
= INT_MAX
;
1943 if (s
->sampling_rate
) {
1944 /* SCIF has a fixed sampling rate */
1945 min_sr
= max_sr
= s
->sampling_rate
/ 2;
1947 /* HSCIF has a variable 1/(8..32) sampling rate */
1952 for (sr
= max_sr
; sr
>= min_sr
; sr
--) {
1953 dl
= DIV_ROUND_CLOSEST(freq
, sr
* bps
);
1954 dl
= clamp(dl
, 1U, 65535U);
1956 err
= DIV_ROUND_CLOSEST(freq
, sr
* dl
) - bps
;
1957 if (abs(err
) >= abs(min_err
))
1968 dev_dbg(s
->port
.dev
, "BRG: %u%+d bps using DL %u SR %u\n", bps
,
1969 min_err
, *dlr
, *srr
+ 1);
1973 /* calculate sample rate, BRR, and clock select */
1974 static int sci_scbrr_calc(struct sci_port
*s
, unsigned int bps
,
1975 unsigned int *brr
, unsigned int *srr
,
1978 unsigned int min_sr
, max_sr
, shift
, sr
, br
, prediv
, scrate
, c
;
1979 unsigned long freq
= s
->clk_rates
[SCI_FCK
];
1980 int err
, min_err
= INT_MAX
;
1982 if (s
->sampling_rate
) {
1983 min_sr
= max_sr
= s
->sampling_rate
;
1986 /* HSCIF has a variable sample rate */
1993 * Find the combination of sample rate and clock select with the
1994 * smallest deviation from the desired baud rate.
1995 * Prefer high sample rates to maximise the receive margin.
1997 * M: Receive margin (%)
1998 * N: Ratio of bit rate to clock (N = sampling rate)
1999 * D: Clock duty (D = 0 to 1.0)
2000 * L: Frame length (L = 9 to 12)
2001 * F: Absolute value of clock frequency deviation
2003 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
2004 * (|D - 0.5| / N * (1 + F))|
2005 * NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
2007 for (sr
= max_sr
; sr
>= min_sr
; sr
--) {
2008 for (c
= 0; c
<= 3; c
++) {
2009 /* integerized formulas from HSCIF documentation */
2010 prediv
= sr
* (1 << (2 * c
+ shift
));
2013 * We need to calculate:
2015 * br = freq / (prediv * bps) clamped to [1..256]
2016 * err = freq / (br * prediv) - bps
2018 * Watch out for overflow when calculating the desired
2019 * sampling clock rate!
2021 if (bps
> UINT_MAX
/ prediv
)
2024 scrate
= prediv
* bps
;
2025 br
= DIV_ROUND_CLOSEST(freq
, scrate
);
2026 br
= clamp(br
, 1U, 256U);
2028 err
= DIV_ROUND_CLOSEST(freq
, br
* prediv
) - bps
;
2029 if (abs(err
) >= abs(min_err
))
2043 dev_dbg(s
->port
.dev
, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps
,
2044 min_err
, *brr
, *srr
+ 1, *cks
);
2048 static void sci_reset(struct uart_port
*port
)
2050 const struct plat_sci_reg
*reg
;
2051 unsigned int status
;
2054 status
= serial_port_in(port
, SCxSR
);
2055 } while (!(status
& SCxSR_TEND(port
)));
2057 serial_port_out(port
, SCSCR
, 0x00); /* TE=0, RE=0, CKE1=0 */
2059 reg
= sci_getreg(port
, SCFCR
);
2061 serial_port_out(port
, SCFCR
, SCFCR_RFRST
| SCFCR_TFRST
);
2064 static void sci_set_termios(struct uart_port
*port
, struct ktermios
*termios
,
2065 struct ktermios
*old
)
2067 unsigned int baud
, smr_val
= SCSMR_ASYNC
, scr_val
= 0, i
;
2068 unsigned int brr
= 255, cks
= 0, srr
= 15, dl
= 0, sccks
= 0;
2069 unsigned int brr1
= 255, cks1
= 0, srr1
= 15, dl1
= 0;
2070 struct sci_port
*s
= to_sci_port(port
);
2071 const struct plat_sci_reg
*reg
;
2072 int min_err
= INT_MAX
, err
;
2073 unsigned long max_freq
= 0;
2076 if ((termios
->c_cflag
& CSIZE
) == CS7
)
2077 smr_val
|= SCSMR_CHR
;
2078 if (termios
->c_cflag
& PARENB
)
2079 smr_val
|= SCSMR_PE
;
2080 if (termios
->c_cflag
& PARODD
)
2081 smr_val
|= SCSMR_PE
| SCSMR_ODD
;
2082 if (termios
->c_cflag
& CSTOPB
)
2083 smr_val
|= SCSMR_STOP
;
2086 * earlyprintk comes here early on with port->uartclk set to zero.
2087 * the clock framework is not up and running at this point so here
2088 * we assume that 115200 is the maximum baud rate. please note that
2089 * the baud rate is not programmed during earlyprintk - it is assumed
2090 * that the previous boot loader has enabled required clocks and
2091 * setup the baud rate generator hardware for us already.
2093 if (!port
->uartclk
) {
2094 baud
= uart_get_baud_rate(port
, termios
, old
, 0, 115200);
2098 for (i
= 0; i
< SCI_NUM_CLKS
; i
++)
2099 max_freq
= max(max_freq
, s
->clk_rates
[i
]);
2101 baud
= uart_get_baud_rate(port
, termios
, old
, 0,
2102 max_freq
/ max(s
->sampling_rate
, 8U));
2107 * There can be multiple sources for the sampling clock. Find the one
2108 * that gives us the smallest deviation from the desired baud rate.
2111 /* Optional Undivided External Clock */
2112 if (s
->clk_rates
[SCI_SCK
] && port
->type
!= PORT_SCIFA
&&
2113 port
->type
!= PORT_SCIFB
) {
2114 err
= sci_sck_calc(s
, baud
, &srr1
);
2115 if (abs(err
) < abs(min_err
)) {
2117 scr_val
= SCSCR_CKE1
;
2126 /* Optional BRG Frequency Divided External Clock */
2127 if (s
->clk_rates
[SCI_SCIF_CLK
] && sci_getreg(port
, SCDL
)->size
) {
2128 err
= sci_brg_calc(s
, baud
, s
->clk_rates
[SCI_SCIF_CLK
], &dl1
,
2130 if (abs(err
) < abs(min_err
)) {
2131 best_clk
= SCI_SCIF_CLK
;
2132 scr_val
= SCSCR_CKE1
;
2142 /* Optional BRG Frequency Divided Internal Clock */
2143 if (s
->clk_rates
[SCI_BRG_INT
] && sci_getreg(port
, SCDL
)->size
) {
2144 err
= sci_brg_calc(s
, baud
, s
->clk_rates
[SCI_BRG_INT
], &dl1
,
2146 if (abs(err
) < abs(min_err
)) {
2147 best_clk
= SCI_BRG_INT
;
2148 scr_val
= SCSCR_CKE1
;
2158 /* Divided Functional Clock using standard Bit Rate Register */
2159 err
= sci_scbrr_calc(s
, baud
, &brr1
, &srr1
, &cks1
);
2160 if (abs(err
) < abs(min_err
)) {
2171 dev_dbg(port
->dev
, "Using clk %pC for %u%+d bps\n",
2172 s
->clks
[best_clk
], baud
, min_err
);
2177 * Program the optional External Baud Rate Generator (BRG) first.
2178 * It controls the mux to select (H)SCK or frequency divided clock.
2180 if (best_clk
>= 0 && sci_getreg(port
, SCCKS
)->size
) {
2181 serial_port_out(port
, SCDL
, dl
);
2182 serial_port_out(port
, SCCKS
, sccks
);
2187 uart_update_timeout(port
, termios
->c_cflag
, baud
);
2189 if (best_clk
>= 0) {
2192 "SCR 0x%x SMR 0x%x BRR %u CKS 0x%x DL %u SRR %u\n",
2193 scr_val
, smr_val
, brr
, sccks
, dl
, srr
);
2194 serial_port_out(port
, SCSCR
, scr_val
);
2195 serial_port_out(port
, SCSMR
, smr_val
);
2196 serial_port_out(port
, SCBRR
, brr
);
2197 if (sci_getreg(port
, HSSRR
)->size
)
2198 serial_port_out(port
, HSSRR
, srr
| HSCIF_SRE
);
2200 /* Wait one bit interval */
2201 udelay((1000000 + (baud
- 1)) / baud
);
2203 /* Don't touch the bit rate configuration */
2204 scr_val
= s
->cfg
->scscr
& (SCSCR_CKE1
| SCSCR_CKE0
);
2205 smr_val
|= serial_port_in(port
, SCSMR
) & SCSMR_CKS
;
2206 dev_dbg(port
->dev
, "SCR 0x%x SMR 0x%x\n", scr_val
, smr_val
);
2207 serial_port_out(port
, SCSCR
, scr_val
);
2208 serial_port_out(port
, SCSMR
, smr_val
);
2211 sci_init_pins(port
, termios
->c_cflag
);
2213 reg
= sci_getreg(port
, SCFCR
);
2215 unsigned short ctrl
= serial_port_in(port
, SCFCR
);
2217 if (s
->cfg
->capabilities
& SCIx_HAVE_RTSCTS
) {
2218 if (termios
->c_cflag
& CRTSCTS
)
2225 * As we've done a sci_reset() above, ensure we don't
2226 * interfere with the FIFOs while toggling MCE. As the
2227 * reset values could still be set, simply mask them out.
2229 ctrl
&= ~(SCFCR_RFRST
| SCFCR_TFRST
);
2231 serial_port_out(port
, SCFCR
, ctrl
);
2234 scr_val
|= s
->cfg
->scscr
& ~(SCSCR_CKE1
| SCSCR_CKE0
);
2235 dev_dbg(port
->dev
, "SCSCR 0x%x\n", scr_val
);
2236 serial_port_out(port
, SCSCR
, scr_val
);
2238 #ifdef CONFIG_SERIAL_SH_SCI_DMA
2240 * Calculate delay for 2 DMA buffers (4 FIFO).
2241 * See serial_core.c::uart_update_timeout().
2242 * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above
2243 * function calculates 1 jiffie for the data plus 5 jiffies for the
2244 * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA
2245 * buffers (4 FIFO sizes), but when performing a faster transfer, the
2246 * value obtained by this formula is too small. Therefore, if the value
2247 * is smaller than 20ms, use 20ms as the timeout value for DMA.
2252 /* byte size and parity */
2253 switch (termios
->c_cflag
& CSIZE
) {
2268 if (termios
->c_cflag
& CSTOPB
)
2270 if (termios
->c_cflag
& PARENB
)
2272 s
->rx_timeout
= DIV_ROUND_UP((s
->buf_len_rx
* 2 * bits
* HZ
) /
2274 dev_dbg(port
->dev
, "DMA Rx t-out %ums, tty t-out %u jiffies\n",
2275 s
->rx_timeout
* 1000 / HZ
, port
->timeout
);
2276 if (s
->rx_timeout
< msecs_to_jiffies(20))
2277 s
->rx_timeout
= msecs_to_jiffies(20);
2281 if ((termios
->c_cflag
& CREAD
) != 0)
2284 sci_port_disable(s
);
2287 static void sci_pm(struct uart_port
*port
, unsigned int state
,
2288 unsigned int oldstate
)
2290 struct sci_port
*sci_port
= to_sci_port(port
);
2293 case UART_PM_STATE_OFF
:
2294 sci_port_disable(sci_port
);
2297 sci_port_enable(sci_port
);
2302 static const char *sci_type(struct uart_port
*port
)
2304 switch (port
->type
) {
2322 static int sci_remap_port(struct uart_port
*port
)
2324 struct sci_port
*sport
= to_sci_port(port
);
2327 * Nothing to do if there's already an established membase.
2332 if (port
->flags
& UPF_IOREMAP
) {
2333 port
->membase
= ioremap_nocache(port
->mapbase
, sport
->reg_size
);
2334 if (unlikely(!port
->membase
)) {
2335 dev_err(port
->dev
, "can't remap port#%d\n", port
->line
);
2340 * For the simple (and majority of) cases where we don't
2341 * need to do any remapping, just cast the cookie
2344 port
->membase
= (void __iomem
*)(uintptr_t)port
->mapbase
;
2350 static void sci_release_port(struct uart_port
*port
)
2352 struct sci_port
*sport
= to_sci_port(port
);
2354 if (port
->flags
& UPF_IOREMAP
) {
2355 iounmap(port
->membase
);
2356 port
->membase
= NULL
;
2359 release_mem_region(port
->mapbase
, sport
->reg_size
);
2362 static int sci_request_port(struct uart_port
*port
)
2364 struct resource
*res
;
2365 struct sci_port
*sport
= to_sci_port(port
);
2368 res
= request_mem_region(port
->mapbase
, sport
->reg_size
,
2369 dev_name(port
->dev
));
2370 if (unlikely(res
== NULL
)) {
2371 dev_err(port
->dev
, "request_mem_region failed.");
2375 ret
= sci_remap_port(port
);
2376 if (unlikely(ret
!= 0)) {
2377 release_resource(res
);
2384 static void sci_config_port(struct uart_port
*port
, int flags
)
2386 if (flags
& UART_CONFIG_TYPE
) {
2387 struct sci_port
*sport
= to_sci_port(port
);
2389 port
->type
= sport
->cfg
->type
;
2390 sci_request_port(port
);
2394 static int sci_verify_port(struct uart_port
*port
, struct serial_struct
*ser
)
2396 if (ser
->baud_base
< 2400)
2397 /* No paper tape reader for Mitch.. */
2403 static struct uart_ops sci_uart_ops
= {
2404 .tx_empty
= sci_tx_empty
,
2405 .set_mctrl
= sci_set_mctrl
,
2406 .get_mctrl
= sci_get_mctrl
,
2407 .start_tx
= sci_start_tx
,
2408 .stop_tx
= sci_stop_tx
,
2409 .stop_rx
= sci_stop_rx
,
2410 .break_ctl
= sci_break_ctl
,
2411 .startup
= sci_startup
,
2412 .shutdown
= sci_shutdown
,
2413 .set_termios
= sci_set_termios
,
2416 .release_port
= sci_release_port
,
2417 .request_port
= sci_request_port
,
2418 .config_port
= sci_config_port
,
2419 .verify_port
= sci_verify_port
,
2420 #ifdef CONFIG_CONSOLE_POLL
2421 .poll_get_char
= sci_poll_get_char
,
2422 .poll_put_char
= sci_poll_put_char
,
2426 static int sci_init_clocks(struct sci_port
*sci_port
, struct device
*dev
)
2428 const char *clk_names
[] = {
2431 [SCI_BRG_INT
] = "brg_int",
2432 [SCI_SCIF_CLK
] = "scif_clk",
2437 if (sci_port
->cfg
->type
== PORT_HSCIF
)
2438 clk_names
[SCI_SCK
] = "hsck";
2440 for (i
= 0; i
< SCI_NUM_CLKS
; i
++) {
2441 clk
= devm_clk_get(dev
, clk_names
[i
]);
2442 if (PTR_ERR(clk
) == -EPROBE_DEFER
)
2443 return -EPROBE_DEFER
;
2445 if (IS_ERR(clk
) && i
== SCI_FCK
) {
2447 * "fck" used to be called "sci_ick", and we need to
2448 * maintain DT backward compatibility.
2450 clk
= devm_clk_get(dev
, "sci_ick");
2451 if (PTR_ERR(clk
) == -EPROBE_DEFER
)
2452 return -EPROBE_DEFER
;
2458 * Not all SH platforms declare a clock lookup entry
2459 * for SCI devices, in which case we need to get the
2460 * global "peripheral_clk" clock.
2462 clk
= devm_clk_get(dev
, "peripheral_clk");
2466 dev_err(dev
, "failed to get %s (%ld)\n", clk_names
[i
],
2468 return PTR_ERR(clk
);
2473 dev_dbg(dev
, "failed to get %s (%ld)\n", clk_names
[i
],
2476 dev_dbg(dev
, "clk %s is %pC rate %pCr\n", clk_names
[i
],
2478 sci_port
->clks
[i
] = IS_ERR(clk
) ? NULL
: clk
;
2483 static int sci_init_single(struct platform_device
*dev
,
2484 struct sci_port
*sci_port
, unsigned int index
,
2485 struct plat_sci_port
*p
, bool early
)
2487 struct uart_port
*port
= &sci_port
->port
;
2488 const struct resource
*res
;
2494 port
->ops
= &sci_uart_ops
;
2495 port
->iotype
= UPIO_MEM
;
2498 res
= platform_get_resource(dev
, IORESOURCE_MEM
, 0);
2502 port
->mapbase
= res
->start
;
2503 sci_port
->reg_size
= resource_size(res
);
2505 for (i
= 0; i
< ARRAY_SIZE(sci_port
->irqs
); ++i
)
2506 sci_port
->irqs
[i
] = platform_get_irq(dev
, i
);
2508 /* The SCI generates several interrupts. They can be muxed together or
2509 * connected to different interrupt lines. In the muxed case only one
2510 * interrupt resource is specified. In the non-muxed case three or four
2511 * interrupt resources are specified, as the BRI interrupt is optional.
2513 if (sci_port
->irqs
[0] < 0)
2516 if (sci_port
->irqs
[1] < 0) {
2517 sci_port
->irqs
[1] = sci_port
->irqs
[0];
2518 sci_port
->irqs
[2] = sci_port
->irqs
[0];
2519 sci_port
->irqs
[3] = sci_port
->irqs
[0];
2522 if (p
->regtype
== SCIx_PROBE_REGTYPE
) {
2523 ret
= sci_probe_regmap(p
);
2530 port
->fifosize
= 256;
2531 sci_port
->overrun_reg
= SCxSR
;
2532 sci_port
->overrun_mask
= SCIFA_ORER
;
2533 sci_port
->sampling_rate
= 16;
2536 port
->fifosize
= 128;
2537 sci_port
->overrun_reg
= SCLSR
;
2538 sci_port
->overrun_mask
= SCLSR_ORER
;
2539 sci_port
->sampling_rate
= 0;
2542 port
->fifosize
= 64;
2543 sci_port
->overrun_reg
= SCxSR
;
2544 sci_port
->overrun_mask
= SCIFA_ORER
;
2545 sci_port
->sampling_rate
= 16;
2548 port
->fifosize
= 16;
2549 if (p
->regtype
== SCIx_SH7705_SCIF_REGTYPE
) {
2550 sci_port
->overrun_reg
= SCxSR
;
2551 sci_port
->overrun_mask
= SCIFA_ORER
;
2552 sci_port
->sampling_rate
= 16;
2554 sci_port
->overrun_reg
= SCLSR
;
2555 sci_port
->overrun_mask
= SCLSR_ORER
;
2556 sci_port
->sampling_rate
= 32;
2561 sci_port
->overrun_reg
= SCxSR
;
2562 sci_port
->overrun_mask
= SCI_ORER
;
2563 sci_port
->sampling_rate
= 32;
2567 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2568 * match the SoC datasheet, this should be investigated. Let platform
2569 * data override the sampling rate for now.
2571 if (p
->sampling_rate
)
2572 sci_port
->sampling_rate
= p
->sampling_rate
;
2575 ret
= sci_init_clocks(sci_port
, &dev
->dev
);
2579 port
->dev
= &dev
->dev
;
2581 pm_runtime_enable(&dev
->dev
);
2584 sci_port
->break_timer
.data
= (unsigned long)sci_port
;
2585 sci_port
->break_timer
.function
= sci_break_timer
;
2586 init_timer(&sci_port
->break_timer
);
2589 * Establish some sensible defaults for the error detection.
2591 if (p
->type
== PORT_SCI
) {
2592 sci_port
->error_mask
= SCI_DEFAULT_ERROR_MASK
;
2593 sci_port
->error_clear
= SCI_ERROR_CLEAR
;
2595 sci_port
->error_mask
= SCIF_DEFAULT_ERROR_MASK
;
2596 sci_port
->error_clear
= SCIF_ERROR_CLEAR
;
2600 * Make the error mask inclusive of overrun detection, if
2603 if (sci_port
->overrun_reg
== SCxSR
) {
2604 sci_port
->error_mask
|= sci_port
->overrun_mask
;
2605 sci_port
->error_clear
&= ~sci_port
->overrun_mask
;
2608 port
->type
= p
->type
;
2609 port
->flags
= UPF_FIXED_PORT
| p
->flags
;
2610 port
->regshift
= p
->regshift
;
2613 * The UART port needs an IRQ value, so we peg this to the RX IRQ
2614 * for the multi-IRQ ports, which is where we are primarily
2615 * concerned with the shutdown path synchronization.
2617 * For the muxed case there's nothing more to do.
2619 port
->irq
= sci_port
->irqs
[SCIx_RXI_IRQ
];
2622 port
->serial_in
= sci_serial_in
;
2623 port
->serial_out
= sci_serial_out
;
2625 if (p
->dma_slave_tx
> 0 && p
->dma_slave_rx
> 0)
2626 dev_dbg(port
->dev
, "DMA tx %d, rx %d\n",
2627 p
->dma_slave_tx
, p
->dma_slave_rx
);
2632 static void sci_cleanup_single(struct sci_port
*port
)
2634 pm_runtime_disable(port
->port
.dev
);
2637 #if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
2638 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
2639 static void serial_console_putchar(struct uart_port
*port
, int ch
)
2641 sci_poll_put_char(port
, ch
);
2645 * Print a string to the serial port trying not to disturb
2646 * any possible real use of the port...
2648 static void serial_console_write(struct console
*co
, const char *s
,
2651 struct sci_port
*sci_port
= &sci_ports
[co
->index
];
2652 struct uart_port
*port
= &sci_port
->port
;
2653 unsigned short bits
, ctrl
, ctrl_temp
;
2654 unsigned long flags
;
2657 local_irq_save(flags
);
2658 #if defined(SUPPORT_SYSRQ)
2663 if (oops_in_progress
)
2664 locked
= spin_trylock(&port
->lock
);
2666 spin_lock(&port
->lock
);
2668 /* first save SCSCR then disable interrupts, keep clock source */
2669 ctrl
= serial_port_in(port
, SCSCR
);
2670 ctrl_temp
= (sci_port
->cfg
->scscr
& ~(SCSCR_CKE1
| SCSCR_CKE0
)) |
2671 (ctrl
& (SCSCR_CKE1
| SCSCR_CKE0
));
2672 serial_port_out(port
, SCSCR
, ctrl_temp
);
2674 uart_console_write(port
, s
, count
, serial_console_putchar
);
2676 /* wait until fifo is empty and last bit has been transmitted */
2677 bits
= SCxSR_TDxE(port
) | SCxSR_TEND(port
);
2678 while ((serial_port_in(port
, SCxSR
) & bits
) != bits
)
2681 /* restore the SCSCR */
2682 serial_port_out(port
, SCSCR
, ctrl
);
2685 spin_unlock(&port
->lock
);
2686 local_irq_restore(flags
);
2689 static int serial_console_setup(struct console
*co
, char *options
)
2691 struct sci_port
*sci_port
;
2692 struct uart_port
*port
;
2700 * Refuse to handle any bogus ports.
2702 if (co
->index
< 0 || co
->index
>= SCI_NPORTS
)
2705 sci_port
= &sci_ports
[co
->index
];
2706 port
= &sci_port
->port
;
2709 * Refuse to handle uninitialized ports.
2714 ret
= sci_remap_port(port
);
2715 if (unlikely(ret
!= 0))
2719 uart_parse_options(options
, &baud
, &parity
, &bits
, &flow
);
2721 return uart_set_options(port
, co
, baud
, parity
, bits
, flow
);
2724 static struct console serial_console
= {
2726 .device
= uart_console_device
,
2727 .write
= serial_console_write
,
2728 .setup
= serial_console_setup
,
2729 .flags
= CON_PRINTBUFFER
,
2731 .data
= &sci_uart_driver
,
2734 static struct console early_serial_console
= {
2735 .name
= "early_ttySC",
2736 .write
= serial_console_write
,
2737 .flags
= CON_PRINTBUFFER
,
2741 static char early_serial_buf
[32];
2743 static int sci_probe_earlyprintk(struct platform_device
*pdev
)
2745 struct plat_sci_port
*cfg
= dev_get_platdata(&pdev
->dev
);
2747 if (early_serial_console
.data
)
2750 early_serial_console
.index
= pdev
->id
;
2752 sci_init_single(pdev
, &sci_ports
[pdev
->id
], pdev
->id
, cfg
, true);
2754 serial_console_setup(&early_serial_console
, early_serial_buf
);
2756 if (!strstr(early_serial_buf
, "keep"))
2757 early_serial_console
.flags
|= CON_BOOT
;
2759 register_console(&early_serial_console
);
2763 #define SCI_CONSOLE (&serial_console)
2766 static inline int sci_probe_earlyprintk(struct platform_device
*pdev
)
2771 #define SCI_CONSOLE NULL
2773 #endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
2775 static const char banner
[] __initconst
= "SuperH (H)SCI(F) driver initialized";
2777 static struct uart_driver sci_uart_driver
= {
2778 .owner
= THIS_MODULE
,
2779 .driver_name
= "sci",
2780 .dev_name
= "ttySC",
2782 .minor
= SCI_MINOR_START
,
2784 .cons
= SCI_CONSOLE
,
2787 static int sci_remove(struct platform_device
*dev
)
2789 struct sci_port
*port
= platform_get_drvdata(dev
);
2791 uart_remove_one_port(&sci_uart_driver
, &port
->port
);
2793 sci_cleanup_single(port
);
2799 #define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype))
2800 #define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16)
2801 #define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff)
2803 static const struct of_device_id of_sci_match
[] = {
2804 /* SoC-specific types */
2806 .compatible
= "renesas,scif-r7s72100",
2807 .data
= SCI_OF_DATA(PORT_SCIF
, SCIx_SH2_SCIF_FIFODATA_REGTYPE
),
2809 /* Family-specific types */
2811 .compatible
= "renesas,rcar-gen1-scif",
2812 .data
= SCI_OF_DATA(PORT_SCIF
, SCIx_SH4_SCIF_BRG_REGTYPE
),
2814 .compatible
= "renesas,rcar-gen2-scif",
2815 .data
= SCI_OF_DATA(PORT_SCIF
, SCIx_SH4_SCIF_BRG_REGTYPE
),
2817 .compatible
= "renesas,rcar-gen3-scif",
2818 .data
= SCI_OF_DATA(PORT_SCIF
, SCIx_SH4_SCIF_BRG_REGTYPE
),
2822 .compatible
= "renesas,scif",
2823 .data
= SCI_OF_DATA(PORT_SCIF
, SCIx_SH4_SCIF_REGTYPE
),
2825 .compatible
= "renesas,scifa",
2826 .data
= SCI_OF_DATA(PORT_SCIFA
, SCIx_SCIFA_REGTYPE
),
2828 .compatible
= "renesas,scifb",
2829 .data
= SCI_OF_DATA(PORT_SCIFB
, SCIx_SCIFB_REGTYPE
),
2831 .compatible
= "renesas,hscif",
2832 .data
= SCI_OF_DATA(PORT_HSCIF
, SCIx_HSCIF_REGTYPE
),
2834 .compatible
= "renesas,sci",
2835 .data
= SCI_OF_DATA(PORT_SCI
, SCIx_SCI_REGTYPE
),
2840 MODULE_DEVICE_TABLE(of
, of_sci_match
);
2842 static struct plat_sci_port
*
2843 sci_parse_dt(struct platform_device
*pdev
, unsigned int *dev_id
)
2845 struct device_node
*np
= pdev
->dev
.of_node
;
2846 const struct of_device_id
*match
;
2847 struct plat_sci_port
*p
;
2850 if (!IS_ENABLED(CONFIG_OF
) || !np
)
2853 match
= of_match_node(of_sci_match
, np
);
2857 p
= devm_kzalloc(&pdev
->dev
, sizeof(struct plat_sci_port
), GFP_KERNEL
);
2861 /* Get the line number from the aliases node. */
2862 id
= of_alias_get_id(np
, "serial");
2864 dev_err(&pdev
->dev
, "failed to get alias id (%d)\n", id
);
2870 p
->flags
= UPF_IOREMAP
| UPF_BOOT_AUTOCONF
;
2871 p
->type
= SCI_OF_TYPE(match
->data
);
2872 p
->regtype
= SCI_OF_REGTYPE(match
->data
);
2873 p
->scscr
= SCSCR_RE
| SCSCR_TE
;
2878 static int sci_probe_single(struct platform_device
*dev
,
2880 struct plat_sci_port
*p
,
2881 struct sci_port
*sciport
)
2886 if (unlikely(index
>= SCI_NPORTS
)) {
2887 dev_notice(&dev
->dev
, "Attempting to register port %d when only %d are available\n",
2888 index
+1, SCI_NPORTS
);
2889 dev_notice(&dev
->dev
, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
2893 ret
= sci_init_single(dev
, sciport
, index
, p
, false);
2897 ret
= uart_add_one_port(&sci_uart_driver
, &sciport
->port
);
2899 sci_cleanup_single(sciport
);
2906 static int sci_probe(struct platform_device
*dev
)
2908 struct plat_sci_port
*p
;
2909 struct sci_port
*sp
;
2910 unsigned int dev_id
;
2914 * If we've come here via earlyprintk initialization, head off to
2915 * the special early probe. We don't have sufficient device state
2916 * to make it beyond this yet.
2918 if (is_early_platform_device(dev
))
2919 return sci_probe_earlyprintk(dev
);
2921 if (dev
->dev
.of_node
) {
2922 p
= sci_parse_dt(dev
, &dev_id
);
2926 p
= dev
->dev
.platform_data
;
2928 dev_err(&dev
->dev
, "no platform data supplied\n");
2935 sp
= &sci_ports
[dev_id
];
2936 platform_set_drvdata(dev
, sp
);
2938 ret
= sci_probe_single(dev
, dev_id
, p
, sp
);
2942 #ifdef CONFIG_SH_STANDARD_BIOS
2943 sh_bios_gdb_detach();
2949 static __maybe_unused
int sci_suspend(struct device
*dev
)
2951 struct sci_port
*sport
= dev_get_drvdata(dev
);
2954 uart_suspend_port(&sci_uart_driver
, &sport
->port
);
2959 static __maybe_unused
int sci_resume(struct device
*dev
)
2961 struct sci_port
*sport
= dev_get_drvdata(dev
);
2964 uart_resume_port(&sci_uart_driver
, &sport
->port
);
2969 static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops
, sci_suspend
, sci_resume
);
2971 static struct platform_driver sci_driver
= {
2973 .remove
= sci_remove
,
2976 .pm
= &sci_dev_pm_ops
,
2977 .of_match_table
= of_match_ptr(of_sci_match
),
2981 static int __init
sci_init(void)
2985 pr_info("%s\n", banner
);
2987 ret
= uart_register_driver(&sci_uart_driver
);
2988 if (likely(ret
== 0)) {
2989 ret
= platform_driver_register(&sci_driver
);
2991 uart_unregister_driver(&sci_uart_driver
);
2997 static void __exit
sci_exit(void)
2999 platform_driver_unregister(&sci_driver
);
3000 uart_unregister_driver(&sci_uart_driver
);
3003 #ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
3004 early_platform_init_buffer("earlyprintk", &sci_driver
,
3005 early_serial_buf
, ARRAY_SIZE(early_serial_buf
));
3007 #ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
3008 static struct __init plat_sci_port port_cfg
;
3010 static int __init
early_console_setup(struct earlycon_device
*device
,
3013 if (!device
->port
.membase
)
3016 device
->port
.serial_in
= sci_serial_in
;
3017 device
->port
.serial_out
= sci_serial_out
;
3018 device
->port
.type
= type
;
3019 memcpy(&sci_ports
[0].port
, &device
->port
, sizeof(struct uart_port
));
3020 sci_ports
[0].cfg
= &port_cfg
;
3021 sci_ports
[0].cfg
->type
= type
;
3022 sci_probe_regmap(sci_ports
[0].cfg
);
3023 port_cfg
.scscr
= sci_serial_in(&sci_ports
[0].port
, SCSCR
) |
3024 SCSCR_RE
| SCSCR_TE
;
3025 sci_serial_out(&sci_ports
[0].port
, SCSCR
, port_cfg
.scscr
);
3027 device
->con
->write
= serial_console_write
;
3030 static int __init
sci_early_console_setup(struct earlycon_device
*device
,
3033 return early_console_setup(device
, PORT_SCI
);
3035 static int __init
scif_early_console_setup(struct earlycon_device
*device
,
3038 return early_console_setup(device
, PORT_SCIF
);
3040 static int __init
scifa_early_console_setup(struct earlycon_device
*device
,
3043 return early_console_setup(device
, PORT_SCIFA
);
3045 static int __init
scifb_early_console_setup(struct earlycon_device
*device
,
3048 return early_console_setup(device
, PORT_SCIFB
);
3050 static int __init
hscif_early_console_setup(struct earlycon_device
*device
,
3053 return early_console_setup(device
, PORT_HSCIF
);
3056 EARLYCON_DECLARE(sci
, sci_early_console_setup
);
3057 OF_EARLYCON_DECLARE(sci
, "renesas,sci", sci_early_console_setup
);
3058 EARLYCON_DECLARE(scif
, scif_early_console_setup
);
3059 OF_EARLYCON_DECLARE(scif
, "renesas,scif", scif_early_console_setup
);
3060 EARLYCON_DECLARE(scifa
, scifa_early_console_setup
);
3061 OF_EARLYCON_DECLARE(scifa
, "renesas,scifa", scifa_early_console_setup
);
3062 EARLYCON_DECLARE(scifb
, scifb_early_console_setup
);
3063 OF_EARLYCON_DECLARE(scifb
, "renesas,scifb", scifb_early_console_setup
);
3064 EARLYCON_DECLARE(hscif
, hscif_early_console_setup
);
3065 OF_EARLYCON_DECLARE(hscif
, "renesas,hscif", hscif_early_console_setup
);
3066 #endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */
3068 module_init(sci_init
);
3069 module_exit(sci_exit
);
3071 MODULE_LICENSE("GPL");
3072 MODULE_ALIAS("platform:sh-sci");
3073 MODULE_AUTHOR("Paul Mundt");
3074 MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");