usb: dwc3: Add frame length adjustment quirk
[deliverable/linux.git] / drivers / usb / dwc3 / core.h
1 /**
2 * core.h - DesignWare USB3 DRD Core Header
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
5 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 */
18
19 #ifndef __DRIVERS_USB_DWC3_CORE_H
20 #define __DRIVERS_USB_DWC3_CORE_H
21
22 #include <linux/device.h>
23 #include <linux/spinlock.h>
24 #include <linux/ioport.h>
25 #include <linux/list.h>
26 #include <linux/dma-mapping.h>
27 #include <linux/mm.h>
28 #include <linux/debugfs.h>
29
30 #include <linux/usb/ch9.h>
31 #include <linux/usb/gadget.h>
32 #include <linux/usb/otg.h>
33 #include <linux/ulpi/interface.h>
34
35 #include <linux/phy/phy.h>
36
37 #define DWC3_MSG_MAX 500
38
39 /* Global constants */
40 #define DWC3_EP0_BOUNCE_SIZE 512
41 #define DWC3_ENDPOINTS_NUM 32
42 #define DWC3_XHCI_RESOURCES_NUM 2
43
44 #define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
45 #define DWC3_EVENT_SIZE 4 /* bytes */
46 #define DWC3_EVENT_MAX_NUM 64 /* 2 events/endpoint */
47 #define DWC3_EVENT_BUFFERS_SIZE (DWC3_EVENT_SIZE * DWC3_EVENT_MAX_NUM)
48 #define DWC3_EVENT_TYPE_MASK 0xfe
49
50 #define DWC3_EVENT_TYPE_DEV 0
51 #define DWC3_EVENT_TYPE_CARKIT 3
52 #define DWC3_EVENT_TYPE_I2C 4
53
54 #define DWC3_DEVICE_EVENT_DISCONNECT 0
55 #define DWC3_DEVICE_EVENT_RESET 1
56 #define DWC3_DEVICE_EVENT_CONNECT_DONE 2
57 #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
58 #define DWC3_DEVICE_EVENT_WAKEUP 4
59 #define DWC3_DEVICE_EVENT_HIBER_REQ 5
60 #define DWC3_DEVICE_EVENT_EOPF 6
61 #define DWC3_DEVICE_EVENT_SOF 7
62 #define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
63 #define DWC3_DEVICE_EVENT_CMD_CMPL 10
64 #define DWC3_DEVICE_EVENT_OVERFLOW 11
65
66 #define DWC3_GEVNTCOUNT_MASK 0xfffc
67 #define DWC3_GSNPSID_MASK 0xffff0000
68 #define DWC3_GSNPSREV_MASK 0xffff
69
70 /* DWC3 registers memory space boundries */
71 #define DWC3_XHCI_REGS_START 0x0
72 #define DWC3_XHCI_REGS_END 0x7fff
73 #define DWC3_GLOBALS_REGS_START 0xc100
74 #define DWC3_GLOBALS_REGS_END 0xc6ff
75 #define DWC3_DEVICE_REGS_START 0xc700
76 #define DWC3_DEVICE_REGS_END 0xcbff
77 #define DWC3_OTG_REGS_START 0xcc00
78 #define DWC3_OTG_REGS_END 0xccff
79
80 /* Global Registers */
81 #define DWC3_GSBUSCFG0 0xc100
82 #define DWC3_GSBUSCFG1 0xc104
83 #define DWC3_GTXTHRCFG 0xc108
84 #define DWC3_GRXTHRCFG 0xc10c
85 #define DWC3_GCTL 0xc110
86 #define DWC3_GEVTEN 0xc114
87 #define DWC3_GSTS 0xc118
88 #define DWC3_GSNPSID 0xc120
89 #define DWC3_GGPIO 0xc124
90 #define DWC3_GUID 0xc128
91 #define DWC3_GUCTL 0xc12c
92 #define DWC3_GBUSERRADDR0 0xc130
93 #define DWC3_GBUSERRADDR1 0xc134
94 #define DWC3_GPRTBIMAP0 0xc138
95 #define DWC3_GPRTBIMAP1 0xc13c
96 #define DWC3_GHWPARAMS0 0xc140
97 #define DWC3_GHWPARAMS1 0xc144
98 #define DWC3_GHWPARAMS2 0xc148
99 #define DWC3_GHWPARAMS3 0xc14c
100 #define DWC3_GHWPARAMS4 0xc150
101 #define DWC3_GHWPARAMS5 0xc154
102 #define DWC3_GHWPARAMS6 0xc158
103 #define DWC3_GHWPARAMS7 0xc15c
104 #define DWC3_GDBGFIFOSPACE 0xc160
105 #define DWC3_GDBGLTSSM 0xc164
106 #define DWC3_GPRTBIMAP_HS0 0xc180
107 #define DWC3_GPRTBIMAP_HS1 0xc184
108 #define DWC3_GPRTBIMAP_FS0 0xc188
109 #define DWC3_GPRTBIMAP_FS1 0xc18c
110
111 #define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04))
112 #define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04))
113
114 #define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04))
115
116 #define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04))
117
118 #define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04))
119 #define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04))
120
121 #define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10))
122 #define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10))
123 #define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10))
124 #define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10))
125
126 #define DWC3_GHWPARAMS8 0xc600
127 #define DWC3_GFLADJ 0xc630
128
129 /* Device Registers */
130 #define DWC3_DCFG 0xc700
131 #define DWC3_DCTL 0xc704
132 #define DWC3_DEVTEN 0xc708
133 #define DWC3_DSTS 0xc70c
134 #define DWC3_DGCMDPAR 0xc710
135 #define DWC3_DGCMD 0xc714
136 #define DWC3_DALEPENA 0xc720
137 #define DWC3_DEPCMDPAR2(n) (0xc800 + (n * 0x10))
138 #define DWC3_DEPCMDPAR1(n) (0xc804 + (n * 0x10))
139 #define DWC3_DEPCMDPAR0(n) (0xc808 + (n * 0x10))
140 #define DWC3_DEPCMD(n) (0xc80c + (n * 0x10))
141
142 /* OTG Registers */
143 #define DWC3_OCFG 0xcc00
144 #define DWC3_OCTL 0xcc04
145 #define DWC3_OEVT 0xcc08
146 #define DWC3_OEVTEN 0xcc0C
147 #define DWC3_OSTS 0xcc10
148
149 /* Bit fields */
150
151 /* Global Configuration Register */
152 #define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
153 #define DWC3_GCTL_U2RSTECN (1 << 16)
154 #define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
155 #define DWC3_GCTL_CLK_BUS (0)
156 #define DWC3_GCTL_CLK_PIPE (1)
157 #define DWC3_GCTL_CLK_PIPEHALF (2)
158 #define DWC3_GCTL_CLK_MASK (3)
159
160 #define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
161 #define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
162 #define DWC3_GCTL_PRTCAP_HOST 1
163 #define DWC3_GCTL_PRTCAP_DEVICE 2
164 #define DWC3_GCTL_PRTCAP_OTG 3
165
166 #define DWC3_GCTL_CORESOFTRESET (1 << 11)
167 #define DWC3_GCTL_SOFITPSYNC (1 << 10)
168 #define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
169 #define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
170 #define DWC3_GCTL_DISSCRAMBLE (1 << 3)
171 #define DWC3_GCTL_U2EXIT_LFPS (1 << 2)
172 #define DWC3_GCTL_GBLHIBERNATIONEN (1 << 1)
173 #define DWC3_GCTL_DSBLCLKGTNG (1 << 0)
174
175 /* Global USB2 PHY Configuration Register */
176 #define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31)
177 #define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6)
178 #define DWC3_GUSB2PHYCFG_ULPI_UTMI (1 << 4)
179
180 /* Global USB2 PHY Vendor Control Register */
181 #define DWC3_GUSB2PHYACC_NEWREGREQ (1 << 25)
182 #define DWC3_GUSB2PHYACC_BUSY (1 << 23)
183 #define DWC3_GUSB2PHYACC_WRITE (1 << 22)
184 #define DWC3_GUSB2PHYACC_ADDR(n) (n << 16)
185 #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8)
186 #define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff)
187
188 /* Global USB3 PIPE Control Register */
189 #define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31)
190 #define DWC3_GUSB3PIPECTL_U2SSINP3OK (1 << 29)
191 #define DWC3_GUSB3PIPECTL_REQP1P2P3 (1 << 24)
192 #define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
193 #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
194 #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
195 #define DWC3_GUSB3PIPECTL_DEPOCHANGE (1 << 18)
196 #define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17)
197 #define DWC3_GUSB3PIPECTL_LFPSFILT (1 << 9)
198 #define DWC3_GUSB3PIPECTL_RX_DETOPOLL (1 << 8)
199 #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
200 #define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
201
202 /* Global TX Fifo Size Register */
203 #define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
204 #define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
205
206 /* Global Event Size Registers */
207 #define DWC3_GEVNTSIZ_INTMASK (1 << 31)
208 #define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
209
210 /* Global HWPARAMS1 Register */
211 #define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
212 #define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
213 #define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
214 #define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
215 #define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
216 #define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
217
218 /* Global HWPARAMS3 Register */
219 #define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
220 #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
221 #define DWC3_GHWPARAMS3_SSPHY_IFC_ENA 1
222 #define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
223 #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
224 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
225 #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
226 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
227 #define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
228 #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
229 #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
230
231 /* Global HWPARAMS4 Register */
232 #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
233 #define DWC3_MAX_HIBER_SCRATCHBUFS 15
234
235 /* Global HWPARAMS6 Register */
236 #define DWC3_GHWPARAMS6_EN_FPGA (1 << 7)
237
238 /* Global Frame Length Adjustment Register */
239 #define DWC3_GFLADJ_30MHZ_SDBND_SEL (1 << 7)
240 #define DWC3_GFLADJ_30MHZ_MASK 0x3f
241
242 /* Device Configuration Register */
243 #define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
244 #define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
245
246 #define DWC3_DCFG_SPEED_MASK (7 << 0)
247 #define DWC3_DCFG_SUPERSPEED (4 << 0)
248 #define DWC3_DCFG_HIGHSPEED (0 << 0)
249 #define DWC3_DCFG_FULLSPEED2 (1 << 0)
250 #define DWC3_DCFG_LOWSPEED (2 << 0)
251 #define DWC3_DCFG_FULLSPEED1 (3 << 0)
252
253 #define DWC3_DCFG_LPM_CAP (1 << 22)
254
255 /* Device Control Register */
256 #define DWC3_DCTL_RUN_STOP (1 << 31)
257 #define DWC3_DCTL_CSFTRST (1 << 30)
258 #define DWC3_DCTL_LSFTRST (1 << 29)
259
260 #define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
261 #define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
262
263 #define DWC3_DCTL_APPL1RES (1 << 23)
264
265 /* These apply for core versions 1.87a and earlier */
266 #define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
267 #define DWC3_DCTL_TRGTULST(n) ((n) << 17)
268 #define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
269 #define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
270 #define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
271 #define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
272 #define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
273
274 /* These apply for core versions 1.94a and later */
275 #define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf)
276 #define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20)
277
278 #define DWC3_DCTL_KEEP_CONNECT (1 << 19)
279 #define DWC3_DCTL_L1_HIBER_EN (1 << 18)
280 #define DWC3_DCTL_CRS (1 << 17)
281 #define DWC3_DCTL_CSS (1 << 16)
282
283 #define DWC3_DCTL_INITU2ENA (1 << 12)
284 #define DWC3_DCTL_ACCEPTU2ENA (1 << 11)
285 #define DWC3_DCTL_INITU1ENA (1 << 10)
286 #define DWC3_DCTL_ACCEPTU1ENA (1 << 9)
287 #define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
288
289 #define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
290 #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
291
292 #define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
293 #define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
294 #define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
295 #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
296 #define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
297 #define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
298 #define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
299
300 /* Device Event Enable Register */
301 #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12)
302 #define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11)
303 #define DWC3_DEVTEN_CMDCMPLTEN (1 << 10)
304 #define DWC3_DEVTEN_ERRTICERREN (1 << 9)
305 #define DWC3_DEVTEN_SOFEN (1 << 7)
306 #define DWC3_DEVTEN_EOPFEN (1 << 6)
307 #define DWC3_DEVTEN_HIBERNATIONREQEVTEN (1 << 5)
308 #define DWC3_DEVTEN_WKUPEVTEN (1 << 4)
309 #define DWC3_DEVTEN_ULSTCNGEN (1 << 3)
310 #define DWC3_DEVTEN_CONNECTDONEEN (1 << 2)
311 #define DWC3_DEVTEN_USBRSTEN (1 << 1)
312 #define DWC3_DEVTEN_DISCONNEVTEN (1 << 0)
313
314 /* Device Status Register */
315 #define DWC3_DSTS_DCNRD (1 << 29)
316
317 /* This applies for core versions 1.87a and earlier */
318 #define DWC3_DSTS_PWRUPREQ (1 << 24)
319
320 /* These apply for core versions 1.94a and later */
321 #define DWC3_DSTS_RSS (1 << 25)
322 #define DWC3_DSTS_SSS (1 << 24)
323
324 #define DWC3_DSTS_COREIDLE (1 << 23)
325 #define DWC3_DSTS_DEVCTRLHLT (1 << 22)
326
327 #define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
328 #define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
329
330 #define DWC3_DSTS_RXFIFOEMPTY (1 << 17)
331
332 #define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
333 #define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
334
335 #define DWC3_DSTS_CONNECTSPD (7 << 0)
336
337 #define DWC3_DSTS_SUPERSPEED (4 << 0)
338 #define DWC3_DSTS_HIGHSPEED (0 << 0)
339 #define DWC3_DSTS_FULLSPEED2 (1 << 0)
340 #define DWC3_DSTS_LOWSPEED (2 << 0)
341 #define DWC3_DSTS_FULLSPEED1 (3 << 0)
342
343 /* Device Generic Command Register */
344 #define DWC3_DGCMD_SET_LMP 0x01
345 #define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
346 #define DWC3_DGCMD_XMIT_FUNCTION 0x03
347
348 /* These apply for core versions 1.94a and later */
349 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
350 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
351
352 #define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
353 #define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
354 #define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
355 #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
356
357 #define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F)
358 #define DWC3_DGCMD_CMDACT (1 << 10)
359 #define DWC3_DGCMD_CMDIOC (1 << 8)
360
361 /* Device Generic Command Parameter Register */
362 #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT (1 << 0)
363 #define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
364 #define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
365 #define DWC3_DGCMDPAR_TX_FIFO (1 << 5)
366 #define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
367 #define DWC3_DGCMDPAR_LOOPBACK_ENA (1 << 0)
368
369 /* Device Endpoint Command Register */
370 #define DWC3_DEPCMD_PARAM_SHIFT 16
371 #define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
372 #define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
373 #define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F)
374 #define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11)
375 #define DWC3_DEPCMD_CMDACT (1 << 10)
376 #define DWC3_DEPCMD_CMDIOC (1 << 8)
377
378 #define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
379 #define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
380 #define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
381 #define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
382 #define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
383 #define DWC3_DEPCMD_SETSTALL (0x04 << 0)
384 /* This applies for core versions 1.90a and earlier */
385 #define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
386 /* This applies for core versions 1.94a and later */
387 #define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
388 #define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
389 #define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
390
391 /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
392 #define DWC3_DALEPENA_EP(n) (1 << n)
393
394 #define DWC3_DEPCMD_TYPE_CONTROL 0
395 #define DWC3_DEPCMD_TYPE_ISOC 1
396 #define DWC3_DEPCMD_TYPE_BULK 2
397 #define DWC3_DEPCMD_TYPE_INTR 3
398
399 /* Structures */
400
401 struct dwc3_trb;
402
403 /**
404 * struct dwc3_event_buffer - Software event buffer representation
405 * @buf: _THE_ buffer
406 * @length: size of this buffer
407 * @lpos: event offset
408 * @count: cache of last read event count register
409 * @flags: flags related to this event buffer
410 * @dma: dma_addr_t
411 * @dwc: pointer to DWC controller
412 */
413 struct dwc3_event_buffer {
414 void *buf;
415 unsigned length;
416 unsigned int lpos;
417 unsigned int count;
418 unsigned int flags;
419
420 #define DWC3_EVENT_PENDING BIT(0)
421
422 dma_addr_t dma;
423
424 struct dwc3 *dwc;
425 };
426
427 #define DWC3_EP_FLAG_STALLED (1 << 0)
428 #define DWC3_EP_FLAG_WEDGED (1 << 1)
429
430 #define DWC3_EP_DIRECTION_TX true
431 #define DWC3_EP_DIRECTION_RX false
432
433 #define DWC3_TRB_NUM 32
434 #define DWC3_TRB_MASK (DWC3_TRB_NUM - 1)
435
436 /**
437 * struct dwc3_ep - device side endpoint representation
438 * @endpoint: usb endpoint
439 * @request_list: list of requests for this endpoint
440 * @req_queued: list of requests on this ep which have TRBs setup
441 * @trb_pool: array of transaction buffers
442 * @trb_pool_dma: dma address of @trb_pool
443 * @free_slot: next slot which is going to be used
444 * @busy_slot: first slot which is owned by HW
445 * @desc: usb_endpoint_descriptor pointer
446 * @dwc: pointer to DWC controller
447 * @saved_state: ep state saved during hibernation
448 * @flags: endpoint flags (wedged, stalled, ...)
449 * @number: endpoint number (1 - 15)
450 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
451 * @resource_index: Resource transfer index
452 * @interval: the interval on which the ISOC transfer is started
453 * @name: a human readable name e.g. ep1out-bulk
454 * @direction: true for TX, false for RX
455 * @stream_capable: true when streams are enabled
456 */
457 struct dwc3_ep {
458 struct usb_ep endpoint;
459 struct list_head request_list;
460 struct list_head req_queued;
461
462 struct dwc3_trb *trb_pool;
463 dma_addr_t trb_pool_dma;
464 u32 free_slot;
465 u32 busy_slot;
466 const struct usb_ss_ep_comp_descriptor *comp_desc;
467 struct dwc3 *dwc;
468
469 u32 saved_state;
470 unsigned flags;
471 #define DWC3_EP_ENABLED (1 << 0)
472 #define DWC3_EP_STALL (1 << 1)
473 #define DWC3_EP_WEDGE (1 << 2)
474 #define DWC3_EP_BUSY (1 << 4)
475 #define DWC3_EP_PENDING_REQUEST (1 << 5)
476 #define DWC3_EP_MISSED_ISOC (1 << 6)
477
478 /* This last one is specific to EP0 */
479 #define DWC3_EP0_DIR_IN (1 << 31)
480
481 u8 number;
482 u8 type;
483 u8 resource_index;
484 u32 interval;
485
486 char name[20];
487
488 unsigned direction:1;
489 unsigned stream_capable:1;
490 };
491
492 enum dwc3_phy {
493 DWC3_PHY_UNKNOWN = 0,
494 DWC3_PHY_USB3,
495 DWC3_PHY_USB2,
496 };
497
498 enum dwc3_ep0_next {
499 DWC3_EP0_UNKNOWN = 0,
500 DWC3_EP0_COMPLETE,
501 DWC3_EP0_NRDY_DATA,
502 DWC3_EP0_NRDY_STATUS,
503 };
504
505 enum dwc3_ep0_state {
506 EP0_UNCONNECTED = 0,
507 EP0_SETUP_PHASE,
508 EP0_DATA_PHASE,
509 EP0_STATUS_PHASE,
510 };
511
512 enum dwc3_link_state {
513 /* In SuperSpeed */
514 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
515 DWC3_LINK_STATE_U1 = 0x01,
516 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
517 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
518 DWC3_LINK_STATE_SS_DIS = 0x04,
519 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
520 DWC3_LINK_STATE_SS_INACT = 0x06,
521 DWC3_LINK_STATE_POLL = 0x07,
522 DWC3_LINK_STATE_RECOV = 0x08,
523 DWC3_LINK_STATE_HRESET = 0x09,
524 DWC3_LINK_STATE_CMPLY = 0x0a,
525 DWC3_LINK_STATE_LPBK = 0x0b,
526 DWC3_LINK_STATE_RESET = 0x0e,
527 DWC3_LINK_STATE_RESUME = 0x0f,
528 DWC3_LINK_STATE_MASK = 0x0f,
529 };
530
531 /* TRB Length, PCM and Status */
532 #define DWC3_TRB_SIZE_MASK (0x00ffffff)
533 #define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
534 #define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
535 #define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
536
537 #define DWC3_TRBSTS_OK 0
538 #define DWC3_TRBSTS_MISSED_ISOC 1
539 #define DWC3_TRBSTS_SETUP_PENDING 2
540 #define DWC3_TRB_STS_XFER_IN_PROG 4
541
542 /* TRB Control */
543 #define DWC3_TRB_CTRL_HWO (1 << 0)
544 #define DWC3_TRB_CTRL_LST (1 << 1)
545 #define DWC3_TRB_CTRL_CHN (1 << 2)
546 #define DWC3_TRB_CTRL_CSP (1 << 3)
547 #define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
548 #define DWC3_TRB_CTRL_ISP_IMI (1 << 10)
549 #define DWC3_TRB_CTRL_IOC (1 << 11)
550 #define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
551
552 #define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
553 #define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
554 #define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
555 #define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
556 #define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
557 #define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
558 #define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
559 #define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
560
561 /**
562 * struct dwc3_trb - transfer request block (hw format)
563 * @bpl: DW0-3
564 * @bph: DW4-7
565 * @size: DW8-B
566 * @trl: DWC-F
567 */
568 struct dwc3_trb {
569 u32 bpl;
570 u32 bph;
571 u32 size;
572 u32 ctrl;
573 } __packed;
574
575 /**
576 * dwc3_hwparams - copy of HWPARAMS registers
577 * @hwparams0 - GHWPARAMS0
578 * @hwparams1 - GHWPARAMS1
579 * @hwparams2 - GHWPARAMS2
580 * @hwparams3 - GHWPARAMS3
581 * @hwparams4 - GHWPARAMS4
582 * @hwparams5 - GHWPARAMS5
583 * @hwparams6 - GHWPARAMS6
584 * @hwparams7 - GHWPARAMS7
585 * @hwparams8 - GHWPARAMS8
586 */
587 struct dwc3_hwparams {
588 u32 hwparams0;
589 u32 hwparams1;
590 u32 hwparams2;
591 u32 hwparams3;
592 u32 hwparams4;
593 u32 hwparams5;
594 u32 hwparams6;
595 u32 hwparams7;
596 u32 hwparams8;
597 };
598
599 /* HWPARAMS0 */
600 #define DWC3_MODE(n) ((n) & 0x7)
601
602 #define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
603
604 /* HWPARAMS1 */
605 #define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
606
607 /* HWPARAMS3 */
608 #define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
609 #define DWC3_NUM_EPS_MASK (0x3f << 12)
610 #define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
611 (DWC3_NUM_EPS_MASK)) >> 12)
612 #define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
613 (DWC3_NUM_IN_EPS_MASK)) >> 18)
614
615 /* HWPARAMS7 */
616 #define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
617
618 struct dwc3_request {
619 struct usb_request request;
620 struct list_head list;
621 struct dwc3_ep *dep;
622 u32 start_slot;
623
624 u8 epnum;
625 struct dwc3_trb *trb;
626 dma_addr_t trb_dma;
627
628 unsigned direction:1;
629 unsigned mapped:1;
630 unsigned queued:1;
631 };
632
633 /*
634 * struct dwc3_scratchpad_array - hibernation scratchpad array
635 * (format defined by hw)
636 */
637 struct dwc3_scratchpad_array {
638 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
639 };
640
641 /**
642 * struct dwc3 - representation of our controller
643 * @ctrl_req: usb control request which is used for ep0
644 * @ep0_trb: trb which is used for the ctrl_req
645 * @ep0_bounce: bounce buffer for ep0
646 * @setup_buf: used while precessing STD USB requests
647 * @ctrl_req_addr: dma address of ctrl_req
648 * @ep0_trb: dma address of ep0_trb
649 * @ep0_usb_req: dummy req used while handling STD USB requests
650 * @ep0_bounce_addr: dma address of ep0_bounce
651 * @scratch_addr: dma address of scratchbuf
652 * @lock: for synchronizing
653 * @dev: pointer to our struct device
654 * @xhci: pointer to our xHCI child
655 * @event_buffer_list: a list of event buffers
656 * @gadget: device side representation of the peripheral controller
657 * @gadget_driver: pointer to the gadget driver
658 * @regs: base address for our registers
659 * @regs_size: address space size
660 * @nr_scratch: number of scratch buffers
661 * @num_event_buffers: calculated number of event buffers
662 * @u1u2: only used on revisions <1.83a for workaround
663 * @maximum_speed: maximum speed requested (mainly for testing purposes)
664 * @revision: revision register contents
665 * @dr_mode: requested mode of operation
666 * @usb2_phy: pointer to USB2 PHY
667 * @usb3_phy: pointer to USB3 PHY
668 * @usb2_generic_phy: pointer to USB2 PHY
669 * @usb3_generic_phy: pointer to USB3 PHY
670 * @ulpi: pointer to ulpi interface
671 * @dcfg: saved contents of DCFG register
672 * @gctl: saved contents of GCTL register
673 * @isoch_delay: wValue from Set Isochronous Delay request;
674 * @u2sel: parameter from Set SEL request.
675 * @u2pel: parameter from Set SEL request.
676 * @u1sel: parameter from Set SEL request.
677 * @u1pel: parameter from Set SEL request.
678 * @num_out_eps: number of out endpoints
679 * @num_in_eps: number of in endpoints
680 * @ep0_next_event: hold the next expected event
681 * @ep0state: state of endpoint zero
682 * @link_state: link state
683 * @speed: device speed (super, high, full, low)
684 * @mem: points to start of memory which is used for this struct.
685 * @hwparams: copy of hwparams registers
686 * @root: debugfs root folder pointer
687 * @regset: debugfs pointer to regdump file
688 * @test_mode: true when we're entering a USB test mode
689 * @test_mode_nr: test feature selector
690 * @lpm_nyet_threshold: LPM NYET response threshold
691 * @hird_threshold: HIRD threshold
692 * @hsphy_interface: "utmi" or "ulpi"
693 * @delayed_status: true when gadget driver asks for delayed status
694 * @ep0_bounced: true when we used bounce buffer
695 * @ep0_expect_in: true when we expect a DATA IN transfer
696 * @has_hibernation: true when dwc3 was configured with Hibernation
697 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
698 * there's now way for software to detect this in runtime.
699 * @is_utmi_l1_suspend: the core asserts output signal
700 * 0 - utmi_sleep_n
701 * 1 - utmi_l1_suspend_n
702 * @is_fpga: true when we are using the FPGA board
703 * @needs_fifo_resize: not all users might want fifo resizing, flag it
704 * @pullups_connected: true when Run/Stop bit is set
705 * @resize_fifos: tells us it's ok to reconfigure our TxFIFO sizes.
706 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
707 * @start_config_issued: true when StartConfig command has been issued
708 * @three_stage_setup: set if we perform a three phase setup
709 * @usb3_lpm_capable: set if hadrware supports Link Power Management
710 * @disable_scramble_quirk: set if we enable the disable scramble quirk
711 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
712 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
713 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
714 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
715 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
716 * @lfps_filter_quirk: set if we enable LFPS filter quirk
717 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
718 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
719 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
720 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
721 * @tx_de_emphasis: Tx de-emphasis value
722 * 0 - -6dB de-emphasis
723 * 1 - -3.5dB de-emphasis
724 * 2 - No de-emphasis
725 * 3 - Reserved
726 */
727 struct dwc3 {
728 struct usb_ctrlrequest *ctrl_req;
729 struct dwc3_trb *ep0_trb;
730 void *ep0_bounce;
731 void *scratchbuf;
732 u8 *setup_buf;
733 dma_addr_t ctrl_req_addr;
734 dma_addr_t ep0_trb_addr;
735 dma_addr_t ep0_bounce_addr;
736 dma_addr_t scratch_addr;
737 struct dwc3_request ep0_usb_req;
738
739 /* device lock */
740 spinlock_t lock;
741
742 struct device *dev;
743
744 struct platform_device *xhci;
745 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
746
747 struct dwc3_event_buffer **ev_buffs;
748 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
749
750 struct usb_gadget gadget;
751 struct usb_gadget_driver *gadget_driver;
752
753 struct usb_phy *usb2_phy;
754 struct usb_phy *usb3_phy;
755
756 struct phy *usb2_generic_phy;
757 struct phy *usb3_generic_phy;
758
759 struct ulpi *ulpi;
760
761 void __iomem *regs;
762 size_t regs_size;
763
764 enum usb_dr_mode dr_mode;
765
766 /* used for suspend/resume */
767 u32 dcfg;
768 u32 gctl;
769
770 u32 nr_scratch;
771 u32 num_event_buffers;
772 u32 u1u2;
773 u32 maximum_speed;
774 u32 revision;
775
776 #define DWC3_REVISION_173A 0x5533173a
777 #define DWC3_REVISION_175A 0x5533175a
778 #define DWC3_REVISION_180A 0x5533180a
779 #define DWC3_REVISION_183A 0x5533183a
780 #define DWC3_REVISION_185A 0x5533185a
781 #define DWC3_REVISION_187A 0x5533187a
782 #define DWC3_REVISION_188A 0x5533188a
783 #define DWC3_REVISION_190A 0x5533190a
784 #define DWC3_REVISION_194A 0x5533194a
785 #define DWC3_REVISION_200A 0x5533200a
786 #define DWC3_REVISION_202A 0x5533202a
787 #define DWC3_REVISION_210A 0x5533210a
788 #define DWC3_REVISION_220A 0x5533220a
789 #define DWC3_REVISION_230A 0x5533230a
790 #define DWC3_REVISION_240A 0x5533240a
791 #define DWC3_REVISION_250A 0x5533250a
792 #define DWC3_REVISION_260A 0x5533260a
793 #define DWC3_REVISION_270A 0x5533270a
794 #define DWC3_REVISION_280A 0x5533280a
795
796 enum dwc3_ep0_next ep0_next_event;
797 enum dwc3_ep0_state ep0state;
798 enum dwc3_link_state link_state;
799
800 u16 isoch_delay;
801 u16 u2sel;
802 u16 u2pel;
803 u8 u1sel;
804 u8 u1pel;
805
806 u8 speed;
807
808 u8 num_out_eps;
809 u8 num_in_eps;
810
811 void *mem;
812
813 struct dwc3_hwparams hwparams;
814 struct dentry *root;
815 struct debugfs_regset32 *regset;
816
817 u8 test_mode;
818 u8 test_mode_nr;
819 u8 lpm_nyet_threshold;
820 u8 hird_threshold;
821
822 const char *hsphy_interface;
823
824 unsigned delayed_status:1;
825 unsigned ep0_bounced:1;
826 unsigned ep0_expect_in:1;
827 unsigned has_hibernation:1;
828 unsigned has_lpm_erratum:1;
829 unsigned is_utmi_l1_suspend:1;
830 unsigned is_fpga:1;
831 unsigned needs_fifo_resize:1;
832 unsigned pullups_connected:1;
833 unsigned resize_fifos:1;
834 unsigned setup_packet_pending:1;
835 unsigned start_config_issued:1;
836 unsigned three_stage_setup:1;
837 unsigned usb3_lpm_capable:1;
838
839 unsigned disable_scramble_quirk:1;
840 unsigned u2exit_lfps_quirk:1;
841 unsigned u2ss_inp3_quirk:1;
842 unsigned req_p1p2p3_quirk:1;
843 unsigned del_p1p2p3_quirk:1;
844 unsigned del_phy_power_chg_quirk:1;
845 unsigned lfps_filter_quirk:1;
846 unsigned rx_detect_poll_quirk:1;
847 unsigned dis_u3_susphy_quirk:1;
848 unsigned dis_u2_susphy_quirk:1;
849
850 unsigned tx_de_emphasis_quirk:1;
851 unsigned tx_de_emphasis:2;
852 };
853
854 /* -------------------------------------------------------------------------- */
855
856 /* -------------------------------------------------------------------------- */
857
858 struct dwc3_event_type {
859 u32 is_devspec:1;
860 u32 type:7;
861 u32 reserved8_31:24;
862 } __packed;
863
864 #define DWC3_DEPEVT_XFERCOMPLETE 0x01
865 #define DWC3_DEPEVT_XFERINPROGRESS 0x02
866 #define DWC3_DEPEVT_XFERNOTREADY 0x03
867 #define DWC3_DEPEVT_RXTXFIFOEVT 0x04
868 #define DWC3_DEPEVT_STREAMEVT 0x06
869 #define DWC3_DEPEVT_EPCMDCMPLT 0x07
870
871 /**
872 * struct dwc3_event_depvt - Device Endpoint Events
873 * @one_bit: indicates this is an endpoint event (not used)
874 * @endpoint_number: number of the endpoint
875 * @endpoint_event: The event we have:
876 * 0x00 - Reserved
877 * 0x01 - XferComplete
878 * 0x02 - XferInProgress
879 * 0x03 - XferNotReady
880 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
881 * 0x05 - Reserved
882 * 0x06 - StreamEvt
883 * 0x07 - EPCmdCmplt
884 * @reserved11_10: Reserved, don't use.
885 * @status: Indicates the status of the event. Refer to databook for
886 * more information.
887 * @parameters: Parameters of the current event. Refer to databook for
888 * more information.
889 */
890 struct dwc3_event_depevt {
891 u32 one_bit:1;
892 u32 endpoint_number:5;
893 u32 endpoint_event:4;
894 u32 reserved11_10:2;
895 u32 status:4;
896
897 /* Within XferNotReady */
898 #define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3)
899
900 /* Within XferComplete */
901 #define DEPEVT_STATUS_BUSERR (1 << 0)
902 #define DEPEVT_STATUS_SHORT (1 << 1)
903 #define DEPEVT_STATUS_IOC (1 << 2)
904 #define DEPEVT_STATUS_LST (1 << 3)
905
906 /* Stream event only */
907 #define DEPEVT_STREAMEVT_FOUND 1
908 #define DEPEVT_STREAMEVT_NOTFOUND 2
909
910 /* Control-only Status */
911 #define DEPEVT_STATUS_CONTROL_DATA 1
912 #define DEPEVT_STATUS_CONTROL_STATUS 2
913
914 u32 parameters:16;
915 } __packed;
916
917 /**
918 * struct dwc3_event_devt - Device Events
919 * @one_bit: indicates this is a non-endpoint event (not used)
920 * @device_event: indicates it's a device event. Should read as 0x00
921 * @type: indicates the type of device event.
922 * 0 - DisconnEvt
923 * 1 - USBRst
924 * 2 - ConnectDone
925 * 3 - ULStChng
926 * 4 - WkUpEvt
927 * 5 - Reserved
928 * 6 - EOPF
929 * 7 - SOF
930 * 8 - Reserved
931 * 9 - ErrticErr
932 * 10 - CmdCmplt
933 * 11 - EvntOverflow
934 * 12 - VndrDevTstRcved
935 * @reserved15_12: Reserved, not used
936 * @event_info: Information about this event
937 * @reserved31_25: Reserved, not used
938 */
939 struct dwc3_event_devt {
940 u32 one_bit:1;
941 u32 device_event:7;
942 u32 type:4;
943 u32 reserved15_12:4;
944 u32 event_info:9;
945 u32 reserved31_25:7;
946 } __packed;
947
948 /**
949 * struct dwc3_event_gevt - Other Core Events
950 * @one_bit: indicates this is a non-endpoint event (not used)
951 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
952 * @phy_port_number: self-explanatory
953 * @reserved31_12: Reserved, not used.
954 */
955 struct dwc3_event_gevt {
956 u32 one_bit:1;
957 u32 device_event:7;
958 u32 phy_port_number:4;
959 u32 reserved31_12:20;
960 } __packed;
961
962 /**
963 * union dwc3_event - representation of Event Buffer contents
964 * @raw: raw 32-bit event
965 * @type: the type of the event
966 * @depevt: Device Endpoint Event
967 * @devt: Device Event
968 * @gevt: Global Event
969 */
970 union dwc3_event {
971 u32 raw;
972 struct dwc3_event_type type;
973 struct dwc3_event_depevt depevt;
974 struct dwc3_event_devt devt;
975 struct dwc3_event_gevt gevt;
976 };
977
978 /**
979 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
980 * parameters
981 * @param2: third parameter
982 * @param1: second parameter
983 * @param0: first parameter
984 */
985 struct dwc3_gadget_ep_cmd_params {
986 u32 param2;
987 u32 param1;
988 u32 param0;
989 };
990
991 /*
992 * DWC3 Features to be used as Driver Data
993 */
994
995 #define DWC3_HAS_PERIPHERAL BIT(0)
996 #define DWC3_HAS_XHCI BIT(1)
997 #define DWC3_HAS_OTG BIT(3)
998
999 /* prototypes */
1000 void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
1001 int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc);
1002
1003 #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1004 int dwc3_host_init(struct dwc3 *dwc);
1005 void dwc3_host_exit(struct dwc3 *dwc);
1006 #else
1007 static inline int dwc3_host_init(struct dwc3 *dwc)
1008 { return 0; }
1009 static inline void dwc3_host_exit(struct dwc3 *dwc)
1010 { }
1011 #endif
1012
1013 #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1014 int dwc3_gadget_init(struct dwc3 *dwc);
1015 void dwc3_gadget_exit(struct dwc3 *dwc);
1016 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1017 int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1018 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
1019 int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
1020 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params);
1021 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
1022 #else
1023 static inline int dwc3_gadget_init(struct dwc3 *dwc)
1024 { return 0; }
1025 static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1026 { }
1027 static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1028 { return 0; }
1029 static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1030 { return 0; }
1031 static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1032 enum dwc3_link_state state)
1033 { return 0; }
1034
1035 static inline int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
1036 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
1037 { return 0; }
1038 static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1039 int cmd, u32 param)
1040 { return 0; }
1041 #endif
1042
1043 /* power management interface */
1044 #if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
1045 int dwc3_gadget_suspend(struct dwc3 *dwc);
1046 int dwc3_gadget_resume(struct dwc3 *dwc);
1047 #else
1048 static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1049 {
1050 return 0;
1051 }
1052
1053 static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1054 {
1055 return 0;
1056 }
1057 #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1058
1059 #if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1060 int dwc3_ulpi_init(struct dwc3 *dwc);
1061 void dwc3_ulpi_exit(struct dwc3 *dwc);
1062 #else
1063 static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1064 { return 0; }
1065 static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1066 { }
1067 #endif
1068
1069 #endif /* __DRIVERS_USB_DWC3_CORE_H */
This page took 0.082339 seconds and 5 git commands to generate.