xhci: Remove BUG_ON in xhci_get_input_control_ctx.
[deliverable/linux.git] / drivers / usb / host / xhci.c
1 /*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23 #include <linux/pci.h>
24 #include <linux/irq.h>
25 #include <linux/log2.h>
26 #include <linux/module.h>
27 #include <linux/moduleparam.h>
28 #include <linux/slab.h>
29 #include <linux/dmi.h>
30
31 #include "xhci.h"
32
33 #define DRIVER_AUTHOR "Sarah Sharp"
34 #define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
35
36 /* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
37 static int link_quirk;
38 module_param(link_quirk, int, S_IRUGO | S_IWUSR);
39 MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
40
41 /* TODO: copied from ehci-hcd.c - can this be refactored? */
42 /*
43 * xhci_handshake - spin reading hc until handshake completes or fails
44 * @ptr: address of hc register to be read
45 * @mask: bits to look at in result of read
46 * @done: value of those bits when handshake succeeds
47 * @usec: timeout in microseconds
48 *
49 * Returns negative errno, or zero on success
50 *
51 * Success happens when the "mask" bits have the specified value (hardware
52 * handshake done). There are two failure modes: "usec" have passed (major
53 * hardware flakeout), or the register reads as all-ones (hardware removed).
54 */
55 int xhci_handshake(struct xhci_hcd *xhci, void __iomem *ptr,
56 u32 mask, u32 done, int usec)
57 {
58 u32 result;
59
60 do {
61 result = xhci_readl(xhci, ptr);
62 if (result == ~(u32)0) /* card removed */
63 return -ENODEV;
64 result &= mask;
65 if (result == done)
66 return 0;
67 udelay(1);
68 usec--;
69 } while (usec > 0);
70 return -ETIMEDOUT;
71 }
72
73 /*
74 * Disable interrupts and begin the xHCI halting process.
75 */
76 void xhci_quiesce(struct xhci_hcd *xhci)
77 {
78 u32 halted;
79 u32 cmd;
80 u32 mask;
81
82 mask = ~(XHCI_IRQS);
83 halted = xhci_readl(xhci, &xhci->op_regs->status) & STS_HALT;
84 if (!halted)
85 mask &= ~CMD_RUN;
86
87 cmd = xhci_readl(xhci, &xhci->op_regs->command);
88 cmd &= mask;
89 xhci_writel(xhci, cmd, &xhci->op_regs->command);
90 }
91
92 /*
93 * Force HC into halt state.
94 *
95 * Disable any IRQs and clear the run/stop bit.
96 * HC will complete any current and actively pipelined transactions, and
97 * should halt within 16 ms of the run/stop bit being cleared.
98 * Read HC Halted bit in the status register to see when the HC is finished.
99 */
100 int xhci_halt(struct xhci_hcd *xhci)
101 {
102 int ret;
103 xhci_dbg(xhci, "// Halt the HC\n");
104 xhci_quiesce(xhci);
105
106 ret = xhci_handshake(xhci, &xhci->op_regs->status,
107 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
108 if (!ret) {
109 xhci->xhc_state |= XHCI_STATE_HALTED;
110 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
111 } else
112 xhci_warn(xhci, "Host not halted after %u microseconds.\n",
113 XHCI_MAX_HALT_USEC);
114 return ret;
115 }
116
117 /*
118 * Set the run bit and wait for the host to be running.
119 */
120 static int xhci_start(struct xhci_hcd *xhci)
121 {
122 u32 temp;
123 int ret;
124
125 temp = xhci_readl(xhci, &xhci->op_regs->command);
126 temp |= (CMD_RUN);
127 xhci_dbg(xhci, "// Turn on HC, cmd = 0x%x.\n",
128 temp);
129 xhci_writel(xhci, temp, &xhci->op_regs->command);
130
131 /*
132 * Wait for the HCHalted Status bit to be 0 to indicate the host is
133 * running.
134 */
135 ret = xhci_handshake(xhci, &xhci->op_regs->status,
136 STS_HALT, 0, XHCI_MAX_HALT_USEC);
137 if (ret == -ETIMEDOUT)
138 xhci_err(xhci, "Host took too long to start, "
139 "waited %u microseconds.\n",
140 XHCI_MAX_HALT_USEC);
141 if (!ret)
142 xhci->xhc_state &= ~XHCI_STATE_HALTED;
143 return ret;
144 }
145
146 /*
147 * Reset a halted HC.
148 *
149 * This resets pipelines, timers, counters, state machines, etc.
150 * Transactions will be terminated immediately, and operational registers
151 * will be set to their defaults.
152 */
153 int xhci_reset(struct xhci_hcd *xhci)
154 {
155 u32 command;
156 u32 state;
157 int ret, i;
158
159 state = xhci_readl(xhci, &xhci->op_regs->status);
160 if ((state & STS_HALT) == 0) {
161 xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
162 return 0;
163 }
164
165 xhci_dbg(xhci, "// Reset the HC\n");
166 command = xhci_readl(xhci, &xhci->op_regs->command);
167 command |= CMD_RESET;
168 xhci_writel(xhci, command, &xhci->op_regs->command);
169
170 ret = xhci_handshake(xhci, &xhci->op_regs->command,
171 CMD_RESET, 0, 10 * 1000 * 1000);
172 if (ret)
173 return ret;
174
175 xhci_dbg(xhci, "Wait for controller to be ready for doorbell rings\n");
176 /*
177 * xHCI cannot write to any doorbells or operational registers other
178 * than status until the "Controller Not Ready" flag is cleared.
179 */
180 ret = xhci_handshake(xhci, &xhci->op_regs->status,
181 STS_CNR, 0, 10 * 1000 * 1000);
182
183 for (i = 0; i < 2; ++i) {
184 xhci->bus_state[i].port_c_suspend = 0;
185 xhci->bus_state[i].suspended_ports = 0;
186 xhci->bus_state[i].resuming_ports = 0;
187 }
188
189 return ret;
190 }
191
192 #ifdef CONFIG_PCI
193 static int xhci_free_msi(struct xhci_hcd *xhci)
194 {
195 int i;
196
197 if (!xhci->msix_entries)
198 return -EINVAL;
199
200 for (i = 0; i < xhci->msix_count; i++)
201 if (xhci->msix_entries[i].vector)
202 free_irq(xhci->msix_entries[i].vector,
203 xhci_to_hcd(xhci));
204 return 0;
205 }
206
207 /*
208 * Set up MSI
209 */
210 static int xhci_setup_msi(struct xhci_hcd *xhci)
211 {
212 int ret;
213 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
214
215 ret = pci_enable_msi(pdev);
216 if (ret) {
217 xhci_dbg(xhci, "failed to allocate MSI entry\n");
218 return ret;
219 }
220
221 ret = request_irq(pdev->irq, xhci_msi_irq,
222 0, "xhci_hcd", xhci_to_hcd(xhci));
223 if (ret) {
224 xhci_dbg(xhci, "disable MSI interrupt\n");
225 pci_disable_msi(pdev);
226 }
227
228 return ret;
229 }
230
231 /*
232 * Free IRQs
233 * free all IRQs request
234 */
235 static void xhci_free_irq(struct xhci_hcd *xhci)
236 {
237 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
238 int ret;
239
240 /* return if using legacy interrupt */
241 if (xhci_to_hcd(xhci)->irq > 0)
242 return;
243
244 ret = xhci_free_msi(xhci);
245 if (!ret)
246 return;
247 if (pdev->irq > 0)
248 free_irq(pdev->irq, xhci_to_hcd(xhci));
249
250 return;
251 }
252
253 /*
254 * Set up MSI-X
255 */
256 static int xhci_setup_msix(struct xhci_hcd *xhci)
257 {
258 int i, ret = 0;
259 struct usb_hcd *hcd = xhci_to_hcd(xhci);
260 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
261
262 /*
263 * calculate number of msi-x vectors supported.
264 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
265 * with max number of interrupters based on the xhci HCSPARAMS1.
266 * - num_online_cpus: maximum msi-x vectors per CPUs core.
267 * Add additional 1 vector to ensure always available interrupt.
268 */
269 xhci->msix_count = min(num_online_cpus() + 1,
270 HCS_MAX_INTRS(xhci->hcs_params1));
271
272 xhci->msix_entries =
273 kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
274 GFP_KERNEL);
275 if (!xhci->msix_entries) {
276 xhci_err(xhci, "Failed to allocate MSI-X entries\n");
277 return -ENOMEM;
278 }
279
280 for (i = 0; i < xhci->msix_count; i++) {
281 xhci->msix_entries[i].entry = i;
282 xhci->msix_entries[i].vector = 0;
283 }
284
285 ret = pci_enable_msix(pdev, xhci->msix_entries, xhci->msix_count);
286 if (ret) {
287 xhci_dbg(xhci, "Failed to enable MSI-X\n");
288 goto free_entries;
289 }
290
291 for (i = 0; i < xhci->msix_count; i++) {
292 ret = request_irq(xhci->msix_entries[i].vector,
293 xhci_msi_irq,
294 0, "xhci_hcd", xhci_to_hcd(xhci));
295 if (ret)
296 goto disable_msix;
297 }
298
299 hcd->msix_enabled = 1;
300 return ret;
301
302 disable_msix:
303 xhci_dbg(xhci, "disable MSI-X interrupt\n");
304 xhci_free_irq(xhci);
305 pci_disable_msix(pdev);
306 free_entries:
307 kfree(xhci->msix_entries);
308 xhci->msix_entries = NULL;
309 return ret;
310 }
311
312 /* Free any IRQs and disable MSI-X */
313 static void xhci_cleanup_msix(struct xhci_hcd *xhci)
314 {
315 struct usb_hcd *hcd = xhci_to_hcd(xhci);
316 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
317
318 xhci_free_irq(xhci);
319
320 if (xhci->msix_entries) {
321 pci_disable_msix(pdev);
322 kfree(xhci->msix_entries);
323 xhci->msix_entries = NULL;
324 } else {
325 pci_disable_msi(pdev);
326 }
327
328 hcd->msix_enabled = 0;
329 return;
330 }
331
332 static void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
333 {
334 int i;
335
336 if (xhci->msix_entries) {
337 for (i = 0; i < xhci->msix_count; i++)
338 synchronize_irq(xhci->msix_entries[i].vector);
339 }
340 }
341
342 static int xhci_try_enable_msi(struct usb_hcd *hcd)
343 {
344 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
345 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
346 int ret;
347
348 /*
349 * Some Fresco Logic host controllers advertise MSI, but fail to
350 * generate interrupts. Don't even try to enable MSI.
351 */
352 if (xhci->quirks & XHCI_BROKEN_MSI)
353 goto legacy_irq;
354
355 /* unregister the legacy interrupt */
356 if (hcd->irq)
357 free_irq(hcd->irq, hcd);
358 hcd->irq = 0;
359
360 ret = xhci_setup_msix(xhci);
361 if (ret)
362 /* fall back to msi*/
363 ret = xhci_setup_msi(xhci);
364
365 if (!ret)
366 /* hcd->irq is 0, we have MSI */
367 return 0;
368
369 if (!pdev->irq) {
370 xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
371 return -EINVAL;
372 }
373
374 legacy_irq:
375 /* fall back to legacy interrupt*/
376 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
377 hcd->irq_descr, hcd);
378 if (ret) {
379 xhci_err(xhci, "request interrupt %d failed\n",
380 pdev->irq);
381 return ret;
382 }
383 hcd->irq = pdev->irq;
384 return 0;
385 }
386
387 #else
388
389 static int xhci_try_enable_msi(struct usb_hcd *hcd)
390 {
391 return 0;
392 }
393
394 static void xhci_cleanup_msix(struct xhci_hcd *xhci)
395 {
396 }
397
398 static void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
399 {
400 }
401
402 #endif
403
404 static void compliance_mode_recovery(unsigned long arg)
405 {
406 struct xhci_hcd *xhci;
407 struct usb_hcd *hcd;
408 u32 temp;
409 int i;
410
411 xhci = (struct xhci_hcd *)arg;
412
413 for (i = 0; i < xhci->num_usb3_ports; i++) {
414 temp = xhci_readl(xhci, xhci->usb3_ports[i]);
415 if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
416 /*
417 * Compliance Mode Detected. Letting USB Core
418 * handle the Warm Reset
419 */
420 xhci_dbg(xhci, "Compliance mode detected->port %d\n",
421 i + 1);
422 xhci_dbg(xhci, "Attempting compliance mode recovery\n");
423 hcd = xhci->shared_hcd;
424
425 if (hcd->state == HC_STATE_SUSPENDED)
426 usb_hcd_resume_root_hub(hcd);
427
428 usb_hcd_poll_rh_status(hcd);
429 }
430 }
431
432 if (xhci->port_status_u0 != ((1 << xhci->num_usb3_ports)-1))
433 mod_timer(&xhci->comp_mode_recovery_timer,
434 jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
435 }
436
437 /*
438 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
439 * that causes ports behind that hardware to enter compliance mode sometimes.
440 * The quirk creates a timer that polls every 2 seconds the link state of
441 * each host controller's port and recovers it by issuing a Warm reset
442 * if Compliance mode is detected, otherwise the port will become "dead" (no
443 * device connections or disconnections will be detected anymore). Becasue no
444 * status event is generated when entering compliance mode (per xhci spec),
445 * this quirk is needed on systems that have the failing hardware installed.
446 */
447 static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
448 {
449 xhci->port_status_u0 = 0;
450 init_timer(&xhci->comp_mode_recovery_timer);
451
452 xhci->comp_mode_recovery_timer.data = (unsigned long) xhci;
453 xhci->comp_mode_recovery_timer.function = compliance_mode_recovery;
454 xhci->comp_mode_recovery_timer.expires = jiffies +
455 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
456
457 set_timer_slack(&xhci->comp_mode_recovery_timer,
458 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
459 add_timer(&xhci->comp_mode_recovery_timer);
460 xhci_dbg(xhci, "Compliance mode recovery timer initialized\n");
461 }
462
463 /*
464 * This function identifies the systems that have installed the SN65LVPE502CP
465 * USB3.0 re-driver and that need the Compliance Mode Quirk.
466 * Systems:
467 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
468 */
469 bool xhci_compliance_mode_recovery_timer_quirk_check(void)
470 {
471 const char *dmi_product_name, *dmi_sys_vendor;
472
473 dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
474 dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
475 if (!dmi_product_name || !dmi_sys_vendor)
476 return false;
477
478 if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
479 return false;
480
481 if (strstr(dmi_product_name, "Z420") ||
482 strstr(dmi_product_name, "Z620") ||
483 strstr(dmi_product_name, "Z820") ||
484 strstr(dmi_product_name, "Z1 Workstation"))
485 return true;
486
487 return false;
488 }
489
490 static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
491 {
492 return (xhci->port_status_u0 == ((1 << xhci->num_usb3_ports)-1));
493 }
494
495
496 /*
497 * Initialize memory for HCD and xHC (one-time init).
498 *
499 * Program the PAGESIZE register, initialize the device context array, create
500 * device contexts (?), set up a command ring segment (or two?), create event
501 * ring (one for now).
502 */
503 int xhci_init(struct usb_hcd *hcd)
504 {
505 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
506 int retval = 0;
507
508 xhci_dbg(xhci, "xhci_init\n");
509 spin_lock_init(&xhci->lock);
510 if (xhci->hci_version == 0x95 && link_quirk) {
511 xhci_dbg(xhci, "QUIRK: Not clearing Link TRB chain bits.\n");
512 xhci->quirks |= XHCI_LINK_TRB_QUIRK;
513 } else {
514 xhci_dbg(xhci, "xHCI doesn't need link TRB QUIRK\n");
515 }
516 retval = xhci_mem_init(xhci, GFP_KERNEL);
517 xhci_dbg(xhci, "Finished xhci_init\n");
518
519 /* Initializing Compliance Mode Recovery Data If Needed */
520 if (xhci_compliance_mode_recovery_timer_quirk_check()) {
521 xhci->quirks |= XHCI_COMP_MODE_QUIRK;
522 compliance_mode_recovery_timer_init(xhci);
523 }
524
525 return retval;
526 }
527
528 /*-------------------------------------------------------------------------*/
529
530
531 #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
532 static void xhci_event_ring_work(unsigned long arg)
533 {
534 unsigned long flags;
535 int temp;
536 u64 temp_64;
537 struct xhci_hcd *xhci = (struct xhci_hcd *) arg;
538 int i, j;
539
540 xhci_dbg(xhci, "Poll event ring: %lu\n", jiffies);
541
542 spin_lock_irqsave(&xhci->lock, flags);
543 temp = xhci_readl(xhci, &xhci->op_regs->status);
544 xhci_dbg(xhci, "op reg status = 0x%x\n", temp);
545 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
546 (xhci->xhc_state & XHCI_STATE_HALTED)) {
547 xhci_dbg(xhci, "HW died, polling stopped.\n");
548 spin_unlock_irqrestore(&xhci->lock, flags);
549 return;
550 }
551
552 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
553 xhci_dbg(xhci, "ir_set 0 pending = 0x%x\n", temp);
554 xhci_dbg(xhci, "HC error bitmask = 0x%x\n", xhci->error_bitmask);
555 xhci->error_bitmask = 0;
556 xhci_dbg(xhci, "Event ring:\n");
557 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
558 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
559 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
560 temp_64 &= ~ERST_PTR_MASK;
561 xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
562 xhci_dbg(xhci, "Command ring:\n");
563 xhci_debug_segment(xhci, xhci->cmd_ring->deq_seg);
564 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
565 xhci_dbg_cmd_ptrs(xhci);
566 for (i = 0; i < MAX_HC_SLOTS; ++i) {
567 if (!xhci->devs[i])
568 continue;
569 for (j = 0; j < 31; ++j) {
570 xhci_dbg_ep_rings(xhci, i, j, &xhci->devs[i]->eps[j]);
571 }
572 }
573 spin_unlock_irqrestore(&xhci->lock, flags);
574
575 if (!xhci->zombie)
576 mod_timer(&xhci->event_ring_timer, jiffies + POLL_TIMEOUT * HZ);
577 else
578 xhci_dbg(xhci, "Quit polling the event ring.\n");
579 }
580 #endif
581
582 static int xhci_run_finished(struct xhci_hcd *xhci)
583 {
584 if (xhci_start(xhci)) {
585 xhci_halt(xhci);
586 return -ENODEV;
587 }
588 xhci->shared_hcd->state = HC_STATE_RUNNING;
589 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
590
591 if (xhci->quirks & XHCI_NEC_HOST)
592 xhci_ring_cmd_db(xhci);
593
594 xhci_dbg(xhci, "Finished xhci_run for USB3 roothub\n");
595 return 0;
596 }
597
598 /*
599 * Start the HC after it was halted.
600 *
601 * This function is called by the USB core when the HC driver is added.
602 * Its opposite is xhci_stop().
603 *
604 * xhci_init() must be called once before this function can be called.
605 * Reset the HC, enable device slot contexts, program DCBAAP, and
606 * set command ring pointer and event ring pointer.
607 *
608 * Setup MSI-X vectors and enable interrupts.
609 */
610 int xhci_run(struct usb_hcd *hcd)
611 {
612 u32 temp;
613 u64 temp_64;
614 int ret;
615 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
616
617 /* Start the xHCI host controller running only after the USB 2.0 roothub
618 * is setup.
619 */
620
621 hcd->uses_new_polling = 1;
622 if (!usb_hcd_is_primary_hcd(hcd))
623 return xhci_run_finished(xhci);
624
625 xhci_dbg(xhci, "xhci_run\n");
626
627 ret = xhci_try_enable_msi(hcd);
628 if (ret)
629 return ret;
630
631 #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
632 init_timer(&xhci->event_ring_timer);
633 xhci->event_ring_timer.data = (unsigned long) xhci;
634 xhci->event_ring_timer.function = xhci_event_ring_work;
635 /* Poll the event ring */
636 xhci->event_ring_timer.expires = jiffies + POLL_TIMEOUT * HZ;
637 xhci->zombie = 0;
638 xhci_dbg(xhci, "Setting event ring polling timer\n");
639 add_timer(&xhci->event_ring_timer);
640 #endif
641
642 xhci_dbg(xhci, "Command ring memory map follows:\n");
643 xhci_debug_ring(xhci, xhci->cmd_ring);
644 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
645 xhci_dbg_cmd_ptrs(xhci);
646
647 xhci_dbg(xhci, "ERST memory map follows:\n");
648 xhci_dbg_erst(xhci, &xhci->erst);
649 xhci_dbg(xhci, "Event ring:\n");
650 xhci_debug_ring(xhci, xhci->event_ring);
651 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
652 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
653 temp_64 &= ~ERST_PTR_MASK;
654 xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
655
656 xhci_dbg(xhci, "// Set the interrupt modulation register\n");
657 temp = xhci_readl(xhci, &xhci->ir_set->irq_control);
658 temp &= ~ER_IRQ_INTERVAL_MASK;
659 temp |= (u32) 160;
660 xhci_writel(xhci, temp, &xhci->ir_set->irq_control);
661
662 /* Set the HCD state before we enable the irqs */
663 temp = xhci_readl(xhci, &xhci->op_regs->command);
664 temp |= (CMD_EIE);
665 xhci_dbg(xhci, "// Enable interrupts, cmd = 0x%x.\n",
666 temp);
667 xhci_writel(xhci, temp, &xhci->op_regs->command);
668
669 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
670 xhci_dbg(xhci, "// Enabling event ring interrupter %p by writing 0x%x to irq_pending\n",
671 xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
672 xhci_writel(xhci, ER_IRQ_ENABLE(temp),
673 &xhci->ir_set->irq_pending);
674 xhci_print_ir_set(xhci, 0);
675
676 if (xhci->quirks & XHCI_NEC_HOST)
677 xhci_queue_vendor_command(xhci, 0, 0, 0,
678 TRB_TYPE(TRB_NEC_GET_FW));
679
680 xhci_dbg(xhci, "Finished xhci_run for USB2 roothub\n");
681 return 0;
682 }
683
684 static void xhci_only_stop_hcd(struct usb_hcd *hcd)
685 {
686 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
687
688 spin_lock_irq(&xhci->lock);
689 xhci_halt(xhci);
690
691 /* The shared_hcd is going to be deallocated shortly (the USB core only
692 * calls this function when allocation fails in usb_add_hcd(), or
693 * usb_remove_hcd() is called). So we need to unset xHCI's pointer.
694 */
695 xhci->shared_hcd = NULL;
696 spin_unlock_irq(&xhci->lock);
697 }
698
699 /*
700 * Stop xHCI driver.
701 *
702 * This function is called by the USB core when the HC driver is removed.
703 * Its opposite is xhci_run().
704 *
705 * Disable device contexts, disable IRQs, and quiesce the HC.
706 * Reset the HC, finish any completed transactions, and cleanup memory.
707 */
708 void xhci_stop(struct usb_hcd *hcd)
709 {
710 u32 temp;
711 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
712
713 if (!usb_hcd_is_primary_hcd(hcd)) {
714 xhci_only_stop_hcd(xhci->shared_hcd);
715 return;
716 }
717
718 spin_lock_irq(&xhci->lock);
719 /* Make sure the xHC is halted for a USB3 roothub
720 * (xhci_stop() could be called as part of failed init).
721 */
722 xhci_halt(xhci);
723 xhci_reset(xhci);
724 spin_unlock_irq(&xhci->lock);
725
726 xhci_cleanup_msix(xhci);
727
728 #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
729 /* Tell the event ring poll function not to reschedule */
730 xhci->zombie = 1;
731 del_timer_sync(&xhci->event_ring_timer);
732 #endif
733
734 /* Deleting Compliance Mode Recovery Timer */
735 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
736 (!(xhci_all_ports_seen_u0(xhci)))) {
737 del_timer_sync(&xhci->comp_mode_recovery_timer);
738 xhci_dbg(xhci, "%s: compliance mode recovery timer deleted\n",
739 __func__);
740 }
741
742 if (xhci->quirks & XHCI_AMD_PLL_FIX)
743 usb_amd_dev_put();
744
745 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
746 temp = xhci_readl(xhci, &xhci->op_regs->status);
747 xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
748 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
749 xhci_writel(xhci, ER_IRQ_DISABLE(temp),
750 &xhci->ir_set->irq_pending);
751 xhci_print_ir_set(xhci, 0);
752
753 xhci_dbg(xhci, "cleaning up memory\n");
754 xhci_mem_cleanup(xhci);
755 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
756 xhci_readl(xhci, &xhci->op_regs->status));
757 }
758
759 /*
760 * Shutdown HC (not bus-specific)
761 *
762 * This is called when the machine is rebooting or halting. We assume that the
763 * machine will be powered off, and the HC's internal state will be reset.
764 * Don't bother to free memory.
765 *
766 * This will only ever be called with the main usb_hcd (the USB3 roothub).
767 */
768 void xhci_shutdown(struct usb_hcd *hcd)
769 {
770 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
771
772 if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
773 usb_disable_xhci_ports(to_pci_dev(hcd->self.controller));
774
775 spin_lock_irq(&xhci->lock);
776 xhci_halt(xhci);
777 spin_unlock_irq(&xhci->lock);
778
779 xhci_cleanup_msix(xhci);
780
781 xhci_dbg(xhci, "xhci_shutdown completed - status = %x\n",
782 xhci_readl(xhci, &xhci->op_regs->status));
783 }
784
785 #ifdef CONFIG_PM
786 static void xhci_save_registers(struct xhci_hcd *xhci)
787 {
788 xhci->s3.command = xhci_readl(xhci, &xhci->op_regs->command);
789 xhci->s3.dev_nt = xhci_readl(xhci, &xhci->op_regs->dev_notification);
790 xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
791 xhci->s3.config_reg = xhci_readl(xhci, &xhci->op_regs->config_reg);
792 xhci->s3.erst_size = xhci_readl(xhci, &xhci->ir_set->erst_size);
793 xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
794 xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
795 xhci->s3.irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
796 xhci->s3.irq_control = xhci_readl(xhci, &xhci->ir_set->irq_control);
797 }
798
799 static void xhci_restore_registers(struct xhci_hcd *xhci)
800 {
801 xhci_writel(xhci, xhci->s3.command, &xhci->op_regs->command);
802 xhci_writel(xhci, xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
803 xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
804 xhci_writel(xhci, xhci->s3.config_reg, &xhci->op_regs->config_reg);
805 xhci_writel(xhci, xhci->s3.erst_size, &xhci->ir_set->erst_size);
806 xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
807 xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
808 xhci_writel(xhci, xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
809 xhci_writel(xhci, xhci->s3.irq_control, &xhci->ir_set->irq_control);
810 }
811
812 static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
813 {
814 u64 val_64;
815
816 /* step 2: initialize command ring buffer */
817 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
818 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
819 (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
820 xhci->cmd_ring->dequeue) &
821 (u64) ~CMD_RING_RSVD_BITS) |
822 xhci->cmd_ring->cycle_state;
823 xhci_dbg(xhci, "// Setting command ring address to 0x%llx\n",
824 (long unsigned long) val_64);
825 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
826 }
827
828 /*
829 * The whole command ring must be cleared to zero when we suspend the host.
830 *
831 * The host doesn't save the command ring pointer in the suspend well, so we
832 * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
833 * aligned, because of the reserved bits in the command ring dequeue pointer
834 * register. Therefore, we can't just set the dequeue pointer back in the
835 * middle of the ring (TRBs are 16-byte aligned).
836 */
837 static void xhci_clear_command_ring(struct xhci_hcd *xhci)
838 {
839 struct xhci_ring *ring;
840 struct xhci_segment *seg;
841
842 ring = xhci->cmd_ring;
843 seg = ring->deq_seg;
844 do {
845 memset(seg->trbs, 0,
846 sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
847 seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
848 cpu_to_le32(~TRB_CYCLE);
849 seg = seg->next;
850 } while (seg != ring->deq_seg);
851
852 /* Reset the software enqueue and dequeue pointers */
853 ring->deq_seg = ring->first_seg;
854 ring->dequeue = ring->first_seg->trbs;
855 ring->enq_seg = ring->deq_seg;
856 ring->enqueue = ring->dequeue;
857
858 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
859 /*
860 * Ring is now zeroed, so the HW should look for change of ownership
861 * when the cycle bit is set to 1.
862 */
863 ring->cycle_state = 1;
864
865 /*
866 * Reset the hardware dequeue pointer.
867 * Yes, this will need to be re-written after resume, but we're paranoid
868 * and want to make sure the hardware doesn't access bogus memory
869 * because, say, the BIOS or an SMI started the host without changing
870 * the command ring pointers.
871 */
872 xhci_set_cmd_ring_deq(xhci);
873 }
874
875 /*
876 * Stop HC (not bus-specific)
877 *
878 * This is called when the machine transition into S3/S4 mode.
879 *
880 */
881 int xhci_suspend(struct xhci_hcd *xhci)
882 {
883 int rc = 0;
884 struct usb_hcd *hcd = xhci_to_hcd(xhci);
885 u32 command;
886
887 if (hcd->state != HC_STATE_SUSPENDED ||
888 xhci->shared_hcd->state != HC_STATE_SUSPENDED)
889 return -EINVAL;
890
891 /* Don't poll the roothubs on bus suspend. */
892 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
893 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
894 del_timer_sync(&hcd->rh_timer);
895
896 spin_lock_irq(&xhci->lock);
897 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
898 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
899 /* step 1: stop endpoint */
900 /* skipped assuming that port suspend has done */
901
902 /* step 2: clear Run/Stop bit */
903 command = xhci_readl(xhci, &xhci->op_regs->command);
904 command &= ~CMD_RUN;
905 xhci_writel(xhci, command, &xhci->op_regs->command);
906 if (xhci_handshake(xhci, &xhci->op_regs->status,
907 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC)) {
908 xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
909 spin_unlock_irq(&xhci->lock);
910 return -ETIMEDOUT;
911 }
912 xhci_clear_command_ring(xhci);
913
914 /* step 3: save registers */
915 xhci_save_registers(xhci);
916
917 /* step 4: set CSS flag */
918 command = xhci_readl(xhci, &xhci->op_regs->command);
919 command |= CMD_CSS;
920 xhci_writel(xhci, command, &xhci->op_regs->command);
921 if (xhci_handshake(xhci, &xhci->op_regs->status,
922 STS_SAVE, 0, 10 * 1000)) {
923 xhci_warn(xhci, "WARN: xHC save state timeout\n");
924 spin_unlock_irq(&xhci->lock);
925 return -ETIMEDOUT;
926 }
927 spin_unlock_irq(&xhci->lock);
928
929 /*
930 * Deleting Compliance Mode Recovery Timer because the xHCI Host
931 * is about to be suspended.
932 */
933 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
934 (!(xhci_all_ports_seen_u0(xhci)))) {
935 del_timer_sync(&xhci->comp_mode_recovery_timer);
936 xhci_dbg(xhci, "%s: compliance mode recovery timer deleted\n",
937 __func__);
938 }
939
940 /* step 5: remove core well power */
941 /* synchronize irq when using MSI-X */
942 xhci_msix_sync_irqs(xhci);
943
944 return rc;
945 }
946
947 /*
948 * start xHC (not bus-specific)
949 *
950 * This is called when the machine transition from S3/S4 mode.
951 *
952 */
953 int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
954 {
955 u32 command, temp = 0;
956 struct usb_hcd *hcd = xhci_to_hcd(xhci);
957 struct usb_hcd *secondary_hcd;
958 int retval = 0;
959 bool comp_timer_running = false;
960
961 /* Wait a bit if either of the roothubs need to settle from the
962 * transition into bus suspend.
963 */
964 if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
965 time_before(jiffies,
966 xhci->bus_state[1].next_statechange))
967 msleep(100);
968
969 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
970 set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
971
972 spin_lock_irq(&xhci->lock);
973 if (xhci->quirks & XHCI_RESET_ON_RESUME)
974 hibernated = true;
975
976 if (!hibernated) {
977 /* step 1: restore register */
978 xhci_restore_registers(xhci);
979 /* step 2: initialize command ring buffer */
980 xhci_set_cmd_ring_deq(xhci);
981 /* step 3: restore state and start state*/
982 /* step 3: set CRS flag */
983 command = xhci_readl(xhci, &xhci->op_regs->command);
984 command |= CMD_CRS;
985 xhci_writel(xhci, command, &xhci->op_regs->command);
986 if (xhci_handshake(xhci, &xhci->op_regs->status,
987 STS_RESTORE, 0, 10 * 1000)) {
988 xhci_warn(xhci, "WARN: xHC restore state timeout\n");
989 spin_unlock_irq(&xhci->lock);
990 return -ETIMEDOUT;
991 }
992 temp = xhci_readl(xhci, &xhci->op_regs->status);
993 }
994
995 /* If restore operation fails, re-initialize the HC during resume */
996 if ((temp & STS_SRE) || hibernated) {
997
998 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
999 !(xhci_all_ports_seen_u0(xhci))) {
1000 del_timer_sync(&xhci->comp_mode_recovery_timer);
1001 xhci_dbg(xhci, "Compliance Mode Recovery Timer deleted!\n");
1002 }
1003
1004 /* Let the USB core know _both_ roothubs lost power. */
1005 usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
1006 usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
1007
1008 xhci_dbg(xhci, "Stop HCD\n");
1009 xhci_halt(xhci);
1010 xhci_reset(xhci);
1011 spin_unlock_irq(&xhci->lock);
1012 xhci_cleanup_msix(xhci);
1013
1014 #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
1015 /* Tell the event ring poll function not to reschedule */
1016 xhci->zombie = 1;
1017 del_timer_sync(&xhci->event_ring_timer);
1018 #endif
1019
1020 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
1021 temp = xhci_readl(xhci, &xhci->op_regs->status);
1022 xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
1023 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
1024 xhci_writel(xhci, ER_IRQ_DISABLE(temp),
1025 &xhci->ir_set->irq_pending);
1026 xhci_print_ir_set(xhci, 0);
1027
1028 xhci_dbg(xhci, "cleaning up memory\n");
1029 xhci_mem_cleanup(xhci);
1030 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
1031 xhci_readl(xhci, &xhci->op_regs->status));
1032
1033 /* USB core calls the PCI reinit and start functions twice:
1034 * first with the primary HCD, and then with the secondary HCD.
1035 * If we don't do the same, the host will never be started.
1036 */
1037 if (!usb_hcd_is_primary_hcd(hcd))
1038 secondary_hcd = hcd;
1039 else
1040 secondary_hcd = xhci->shared_hcd;
1041
1042 xhci_dbg(xhci, "Initialize the xhci_hcd\n");
1043 retval = xhci_init(hcd->primary_hcd);
1044 if (retval)
1045 return retval;
1046 comp_timer_running = true;
1047
1048 xhci_dbg(xhci, "Start the primary HCD\n");
1049 retval = xhci_run(hcd->primary_hcd);
1050 if (!retval) {
1051 xhci_dbg(xhci, "Start the secondary HCD\n");
1052 retval = xhci_run(secondary_hcd);
1053 }
1054 hcd->state = HC_STATE_SUSPENDED;
1055 xhci->shared_hcd->state = HC_STATE_SUSPENDED;
1056 goto done;
1057 }
1058
1059 /* step 4: set Run/Stop bit */
1060 command = xhci_readl(xhci, &xhci->op_regs->command);
1061 command |= CMD_RUN;
1062 xhci_writel(xhci, command, &xhci->op_regs->command);
1063 xhci_handshake(xhci, &xhci->op_regs->status, STS_HALT,
1064 0, 250 * 1000);
1065
1066 /* step 5: walk topology and initialize portsc,
1067 * portpmsc and portli
1068 */
1069 /* this is done in bus_resume */
1070
1071 /* step 6: restart each of the previously
1072 * Running endpoints by ringing their doorbells
1073 */
1074
1075 spin_unlock_irq(&xhci->lock);
1076
1077 done:
1078 if (retval == 0) {
1079 usb_hcd_resume_root_hub(hcd);
1080 usb_hcd_resume_root_hub(xhci->shared_hcd);
1081 }
1082
1083 /*
1084 * If system is subject to the Quirk, Compliance Mode Timer needs to
1085 * be re-initialized Always after a system resume. Ports are subject
1086 * to suffer the Compliance Mode issue again. It doesn't matter if
1087 * ports have entered previously to U0 before system's suspension.
1088 */
1089 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && !comp_timer_running)
1090 compliance_mode_recovery_timer_init(xhci);
1091
1092 /* Re-enable port polling. */
1093 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1094 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1095 usb_hcd_poll_rh_status(hcd);
1096
1097 return retval;
1098 }
1099 #endif /* CONFIG_PM */
1100
1101 /*-------------------------------------------------------------------------*/
1102
1103 /**
1104 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
1105 * HCDs. Find the index for an endpoint given its descriptor. Use the return
1106 * value to right shift 1 for the bitmask.
1107 *
1108 * Index = (epnum * 2) + direction - 1,
1109 * where direction = 0 for OUT, 1 for IN.
1110 * For control endpoints, the IN index is used (OUT index is unused), so
1111 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
1112 */
1113 unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
1114 {
1115 unsigned int index;
1116 if (usb_endpoint_xfer_control(desc))
1117 index = (unsigned int) (usb_endpoint_num(desc)*2);
1118 else
1119 index = (unsigned int) (usb_endpoint_num(desc)*2) +
1120 (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
1121 return index;
1122 }
1123
1124 /* The reverse operation to xhci_get_endpoint_index. Calculate the USB endpoint
1125 * address from the XHCI endpoint index.
1126 */
1127 unsigned int xhci_get_endpoint_address(unsigned int ep_index)
1128 {
1129 unsigned int number = DIV_ROUND_UP(ep_index, 2);
1130 unsigned int direction = ep_index % 2 ? USB_DIR_OUT : USB_DIR_IN;
1131 return direction | number;
1132 }
1133
1134 /* Find the flag for this endpoint (for use in the control context). Use the
1135 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1136 * bit 1, etc.
1137 */
1138 unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
1139 {
1140 return 1 << (xhci_get_endpoint_index(desc) + 1);
1141 }
1142
1143 /* Find the flag for this endpoint (for use in the control context). Use the
1144 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1145 * bit 1, etc.
1146 */
1147 unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
1148 {
1149 return 1 << (ep_index + 1);
1150 }
1151
1152 /* Compute the last valid endpoint context index. Basically, this is the
1153 * endpoint index plus one. For slot contexts with more than valid endpoint,
1154 * we find the most significant bit set in the added contexts flags.
1155 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
1156 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
1157 */
1158 unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
1159 {
1160 return fls(added_ctxs) - 1;
1161 }
1162
1163 /* Returns 1 if the arguments are OK;
1164 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
1165 */
1166 static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
1167 struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
1168 const char *func) {
1169 struct xhci_hcd *xhci;
1170 struct xhci_virt_device *virt_dev;
1171
1172 if (!hcd || (check_ep && !ep) || !udev) {
1173 printk(KERN_DEBUG "xHCI %s called with invalid args\n",
1174 func);
1175 return -EINVAL;
1176 }
1177 if (!udev->parent) {
1178 printk(KERN_DEBUG "xHCI %s called for root hub\n",
1179 func);
1180 return 0;
1181 }
1182
1183 xhci = hcd_to_xhci(hcd);
1184 if (xhci->xhc_state & XHCI_STATE_HALTED)
1185 return -ENODEV;
1186
1187 if (check_virt_dev) {
1188 if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
1189 printk(KERN_DEBUG "xHCI %s called with unaddressed "
1190 "device\n", func);
1191 return -EINVAL;
1192 }
1193
1194 virt_dev = xhci->devs[udev->slot_id];
1195 if (virt_dev->udev != udev) {
1196 printk(KERN_DEBUG "xHCI %s called with udev and "
1197 "virt_dev does not match\n", func);
1198 return -EINVAL;
1199 }
1200 }
1201
1202 return 1;
1203 }
1204
1205 static int xhci_configure_endpoint(struct xhci_hcd *xhci,
1206 struct usb_device *udev, struct xhci_command *command,
1207 bool ctx_change, bool must_succeed);
1208
1209 /*
1210 * Full speed devices may have a max packet size greater than 8 bytes, but the
1211 * USB core doesn't know that until it reads the first 8 bytes of the
1212 * descriptor. If the usb_device's max packet size changes after that point,
1213 * we need to issue an evaluate context command and wait on it.
1214 */
1215 static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1216 unsigned int ep_index, struct urb *urb)
1217 {
1218 struct xhci_container_ctx *in_ctx;
1219 struct xhci_container_ctx *out_ctx;
1220 struct xhci_input_control_ctx *ctrl_ctx;
1221 struct xhci_ep_ctx *ep_ctx;
1222 int max_packet_size;
1223 int hw_max_packet_size;
1224 int ret = 0;
1225
1226 out_ctx = xhci->devs[slot_id]->out_ctx;
1227 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
1228 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
1229 max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
1230 if (hw_max_packet_size != max_packet_size) {
1231 xhci_dbg(xhci, "Max Packet Size for ep 0 changed.\n");
1232 xhci_dbg(xhci, "Max packet size in usb_device = %d\n",
1233 max_packet_size);
1234 xhci_dbg(xhci, "Max packet size in xHCI HW = %d\n",
1235 hw_max_packet_size);
1236 xhci_dbg(xhci, "Issuing evaluate context command.\n");
1237
1238 /* Set up the input context flags for the command */
1239 /* FIXME: This won't work if a non-default control endpoint
1240 * changes max packet sizes.
1241 */
1242 in_ctx = xhci->devs[slot_id]->in_ctx;
1243 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
1244 if (!ctrl_ctx) {
1245 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1246 __func__);
1247 return -ENOMEM;
1248 }
1249 /* Set up the modified control endpoint 0 */
1250 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1251 xhci->devs[slot_id]->out_ctx, ep_index);
1252
1253 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
1254 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
1255 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
1256
1257 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
1258 ctrl_ctx->drop_flags = 0;
1259
1260 xhci_dbg(xhci, "Slot %d input context\n", slot_id);
1261 xhci_dbg_ctx(xhci, in_ctx, ep_index);
1262 xhci_dbg(xhci, "Slot %d output context\n", slot_id);
1263 xhci_dbg_ctx(xhci, out_ctx, ep_index);
1264
1265 ret = xhci_configure_endpoint(xhci, urb->dev, NULL,
1266 true, false);
1267
1268 /* Clean up the input context for later use by bandwidth
1269 * functions.
1270 */
1271 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
1272 }
1273 return ret;
1274 }
1275
1276 /*
1277 * non-error returns are a promise to giveback() the urb later
1278 * we drop ownership so next owner (or urb unlink) can get it
1279 */
1280 int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1281 {
1282 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1283 struct xhci_td *buffer;
1284 unsigned long flags;
1285 int ret = 0;
1286 unsigned int slot_id, ep_index;
1287 struct urb_priv *urb_priv;
1288 int size, i;
1289
1290 if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
1291 true, true, __func__) <= 0)
1292 return -EINVAL;
1293
1294 slot_id = urb->dev->slot_id;
1295 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1296
1297 if (!HCD_HW_ACCESSIBLE(hcd)) {
1298 if (!in_interrupt())
1299 xhci_dbg(xhci, "urb submitted during PCI suspend\n");
1300 ret = -ESHUTDOWN;
1301 goto exit;
1302 }
1303
1304 if (usb_endpoint_xfer_isoc(&urb->ep->desc))
1305 size = urb->number_of_packets;
1306 else
1307 size = 1;
1308
1309 urb_priv = kzalloc(sizeof(struct urb_priv) +
1310 size * sizeof(struct xhci_td *), mem_flags);
1311 if (!urb_priv)
1312 return -ENOMEM;
1313
1314 buffer = kzalloc(size * sizeof(struct xhci_td), mem_flags);
1315 if (!buffer) {
1316 kfree(urb_priv);
1317 return -ENOMEM;
1318 }
1319
1320 for (i = 0; i < size; i++) {
1321 urb_priv->td[i] = buffer;
1322 buffer++;
1323 }
1324
1325 urb_priv->length = size;
1326 urb_priv->td_cnt = 0;
1327 urb->hcpriv = urb_priv;
1328
1329 if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1330 /* Check to see if the max packet size for the default control
1331 * endpoint changed during FS device enumeration
1332 */
1333 if (urb->dev->speed == USB_SPEED_FULL) {
1334 ret = xhci_check_maxpacket(xhci, slot_id,
1335 ep_index, urb);
1336 if (ret < 0) {
1337 xhci_urb_free_priv(xhci, urb_priv);
1338 urb->hcpriv = NULL;
1339 return ret;
1340 }
1341 }
1342
1343 /* We have a spinlock and interrupts disabled, so we must pass
1344 * atomic context to this function, which may allocate memory.
1345 */
1346 spin_lock_irqsave(&xhci->lock, flags);
1347 if (xhci->xhc_state & XHCI_STATE_DYING)
1348 goto dying;
1349 ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
1350 slot_id, ep_index);
1351 if (ret)
1352 goto free_priv;
1353 spin_unlock_irqrestore(&xhci->lock, flags);
1354 } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
1355 spin_lock_irqsave(&xhci->lock, flags);
1356 if (xhci->xhc_state & XHCI_STATE_DYING)
1357 goto dying;
1358 if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1359 EP_GETTING_STREAMS) {
1360 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1361 "is transitioning to using streams.\n");
1362 ret = -EINVAL;
1363 } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1364 EP_GETTING_NO_STREAMS) {
1365 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1366 "is transitioning to "
1367 "not having streams.\n");
1368 ret = -EINVAL;
1369 } else {
1370 ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1371 slot_id, ep_index);
1372 }
1373 if (ret)
1374 goto free_priv;
1375 spin_unlock_irqrestore(&xhci->lock, flags);
1376 } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
1377 spin_lock_irqsave(&xhci->lock, flags);
1378 if (xhci->xhc_state & XHCI_STATE_DYING)
1379 goto dying;
1380 ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1381 slot_id, ep_index);
1382 if (ret)
1383 goto free_priv;
1384 spin_unlock_irqrestore(&xhci->lock, flags);
1385 } else {
1386 spin_lock_irqsave(&xhci->lock, flags);
1387 if (xhci->xhc_state & XHCI_STATE_DYING)
1388 goto dying;
1389 ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1390 slot_id, ep_index);
1391 if (ret)
1392 goto free_priv;
1393 spin_unlock_irqrestore(&xhci->lock, flags);
1394 }
1395 exit:
1396 return ret;
1397 dying:
1398 xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
1399 "non-responsive xHCI host.\n",
1400 urb->ep->desc.bEndpointAddress, urb);
1401 ret = -ESHUTDOWN;
1402 free_priv:
1403 xhci_urb_free_priv(xhci, urb_priv);
1404 urb->hcpriv = NULL;
1405 spin_unlock_irqrestore(&xhci->lock, flags);
1406 return ret;
1407 }
1408
1409 /* Get the right ring for the given URB.
1410 * If the endpoint supports streams, boundary check the URB's stream ID.
1411 * If the endpoint doesn't support streams, return the singular endpoint ring.
1412 */
1413 static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
1414 struct urb *urb)
1415 {
1416 unsigned int slot_id;
1417 unsigned int ep_index;
1418 unsigned int stream_id;
1419 struct xhci_virt_ep *ep;
1420
1421 slot_id = urb->dev->slot_id;
1422 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1423 stream_id = urb->stream_id;
1424 ep = &xhci->devs[slot_id]->eps[ep_index];
1425 /* Common case: no streams */
1426 if (!(ep->ep_state & EP_HAS_STREAMS))
1427 return ep->ring;
1428
1429 if (stream_id == 0) {
1430 xhci_warn(xhci,
1431 "WARN: Slot ID %u, ep index %u has streams, "
1432 "but URB has no stream ID.\n",
1433 slot_id, ep_index);
1434 return NULL;
1435 }
1436
1437 if (stream_id < ep->stream_info->num_streams)
1438 return ep->stream_info->stream_rings[stream_id];
1439
1440 xhci_warn(xhci,
1441 "WARN: Slot ID %u, ep index %u has "
1442 "stream IDs 1 to %u allocated, "
1443 "but stream ID %u is requested.\n",
1444 slot_id, ep_index,
1445 ep->stream_info->num_streams - 1,
1446 stream_id);
1447 return NULL;
1448 }
1449
1450 /*
1451 * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
1452 * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
1453 * should pick up where it left off in the TD, unless a Set Transfer Ring
1454 * Dequeue Pointer is issued.
1455 *
1456 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1457 * the ring. Since the ring is a contiguous structure, they can't be physically
1458 * removed. Instead, there are two options:
1459 *
1460 * 1) If the HC is in the middle of processing the URB to be canceled, we
1461 * simply move the ring's dequeue pointer past those TRBs using the Set
1462 * Transfer Ring Dequeue Pointer command. This will be the common case,
1463 * when drivers timeout on the last submitted URB and attempt to cancel.
1464 *
1465 * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
1466 * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
1467 * HC will need to invalidate the any TRBs it has cached after the stop
1468 * endpoint command, as noted in the xHCI 0.95 errata.
1469 *
1470 * 3) The TD may have completed by the time the Stop Endpoint Command
1471 * completes, so software needs to handle that case too.
1472 *
1473 * This function should protect against the TD enqueueing code ringing the
1474 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1475 * It also needs to account for multiple cancellations on happening at the same
1476 * time for the same endpoint.
1477 *
1478 * Note that this function can be called in any context, or so says
1479 * usb_hcd_unlink_urb()
1480 */
1481 int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1482 {
1483 unsigned long flags;
1484 int ret, i;
1485 u32 temp;
1486 struct xhci_hcd *xhci;
1487 struct urb_priv *urb_priv;
1488 struct xhci_td *td;
1489 unsigned int ep_index;
1490 struct xhci_ring *ep_ring;
1491 struct xhci_virt_ep *ep;
1492
1493 xhci = hcd_to_xhci(hcd);
1494 spin_lock_irqsave(&xhci->lock, flags);
1495 /* Make sure the URB hasn't completed or been unlinked already */
1496 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1497 if (ret || !urb->hcpriv)
1498 goto done;
1499 temp = xhci_readl(xhci, &xhci->op_regs->status);
1500 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_HALTED)) {
1501 xhci_dbg(xhci, "HW died, freeing TD.\n");
1502 urb_priv = urb->hcpriv;
1503 for (i = urb_priv->td_cnt; i < urb_priv->length; i++) {
1504 td = urb_priv->td[i];
1505 if (!list_empty(&td->td_list))
1506 list_del_init(&td->td_list);
1507 if (!list_empty(&td->cancelled_td_list))
1508 list_del_init(&td->cancelled_td_list);
1509 }
1510
1511 usb_hcd_unlink_urb_from_ep(hcd, urb);
1512 spin_unlock_irqrestore(&xhci->lock, flags);
1513 usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
1514 xhci_urb_free_priv(xhci, urb_priv);
1515 return ret;
1516 }
1517 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
1518 (xhci->xhc_state & XHCI_STATE_HALTED)) {
1519 xhci_dbg(xhci, "Ep 0x%x: URB %p to be canceled on "
1520 "non-responsive xHCI host.\n",
1521 urb->ep->desc.bEndpointAddress, urb);
1522 /* Let the stop endpoint command watchdog timer (which set this
1523 * state) finish cleaning up the endpoint TD lists. We must
1524 * have caught it in the middle of dropping a lock and giving
1525 * back an URB.
1526 */
1527 goto done;
1528 }
1529
1530 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1531 ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
1532 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1533 if (!ep_ring) {
1534 ret = -EINVAL;
1535 goto done;
1536 }
1537
1538 urb_priv = urb->hcpriv;
1539 i = urb_priv->td_cnt;
1540 if (i < urb_priv->length)
1541 xhci_dbg(xhci, "Cancel URB %p, dev %s, ep 0x%x, "
1542 "starting at offset 0x%llx\n",
1543 urb, urb->dev->devpath,
1544 urb->ep->desc.bEndpointAddress,
1545 (unsigned long long) xhci_trb_virt_to_dma(
1546 urb_priv->td[i]->start_seg,
1547 urb_priv->td[i]->first_trb));
1548
1549 for (; i < urb_priv->length; i++) {
1550 td = urb_priv->td[i];
1551 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
1552 }
1553
1554 /* Queue a stop endpoint command, but only if this is
1555 * the first cancellation to be handled.
1556 */
1557 if (!(ep->ep_state & EP_HALT_PENDING)) {
1558 ep->ep_state |= EP_HALT_PENDING;
1559 ep->stop_cmds_pending++;
1560 ep->stop_cmd_timer.expires = jiffies +
1561 XHCI_STOP_EP_CMD_TIMEOUT * HZ;
1562 add_timer(&ep->stop_cmd_timer);
1563 xhci_queue_stop_endpoint(xhci, urb->dev->slot_id, ep_index, 0);
1564 xhci_ring_cmd_db(xhci);
1565 }
1566 done:
1567 spin_unlock_irqrestore(&xhci->lock, flags);
1568 return ret;
1569 }
1570
1571 /* Drop an endpoint from a new bandwidth configuration for this device.
1572 * Only one call to this function is allowed per endpoint before
1573 * check_bandwidth() or reset_bandwidth() must be called.
1574 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1575 * add the endpoint to the schedule with possibly new parameters denoted by a
1576 * different endpoint descriptor in usb_host_endpoint.
1577 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1578 * not allowed.
1579 *
1580 * The USB core will not allow URBs to be queued to an endpoint that is being
1581 * disabled, so there's no need for mutual exclusion to protect
1582 * the xhci->devs[slot_id] structure.
1583 */
1584 int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1585 struct usb_host_endpoint *ep)
1586 {
1587 struct xhci_hcd *xhci;
1588 struct xhci_container_ctx *in_ctx, *out_ctx;
1589 struct xhci_input_control_ctx *ctrl_ctx;
1590 struct xhci_slot_ctx *slot_ctx;
1591 unsigned int last_ctx;
1592 unsigned int ep_index;
1593 struct xhci_ep_ctx *ep_ctx;
1594 u32 drop_flag;
1595 u32 new_add_flags, new_drop_flags, new_slot_info;
1596 int ret;
1597
1598 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
1599 if (ret <= 0)
1600 return ret;
1601 xhci = hcd_to_xhci(hcd);
1602 if (xhci->xhc_state & XHCI_STATE_DYING)
1603 return -ENODEV;
1604
1605 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
1606 drop_flag = xhci_get_endpoint_flag(&ep->desc);
1607 if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1608 xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1609 __func__, drop_flag);
1610 return 0;
1611 }
1612
1613 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
1614 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
1615 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
1616 if (!ctrl_ctx) {
1617 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1618 __func__);
1619 return 0;
1620 }
1621
1622 ep_index = xhci_get_endpoint_index(&ep->desc);
1623 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
1624 /* If the HC already knows the endpoint is disabled,
1625 * or the HCD has noted it is disabled, ignore this request
1626 */
1627 if (((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1628 cpu_to_le32(EP_STATE_DISABLED)) ||
1629 le32_to_cpu(ctrl_ctx->drop_flags) &
1630 xhci_get_endpoint_flag(&ep->desc)) {
1631 xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1632 __func__, ep);
1633 return 0;
1634 }
1635
1636 ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1637 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1638
1639 ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1640 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1641
1642 last_ctx = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags));
1643 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
1644 /* Update the last valid endpoint context, if we deleted the last one */
1645 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) >
1646 LAST_CTX(last_ctx)) {
1647 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1648 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
1649 }
1650 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
1651
1652 xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1653
1654 xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1655 (unsigned int) ep->desc.bEndpointAddress,
1656 udev->slot_id,
1657 (unsigned int) new_drop_flags,
1658 (unsigned int) new_add_flags,
1659 (unsigned int) new_slot_info);
1660 return 0;
1661 }
1662
1663 /* Add an endpoint to a new possible bandwidth configuration for this device.
1664 * Only one call to this function is allowed per endpoint before
1665 * check_bandwidth() or reset_bandwidth() must be called.
1666 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1667 * add the endpoint to the schedule with possibly new parameters denoted by a
1668 * different endpoint descriptor in usb_host_endpoint.
1669 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1670 * not allowed.
1671 *
1672 * The USB core will not allow URBs to be queued to an endpoint until the
1673 * configuration or alt setting is installed in the device, so there's no need
1674 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
1675 */
1676 int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1677 struct usb_host_endpoint *ep)
1678 {
1679 struct xhci_hcd *xhci;
1680 struct xhci_container_ctx *in_ctx, *out_ctx;
1681 unsigned int ep_index;
1682 struct xhci_slot_ctx *slot_ctx;
1683 struct xhci_input_control_ctx *ctrl_ctx;
1684 u32 added_ctxs;
1685 unsigned int last_ctx;
1686 u32 new_add_flags, new_drop_flags, new_slot_info;
1687 struct xhci_virt_device *virt_dev;
1688 int ret = 0;
1689
1690 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
1691 if (ret <= 0) {
1692 /* So we won't queue a reset ep command for a root hub */
1693 ep->hcpriv = NULL;
1694 return ret;
1695 }
1696 xhci = hcd_to_xhci(hcd);
1697 if (xhci->xhc_state & XHCI_STATE_DYING)
1698 return -ENODEV;
1699
1700 added_ctxs = xhci_get_endpoint_flag(&ep->desc);
1701 last_ctx = xhci_last_valid_endpoint(added_ctxs);
1702 if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1703 /* FIXME when we have to issue an evaluate endpoint command to
1704 * deal with ep0 max packet size changing once we get the
1705 * descriptors
1706 */
1707 xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1708 __func__, added_ctxs);
1709 return 0;
1710 }
1711
1712 virt_dev = xhci->devs[udev->slot_id];
1713 in_ctx = virt_dev->in_ctx;
1714 out_ctx = virt_dev->out_ctx;
1715 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
1716 if (!ctrl_ctx) {
1717 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1718 __func__);
1719 return 0;
1720 }
1721
1722 ep_index = xhci_get_endpoint_index(&ep->desc);
1723 /* If this endpoint is already in use, and the upper layers are trying
1724 * to add it again without dropping it, reject the addition.
1725 */
1726 if (virt_dev->eps[ep_index].ring &&
1727 !(le32_to_cpu(ctrl_ctx->drop_flags) &
1728 xhci_get_endpoint_flag(&ep->desc))) {
1729 xhci_warn(xhci, "Trying to add endpoint 0x%x "
1730 "without dropping it.\n",
1731 (unsigned int) ep->desc.bEndpointAddress);
1732 return -EINVAL;
1733 }
1734
1735 /* If the HCD has already noted the endpoint is enabled,
1736 * ignore this request.
1737 */
1738 if (le32_to_cpu(ctrl_ctx->add_flags) &
1739 xhci_get_endpoint_flag(&ep->desc)) {
1740 xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1741 __func__, ep);
1742 return 0;
1743 }
1744
1745 /*
1746 * Configuration and alternate setting changes must be done in
1747 * process context, not interrupt context (or so documenation
1748 * for usb_set_interface() and usb_set_configuration() claim).
1749 */
1750 if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
1751 dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1752 __func__, ep->desc.bEndpointAddress);
1753 return -ENOMEM;
1754 }
1755
1756 ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1757 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1758
1759 /* If xhci_endpoint_disable() was called for this endpoint, but the
1760 * xHC hasn't been notified yet through the check_bandwidth() call,
1761 * this re-adds a new state for the endpoint from the new endpoint
1762 * descriptors. We must drop and re-add this endpoint, so we leave the
1763 * drop flags alone.
1764 */
1765 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1766
1767 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
1768 /* Update the last valid endpoint context, if we just added one past */
1769 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) <
1770 LAST_CTX(last_ctx)) {
1771 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1772 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
1773 }
1774 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
1775
1776 /* Store the usb_device pointer for later use */
1777 ep->hcpriv = udev;
1778
1779 xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1780 (unsigned int) ep->desc.bEndpointAddress,
1781 udev->slot_id,
1782 (unsigned int) new_drop_flags,
1783 (unsigned int) new_add_flags,
1784 (unsigned int) new_slot_info);
1785 return 0;
1786 }
1787
1788 static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
1789 {
1790 struct xhci_input_control_ctx *ctrl_ctx;
1791 struct xhci_ep_ctx *ep_ctx;
1792 struct xhci_slot_ctx *slot_ctx;
1793 int i;
1794
1795 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1796 if (!ctrl_ctx) {
1797 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1798 __func__);
1799 return;
1800 }
1801
1802 /* When a device's add flag and drop flag are zero, any subsequent
1803 * configure endpoint command will leave that endpoint's state
1804 * untouched. Make sure we don't leave any old state in the input
1805 * endpoint contexts.
1806 */
1807 ctrl_ctx->drop_flags = 0;
1808 ctrl_ctx->add_flags = 0;
1809 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
1810 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1811 /* Endpoint 0 is always valid */
1812 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
1813 for (i = 1; i < 31; ++i) {
1814 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
1815 ep_ctx->ep_info = 0;
1816 ep_ctx->ep_info2 = 0;
1817 ep_ctx->deq = 0;
1818 ep_ctx->tx_info = 0;
1819 }
1820 }
1821
1822 static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
1823 struct usb_device *udev, u32 *cmd_status)
1824 {
1825 int ret;
1826
1827 switch (*cmd_status) {
1828 case COMP_ENOMEM:
1829 dev_warn(&udev->dev, "Not enough host controller resources "
1830 "for new device state.\n");
1831 ret = -ENOMEM;
1832 /* FIXME: can we allocate more resources for the HC? */
1833 break;
1834 case COMP_BW_ERR:
1835 case COMP_2ND_BW_ERR:
1836 dev_warn(&udev->dev, "Not enough bandwidth "
1837 "for new device state.\n");
1838 ret = -ENOSPC;
1839 /* FIXME: can we go back to the old state? */
1840 break;
1841 case COMP_TRB_ERR:
1842 /* the HCD set up something wrong */
1843 dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
1844 "add flag = 1, "
1845 "and endpoint is not disabled.\n");
1846 ret = -EINVAL;
1847 break;
1848 case COMP_DEV_ERR:
1849 dev_warn(&udev->dev, "ERROR: Incompatible device for endpoint "
1850 "configure command.\n");
1851 ret = -ENODEV;
1852 break;
1853 case COMP_SUCCESS:
1854 dev_dbg(&udev->dev, "Successful Endpoint Configure command\n");
1855 ret = 0;
1856 break;
1857 default:
1858 xhci_err(xhci, "ERROR: unexpected command completion "
1859 "code 0x%x.\n", *cmd_status);
1860 ret = -EINVAL;
1861 break;
1862 }
1863 return ret;
1864 }
1865
1866 static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
1867 struct usb_device *udev, u32 *cmd_status)
1868 {
1869 int ret;
1870 struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
1871
1872 switch (*cmd_status) {
1873 case COMP_EINVAL:
1874 dev_warn(&udev->dev, "WARN: xHCI driver setup invalid evaluate "
1875 "context command.\n");
1876 ret = -EINVAL;
1877 break;
1878 case COMP_EBADSLT:
1879 dev_warn(&udev->dev, "WARN: slot not enabled for"
1880 "evaluate context command.\n");
1881 ret = -EINVAL;
1882 break;
1883 case COMP_CTX_STATE:
1884 dev_warn(&udev->dev, "WARN: invalid context state for "
1885 "evaluate context command.\n");
1886 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
1887 ret = -EINVAL;
1888 break;
1889 case COMP_DEV_ERR:
1890 dev_warn(&udev->dev, "ERROR: Incompatible device for evaluate "
1891 "context command.\n");
1892 ret = -ENODEV;
1893 break;
1894 case COMP_MEL_ERR:
1895 /* Max Exit Latency too large error */
1896 dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
1897 ret = -EINVAL;
1898 break;
1899 case COMP_SUCCESS:
1900 dev_dbg(&udev->dev, "Successful evaluate context command\n");
1901 ret = 0;
1902 break;
1903 default:
1904 xhci_err(xhci, "ERROR: unexpected command completion "
1905 "code 0x%x.\n", *cmd_status);
1906 ret = -EINVAL;
1907 break;
1908 }
1909 return ret;
1910 }
1911
1912 static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
1913 struct xhci_input_control_ctx *ctrl_ctx)
1914 {
1915 u32 valid_add_flags;
1916 u32 valid_drop_flags;
1917
1918 /* Ignore the slot flag (bit 0), and the default control endpoint flag
1919 * (bit 1). The default control endpoint is added during the Address
1920 * Device command and is never removed until the slot is disabled.
1921 */
1922 valid_add_flags = ctrl_ctx->add_flags >> 2;
1923 valid_drop_flags = ctrl_ctx->drop_flags >> 2;
1924
1925 /* Use hweight32 to count the number of ones in the add flags, or
1926 * number of endpoints added. Don't count endpoints that are changed
1927 * (both added and dropped).
1928 */
1929 return hweight32(valid_add_flags) -
1930 hweight32(valid_add_flags & valid_drop_flags);
1931 }
1932
1933 static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
1934 struct xhci_input_control_ctx *ctrl_ctx)
1935 {
1936 u32 valid_add_flags;
1937 u32 valid_drop_flags;
1938
1939 valid_add_flags = ctrl_ctx->add_flags >> 2;
1940 valid_drop_flags = ctrl_ctx->drop_flags >> 2;
1941
1942 return hweight32(valid_drop_flags) -
1943 hweight32(valid_add_flags & valid_drop_flags);
1944 }
1945
1946 /*
1947 * We need to reserve the new number of endpoints before the configure endpoint
1948 * command completes. We can't subtract the dropped endpoints from the number
1949 * of active endpoints until the command completes because we can oversubscribe
1950 * the host in this case:
1951 *
1952 * - the first configure endpoint command drops more endpoints than it adds
1953 * - a second configure endpoint command that adds more endpoints is queued
1954 * - the first configure endpoint command fails, so the config is unchanged
1955 * - the second command may succeed, even though there isn't enough resources
1956 *
1957 * Must be called with xhci->lock held.
1958 */
1959 static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
1960 struct xhci_input_control_ctx *ctrl_ctx)
1961 {
1962 u32 added_eps;
1963
1964 added_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
1965 if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
1966 xhci_dbg(xhci, "Not enough ep ctxs: "
1967 "%u active, need to add %u, limit is %u.\n",
1968 xhci->num_active_eps, added_eps,
1969 xhci->limit_active_eps);
1970 return -ENOMEM;
1971 }
1972 xhci->num_active_eps += added_eps;
1973 xhci_dbg(xhci, "Adding %u ep ctxs, %u now active.\n", added_eps,
1974 xhci->num_active_eps);
1975 return 0;
1976 }
1977
1978 /*
1979 * The configure endpoint was failed by the xHC for some other reason, so we
1980 * need to revert the resources that failed configuration would have used.
1981 *
1982 * Must be called with xhci->lock held.
1983 */
1984 static void xhci_free_host_resources(struct xhci_hcd *xhci,
1985 struct xhci_input_control_ctx *ctrl_ctx)
1986 {
1987 u32 num_failed_eps;
1988
1989 num_failed_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
1990 xhci->num_active_eps -= num_failed_eps;
1991 xhci_dbg(xhci, "Removing %u failed ep ctxs, %u now active.\n",
1992 num_failed_eps,
1993 xhci->num_active_eps);
1994 }
1995
1996 /*
1997 * Now that the command has completed, clean up the active endpoint count by
1998 * subtracting out the endpoints that were dropped (but not changed).
1999 *
2000 * Must be called with xhci->lock held.
2001 */
2002 static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
2003 struct xhci_input_control_ctx *ctrl_ctx)
2004 {
2005 u32 num_dropped_eps;
2006
2007 num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, ctrl_ctx);
2008 xhci->num_active_eps -= num_dropped_eps;
2009 if (num_dropped_eps)
2010 xhci_dbg(xhci, "Removing %u dropped ep ctxs, %u now active.\n",
2011 num_dropped_eps,
2012 xhci->num_active_eps);
2013 }
2014
2015 static unsigned int xhci_get_block_size(struct usb_device *udev)
2016 {
2017 switch (udev->speed) {
2018 case USB_SPEED_LOW:
2019 case USB_SPEED_FULL:
2020 return FS_BLOCK;
2021 case USB_SPEED_HIGH:
2022 return HS_BLOCK;
2023 case USB_SPEED_SUPER:
2024 return SS_BLOCK;
2025 case USB_SPEED_UNKNOWN:
2026 case USB_SPEED_WIRELESS:
2027 default:
2028 /* Should never happen */
2029 return 1;
2030 }
2031 }
2032
2033 static unsigned int
2034 xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
2035 {
2036 if (interval_bw->overhead[LS_OVERHEAD_TYPE])
2037 return LS_OVERHEAD;
2038 if (interval_bw->overhead[FS_OVERHEAD_TYPE])
2039 return FS_OVERHEAD;
2040 return HS_OVERHEAD;
2041 }
2042
2043 /* If we are changing a LS/FS device under a HS hub,
2044 * make sure (if we are activating a new TT) that the HS bus has enough
2045 * bandwidth for this new TT.
2046 */
2047 static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
2048 struct xhci_virt_device *virt_dev,
2049 int old_active_eps)
2050 {
2051 struct xhci_interval_bw_table *bw_table;
2052 struct xhci_tt_bw_info *tt_info;
2053
2054 /* Find the bandwidth table for the root port this TT is attached to. */
2055 bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
2056 tt_info = virt_dev->tt_info;
2057 /* If this TT already had active endpoints, the bandwidth for this TT
2058 * has already been added. Removing all periodic endpoints (and thus
2059 * making the TT enactive) will only decrease the bandwidth used.
2060 */
2061 if (old_active_eps)
2062 return 0;
2063 if (old_active_eps == 0 && tt_info->active_eps != 0) {
2064 if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
2065 return -ENOMEM;
2066 return 0;
2067 }
2068 /* Not sure why we would have no new active endpoints...
2069 *
2070 * Maybe because of an Evaluate Context change for a hub update or a
2071 * control endpoint 0 max packet size change?
2072 * FIXME: skip the bandwidth calculation in that case.
2073 */
2074 return 0;
2075 }
2076
2077 static int xhci_check_ss_bw(struct xhci_hcd *xhci,
2078 struct xhci_virt_device *virt_dev)
2079 {
2080 unsigned int bw_reserved;
2081
2082 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
2083 if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
2084 return -ENOMEM;
2085
2086 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
2087 if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
2088 return -ENOMEM;
2089
2090 return 0;
2091 }
2092
2093 /*
2094 * This algorithm is a very conservative estimate of the worst-case scheduling
2095 * scenario for any one interval. The hardware dynamically schedules the
2096 * packets, so we can't tell which microframe could be the limiting factor in
2097 * the bandwidth scheduling. This only takes into account periodic endpoints.
2098 *
2099 * Obviously, we can't solve an NP complete problem to find the minimum worst
2100 * case scenario. Instead, we come up with an estimate that is no less than
2101 * the worst case bandwidth used for any one microframe, but may be an
2102 * over-estimate.
2103 *
2104 * We walk the requirements for each endpoint by interval, starting with the
2105 * smallest interval, and place packets in the schedule where there is only one
2106 * possible way to schedule packets for that interval. In order to simplify
2107 * this algorithm, we record the largest max packet size for each interval, and
2108 * assume all packets will be that size.
2109 *
2110 * For interval 0, we obviously must schedule all packets for each interval.
2111 * The bandwidth for interval 0 is just the amount of data to be transmitted
2112 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
2113 * the number of packets).
2114 *
2115 * For interval 1, we have two possible microframes to schedule those packets
2116 * in. For this algorithm, if we can schedule the same number of packets for
2117 * each possible scheduling opportunity (each microframe), we will do so. The
2118 * remaining number of packets will be saved to be transmitted in the gaps in
2119 * the next interval's scheduling sequence.
2120 *
2121 * As we move those remaining packets to be scheduled with interval 2 packets,
2122 * we have to double the number of remaining packets to transmit. This is
2123 * because the intervals are actually powers of 2, and we would be transmitting
2124 * the previous interval's packets twice in this interval. We also have to be
2125 * sure that when we look at the largest max packet size for this interval, we
2126 * also look at the largest max packet size for the remaining packets and take
2127 * the greater of the two.
2128 *
2129 * The algorithm continues to evenly distribute packets in each scheduling
2130 * opportunity, and push the remaining packets out, until we get to the last
2131 * interval. Then those packets and their associated overhead are just added
2132 * to the bandwidth used.
2133 */
2134 static int xhci_check_bw_table(struct xhci_hcd *xhci,
2135 struct xhci_virt_device *virt_dev,
2136 int old_active_eps)
2137 {
2138 unsigned int bw_reserved;
2139 unsigned int max_bandwidth;
2140 unsigned int bw_used;
2141 unsigned int block_size;
2142 struct xhci_interval_bw_table *bw_table;
2143 unsigned int packet_size = 0;
2144 unsigned int overhead = 0;
2145 unsigned int packets_transmitted = 0;
2146 unsigned int packets_remaining = 0;
2147 unsigned int i;
2148
2149 if (virt_dev->udev->speed == USB_SPEED_SUPER)
2150 return xhci_check_ss_bw(xhci, virt_dev);
2151
2152 if (virt_dev->udev->speed == USB_SPEED_HIGH) {
2153 max_bandwidth = HS_BW_LIMIT;
2154 /* Convert percent of bus BW reserved to blocks reserved */
2155 bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
2156 } else {
2157 max_bandwidth = FS_BW_LIMIT;
2158 bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
2159 }
2160
2161 bw_table = virt_dev->bw_table;
2162 /* We need to translate the max packet size and max ESIT payloads into
2163 * the units the hardware uses.
2164 */
2165 block_size = xhci_get_block_size(virt_dev->udev);
2166
2167 /* If we are manipulating a LS/FS device under a HS hub, double check
2168 * that the HS bus has enough bandwidth if we are activing a new TT.
2169 */
2170 if (virt_dev->tt_info) {
2171 xhci_dbg(xhci, "Recalculating BW for rootport %u\n",
2172 virt_dev->real_port);
2173 if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
2174 xhci_warn(xhci, "Not enough bandwidth on HS bus for "
2175 "newly activated TT.\n");
2176 return -ENOMEM;
2177 }
2178 xhci_dbg(xhci, "Recalculating BW for TT slot %u port %u\n",
2179 virt_dev->tt_info->slot_id,
2180 virt_dev->tt_info->ttport);
2181 } else {
2182 xhci_dbg(xhci, "Recalculating BW for rootport %u\n",
2183 virt_dev->real_port);
2184 }
2185
2186 /* Add in how much bandwidth will be used for interval zero, or the
2187 * rounded max ESIT payload + number of packets * largest overhead.
2188 */
2189 bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
2190 bw_table->interval_bw[0].num_packets *
2191 xhci_get_largest_overhead(&bw_table->interval_bw[0]);
2192
2193 for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
2194 unsigned int bw_added;
2195 unsigned int largest_mps;
2196 unsigned int interval_overhead;
2197
2198 /*
2199 * How many packets could we transmit in this interval?
2200 * If packets didn't fit in the previous interval, we will need
2201 * to transmit that many packets twice within this interval.
2202 */
2203 packets_remaining = 2 * packets_remaining +
2204 bw_table->interval_bw[i].num_packets;
2205
2206 /* Find the largest max packet size of this or the previous
2207 * interval.
2208 */
2209 if (list_empty(&bw_table->interval_bw[i].endpoints))
2210 largest_mps = 0;
2211 else {
2212 struct xhci_virt_ep *virt_ep;
2213 struct list_head *ep_entry;
2214
2215 ep_entry = bw_table->interval_bw[i].endpoints.next;
2216 virt_ep = list_entry(ep_entry,
2217 struct xhci_virt_ep, bw_endpoint_list);
2218 /* Convert to blocks, rounding up */
2219 largest_mps = DIV_ROUND_UP(
2220 virt_ep->bw_info.max_packet_size,
2221 block_size);
2222 }
2223 if (largest_mps > packet_size)
2224 packet_size = largest_mps;
2225
2226 /* Use the larger overhead of this or the previous interval. */
2227 interval_overhead = xhci_get_largest_overhead(
2228 &bw_table->interval_bw[i]);
2229 if (interval_overhead > overhead)
2230 overhead = interval_overhead;
2231
2232 /* How many packets can we evenly distribute across
2233 * (1 << (i + 1)) possible scheduling opportunities?
2234 */
2235 packets_transmitted = packets_remaining >> (i + 1);
2236
2237 /* Add in the bandwidth used for those scheduled packets */
2238 bw_added = packets_transmitted * (overhead + packet_size);
2239
2240 /* How many packets do we have remaining to transmit? */
2241 packets_remaining = packets_remaining % (1 << (i + 1));
2242
2243 /* What largest max packet size should those packets have? */
2244 /* If we've transmitted all packets, don't carry over the
2245 * largest packet size.
2246 */
2247 if (packets_remaining == 0) {
2248 packet_size = 0;
2249 overhead = 0;
2250 } else if (packets_transmitted > 0) {
2251 /* Otherwise if we do have remaining packets, and we've
2252 * scheduled some packets in this interval, take the
2253 * largest max packet size from endpoints with this
2254 * interval.
2255 */
2256 packet_size = largest_mps;
2257 overhead = interval_overhead;
2258 }
2259 /* Otherwise carry over packet_size and overhead from the last
2260 * time we had a remainder.
2261 */
2262 bw_used += bw_added;
2263 if (bw_used > max_bandwidth) {
2264 xhci_warn(xhci, "Not enough bandwidth. "
2265 "Proposed: %u, Max: %u\n",
2266 bw_used, max_bandwidth);
2267 return -ENOMEM;
2268 }
2269 }
2270 /*
2271 * Ok, we know we have some packets left over after even-handedly
2272 * scheduling interval 15. We don't know which microframes they will
2273 * fit into, so we over-schedule and say they will be scheduled every
2274 * microframe.
2275 */
2276 if (packets_remaining > 0)
2277 bw_used += overhead + packet_size;
2278
2279 if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
2280 unsigned int port_index = virt_dev->real_port - 1;
2281
2282 /* OK, we're manipulating a HS device attached to a
2283 * root port bandwidth domain. Include the number of active TTs
2284 * in the bandwidth used.
2285 */
2286 bw_used += TT_HS_OVERHEAD *
2287 xhci->rh_bw[port_index].num_active_tts;
2288 }
2289
2290 xhci_dbg(xhci, "Final bandwidth: %u, Limit: %u, Reserved: %u, "
2291 "Available: %u " "percent\n",
2292 bw_used, max_bandwidth, bw_reserved,
2293 (max_bandwidth - bw_used - bw_reserved) * 100 /
2294 max_bandwidth);
2295
2296 bw_used += bw_reserved;
2297 if (bw_used > max_bandwidth) {
2298 xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
2299 bw_used, max_bandwidth);
2300 return -ENOMEM;
2301 }
2302
2303 bw_table->bw_used = bw_used;
2304 return 0;
2305 }
2306
2307 static bool xhci_is_async_ep(unsigned int ep_type)
2308 {
2309 return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
2310 ep_type != ISOC_IN_EP &&
2311 ep_type != INT_IN_EP);
2312 }
2313
2314 static bool xhci_is_sync_in_ep(unsigned int ep_type)
2315 {
2316 return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
2317 }
2318
2319 static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
2320 {
2321 unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
2322
2323 if (ep_bw->ep_interval == 0)
2324 return SS_OVERHEAD_BURST +
2325 (ep_bw->mult * ep_bw->num_packets *
2326 (SS_OVERHEAD + mps));
2327 return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
2328 (SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
2329 1 << ep_bw->ep_interval);
2330
2331 }
2332
2333 void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
2334 struct xhci_bw_info *ep_bw,
2335 struct xhci_interval_bw_table *bw_table,
2336 struct usb_device *udev,
2337 struct xhci_virt_ep *virt_ep,
2338 struct xhci_tt_bw_info *tt_info)
2339 {
2340 struct xhci_interval_bw *interval_bw;
2341 int normalized_interval;
2342
2343 if (xhci_is_async_ep(ep_bw->type))
2344 return;
2345
2346 if (udev->speed == USB_SPEED_SUPER) {
2347 if (xhci_is_sync_in_ep(ep_bw->type))
2348 xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
2349 xhci_get_ss_bw_consumed(ep_bw);
2350 else
2351 xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
2352 xhci_get_ss_bw_consumed(ep_bw);
2353 return;
2354 }
2355
2356 /* SuperSpeed endpoints never get added to intervals in the table, so
2357 * this check is only valid for HS/FS/LS devices.
2358 */
2359 if (list_empty(&virt_ep->bw_endpoint_list))
2360 return;
2361 /* For LS/FS devices, we need to translate the interval expressed in
2362 * microframes to frames.
2363 */
2364 if (udev->speed == USB_SPEED_HIGH)
2365 normalized_interval = ep_bw->ep_interval;
2366 else
2367 normalized_interval = ep_bw->ep_interval - 3;
2368
2369 if (normalized_interval == 0)
2370 bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
2371 interval_bw = &bw_table->interval_bw[normalized_interval];
2372 interval_bw->num_packets -= ep_bw->num_packets;
2373 switch (udev->speed) {
2374 case USB_SPEED_LOW:
2375 interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
2376 break;
2377 case USB_SPEED_FULL:
2378 interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
2379 break;
2380 case USB_SPEED_HIGH:
2381 interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
2382 break;
2383 case USB_SPEED_SUPER:
2384 case USB_SPEED_UNKNOWN:
2385 case USB_SPEED_WIRELESS:
2386 /* Should never happen because only LS/FS/HS endpoints will get
2387 * added to the endpoint list.
2388 */
2389 return;
2390 }
2391 if (tt_info)
2392 tt_info->active_eps -= 1;
2393 list_del_init(&virt_ep->bw_endpoint_list);
2394 }
2395
2396 static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
2397 struct xhci_bw_info *ep_bw,
2398 struct xhci_interval_bw_table *bw_table,
2399 struct usb_device *udev,
2400 struct xhci_virt_ep *virt_ep,
2401 struct xhci_tt_bw_info *tt_info)
2402 {
2403 struct xhci_interval_bw *interval_bw;
2404 struct xhci_virt_ep *smaller_ep;
2405 int normalized_interval;
2406
2407 if (xhci_is_async_ep(ep_bw->type))
2408 return;
2409
2410 if (udev->speed == USB_SPEED_SUPER) {
2411 if (xhci_is_sync_in_ep(ep_bw->type))
2412 xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
2413 xhci_get_ss_bw_consumed(ep_bw);
2414 else
2415 xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
2416 xhci_get_ss_bw_consumed(ep_bw);
2417 return;
2418 }
2419
2420 /* For LS/FS devices, we need to translate the interval expressed in
2421 * microframes to frames.
2422 */
2423 if (udev->speed == USB_SPEED_HIGH)
2424 normalized_interval = ep_bw->ep_interval;
2425 else
2426 normalized_interval = ep_bw->ep_interval - 3;
2427
2428 if (normalized_interval == 0)
2429 bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
2430 interval_bw = &bw_table->interval_bw[normalized_interval];
2431 interval_bw->num_packets += ep_bw->num_packets;
2432 switch (udev->speed) {
2433 case USB_SPEED_LOW:
2434 interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
2435 break;
2436 case USB_SPEED_FULL:
2437 interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
2438 break;
2439 case USB_SPEED_HIGH:
2440 interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
2441 break;
2442 case USB_SPEED_SUPER:
2443 case USB_SPEED_UNKNOWN:
2444 case USB_SPEED_WIRELESS:
2445 /* Should never happen because only LS/FS/HS endpoints will get
2446 * added to the endpoint list.
2447 */
2448 return;
2449 }
2450
2451 if (tt_info)
2452 tt_info->active_eps += 1;
2453 /* Insert the endpoint into the list, largest max packet size first. */
2454 list_for_each_entry(smaller_ep, &interval_bw->endpoints,
2455 bw_endpoint_list) {
2456 if (ep_bw->max_packet_size >=
2457 smaller_ep->bw_info.max_packet_size) {
2458 /* Add the new ep before the smaller endpoint */
2459 list_add_tail(&virt_ep->bw_endpoint_list,
2460 &smaller_ep->bw_endpoint_list);
2461 return;
2462 }
2463 }
2464 /* Add the new endpoint at the end of the list. */
2465 list_add_tail(&virt_ep->bw_endpoint_list,
2466 &interval_bw->endpoints);
2467 }
2468
2469 void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2470 struct xhci_virt_device *virt_dev,
2471 int old_active_eps)
2472 {
2473 struct xhci_root_port_bw_info *rh_bw_info;
2474 if (!virt_dev->tt_info)
2475 return;
2476
2477 rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
2478 if (old_active_eps == 0 &&
2479 virt_dev->tt_info->active_eps != 0) {
2480 rh_bw_info->num_active_tts += 1;
2481 rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
2482 } else if (old_active_eps != 0 &&
2483 virt_dev->tt_info->active_eps == 0) {
2484 rh_bw_info->num_active_tts -= 1;
2485 rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
2486 }
2487 }
2488
2489 static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
2490 struct xhci_virt_device *virt_dev,
2491 struct xhci_container_ctx *in_ctx)
2492 {
2493 struct xhci_bw_info ep_bw_info[31];
2494 int i;
2495 struct xhci_input_control_ctx *ctrl_ctx;
2496 int old_active_eps = 0;
2497
2498 if (virt_dev->tt_info)
2499 old_active_eps = virt_dev->tt_info->active_eps;
2500
2501 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
2502 if (!ctrl_ctx) {
2503 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2504 __func__);
2505 return -ENOMEM;
2506 }
2507
2508 for (i = 0; i < 31; i++) {
2509 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2510 continue;
2511
2512 /* Make a copy of the BW info in case we need to revert this */
2513 memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
2514 sizeof(ep_bw_info[i]));
2515 /* Drop the endpoint from the interval table if the endpoint is
2516 * being dropped or changed.
2517 */
2518 if (EP_IS_DROPPED(ctrl_ctx, i))
2519 xhci_drop_ep_from_interval_table(xhci,
2520 &virt_dev->eps[i].bw_info,
2521 virt_dev->bw_table,
2522 virt_dev->udev,
2523 &virt_dev->eps[i],
2524 virt_dev->tt_info);
2525 }
2526 /* Overwrite the information stored in the endpoints' bw_info */
2527 xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
2528 for (i = 0; i < 31; i++) {
2529 /* Add any changed or added endpoints to the interval table */
2530 if (EP_IS_ADDED(ctrl_ctx, i))
2531 xhci_add_ep_to_interval_table(xhci,
2532 &virt_dev->eps[i].bw_info,
2533 virt_dev->bw_table,
2534 virt_dev->udev,
2535 &virt_dev->eps[i],
2536 virt_dev->tt_info);
2537 }
2538
2539 if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
2540 /* Ok, this fits in the bandwidth we have.
2541 * Update the number of active TTs.
2542 */
2543 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
2544 return 0;
2545 }
2546
2547 /* We don't have enough bandwidth for this, revert the stored info. */
2548 for (i = 0; i < 31; i++) {
2549 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2550 continue;
2551
2552 /* Drop the new copies of any added or changed endpoints from
2553 * the interval table.
2554 */
2555 if (EP_IS_ADDED(ctrl_ctx, i)) {
2556 xhci_drop_ep_from_interval_table(xhci,
2557 &virt_dev->eps[i].bw_info,
2558 virt_dev->bw_table,
2559 virt_dev->udev,
2560 &virt_dev->eps[i],
2561 virt_dev->tt_info);
2562 }
2563 /* Revert the endpoint back to its old information */
2564 memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
2565 sizeof(ep_bw_info[i]));
2566 /* Add any changed or dropped endpoints back into the table */
2567 if (EP_IS_DROPPED(ctrl_ctx, i))
2568 xhci_add_ep_to_interval_table(xhci,
2569 &virt_dev->eps[i].bw_info,
2570 virt_dev->bw_table,
2571 virt_dev->udev,
2572 &virt_dev->eps[i],
2573 virt_dev->tt_info);
2574 }
2575 return -ENOMEM;
2576 }
2577
2578
2579 /* Issue a configure endpoint command or evaluate context command
2580 * and wait for it to finish.
2581 */
2582 static int xhci_configure_endpoint(struct xhci_hcd *xhci,
2583 struct usb_device *udev,
2584 struct xhci_command *command,
2585 bool ctx_change, bool must_succeed)
2586 {
2587 int ret;
2588 int timeleft;
2589 unsigned long flags;
2590 struct xhci_container_ctx *in_ctx;
2591 struct xhci_input_control_ctx *ctrl_ctx;
2592 struct completion *cmd_completion;
2593 u32 *cmd_status;
2594 struct xhci_virt_device *virt_dev;
2595 union xhci_trb *cmd_trb;
2596
2597 spin_lock_irqsave(&xhci->lock, flags);
2598 virt_dev = xhci->devs[udev->slot_id];
2599
2600 if (command)
2601 in_ctx = command->in_ctx;
2602 else
2603 in_ctx = virt_dev->in_ctx;
2604 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
2605 if (!ctrl_ctx) {
2606 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2607 __func__);
2608 return -ENOMEM;
2609 }
2610
2611 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
2612 xhci_reserve_host_resources(xhci, ctrl_ctx)) {
2613 spin_unlock_irqrestore(&xhci->lock, flags);
2614 xhci_warn(xhci, "Not enough host resources, "
2615 "active endpoint contexts = %u\n",
2616 xhci->num_active_eps);
2617 return -ENOMEM;
2618 }
2619 if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
2620 xhci_reserve_bandwidth(xhci, virt_dev, in_ctx)) {
2621 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2622 xhci_free_host_resources(xhci, ctrl_ctx);
2623 spin_unlock_irqrestore(&xhci->lock, flags);
2624 xhci_warn(xhci, "Not enough bandwidth\n");
2625 return -ENOMEM;
2626 }
2627
2628 if (command) {
2629 cmd_completion = command->completion;
2630 cmd_status = &command->status;
2631 command->command_trb = xhci->cmd_ring->enqueue;
2632
2633 /* Enqueue pointer can be left pointing to the link TRB,
2634 * we must handle that
2635 */
2636 if (TRB_TYPE_LINK_LE32(command->command_trb->link.control))
2637 command->command_trb =
2638 xhci->cmd_ring->enq_seg->next->trbs;
2639
2640 list_add_tail(&command->cmd_list, &virt_dev->cmd_list);
2641 } else {
2642 cmd_completion = &virt_dev->cmd_completion;
2643 cmd_status = &virt_dev->cmd_status;
2644 }
2645 init_completion(cmd_completion);
2646
2647 cmd_trb = xhci->cmd_ring->dequeue;
2648 if (!ctx_change)
2649 ret = xhci_queue_configure_endpoint(xhci, in_ctx->dma,
2650 udev->slot_id, must_succeed);
2651 else
2652 ret = xhci_queue_evaluate_context(xhci, in_ctx->dma,
2653 udev->slot_id, must_succeed);
2654 if (ret < 0) {
2655 if (command)
2656 list_del(&command->cmd_list);
2657 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2658 xhci_free_host_resources(xhci, ctrl_ctx);
2659 spin_unlock_irqrestore(&xhci->lock, flags);
2660 xhci_dbg(xhci, "FIXME allocate a new ring segment\n");
2661 return -ENOMEM;
2662 }
2663 xhci_ring_cmd_db(xhci);
2664 spin_unlock_irqrestore(&xhci->lock, flags);
2665
2666 /* Wait for the configure endpoint command to complete */
2667 timeleft = wait_for_completion_interruptible_timeout(
2668 cmd_completion,
2669 XHCI_CMD_DEFAULT_TIMEOUT);
2670 if (timeleft <= 0) {
2671 xhci_warn(xhci, "%s while waiting for %s command\n",
2672 timeleft == 0 ? "Timeout" : "Signal",
2673 ctx_change == 0 ?
2674 "configure endpoint" :
2675 "evaluate context");
2676 /* cancel the configure endpoint command */
2677 ret = xhci_cancel_cmd(xhci, command, cmd_trb);
2678 if (ret < 0)
2679 return ret;
2680 return -ETIME;
2681 }
2682
2683 if (!ctx_change)
2684 ret = xhci_configure_endpoint_result(xhci, udev, cmd_status);
2685 else
2686 ret = xhci_evaluate_context_result(xhci, udev, cmd_status);
2687
2688 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2689 spin_lock_irqsave(&xhci->lock, flags);
2690 /* If the command failed, remove the reserved resources.
2691 * Otherwise, clean up the estimate to include dropped eps.
2692 */
2693 if (ret)
2694 xhci_free_host_resources(xhci, ctrl_ctx);
2695 else
2696 xhci_finish_resource_reservation(xhci, ctrl_ctx);
2697 spin_unlock_irqrestore(&xhci->lock, flags);
2698 }
2699 return ret;
2700 }
2701
2702 /* Called after one or more calls to xhci_add_endpoint() or
2703 * xhci_drop_endpoint(). If this call fails, the USB core is expected
2704 * to call xhci_reset_bandwidth().
2705 *
2706 * Since we are in the middle of changing either configuration or
2707 * installing a new alt setting, the USB core won't allow URBs to be
2708 * enqueued for any endpoint on the old config or interface. Nothing
2709 * else should be touching the xhci->devs[slot_id] structure, so we
2710 * don't need to take the xhci->lock for manipulating that.
2711 */
2712 int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2713 {
2714 int i;
2715 int ret = 0;
2716 struct xhci_hcd *xhci;
2717 struct xhci_virt_device *virt_dev;
2718 struct xhci_input_control_ctx *ctrl_ctx;
2719 struct xhci_slot_ctx *slot_ctx;
2720
2721 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
2722 if (ret <= 0)
2723 return ret;
2724 xhci = hcd_to_xhci(hcd);
2725 if (xhci->xhc_state & XHCI_STATE_DYING)
2726 return -ENODEV;
2727
2728 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
2729 virt_dev = xhci->devs[udev->slot_id];
2730
2731 /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
2732 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
2733 if (!ctrl_ctx) {
2734 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2735 __func__);
2736 return -ENOMEM;
2737 }
2738 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2739 ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
2740 ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
2741
2742 /* Don't issue the command if there's no endpoints to update. */
2743 if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
2744 ctrl_ctx->drop_flags == 0)
2745 return 0;
2746
2747 xhci_dbg(xhci, "New Input Control Context:\n");
2748 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
2749 xhci_dbg_ctx(xhci, virt_dev->in_ctx,
2750 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
2751
2752 ret = xhci_configure_endpoint(xhci, udev, NULL,
2753 false, false);
2754 if (ret) {
2755 /* Callee should call reset_bandwidth() */
2756 return ret;
2757 }
2758
2759 xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
2760 xhci_dbg_ctx(xhci, virt_dev->out_ctx,
2761 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
2762
2763 /* Free any rings that were dropped, but not changed. */
2764 for (i = 1; i < 31; ++i) {
2765 if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
2766 !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1))))
2767 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
2768 }
2769 xhci_zero_in_ctx(xhci, virt_dev);
2770 /*
2771 * Install any rings for completely new endpoints or changed endpoints,
2772 * and free or cache any old rings from changed endpoints.
2773 */
2774 for (i = 1; i < 31; ++i) {
2775 if (!virt_dev->eps[i].new_ring)
2776 continue;
2777 /* Only cache or free the old ring if it exists.
2778 * It may not if this is the first add of an endpoint.
2779 */
2780 if (virt_dev->eps[i].ring) {
2781 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
2782 }
2783 virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
2784 virt_dev->eps[i].new_ring = NULL;
2785 }
2786
2787 return ret;
2788 }
2789
2790 void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2791 {
2792 struct xhci_hcd *xhci;
2793 struct xhci_virt_device *virt_dev;
2794 int i, ret;
2795
2796 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
2797 if (ret <= 0)
2798 return;
2799 xhci = hcd_to_xhci(hcd);
2800
2801 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
2802 virt_dev = xhci->devs[udev->slot_id];
2803 /* Free any rings allocated for added endpoints */
2804 for (i = 0; i < 31; ++i) {
2805 if (virt_dev->eps[i].new_ring) {
2806 xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
2807 virt_dev->eps[i].new_ring = NULL;
2808 }
2809 }
2810 xhci_zero_in_ctx(xhci, virt_dev);
2811 }
2812
2813 static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
2814 struct xhci_container_ctx *in_ctx,
2815 struct xhci_container_ctx *out_ctx,
2816 struct xhci_input_control_ctx *ctrl_ctx,
2817 u32 add_flags, u32 drop_flags)
2818 {
2819 ctrl_ctx->add_flags = cpu_to_le32(add_flags);
2820 ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
2821 xhci_slot_copy(xhci, in_ctx, out_ctx);
2822 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2823
2824 xhci_dbg(xhci, "Input Context:\n");
2825 xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
2826 }
2827
2828 static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
2829 unsigned int slot_id, unsigned int ep_index,
2830 struct xhci_dequeue_state *deq_state)
2831 {
2832 struct xhci_input_control_ctx *ctrl_ctx;
2833 struct xhci_container_ctx *in_ctx;
2834 struct xhci_ep_ctx *ep_ctx;
2835 u32 added_ctxs;
2836 dma_addr_t addr;
2837
2838 in_ctx = xhci->devs[slot_id]->in_ctx;
2839 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
2840 if (!ctrl_ctx) {
2841 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2842 __func__);
2843 return;
2844 }
2845
2846 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
2847 xhci->devs[slot_id]->out_ctx, ep_index);
2848 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
2849 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
2850 deq_state->new_deq_ptr);
2851 if (addr == 0) {
2852 xhci_warn(xhci, "WARN Cannot submit config ep after "
2853 "reset ep command\n");
2854 xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
2855 deq_state->new_deq_seg,
2856 deq_state->new_deq_ptr);
2857 return;
2858 }
2859 ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
2860
2861 added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
2862 xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
2863 xhci->devs[slot_id]->out_ctx, ctrl_ctx,
2864 added_ctxs, added_ctxs);
2865 }
2866
2867 void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
2868 struct usb_device *udev, unsigned int ep_index)
2869 {
2870 struct xhci_dequeue_state deq_state;
2871 struct xhci_virt_ep *ep;
2872
2873 xhci_dbg(xhci, "Cleaning up stalled endpoint ring\n");
2874 ep = &xhci->devs[udev->slot_id]->eps[ep_index];
2875 /* We need to move the HW's dequeue pointer past this TD,
2876 * or it will attempt to resend it on the next doorbell ring.
2877 */
2878 xhci_find_new_dequeue_state(xhci, udev->slot_id,
2879 ep_index, ep->stopped_stream, ep->stopped_td,
2880 &deq_state);
2881
2882 /* HW with the reset endpoint quirk will use the saved dequeue state to
2883 * issue a configure endpoint command later.
2884 */
2885 if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
2886 xhci_dbg(xhci, "Queueing new dequeue state\n");
2887 xhci_queue_new_dequeue_state(xhci, udev->slot_id,
2888 ep_index, ep->stopped_stream, &deq_state);
2889 } else {
2890 /* Better hope no one uses the input context between now and the
2891 * reset endpoint completion!
2892 * XXX: No idea how this hardware will react when stream rings
2893 * are enabled.
2894 */
2895 xhci_dbg(xhci, "Setting up input context for "
2896 "configure endpoint command\n");
2897 xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
2898 ep_index, &deq_state);
2899 }
2900 }
2901
2902 /* Deal with stalled endpoints. The core should have sent the control message
2903 * to clear the halt condition. However, we need to make the xHCI hardware
2904 * reset its sequence number, since a device will expect a sequence number of
2905 * zero after the halt condition is cleared.
2906 * Context: in_interrupt
2907 */
2908 void xhci_endpoint_reset(struct usb_hcd *hcd,
2909 struct usb_host_endpoint *ep)
2910 {
2911 struct xhci_hcd *xhci;
2912 struct usb_device *udev;
2913 unsigned int ep_index;
2914 unsigned long flags;
2915 int ret;
2916 struct xhci_virt_ep *virt_ep;
2917
2918 xhci = hcd_to_xhci(hcd);
2919 udev = (struct usb_device *) ep->hcpriv;
2920 /* Called with a root hub endpoint (or an endpoint that wasn't added
2921 * with xhci_add_endpoint()
2922 */
2923 if (!ep->hcpriv)
2924 return;
2925 ep_index = xhci_get_endpoint_index(&ep->desc);
2926 virt_ep = &xhci->devs[udev->slot_id]->eps[ep_index];
2927 if (!virt_ep->stopped_td) {
2928 xhci_dbg(xhci, "Endpoint 0x%x not halted, refusing to reset.\n",
2929 ep->desc.bEndpointAddress);
2930 return;
2931 }
2932 if (usb_endpoint_xfer_control(&ep->desc)) {
2933 xhci_dbg(xhci, "Control endpoint stall already handled.\n");
2934 return;
2935 }
2936
2937 xhci_dbg(xhci, "Queueing reset endpoint command\n");
2938 spin_lock_irqsave(&xhci->lock, flags);
2939 ret = xhci_queue_reset_ep(xhci, udev->slot_id, ep_index);
2940 /*
2941 * Can't change the ring dequeue pointer until it's transitioned to the
2942 * stopped state, which is only upon a successful reset endpoint
2943 * command. Better hope that last command worked!
2944 */
2945 if (!ret) {
2946 xhci_cleanup_stalled_ring(xhci, udev, ep_index);
2947 kfree(virt_ep->stopped_td);
2948 xhci_ring_cmd_db(xhci);
2949 }
2950 virt_ep->stopped_td = NULL;
2951 virt_ep->stopped_trb = NULL;
2952 virt_ep->stopped_stream = 0;
2953 spin_unlock_irqrestore(&xhci->lock, flags);
2954
2955 if (ret)
2956 xhci_warn(xhci, "FIXME allocate a new ring segment\n");
2957 }
2958
2959 static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
2960 struct usb_device *udev, struct usb_host_endpoint *ep,
2961 unsigned int slot_id)
2962 {
2963 int ret;
2964 unsigned int ep_index;
2965 unsigned int ep_state;
2966
2967 if (!ep)
2968 return -EINVAL;
2969 ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
2970 if (ret <= 0)
2971 return -EINVAL;
2972 if (ep->ss_ep_comp.bmAttributes == 0) {
2973 xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
2974 " descriptor for ep 0x%x does not support streams\n",
2975 ep->desc.bEndpointAddress);
2976 return -EINVAL;
2977 }
2978
2979 ep_index = xhci_get_endpoint_index(&ep->desc);
2980 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
2981 if (ep_state & EP_HAS_STREAMS ||
2982 ep_state & EP_GETTING_STREAMS) {
2983 xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
2984 "already has streams set up.\n",
2985 ep->desc.bEndpointAddress);
2986 xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
2987 "dynamic stream context array reallocation.\n");
2988 return -EINVAL;
2989 }
2990 if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
2991 xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
2992 "endpoint 0x%x; URBs are pending.\n",
2993 ep->desc.bEndpointAddress);
2994 return -EINVAL;
2995 }
2996 return 0;
2997 }
2998
2999 static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
3000 unsigned int *num_streams, unsigned int *num_stream_ctxs)
3001 {
3002 unsigned int max_streams;
3003
3004 /* The stream context array size must be a power of two */
3005 *num_stream_ctxs = roundup_pow_of_two(*num_streams);
3006 /*
3007 * Find out how many primary stream array entries the host controller
3008 * supports. Later we may use secondary stream arrays (similar to 2nd
3009 * level page entries), but that's an optional feature for xHCI host
3010 * controllers. xHCs must support at least 4 stream IDs.
3011 */
3012 max_streams = HCC_MAX_PSA(xhci->hcc_params);
3013 if (*num_stream_ctxs > max_streams) {
3014 xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
3015 max_streams);
3016 *num_stream_ctxs = max_streams;
3017 *num_streams = max_streams;
3018 }
3019 }
3020
3021 /* Returns an error code if one of the endpoint already has streams.
3022 * This does not change any data structures, it only checks and gathers
3023 * information.
3024 */
3025 static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
3026 struct usb_device *udev,
3027 struct usb_host_endpoint **eps, unsigned int num_eps,
3028 unsigned int *num_streams, u32 *changed_ep_bitmask)
3029 {
3030 unsigned int max_streams;
3031 unsigned int endpoint_flag;
3032 int i;
3033 int ret;
3034
3035 for (i = 0; i < num_eps; i++) {
3036 ret = xhci_check_streams_endpoint(xhci, udev,
3037 eps[i], udev->slot_id);
3038 if (ret < 0)
3039 return ret;
3040
3041 max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
3042 if (max_streams < (*num_streams - 1)) {
3043 xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
3044 eps[i]->desc.bEndpointAddress,
3045 max_streams);
3046 *num_streams = max_streams+1;
3047 }
3048
3049 endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
3050 if (*changed_ep_bitmask & endpoint_flag)
3051 return -EINVAL;
3052 *changed_ep_bitmask |= endpoint_flag;
3053 }
3054 return 0;
3055 }
3056
3057 static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
3058 struct usb_device *udev,
3059 struct usb_host_endpoint **eps, unsigned int num_eps)
3060 {
3061 u32 changed_ep_bitmask = 0;
3062 unsigned int slot_id;
3063 unsigned int ep_index;
3064 unsigned int ep_state;
3065 int i;
3066
3067 slot_id = udev->slot_id;
3068 if (!xhci->devs[slot_id])
3069 return 0;
3070
3071 for (i = 0; i < num_eps; i++) {
3072 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3073 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3074 /* Are streams already being freed for the endpoint? */
3075 if (ep_state & EP_GETTING_NO_STREAMS) {
3076 xhci_warn(xhci, "WARN Can't disable streams for "
3077 "endpoint 0x%x\n, "
3078 "streams are being disabled already.",
3079 eps[i]->desc.bEndpointAddress);
3080 return 0;
3081 }
3082 /* Are there actually any streams to free? */
3083 if (!(ep_state & EP_HAS_STREAMS) &&
3084 !(ep_state & EP_GETTING_STREAMS)) {
3085 xhci_warn(xhci, "WARN Can't disable streams for "
3086 "endpoint 0x%x\n, "
3087 "streams are already disabled!",
3088 eps[i]->desc.bEndpointAddress);
3089 xhci_warn(xhci, "WARN xhci_free_streams() called "
3090 "with non-streams endpoint\n");
3091 return 0;
3092 }
3093 changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
3094 }
3095 return changed_ep_bitmask;
3096 }
3097
3098 /*
3099 * The USB device drivers use this function (though the HCD interface in USB
3100 * core) to prepare a set of bulk endpoints to use streams. Streams are used to
3101 * coordinate mass storage command queueing across multiple endpoints (basically
3102 * a stream ID == a task ID).
3103 *
3104 * Setting up streams involves allocating the same size stream context array
3105 * for each endpoint and issuing a configure endpoint command for all endpoints.
3106 *
3107 * Don't allow the call to succeed if one endpoint only supports one stream
3108 * (which means it doesn't support streams at all).
3109 *
3110 * Drivers may get less stream IDs than they asked for, if the host controller
3111 * hardware or endpoints claim they can't support the number of requested
3112 * stream IDs.
3113 */
3114 int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
3115 struct usb_host_endpoint **eps, unsigned int num_eps,
3116 unsigned int num_streams, gfp_t mem_flags)
3117 {
3118 int i, ret;
3119 struct xhci_hcd *xhci;
3120 struct xhci_virt_device *vdev;
3121 struct xhci_command *config_cmd;
3122 struct xhci_input_control_ctx *ctrl_ctx;
3123 unsigned int ep_index;
3124 unsigned int num_stream_ctxs;
3125 unsigned long flags;
3126 u32 changed_ep_bitmask = 0;
3127
3128 if (!eps)
3129 return -EINVAL;
3130
3131 /* Add one to the number of streams requested to account for
3132 * stream 0 that is reserved for xHCI usage.
3133 */
3134 num_streams += 1;
3135 xhci = hcd_to_xhci(hcd);
3136 xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
3137 num_streams);
3138
3139 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
3140 if (!config_cmd) {
3141 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
3142 return -ENOMEM;
3143 }
3144 ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
3145 if (!ctrl_ctx) {
3146 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3147 __func__);
3148 xhci_free_command(xhci, config_cmd);
3149 return -ENOMEM;
3150 }
3151
3152 /* Check to make sure all endpoints are not already configured for
3153 * streams. While we're at it, find the maximum number of streams that
3154 * all the endpoints will support and check for duplicate endpoints.
3155 */
3156 spin_lock_irqsave(&xhci->lock, flags);
3157 ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
3158 num_eps, &num_streams, &changed_ep_bitmask);
3159 if (ret < 0) {
3160 xhci_free_command(xhci, config_cmd);
3161 spin_unlock_irqrestore(&xhci->lock, flags);
3162 return ret;
3163 }
3164 if (num_streams <= 1) {
3165 xhci_warn(xhci, "WARN: endpoints can't handle "
3166 "more than one stream.\n");
3167 xhci_free_command(xhci, config_cmd);
3168 spin_unlock_irqrestore(&xhci->lock, flags);
3169 return -EINVAL;
3170 }
3171 vdev = xhci->devs[udev->slot_id];
3172 /* Mark each endpoint as being in transition, so
3173 * xhci_urb_enqueue() will reject all URBs.
3174 */
3175 for (i = 0; i < num_eps; i++) {
3176 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3177 vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
3178 }
3179 spin_unlock_irqrestore(&xhci->lock, flags);
3180
3181 /* Setup internal data structures and allocate HW data structures for
3182 * streams (but don't install the HW structures in the input context
3183 * until we're sure all memory allocation succeeded).
3184 */
3185 xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
3186 xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
3187 num_stream_ctxs, num_streams);
3188
3189 for (i = 0; i < num_eps; i++) {
3190 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3191 vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
3192 num_stream_ctxs,
3193 num_streams, mem_flags);
3194 if (!vdev->eps[ep_index].stream_info)
3195 goto cleanup;
3196 /* Set maxPstreams in endpoint context and update deq ptr to
3197 * point to stream context array. FIXME
3198 */
3199 }
3200
3201 /* Set up the input context for a configure endpoint command. */
3202 for (i = 0; i < num_eps; i++) {
3203 struct xhci_ep_ctx *ep_ctx;
3204
3205 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3206 ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
3207
3208 xhci_endpoint_copy(xhci, config_cmd->in_ctx,
3209 vdev->out_ctx, ep_index);
3210 xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
3211 vdev->eps[ep_index].stream_info);
3212 }
3213 /* Tell the HW to drop its old copy of the endpoint context info
3214 * and add the updated copy from the input context.
3215 */
3216 xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
3217 vdev->out_ctx, ctrl_ctx,
3218 changed_ep_bitmask, changed_ep_bitmask);
3219
3220 /* Issue and wait for the configure endpoint command */
3221 ret = xhci_configure_endpoint(xhci, udev, config_cmd,
3222 false, false);
3223
3224 /* xHC rejected the configure endpoint command for some reason, so we
3225 * leave the old ring intact and free our internal streams data
3226 * structure.
3227 */
3228 if (ret < 0)
3229 goto cleanup;
3230
3231 spin_lock_irqsave(&xhci->lock, flags);
3232 for (i = 0; i < num_eps; i++) {
3233 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3234 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3235 xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
3236 udev->slot_id, ep_index);
3237 vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
3238 }
3239 xhci_free_command(xhci, config_cmd);
3240 spin_unlock_irqrestore(&xhci->lock, flags);
3241
3242 /* Subtract 1 for stream 0, which drivers can't use */
3243 return num_streams - 1;
3244
3245 cleanup:
3246 /* If it didn't work, free the streams! */
3247 for (i = 0; i < num_eps; i++) {
3248 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3249 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
3250 vdev->eps[ep_index].stream_info = NULL;
3251 /* FIXME Unset maxPstreams in endpoint context and
3252 * update deq ptr to point to normal string ring.
3253 */
3254 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3255 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3256 xhci_endpoint_zero(xhci, vdev, eps[i]);
3257 }
3258 xhci_free_command(xhci, config_cmd);
3259 return -ENOMEM;
3260 }
3261
3262 /* Transition the endpoint from using streams to being a "normal" endpoint
3263 * without streams.
3264 *
3265 * Modify the endpoint context state, submit a configure endpoint command,
3266 * and free all endpoint rings for streams if that completes successfully.
3267 */
3268 int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
3269 struct usb_host_endpoint **eps, unsigned int num_eps,
3270 gfp_t mem_flags)
3271 {
3272 int i, ret;
3273 struct xhci_hcd *xhci;
3274 struct xhci_virt_device *vdev;
3275 struct xhci_command *command;
3276 struct xhci_input_control_ctx *ctrl_ctx;
3277 unsigned int ep_index;
3278 unsigned long flags;
3279 u32 changed_ep_bitmask;
3280
3281 xhci = hcd_to_xhci(hcd);
3282 vdev = xhci->devs[udev->slot_id];
3283
3284 /* Set up a configure endpoint command to remove the streams rings */
3285 spin_lock_irqsave(&xhci->lock, flags);
3286 changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
3287 udev, eps, num_eps);
3288 if (changed_ep_bitmask == 0) {
3289 spin_unlock_irqrestore(&xhci->lock, flags);
3290 return -EINVAL;
3291 }
3292
3293 /* Use the xhci_command structure from the first endpoint. We may have
3294 * allocated too many, but the driver may call xhci_free_streams() for
3295 * each endpoint it grouped into one call to xhci_alloc_streams().
3296 */
3297 ep_index = xhci_get_endpoint_index(&eps[0]->desc);
3298 command = vdev->eps[ep_index].stream_info->free_streams_command;
3299 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
3300 if (!ctrl_ctx) {
3301 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3302 __func__);
3303 return -EINVAL;
3304 }
3305
3306 for (i = 0; i < num_eps; i++) {
3307 struct xhci_ep_ctx *ep_ctx;
3308
3309 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3310 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
3311 xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
3312 EP_GETTING_NO_STREAMS;
3313
3314 xhci_endpoint_copy(xhci, command->in_ctx,
3315 vdev->out_ctx, ep_index);
3316 xhci_setup_no_streams_ep_input_ctx(xhci, ep_ctx,
3317 &vdev->eps[ep_index]);
3318 }
3319 xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
3320 vdev->out_ctx, ctrl_ctx,
3321 changed_ep_bitmask, changed_ep_bitmask);
3322 spin_unlock_irqrestore(&xhci->lock, flags);
3323
3324 /* Issue and wait for the configure endpoint command,
3325 * which must succeed.
3326 */
3327 ret = xhci_configure_endpoint(xhci, udev, command,
3328 false, true);
3329
3330 /* xHC rejected the configure endpoint command for some reason, so we
3331 * leave the streams rings intact.
3332 */
3333 if (ret < 0)
3334 return ret;
3335
3336 spin_lock_irqsave(&xhci->lock, flags);
3337 for (i = 0; i < num_eps; i++) {
3338 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3339 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
3340 vdev->eps[ep_index].stream_info = NULL;
3341 /* FIXME Unset maxPstreams in endpoint context and
3342 * update deq ptr to point to normal string ring.
3343 */
3344 vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
3345 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3346 }
3347 spin_unlock_irqrestore(&xhci->lock, flags);
3348
3349 return 0;
3350 }
3351
3352 /*
3353 * Deletes endpoint resources for endpoints that were active before a Reset
3354 * Device command, or a Disable Slot command. The Reset Device command leaves
3355 * the control endpoint intact, whereas the Disable Slot command deletes it.
3356 *
3357 * Must be called with xhci->lock held.
3358 */
3359 void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
3360 struct xhci_virt_device *virt_dev, bool drop_control_ep)
3361 {
3362 int i;
3363 unsigned int num_dropped_eps = 0;
3364 unsigned int drop_flags = 0;
3365
3366 for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
3367 if (virt_dev->eps[i].ring) {
3368 drop_flags |= 1 << i;
3369 num_dropped_eps++;
3370 }
3371 }
3372 xhci->num_active_eps -= num_dropped_eps;
3373 if (num_dropped_eps)
3374 xhci_dbg(xhci, "Dropped %u ep ctxs, flags = 0x%x, "
3375 "%u now active.\n",
3376 num_dropped_eps, drop_flags,
3377 xhci->num_active_eps);
3378 }
3379
3380 /*
3381 * This submits a Reset Device Command, which will set the device state to 0,
3382 * set the device address to 0, and disable all the endpoints except the default
3383 * control endpoint. The USB core should come back and call
3384 * xhci_address_device(), and then re-set up the configuration. If this is
3385 * called because of a usb_reset_and_verify_device(), then the old alternate
3386 * settings will be re-installed through the normal bandwidth allocation
3387 * functions.
3388 *
3389 * Wait for the Reset Device command to finish. Remove all structures
3390 * associated with the endpoints that were disabled. Clear the input device
3391 * structure? Cache the rings? Reset the control endpoint 0 max packet size?
3392 *
3393 * If the virt_dev to be reset does not exist or does not match the udev,
3394 * it means the device is lost, possibly due to the xHC restore error and
3395 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
3396 * re-allocate the device.
3397 */
3398 int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
3399 {
3400 int ret, i;
3401 unsigned long flags;
3402 struct xhci_hcd *xhci;
3403 unsigned int slot_id;
3404 struct xhci_virt_device *virt_dev;
3405 struct xhci_command *reset_device_cmd;
3406 int timeleft;
3407 int last_freed_endpoint;
3408 struct xhci_slot_ctx *slot_ctx;
3409 int old_active_eps = 0;
3410
3411 ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
3412 if (ret <= 0)
3413 return ret;
3414 xhci = hcd_to_xhci(hcd);
3415 slot_id = udev->slot_id;
3416 virt_dev = xhci->devs[slot_id];
3417 if (!virt_dev) {
3418 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3419 "not exist. Re-allocate the device\n", slot_id);
3420 ret = xhci_alloc_dev(hcd, udev);
3421 if (ret == 1)
3422 return 0;
3423 else
3424 return -EINVAL;
3425 }
3426
3427 if (virt_dev->udev != udev) {
3428 /* If the virt_dev and the udev does not match, this virt_dev
3429 * may belong to another udev.
3430 * Re-allocate the device.
3431 */
3432 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3433 "not match the udev. Re-allocate the device\n",
3434 slot_id);
3435 ret = xhci_alloc_dev(hcd, udev);
3436 if (ret == 1)
3437 return 0;
3438 else
3439 return -EINVAL;
3440 }
3441
3442 /* If device is not setup, there is no point in resetting it */
3443 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3444 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3445 SLOT_STATE_DISABLED)
3446 return 0;
3447
3448 xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
3449 /* Allocate the command structure that holds the struct completion.
3450 * Assume we're in process context, since the normal device reset
3451 * process has to wait for the device anyway. Storage devices are
3452 * reset as part of error handling, so use GFP_NOIO instead of
3453 * GFP_KERNEL.
3454 */
3455 reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
3456 if (!reset_device_cmd) {
3457 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
3458 return -ENOMEM;
3459 }
3460
3461 /* Attempt to submit the Reset Device command to the command ring */
3462 spin_lock_irqsave(&xhci->lock, flags);
3463 reset_device_cmd->command_trb = xhci->cmd_ring->enqueue;
3464
3465 /* Enqueue pointer can be left pointing to the link TRB,
3466 * we must handle that
3467 */
3468 if (TRB_TYPE_LINK_LE32(reset_device_cmd->command_trb->link.control))
3469 reset_device_cmd->command_trb =
3470 xhci->cmd_ring->enq_seg->next->trbs;
3471
3472 list_add_tail(&reset_device_cmd->cmd_list, &virt_dev->cmd_list);
3473 ret = xhci_queue_reset_device(xhci, slot_id);
3474 if (ret) {
3475 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3476 list_del(&reset_device_cmd->cmd_list);
3477 spin_unlock_irqrestore(&xhci->lock, flags);
3478 goto command_cleanup;
3479 }
3480 xhci_ring_cmd_db(xhci);
3481 spin_unlock_irqrestore(&xhci->lock, flags);
3482
3483 /* Wait for the Reset Device command to finish */
3484 timeleft = wait_for_completion_interruptible_timeout(
3485 reset_device_cmd->completion,
3486 USB_CTRL_SET_TIMEOUT);
3487 if (timeleft <= 0) {
3488 xhci_warn(xhci, "%s while waiting for reset device command\n",
3489 timeleft == 0 ? "Timeout" : "Signal");
3490 spin_lock_irqsave(&xhci->lock, flags);
3491 /* The timeout might have raced with the event ring handler, so
3492 * only delete from the list if the item isn't poisoned.
3493 */
3494 if (reset_device_cmd->cmd_list.next != LIST_POISON1)
3495 list_del(&reset_device_cmd->cmd_list);
3496 spin_unlock_irqrestore(&xhci->lock, flags);
3497 ret = -ETIME;
3498 goto command_cleanup;
3499 }
3500
3501 /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
3502 * unless we tried to reset a slot ID that wasn't enabled,
3503 * or the device wasn't in the addressed or configured state.
3504 */
3505 ret = reset_device_cmd->status;
3506 switch (ret) {
3507 case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
3508 case COMP_CTX_STATE: /* 0.96 completion code for same thing */
3509 xhci_info(xhci, "Can't reset device (slot ID %u) in %s state\n",
3510 slot_id,
3511 xhci_get_slot_state(xhci, virt_dev->out_ctx));
3512 xhci_info(xhci, "Not freeing device rings.\n");
3513 /* Don't treat this as an error. May change my mind later. */
3514 ret = 0;
3515 goto command_cleanup;
3516 case COMP_SUCCESS:
3517 xhci_dbg(xhci, "Successful reset device command.\n");
3518 break;
3519 default:
3520 if (xhci_is_vendor_info_code(xhci, ret))
3521 break;
3522 xhci_warn(xhci, "Unknown completion code %u for "
3523 "reset device command.\n", ret);
3524 ret = -EINVAL;
3525 goto command_cleanup;
3526 }
3527
3528 /* Free up host controller endpoint resources */
3529 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3530 spin_lock_irqsave(&xhci->lock, flags);
3531 /* Don't delete the default control endpoint resources */
3532 xhci_free_device_endpoint_resources(xhci, virt_dev, false);
3533 spin_unlock_irqrestore(&xhci->lock, flags);
3534 }
3535
3536 /* Everything but endpoint 0 is disabled, so free or cache the rings. */
3537 last_freed_endpoint = 1;
3538 for (i = 1; i < 31; ++i) {
3539 struct xhci_virt_ep *ep = &virt_dev->eps[i];
3540
3541 if (ep->ep_state & EP_HAS_STREAMS) {
3542 xhci_free_stream_info(xhci, ep->stream_info);
3543 ep->stream_info = NULL;
3544 ep->ep_state &= ~EP_HAS_STREAMS;
3545 }
3546
3547 if (ep->ring) {
3548 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
3549 last_freed_endpoint = i;
3550 }
3551 if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
3552 xhci_drop_ep_from_interval_table(xhci,
3553 &virt_dev->eps[i].bw_info,
3554 virt_dev->bw_table,
3555 udev,
3556 &virt_dev->eps[i],
3557 virt_dev->tt_info);
3558 xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
3559 }
3560 /* If necessary, update the number of active TTs on this root port */
3561 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
3562
3563 xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
3564 xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
3565 ret = 0;
3566
3567 command_cleanup:
3568 xhci_free_command(xhci, reset_device_cmd);
3569 return ret;
3570 }
3571
3572 /*
3573 * At this point, the struct usb_device is about to go away, the device has
3574 * disconnected, and all traffic has been stopped and the endpoints have been
3575 * disabled. Free any HC data structures associated with that device.
3576 */
3577 void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
3578 {
3579 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3580 struct xhci_virt_device *virt_dev;
3581 unsigned long flags;
3582 u32 state;
3583 int i, ret;
3584
3585 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
3586 /* If the host is halted due to driver unload, we still need to free the
3587 * device.
3588 */
3589 if (ret <= 0 && ret != -ENODEV)
3590 return;
3591
3592 virt_dev = xhci->devs[udev->slot_id];
3593
3594 /* Stop any wayward timer functions (which may grab the lock) */
3595 for (i = 0; i < 31; ++i) {
3596 virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
3597 del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
3598 }
3599
3600 if (udev->usb2_hw_lpm_enabled) {
3601 xhci_set_usb2_hardware_lpm(hcd, udev, 0);
3602 udev->usb2_hw_lpm_enabled = 0;
3603 }
3604
3605 spin_lock_irqsave(&xhci->lock, flags);
3606 /* Don't disable the slot if the host controller is dead. */
3607 state = xhci_readl(xhci, &xhci->op_regs->status);
3608 if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
3609 (xhci->xhc_state & XHCI_STATE_HALTED)) {
3610 xhci_free_virt_device(xhci, udev->slot_id);
3611 spin_unlock_irqrestore(&xhci->lock, flags);
3612 return;
3613 }
3614
3615 if (xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id)) {
3616 spin_unlock_irqrestore(&xhci->lock, flags);
3617 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3618 return;
3619 }
3620 xhci_ring_cmd_db(xhci);
3621 spin_unlock_irqrestore(&xhci->lock, flags);
3622 /*
3623 * Event command completion handler will free any data structures
3624 * associated with the slot. XXX Can free sleep?
3625 */
3626 }
3627
3628 /*
3629 * Checks if we have enough host controller resources for the default control
3630 * endpoint.
3631 *
3632 * Must be called with xhci->lock held.
3633 */
3634 static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
3635 {
3636 if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
3637 xhci_dbg(xhci, "Not enough ep ctxs: "
3638 "%u active, need to add 1, limit is %u.\n",
3639 xhci->num_active_eps, xhci->limit_active_eps);
3640 return -ENOMEM;
3641 }
3642 xhci->num_active_eps += 1;
3643 xhci_dbg(xhci, "Adding 1 ep ctx, %u now active.\n",
3644 xhci->num_active_eps);
3645 return 0;
3646 }
3647
3648
3649 /*
3650 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
3651 * timed out, or allocating memory failed. Returns 1 on success.
3652 */
3653 int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
3654 {
3655 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3656 unsigned long flags;
3657 int timeleft;
3658 int ret;
3659 union xhci_trb *cmd_trb;
3660
3661 spin_lock_irqsave(&xhci->lock, flags);
3662 cmd_trb = xhci->cmd_ring->dequeue;
3663 ret = xhci_queue_slot_control(xhci, TRB_ENABLE_SLOT, 0);
3664 if (ret) {
3665 spin_unlock_irqrestore(&xhci->lock, flags);
3666 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3667 return 0;
3668 }
3669 xhci_ring_cmd_db(xhci);
3670 spin_unlock_irqrestore(&xhci->lock, flags);
3671
3672 /* XXX: how much time for xHC slot assignment? */
3673 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
3674 XHCI_CMD_DEFAULT_TIMEOUT);
3675 if (timeleft <= 0) {
3676 xhci_warn(xhci, "%s while waiting for a slot\n",
3677 timeleft == 0 ? "Timeout" : "Signal");
3678 /* cancel the enable slot request */
3679 return xhci_cancel_cmd(xhci, NULL, cmd_trb);
3680 }
3681
3682 if (!xhci->slot_id) {
3683 xhci_err(xhci, "Error while assigning device slot ID\n");
3684 return 0;
3685 }
3686
3687 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3688 spin_lock_irqsave(&xhci->lock, flags);
3689 ret = xhci_reserve_host_control_ep_resources(xhci);
3690 if (ret) {
3691 spin_unlock_irqrestore(&xhci->lock, flags);
3692 xhci_warn(xhci, "Not enough host resources, "
3693 "active endpoint contexts = %u\n",
3694 xhci->num_active_eps);
3695 goto disable_slot;
3696 }
3697 spin_unlock_irqrestore(&xhci->lock, flags);
3698 }
3699 /* Use GFP_NOIO, since this function can be called from
3700 * xhci_discover_or_reset_device(), which may be called as part of
3701 * mass storage driver error handling.
3702 */
3703 if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_NOIO)) {
3704 xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
3705 goto disable_slot;
3706 }
3707 udev->slot_id = xhci->slot_id;
3708 /* Is this a LS or FS device under a HS hub? */
3709 /* Hub or peripherial? */
3710 return 1;
3711
3712 disable_slot:
3713 /* Disable slot, if we can do it without mem alloc */
3714 spin_lock_irqsave(&xhci->lock, flags);
3715 if (!xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id))
3716 xhci_ring_cmd_db(xhci);
3717 spin_unlock_irqrestore(&xhci->lock, flags);
3718 return 0;
3719 }
3720
3721 /*
3722 * Issue an Address Device command (which will issue a SetAddress request to
3723 * the device).
3724 * We should be protected by the usb_address0_mutex in khubd's hub_port_init, so
3725 * we should only issue and wait on one address command at the same time.
3726 *
3727 * We add one to the device address issued by the hardware because the USB core
3728 * uses address 1 for the root hubs (even though they're not really devices).
3729 */
3730 int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
3731 {
3732 unsigned long flags;
3733 int timeleft;
3734 struct xhci_virt_device *virt_dev;
3735 int ret = 0;
3736 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3737 struct xhci_slot_ctx *slot_ctx;
3738 struct xhci_input_control_ctx *ctrl_ctx;
3739 u64 temp_64;
3740 union xhci_trb *cmd_trb;
3741
3742 if (!udev->slot_id) {
3743 xhci_dbg(xhci, "Bad Slot ID %d\n", udev->slot_id);
3744 return -EINVAL;
3745 }
3746
3747 virt_dev = xhci->devs[udev->slot_id];
3748
3749 if (WARN_ON(!virt_dev)) {
3750 /*
3751 * In plug/unplug torture test with an NEC controller,
3752 * a zero-dereference was observed once due to virt_dev = 0.
3753 * Print useful debug rather than crash if it is observed again!
3754 */
3755 xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
3756 udev->slot_id);
3757 return -EINVAL;
3758 }
3759
3760 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
3761 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
3762 if (!ctrl_ctx) {
3763 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3764 __func__);
3765 return -EINVAL;
3766 }
3767 /*
3768 * If this is the first Set Address since device plug-in or
3769 * virt_device realloaction after a resume with an xHCI power loss,
3770 * then set up the slot context.
3771 */
3772 if (!slot_ctx->dev_info)
3773 xhci_setup_addressable_virt_dev(xhci, udev);
3774 /* Otherwise, update the control endpoint ring enqueue pointer. */
3775 else
3776 xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
3777 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
3778 ctrl_ctx->drop_flags = 0;
3779
3780 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
3781 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
3782
3783 spin_lock_irqsave(&xhci->lock, flags);
3784 cmd_trb = xhci->cmd_ring->dequeue;
3785 ret = xhci_queue_address_device(xhci, virt_dev->in_ctx->dma,
3786 udev->slot_id);
3787 if (ret) {
3788 spin_unlock_irqrestore(&xhci->lock, flags);
3789 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3790 return ret;
3791 }
3792 xhci_ring_cmd_db(xhci);
3793 spin_unlock_irqrestore(&xhci->lock, flags);
3794
3795 /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
3796 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
3797 XHCI_CMD_DEFAULT_TIMEOUT);
3798 /* FIXME: From section 4.3.4: "Software shall be responsible for timing
3799 * the SetAddress() "recovery interval" required by USB and aborting the
3800 * command on a timeout.
3801 */
3802 if (timeleft <= 0) {
3803 xhci_warn(xhci, "%s while waiting for address device command\n",
3804 timeleft == 0 ? "Timeout" : "Signal");
3805 /* cancel the address device command */
3806 ret = xhci_cancel_cmd(xhci, NULL, cmd_trb);
3807 if (ret < 0)
3808 return ret;
3809 return -ETIME;
3810 }
3811
3812 switch (virt_dev->cmd_status) {
3813 case COMP_CTX_STATE:
3814 case COMP_EBADSLT:
3815 xhci_err(xhci, "Setup ERROR: address device command for slot %d.\n",
3816 udev->slot_id);
3817 ret = -EINVAL;
3818 break;
3819 case COMP_TX_ERR:
3820 dev_warn(&udev->dev, "Device not responding to set address.\n");
3821 ret = -EPROTO;
3822 break;
3823 case COMP_DEV_ERR:
3824 dev_warn(&udev->dev, "ERROR: Incompatible device for address "
3825 "device command.\n");
3826 ret = -ENODEV;
3827 break;
3828 case COMP_SUCCESS:
3829 xhci_dbg(xhci, "Successful Address Device command\n");
3830 break;
3831 default:
3832 xhci_err(xhci, "ERROR: unexpected command completion "
3833 "code 0x%x.\n", virt_dev->cmd_status);
3834 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
3835 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
3836 ret = -EINVAL;
3837 break;
3838 }
3839 if (ret) {
3840 return ret;
3841 }
3842 temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
3843 xhci_dbg(xhci, "Op regs DCBAA ptr = %#016llx\n", temp_64);
3844 xhci_dbg(xhci, "Slot ID %d dcbaa entry @%p = %#016llx\n",
3845 udev->slot_id,
3846 &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
3847 (unsigned long long)
3848 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
3849 xhci_dbg(xhci, "Output Context DMA address = %#08llx\n",
3850 (unsigned long long)virt_dev->out_ctx->dma);
3851 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
3852 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
3853 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
3854 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
3855 /*
3856 * USB core uses address 1 for the roothubs, so we add one to the
3857 * address given back to us by the HC.
3858 */
3859 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3860 /* Use kernel assigned address for devices; store xHC assigned
3861 * address locally. */
3862 virt_dev->address = (le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK)
3863 + 1;
3864 /* Zero the input context control for later use */
3865 ctrl_ctx->add_flags = 0;
3866 ctrl_ctx->drop_flags = 0;
3867
3868 xhci_dbg(xhci, "Internal device address = %d\n", virt_dev->address);
3869
3870 return 0;
3871 }
3872
3873 /*
3874 * Transfer the port index into real index in the HW port status
3875 * registers. Caculate offset between the port's PORTSC register
3876 * and port status base. Divide the number of per port register
3877 * to get the real index. The raw port number bases 1.
3878 */
3879 int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1)
3880 {
3881 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3882 __le32 __iomem *base_addr = &xhci->op_regs->port_status_base;
3883 __le32 __iomem *addr;
3884 int raw_port;
3885
3886 if (hcd->speed != HCD_USB3)
3887 addr = xhci->usb2_ports[port1 - 1];
3888 else
3889 addr = xhci->usb3_ports[port1 - 1];
3890
3891 raw_port = (addr - base_addr)/NUM_PORT_REGS + 1;
3892 return raw_port;
3893 }
3894
3895 /*
3896 * Issue an Evaluate Context command to change the Maximum Exit Latency in the
3897 * slot context. If that succeeds, store the new MEL in the xhci_virt_device.
3898 */
3899 static int xhci_change_max_exit_latency(struct xhci_hcd *xhci,
3900 struct usb_device *udev, u16 max_exit_latency)
3901 {
3902 struct xhci_virt_device *virt_dev;
3903 struct xhci_command *command;
3904 struct xhci_input_control_ctx *ctrl_ctx;
3905 struct xhci_slot_ctx *slot_ctx;
3906 unsigned long flags;
3907 int ret;
3908
3909 spin_lock_irqsave(&xhci->lock, flags);
3910 if (max_exit_latency == xhci->devs[udev->slot_id]->current_mel) {
3911 spin_unlock_irqrestore(&xhci->lock, flags);
3912 return 0;
3913 }
3914
3915 /* Attempt to issue an Evaluate Context command to change the MEL. */
3916 virt_dev = xhci->devs[udev->slot_id];
3917 command = xhci->lpm_command;
3918 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
3919 if (!ctrl_ctx) {
3920 spin_unlock_irqrestore(&xhci->lock, flags);
3921 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3922 __func__);
3923 return -ENOMEM;
3924 }
3925
3926 xhci_slot_copy(xhci, command->in_ctx, virt_dev->out_ctx);
3927 spin_unlock_irqrestore(&xhci->lock, flags);
3928
3929 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
3930 slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
3931 slot_ctx->dev_info2 &= cpu_to_le32(~((u32) MAX_EXIT));
3932 slot_ctx->dev_info2 |= cpu_to_le32(max_exit_latency);
3933
3934 xhci_dbg(xhci, "Set up evaluate context for LPM MEL change.\n");
3935 xhci_dbg(xhci, "Slot %u Input Context:\n", udev->slot_id);
3936 xhci_dbg_ctx(xhci, command->in_ctx, 0);
3937
3938 /* Issue and wait for the evaluate context command. */
3939 ret = xhci_configure_endpoint(xhci, udev, command,
3940 true, true);
3941 xhci_dbg(xhci, "Slot %u Output Context:\n", udev->slot_id);
3942 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 0);
3943
3944 if (!ret) {
3945 spin_lock_irqsave(&xhci->lock, flags);
3946 virt_dev->current_mel = max_exit_latency;
3947 spin_unlock_irqrestore(&xhci->lock, flags);
3948 }
3949 return ret;
3950 }
3951
3952 #ifdef CONFIG_PM_RUNTIME
3953
3954 /* BESL to HIRD Encoding array for USB2 LPM */
3955 static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
3956 3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
3957
3958 /* Calculate HIRD/BESL for USB2 PORTPMSC*/
3959 static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
3960 struct usb_device *udev)
3961 {
3962 int u2del, besl, besl_host;
3963 int besl_device = 0;
3964 u32 field;
3965
3966 u2del = HCS_U2_LATENCY(xhci->hcs_params3);
3967 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
3968
3969 if (field & USB_BESL_SUPPORT) {
3970 for (besl_host = 0; besl_host < 16; besl_host++) {
3971 if (xhci_besl_encoding[besl_host] >= u2del)
3972 break;
3973 }
3974 /* Use baseline BESL value as default */
3975 if (field & USB_BESL_BASELINE_VALID)
3976 besl_device = USB_GET_BESL_BASELINE(field);
3977 else if (field & USB_BESL_DEEP_VALID)
3978 besl_device = USB_GET_BESL_DEEP(field);
3979 } else {
3980 if (u2del <= 50)
3981 besl_host = 0;
3982 else
3983 besl_host = (u2del - 51) / 75 + 1;
3984 }
3985
3986 besl = besl_host + besl_device;
3987 if (besl > 15)
3988 besl = 15;
3989
3990 return besl;
3991 }
3992
3993 /* Calculate BESLD, L1 timeout and HIRDM for USB2 PORTHLPMC */
3994 static int xhci_calculate_usb2_hw_lpm_params(struct usb_device *udev)
3995 {
3996 u32 field;
3997 int l1;
3998 int besld = 0;
3999 int hirdm = 0;
4000
4001 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4002
4003 /* xHCI l1 is set in steps of 256us, xHCI 1.0 section 5.4.11.2 */
4004 l1 = udev->l1_params.timeout / 256;
4005
4006 /* device has preferred BESLD */
4007 if (field & USB_BESL_DEEP_VALID) {
4008 besld = USB_GET_BESL_DEEP(field);
4009 hirdm = 1;
4010 }
4011
4012 return PORT_BESLD(besld) | PORT_L1_TIMEOUT(l1) | PORT_HIRDM(hirdm);
4013 }
4014
4015 static int xhci_usb2_software_lpm_test(struct usb_hcd *hcd,
4016 struct usb_device *udev)
4017 {
4018 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4019 struct dev_info *dev_info;
4020 __le32 __iomem **port_array;
4021 __le32 __iomem *addr, *pm_addr;
4022 u32 temp, dev_id;
4023 unsigned int port_num;
4024 unsigned long flags;
4025 int hird;
4026 int ret;
4027
4028 if (hcd->speed == HCD_USB3 || !xhci->sw_lpm_support ||
4029 !udev->lpm_capable)
4030 return -EINVAL;
4031
4032 /* we only support lpm for non-hub device connected to root hub yet */
4033 if (!udev->parent || udev->parent->parent ||
4034 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4035 return -EINVAL;
4036
4037 spin_lock_irqsave(&xhci->lock, flags);
4038
4039 /* Look for devices in lpm_failed_devs list */
4040 dev_id = le16_to_cpu(udev->descriptor.idVendor) << 16 |
4041 le16_to_cpu(udev->descriptor.idProduct);
4042 list_for_each_entry(dev_info, &xhci->lpm_failed_devs, list) {
4043 if (dev_info->dev_id == dev_id) {
4044 ret = -EINVAL;
4045 goto finish;
4046 }
4047 }
4048
4049 port_array = xhci->usb2_ports;
4050 port_num = udev->portnum - 1;
4051
4052 if (port_num > HCS_MAX_PORTS(xhci->hcs_params1)) {
4053 xhci_dbg(xhci, "invalid port number %d\n", udev->portnum);
4054 ret = -EINVAL;
4055 goto finish;
4056 }
4057
4058 /*
4059 * Test USB 2.0 software LPM.
4060 * FIXME: some xHCI 1.0 hosts may implement a new register to set up
4061 * hardware-controlled USB 2.0 LPM. See section 5.4.11 and 4.23.5.1.1.1
4062 * in the June 2011 errata release.
4063 */
4064 xhci_dbg(xhci, "test port %d software LPM\n", port_num);
4065 /*
4066 * Set L1 Device Slot and HIRD/BESL.
4067 * Check device's USB 2.0 extension descriptor to determine whether
4068 * HIRD or BESL shoule be used. See USB2.0 LPM errata.
4069 */
4070 pm_addr = port_array[port_num] + PORTPMSC;
4071 hird = xhci_calculate_hird_besl(xhci, udev);
4072 temp = PORT_L1DS(udev->slot_id) | PORT_HIRD(hird);
4073 xhci_writel(xhci, temp, pm_addr);
4074
4075 /* Set port link state to U2(L1) */
4076 addr = port_array[port_num];
4077 xhci_set_link_state(xhci, port_array, port_num, XDEV_U2);
4078
4079 /* wait for ACK */
4080 spin_unlock_irqrestore(&xhci->lock, flags);
4081 msleep(10);
4082 spin_lock_irqsave(&xhci->lock, flags);
4083
4084 /* Check L1 Status */
4085 ret = xhci_handshake(xhci, pm_addr,
4086 PORT_L1S_MASK, PORT_L1S_SUCCESS, 125);
4087 if (ret != -ETIMEDOUT) {
4088 /* enter L1 successfully */
4089 temp = xhci_readl(xhci, addr);
4090 xhci_dbg(xhci, "port %d entered L1 state, port status 0x%x\n",
4091 port_num, temp);
4092 ret = 0;
4093 } else {
4094 temp = xhci_readl(xhci, pm_addr);
4095 xhci_dbg(xhci, "port %d software lpm failed, L1 status %d\n",
4096 port_num, temp & PORT_L1S_MASK);
4097 ret = -EINVAL;
4098 }
4099
4100 /* Resume the port */
4101 xhci_set_link_state(xhci, port_array, port_num, XDEV_U0);
4102
4103 spin_unlock_irqrestore(&xhci->lock, flags);
4104 msleep(10);
4105 spin_lock_irqsave(&xhci->lock, flags);
4106
4107 /* Clear PLC */
4108 xhci_test_and_clear_bit(xhci, port_array, port_num, PORT_PLC);
4109
4110 /* Check PORTSC to make sure the device is in the right state */
4111 if (!ret) {
4112 temp = xhci_readl(xhci, addr);
4113 xhci_dbg(xhci, "resumed port %d status 0x%x\n", port_num, temp);
4114 if (!(temp & PORT_CONNECT) || !(temp & PORT_PE) ||
4115 (temp & PORT_PLS_MASK) != XDEV_U0) {
4116 xhci_dbg(xhci, "port L1 resume fail\n");
4117 ret = -EINVAL;
4118 }
4119 }
4120
4121 if (ret) {
4122 /* Insert dev to lpm_failed_devs list */
4123 xhci_warn(xhci, "device LPM test failed, may disconnect and "
4124 "re-enumerate\n");
4125 dev_info = kzalloc(sizeof(struct dev_info), GFP_ATOMIC);
4126 if (!dev_info) {
4127 ret = -ENOMEM;
4128 goto finish;
4129 }
4130 dev_info->dev_id = dev_id;
4131 INIT_LIST_HEAD(&dev_info->list);
4132 list_add(&dev_info->list, &xhci->lpm_failed_devs);
4133 } else {
4134 xhci_ring_device(xhci, udev->slot_id);
4135 }
4136
4137 finish:
4138 spin_unlock_irqrestore(&xhci->lock, flags);
4139 return ret;
4140 }
4141
4142 int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4143 struct usb_device *udev, int enable)
4144 {
4145 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4146 __le32 __iomem **port_array;
4147 __le32 __iomem *pm_addr, *hlpm_addr;
4148 u32 pm_val, hlpm_val, field;
4149 unsigned int port_num;
4150 unsigned long flags;
4151 int hird, exit_latency;
4152 int ret;
4153
4154 if (hcd->speed == HCD_USB3 || !xhci->hw_lpm_support ||
4155 !udev->lpm_capable)
4156 return -EPERM;
4157
4158 if (!udev->parent || udev->parent->parent ||
4159 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4160 return -EPERM;
4161
4162 if (udev->usb2_hw_lpm_capable != 1)
4163 return -EPERM;
4164
4165 spin_lock_irqsave(&xhci->lock, flags);
4166
4167 port_array = xhci->usb2_ports;
4168 port_num = udev->portnum - 1;
4169 pm_addr = port_array[port_num] + PORTPMSC;
4170 pm_val = xhci_readl(xhci, pm_addr);
4171 hlpm_addr = port_array[port_num] + PORTHLPMC;
4172 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4173
4174 xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
4175 enable ? "enable" : "disable", port_num);
4176
4177 if (enable) {
4178 /* Host supports BESL timeout instead of HIRD */
4179 if (udev->usb2_hw_lpm_besl_capable) {
4180 /* if device doesn't have a preferred BESL value use a
4181 * default one which works with mixed HIRD and BESL
4182 * systems. See XHCI_DEFAULT_BESL definition in xhci.h
4183 */
4184 if ((field & USB_BESL_SUPPORT) &&
4185 (field & USB_BESL_BASELINE_VALID))
4186 hird = USB_GET_BESL_BASELINE(field);
4187 else
4188 hird = udev->l1_params.besl;
4189
4190 exit_latency = xhci_besl_encoding[hird];
4191 spin_unlock_irqrestore(&xhci->lock, flags);
4192
4193 /* USB 3.0 code dedicate one xhci->lpm_command->in_ctx
4194 * input context for link powermanagement evaluate
4195 * context commands. It is protected by hcd->bandwidth
4196 * mutex and is shared by all devices. We need to set
4197 * the max ext latency in USB 2 BESL LPM as well, so
4198 * use the same mutex and xhci_change_max_exit_latency()
4199 */
4200 mutex_lock(hcd->bandwidth_mutex);
4201 ret = xhci_change_max_exit_latency(xhci, udev,
4202 exit_latency);
4203 mutex_unlock(hcd->bandwidth_mutex);
4204
4205 if (ret < 0)
4206 return ret;
4207 spin_lock_irqsave(&xhci->lock, flags);
4208
4209 hlpm_val = xhci_calculate_usb2_hw_lpm_params(udev);
4210 xhci_writel(xhci, hlpm_val, hlpm_addr);
4211 /* flush write */
4212 xhci_readl(xhci, hlpm_addr);
4213 } else {
4214 hird = xhci_calculate_hird_besl(xhci, udev);
4215 }
4216
4217 pm_val &= ~PORT_HIRD_MASK;
4218 pm_val |= PORT_HIRD(hird) | PORT_RWE;
4219 xhci_writel(xhci, pm_val, pm_addr);
4220 pm_val = xhci_readl(xhci, pm_addr);
4221 pm_val |= PORT_HLE;
4222 xhci_writel(xhci, pm_val, pm_addr);
4223 /* flush write */
4224 xhci_readl(xhci, pm_addr);
4225 } else {
4226 pm_val &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK);
4227 xhci_writel(xhci, pm_val, pm_addr);
4228 /* flush write */
4229 xhci_readl(xhci, pm_addr);
4230 if (udev->usb2_hw_lpm_besl_capable) {
4231 spin_unlock_irqrestore(&xhci->lock, flags);
4232 mutex_lock(hcd->bandwidth_mutex);
4233 xhci_change_max_exit_latency(xhci, udev, 0);
4234 mutex_unlock(hcd->bandwidth_mutex);
4235 return 0;
4236 }
4237 }
4238
4239 spin_unlock_irqrestore(&xhci->lock, flags);
4240 return 0;
4241 }
4242
4243 /* check if a usb2 port supports a given extened capability protocol
4244 * only USB2 ports extended protocol capability values are cached.
4245 * Return 1 if capability is supported
4246 */
4247 static int xhci_check_usb2_port_capability(struct xhci_hcd *xhci, int port,
4248 unsigned capability)
4249 {
4250 u32 port_offset, port_count;
4251 int i;
4252
4253 for (i = 0; i < xhci->num_ext_caps; i++) {
4254 if (xhci->ext_caps[i] & capability) {
4255 /* port offsets starts at 1 */
4256 port_offset = XHCI_EXT_PORT_OFF(xhci->ext_caps[i]) - 1;
4257 port_count = XHCI_EXT_PORT_COUNT(xhci->ext_caps[i]);
4258 if (port >= port_offset &&
4259 port < port_offset + port_count)
4260 return 1;
4261 }
4262 }
4263 return 0;
4264 }
4265
4266 int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4267 {
4268 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4269 int ret;
4270 int portnum = udev->portnum - 1;
4271
4272 ret = xhci_usb2_software_lpm_test(hcd, udev);
4273 if (!ret) {
4274 xhci_dbg(xhci, "software LPM test succeed\n");
4275 if (xhci->hw_lpm_support == 1 &&
4276 xhci_check_usb2_port_capability(xhci, portnum, XHCI_HLC)) {
4277 udev->usb2_hw_lpm_capable = 1;
4278 udev->l1_params.timeout = XHCI_L1_TIMEOUT;
4279 udev->l1_params.besl = XHCI_DEFAULT_BESL;
4280 if (xhci_check_usb2_port_capability(xhci, portnum,
4281 XHCI_BLC))
4282 udev->usb2_hw_lpm_besl_capable = 1;
4283 ret = xhci_set_usb2_hardware_lpm(hcd, udev, 1);
4284 if (!ret)
4285 udev->usb2_hw_lpm_enabled = 1;
4286 }
4287 }
4288
4289 return 0;
4290 }
4291
4292 #else
4293
4294 int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4295 struct usb_device *udev, int enable)
4296 {
4297 return 0;
4298 }
4299
4300 int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4301 {
4302 return 0;
4303 }
4304
4305 #endif /* CONFIG_PM_RUNTIME */
4306
4307 /*---------------------- USB 3.0 Link PM functions ------------------------*/
4308
4309 #ifdef CONFIG_PM
4310 /* Service interval in nanoseconds = 2^(bInterval - 1) * 125us * 1000ns / 1us */
4311 static unsigned long long xhci_service_interval_to_ns(
4312 struct usb_endpoint_descriptor *desc)
4313 {
4314 return (1ULL << (desc->bInterval - 1)) * 125 * 1000;
4315 }
4316
4317 static u16 xhci_get_timeout_no_hub_lpm(struct usb_device *udev,
4318 enum usb3_link_state state)
4319 {
4320 unsigned long long sel;
4321 unsigned long long pel;
4322 unsigned int max_sel_pel;
4323 char *state_name;
4324
4325 switch (state) {
4326 case USB3_LPM_U1:
4327 /* Convert SEL and PEL stored in nanoseconds to microseconds */
4328 sel = DIV_ROUND_UP(udev->u1_params.sel, 1000);
4329 pel = DIV_ROUND_UP(udev->u1_params.pel, 1000);
4330 max_sel_pel = USB3_LPM_MAX_U1_SEL_PEL;
4331 state_name = "U1";
4332 break;
4333 case USB3_LPM_U2:
4334 sel = DIV_ROUND_UP(udev->u2_params.sel, 1000);
4335 pel = DIV_ROUND_UP(udev->u2_params.pel, 1000);
4336 max_sel_pel = USB3_LPM_MAX_U2_SEL_PEL;
4337 state_name = "U2";
4338 break;
4339 default:
4340 dev_warn(&udev->dev, "%s: Can't get timeout for non-U1 or U2 state.\n",
4341 __func__);
4342 return USB3_LPM_DISABLED;
4343 }
4344
4345 if (sel <= max_sel_pel && pel <= max_sel_pel)
4346 return USB3_LPM_DEVICE_INITIATED;
4347
4348 if (sel > max_sel_pel)
4349 dev_dbg(&udev->dev, "Device-initiated %s disabled "
4350 "due to long SEL %llu ms\n",
4351 state_name, sel);
4352 else
4353 dev_dbg(&udev->dev, "Device-initiated %s disabled "
4354 "due to long PEL %llu\n ms",
4355 state_name, pel);
4356 return USB3_LPM_DISABLED;
4357 }
4358
4359 /* Returns the hub-encoded U1 timeout value.
4360 * The U1 timeout should be the maximum of the following values:
4361 * - For control endpoints, U1 system exit latency (SEL) * 3
4362 * - For bulk endpoints, U1 SEL * 5
4363 * - For interrupt endpoints:
4364 * - Notification EPs, U1 SEL * 3
4365 * - Periodic EPs, max(105% of bInterval, U1 SEL * 2)
4366 * - For isochronous endpoints, max(105% of bInterval, U1 SEL * 2)
4367 */
4368 static u16 xhci_calculate_intel_u1_timeout(struct usb_device *udev,
4369 struct usb_endpoint_descriptor *desc)
4370 {
4371 unsigned long long timeout_ns;
4372 int ep_type;
4373 int intr_type;
4374
4375 ep_type = usb_endpoint_type(desc);
4376 switch (ep_type) {
4377 case USB_ENDPOINT_XFER_CONTROL:
4378 timeout_ns = udev->u1_params.sel * 3;
4379 break;
4380 case USB_ENDPOINT_XFER_BULK:
4381 timeout_ns = udev->u1_params.sel * 5;
4382 break;
4383 case USB_ENDPOINT_XFER_INT:
4384 intr_type = usb_endpoint_interrupt_type(desc);
4385 if (intr_type == USB_ENDPOINT_INTR_NOTIFICATION) {
4386 timeout_ns = udev->u1_params.sel * 3;
4387 break;
4388 }
4389 /* Otherwise the calculation is the same as isoc eps */
4390 case USB_ENDPOINT_XFER_ISOC:
4391 timeout_ns = xhci_service_interval_to_ns(desc);
4392 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns * 105, 100);
4393 if (timeout_ns < udev->u1_params.sel * 2)
4394 timeout_ns = udev->u1_params.sel * 2;
4395 break;
4396 default:
4397 return 0;
4398 }
4399
4400 /* The U1 timeout is encoded in 1us intervals. */
4401 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 1000);
4402 /* Don't return a timeout of zero, because that's USB3_LPM_DISABLED. */
4403 if (timeout_ns == USB3_LPM_DISABLED)
4404 timeout_ns++;
4405
4406 /* If the necessary timeout value is bigger than what we can set in the
4407 * USB 3.0 hub, we have to disable hub-initiated U1.
4408 */
4409 if (timeout_ns <= USB3_LPM_U1_MAX_TIMEOUT)
4410 return timeout_ns;
4411 dev_dbg(&udev->dev, "Hub-initiated U1 disabled "
4412 "due to long timeout %llu ms\n", timeout_ns);
4413 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U1);
4414 }
4415
4416 /* Returns the hub-encoded U2 timeout value.
4417 * The U2 timeout should be the maximum of:
4418 * - 10 ms (to avoid the bandwidth impact on the scheduler)
4419 * - largest bInterval of any active periodic endpoint (to avoid going
4420 * into lower power link states between intervals).
4421 * - the U2 Exit Latency of the device
4422 */
4423 static u16 xhci_calculate_intel_u2_timeout(struct usb_device *udev,
4424 struct usb_endpoint_descriptor *desc)
4425 {
4426 unsigned long long timeout_ns;
4427 unsigned long long u2_del_ns;
4428
4429 timeout_ns = 10 * 1000 * 1000;
4430
4431 if ((usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) &&
4432 (xhci_service_interval_to_ns(desc) > timeout_ns))
4433 timeout_ns = xhci_service_interval_to_ns(desc);
4434
4435 u2_del_ns = le16_to_cpu(udev->bos->ss_cap->bU2DevExitLat) * 1000ULL;
4436 if (u2_del_ns > timeout_ns)
4437 timeout_ns = u2_del_ns;
4438
4439 /* The U2 timeout is encoded in 256us intervals */
4440 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 256 * 1000);
4441 /* If the necessary timeout value is bigger than what we can set in the
4442 * USB 3.0 hub, we have to disable hub-initiated U2.
4443 */
4444 if (timeout_ns <= USB3_LPM_U2_MAX_TIMEOUT)
4445 return timeout_ns;
4446 dev_dbg(&udev->dev, "Hub-initiated U2 disabled "
4447 "due to long timeout %llu ms\n", timeout_ns);
4448 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U2);
4449 }
4450
4451 static u16 xhci_call_host_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4452 struct usb_device *udev,
4453 struct usb_endpoint_descriptor *desc,
4454 enum usb3_link_state state,
4455 u16 *timeout)
4456 {
4457 if (state == USB3_LPM_U1) {
4458 if (xhci->quirks & XHCI_INTEL_HOST)
4459 return xhci_calculate_intel_u1_timeout(udev, desc);
4460 } else {
4461 if (xhci->quirks & XHCI_INTEL_HOST)
4462 return xhci_calculate_intel_u2_timeout(udev, desc);
4463 }
4464
4465 return USB3_LPM_DISABLED;
4466 }
4467
4468 static int xhci_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4469 struct usb_device *udev,
4470 struct usb_endpoint_descriptor *desc,
4471 enum usb3_link_state state,
4472 u16 *timeout)
4473 {
4474 u16 alt_timeout;
4475
4476 alt_timeout = xhci_call_host_update_timeout_for_endpoint(xhci, udev,
4477 desc, state, timeout);
4478
4479 /* If we found we can't enable hub-initiated LPM, or
4480 * the U1 or U2 exit latency was too high to allow
4481 * device-initiated LPM as well, just stop searching.
4482 */
4483 if (alt_timeout == USB3_LPM_DISABLED ||
4484 alt_timeout == USB3_LPM_DEVICE_INITIATED) {
4485 *timeout = alt_timeout;
4486 return -E2BIG;
4487 }
4488 if (alt_timeout > *timeout)
4489 *timeout = alt_timeout;
4490 return 0;
4491 }
4492
4493 static int xhci_update_timeout_for_interface(struct xhci_hcd *xhci,
4494 struct usb_device *udev,
4495 struct usb_host_interface *alt,
4496 enum usb3_link_state state,
4497 u16 *timeout)
4498 {
4499 int j;
4500
4501 for (j = 0; j < alt->desc.bNumEndpoints; j++) {
4502 if (xhci_update_timeout_for_endpoint(xhci, udev,
4503 &alt->endpoint[j].desc, state, timeout))
4504 return -E2BIG;
4505 continue;
4506 }
4507 return 0;
4508 }
4509
4510 static int xhci_check_intel_tier_policy(struct usb_device *udev,
4511 enum usb3_link_state state)
4512 {
4513 struct usb_device *parent;
4514 unsigned int num_hubs;
4515
4516 if (state == USB3_LPM_U2)
4517 return 0;
4518
4519 /* Don't enable U1 if the device is on a 2nd tier hub or lower. */
4520 for (parent = udev->parent, num_hubs = 0; parent->parent;
4521 parent = parent->parent)
4522 num_hubs++;
4523
4524 if (num_hubs < 2)
4525 return 0;
4526
4527 dev_dbg(&udev->dev, "Disabling U1 link state for device"
4528 " below second-tier hub.\n");
4529 dev_dbg(&udev->dev, "Plug device into first-tier hub "
4530 "to decrease power consumption.\n");
4531 return -E2BIG;
4532 }
4533
4534 static int xhci_check_tier_policy(struct xhci_hcd *xhci,
4535 struct usb_device *udev,
4536 enum usb3_link_state state)
4537 {
4538 if (xhci->quirks & XHCI_INTEL_HOST)
4539 return xhci_check_intel_tier_policy(udev, state);
4540 return -EINVAL;
4541 }
4542
4543 /* Returns the U1 or U2 timeout that should be enabled.
4544 * If the tier check or timeout setting functions return with a non-zero exit
4545 * code, that means the timeout value has been finalized and we shouldn't look
4546 * at any more endpoints.
4547 */
4548 static u16 xhci_calculate_lpm_timeout(struct usb_hcd *hcd,
4549 struct usb_device *udev, enum usb3_link_state state)
4550 {
4551 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4552 struct usb_host_config *config;
4553 char *state_name;
4554 int i;
4555 u16 timeout = USB3_LPM_DISABLED;
4556
4557 if (state == USB3_LPM_U1)
4558 state_name = "U1";
4559 else if (state == USB3_LPM_U2)
4560 state_name = "U2";
4561 else {
4562 dev_warn(&udev->dev, "Can't enable unknown link state %i\n",
4563 state);
4564 return timeout;
4565 }
4566
4567 if (xhci_check_tier_policy(xhci, udev, state) < 0)
4568 return timeout;
4569
4570 /* Gather some information about the currently installed configuration
4571 * and alternate interface settings.
4572 */
4573 if (xhci_update_timeout_for_endpoint(xhci, udev, &udev->ep0.desc,
4574 state, &timeout))
4575 return timeout;
4576
4577 config = udev->actconfig;
4578 if (!config)
4579 return timeout;
4580
4581 for (i = 0; i < USB_MAXINTERFACES; i++) {
4582 struct usb_driver *driver;
4583 struct usb_interface *intf = config->interface[i];
4584
4585 if (!intf)
4586 continue;
4587
4588 /* Check if any currently bound drivers want hub-initiated LPM
4589 * disabled.
4590 */
4591 if (intf->dev.driver) {
4592 driver = to_usb_driver(intf->dev.driver);
4593 if (driver && driver->disable_hub_initiated_lpm) {
4594 dev_dbg(&udev->dev, "Hub-initiated %s disabled "
4595 "at request of driver %s\n",
4596 state_name, driver->name);
4597 return xhci_get_timeout_no_hub_lpm(udev, state);
4598 }
4599 }
4600
4601 /* Not sure how this could happen... */
4602 if (!intf->cur_altsetting)
4603 continue;
4604
4605 if (xhci_update_timeout_for_interface(xhci, udev,
4606 intf->cur_altsetting,
4607 state, &timeout))
4608 return timeout;
4609 }
4610 return timeout;
4611 }
4612
4613 static int calculate_max_exit_latency(struct usb_device *udev,
4614 enum usb3_link_state state_changed,
4615 u16 hub_encoded_timeout)
4616 {
4617 unsigned long long u1_mel_us = 0;
4618 unsigned long long u2_mel_us = 0;
4619 unsigned long long mel_us = 0;
4620 bool disabling_u1;
4621 bool disabling_u2;
4622 bool enabling_u1;
4623 bool enabling_u2;
4624
4625 disabling_u1 = (state_changed == USB3_LPM_U1 &&
4626 hub_encoded_timeout == USB3_LPM_DISABLED);
4627 disabling_u2 = (state_changed == USB3_LPM_U2 &&
4628 hub_encoded_timeout == USB3_LPM_DISABLED);
4629
4630 enabling_u1 = (state_changed == USB3_LPM_U1 &&
4631 hub_encoded_timeout != USB3_LPM_DISABLED);
4632 enabling_u2 = (state_changed == USB3_LPM_U2 &&
4633 hub_encoded_timeout != USB3_LPM_DISABLED);
4634
4635 /* If U1 was already enabled and we're not disabling it,
4636 * or we're going to enable U1, account for the U1 max exit latency.
4637 */
4638 if ((udev->u1_params.timeout != USB3_LPM_DISABLED && !disabling_u1) ||
4639 enabling_u1)
4640 u1_mel_us = DIV_ROUND_UP(udev->u1_params.mel, 1000);
4641 if ((udev->u2_params.timeout != USB3_LPM_DISABLED && !disabling_u2) ||
4642 enabling_u2)
4643 u2_mel_us = DIV_ROUND_UP(udev->u2_params.mel, 1000);
4644
4645 if (u1_mel_us > u2_mel_us)
4646 mel_us = u1_mel_us;
4647 else
4648 mel_us = u2_mel_us;
4649 /* xHCI host controller max exit latency field is only 16 bits wide. */
4650 if (mel_us > MAX_EXIT) {
4651 dev_warn(&udev->dev, "Link PM max exit latency of %lluus "
4652 "is too big.\n", mel_us);
4653 return -E2BIG;
4654 }
4655 return mel_us;
4656 }
4657
4658 /* Returns the USB3 hub-encoded value for the U1/U2 timeout. */
4659 int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
4660 struct usb_device *udev, enum usb3_link_state state)
4661 {
4662 struct xhci_hcd *xhci;
4663 u16 hub_encoded_timeout;
4664 int mel;
4665 int ret;
4666
4667 xhci = hcd_to_xhci(hcd);
4668 /* The LPM timeout values are pretty host-controller specific, so don't
4669 * enable hub-initiated timeouts unless the vendor has provided
4670 * information about their timeout algorithm.
4671 */
4672 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4673 !xhci->devs[udev->slot_id])
4674 return USB3_LPM_DISABLED;
4675
4676 hub_encoded_timeout = xhci_calculate_lpm_timeout(hcd, udev, state);
4677 mel = calculate_max_exit_latency(udev, state, hub_encoded_timeout);
4678 if (mel < 0) {
4679 /* Max Exit Latency is too big, disable LPM. */
4680 hub_encoded_timeout = USB3_LPM_DISABLED;
4681 mel = 0;
4682 }
4683
4684 ret = xhci_change_max_exit_latency(xhci, udev, mel);
4685 if (ret)
4686 return ret;
4687 return hub_encoded_timeout;
4688 }
4689
4690 int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
4691 struct usb_device *udev, enum usb3_link_state state)
4692 {
4693 struct xhci_hcd *xhci;
4694 u16 mel;
4695 int ret;
4696
4697 xhci = hcd_to_xhci(hcd);
4698 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4699 !xhci->devs[udev->slot_id])
4700 return 0;
4701
4702 mel = calculate_max_exit_latency(udev, state, USB3_LPM_DISABLED);
4703 ret = xhci_change_max_exit_latency(xhci, udev, mel);
4704 if (ret)
4705 return ret;
4706 return 0;
4707 }
4708 #else /* CONFIG_PM */
4709
4710 int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
4711 struct usb_device *udev, enum usb3_link_state state)
4712 {
4713 return USB3_LPM_DISABLED;
4714 }
4715
4716 int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
4717 struct usb_device *udev, enum usb3_link_state state)
4718 {
4719 return 0;
4720 }
4721 #endif /* CONFIG_PM */
4722
4723 /*-------------------------------------------------------------------------*/
4724
4725 /* Once a hub descriptor is fetched for a device, we need to update the xHC's
4726 * internal data structures for the device.
4727 */
4728 int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
4729 struct usb_tt *tt, gfp_t mem_flags)
4730 {
4731 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4732 struct xhci_virt_device *vdev;
4733 struct xhci_command *config_cmd;
4734 struct xhci_input_control_ctx *ctrl_ctx;
4735 struct xhci_slot_ctx *slot_ctx;
4736 unsigned long flags;
4737 unsigned think_time;
4738 int ret;
4739
4740 /* Ignore root hubs */
4741 if (!hdev->parent)
4742 return 0;
4743
4744 vdev = xhci->devs[hdev->slot_id];
4745 if (!vdev) {
4746 xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
4747 return -EINVAL;
4748 }
4749 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
4750 if (!config_cmd) {
4751 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
4752 return -ENOMEM;
4753 }
4754 ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
4755 if (!ctrl_ctx) {
4756 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4757 __func__);
4758 xhci_free_command(xhci, config_cmd);
4759 return -ENOMEM;
4760 }
4761
4762 spin_lock_irqsave(&xhci->lock, flags);
4763 if (hdev->speed == USB_SPEED_HIGH &&
4764 xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
4765 xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
4766 xhci_free_command(xhci, config_cmd);
4767 spin_unlock_irqrestore(&xhci->lock, flags);
4768 return -ENOMEM;
4769 }
4770
4771 xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
4772 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
4773 slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
4774 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
4775 if (tt->multi)
4776 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
4777 if (xhci->hci_version > 0x95) {
4778 xhci_dbg(xhci, "xHCI version %x needs hub "
4779 "TT think time and number of ports\n",
4780 (unsigned int) xhci->hci_version);
4781 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
4782 /* Set TT think time - convert from ns to FS bit times.
4783 * 0 = 8 FS bit times, 1 = 16 FS bit times,
4784 * 2 = 24 FS bit times, 3 = 32 FS bit times.
4785 *
4786 * xHCI 1.0: this field shall be 0 if the device is not a
4787 * High-spped hub.
4788 */
4789 think_time = tt->think_time;
4790 if (think_time != 0)
4791 think_time = (think_time / 666) - 1;
4792 if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
4793 slot_ctx->tt_info |=
4794 cpu_to_le32(TT_THINK_TIME(think_time));
4795 } else {
4796 xhci_dbg(xhci, "xHCI version %x doesn't need hub "
4797 "TT think time or number of ports\n",
4798 (unsigned int) xhci->hci_version);
4799 }
4800 slot_ctx->dev_state = 0;
4801 spin_unlock_irqrestore(&xhci->lock, flags);
4802
4803 xhci_dbg(xhci, "Set up %s for hub device.\n",
4804 (xhci->hci_version > 0x95) ?
4805 "configure endpoint" : "evaluate context");
4806 xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
4807 xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
4808
4809 /* Issue and wait for the configure endpoint or
4810 * evaluate context command.
4811 */
4812 if (xhci->hci_version > 0x95)
4813 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4814 false, false);
4815 else
4816 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4817 true, false);
4818
4819 xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
4820 xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
4821
4822 xhci_free_command(xhci, config_cmd);
4823 return ret;
4824 }
4825
4826 int xhci_get_frame(struct usb_hcd *hcd)
4827 {
4828 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4829 /* EHCI mods by the periodic size. Why? */
4830 return xhci_readl(xhci, &xhci->run_regs->microframe_index) >> 3;
4831 }
4832
4833 int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
4834 {
4835 struct xhci_hcd *xhci;
4836 struct device *dev = hcd->self.controller;
4837 int retval;
4838 u32 temp;
4839
4840 /* Accept arbitrarily long scatter-gather lists */
4841 hcd->self.sg_tablesize = ~0;
4842 /* XHCI controllers don't stop the ep queue on short packets :| */
4843 hcd->self.no_stop_on_short = 1;
4844
4845 if (usb_hcd_is_primary_hcd(hcd)) {
4846 xhci = kzalloc(sizeof(struct xhci_hcd), GFP_KERNEL);
4847 if (!xhci)
4848 return -ENOMEM;
4849 *((struct xhci_hcd **) hcd->hcd_priv) = xhci;
4850 xhci->main_hcd = hcd;
4851 /* Mark the first roothub as being USB 2.0.
4852 * The xHCI driver will register the USB 3.0 roothub.
4853 */
4854 hcd->speed = HCD_USB2;
4855 hcd->self.root_hub->speed = USB_SPEED_HIGH;
4856 /*
4857 * USB 2.0 roothub under xHCI has an integrated TT,
4858 * (rate matching hub) as opposed to having an OHCI/UHCI
4859 * companion controller.
4860 */
4861 hcd->has_tt = 1;
4862 } else {
4863 /* xHCI private pointer was set in xhci_pci_probe for the second
4864 * registered roothub.
4865 */
4866 xhci = hcd_to_xhci(hcd);
4867 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4868 if (HCC_64BIT_ADDR(temp)) {
4869 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
4870 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64));
4871 } else {
4872 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(32));
4873 }
4874 return 0;
4875 }
4876
4877 xhci->cap_regs = hcd->regs;
4878 xhci->op_regs = hcd->regs +
4879 HC_LENGTH(xhci_readl(xhci, &xhci->cap_regs->hc_capbase));
4880 xhci->run_regs = hcd->regs +
4881 (xhci_readl(xhci, &xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
4882 /* Cache read-only capability registers */
4883 xhci->hcs_params1 = xhci_readl(xhci, &xhci->cap_regs->hcs_params1);
4884 xhci->hcs_params2 = xhci_readl(xhci, &xhci->cap_regs->hcs_params2);
4885 xhci->hcs_params3 = xhci_readl(xhci, &xhci->cap_regs->hcs_params3);
4886 xhci->hcc_params = xhci_readl(xhci, &xhci->cap_regs->hc_capbase);
4887 xhci->hci_version = HC_VERSION(xhci->hcc_params);
4888 xhci->hcc_params = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4889 xhci_print_registers(xhci);
4890
4891 get_quirks(dev, xhci);
4892
4893 /* Make sure the HC is halted. */
4894 retval = xhci_halt(xhci);
4895 if (retval)
4896 goto error;
4897
4898 xhci_dbg(xhci, "Resetting HCD\n");
4899 /* Reset the internal HC memory state and registers. */
4900 retval = xhci_reset(xhci);
4901 if (retval)
4902 goto error;
4903 xhci_dbg(xhci, "Reset complete\n");
4904
4905 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4906 if (HCC_64BIT_ADDR(temp)) {
4907 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
4908 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64));
4909 } else {
4910 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(32));
4911 }
4912
4913 xhci_dbg(xhci, "Calling HCD init\n");
4914 /* Initialize HCD and host controller data structures. */
4915 retval = xhci_init(hcd);
4916 if (retval)
4917 goto error;
4918 xhci_dbg(xhci, "Called HCD init\n");
4919 return 0;
4920 error:
4921 kfree(xhci);
4922 return retval;
4923 }
4924
4925 MODULE_DESCRIPTION(DRIVER_DESC);
4926 MODULE_AUTHOR(DRIVER_AUTHOR);
4927 MODULE_LICENSE("GPL");
4928
4929 static int __init xhci_hcd_init(void)
4930 {
4931 int retval;
4932
4933 retval = xhci_register_pci();
4934 if (retval < 0) {
4935 printk(KERN_DEBUG "Problem registering PCI driver.");
4936 return retval;
4937 }
4938 retval = xhci_register_plat();
4939 if (retval < 0) {
4940 printk(KERN_DEBUG "Problem registering platform driver.");
4941 goto unreg_pci;
4942 }
4943 /*
4944 * Check the compiler generated sizes of structures that must be laid
4945 * out in specific ways for hardware access.
4946 */
4947 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
4948 BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
4949 BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
4950 /* xhci_device_control has eight fields, and also
4951 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
4952 */
4953 BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
4954 BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
4955 BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
4956 BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
4957 BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
4958 /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
4959 BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
4960 return 0;
4961 unreg_pci:
4962 xhci_unregister_pci();
4963 return retval;
4964 }
4965 module_init(xhci_hcd_init);
4966
4967 static void __exit xhci_hcd_cleanup(void)
4968 {
4969 xhci_unregister_pci();
4970 xhci_unregister_plat();
4971 }
4972 module_exit(xhci_hcd_cleanup);
This page took 0.138243 seconds and 5 git commands to generate.