xhci: xHCI 1.1: Contiguous Frame ID Capability (CFC)
[deliverable/linux.git] / drivers / usb / host / xhci.h
1
2 /*
3 * xHCI host controller driver
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
16 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
17 * for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software Foundation,
21 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22 */
23
24 #ifndef __LINUX_XHCI_HCD_H
25 #define __LINUX_XHCI_HCD_H
26
27 #include <linux/usb.h>
28 #include <linux/timer.h>
29 #include <linux/kernel.h>
30 #include <linux/usb/hcd.h>
31
32 /* Code sharing between pci-quirks and xhci hcd */
33 #include "xhci-ext-caps.h"
34 #include "pci-quirks.h"
35
36 /* xHCI PCI Configuration Registers */
37 #define XHCI_SBRN_OFFSET (0x60)
38
39 /* Max number of USB devices for any host controller - limit in section 6.1 */
40 #define MAX_HC_SLOTS 256
41 /* Section 5.3.3 - MaxPorts */
42 #define MAX_HC_PORTS 127
43
44 /*
45 * xHCI register interface.
46 * This corresponds to the eXtensible Host Controller Interface (xHCI)
47 * Revision 0.95 specification
48 */
49
50 /**
51 * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
52 * @hc_capbase: length of the capabilities register and HC version number
53 * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
54 * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
55 * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
56 * @hcc_params: HCCPARAMS - Capability Parameters
57 * @db_off: DBOFF - Doorbell array offset
58 * @run_regs_off: RTSOFF - Runtime register space offset
59 */
60 struct xhci_cap_regs {
61 __le32 hc_capbase;
62 __le32 hcs_params1;
63 __le32 hcs_params2;
64 __le32 hcs_params3;
65 __le32 hcc_params;
66 __le32 db_off;
67 __le32 run_regs_off;
68 /* Reserved up to (CAPLENGTH - 0x1C) */
69 };
70
71 /* hc_capbase bitmasks */
72 /* bits 7:0 - how long is the Capabilities register */
73 #define HC_LENGTH(p) XHCI_HC_LENGTH(p)
74 /* bits 31:16 */
75 #define HC_VERSION(p) (((p) >> 16) & 0xffff)
76
77 /* HCSPARAMS1 - hcs_params1 - bitmasks */
78 /* bits 0:7, Max Device Slots */
79 #define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
80 #define HCS_SLOTS_MASK 0xff
81 /* bits 8:18, Max Interrupters */
82 #define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
83 /* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
84 #define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
85
86 /* HCSPARAMS2 - hcs_params2 - bitmasks */
87 /* bits 0:3, frames or uframes that SW needs to queue transactions
88 * ahead of the HW to meet periodic deadlines */
89 #define HCS_IST(p) (((p) >> 0) & 0xf)
90 /* bits 4:7, max number of Event Ring segments */
91 #define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
92 /* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
93 /* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
94 /* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
95 #define HCS_MAX_SCRATCHPAD(p) ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
96
97 /* HCSPARAMS3 - hcs_params3 - bitmasks */
98 /* bits 0:7, Max U1 to U0 latency for the roothub ports */
99 #define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
100 /* bits 16:31, Max U2 to U0 latency for the roothub ports */
101 #define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
102
103 /* HCCPARAMS - hcc_params - bitmasks */
104 /* true: HC can use 64-bit address pointers */
105 #define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
106 /* true: HC can do bandwidth negotiation */
107 #define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
108 /* true: HC uses 64-byte Device Context structures
109 * FIXME 64-byte context structures aren't supported yet.
110 */
111 #define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
112 /* true: HC has port power switches */
113 #define HCC_PPC(p) ((p) & (1 << 3))
114 /* true: HC has port indicators */
115 #define HCS_INDICATOR(p) ((p) & (1 << 4))
116 /* true: HC has Light HC Reset Capability */
117 #define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
118 /* true: HC supports latency tolerance messaging */
119 #define HCC_LTC(p) ((p) & (1 << 6))
120 /* true: no secondary Stream ID Support */
121 #define HCC_NSS(p) ((p) & (1 << 7))
122 /* true: HC has Contiguous Frame ID Capability */
123 #define HCC_CFC(p) ((p) & (1 << 11))
124 /* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
125 #define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
126 /* Extended Capabilities pointer from PCI base - section 5.3.6 */
127 #define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
128
129 /* db_off bitmask - bits 0:1 reserved */
130 #define DBOFF_MASK (~0x3)
131
132 /* run_regs_off bitmask - bits 0:4 reserved */
133 #define RTSOFF_MASK (~0x1f)
134
135
136 /* Number of registers per port */
137 #define NUM_PORT_REGS 4
138
139 #define PORTSC 0
140 #define PORTPMSC 1
141 #define PORTLI 2
142 #define PORTHLPMC 3
143
144 /**
145 * struct xhci_op_regs - xHCI Host Controller Operational Registers.
146 * @command: USBCMD - xHC command register
147 * @status: USBSTS - xHC status register
148 * @page_size: This indicates the page size that the host controller
149 * supports. If bit n is set, the HC supports a page size
150 * of 2^(n+12), up to a 128MB page size.
151 * 4K is the minimum page size.
152 * @cmd_ring: CRP - 64-bit Command Ring Pointer
153 * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
154 * @config_reg: CONFIG - Configure Register
155 * @port_status_base: PORTSCn - base address for Port Status and Control
156 * Each port has a Port Status and Control register,
157 * followed by a Port Power Management Status and Control
158 * register, a Port Link Info register, and a reserved
159 * register.
160 * @port_power_base: PORTPMSCn - base address for
161 * Port Power Management Status and Control
162 * @port_link_base: PORTLIn - base address for Port Link Info (current
163 * Link PM state and control) for USB 2.1 and USB 3.0
164 * devices.
165 */
166 struct xhci_op_regs {
167 __le32 command;
168 __le32 status;
169 __le32 page_size;
170 __le32 reserved1;
171 __le32 reserved2;
172 __le32 dev_notification;
173 __le64 cmd_ring;
174 /* rsvd: offset 0x20-2F */
175 __le32 reserved3[4];
176 __le64 dcbaa_ptr;
177 __le32 config_reg;
178 /* rsvd: offset 0x3C-3FF */
179 __le32 reserved4[241];
180 /* port 1 registers, which serve as a base address for other ports */
181 __le32 port_status_base;
182 __le32 port_power_base;
183 __le32 port_link_base;
184 __le32 reserved5;
185 /* registers for ports 2-255 */
186 __le32 reserved6[NUM_PORT_REGS*254];
187 };
188
189 /* USBCMD - USB command - command bitmasks */
190 /* start/stop HC execution - do not write unless HC is halted*/
191 #define CMD_RUN XHCI_CMD_RUN
192 /* Reset HC - resets internal HC state machine and all registers (except
193 * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
194 * The xHCI driver must reinitialize the xHC after setting this bit.
195 */
196 #define CMD_RESET (1 << 1)
197 /* Event Interrupt Enable - a '1' allows interrupts from the host controller */
198 #define CMD_EIE XHCI_CMD_EIE
199 /* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
200 #define CMD_HSEIE XHCI_CMD_HSEIE
201 /* bits 4:6 are reserved (and should be preserved on writes). */
202 /* light reset (port status stays unchanged) - reset completed when this is 0 */
203 #define CMD_LRESET (1 << 7)
204 /* host controller save/restore state. */
205 #define CMD_CSS (1 << 8)
206 #define CMD_CRS (1 << 9)
207 /* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
208 #define CMD_EWE XHCI_CMD_EWE
209 /* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
210 * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
211 * '0' means the xHC can power it off if all ports are in the disconnect,
212 * disabled, or powered-off state.
213 */
214 #define CMD_PM_INDEX (1 << 11)
215 /* bits 12:31 are reserved (and should be preserved on writes). */
216
217 /* IMAN - Interrupt Management Register */
218 #define IMAN_IE (1 << 1)
219 #define IMAN_IP (1 << 0)
220
221 /* USBSTS - USB status - status bitmasks */
222 /* HC not running - set to 1 when run/stop bit is cleared. */
223 #define STS_HALT XHCI_STS_HALT
224 /* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
225 #define STS_FATAL (1 << 2)
226 /* event interrupt - clear this prior to clearing any IP flags in IR set*/
227 #define STS_EINT (1 << 3)
228 /* port change detect */
229 #define STS_PORT (1 << 4)
230 /* bits 5:7 reserved and zeroed */
231 /* save state status - '1' means xHC is saving state */
232 #define STS_SAVE (1 << 8)
233 /* restore state status - '1' means xHC is restoring state */
234 #define STS_RESTORE (1 << 9)
235 /* true: save or restore error */
236 #define STS_SRE (1 << 10)
237 /* true: Controller Not Ready to accept doorbell or op reg writes after reset */
238 #define STS_CNR XHCI_STS_CNR
239 /* true: internal Host Controller Error - SW needs to reset and reinitialize */
240 #define STS_HCE (1 << 12)
241 /* bits 13:31 reserved and should be preserved */
242
243 /*
244 * DNCTRL - Device Notification Control Register - dev_notification bitmasks
245 * Generate a device notification event when the HC sees a transaction with a
246 * notification type that matches a bit set in this bit field.
247 */
248 #define DEV_NOTE_MASK (0xffff)
249 #define ENABLE_DEV_NOTE(x) (1 << (x))
250 /* Most of the device notification types should only be used for debug.
251 * SW does need to pay attention to function wake notifications.
252 */
253 #define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
254
255 /* CRCR - Command Ring Control Register - cmd_ring bitmasks */
256 /* bit 0 is the command ring cycle state */
257 /* stop ring operation after completion of the currently executing command */
258 #define CMD_RING_PAUSE (1 << 1)
259 /* stop ring immediately - abort the currently executing command */
260 #define CMD_RING_ABORT (1 << 2)
261 /* true: command ring is running */
262 #define CMD_RING_RUNNING (1 << 3)
263 /* bits 4:5 reserved and should be preserved */
264 /* Command Ring pointer - bit mask for the lower 32 bits. */
265 #define CMD_RING_RSVD_BITS (0x3f)
266
267 /* CONFIG - Configure Register - config_reg bitmasks */
268 /* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
269 #define MAX_DEVS(p) ((p) & 0xff)
270 /* bits 8:31 - reserved and should be preserved */
271
272 /* PORTSC - Port Status and Control Register - port_status_base bitmasks */
273 /* true: device connected */
274 #define PORT_CONNECT (1 << 0)
275 /* true: port enabled */
276 #define PORT_PE (1 << 1)
277 /* bit 2 reserved and zeroed */
278 /* true: port has an over-current condition */
279 #define PORT_OC (1 << 3)
280 /* true: port reset signaling asserted */
281 #define PORT_RESET (1 << 4)
282 /* Port Link State - bits 5:8
283 * A read gives the current link PM state of the port,
284 * a write with Link State Write Strobe set sets the link state.
285 */
286 #define PORT_PLS_MASK (0xf << 5)
287 #define XDEV_U0 (0x0 << 5)
288 #define XDEV_U2 (0x2 << 5)
289 #define XDEV_U3 (0x3 << 5)
290 #define XDEV_INACTIVE (0x6 << 5)
291 #define XDEV_RESUME (0xf << 5)
292 /* true: port has power (see HCC_PPC) */
293 #define PORT_POWER (1 << 9)
294 /* bits 10:13 indicate device speed:
295 * 0 - undefined speed - port hasn't be initialized by a reset yet
296 * 1 - full speed
297 * 2 - low speed
298 * 3 - high speed
299 * 4 - super speed
300 * 5-15 reserved
301 */
302 #define DEV_SPEED_MASK (0xf << 10)
303 #define XDEV_FS (0x1 << 10)
304 #define XDEV_LS (0x2 << 10)
305 #define XDEV_HS (0x3 << 10)
306 #define XDEV_SS (0x4 << 10)
307 #define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
308 #define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
309 #define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
310 #define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
311 #define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
312 /* Bits 20:23 in the Slot Context are the speed for the device */
313 #define SLOT_SPEED_FS (XDEV_FS << 10)
314 #define SLOT_SPEED_LS (XDEV_LS << 10)
315 #define SLOT_SPEED_HS (XDEV_HS << 10)
316 #define SLOT_SPEED_SS (XDEV_SS << 10)
317 /* Port Indicator Control */
318 #define PORT_LED_OFF (0 << 14)
319 #define PORT_LED_AMBER (1 << 14)
320 #define PORT_LED_GREEN (2 << 14)
321 #define PORT_LED_MASK (3 << 14)
322 /* Port Link State Write Strobe - set this when changing link state */
323 #define PORT_LINK_STROBE (1 << 16)
324 /* true: connect status change */
325 #define PORT_CSC (1 << 17)
326 /* true: port enable change */
327 #define PORT_PEC (1 << 18)
328 /* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
329 * into an enabled state, and the device into the default state. A "warm" reset
330 * also resets the link, forcing the device through the link training sequence.
331 * SW can also look at the Port Reset register to see when warm reset is done.
332 */
333 #define PORT_WRC (1 << 19)
334 /* true: over-current change */
335 #define PORT_OCC (1 << 20)
336 /* true: reset change - 1 to 0 transition of PORT_RESET */
337 #define PORT_RC (1 << 21)
338 /* port link status change - set on some port link state transitions:
339 * Transition Reason
340 * ------------------------------------------------------------------------------
341 * - U3 to Resume Wakeup signaling from a device
342 * - Resume to Recovery to U0 USB 3.0 device resume
343 * - Resume to U0 USB 2.0 device resume
344 * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
345 * - U3 to U0 Software resume of USB 2.0 device complete
346 * - U2 to U0 L1 resume of USB 2.1 device complete
347 * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
348 * - U0 to disabled L1 entry error with USB 2.1 device
349 * - Any state to inactive Error on USB 3.0 port
350 */
351 #define PORT_PLC (1 << 22)
352 /* port configure error change - port failed to configure its link partner */
353 #define PORT_CEC (1 << 23)
354 /* Cold Attach Status - xHC can set this bit to report device attached during
355 * Sx state. Warm port reset should be perfomed to clear this bit and move port
356 * to connected state.
357 */
358 #define PORT_CAS (1 << 24)
359 /* wake on connect (enable) */
360 #define PORT_WKCONN_E (1 << 25)
361 /* wake on disconnect (enable) */
362 #define PORT_WKDISC_E (1 << 26)
363 /* wake on over-current (enable) */
364 #define PORT_WKOC_E (1 << 27)
365 /* bits 28:29 reserved */
366 /* true: device is non-removable - for USB 3.0 roothub emulation */
367 #define PORT_DEV_REMOVE (1 << 30)
368 /* Initiate a warm port reset - complete when PORT_WRC is '1' */
369 #define PORT_WR (1 << 31)
370
371 /* We mark duplicate entries with -1 */
372 #define DUPLICATE_ENTRY ((u8)(-1))
373
374 /* Port Power Management Status and Control - port_power_base bitmasks */
375 /* Inactivity timer value for transitions into U1, in microseconds.
376 * Timeout can be up to 127us. 0xFF means an infinite timeout.
377 */
378 #define PORT_U1_TIMEOUT(p) ((p) & 0xff)
379 #define PORT_U1_TIMEOUT_MASK 0xff
380 /* Inactivity timer value for transitions into U2 */
381 #define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
382 #define PORT_U2_TIMEOUT_MASK (0xff << 8)
383 /* Bits 24:31 for port testing */
384
385 /* USB2 Protocol PORTSPMSC */
386 #define PORT_L1S_MASK 7
387 #define PORT_L1S_SUCCESS 1
388 #define PORT_RWE (1 << 3)
389 #define PORT_HIRD(p) (((p) & 0xf) << 4)
390 #define PORT_HIRD_MASK (0xf << 4)
391 #define PORT_L1DS_MASK (0xff << 8)
392 #define PORT_L1DS(p) (((p) & 0xff) << 8)
393 #define PORT_HLE (1 << 16)
394
395
396 /* USB2 Protocol PORTHLPMC */
397 #define PORT_HIRDM(p)((p) & 3)
398 #define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
399 #define PORT_BESLD(p)(((p) & 0xf) << 10)
400
401 /* use 512 microseconds as USB2 LPM L1 default timeout. */
402 #define XHCI_L1_TIMEOUT 512
403
404 /* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
405 * Safe to use with mixed HIRD and BESL systems (host and device) and is used
406 * by other operating systems.
407 *
408 * XHCI 1.0 errata 8/14/12 Table 13 notes:
409 * "Software should choose xHC BESL/BESLD field values that do not violate a
410 * device's resume latency requirements,
411 * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
412 * or not program values < '4' if BLC = '0' and a BESL device is attached.
413 */
414 #define XHCI_DEFAULT_BESL 4
415
416 /**
417 * struct xhci_intr_reg - Interrupt Register Set
418 * @irq_pending: IMAN - Interrupt Management Register. Used to enable
419 * interrupts and check for pending interrupts.
420 * @irq_control: IMOD - Interrupt Moderation Register.
421 * Used to throttle interrupts.
422 * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
423 * @erst_base: ERST base address.
424 * @erst_dequeue: Event ring dequeue pointer.
425 *
426 * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
427 * Ring Segment Table (ERST) associated with it. The event ring is comprised of
428 * multiple segments of the same size. The HC places events on the ring and
429 * "updates the Cycle bit in the TRBs to indicate to software the current
430 * position of the Enqueue Pointer." The HCD (Linux) processes those events and
431 * updates the dequeue pointer.
432 */
433 struct xhci_intr_reg {
434 __le32 irq_pending;
435 __le32 irq_control;
436 __le32 erst_size;
437 __le32 rsvd;
438 __le64 erst_base;
439 __le64 erst_dequeue;
440 };
441
442 /* irq_pending bitmasks */
443 #define ER_IRQ_PENDING(p) ((p) & 0x1)
444 /* bits 2:31 need to be preserved */
445 /* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
446 #define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
447 #define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
448 #define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
449
450 /* irq_control bitmasks */
451 /* Minimum interval between interrupts (in 250ns intervals). The interval
452 * between interrupts will be longer if there are no events on the event ring.
453 * Default is 4000 (1 ms).
454 */
455 #define ER_IRQ_INTERVAL_MASK (0xffff)
456 /* Counter used to count down the time to the next interrupt - HW use only */
457 #define ER_IRQ_COUNTER_MASK (0xffff << 16)
458
459 /* erst_size bitmasks */
460 /* Preserve bits 16:31 of erst_size */
461 #define ERST_SIZE_MASK (0xffff << 16)
462
463 /* erst_dequeue bitmasks */
464 /* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
465 * where the current dequeue pointer lies. This is an optional HW hint.
466 */
467 #define ERST_DESI_MASK (0x7)
468 /* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
469 * a work queue (or delayed service routine)?
470 */
471 #define ERST_EHB (1 << 3)
472 #define ERST_PTR_MASK (0xf)
473
474 /**
475 * struct xhci_run_regs
476 * @microframe_index:
477 * MFINDEX - current microframe number
478 *
479 * Section 5.5 Host Controller Runtime Registers:
480 * "Software should read and write these registers using only Dword (32 bit)
481 * or larger accesses"
482 */
483 struct xhci_run_regs {
484 __le32 microframe_index;
485 __le32 rsvd[7];
486 struct xhci_intr_reg ir_set[128];
487 };
488
489 /**
490 * struct doorbell_array
491 *
492 * Bits 0 - 7: Endpoint target
493 * Bits 8 - 15: RsvdZ
494 * Bits 16 - 31: Stream ID
495 *
496 * Section 5.6
497 */
498 struct xhci_doorbell_array {
499 __le32 doorbell[256];
500 };
501
502 #define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
503 #define DB_VALUE_HOST 0x00000000
504
505 /**
506 * struct xhci_protocol_caps
507 * @revision: major revision, minor revision, capability ID,
508 * and next capability pointer.
509 * @name_string: Four ASCII characters to say which spec this xHC
510 * follows, typically "USB ".
511 * @port_info: Port offset, count, and protocol-defined information.
512 */
513 struct xhci_protocol_caps {
514 u32 revision;
515 u32 name_string;
516 u32 port_info;
517 };
518
519 #define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
520 #define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
521 #define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
522
523 /**
524 * struct xhci_container_ctx
525 * @type: Type of context. Used to calculated offsets to contained contexts.
526 * @size: Size of the context data
527 * @bytes: The raw context data given to HW
528 * @dma: dma address of the bytes
529 *
530 * Represents either a Device or Input context. Holds a pointer to the raw
531 * memory used for the context (bytes) and dma address of it (dma).
532 */
533 struct xhci_container_ctx {
534 unsigned type;
535 #define XHCI_CTX_TYPE_DEVICE 0x1
536 #define XHCI_CTX_TYPE_INPUT 0x2
537
538 int size;
539
540 u8 *bytes;
541 dma_addr_t dma;
542 };
543
544 /**
545 * struct xhci_slot_ctx
546 * @dev_info: Route string, device speed, hub info, and last valid endpoint
547 * @dev_info2: Max exit latency for device number, root hub port number
548 * @tt_info: tt_info is used to construct split transaction tokens
549 * @dev_state: slot state and device address
550 *
551 * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
552 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
553 * reserved at the end of the slot context for HC internal use.
554 */
555 struct xhci_slot_ctx {
556 __le32 dev_info;
557 __le32 dev_info2;
558 __le32 tt_info;
559 __le32 dev_state;
560 /* offset 0x10 to 0x1f reserved for HC internal use */
561 __le32 reserved[4];
562 };
563
564 /* dev_info bitmasks */
565 /* Route String - 0:19 */
566 #define ROUTE_STRING_MASK (0xfffff)
567 /* Device speed - values defined by PORTSC Device Speed field - 20:23 */
568 #define DEV_SPEED (0xf << 20)
569 /* bit 24 reserved */
570 /* Is this LS/FS device connected through a HS hub? - bit 25 */
571 #define DEV_MTT (0x1 << 25)
572 /* Set if the device is a hub - bit 26 */
573 #define DEV_HUB (0x1 << 26)
574 /* Index of the last valid endpoint context in this device context - 27:31 */
575 #define LAST_CTX_MASK (0x1f << 27)
576 #define LAST_CTX(p) ((p) << 27)
577 #define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
578 #define SLOT_FLAG (1 << 0)
579 #define EP0_FLAG (1 << 1)
580
581 /* dev_info2 bitmasks */
582 /* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
583 #define MAX_EXIT (0xffff)
584 /* Root hub port number that is needed to access the USB device */
585 #define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
586 #define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
587 /* Maximum number of ports under a hub device */
588 #define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
589
590 /* tt_info bitmasks */
591 /*
592 * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
593 * The Slot ID of the hub that isolates the high speed signaling from
594 * this low or full-speed device. '0' if attached to root hub port.
595 */
596 #define TT_SLOT (0xff)
597 /*
598 * The number of the downstream facing port of the high-speed hub
599 * '0' if the device is not low or full speed.
600 */
601 #define TT_PORT (0xff << 8)
602 #define TT_THINK_TIME(p) (((p) & 0x3) << 16)
603
604 /* dev_state bitmasks */
605 /* USB device address - assigned by the HC */
606 #define DEV_ADDR_MASK (0xff)
607 /* bits 8:26 reserved */
608 /* Slot state */
609 #define SLOT_STATE (0x1f << 27)
610 #define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
611
612 #define SLOT_STATE_DISABLED 0
613 #define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
614 #define SLOT_STATE_DEFAULT 1
615 #define SLOT_STATE_ADDRESSED 2
616 #define SLOT_STATE_CONFIGURED 3
617
618 /**
619 * struct xhci_ep_ctx
620 * @ep_info: endpoint state, streams, mult, and interval information.
621 * @ep_info2: information on endpoint type, max packet size, max burst size,
622 * error count, and whether the HC will force an event for all
623 * transactions.
624 * @deq: 64-bit ring dequeue pointer address. If the endpoint only
625 * defines one stream, this points to the endpoint transfer ring.
626 * Otherwise, it points to a stream context array, which has a
627 * ring pointer for each flow.
628 * @tx_info:
629 * Average TRB lengths for the endpoint ring and
630 * max payload within an Endpoint Service Interval Time (ESIT).
631 *
632 * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
633 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
634 * reserved at the end of the endpoint context for HC internal use.
635 */
636 struct xhci_ep_ctx {
637 __le32 ep_info;
638 __le32 ep_info2;
639 __le64 deq;
640 __le32 tx_info;
641 /* offset 0x14 - 0x1f reserved for HC internal use */
642 __le32 reserved[3];
643 };
644
645 /* ep_info bitmasks */
646 /*
647 * Endpoint State - bits 0:2
648 * 0 - disabled
649 * 1 - running
650 * 2 - halted due to halt condition - ok to manipulate endpoint ring
651 * 3 - stopped
652 * 4 - TRB error
653 * 5-7 - reserved
654 */
655 #define EP_STATE_MASK (0xf)
656 #define EP_STATE_DISABLED 0
657 #define EP_STATE_RUNNING 1
658 #define EP_STATE_HALTED 2
659 #define EP_STATE_STOPPED 3
660 #define EP_STATE_ERROR 4
661 /* Mult - Max number of burtst within an interval, in EP companion desc. */
662 #define EP_MULT(p) (((p) & 0x3) << 8)
663 #define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
664 /* bits 10:14 are Max Primary Streams */
665 /* bit 15 is Linear Stream Array */
666 /* Interval - period between requests to an endpoint - 125u increments. */
667 #define EP_INTERVAL(p) (((p) & 0xff) << 16)
668 #define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
669 #define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
670 #define EP_MAXPSTREAMS_MASK (0x1f << 10)
671 #define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
672 /* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
673 #define EP_HAS_LSA (1 << 15)
674
675 /* ep_info2 bitmasks */
676 /*
677 * Force Event - generate transfer events for all TRBs for this endpoint
678 * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
679 */
680 #define FORCE_EVENT (0x1)
681 #define ERROR_COUNT(p) (((p) & 0x3) << 1)
682 #define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
683 #define EP_TYPE(p) ((p) << 3)
684 #define ISOC_OUT_EP 1
685 #define BULK_OUT_EP 2
686 #define INT_OUT_EP 3
687 #define CTRL_EP 4
688 #define ISOC_IN_EP 5
689 #define BULK_IN_EP 6
690 #define INT_IN_EP 7
691 /* bit 6 reserved */
692 /* bit 7 is Host Initiate Disable - for disabling stream selection */
693 #define MAX_BURST(p) (((p)&0xff) << 8)
694 #define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
695 #define MAX_PACKET(p) (((p)&0xffff) << 16)
696 #define MAX_PACKET_MASK (0xffff << 16)
697 #define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
698
699 /* Get max packet size from ep desc. Bit 10..0 specify the max packet size.
700 * USB2.0 spec 9.6.6.
701 */
702 #define GET_MAX_PACKET(p) ((p) & 0x7ff)
703
704 /* tx_info bitmasks */
705 #define AVG_TRB_LENGTH_FOR_EP(p) ((p) & 0xffff)
706 #define MAX_ESIT_PAYLOAD_FOR_EP(p) (((p) & 0xffff) << 16)
707 #define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
708
709 /* deq bitmasks */
710 #define EP_CTX_CYCLE_MASK (1 << 0)
711 #define SCTX_DEQ_MASK (~0xfL)
712
713
714 /**
715 * struct xhci_input_control_context
716 * Input control context; see section 6.2.5.
717 *
718 * @drop_context: set the bit of the endpoint context you want to disable
719 * @add_context: set the bit of the endpoint context you want to enable
720 */
721 struct xhci_input_control_ctx {
722 __le32 drop_flags;
723 __le32 add_flags;
724 __le32 rsvd2[6];
725 };
726
727 #define EP_IS_ADDED(ctrl_ctx, i) \
728 (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
729 #define EP_IS_DROPPED(ctrl_ctx, i) \
730 (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
731
732 /* Represents everything that is needed to issue a command on the command ring.
733 * It's useful to pre-allocate these for commands that cannot fail due to
734 * out-of-memory errors, like freeing streams.
735 */
736 struct xhci_command {
737 /* Input context for changing device state */
738 struct xhci_container_ctx *in_ctx;
739 u32 status;
740 /* If completion is null, no one is waiting on this command
741 * and the structure can be freed after the command completes.
742 */
743 struct completion *completion;
744 union xhci_trb *command_trb;
745 struct list_head cmd_list;
746 };
747
748 /* drop context bitmasks */
749 #define DROP_EP(x) (0x1 << x)
750 /* add context bitmasks */
751 #define ADD_EP(x) (0x1 << x)
752
753 struct xhci_stream_ctx {
754 /* 64-bit stream ring address, cycle state, and stream type */
755 __le64 stream_ring;
756 /* offset 0x14 - 0x1f reserved for HC internal use */
757 __le32 reserved[2];
758 };
759
760 /* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
761 #define SCT_FOR_CTX(p) (((p) & 0x7) << 1)
762 /* Secondary stream array type, dequeue pointer is to a transfer ring */
763 #define SCT_SEC_TR 0
764 /* Primary stream array type, dequeue pointer is to a transfer ring */
765 #define SCT_PRI_TR 1
766 /* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
767 #define SCT_SSA_8 2
768 #define SCT_SSA_16 3
769 #define SCT_SSA_32 4
770 #define SCT_SSA_64 5
771 #define SCT_SSA_128 6
772 #define SCT_SSA_256 7
773
774 /* Assume no secondary streams for now */
775 struct xhci_stream_info {
776 struct xhci_ring **stream_rings;
777 /* Number of streams, including stream 0 (which drivers can't use) */
778 unsigned int num_streams;
779 /* The stream context array may be bigger than
780 * the number of streams the driver asked for
781 */
782 struct xhci_stream_ctx *stream_ctx_array;
783 unsigned int num_stream_ctxs;
784 dma_addr_t ctx_array_dma;
785 /* For mapping physical TRB addresses to segments in stream rings */
786 struct radix_tree_root trb_address_map;
787 struct xhci_command *free_streams_command;
788 };
789
790 #define SMALL_STREAM_ARRAY_SIZE 256
791 #define MEDIUM_STREAM_ARRAY_SIZE 1024
792
793 /* Some Intel xHCI host controllers need software to keep track of the bus
794 * bandwidth. Keep track of endpoint info here. Each root port is allocated
795 * the full bus bandwidth. We must also treat TTs (including each port under a
796 * multi-TT hub) as a separate bandwidth domain. The direct memory interface
797 * (DMI) also limits the total bandwidth (across all domains) that can be used.
798 */
799 struct xhci_bw_info {
800 /* ep_interval is zero-based */
801 unsigned int ep_interval;
802 /* mult and num_packets are one-based */
803 unsigned int mult;
804 unsigned int num_packets;
805 unsigned int max_packet_size;
806 unsigned int max_esit_payload;
807 unsigned int type;
808 };
809
810 /* "Block" sizes in bytes the hardware uses for different device speeds.
811 * The logic in this part of the hardware limits the number of bits the hardware
812 * can use, so must represent bandwidth in a less precise manner to mimic what
813 * the scheduler hardware computes.
814 */
815 #define FS_BLOCK 1
816 #define HS_BLOCK 4
817 #define SS_BLOCK 16
818 #define DMI_BLOCK 32
819
820 /* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
821 * with each byte transferred. SuperSpeed devices have an initial overhead to
822 * set up bursts. These are in blocks, see above. LS overhead has already been
823 * translated into FS blocks.
824 */
825 #define DMI_OVERHEAD 8
826 #define DMI_OVERHEAD_BURST 4
827 #define SS_OVERHEAD 8
828 #define SS_OVERHEAD_BURST 32
829 #define HS_OVERHEAD 26
830 #define FS_OVERHEAD 20
831 #define LS_OVERHEAD 128
832 /* The TTs need to claim roughly twice as much bandwidth (94 bytes per
833 * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
834 * of overhead associated with split transfers crossing microframe boundaries.
835 * 31 blocks is pure protocol overhead.
836 */
837 #define TT_HS_OVERHEAD (31 + 94)
838 #define TT_DMI_OVERHEAD (25 + 12)
839
840 /* Bandwidth limits in blocks */
841 #define FS_BW_LIMIT 1285
842 #define TT_BW_LIMIT 1320
843 #define HS_BW_LIMIT 1607
844 #define SS_BW_LIMIT_IN 3906
845 #define DMI_BW_LIMIT_IN 3906
846 #define SS_BW_LIMIT_OUT 3906
847 #define DMI_BW_LIMIT_OUT 3906
848
849 /* Percentage of bus bandwidth reserved for non-periodic transfers */
850 #define FS_BW_RESERVED 10
851 #define HS_BW_RESERVED 20
852 #define SS_BW_RESERVED 10
853
854 struct xhci_virt_ep {
855 struct xhci_ring *ring;
856 /* Related to endpoints that are configured to use stream IDs only */
857 struct xhci_stream_info *stream_info;
858 /* Temporary storage in case the configure endpoint command fails and we
859 * have to restore the device state to the previous state
860 */
861 struct xhci_ring *new_ring;
862 unsigned int ep_state;
863 #define SET_DEQ_PENDING (1 << 0)
864 #define EP_HALTED (1 << 1) /* For stall handling */
865 #define EP_HALT_PENDING (1 << 2) /* For URB cancellation */
866 /* Transitioning the endpoint to using streams, don't enqueue URBs */
867 #define EP_GETTING_STREAMS (1 << 3)
868 #define EP_HAS_STREAMS (1 << 4)
869 /* Transitioning the endpoint to not using streams, don't enqueue URBs */
870 #define EP_GETTING_NO_STREAMS (1 << 5)
871 /* ---- Related to URB cancellation ---- */
872 struct list_head cancelled_td_list;
873 struct xhci_td *stopped_td;
874 unsigned int stopped_stream;
875 /* Watchdog timer for stop endpoint command to cancel URBs */
876 struct timer_list stop_cmd_timer;
877 int stop_cmds_pending;
878 struct xhci_hcd *xhci;
879 /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
880 * command. We'll need to update the ring's dequeue segment and dequeue
881 * pointer after the command completes.
882 */
883 struct xhci_segment *queued_deq_seg;
884 union xhci_trb *queued_deq_ptr;
885 /*
886 * Sometimes the xHC can not process isochronous endpoint ring quickly
887 * enough, and it will miss some isoc tds on the ring and generate
888 * a Missed Service Error Event.
889 * Set skip flag when receive a Missed Service Error Event and
890 * process the missed tds on the endpoint ring.
891 */
892 bool skip;
893 /* Bandwidth checking storage */
894 struct xhci_bw_info bw_info;
895 struct list_head bw_endpoint_list;
896 /* Isoch Frame ID checking storage */
897 int next_frame_id;
898 };
899
900 enum xhci_overhead_type {
901 LS_OVERHEAD_TYPE = 0,
902 FS_OVERHEAD_TYPE,
903 HS_OVERHEAD_TYPE,
904 };
905
906 struct xhci_interval_bw {
907 unsigned int num_packets;
908 /* Sorted by max packet size.
909 * Head of the list is the greatest max packet size.
910 */
911 struct list_head endpoints;
912 /* How many endpoints of each speed are present. */
913 unsigned int overhead[3];
914 };
915
916 #define XHCI_MAX_INTERVAL 16
917
918 struct xhci_interval_bw_table {
919 unsigned int interval0_esit_payload;
920 struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
921 /* Includes reserved bandwidth for async endpoints */
922 unsigned int bw_used;
923 unsigned int ss_bw_in;
924 unsigned int ss_bw_out;
925 };
926
927
928 struct xhci_virt_device {
929 struct usb_device *udev;
930 /*
931 * Commands to the hardware are passed an "input context" that
932 * tells the hardware what to change in its data structures.
933 * The hardware will return changes in an "output context" that
934 * software must allocate for the hardware. We need to keep
935 * track of input and output contexts separately because
936 * these commands might fail and we don't trust the hardware.
937 */
938 struct xhci_container_ctx *out_ctx;
939 /* Used for addressing devices and configuration changes */
940 struct xhci_container_ctx *in_ctx;
941 /* Rings saved to ensure old alt settings can be re-instated */
942 struct xhci_ring **ring_cache;
943 int num_rings_cached;
944 #define XHCI_MAX_RINGS_CACHED 31
945 struct xhci_virt_ep eps[31];
946 struct completion cmd_completion;
947 u8 fake_port;
948 u8 real_port;
949 struct xhci_interval_bw_table *bw_table;
950 struct xhci_tt_bw_info *tt_info;
951 /* The current max exit latency for the enabled USB3 link states. */
952 u16 current_mel;
953 };
954
955 /*
956 * For each roothub, keep track of the bandwidth information for each periodic
957 * interval.
958 *
959 * If a high speed hub is attached to the roothub, each TT associated with that
960 * hub is a separate bandwidth domain. The interval information for the
961 * endpoints on the devices under that TT will appear in the TT structure.
962 */
963 struct xhci_root_port_bw_info {
964 struct list_head tts;
965 unsigned int num_active_tts;
966 struct xhci_interval_bw_table bw_table;
967 };
968
969 struct xhci_tt_bw_info {
970 struct list_head tt_list;
971 int slot_id;
972 int ttport;
973 struct xhci_interval_bw_table bw_table;
974 int active_eps;
975 };
976
977
978 /**
979 * struct xhci_device_context_array
980 * @dev_context_ptr array of 64-bit DMA addresses for device contexts
981 */
982 struct xhci_device_context_array {
983 /* 64-bit device addresses; we only write 32-bit addresses */
984 __le64 dev_context_ptrs[MAX_HC_SLOTS];
985 /* private xHCD pointers */
986 dma_addr_t dma;
987 };
988 /* TODO: write function to set the 64-bit device DMA address */
989 /*
990 * TODO: change this to be dynamically sized at HC mem init time since the HC
991 * might not be able to handle the maximum number of devices possible.
992 */
993
994
995 struct xhci_transfer_event {
996 /* 64-bit buffer address, or immediate data */
997 __le64 buffer;
998 __le32 transfer_len;
999 /* This field is interpreted differently based on the type of TRB */
1000 __le32 flags;
1001 };
1002
1003 /* Transfer event TRB length bit mask */
1004 /* bits 0:23 */
1005 #define EVENT_TRB_LEN(p) ((p) & 0xffffff)
1006
1007 /** Transfer Event bit fields **/
1008 #define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
1009
1010 /* Completion Code - only applicable for some types of TRBs */
1011 #define COMP_CODE_MASK (0xff << 24)
1012 #define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
1013 #define COMP_SUCCESS 1
1014 /* Data Buffer Error */
1015 #define COMP_DB_ERR 2
1016 /* Babble Detected Error */
1017 #define COMP_BABBLE 3
1018 /* USB Transaction Error */
1019 #define COMP_TX_ERR 4
1020 /* TRB Error - some TRB field is invalid */
1021 #define COMP_TRB_ERR 5
1022 /* Stall Error - USB device is stalled */
1023 #define COMP_STALL 6
1024 /* Resource Error - HC doesn't have memory for that device configuration */
1025 #define COMP_ENOMEM 7
1026 /* Bandwidth Error - not enough room in schedule for this dev config */
1027 #define COMP_BW_ERR 8
1028 /* No Slots Available Error - HC ran out of device slots */
1029 #define COMP_ENOSLOTS 9
1030 /* Invalid Stream Type Error */
1031 #define COMP_STREAM_ERR 10
1032 /* Slot Not Enabled Error - doorbell rung for disabled device slot */
1033 #define COMP_EBADSLT 11
1034 /* Endpoint Not Enabled Error */
1035 #define COMP_EBADEP 12
1036 /* Short Packet */
1037 #define COMP_SHORT_TX 13
1038 /* Ring Underrun - doorbell rung for an empty isoc OUT ep ring */
1039 #define COMP_UNDERRUN 14
1040 /* Ring Overrun - isoc IN ep ring is empty when ep is scheduled to RX */
1041 #define COMP_OVERRUN 15
1042 /* Virtual Function Event Ring Full Error */
1043 #define COMP_VF_FULL 16
1044 /* Parameter Error - Context parameter is invalid */
1045 #define COMP_EINVAL 17
1046 /* Bandwidth Overrun Error - isoc ep exceeded its allocated bandwidth */
1047 #define COMP_BW_OVER 18
1048 /* Context State Error - illegal context state transition requested */
1049 #define COMP_CTX_STATE 19
1050 /* No Ping Response Error - HC didn't get PING_RESPONSE in time to TX */
1051 #define COMP_PING_ERR 20
1052 /* Event Ring is full */
1053 #define COMP_ER_FULL 21
1054 /* Incompatible Device Error */
1055 #define COMP_DEV_ERR 22
1056 /* Missed Service Error - HC couldn't service an isoc ep within interval */
1057 #define COMP_MISSED_INT 23
1058 /* Successfully stopped command ring */
1059 #define COMP_CMD_STOP 24
1060 /* Successfully aborted current command and stopped command ring */
1061 #define COMP_CMD_ABORT 25
1062 /* Stopped - transfer was terminated by a stop endpoint command */
1063 #define COMP_STOP 26
1064 /* Same as COMP_EP_STOPPED, but the transferred length in the event is invalid */
1065 #define COMP_STOP_INVAL 27
1066 /* Control Abort Error - Debug Capability - control pipe aborted */
1067 #define COMP_DBG_ABORT 28
1068 /* Max Exit Latency Too Large Error */
1069 #define COMP_MEL_ERR 29
1070 /* TRB type 30 reserved */
1071 /* Isoc Buffer Overrun - an isoc IN ep sent more data than could fit in TD */
1072 #define COMP_BUFF_OVER 31
1073 /* Event Lost Error - xHC has an "internal event overrun condition" */
1074 #define COMP_ISSUES 32
1075 /* Undefined Error - reported when other error codes don't apply */
1076 #define COMP_UNKNOWN 33
1077 /* Invalid Stream ID Error */
1078 #define COMP_STRID_ERR 34
1079 /* Secondary Bandwidth Error - may be returned by a Configure Endpoint cmd */
1080 #define COMP_2ND_BW_ERR 35
1081 /* Split Transaction Error */
1082 #define COMP_SPLIT_ERR 36
1083
1084 struct xhci_link_trb {
1085 /* 64-bit segment pointer*/
1086 __le64 segment_ptr;
1087 __le32 intr_target;
1088 __le32 control;
1089 };
1090
1091 /* control bitfields */
1092 #define LINK_TOGGLE (0x1<<1)
1093
1094 /* Command completion event TRB */
1095 struct xhci_event_cmd {
1096 /* Pointer to command TRB, or the value passed by the event data trb */
1097 __le64 cmd_trb;
1098 __le32 status;
1099 __le32 flags;
1100 };
1101
1102 /* flags bitmasks */
1103
1104 /* Address device - disable SetAddress */
1105 #define TRB_BSR (1<<9)
1106 enum xhci_setup_dev {
1107 SETUP_CONTEXT_ONLY,
1108 SETUP_CONTEXT_ADDRESS,
1109 };
1110
1111 /* bits 16:23 are the virtual function ID */
1112 /* bits 24:31 are the slot ID */
1113 #define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
1114 #define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
1115
1116 /* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
1117 #define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
1118 #define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
1119
1120 #define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
1121 #define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
1122 #define LAST_EP_INDEX 30
1123
1124 /* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
1125 #define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
1126 #define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
1127 #define SCT_FOR_TRB(p) (((p) << 1) & 0x7)
1128
1129
1130 /* Port Status Change Event TRB fields */
1131 /* Port ID - bits 31:24 */
1132 #define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
1133
1134 /* Normal TRB fields */
1135 /* transfer_len bitmasks - bits 0:16 */
1136 #define TRB_LEN(p) ((p) & 0x1ffff)
1137 /* Interrupter Target - which MSI-X vector to target the completion event at */
1138 #define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
1139 #define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
1140 #define TRB_TBC(p) (((p) & 0x3) << 7)
1141 #define TRB_TLBPC(p) (((p) & 0xf) << 16)
1142
1143 /* Cycle bit - indicates TRB ownership by HC or HCD */
1144 #define TRB_CYCLE (1<<0)
1145 /*
1146 * Force next event data TRB to be evaluated before task switch.
1147 * Used to pass OS data back after a TD completes.
1148 */
1149 #define TRB_ENT (1<<1)
1150 /* Interrupt on short packet */
1151 #define TRB_ISP (1<<2)
1152 /* Set PCIe no snoop attribute */
1153 #define TRB_NO_SNOOP (1<<3)
1154 /* Chain multiple TRBs into a TD */
1155 #define TRB_CHAIN (1<<4)
1156 /* Interrupt on completion */
1157 #define TRB_IOC (1<<5)
1158 /* The buffer pointer contains immediate data */
1159 #define TRB_IDT (1<<6)
1160
1161 /* Block Event Interrupt */
1162 #define TRB_BEI (1<<9)
1163
1164 /* Control transfer TRB specific fields */
1165 #define TRB_DIR_IN (1<<16)
1166 #define TRB_TX_TYPE(p) ((p) << 16)
1167 #define TRB_DATA_OUT 2
1168 #define TRB_DATA_IN 3
1169
1170 /* Isochronous TRB specific fields */
1171 #define TRB_SIA (1<<31)
1172 #define TRB_FRAME_ID(p) (((p) & 0x7ff) << 20)
1173
1174 struct xhci_generic_trb {
1175 __le32 field[4];
1176 };
1177
1178 union xhci_trb {
1179 struct xhci_link_trb link;
1180 struct xhci_transfer_event trans_event;
1181 struct xhci_event_cmd event_cmd;
1182 struct xhci_generic_trb generic;
1183 };
1184
1185 /* TRB bit mask */
1186 #define TRB_TYPE_BITMASK (0xfc00)
1187 #define TRB_TYPE(p) ((p) << 10)
1188 #define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
1189 /* TRB type IDs */
1190 /* bulk, interrupt, isoc scatter/gather, and control data stage */
1191 #define TRB_NORMAL 1
1192 /* setup stage for control transfers */
1193 #define TRB_SETUP 2
1194 /* data stage for control transfers */
1195 #define TRB_DATA 3
1196 /* status stage for control transfers */
1197 #define TRB_STATUS 4
1198 /* isoc transfers */
1199 #define TRB_ISOC 5
1200 /* TRB for linking ring segments */
1201 #define TRB_LINK 6
1202 #define TRB_EVENT_DATA 7
1203 /* Transfer Ring No-op (not for the command ring) */
1204 #define TRB_TR_NOOP 8
1205 /* Command TRBs */
1206 /* Enable Slot Command */
1207 #define TRB_ENABLE_SLOT 9
1208 /* Disable Slot Command */
1209 #define TRB_DISABLE_SLOT 10
1210 /* Address Device Command */
1211 #define TRB_ADDR_DEV 11
1212 /* Configure Endpoint Command */
1213 #define TRB_CONFIG_EP 12
1214 /* Evaluate Context Command */
1215 #define TRB_EVAL_CONTEXT 13
1216 /* Reset Endpoint Command */
1217 #define TRB_RESET_EP 14
1218 /* Stop Transfer Ring Command */
1219 #define TRB_STOP_RING 15
1220 /* Set Transfer Ring Dequeue Pointer Command */
1221 #define TRB_SET_DEQ 16
1222 /* Reset Device Command */
1223 #define TRB_RESET_DEV 17
1224 /* Force Event Command (opt) */
1225 #define TRB_FORCE_EVENT 18
1226 /* Negotiate Bandwidth Command (opt) */
1227 #define TRB_NEG_BANDWIDTH 19
1228 /* Set Latency Tolerance Value Command (opt) */
1229 #define TRB_SET_LT 20
1230 /* Get port bandwidth Command */
1231 #define TRB_GET_BW 21
1232 /* Force Header Command - generate a transaction or link management packet */
1233 #define TRB_FORCE_HEADER 22
1234 /* No-op Command - not for transfer rings */
1235 #define TRB_CMD_NOOP 23
1236 /* TRB IDs 24-31 reserved */
1237 /* Event TRBS */
1238 /* Transfer Event */
1239 #define TRB_TRANSFER 32
1240 /* Command Completion Event */
1241 #define TRB_COMPLETION 33
1242 /* Port Status Change Event */
1243 #define TRB_PORT_STATUS 34
1244 /* Bandwidth Request Event (opt) */
1245 #define TRB_BANDWIDTH_EVENT 35
1246 /* Doorbell Event (opt) */
1247 #define TRB_DOORBELL 36
1248 /* Host Controller Event */
1249 #define TRB_HC_EVENT 37
1250 /* Device Notification Event - device sent function wake notification */
1251 #define TRB_DEV_NOTE 38
1252 /* MFINDEX Wrap Event - microframe counter wrapped */
1253 #define TRB_MFINDEX_WRAP 39
1254 /* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
1255
1256 /* Nec vendor-specific command completion event. */
1257 #define TRB_NEC_CMD_COMP 48
1258 /* Get NEC firmware revision. */
1259 #define TRB_NEC_GET_FW 49
1260
1261 #define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1262 /* Above, but for __le32 types -- can avoid work by swapping constants: */
1263 #define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1264 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1265 #define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1266 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1267
1268 #define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
1269 #define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
1270
1271 /*
1272 * TRBS_PER_SEGMENT must be a multiple of 4,
1273 * since the command ring is 64-byte aligned.
1274 * It must also be greater than 16.
1275 */
1276 #define TRBS_PER_SEGMENT 256
1277 /* Allow two commands + a link TRB, along with any reserved command TRBs */
1278 #define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
1279 #define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
1280 #define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE))
1281 /* TRB buffer pointers can't cross 64KB boundaries */
1282 #define TRB_MAX_BUFF_SHIFT 16
1283 #define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
1284
1285 struct xhci_segment {
1286 union xhci_trb *trbs;
1287 /* private to HCD */
1288 struct xhci_segment *next;
1289 dma_addr_t dma;
1290 };
1291
1292 struct xhci_td {
1293 struct list_head td_list;
1294 struct list_head cancelled_td_list;
1295 struct urb *urb;
1296 struct xhci_segment *start_seg;
1297 union xhci_trb *first_trb;
1298 union xhci_trb *last_trb;
1299 /* actual_length of the URB has already been set */
1300 bool urb_length_set;
1301 };
1302
1303 /* xHCI command default timeout value */
1304 #define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ)
1305
1306 /* command descriptor */
1307 struct xhci_cd {
1308 struct xhci_command *command;
1309 union xhci_trb *cmd_trb;
1310 };
1311
1312 struct xhci_dequeue_state {
1313 struct xhci_segment *new_deq_seg;
1314 union xhci_trb *new_deq_ptr;
1315 int new_cycle_state;
1316 };
1317
1318 enum xhci_ring_type {
1319 TYPE_CTRL = 0,
1320 TYPE_ISOC,
1321 TYPE_BULK,
1322 TYPE_INTR,
1323 TYPE_STREAM,
1324 TYPE_COMMAND,
1325 TYPE_EVENT,
1326 };
1327
1328 struct xhci_ring {
1329 struct xhci_segment *first_seg;
1330 struct xhci_segment *last_seg;
1331 union xhci_trb *enqueue;
1332 struct xhci_segment *enq_seg;
1333 unsigned int enq_updates;
1334 union xhci_trb *dequeue;
1335 struct xhci_segment *deq_seg;
1336 unsigned int deq_updates;
1337 struct list_head td_list;
1338 /*
1339 * Write the cycle state into the TRB cycle field to give ownership of
1340 * the TRB to the host controller (if we are the producer), or to check
1341 * if we own the TRB (if we are the consumer). See section 4.9.1.
1342 */
1343 u32 cycle_state;
1344 unsigned int stream_id;
1345 unsigned int num_segs;
1346 unsigned int num_trbs_free;
1347 unsigned int num_trbs_free_temp;
1348 enum xhci_ring_type type;
1349 bool last_td_was_short;
1350 struct radix_tree_root *trb_address_map;
1351 };
1352
1353 struct xhci_erst_entry {
1354 /* 64-bit event ring segment address */
1355 __le64 seg_addr;
1356 __le32 seg_size;
1357 /* Set to zero */
1358 __le32 rsvd;
1359 };
1360
1361 struct xhci_erst {
1362 struct xhci_erst_entry *entries;
1363 unsigned int num_entries;
1364 /* xhci->event_ring keeps track of segment dma addresses */
1365 dma_addr_t erst_dma_addr;
1366 /* Num entries the ERST can contain */
1367 unsigned int erst_size;
1368 };
1369
1370 struct xhci_scratchpad {
1371 u64 *sp_array;
1372 dma_addr_t sp_dma;
1373 void **sp_buffers;
1374 dma_addr_t *sp_dma_buffers;
1375 };
1376
1377 struct urb_priv {
1378 int length;
1379 int td_cnt;
1380 struct xhci_td *td[0];
1381 };
1382
1383 /*
1384 * Each segment table entry is 4*32bits long. 1K seems like an ok size:
1385 * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
1386 * meaning 64 ring segments.
1387 * Initial allocated size of the ERST, in number of entries */
1388 #define ERST_NUM_SEGS 1
1389 /* Initial allocated size of the ERST, in number of entries */
1390 #define ERST_SIZE 64
1391 /* Initial number of event segment rings allocated */
1392 #define ERST_ENTRIES 1
1393 /* Poll every 60 seconds */
1394 #define POLL_TIMEOUT 60
1395 /* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
1396 #define XHCI_STOP_EP_CMD_TIMEOUT 5
1397 /* XXX: Make these module parameters */
1398
1399 struct s3_save {
1400 u32 command;
1401 u32 dev_nt;
1402 u64 dcbaa_ptr;
1403 u32 config_reg;
1404 u32 irq_pending;
1405 u32 irq_control;
1406 u32 erst_size;
1407 u64 erst_base;
1408 u64 erst_dequeue;
1409 };
1410
1411 /* Use for lpm */
1412 struct dev_info {
1413 u32 dev_id;
1414 struct list_head list;
1415 };
1416
1417 struct xhci_bus_state {
1418 unsigned long bus_suspended;
1419 unsigned long next_statechange;
1420
1421 /* Port suspend arrays are indexed by the portnum of the fake roothub */
1422 /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
1423 u32 port_c_suspend;
1424 u32 suspended_ports;
1425 u32 port_remote_wakeup;
1426 unsigned long resume_done[USB_MAXCHILDREN];
1427 /* which ports have started to resume */
1428 unsigned long resuming_ports;
1429 /* Which ports are waiting on RExit to U0 transition. */
1430 unsigned long rexit_ports;
1431 struct completion rexit_done[USB_MAXCHILDREN];
1432 };
1433
1434
1435 /*
1436 * It can take up to 20 ms to transition from RExit to U0 on the
1437 * Intel Lynx Point LP xHCI host.
1438 */
1439 #define XHCI_MAX_REXIT_TIMEOUT (20 * 1000)
1440
1441 static inline unsigned int hcd_index(struct usb_hcd *hcd)
1442 {
1443 if (hcd->speed == HCD_USB3)
1444 return 0;
1445 else
1446 return 1;
1447 }
1448
1449 /* There is one xhci_hcd structure per controller */
1450 struct xhci_hcd {
1451 struct usb_hcd *main_hcd;
1452 struct usb_hcd *shared_hcd;
1453 /* glue to PCI and HCD framework */
1454 struct xhci_cap_regs __iomem *cap_regs;
1455 struct xhci_op_regs __iomem *op_regs;
1456 struct xhci_run_regs __iomem *run_regs;
1457 struct xhci_doorbell_array __iomem *dba;
1458 /* Our HCD's current interrupter register set */
1459 struct xhci_intr_reg __iomem *ir_set;
1460
1461 /* Cached register copies of read-only HC data */
1462 __u32 hcs_params1;
1463 __u32 hcs_params2;
1464 __u32 hcs_params3;
1465 __u32 hcc_params;
1466
1467 spinlock_t lock;
1468
1469 /* packed release number */
1470 u8 sbrn;
1471 u16 hci_version;
1472 u8 max_slots;
1473 u8 max_interrupters;
1474 u8 max_ports;
1475 u8 isoc_threshold;
1476 int event_ring_max;
1477 int addr_64;
1478 /* 4KB min, 128MB max */
1479 int page_size;
1480 /* Valid values are 12 to 20, inclusive */
1481 int page_shift;
1482 /* msi-x vectors */
1483 int msix_count;
1484 struct msix_entry *msix_entries;
1485 /* optional clock */
1486 struct clk *clk;
1487 /* data structures */
1488 struct xhci_device_context_array *dcbaa;
1489 struct xhci_ring *cmd_ring;
1490 unsigned int cmd_ring_state;
1491 #define CMD_RING_STATE_RUNNING (1 << 0)
1492 #define CMD_RING_STATE_ABORTED (1 << 1)
1493 #define CMD_RING_STATE_STOPPED (1 << 2)
1494 struct list_head cmd_list;
1495 unsigned int cmd_ring_reserved_trbs;
1496 struct timer_list cmd_timer;
1497 struct xhci_command *current_cmd;
1498 struct xhci_ring *event_ring;
1499 struct xhci_erst erst;
1500 /* Scratchpad */
1501 struct xhci_scratchpad *scratchpad;
1502 /* Store LPM test failed devices' information */
1503 struct list_head lpm_failed_devs;
1504
1505 /* slot enabling and address device helpers */
1506 /* these are not thread safe so use mutex */
1507 struct mutex mutex;
1508 struct completion addr_dev;
1509 int slot_id;
1510 /* For USB 3.0 LPM enable/disable. */
1511 struct xhci_command *lpm_command;
1512 /* Internal mirror of the HW's dcbaa */
1513 struct xhci_virt_device *devs[MAX_HC_SLOTS];
1514 /* For keeping track of bandwidth domains per roothub. */
1515 struct xhci_root_port_bw_info *rh_bw;
1516
1517 /* DMA pools */
1518 struct dma_pool *device_pool;
1519 struct dma_pool *segment_pool;
1520 struct dma_pool *small_streams_pool;
1521 struct dma_pool *medium_streams_pool;
1522
1523 /* Host controller watchdog timer structures */
1524 unsigned int xhc_state;
1525
1526 u32 command;
1527 struct s3_save s3;
1528 /* Host controller is dying - not responding to commands. "I'm not dead yet!"
1529 *
1530 * xHC interrupts have been disabled and a watchdog timer will (or has already)
1531 * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
1532 * that sees this status (other than the timer that set it) should stop touching
1533 * hardware immediately. Interrupt handlers should return immediately when
1534 * they see this status (any time they drop and re-acquire xhci->lock).
1535 * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
1536 * putting the TD on the canceled list, etc.
1537 *
1538 * There are no reports of xHCI host controllers that display this issue.
1539 */
1540 #define XHCI_STATE_DYING (1 << 0)
1541 #define XHCI_STATE_HALTED (1 << 1)
1542 /* Statistics */
1543 int error_bitmask;
1544 unsigned int quirks;
1545 #define XHCI_LINK_TRB_QUIRK (1 << 0)
1546 #define XHCI_RESET_EP_QUIRK (1 << 1)
1547 #define XHCI_NEC_HOST (1 << 2)
1548 #define XHCI_AMD_PLL_FIX (1 << 3)
1549 #define XHCI_SPURIOUS_SUCCESS (1 << 4)
1550 /*
1551 * Certain Intel host controllers have a limit to the number of endpoint
1552 * contexts they can handle. Ideally, they would signal that they can't handle
1553 * anymore endpoint contexts by returning a Resource Error for the Configure
1554 * Endpoint command, but they don't. Instead they expect software to keep track
1555 * of the number of active endpoints for them, across configure endpoint
1556 * commands, reset device commands, disable slot commands, and address device
1557 * commands.
1558 */
1559 #define XHCI_EP_LIMIT_QUIRK (1 << 5)
1560 #define XHCI_BROKEN_MSI (1 << 6)
1561 #define XHCI_RESET_ON_RESUME (1 << 7)
1562 #define XHCI_SW_BW_CHECKING (1 << 8)
1563 #define XHCI_AMD_0x96_HOST (1 << 9)
1564 #define XHCI_TRUST_TX_LENGTH (1 << 10)
1565 #define XHCI_LPM_SUPPORT (1 << 11)
1566 #define XHCI_INTEL_HOST (1 << 12)
1567 #define XHCI_SPURIOUS_REBOOT (1 << 13)
1568 #define XHCI_COMP_MODE_QUIRK (1 << 14)
1569 #define XHCI_AVOID_BEI (1 << 15)
1570 #define XHCI_PLAT (1 << 16)
1571 #define XHCI_SLOW_SUSPEND (1 << 17)
1572 #define XHCI_SPURIOUS_WAKEUP (1 << 18)
1573 /* For controllers with a broken beyond repair streams implementation */
1574 #define XHCI_BROKEN_STREAMS (1 << 19)
1575 #define XHCI_PME_STUCK_QUIRK (1 << 20)
1576 unsigned int num_active_eps;
1577 unsigned int limit_active_eps;
1578 /* There are two roothubs to keep track of bus suspend info for */
1579 struct xhci_bus_state bus_state[2];
1580 /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */
1581 u8 *port_array;
1582 /* Array of pointers to USB 3.0 PORTSC registers */
1583 __le32 __iomem **usb3_ports;
1584 unsigned int num_usb3_ports;
1585 /* Array of pointers to USB 2.0 PORTSC registers */
1586 __le32 __iomem **usb2_ports;
1587 unsigned int num_usb2_ports;
1588 /* support xHCI 0.96 spec USB2 software LPM */
1589 unsigned sw_lpm_support:1;
1590 /* support xHCI 1.0 spec USB2 hardware LPM */
1591 unsigned hw_lpm_support:1;
1592 /* cached usb2 extened protocol capabilites */
1593 u32 *ext_caps;
1594 unsigned int num_ext_caps;
1595 /* Compliance Mode Recovery Data */
1596 struct timer_list comp_mode_recovery_timer;
1597 u32 port_status_u0;
1598 /* Compliance Mode Timer Triggered every 2 seconds */
1599 #define COMP_MODE_RCVRY_MSECS 2000
1600 };
1601
1602 /* Platform specific overrides to generic XHCI hc_driver ops */
1603 struct xhci_driver_overrides {
1604 size_t extra_priv_size;
1605 int (*reset)(struct usb_hcd *hcd);
1606 int (*start)(struct usb_hcd *hcd);
1607 };
1608
1609 #define XHCI_CFC_DELAY 10
1610
1611 /* convert between an HCD pointer and the corresponding EHCI_HCD */
1612 static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1613 {
1614 struct usb_hcd *primary_hcd;
1615
1616 if (usb_hcd_is_primary_hcd(hcd))
1617 primary_hcd = hcd;
1618 else
1619 primary_hcd = hcd->primary_hcd;
1620
1621 return (struct xhci_hcd *) (primary_hcd->hcd_priv);
1622 }
1623
1624 static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1625 {
1626 return xhci->main_hcd;
1627 }
1628
1629 #define xhci_dbg(xhci, fmt, args...) \
1630 dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1631 #define xhci_err(xhci, fmt, args...) \
1632 dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1633 #define xhci_warn(xhci, fmt, args...) \
1634 dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1635 #define xhci_warn_ratelimited(xhci, fmt, args...) \
1636 dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1637 #define xhci_info(xhci, fmt, args...) \
1638 dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1639
1640 /*
1641 * Registers should always be accessed with double word or quad word accesses.
1642 *
1643 * Some xHCI implementations may support 64-bit address pointers. Registers
1644 * with 64-bit address pointers should be written to with dword accesses by
1645 * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
1646 * xHCI implementations that do not support 64-bit address pointers will ignore
1647 * the high dword, and write order is irrelevant.
1648 */
1649 static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
1650 __le64 __iomem *regs)
1651 {
1652 __u32 __iomem *ptr = (__u32 __iomem *) regs;
1653 u64 val_lo = readl(ptr);
1654 u64 val_hi = readl(ptr + 1);
1655 return val_lo + (val_hi << 32);
1656 }
1657 static inline void xhci_write_64(struct xhci_hcd *xhci,
1658 const u64 val, __le64 __iomem *regs)
1659 {
1660 __u32 __iomem *ptr = (__u32 __iomem *) regs;
1661 u32 val_lo = lower_32_bits(val);
1662 u32 val_hi = upper_32_bits(val);
1663
1664 writel(val_lo, ptr);
1665 writel(val_hi, ptr + 1);
1666 }
1667
1668 static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
1669 {
1670 return xhci->quirks & XHCI_LINK_TRB_QUIRK;
1671 }
1672
1673 /* xHCI debugging */
1674 void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num);
1675 void xhci_print_registers(struct xhci_hcd *xhci);
1676 void xhci_dbg_regs(struct xhci_hcd *xhci);
1677 void xhci_print_run_regs(struct xhci_hcd *xhci);
1678 void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb);
1679 void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb);
1680 void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg);
1681 void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring);
1682 void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
1683 void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
1684 void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring);
1685 void xhci_dbg_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int last_ep);
1686 char *xhci_get_slot_state(struct xhci_hcd *xhci,
1687 struct xhci_container_ctx *ctx);
1688 void xhci_dbg_ep_rings(struct xhci_hcd *xhci,
1689 unsigned int slot_id, unsigned int ep_index,
1690 struct xhci_virt_ep *ep);
1691 void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
1692 const char *fmt, ...);
1693
1694 /* xHCI memory management */
1695 void xhci_mem_cleanup(struct xhci_hcd *xhci);
1696 int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
1697 void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
1698 int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
1699 int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
1700 void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
1701 struct usb_device *udev);
1702 unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
1703 unsigned int xhci_get_endpoint_address(unsigned int ep_index);
1704 unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc);
1705 unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index);
1706 unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
1707 void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
1708 void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
1709 struct xhci_bw_info *ep_bw,
1710 struct xhci_interval_bw_table *bw_table,
1711 struct usb_device *udev,
1712 struct xhci_virt_ep *virt_ep,
1713 struct xhci_tt_bw_info *tt_info);
1714 void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
1715 struct xhci_virt_device *virt_dev,
1716 int old_active_eps);
1717 void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
1718 void xhci_update_bw_info(struct xhci_hcd *xhci,
1719 struct xhci_container_ctx *in_ctx,
1720 struct xhci_input_control_ctx *ctrl_ctx,
1721 struct xhci_virt_device *virt_dev);
1722 void xhci_endpoint_copy(struct xhci_hcd *xhci,
1723 struct xhci_container_ctx *in_ctx,
1724 struct xhci_container_ctx *out_ctx,
1725 unsigned int ep_index);
1726 void xhci_slot_copy(struct xhci_hcd *xhci,
1727 struct xhci_container_ctx *in_ctx,
1728 struct xhci_container_ctx *out_ctx);
1729 int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
1730 struct usb_device *udev, struct usb_host_endpoint *ep,
1731 gfp_t mem_flags);
1732 void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
1733 int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
1734 unsigned int num_trbs, gfp_t flags);
1735 void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
1736 struct xhci_virt_device *virt_dev,
1737 unsigned int ep_index);
1738 struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
1739 unsigned int num_stream_ctxs,
1740 unsigned int num_streams, gfp_t flags);
1741 void xhci_free_stream_info(struct xhci_hcd *xhci,
1742 struct xhci_stream_info *stream_info);
1743 void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
1744 struct xhci_ep_ctx *ep_ctx,
1745 struct xhci_stream_info *stream_info);
1746 void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
1747 struct xhci_virt_ep *ep);
1748 void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
1749 struct xhci_virt_device *virt_dev, bool drop_control_ep);
1750 struct xhci_ring *xhci_dma_to_transfer_ring(
1751 struct xhci_virt_ep *ep,
1752 u64 address);
1753 struct xhci_ring *xhci_stream_id_to_ring(
1754 struct xhci_virt_device *dev,
1755 unsigned int ep_index,
1756 unsigned int stream_id);
1757 struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
1758 bool allocate_in_ctx, bool allocate_completion,
1759 gfp_t mem_flags);
1760 void xhci_urb_free_priv(struct urb_priv *urb_priv);
1761 void xhci_free_command(struct xhci_hcd *xhci,
1762 struct xhci_command *command);
1763
1764 /* xHCI host controller glue */
1765 typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
1766 int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec);
1767 void xhci_quiesce(struct xhci_hcd *xhci);
1768 int xhci_halt(struct xhci_hcd *xhci);
1769 int xhci_reset(struct xhci_hcd *xhci);
1770 int xhci_init(struct usb_hcd *hcd);
1771 int xhci_run(struct usb_hcd *hcd);
1772 void xhci_stop(struct usb_hcd *hcd);
1773 void xhci_shutdown(struct usb_hcd *hcd);
1774 int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
1775 void xhci_init_driver(struct hc_driver *drv,
1776 const struct xhci_driver_overrides *over);
1777
1778 #ifdef CONFIG_PM
1779 int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
1780 int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
1781 #else
1782 #define xhci_suspend NULL
1783 #define xhci_resume NULL
1784 #endif
1785
1786 int xhci_get_frame(struct usb_hcd *hcd);
1787 irqreturn_t xhci_irq(struct usb_hcd *hcd);
1788 irqreturn_t xhci_msi_irq(int irq, void *hcd);
1789 int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
1790 void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev);
1791 int xhci_alloc_tt_info(struct xhci_hcd *xhci,
1792 struct xhci_virt_device *virt_dev,
1793 struct usb_device *hdev,
1794 struct usb_tt *tt, gfp_t mem_flags);
1795 int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
1796 struct usb_host_endpoint **eps, unsigned int num_eps,
1797 unsigned int num_streams, gfp_t mem_flags);
1798 int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
1799 struct usb_host_endpoint **eps, unsigned int num_eps,
1800 gfp_t mem_flags);
1801 int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
1802 int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev);
1803 int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev);
1804 int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
1805 struct usb_device *udev, int enable);
1806 int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
1807 struct usb_tt *tt, gfp_t mem_flags);
1808 int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags);
1809 int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status);
1810 int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
1811 int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
1812 void xhci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep);
1813 int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev);
1814 int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
1815 void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
1816
1817 /* xHCI ring, segment, TRB, and TD functions */
1818 dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
1819 struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1820 struct xhci_segment *start_seg, union xhci_trb *start_trb,
1821 union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
1822 int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
1823 void xhci_ring_cmd_db(struct xhci_hcd *xhci);
1824 int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
1825 u32 trb_type, u32 slot_id);
1826 int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
1827 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
1828 int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
1829 u32 field1, u32 field2, u32 field3, u32 field4);
1830 int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
1831 int slot_id, unsigned int ep_index, int suspend);
1832 int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1833 int slot_id, unsigned int ep_index);
1834 int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1835 int slot_id, unsigned int ep_index);
1836 int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1837 int slot_id, unsigned int ep_index);
1838 int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
1839 struct urb *urb, int slot_id, unsigned int ep_index);
1840 int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
1841 struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
1842 bool command_must_succeed);
1843 int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
1844 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
1845 int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
1846 int slot_id, unsigned int ep_index);
1847 int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
1848 u32 slot_id);
1849 void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
1850 unsigned int slot_id, unsigned int ep_index,
1851 unsigned int stream_id, struct xhci_td *cur_td,
1852 struct xhci_dequeue_state *state);
1853 void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
1854 unsigned int slot_id, unsigned int ep_index,
1855 unsigned int stream_id,
1856 struct xhci_dequeue_state *deq_state);
1857 void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
1858 unsigned int ep_index, struct xhci_td *td);
1859 void xhci_queue_config_ep_quirk(struct xhci_hcd *xhci,
1860 unsigned int slot_id, unsigned int ep_index,
1861 struct xhci_dequeue_state *deq_state);
1862 void xhci_stop_endpoint_command_watchdog(unsigned long arg);
1863 void xhci_handle_command_timeout(unsigned long data);
1864
1865 void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
1866 unsigned int ep_index, unsigned int stream_id);
1867 void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
1868
1869 /* xHCI roothub code */
1870 void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
1871 int port_id, u32 link_state);
1872 int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
1873 struct usb_device *udev, enum usb3_link_state state);
1874 int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
1875 struct usb_device *udev, enum usb3_link_state state);
1876 void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
1877 int port_id, u32 port_bit);
1878 int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
1879 char *buf, u16 wLength);
1880 int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
1881 int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
1882
1883 #ifdef CONFIG_PM
1884 int xhci_bus_suspend(struct usb_hcd *hcd);
1885 int xhci_bus_resume(struct usb_hcd *hcd);
1886 #else
1887 #define xhci_bus_suspend NULL
1888 #define xhci_bus_resume NULL
1889 #endif /* CONFIG_PM */
1890
1891 u32 xhci_port_state_to_neutral(u32 state);
1892 int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
1893 u16 port);
1894 void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
1895
1896 /* xHCI contexts */
1897 struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
1898 struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
1899 struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
1900
1901 #endif /* __LINUX_XHCI_HCD_H */
This page took 0.103456 seconds and 5 git commands to generate.