xhci: Store information about roothubs and TTs.
[deliverable/linux.git] / drivers / usb / host / xhci.h
1 /*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23 #ifndef __LINUX_XHCI_HCD_H
24 #define __LINUX_XHCI_HCD_H
25
26 #include <linux/usb.h>
27 #include <linux/timer.h>
28 #include <linux/kernel.h>
29 #include <linux/usb/hcd.h>
30
31 /* Code sharing between pci-quirks and xhci hcd */
32 #include "xhci-ext-caps.h"
33 #include "pci-quirks.h"
34
35 /* xHCI PCI Configuration Registers */
36 #define XHCI_SBRN_OFFSET (0x60)
37
38 /* Max number of USB devices for any host controller - limit in section 6.1 */
39 #define MAX_HC_SLOTS 256
40 /* Section 5.3.3 - MaxPorts */
41 #define MAX_HC_PORTS 127
42
43 /*
44 * xHCI register interface.
45 * This corresponds to the eXtensible Host Controller Interface (xHCI)
46 * Revision 0.95 specification
47 */
48
49 /**
50 * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
51 * @hc_capbase: length of the capabilities register and HC version number
52 * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
53 * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
54 * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
55 * @hcc_params: HCCPARAMS - Capability Parameters
56 * @db_off: DBOFF - Doorbell array offset
57 * @run_regs_off: RTSOFF - Runtime register space offset
58 */
59 struct xhci_cap_regs {
60 __le32 hc_capbase;
61 __le32 hcs_params1;
62 __le32 hcs_params2;
63 __le32 hcs_params3;
64 __le32 hcc_params;
65 __le32 db_off;
66 __le32 run_regs_off;
67 /* Reserved up to (CAPLENGTH - 0x1C) */
68 };
69
70 /* hc_capbase bitmasks */
71 /* bits 7:0 - how long is the Capabilities register */
72 #define HC_LENGTH(p) XHCI_HC_LENGTH(p)
73 /* bits 31:16 */
74 #define HC_VERSION(p) (((p) >> 16) & 0xffff)
75
76 /* HCSPARAMS1 - hcs_params1 - bitmasks */
77 /* bits 0:7, Max Device Slots */
78 #define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
79 #define HCS_SLOTS_MASK 0xff
80 /* bits 8:18, Max Interrupters */
81 #define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
82 /* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
83 #define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
84
85 /* HCSPARAMS2 - hcs_params2 - bitmasks */
86 /* bits 0:3, frames or uframes that SW needs to queue transactions
87 * ahead of the HW to meet periodic deadlines */
88 #define HCS_IST(p) (((p) >> 0) & 0xf)
89 /* bits 4:7, max number of Event Ring segments */
90 #define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
91 /* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
92 /* bits 27:31 number of Scratchpad buffers SW must allocate for the HW */
93 #define HCS_MAX_SCRATCHPAD(p) (((p) >> 27) & 0x1f)
94
95 /* HCSPARAMS3 - hcs_params3 - bitmasks */
96 /* bits 0:7, Max U1 to U0 latency for the roothub ports */
97 #define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
98 /* bits 16:31, Max U2 to U0 latency for the roothub ports */
99 #define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
100
101 /* HCCPARAMS - hcc_params - bitmasks */
102 /* true: HC can use 64-bit address pointers */
103 #define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
104 /* true: HC can do bandwidth negotiation */
105 #define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
106 /* true: HC uses 64-byte Device Context structures
107 * FIXME 64-byte context structures aren't supported yet.
108 */
109 #define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
110 /* true: HC has port power switches */
111 #define HCC_PPC(p) ((p) & (1 << 3))
112 /* true: HC has port indicators */
113 #define HCS_INDICATOR(p) ((p) & (1 << 4))
114 /* true: HC has Light HC Reset Capability */
115 #define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
116 /* true: HC supports latency tolerance messaging */
117 #define HCC_LTC(p) ((p) & (1 << 6))
118 /* true: no secondary Stream ID Support */
119 #define HCC_NSS(p) ((p) & (1 << 7))
120 /* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
121 #define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
122 /* Extended Capabilities pointer from PCI base - section 5.3.6 */
123 #define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
124
125 /* db_off bitmask - bits 0:1 reserved */
126 #define DBOFF_MASK (~0x3)
127
128 /* run_regs_off bitmask - bits 0:4 reserved */
129 #define RTSOFF_MASK (~0x1f)
130
131
132 /* Number of registers per port */
133 #define NUM_PORT_REGS 4
134
135 /**
136 * struct xhci_op_regs - xHCI Host Controller Operational Registers.
137 * @command: USBCMD - xHC command register
138 * @status: USBSTS - xHC status register
139 * @page_size: This indicates the page size that the host controller
140 * supports. If bit n is set, the HC supports a page size
141 * of 2^(n+12), up to a 128MB page size.
142 * 4K is the minimum page size.
143 * @cmd_ring: CRP - 64-bit Command Ring Pointer
144 * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
145 * @config_reg: CONFIG - Configure Register
146 * @port_status_base: PORTSCn - base address for Port Status and Control
147 * Each port has a Port Status and Control register,
148 * followed by a Port Power Management Status and Control
149 * register, a Port Link Info register, and a reserved
150 * register.
151 * @port_power_base: PORTPMSCn - base address for
152 * Port Power Management Status and Control
153 * @port_link_base: PORTLIn - base address for Port Link Info (current
154 * Link PM state and control) for USB 2.1 and USB 3.0
155 * devices.
156 */
157 struct xhci_op_regs {
158 __le32 command;
159 __le32 status;
160 __le32 page_size;
161 __le32 reserved1;
162 __le32 reserved2;
163 __le32 dev_notification;
164 __le64 cmd_ring;
165 /* rsvd: offset 0x20-2F */
166 __le32 reserved3[4];
167 __le64 dcbaa_ptr;
168 __le32 config_reg;
169 /* rsvd: offset 0x3C-3FF */
170 __le32 reserved4[241];
171 /* port 1 registers, which serve as a base address for other ports */
172 __le32 port_status_base;
173 __le32 port_power_base;
174 __le32 port_link_base;
175 __le32 reserved5;
176 /* registers for ports 2-255 */
177 __le32 reserved6[NUM_PORT_REGS*254];
178 };
179
180 /* USBCMD - USB command - command bitmasks */
181 /* start/stop HC execution - do not write unless HC is halted*/
182 #define CMD_RUN XHCI_CMD_RUN
183 /* Reset HC - resets internal HC state machine and all registers (except
184 * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
185 * The xHCI driver must reinitialize the xHC after setting this bit.
186 */
187 #define CMD_RESET (1 << 1)
188 /* Event Interrupt Enable - a '1' allows interrupts from the host controller */
189 #define CMD_EIE XHCI_CMD_EIE
190 /* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
191 #define CMD_HSEIE XHCI_CMD_HSEIE
192 /* bits 4:6 are reserved (and should be preserved on writes). */
193 /* light reset (port status stays unchanged) - reset completed when this is 0 */
194 #define CMD_LRESET (1 << 7)
195 /* host controller save/restore state. */
196 #define CMD_CSS (1 << 8)
197 #define CMD_CRS (1 << 9)
198 /* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
199 #define CMD_EWE XHCI_CMD_EWE
200 /* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
201 * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
202 * '0' means the xHC can power it off if all ports are in the disconnect,
203 * disabled, or powered-off state.
204 */
205 #define CMD_PM_INDEX (1 << 11)
206 /* bits 12:31 are reserved (and should be preserved on writes). */
207
208 /* USBSTS - USB status - status bitmasks */
209 /* HC not running - set to 1 when run/stop bit is cleared. */
210 #define STS_HALT XHCI_STS_HALT
211 /* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
212 #define STS_FATAL (1 << 2)
213 /* event interrupt - clear this prior to clearing any IP flags in IR set*/
214 #define STS_EINT (1 << 3)
215 /* port change detect */
216 #define STS_PORT (1 << 4)
217 /* bits 5:7 reserved and zeroed */
218 /* save state status - '1' means xHC is saving state */
219 #define STS_SAVE (1 << 8)
220 /* restore state status - '1' means xHC is restoring state */
221 #define STS_RESTORE (1 << 9)
222 /* true: save or restore error */
223 #define STS_SRE (1 << 10)
224 /* true: Controller Not Ready to accept doorbell or op reg writes after reset */
225 #define STS_CNR XHCI_STS_CNR
226 /* true: internal Host Controller Error - SW needs to reset and reinitialize */
227 #define STS_HCE (1 << 12)
228 /* bits 13:31 reserved and should be preserved */
229
230 /*
231 * DNCTRL - Device Notification Control Register - dev_notification bitmasks
232 * Generate a device notification event when the HC sees a transaction with a
233 * notification type that matches a bit set in this bit field.
234 */
235 #define DEV_NOTE_MASK (0xffff)
236 #define ENABLE_DEV_NOTE(x) (1 << (x))
237 /* Most of the device notification types should only be used for debug.
238 * SW does need to pay attention to function wake notifications.
239 */
240 #define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
241
242 /* CRCR - Command Ring Control Register - cmd_ring bitmasks */
243 /* bit 0 is the command ring cycle state */
244 /* stop ring operation after completion of the currently executing command */
245 #define CMD_RING_PAUSE (1 << 1)
246 /* stop ring immediately - abort the currently executing command */
247 #define CMD_RING_ABORT (1 << 2)
248 /* true: command ring is running */
249 #define CMD_RING_RUNNING (1 << 3)
250 /* bits 4:5 reserved and should be preserved */
251 /* Command Ring pointer - bit mask for the lower 32 bits. */
252 #define CMD_RING_RSVD_BITS (0x3f)
253
254 /* CONFIG - Configure Register - config_reg bitmasks */
255 /* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
256 #define MAX_DEVS(p) ((p) & 0xff)
257 /* bits 8:31 - reserved and should be preserved */
258
259 /* PORTSC - Port Status and Control Register - port_status_base bitmasks */
260 /* true: device connected */
261 #define PORT_CONNECT (1 << 0)
262 /* true: port enabled */
263 #define PORT_PE (1 << 1)
264 /* bit 2 reserved and zeroed */
265 /* true: port has an over-current condition */
266 #define PORT_OC (1 << 3)
267 /* true: port reset signaling asserted */
268 #define PORT_RESET (1 << 4)
269 /* Port Link State - bits 5:8
270 * A read gives the current link PM state of the port,
271 * a write with Link State Write Strobe set sets the link state.
272 */
273 #define PORT_PLS_MASK (0xf << 5)
274 #define XDEV_U0 (0x0 << 5)
275 #define XDEV_U3 (0x3 << 5)
276 #define XDEV_RESUME (0xf << 5)
277 /* true: port has power (see HCC_PPC) */
278 #define PORT_POWER (1 << 9)
279 /* bits 10:13 indicate device speed:
280 * 0 - undefined speed - port hasn't be initialized by a reset yet
281 * 1 - full speed
282 * 2 - low speed
283 * 3 - high speed
284 * 4 - super speed
285 * 5-15 reserved
286 */
287 #define DEV_SPEED_MASK (0xf << 10)
288 #define XDEV_FS (0x1 << 10)
289 #define XDEV_LS (0x2 << 10)
290 #define XDEV_HS (0x3 << 10)
291 #define XDEV_SS (0x4 << 10)
292 #define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
293 #define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
294 #define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
295 #define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
296 #define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
297 /* Bits 20:23 in the Slot Context are the speed for the device */
298 #define SLOT_SPEED_FS (XDEV_FS << 10)
299 #define SLOT_SPEED_LS (XDEV_LS << 10)
300 #define SLOT_SPEED_HS (XDEV_HS << 10)
301 #define SLOT_SPEED_SS (XDEV_SS << 10)
302 /* Port Indicator Control */
303 #define PORT_LED_OFF (0 << 14)
304 #define PORT_LED_AMBER (1 << 14)
305 #define PORT_LED_GREEN (2 << 14)
306 #define PORT_LED_MASK (3 << 14)
307 /* Port Link State Write Strobe - set this when changing link state */
308 #define PORT_LINK_STROBE (1 << 16)
309 /* true: connect status change */
310 #define PORT_CSC (1 << 17)
311 /* true: port enable change */
312 #define PORT_PEC (1 << 18)
313 /* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
314 * into an enabled state, and the device into the default state. A "warm" reset
315 * also resets the link, forcing the device through the link training sequence.
316 * SW can also look at the Port Reset register to see when warm reset is done.
317 */
318 #define PORT_WRC (1 << 19)
319 /* true: over-current change */
320 #define PORT_OCC (1 << 20)
321 /* true: reset change - 1 to 0 transition of PORT_RESET */
322 #define PORT_RC (1 << 21)
323 /* port link status change - set on some port link state transitions:
324 * Transition Reason
325 * ------------------------------------------------------------------------------
326 * - U3 to Resume Wakeup signaling from a device
327 * - Resume to Recovery to U0 USB 3.0 device resume
328 * - Resume to U0 USB 2.0 device resume
329 * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
330 * - U3 to U0 Software resume of USB 2.0 device complete
331 * - U2 to U0 L1 resume of USB 2.1 device complete
332 * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
333 * - U0 to disabled L1 entry error with USB 2.1 device
334 * - Any state to inactive Error on USB 3.0 port
335 */
336 #define PORT_PLC (1 << 22)
337 /* port configure error change - port failed to configure its link partner */
338 #define PORT_CEC (1 << 23)
339 /* bit 24 reserved */
340 /* wake on connect (enable) */
341 #define PORT_WKCONN_E (1 << 25)
342 /* wake on disconnect (enable) */
343 #define PORT_WKDISC_E (1 << 26)
344 /* wake on over-current (enable) */
345 #define PORT_WKOC_E (1 << 27)
346 /* bits 28:29 reserved */
347 /* true: device is removable - for USB 3.0 roothub emulation */
348 #define PORT_DEV_REMOVE (1 << 30)
349 /* Initiate a warm port reset - complete when PORT_WRC is '1' */
350 #define PORT_WR (1 << 31)
351
352 /* We mark duplicate entries with -1 */
353 #define DUPLICATE_ENTRY ((u8)(-1))
354
355 /* Port Power Management Status and Control - port_power_base bitmasks */
356 /* Inactivity timer value for transitions into U1, in microseconds.
357 * Timeout can be up to 127us. 0xFF means an infinite timeout.
358 */
359 #define PORT_U1_TIMEOUT(p) ((p) & 0xff)
360 /* Inactivity timer value for transitions into U2 */
361 #define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
362 /* Bits 24:31 for port testing */
363
364 /* USB2 Protocol PORTSPMSC */
365 #define PORT_RWE (1 << 0x3)
366
367 /**
368 * struct xhci_intr_reg - Interrupt Register Set
369 * @irq_pending: IMAN - Interrupt Management Register. Used to enable
370 * interrupts and check for pending interrupts.
371 * @irq_control: IMOD - Interrupt Moderation Register.
372 * Used to throttle interrupts.
373 * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
374 * @erst_base: ERST base address.
375 * @erst_dequeue: Event ring dequeue pointer.
376 *
377 * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
378 * Ring Segment Table (ERST) associated with it. The event ring is comprised of
379 * multiple segments of the same size. The HC places events on the ring and
380 * "updates the Cycle bit in the TRBs to indicate to software the current
381 * position of the Enqueue Pointer." The HCD (Linux) processes those events and
382 * updates the dequeue pointer.
383 */
384 struct xhci_intr_reg {
385 __le32 irq_pending;
386 __le32 irq_control;
387 __le32 erst_size;
388 __le32 rsvd;
389 __le64 erst_base;
390 __le64 erst_dequeue;
391 };
392
393 /* irq_pending bitmasks */
394 #define ER_IRQ_PENDING(p) ((p) & 0x1)
395 /* bits 2:31 need to be preserved */
396 /* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
397 #define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
398 #define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
399 #define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
400
401 /* irq_control bitmasks */
402 /* Minimum interval between interrupts (in 250ns intervals). The interval
403 * between interrupts will be longer if there are no events on the event ring.
404 * Default is 4000 (1 ms).
405 */
406 #define ER_IRQ_INTERVAL_MASK (0xffff)
407 /* Counter used to count down the time to the next interrupt - HW use only */
408 #define ER_IRQ_COUNTER_MASK (0xffff << 16)
409
410 /* erst_size bitmasks */
411 /* Preserve bits 16:31 of erst_size */
412 #define ERST_SIZE_MASK (0xffff << 16)
413
414 /* erst_dequeue bitmasks */
415 /* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
416 * where the current dequeue pointer lies. This is an optional HW hint.
417 */
418 #define ERST_DESI_MASK (0x7)
419 /* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
420 * a work queue (or delayed service routine)?
421 */
422 #define ERST_EHB (1 << 3)
423 #define ERST_PTR_MASK (0xf)
424
425 /**
426 * struct xhci_run_regs
427 * @microframe_index:
428 * MFINDEX - current microframe number
429 *
430 * Section 5.5 Host Controller Runtime Registers:
431 * "Software should read and write these registers using only Dword (32 bit)
432 * or larger accesses"
433 */
434 struct xhci_run_regs {
435 __le32 microframe_index;
436 __le32 rsvd[7];
437 struct xhci_intr_reg ir_set[128];
438 };
439
440 /**
441 * struct doorbell_array
442 *
443 * Bits 0 - 7: Endpoint target
444 * Bits 8 - 15: RsvdZ
445 * Bits 16 - 31: Stream ID
446 *
447 * Section 5.6
448 */
449 struct xhci_doorbell_array {
450 __le32 doorbell[256];
451 };
452
453 #define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
454 #define DB_VALUE_HOST 0x00000000
455
456 /**
457 * struct xhci_protocol_caps
458 * @revision: major revision, minor revision, capability ID,
459 * and next capability pointer.
460 * @name_string: Four ASCII characters to say which spec this xHC
461 * follows, typically "USB ".
462 * @port_info: Port offset, count, and protocol-defined information.
463 */
464 struct xhci_protocol_caps {
465 u32 revision;
466 u32 name_string;
467 u32 port_info;
468 };
469
470 #define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
471 #define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
472 #define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
473
474 /**
475 * struct xhci_container_ctx
476 * @type: Type of context. Used to calculated offsets to contained contexts.
477 * @size: Size of the context data
478 * @bytes: The raw context data given to HW
479 * @dma: dma address of the bytes
480 *
481 * Represents either a Device or Input context. Holds a pointer to the raw
482 * memory used for the context (bytes) and dma address of it (dma).
483 */
484 struct xhci_container_ctx {
485 unsigned type;
486 #define XHCI_CTX_TYPE_DEVICE 0x1
487 #define XHCI_CTX_TYPE_INPUT 0x2
488
489 int size;
490
491 u8 *bytes;
492 dma_addr_t dma;
493 };
494
495 /**
496 * struct xhci_slot_ctx
497 * @dev_info: Route string, device speed, hub info, and last valid endpoint
498 * @dev_info2: Max exit latency for device number, root hub port number
499 * @tt_info: tt_info is used to construct split transaction tokens
500 * @dev_state: slot state and device address
501 *
502 * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
503 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
504 * reserved at the end of the slot context for HC internal use.
505 */
506 struct xhci_slot_ctx {
507 __le32 dev_info;
508 __le32 dev_info2;
509 __le32 tt_info;
510 __le32 dev_state;
511 /* offset 0x10 to 0x1f reserved for HC internal use */
512 __le32 reserved[4];
513 };
514
515 /* dev_info bitmasks */
516 /* Route String - 0:19 */
517 #define ROUTE_STRING_MASK (0xfffff)
518 /* Device speed - values defined by PORTSC Device Speed field - 20:23 */
519 #define DEV_SPEED (0xf << 20)
520 /* bit 24 reserved */
521 /* Is this LS/FS device connected through a HS hub? - bit 25 */
522 #define DEV_MTT (0x1 << 25)
523 /* Set if the device is a hub - bit 26 */
524 #define DEV_HUB (0x1 << 26)
525 /* Index of the last valid endpoint context in this device context - 27:31 */
526 #define LAST_CTX_MASK (0x1f << 27)
527 #define LAST_CTX(p) ((p) << 27)
528 #define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
529 #define SLOT_FLAG (1 << 0)
530 #define EP0_FLAG (1 << 1)
531
532 /* dev_info2 bitmasks */
533 /* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
534 #define MAX_EXIT (0xffff)
535 /* Root hub port number that is needed to access the USB device */
536 #define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
537 #define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
538 /* Maximum number of ports under a hub device */
539 #define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
540
541 /* tt_info bitmasks */
542 /*
543 * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
544 * The Slot ID of the hub that isolates the high speed signaling from
545 * this low or full-speed device. '0' if attached to root hub port.
546 */
547 #define TT_SLOT (0xff)
548 /*
549 * The number of the downstream facing port of the high-speed hub
550 * '0' if the device is not low or full speed.
551 */
552 #define TT_PORT (0xff << 8)
553 #define TT_THINK_TIME(p) (((p) & 0x3) << 16)
554
555 /* dev_state bitmasks */
556 /* USB device address - assigned by the HC */
557 #define DEV_ADDR_MASK (0xff)
558 /* bits 8:26 reserved */
559 /* Slot state */
560 #define SLOT_STATE (0x1f << 27)
561 #define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
562
563 #define SLOT_STATE_DISABLED 0
564 #define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
565 #define SLOT_STATE_DEFAULT 1
566 #define SLOT_STATE_ADDRESSED 2
567 #define SLOT_STATE_CONFIGURED 3
568
569 /**
570 * struct xhci_ep_ctx
571 * @ep_info: endpoint state, streams, mult, and interval information.
572 * @ep_info2: information on endpoint type, max packet size, max burst size,
573 * error count, and whether the HC will force an event for all
574 * transactions.
575 * @deq: 64-bit ring dequeue pointer address. If the endpoint only
576 * defines one stream, this points to the endpoint transfer ring.
577 * Otherwise, it points to a stream context array, which has a
578 * ring pointer for each flow.
579 * @tx_info:
580 * Average TRB lengths for the endpoint ring and
581 * max payload within an Endpoint Service Interval Time (ESIT).
582 *
583 * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
584 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
585 * reserved at the end of the endpoint context for HC internal use.
586 */
587 struct xhci_ep_ctx {
588 __le32 ep_info;
589 __le32 ep_info2;
590 __le64 deq;
591 __le32 tx_info;
592 /* offset 0x14 - 0x1f reserved for HC internal use */
593 __le32 reserved[3];
594 };
595
596 /* ep_info bitmasks */
597 /*
598 * Endpoint State - bits 0:2
599 * 0 - disabled
600 * 1 - running
601 * 2 - halted due to halt condition - ok to manipulate endpoint ring
602 * 3 - stopped
603 * 4 - TRB error
604 * 5-7 - reserved
605 */
606 #define EP_STATE_MASK (0xf)
607 #define EP_STATE_DISABLED 0
608 #define EP_STATE_RUNNING 1
609 #define EP_STATE_HALTED 2
610 #define EP_STATE_STOPPED 3
611 #define EP_STATE_ERROR 4
612 /* Mult - Max number of burtst within an interval, in EP companion desc. */
613 #define EP_MULT(p) (((p) & 0x3) << 8)
614 /* bits 10:14 are Max Primary Streams */
615 /* bit 15 is Linear Stream Array */
616 /* Interval - period between requests to an endpoint - 125u increments. */
617 #define EP_INTERVAL(p) (((p) & 0xff) << 16)
618 #define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
619 #define EP_MAXPSTREAMS_MASK (0x1f << 10)
620 #define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
621 /* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
622 #define EP_HAS_LSA (1 << 15)
623
624 /* ep_info2 bitmasks */
625 /*
626 * Force Event - generate transfer events for all TRBs for this endpoint
627 * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
628 */
629 #define FORCE_EVENT (0x1)
630 #define ERROR_COUNT(p) (((p) & 0x3) << 1)
631 #define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
632 #define EP_TYPE(p) ((p) << 3)
633 #define ISOC_OUT_EP 1
634 #define BULK_OUT_EP 2
635 #define INT_OUT_EP 3
636 #define CTRL_EP 4
637 #define ISOC_IN_EP 5
638 #define BULK_IN_EP 6
639 #define INT_IN_EP 7
640 /* bit 6 reserved */
641 /* bit 7 is Host Initiate Disable - for disabling stream selection */
642 #define MAX_BURST(p) (((p)&0xff) << 8)
643 #define MAX_PACKET(p) (((p)&0xffff) << 16)
644 #define MAX_PACKET_MASK (0xffff << 16)
645 #define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
646
647 /* Get max packet size from ep desc. Bit 10..0 specify the max packet size.
648 * USB2.0 spec 9.6.6.
649 */
650 #define GET_MAX_PACKET(p) ((p) & 0x7ff)
651
652 /* tx_info bitmasks */
653 #define AVG_TRB_LENGTH_FOR_EP(p) ((p) & 0xffff)
654 #define MAX_ESIT_PAYLOAD_FOR_EP(p) (((p) & 0xffff) << 16)
655
656 /* deq bitmasks */
657 #define EP_CTX_CYCLE_MASK (1 << 0)
658
659
660 /**
661 * struct xhci_input_control_context
662 * Input control context; see section 6.2.5.
663 *
664 * @drop_context: set the bit of the endpoint context you want to disable
665 * @add_context: set the bit of the endpoint context you want to enable
666 */
667 struct xhci_input_control_ctx {
668 __le32 drop_flags;
669 __le32 add_flags;
670 __le32 rsvd2[6];
671 };
672
673 /* Represents everything that is needed to issue a command on the command ring.
674 * It's useful to pre-allocate these for commands that cannot fail due to
675 * out-of-memory errors, like freeing streams.
676 */
677 struct xhci_command {
678 /* Input context for changing device state */
679 struct xhci_container_ctx *in_ctx;
680 u32 status;
681 /* If completion is null, no one is waiting on this command
682 * and the structure can be freed after the command completes.
683 */
684 struct completion *completion;
685 union xhci_trb *command_trb;
686 struct list_head cmd_list;
687 };
688
689 /* drop context bitmasks */
690 #define DROP_EP(x) (0x1 << x)
691 /* add context bitmasks */
692 #define ADD_EP(x) (0x1 << x)
693
694 struct xhci_stream_ctx {
695 /* 64-bit stream ring address, cycle state, and stream type */
696 __le64 stream_ring;
697 /* offset 0x14 - 0x1f reserved for HC internal use */
698 __le32 reserved[2];
699 };
700
701 /* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
702 #define SCT_FOR_CTX(p) (((p) << 1) & 0x7)
703 /* Secondary stream array type, dequeue pointer is to a transfer ring */
704 #define SCT_SEC_TR 0
705 /* Primary stream array type, dequeue pointer is to a transfer ring */
706 #define SCT_PRI_TR 1
707 /* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
708 #define SCT_SSA_8 2
709 #define SCT_SSA_16 3
710 #define SCT_SSA_32 4
711 #define SCT_SSA_64 5
712 #define SCT_SSA_128 6
713 #define SCT_SSA_256 7
714
715 /* Assume no secondary streams for now */
716 struct xhci_stream_info {
717 struct xhci_ring **stream_rings;
718 /* Number of streams, including stream 0 (which drivers can't use) */
719 unsigned int num_streams;
720 /* The stream context array may be bigger than
721 * the number of streams the driver asked for
722 */
723 struct xhci_stream_ctx *stream_ctx_array;
724 unsigned int num_stream_ctxs;
725 dma_addr_t ctx_array_dma;
726 /* For mapping physical TRB addresses to segments in stream rings */
727 struct radix_tree_root trb_address_map;
728 struct xhci_command *free_streams_command;
729 };
730
731 #define SMALL_STREAM_ARRAY_SIZE 256
732 #define MEDIUM_STREAM_ARRAY_SIZE 1024
733
734 struct xhci_virt_ep {
735 struct xhci_ring *ring;
736 /* Related to endpoints that are configured to use stream IDs only */
737 struct xhci_stream_info *stream_info;
738 /* Temporary storage in case the configure endpoint command fails and we
739 * have to restore the device state to the previous state
740 */
741 struct xhci_ring *new_ring;
742 unsigned int ep_state;
743 #define SET_DEQ_PENDING (1 << 0)
744 #define EP_HALTED (1 << 1) /* For stall handling */
745 #define EP_HALT_PENDING (1 << 2) /* For URB cancellation */
746 /* Transitioning the endpoint to using streams, don't enqueue URBs */
747 #define EP_GETTING_STREAMS (1 << 3)
748 #define EP_HAS_STREAMS (1 << 4)
749 /* Transitioning the endpoint to not using streams, don't enqueue URBs */
750 #define EP_GETTING_NO_STREAMS (1 << 5)
751 /* ---- Related to URB cancellation ---- */
752 struct list_head cancelled_td_list;
753 /* The TRB that was last reported in a stopped endpoint ring */
754 union xhci_trb *stopped_trb;
755 struct xhci_td *stopped_td;
756 unsigned int stopped_stream;
757 /* Watchdog timer for stop endpoint command to cancel URBs */
758 struct timer_list stop_cmd_timer;
759 int stop_cmds_pending;
760 struct xhci_hcd *xhci;
761 /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
762 * command. We'll need to update the ring's dequeue segment and dequeue
763 * pointer after the command completes.
764 */
765 struct xhci_segment *queued_deq_seg;
766 union xhci_trb *queued_deq_ptr;
767 /*
768 * Sometimes the xHC can not process isochronous endpoint ring quickly
769 * enough, and it will miss some isoc tds on the ring and generate
770 * a Missed Service Error Event.
771 * Set skip flag when receive a Missed Service Error Event and
772 * process the missed tds on the endpoint ring.
773 */
774 bool skip;
775 };
776
777 enum xhci_overhead_type {
778 LS_OVERHEAD_TYPE = 0,
779 FS_OVERHEAD_TYPE,
780 HS_OVERHEAD_TYPE,
781 };
782
783 struct xhci_interval_bw {
784 unsigned int num_packets;
785 /* How many endpoints of each speed are present. */
786 unsigned int overhead[3];
787 };
788
789 #define XHCI_MAX_INTERVAL 16
790
791 struct xhci_interval_bw_table {
792 unsigned int interval0_esit_payload;
793 struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
794 };
795
796
797 struct xhci_virt_device {
798 struct usb_device *udev;
799 /*
800 * Commands to the hardware are passed an "input context" that
801 * tells the hardware what to change in its data structures.
802 * The hardware will return changes in an "output context" that
803 * software must allocate for the hardware. We need to keep
804 * track of input and output contexts separately because
805 * these commands might fail and we don't trust the hardware.
806 */
807 struct xhci_container_ctx *out_ctx;
808 /* Used for addressing devices and configuration changes */
809 struct xhci_container_ctx *in_ctx;
810 /* Rings saved to ensure old alt settings can be re-instated */
811 struct xhci_ring **ring_cache;
812 int num_rings_cached;
813 /* Store xHC assigned device address */
814 int address;
815 #define XHCI_MAX_RINGS_CACHED 31
816 struct xhci_virt_ep eps[31];
817 struct completion cmd_completion;
818 /* Status of the last command issued for this device */
819 u32 cmd_status;
820 struct list_head cmd_list;
821 u8 fake_port;
822 u8 real_port;
823 struct xhci_interval_bw_table *bw_table;
824 struct xhci_tt_bw_info *tt_info;
825 };
826
827 /*
828 * For each roothub, keep track of the bandwidth information for each periodic
829 * interval.
830 *
831 * If a high speed hub is attached to the roothub, each TT associated with that
832 * hub is a separate bandwidth domain. The interval information for the
833 * endpoints on the devices under that TT will appear in the TT structure.
834 */
835 struct xhci_root_port_bw_info {
836 struct list_head tts;
837 unsigned int num_active_tts;
838 struct xhci_interval_bw_table bw_table;
839 };
840
841 struct xhci_tt_bw_info {
842 struct list_head tt_list;
843 int slot_id;
844 int ttport;
845 struct xhci_interval_bw_table bw_table;
846 int active_eps;
847 };
848
849
850 /**
851 * struct xhci_device_context_array
852 * @dev_context_ptr array of 64-bit DMA addresses for device contexts
853 */
854 struct xhci_device_context_array {
855 /* 64-bit device addresses; we only write 32-bit addresses */
856 __le64 dev_context_ptrs[MAX_HC_SLOTS];
857 /* private xHCD pointers */
858 dma_addr_t dma;
859 };
860 /* TODO: write function to set the 64-bit device DMA address */
861 /*
862 * TODO: change this to be dynamically sized at HC mem init time since the HC
863 * might not be able to handle the maximum number of devices possible.
864 */
865
866
867 struct xhci_transfer_event {
868 /* 64-bit buffer address, or immediate data */
869 __le64 buffer;
870 __le32 transfer_len;
871 /* This field is interpreted differently based on the type of TRB */
872 __le32 flags;
873 };
874
875 /** Transfer Event bit fields **/
876 #define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
877
878 /* Completion Code - only applicable for some types of TRBs */
879 #define COMP_CODE_MASK (0xff << 24)
880 #define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
881 #define COMP_SUCCESS 1
882 /* Data Buffer Error */
883 #define COMP_DB_ERR 2
884 /* Babble Detected Error */
885 #define COMP_BABBLE 3
886 /* USB Transaction Error */
887 #define COMP_TX_ERR 4
888 /* TRB Error - some TRB field is invalid */
889 #define COMP_TRB_ERR 5
890 /* Stall Error - USB device is stalled */
891 #define COMP_STALL 6
892 /* Resource Error - HC doesn't have memory for that device configuration */
893 #define COMP_ENOMEM 7
894 /* Bandwidth Error - not enough room in schedule for this dev config */
895 #define COMP_BW_ERR 8
896 /* No Slots Available Error - HC ran out of device slots */
897 #define COMP_ENOSLOTS 9
898 /* Invalid Stream Type Error */
899 #define COMP_STREAM_ERR 10
900 /* Slot Not Enabled Error - doorbell rung for disabled device slot */
901 #define COMP_EBADSLT 11
902 /* Endpoint Not Enabled Error */
903 #define COMP_EBADEP 12
904 /* Short Packet */
905 #define COMP_SHORT_TX 13
906 /* Ring Underrun - doorbell rung for an empty isoc OUT ep ring */
907 #define COMP_UNDERRUN 14
908 /* Ring Overrun - isoc IN ep ring is empty when ep is scheduled to RX */
909 #define COMP_OVERRUN 15
910 /* Virtual Function Event Ring Full Error */
911 #define COMP_VF_FULL 16
912 /* Parameter Error - Context parameter is invalid */
913 #define COMP_EINVAL 17
914 /* Bandwidth Overrun Error - isoc ep exceeded its allocated bandwidth */
915 #define COMP_BW_OVER 18
916 /* Context State Error - illegal context state transition requested */
917 #define COMP_CTX_STATE 19
918 /* No Ping Response Error - HC didn't get PING_RESPONSE in time to TX */
919 #define COMP_PING_ERR 20
920 /* Event Ring is full */
921 #define COMP_ER_FULL 21
922 /* Incompatible Device Error */
923 #define COMP_DEV_ERR 22
924 /* Missed Service Error - HC couldn't service an isoc ep within interval */
925 #define COMP_MISSED_INT 23
926 /* Successfully stopped command ring */
927 #define COMP_CMD_STOP 24
928 /* Successfully aborted current command and stopped command ring */
929 #define COMP_CMD_ABORT 25
930 /* Stopped - transfer was terminated by a stop endpoint command */
931 #define COMP_STOP 26
932 /* Same as COMP_EP_STOPPED, but the transferred length in the event is invalid */
933 #define COMP_STOP_INVAL 27
934 /* Control Abort Error - Debug Capability - control pipe aborted */
935 #define COMP_DBG_ABORT 28
936 /* Max Exit Latency Too Large Error */
937 #define COMP_MEL_ERR 29
938 /* TRB type 30 reserved */
939 /* Isoc Buffer Overrun - an isoc IN ep sent more data than could fit in TD */
940 #define COMP_BUFF_OVER 31
941 /* Event Lost Error - xHC has an "internal event overrun condition" */
942 #define COMP_ISSUES 32
943 /* Undefined Error - reported when other error codes don't apply */
944 #define COMP_UNKNOWN 33
945 /* Invalid Stream ID Error */
946 #define COMP_STRID_ERR 34
947 /* Secondary Bandwidth Error - may be returned by a Configure Endpoint cmd */
948 /* FIXME - check for this */
949 #define COMP_2ND_BW_ERR 35
950 /* Split Transaction Error */
951 #define COMP_SPLIT_ERR 36
952
953 struct xhci_link_trb {
954 /* 64-bit segment pointer*/
955 __le64 segment_ptr;
956 __le32 intr_target;
957 __le32 control;
958 };
959
960 /* control bitfields */
961 #define LINK_TOGGLE (0x1<<1)
962
963 /* Command completion event TRB */
964 struct xhci_event_cmd {
965 /* Pointer to command TRB, or the value passed by the event data trb */
966 __le64 cmd_trb;
967 __le32 status;
968 __le32 flags;
969 };
970
971 /* flags bitmasks */
972 /* bits 16:23 are the virtual function ID */
973 /* bits 24:31 are the slot ID */
974 #define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
975 #define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
976
977 /* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
978 #define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
979 #define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
980
981 #define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
982 #define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
983 #define LAST_EP_INDEX 30
984
985 /* Set TR Dequeue Pointer command TRB fields */
986 #define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
987 #define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
988
989
990 /* Port Status Change Event TRB fields */
991 /* Port ID - bits 31:24 */
992 #define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
993
994 /* Normal TRB fields */
995 /* transfer_len bitmasks - bits 0:16 */
996 #define TRB_LEN(p) ((p) & 0x1ffff)
997 /* Interrupter Target - which MSI-X vector to target the completion event at */
998 #define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
999 #define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
1000 #define TRB_TBC(p) (((p) & 0x3) << 7)
1001 #define TRB_TLBPC(p) (((p) & 0xf) << 16)
1002
1003 /* Cycle bit - indicates TRB ownership by HC or HCD */
1004 #define TRB_CYCLE (1<<0)
1005 /*
1006 * Force next event data TRB to be evaluated before task switch.
1007 * Used to pass OS data back after a TD completes.
1008 */
1009 #define TRB_ENT (1<<1)
1010 /* Interrupt on short packet */
1011 #define TRB_ISP (1<<2)
1012 /* Set PCIe no snoop attribute */
1013 #define TRB_NO_SNOOP (1<<3)
1014 /* Chain multiple TRBs into a TD */
1015 #define TRB_CHAIN (1<<4)
1016 /* Interrupt on completion */
1017 #define TRB_IOC (1<<5)
1018 /* The buffer pointer contains immediate data */
1019 #define TRB_IDT (1<<6)
1020
1021 /* Block Event Interrupt */
1022 #define TRB_BEI (1<<9)
1023
1024 /* Control transfer TRB specific fields */
1025 #define TRB_DIR_IN (1<<16)
1026 #define TRB_TX_TYPE(p) ((p) << 16)
1027 #define TRB_DATA_OUT 2
1028 #define TRB_DATA_IN 3
1029
1030 /* Isochronous TRB specific fields */
1031 #define TRB_SIA (1<<31)
1032
1033 struct xhci_generic_trb {
1034 __le32 field[4];
1035 };
1036
1037 union xhci_trb {
1038 struct xhci_link_trb link;
1039 struct xhci_transfer_event trans_event;
1040 struct xhci_event_cmd event_cmd;
1041 struct xhci_generic_trb generic;
1042 };
1043
1044 /* TRB bit mask */
1045 #define TRB_TYPE_BITMASK (0xfc00)
1046 #define TRB_TYPE(p) ((p) << 10)
1047 #define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
1048 /* TRB type IDs */
1049 /* bulk, interrupt, isoc scatter/gather, and control data stage */
1050 #define TRB_NORMAL 1
1051 /* setup stage for control transfers */
1052 #define TRB_SETUP 2
1053 /* data stage for control transfers */
1054 #define TRB_DATA 3
1055 /* status stage for control transfers */
1056 #define TRB_STATUS 4
1057 /* isoc transfers */
1058 #define TRB_ISOC 5
1059 /* TRB for linking ring segments */
1060 #define TRB_LINK 6
1061 #define TRB_EVENT_DATA 7
1062 /* Transfer Ring No-op (not for the command ring) */
1063 #define TRB_TR_NOOP 8
1064 /* Command TRBs */
1065 /* Enable Slot Command */
1066 #define TRB_ENABLE_SLOT 9
1067 /* Disable Slot Command */
1068 #define TRB_DISABLE_SLOT 10
1069 /* Address Device Command */
1070 #define TRB_ADDR_DEV 11
1071 /* Configure Endpoint Command */
1072 #define TRB_CONFIG_EP 12
1073 /* Evaluate Context Command */
1074 #define TRB_EVAL_CONTEXT 13
1075 /* Reset Endpoint Command */
1076 #define TRB_RESET_EP 14
1077 /* Stop Transfer Ring Command */
1078 #define TRB_STOP_RING 15
1079 /* Set Transfer Ring Dequeue Pointer Command */
1080 #define TRB_SET_DEQ 16
1081 /* Reset Device Command */
1082 #define TRB_RESET_DEV 17
1083 /* Force Event Command (opt) */
1084 #define TRB_FORCE_EVENT 18
1085 /* Negotiate Bandwidth Command (opt) */
1086 #define TRB_NEG_BANDWIDTH 19
1087 /* Set Latency Tolerance Value Command (opt) */
1088 #define TRB_SET_LT 20
1089 /* Get port bandwidth Command */
1090 #define TRB_GET_BW 21
1091 /* Force Header Command - generate a transaction or link management packet */
1092 #define TRB_FORCE_HEADER 22
1093 /* No-op Command - not for transfer rings */
1094 #define TRB_CMD_NOOP 23
1095 /* TRB IDs 24-31 reserved */
1096 /* Event TRBS */
1097 /* Transfer Event */
1098 #define TRB_TRANSFER 32
1099 /* Command Completion Event */
1100 #define TRB_COMPLETION 33
1101 /* Port Status Change Event */
1102 #define TRB_PORT_STATUS 34
1103 /* Bandwidth Request Event (opt) */
1104 #define TRB_BANDWIDTH_EVENT 35
1105 /* Doorbell Event (opt) */
1106 #define TRB_DOORBELL 36
1107 /* Host Controller Event */
1108 #define TRB_HC_EVENT 37
1109 /* Device Notification Event - device sent function wake notification */
1110 #define TRB_DEV_NOTE 38
1111 /* MFINDEX Wrap Event - microframe counter wrapped */
1112 #define TRB_MFINDEX_WRAP 39
1113 /* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
1114
1115 /* Nec vendor-specific command completion event. */
1116 #define TRB_NEC_CMD_COMP 48
1117 /* Get NEC firmware revision. */
1118 #define TRB_NEC_GET_FW 49
1119
1120 #define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1121 /* Above, but for __le32 types -- can avoid work by swapping constants: */
1122 #define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1123 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1124 #define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1125 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1126
1127 #define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
1128 #define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
1129
1130 /*
1131 * TRBS_PER_SEGMENT must be a multiple of 4,
1132 * since the command ring is 64-byte aligned.
1133 * It must also be greater than 16.
1134 */
1135 #define TRBS_PER_SEGMENT 64
1136 /* Allow two commands + a link TRB, along with any reserved command TRBs */
1137 #define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
1138 #define SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
1139 /* SEGMENT_SHIFT should be log2(SEGMENT_SIZE).
1140 * Change this if you change TRBS_PER_SEGMENT!
1141 */
1142 #define SEGMENT_SHIFT 10
1143 /* TRB buffer pointers can't cross 64KB boundaries */
1144 #define TRB_MAX_BUFF_SHIFT 16
1145 #define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
1146
1147 struct xhci_segment {
1148 union xhci_trb *trbs;
1149 /* private to HCD */
1150 struct xhci_segment *next;
1151 dma_addr_t dma;
1152 };
1153
1154 struct xhci_td {
1155 struct list_head td_list;
1156 struct list_head cancelled_td_list;
1157 struct urb *urb;
1158 struct xhci_segment *start_seg;
1159 union xhci_trb *first_trb;
1160 union xhci_trb *last_trb;
1161 };
1162
1163 struct xhci_dequeue_state {
1164 struct xhci_segment *new_deq_seg;
1165 union xhci_trb *new_deq_ptr;
1166 int new_cycle_state;
1167 };
1168
1169 struct xhci_ring {
1170 struct xhci_segment *first_seg;
1171 union xhci_trb *enqueue;
1172 struct xhci_segment *enq_seg;
1173 unsigned int enq_updates;
1174 union xhci_trb *dequeue;
1175 struct xhci_segment *deq_seg;
1176 unsigned int deq_updates;
1177 struct list_head td_list;
1178 /*
1179 * Write the cycle state into the TRB cycle field to give ownership of
1180 * the TRB to the host controller (if we are the producer), or to check
1181 * if we own the TRB (if we are the consumer). See section 4.9.1.
1182 */
1183 u32 cycle_state;
1184 unsigned int stream_id;
1185 bool last_td_was_short;
1186 };
1187
1188 struct xhci_erst_entry {
1189 /* 64-bit event ring segment address */
1190 __le64 seg_addr;
1191 __le32 seg_size;
1192 /* Set to zero */
1193 __le32 rsvd;
1194 };
1195
1196 struct xhci_erst {
1197 struct xhci_erst_entry *entries;
1198 unsigned int num_entries;
1199 /* xhci->event_ring keeps track of segment dma addresses */
1200 dma_addr_t erst_dma_addr;
1201 /* Num entries the ERST can contain */
1202 unsigned int erst_size;
1203 };
1204
1205 struct xhci_scratchpad {
1206 u64 *sp_array;
1207 dma_addr_t sp_dma;
1208 void **sp_buffers;
1209 dma_addr_t *sp_dma_buffers;
1210 };
1211
1212 struct urb_priv {
1213 int length;
1214 int td_cnt;
1215 struct xhci_td *td[0];
1216 };
1217
1218 /*
1219 * Each segment table entry is 4*32bits long. 1K seems like an ok size:
1220 * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
1221 * meaning 64 ring segments.
1222 * Initial allocated size of the ERST, in number of entries */
1223 #define ERST_NUM_SEGS 1
1224 /* Initial allocated size of the ERST, in number of entries */
1225 #define ERST_SIZE 64
1226 /* Initial number of event segment rings allocated */
1227 #define ERST_ENTRIES 1
1228 /* Poll every 60 seconds */
1229 #define POLL_TIMEOUT 60
1230 /* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
1231 #define XHCI_STOP_EP_CMD_TIMEOUT 5
1232 /* XXX: Make these module parameters */
1233
1234 struct s3_save {
1235 u32 command;
1236 u32 dev_nt;
1237 u64 dcbaa_ptr;
1238 u32 config_reg;
1239 u32 irq_pending;
1240 u32 irq_control;
1241 u32 erst_size;
1242 u64 erst_base;
1243 u64 erst_dequeue;
1244 };
1245
1246 struct xhci_bus_state {
1247 unsigned long bus_suspended;
1248 unsigned long next_statechange;
1249
1250 /* Port suspend arrays are indexed by the portnum of the fake roothub */
1251 /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
1252 u32 port_c_suspend;
1253 u32 suspended_ports;
1254 unsigned long resume_done[USB_MAXCHILDREN];
1255 };
1256
1257 static inline unsigned int hcd_index(struct usb_hcd *hcd)
1258 {
1259 if (hcd->speed == HCD_USB3)
1260 return 0;
1261 else
1262 return 1;
1263 }
1264
1265 /* There is one ehci_hci structure per controller */
1266 struct xhci_hcd {
1267 struct usb_hcd *main_hcd;
1268 struct usb_hcd *shared_hcd;
1269 /* glue to PCI and HCD framework */
1270 struct xhci_cap_regs __iomem *cap_regs;
1271 struct xhci_op_regs __iomem *op_regs;
1272 struct xhci_run_regs __iomem *run_regs;
1273 struct xhci_doorbell_array __iomem *dba;
1274 /* Our HCD's current interrupter register set */
1275 struct xhci_intr_reg __iomem *ir_set;
1276
1277 /* Cached register copies of read-only HC data */
1278 __u32 hcs_params1;
1279 __u32 hcs_params2;
1280 __u32 hcs_params3;
1281 __u32 hcc_params;
1282
1283 spinlock_t lock;
1284
1285 /* packed release number */
1286 u8 sbrn;
1287 u16 hci_version;
1288 u8 max_slots;
1289 u8 max_interrupters;
1290 u8 max_ports;
1291 u8 isoc_threshold;
1292 int event_ring_max;
1293 int addr_64;
1294 /* 4KB min, 128MB max */
1295 int page_size;
1296 /* Valid values are 12 to 20, inclusive */
1297 int page_shift;
1298 /* msi-x vectors */
1299 int msix_count;
1300 struct msix_entry *msix_entries;
1301 /* data structures */
1302 struct xhci_device_context_array *dcbaa;
1303 struct xhci_ring *cmd_ring;
1304 unsigned int cmd_ring_reserved_trbs;
1305 struct xhci_ring *event_ring;
1306 struct xhci_erst erst;
1307 /* Scratchpad */
1308 struct xhci_scratchpad *scratchpad;
1309
1310 /* slot enabling and address device helpers */
1311 struct completion addr_dev;
1312 int slot_id;
1313 /* Internal mirror of the HW's dcbaa */
1314 struct xhci_virt_device *devs[MAX_HC_SLOTS];
1315 /* For keeping track of bandwidth domains per roothub. */
1316 struct xhci_root_port_bw_info *rh_bw;
1317
1318 /* DMA pools */
1319 struct dma_pool *device_pool;
1320 struct dma_pool *segment_pool;
1321 struct dma_pool *small_streams_pool;
1322 struct dma_pool *medium_streams_pool;
1323
1324 #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
1325 /* Poll the rings - for debugging */
1326 struct timer_list event_ring_timer;
1327 int zombie;
1328 #endif
1329 /* Host controller watchdog timer structures */
1330 unsigned int xhc_state;
1331
1332 u32 command;
1333 struct s3_save s3;
1334 /* Host controller is dying - not responding to commands. "I'm not dead yet!"
1335 *
1336 * xHC interrupts have been disabled and a watchdog timer will (or has already)
1337 * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
1338 * that sees this status (other than the timer that set it) should stop touching
1339 * hardware immediately. Interrupt handlers should return immediately when
1340 * they see this status (any time they drop and re-acquire xhci->lock).
1341 * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
1342 * putting the TD on the canceled list, etc.
1343 *
1344 * There are no reports of xHCI host controllers that display this issue.
1345 */
1346 #define XHCI_STATE_DYING (1 << 0)
1347 #define XHCI_STATE_HALTED (1 << 1)
1348 /* Statistics */
1349 int error_bitmask;
1350 unsigned int quirks;
1351 #define XHCI_LINK_TRB_QUIRK (1 << 0)
1352 #define XHCI_RESET_EP_QUIRK (1 << 1)
1353 #define XHCI_NEC_HOST (1 << 2)
1354 #define XHCI_AMD_PLL_FIX (1 << 3)
1355 #define XHCI_SPURIOUS_SUCCESS (1 << 4)
1356 /*
1357 * Certain Intel host controllers have a limit to the number of endpoint
1358 * contexts they can handle. Ideally, they would signal that they can't handle
1359 * anymore endpoint contexts by returning a Resource Error for the Configure
1360 * Endpoint command, but they don't. Instead they expect software to keep track
1361 * of the number of active endpoints for them, across configure endpoint
1362 * commands, reset device commands, disable slot commands, and address device
1363 * commands.
1364 */
1365 #define XHCI_EP_LIMIT_QUIRK (1 << 5)
1366 #define XHCI_BROKEN_MSI (1 << 6)
1367 #define XHCI_RESET_ON_RESUME (1 << 7)
1368 unsigned int num_active_eps;
1369 unsigned int limit_active_eps;
1370 /* There are two roothubs to keep track of bus suspend info for */
1371 struct xhci_bus_state bus_state[2];
1372 /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */
1373 u8 *port_array;
1374 /* Array of pointers to USB 3.0 PORTSC registers */
1375 __le32 __iomem **usb3_ports;
1376 unsigned int num_usb3_ports;
1377 /* Array of pointers to USB 2.0 PORTSC registers */
1378 __le32 __iomem **usb2_ports;
1379 unsigned int num_usb2_ports;
1380 };
1381
1382 /* convert between an HCD pointer and the corresponding EHCI_HCD */
1383 static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1384 {
1385 return *((struct xhci_hcd **) (hcd->hcd_priv));
1386 }
1387
1388 static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1389 {
1390 return xhci->main_hcd;
1391 }
1392
1393 #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
1394 #define XHCI_DEBUG 1
1395 #else
1396 #define XHCI_DEBUG 0
1397 #endif
1398
1399 #define xhci_dbg(xhci, fmt, args...) \
1400 do { if (XHCI_DEBUG) dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args); } while (0)
1401 #define xhci_info(xhci, fmt, args...) \
1402 do { if (XHCI_DEBUG) dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args); } while (0)
1403 #define xhci_err(xhci, fmt, args...) \
1404 dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1405 #define xhci_warn(xhci, fmt, args...) \
1406 dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1407
1408 /* TODO: copied from ehci.h - can be refactored? */
1409 /* xHCI spec says all registers are little endian */
1410 static inline unsigned int xhci_readl(const struct xhci_hcd *xhci,
1411 __le32 __iomem *regs)
1412 {
1413 return readl(regs);
1414 }
1415 static inline void xhci_writel(struct xhci_hcd *xhci,
1416 const unsigned int val, __le32 __iomem *regs)
1417 {
1418 writel(val, regs);
1419 }
1420
1421 /*
1422 * Registers should always be accessed with double word or quad word accesses.
1423 *
1424 * Some xHCI implementations may support 64-bit address pointers. Registers
1425 * with 64-bit address pointers should be written to with dword accesses by
1426 * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
1427 * xHCI implementations that do not support 64-bit address pointers will ignore
1428 * the high dword, and write order is irrelevant.
1429 */
1430 static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
1431 __le64 __iomem *regs)
1432 {
1433 __u32 __iomem *ptr = (__u32 __iomem *) regs;
1434 u64 val_lo = readl(ptr);
1435 u64 val_hi = readl(ptr + 1);
1436 return val_lo + (val_hi << 32);
1437 }
1438 static inline void xhci_write_64(struct xhci_hcd *xhci,
1439 const u64 val, __le64 __iomem *regs)
1440 {
1441 __u32 __iomem *ptr = (__u32 __iomem *) regs;
1442 u32 val_lo = lower_32_bits(val);
1443 u32 val_hi = upper_32_bits(val);
1444
1445 writel(val_lo, ptr);
1446 writel(val_hi, ptr + 1);
1447 }
1448
1449 static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
1450 {
1451 u32 temp = xhci_readl(xhci, &xhci->cap_regs->hc_capbase);
1452 return ((HC_VERSION(temp) == 0x95) &&
1453 (xhci->quirks & XHCI_LINK_TRB_QUIRK));
1454 }
1455
1456 /* xHCI debugging */
1457 void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num);
1458 void xhci_print_registers(struct xhci_hcd *xhci);
1459 void xhci_dbg_regs(struct xhci_hcd *xhci);
1460 void xhci_print_run_regs(struct xhci_hcd *xhci);
1461 void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb);
1462 void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb);
1463 void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg);
1464 void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring);
1465 void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
1466 void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
1467 void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring);
1468 void xhci_dbg_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int last_ep);
1469 char *xhci_get_slot_state(struct xhci_hcd *xhci,
1470 struct xhci_container_ctx *ctx);
1471 void xhci_dbg_ep_rings(struct xhci_hcd *xhci,
1472 unsigned int slot_id, unsigned int ep_index,
1473 struct xhci_virt_ep *ep);
1474
1475 /* xHCI memory management */
1476 void xhci_mem_cleanup(struct xhci_hcd *xhci);
1477 int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
1478 void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
1479 int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
1480 int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
1481 void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
1482 struct usb_device *udev);
1483 unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
1484 unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc);
1485 unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index);
1486 unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
1487 void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
1488 void xhci_endpoint_copy(struct xhci_hcd *xhci,
1489 struct xhci_container_ctx *in_ctx,
1490 struct xhci_container_ctx *out_ctx,
1491 unsigned int ep_index);
1492 void xhci_slot_copy(struct xhci_hcd *xhci,
1493 struct xhci_container_ctx *in_ctx,
1494 struct xhci_container_ctx *out_ctx);
1495 int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
1496 struct usb_device *udev, struct usb_host_endpoint *ep,
1497 gfp_t mem_flags);
1498 void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
1499 void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
1500 struct xhci_virt_device *virt_dev,
1501 unsigned int ep_index);
1502 struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
1503 unsigned int num_stream_ctxs,
1504 unsigned int num_streams, gfp_t flags);
1505 void xhci_free_stream_info(struct xhci_hcd *xhci,
1506 struct xhci_stream_info *stream_info);
1507 void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
1508 struct xhci_ep_ctx *ep_ctx,
1509 struct xhci_stream_info *stream_info);
1510 void xhci_setup_no_streams_ep_input_ctx(struct xhci_hcd *xhci,
1511 struct xhci_ep_ctx *ep_ctx,
1512 struct xhci_virt_ep *ep);
1513 void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
1514 struct xhci_virt_device *virt_dev, bool drop_control_ep);
1515 struct xhci_ring *xhci_dma_to_transfer_ring(
1516 struct xhci_virt_ep *ep,
1517 u64 address);
1518 struct xhci_ring *xhci_stream_id_to_ring(
1519 struct xhci_virt_device *dev,
1520 unsigned int ep_index,
1521 unsigned int stream_id);
1522 struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
1523 bool allocate_in_ctx, bool allocate_completion,
1524 gfp_t mem_flags);
1525 void xhci_urb_free_priv(struct xhci_hcd *xhci, struct urb_priv *urb_priv);
1526 void xhci_free_command(struct xhci_hcd *xhci,
1527 struct xhci_command *command);
1528
1529 #ifdef CONFIG_PCI
1530 /* xHCI PCI glue */
1531 int xhci_register_pci(void);
1532 void xhci_unregister_pci(void);
1533 #endif
1534
1535 /* xHCI host controller glue */
1536 void xhci_quiesce(struct xhci_hcd *xhci);
1537 int xhci_halt(struct xhci_hcd *xhci);
1538 int xhci_reset(struct xhci_hcd *xhci);
1539 int xhci_init(struct usb_hcd *hcd);
1540 int xhci_run(struct usb_hcd *hcd);
1541 void xhci_stop(struct usb_hcd *hcd);
1542 void xhci_shutdown(struct usb_hcd *hcd);
1543
1544 #ifdef CONFIG_PM
1545 int xhci_suspend(struct xhci_hcd *xhci);
1546 int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
1547 #else
1548 #define xhci_suspend NULL
1549 #define xhci_resume NULL
1550 #endif
1551
1552 int xhci_get_frame(struct usb_hcd *hcd);
1553 irqreturn_t xhci_irq(struct usb_hcd *hcd);
1554 irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd);
1555 int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
1556 void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev);
1557 int xhci_alloc_tt_info(struct xhci_hcd *xhci,
1558 struct xhci_virt_device *virt_dev,
1559 struct usb_device *hdev,
1560 struct usb_tt *tt, gfp_t mem_flags);
1561 int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
1562 struct usb_host_endpoint **eps, unsigned int num_eps,
1563 unsigned int num_streams, gfp_t mem_flags);
1564 int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
1565 struct usb_host_endpoint **eps, unsigned int num_eps,
1566 gfp_t mem_flags);
1567 int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
1568 int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
1569 struct usb_tt *tt, gfp_t mem_flags);
1570 int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags);
1571 int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status);
1572 int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
1573 int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
1574 void xhci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep);
1575 int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev);
1576 int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
1577 void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
1578
1579 /* xHCI ring, segment, TRB, and TD functions */
1580 dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
1581 struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
1582 union xhci_trb *start_trb, union xhci_trb *end_trb,
1583 dma_addr_t suspect_dma);
1584 int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
1585 void xhci_ring_cmd_db(struct xhci_hcd *xhci);
1586 int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id);
1587 int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
1588 u32 slot_id);
1589 int xhci_queue_vendor_command(struct xhci_hcd *xhci,
1590 u32 field1, u32 field2, u32 field3, u32 field4);
1591 int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
1592 unsigned int ep_index, int suspend);
1593 int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1594 int slot_id, unsigned int ep_index);
1595 int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1596 int slot_id, unsigned int ep_index);
1597 int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1598 int slot_id, unsigned int ep_index);
1599 int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
1600 struct urb *urb, int slot_id, unsigned int ep_index);
1601 int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
1602 u32 slot_id, bool command_must_succeed);
1603 int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
1604 u32 slot_id);
1605 int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
1606 unsigned int ep_index);
1607 int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id);
1608 void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
1609 unsigned int slot_id, unsigned int ep_index,
1610 unsigned int stream_id, struct xhci_td *cur_td,
1611 struct xhci_dequeue_state *state);
1612 void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
1613 unsigned int slot_id, unsigned int ep_index,
1614 unsigned int stream_id,
1615 struct xhci_dequeue_state *deq_state);
1616 void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
1617 struct usb_device *udev, unsigned int ep_index);
1618 void xhci_queue_config_ep_quirk(struct xhci_hcd *xhci,
1619 unsigned int slot_id, unsigned int ep_index,
1620 struct xhci_dequeue_state *deq_state);
1621 void xhci_stop_endpoint_command_watchdog(unsigned long arg);
1622 void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
1623 unsigned int ep_index, unsigned int stream_id);
1624
1625 /* xHCI roothub code */
1626 int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
1627 char *buf, u16 wLength);
1628 int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
1629
1630 #ifdef CONFIG_PM
1631 int xhci_bus_suspend(struct usb_hcd *hcd);
1632 int xhci_bus_resume(struct usb_hcd *hcd);
1633 #else
1634 #define xhci_bus_suspend NULL
1635 #define xhci_bus_resume NULL
1636 #endif /* CONFIG_PM */
1637
1638 u32 xhci_port_state_to_neutral(u32 state);
1639 int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
1640 u16 port);
1641 void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
1642
1643 /* xHCI contexts */
1644 struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
1645 struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
1646 struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
1647
1648 #endif /* __LINUX_XHCI_HCD_H */
This page took 0.080876 seconds and 5 git commands to generate.