Replace <sys/dir.h> (and <dirent.h>) with "gdb_dirent.h".
[deliverable/binutils-gdb.git] / gas / config / tc-d30v.c
1 /* tc-d30v.c -- Assembler code for the Mitsubishi D30V
2 Copyright (C) 1997, 1998, 1999, 2000 Free Software Foundation.
3
4 This file is part of GAS, the GNU Assembler.
5
6 GAS is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 2, or (at your option)
9 any later version.
10
11 GAS is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to
18 the Free Software Foundation, 59 Temple Place - Suite 330,
19 Boston, MA 02111-1307, USA. */
20
21 #include <stdio.h>
22 #include <ctype.h>
23 #include "as.h"
24 #include "subsegs.h"
25 #include "opcode/d30v.h"
26
27 const char comment_chars[] = ";";
28 const char line_comment_chars[] = "#";
29 const char line_separator_chars[] = "";
30 const char *md_shortopts = "OnNcC";
31 const char EXP_CHARS[] = "eE";
32 const char FLT_CHARS[] = "dD";
33
34 #if HAVE_LIMITS_H
35 #include <limits.h>
36 #endif
37
38 #ifndef CHAR_BIT
39 #define CHAR_BIT 8
40 #endif
41
42 #define NOP_MULTIPLY 1
43 #define NOP_ALL 2
44 static int warn_nops = 0;
45 static int Optimizing = 0;
46 static int warn_register_name_conflicts = 1;
47
48 #define FORCE_SHORT 1
49 #define FORCE_LONG 2
50
51 /* EXEC types. */
52 typedef enum _exec_type
53 {
54 EXEC_UNKNOWN, /* no order specified */
55 EXEC_PARALLEL, /* done in parallel (FM=00) */
56 EXEC_SEQ, /* sequential (FM=01) */
57 EXEC_REVSEQ /* reverse sequential (FM=10) */
58 } exec_type_enum;
59
60 /* fixups */
61 #define MAX_INSN_FIXUPS (5)
62 struct d30v_fixup
63 {
64 expressionS exp;
65 int operand;
66 int pcrel;
67 int size;
68 bfd_reloc_code_real_type reloc;
69 };
70
71 typedef struct _fixups
72 {
73 int fc;
74 struct d30v_fixup fix[MAX_INSN_FIXUPS];
75 struct _fixups *next;
76 } Fixups;
77
78 static Fixups FixUps[2];
79 static Fixups *fixups;
80
81 /* Whether current and previous instruction are word multiply insns. */
82 static int cur_mul32_p = 0;
83 static int prev_mul32_p = 0;
84
85 /* The flag_explicitly_parallel is true iff the instruction being assembled
86 has been explicitly written as a parallel short-instruction pair by the
87 human programmer. It is used in parallel_ok() to distinguish between
88 those dangerous parallelizations attempted by the human, which are to be
89 allowed, and those attempted by the assembler, which are not. It is set
90 from md_assemble(). */
91 static int flag_explicitly_parallel = 0;
92 static int flag_xp_state = 0;
93
94 /* Whether current and previous left sub-instruction disables
95 execution of right sub-instruction. */
96 static int cur_left_kills_right_p = 0;
97 static int prev_left_kills_right_p = 0;
98
99 /* The known current alignment of the current section. */
100 static int d30v_current_align;
101 static segT d30v_current_align_seg;
102
103 /* The last seen label in the current section. This is used to auto-align
104 labels preceeding instructions. */
105 static symbolS *d30v_last_label;
106
107 /* Two nops */
108 #define NOP_LEFT ((long long) NOP << 32)
109 #define NOP_RIGHT ((long long) NOP)
110 #define NOP2 (FM00 | NOP_LEFT | NOP_RIGHT)
111
112 /* local functions */
113 static int reg_name_search PARAMS ((char *name));
114 static int register_name PARAMS ((expressionS *expressionP));
115 static int check_range PARAMS ((unsigned long num, int bits, int flags));
116 static int postfix PARAMS ((char *p));
117 static bfd_reloc_code_real_type get_reloc PARAMS ((struct d30v_operand *op, int rel_flag));
118 static int get_operands PARAMS ((expressionS exp[], int cmp_hack));
119 static struct d30v_format *find_format PARAMS ((struct d30v_opcode *opcode,
120 expressionS ops[],int fsize, int cmp_hack));
121 static long long build_insn PARAMS ((struct d30v_insn *opcode, expressionS *opers));
122 static void write_long PARAMS ((struct d30v_insn *opcode, long long insn, Fixups *fx));
123 static void write_1_short PARAMS ((struct d30v_insn *opcode, long long insn,
124 Fixups *fx, int use_sequential));
125 static int write_2_short PARAMS ((struct d30v_insn *opcode1, long long insn1,
126 struct d30v_insn *opcode2, long long insn2, exec_type_enum exec_type, Fixups *fx));
127 static long long do_assemble PARAMS ((char *str, struct d30v_insn *opcode,
128 int shortp, int is_parallel));
129 static int parallel_ok PARAMS ((struct d30v_insn *opcode1, unsigned long insn1,
130 struct d30v_insn *opcode2, unsigned long insn2,
131 exec_type_enum exec_type));
132 static void d30v_number_to_chars PARAMS ((char *buf, long long value, int nbytes));
133 static void check_size PARAMS ((long value, int bits, char *file, int line));
134 static void d30v_align PARAMS ((int, char *, symbolS *));
135 static void s_d30v_align PARAMS ((int));
136 static void s_d30v_text PARAMS ((int));
137 static void s_d30v_data PARAMS ((int));
138 static void s_d30v_section PARAMS ((int));
139
140 struct option md_longopts[] = {
141 {NULL, no_argument, NULL, 0}
142 };
143 size_t md_longopts_size = sizeof(md_longopts);
144
145
146 /* The target specific pseudo-ops which we support. */
147 const pseudo_typeS md_pseudo_table[] =
148 {
149 { "word", cons, 4 },
150 { "hword", cons, 2 },
151 { "align", s_d30v_align, 0 },
152 { "text", s_d30v_text, 0 },
153 { "data", s_d30v_data, 0 },
154 { "section", s_d30v_section, 0 },
155 { "section.s", s_d30v_section, 0 },
156 { "sect", s_d30v_section, 0 },
157 { "sect.s", s_d30v_section, 0 },
158 { NULL, NULL, 0 }
159 };
160
161 /* Opcode hash table. */
162 static struct hash_control *d30v_hash;
163
164 /* reg_name_search does a binary search of the pre_defined_registers
165 array to see if "name" is a valid regiter name. Returns the register
166 number from the array on success, or -1 on failure. */
167
168 static int
169 reg_name_search (name)
170 char *name;
171 {
172 int middle, low, high;
173 int cmp;
174
175 low = 0;
176 high = reg_name_cnt () - 1;
177
178 do
179 {
180 middle = (low + high) / 2;
181 cmp = strcasecmp (name, pre_defined_registers[middle].name);
182 if (cmp < 0)
183 high = middle - 1;
184 else if (cmp > 0)
185 low = middle + 1;
186 else
187 {
188 if (symbol_find (name) != NULL)
189 {
190 if (warn_register_name_conflicts)
191 as_warn (_("Register name %s conflicts with symbol of the same name"),
192 name);
193 }
194
195 return pre_defined_registers[middle].value;
196 }
197 }
198 while (low <= high);
199
200 return -1;
201 }
202
203 /* register_name() checks the string at input_line_pointer
204 to see if it is a valid register name. */
205
206 static int
207 register_name (expressionP)
208 expressionS *expressionP;
209 {
210 int reg_number;
211 char c, *p = input_line_pointer;
212
213 while (*p && *p!='\n' && *p!='\r' && *p !=',' && *p!=' ' && *p!=')')
214 p++;
215
216 c = *p;
217 if (c)
218 *p++ = 0;
219
220 /* look to see if it's in the register table */
221 reg_number = reg_name_search (input_line_pointer);
222 if (reg_number >= 0)
223 {
224 expressionP->X_op = O_register;
225 /* temporarily store a pointer to the string here */
226 expressionP->X_op_symbol = (symbolS *)input_line_pointer;
227 expressionP->X_add_number = reg_number;
228 input_line_pointer = p;
229 return 1;
230 }
231 if (c)
232 *(p-1) = c;
233 return 0;
234 }
235
236
237 static int
238 check_range (num, bits, flags)
239 unsigned long num;
240 int bits;
241 int flags;
242 {
243 long min, max;
244
245 /* Don't bother checking 32-bit values. */
246 if (bits == 32)
247 {
248 if (sizeof(unsigned long) * CHAR_BIT == 32)
249 return 0;
250
251 /* We don't record signed or unsigned for 32-bit quantities.
252 Allow either. */
253 min = -((unsigned long)1 << (bits - 1));
254 max = ((unsigned long)1 << bits) - 1;
255 return (long)num < min || (long)num > max;
256 }
257
258 if (flags & OPERAND_SHIFT)
259 {
260 /* We know that all shifts are right by three bits.... */
261
262 if (flags & OPERAND_SIGNED)
263 num = (unsigned long) ( (long) num >= 0)
264 ? ( ((long) num) >> 3 )
265 : ( (num >> 3) | ~(~(unsigned long)0 >> 3) );
266 else
267 num >>= 3;
268 }
269
270 if (flags & OPERAND_SIGNED)
271 {
272 max = ((unsigned long)1 << (bits - 1)) - 1;
273 min = - ((unsigned long)1 << (bits - 1));
274 return (long)num > max || (long)num < min;
275 }
276 else
277 {
278 max = ((unsigned long)1 << bits) - 1;
279 min = 0;
280 return num > max || num < min;
281 }
282 }
283
284
285 void
286 md_show_usage (stream)
287 FILE *stream;
288 {
289 fprintf (stream, _("\nD30V options:\n\
290 -O Make adjacent short instructions parallel if possible.\n\
291 -n Warn about all NOPs inserted by the assembler.\n\
292 -N Warn about NOPs inserted after word multiplies.\n\
293 -c Warn about symbols whoes names match register names.\n\
294 -C Opposite of -C. -c is the default.\n"));
295 }
296
297 int
298 md_parse_option (c, arg)
299 int c;
300 char *arg;
301 {
302 switch (c)
303 {
304 /* Optimize. Will attempt to parallelize operations */
305 case 'O':
306 Optimizing = 1;
307 break;
308
309 /* Warn about all NOPS that the assembler inserts. */
310 case 'n':
311 warn_nops = NOP_ALL;
312 break;
313
314 /* Warn about the NOPS that the assembler inserts because of the
315 multiply hazard. */
316 case 'N':
317 warn_nops = NOP_MULTIPLY;
318 break;
319
320 case 'c':
321 warn_register_name_conflicts = 1;
322 break;
323
324 case 'C':
325 warn_register_name_conflicts = 0;
326 break;
327
328 default:
329 return 0;
330 }
331 return 1;
332 }
333
334 symbolS *
335 md_undefined_symbol (name)
336 char *name;
337 {
338 return 0;
339 }
340
341 /* Turn a string in input_line_pointer into a floating point constant of type
342 type, and store the appropriate bytes in *litP. The number of LITTLENUMS
343 emitted is stored in *sizeP . An error message is returned, or NULL on OK.
344 */
345 char *
346 md_atof (type, litP, sizeP)
347 int type;
348 char *litP;
349 int *sizeP;
350 {
351 int prec;
352 LITTLENUM_TYPE words[4];
353 char *t;
354 int i;
355
356 switch (type)
357 {
358 case 'f':
359 prec = 2;
360 break;
361 case 'd':
362 prec = 4;
363 break;
364 default:
365 *sizeP = 0;
366 return _("bad call to md_atof");
367 }
368
369 t = atof_ieee (input_line_pointer, type, words);
370 if (t)
371 input_line_pointer = t;
372
373 *sizeP = prec * 2;
374
375 for (i = 0; i < prec; i++)
376 {
377 md_number_to_chars (litP, (valueT) words[i], 2);
378 litP += 2;
379 }
380 return NULL;
381 }
382
383 void
384 md_convert_frag (abfd, sec, fragP)
385 bfd *abfd;
386 asection *sec;
387 fragS *fragP;
388 {
389 abort ();
390 }
391
392 valueT
393 md_section_align (seg, addr)
394 asection *seg;
395 valueT addr;
396 {
397 int align = bfd_get_section_alignment (stdoutput, seg);
398 return ((addr + (1 << align) - 1) & (-1 << align));
399 }
400
401
402 void
403 md_begin ()
404 {
405 struct d30v_opcode * opcode;
406 d30v_hash = hash_new ();
407
408 /* Insert opcode names into a hash table. */
409 for (opcode = (struct d30v_opcode *)d30v_opcode_table; opcode->name; opcode++)
410 hash_insert (d30v_hash, opcode->name, (char *) opcode);
411
412 fixups = &FixUps[0];
413 FixUps[0].next = &FixUps[1];
414 FixUps[1].next = &FixUps[0];
415
416 d30v_current_align_seg = now_seg;
417 }
418
419
420 /* this function removes the postincrement or postdecrement
421 operator ( '+' or '-' ) from an expression */
422
423 static int postfix (p)
424 char *p;
425 {
426 while (*p != '-' && *p != '+')
427 {
428 if (*p==0 || *p=='\n' || *p=='\r' || *p==' ' || *p==',')
429 break;
430 p++;
431 }
432
433 if (*p == '-')
434 {
435 *p = ' ';
436 return (-1);
437 }
438 if (*p == '+')
439 {
440 *p = ' ';
441 return (1);
442 }
443
444 return (0);
445 }
446
447
448 static bfd_reloc_code_real_type
449 get_reloc (op, rel_flag)
450 struct d30v_operand *op;
451 int rel_flag;
452 {
453 switch (op->bits)
454 {
455 case 6:
456 if (op->flags & OPERAND_SHIFT)
457 return BFD_RELOC_D30V_9_PCREL;
458 else
459 return BFD_RELOC_D30V_6;
460 break;
461 case 12:
462 if (!(op->flags & OPERAND_SHIFT))
463 as_warn (_("unexpected 12-bit reloc type"));
464 if (rel_flag == RELOC_PCREL)
465 return BFD_RELOC_D30V_15_PCREL;
466 else
467 return BFD_RELOC_D30V_15;
468 case 18:
469 if (!(op->flags & OPERAND_SHIFT))
470 as_warn (_("unexpected 18-bit reloc type"));
471 if (rel_flag == RELOC_PCREL)
472 return BFD_RELOC_D30V_21_PCREL;
473 else
474 return BFD_RELOC_D30V_21;
475 case 32:
476 if (rel_flag == RELOC_PCREL)
477 return BFD_RELOC_D30V_32_PCREL;
478 else
479 return BFD_RELOC_D30V_32;
480 default:
481 return 0;
482 }
483 }
484
485 /* get_operands parses a string of operands and returns
486 an array of expressions */
487
488 static int
489 get_operands (exp, cmp_hack)
490 expressionS exp[];
491 int cmp_hack;
492 {
493 char *p = input_line_pointer;
494 int numops = 0;
495 int post = 0;
496
497 if (cmp_hack)
498 {
499 exp[numops].X_op = O_absent;
500 exp[numops++].X_add_number = cmp_hack - 1;
501 }
502
503 while (*p)
504 {
505 while (*p == ' ' || *p == '\t' || *p == ',')
506 p++;
507 if (*p==0 || *p=='\n' || *p=='\r')
508 break;
509
510 if (*p == '@')
511 {
512 p++;
513 exp[numops].X_op = O_absent;
514 if (*p == '(')
515 {
516 p++;
517 exp[numops].X_add_number = OPERAND_ATPAR;
518 post = postfix (p);
519 }
520 else if (*p == '-')
521 {
522 p++;
523 exp[numops].X_add_number = OPERAND_ATMINUS;
524 }
525 else
526 {
527 exp[numops].X_add_number = OPERAND_ATSIGN;
528 post = postfix (p);
529 }
530 numops++;
531 continue;
532 }
533
534 if (*p == ')')
535 {
536 /* just skip the trailing paren */
537 p++;
538 continue;
539 }
540
541 input_line_pointer = p;
542
543 /* check to see if it might be a register name */
544 if (!register_name (&exp[numops]))
545 {
546 /* parse as an expression */
547 expression (&exp[numops]);
548 }
549
550 if (exp[numops].X_op == O_illegal)
551 as_bad (_("illegal operand"));
552 else if (exp[numops].X_op == O_absent)
553 as_bad (_("missing operand"));
554
555 numops++;
556 p = input_line_pointer;
557
558 switch (post)
559 {
560 case -1: /* postdecrement mode */
561 exp[numops].X_op = O_absent;
562 exp[numops++].X_add_number = OPERAND_MINUS;
563 break;
564 case 1: /* postincrement mode */
565 exp[numops].X_op = O_absent;
566 exp[numops++].X_add_number = OPERAND_PLUS;
567 break;
568 }
569 post = 0;
570 }
571
572 exp[numops].X_op = 0;
573 return (numops);
574 }
575
576 /* build_insn generates the instruction. It does everything */
577 /* but write the FM bits. */
578
579 static long long
580 build_insn (opcode, opers)
581 struct d30v_insn *opcode;
582 expressionS *opers;
583 {
584 int i, length, bits, shift, flags;
585 unsigned long number, id=0;
586 long long insn;
587 struct d30v_opcode *op = opcode->op;
588 struct d30v_format *form = opcode->form;
589
590 insn = opcode->ecc << 28 | op->op1 << 25 | op->op2 << 20 | form->modifier << 18;
591
592 for (i=0; form->operands[i]; i++)
593 {
594 flags = d30v_operand_table[form->operands[i]].flags;
595
596 /* must be a register or number */
597 if (!(flags & OPERAND_REG) && !(flags & OPERAND_NUM) &&
598 !(flags & OPERAND_NAME) && !(flags & OPERAND_SPECIAL))
599 continue;
600
601 bits = d30v_operand_table[form->operands[i]].bits;
602 if (flags & OPERAND_SHIFT)
603 bits += 3;
604
605 length = d30v_operand_table[form->operands[i]].length;
606 shift = 12 - d30v_operand_table[form->operands[i]].position;
607 if (opers[i].X_op != O_symbol)
608 number = opers[i].X_add_number;
609 else
610 number = 0;
611 if (flags & OPERAND_REG)
612 {
613 /* check for mvfsys or mvtsys control registers */
614 if (flags & OPERAND_CONTROL && (number & 0x7f) > MAX_CONTROL_REG)
615 {
616 /* PSWL or PSWH */
617 id = (number & 0x7f) - MAX_CONTROL_REG;
618 number = 0;
619 }
620 else if (number & OPERAND_FLAG)
621 {
622 id = 3; /* number is a flag register */
623 }
624 number &= 0x7F;
625 }
626 else if (flags & OPERAND_SPECIAL)
627 {
628 number = id;
629 }
630
631 if (opers[i].X_op != O_register && opers[i].X_op != O_constant && !(flags & OPERAND_NAME))
632 {
633 /* now create a fixup */
634
635 if (fixups->fc >= MAX_INSN_FIXUPS)
636 as_fatal (_("too many fixups"));
637
638 fixups->fix[fixups->fc].reloc =
639 get_reloc ((struct d30v_operand *)&d30v_operand_table[form->operands[i]], op->reloc_flag);
640 fixups->fix[fixups->fc].size = 4;
641 fixups->fix[fixups->fc].exp = opers[i];
642 fixups->fix[fixups->fc].operand = form->operands[i];
643 if (fixups->fix[fixups->fc].reloc == BFD_RELOC_D30V_9_PCREL)
644 fixups->fix[fixups->fc].pcrel = RELOC_PCREL;
645 else
646 fixups->fix[fixups->fc].pcrel = op->reloc_flag;
647 (fixups->fc)++;
648 }
649
650 /* truncate to the proper number of bits */
651 if ((opers[i].X_op == O_constant) && check_range (number, bits, flags))
652 as_bad (_("operand out of range: %d"),number);
653 if (bits < 31)
654 number &= 0x7FFFFFFF >> (31 - bits);
655 if (flags & OPERAND_SHIFT)
656 number >>= 3;
657 if (bits == 32)
658 {
659 /* it's a LONG instruction */
660 insn |= ((number & 0xffffffff) >> 26); /* top 6 bits */
661 insn <<= 32; /* shift the first word over */
662 insn |= ((number & 0x03FC0000) << 2); /* next 8 bits */
663 insn |= number & 0x0003FFFF; /* bottom 18 bits */
664 }
665 else
666 insn |= number << shift;
667 }
668 return insn;
669 }
670
671
672 /* write out a long form instruction */
673 static void
674 write_long (opcode, insn, fx)
675 struct d30v_insn *opcode;
676 long long insn;
677 Fixups *fx;
678 {
679 int i, where;
680 char *f = frag_more (8);
681
682 insn |= FM11;
683 d30v_number_to_chars (f, insn, 8);
684
685 for (i=0; i < fx->fc; i++)
686 {
687 if (fx->fix[i].reloc)
688 {
689 where = f - frag_now->fr_literal;
690 fix_new_exp (frag_now,
691 where,
692 fx->fix[i].size,
693 &(fx->fix[i].exp),
694 fx->fix[i].pcrel,
695 fx->fix[i].reloc);
696 }
697 }
698 fx->fc = 0;
699 }
700
701
702 /* Write out a short form instruction by itself. */
703 static void
704 write_1_short (opcode, insn, fx, use_sequential)
705 struct d30v_insn *opcode;
706 long long insn;
707 Fixups *fx;
708 int use_sequential;
709 {
710 char *f = frag_more (8);
711 int i, where;
712
713 if (warn_nops == NOP_ALL)
714 as_warn (_("%s NOP inserted"), use_sequential ?
715 _("sequential") : _("parallel"));
716
717 /* The other container needs to be NOP. */
718 if (use_sequential)
719 {
720 /* Use a sequential NOP rather than a parallel one,
721 as the current instruction is a FLAG_MUL32 type one
722 and the next instruction is a load. */
723
724 /* According to 4.3.1: for FM=01, sub-instructions performed
725 only by IU cannot be encoded in L-container. */
726
727 if (opcode->op->unit == IU)
728 insn |= FM10 | NOP_LEFT; /* right then left */
729 else
730 insn = FM01 | (insn << 32) | NOP_RIGHT; /* left then right */
731 }
732 else
733 {
734 /* According to 4.3.1: for FM=00, sub-instructions performed
735 only by IU cannot be encoded in L-container. */
736
737 if (opcode->op->unit == IU)
738 insn |= FM00 | NOP_LEFT; /* right container */
739 else
740 insn = FM00 | (insn << 32) | NOP_RIGHT; /* left container */
741 }
742
743 d30v_number_to_chars (f, insn, 8);
744
745 for (i=0; i < fx->fc; i++)
746 {
747 if (fx->fix[i].reloc)
748 {
749 where = f - frag_now->fr_literal;
750 fix_new_exp (frag_now,
751 where,
752 fx->fix[i].size,
753 &(fx->fix[i].exp),
754 fx->fix[i].pcrel,
755 fx->fix[i].reloc);
756 }
757 }
758 fx->fc = 0;
759 }
760
761 /* Write out a short form instruction if possible.
762 Return number of instructions not written out. */
763 static int
764 write_2_short (opcode1, insn1, opcode2, insn2, exec_type, fx)
765 struct d30v_insn *opcode1, *opcode2;
766 long long insn1, insn2;
767 exec_type_enum exec_type;
768 Fixups *fx;
769 {
770 long long insn = NOP2;
771 char *f;
772 int i,j, where;
773
774 if (exec_type == EXEC_SEQ
775 && (opcode1->op->flags_used & (FLAG_JMP | FLAG_JSR))
776 && ((opcode1->op->flags_used & FLAG_DELAY) == 0)
777 && ((opcode1->ecc == ECC_AL) || ! Optimizing))
778 {
779 /* Unconditional, non-delayed branches kill instructions in
780 the right bin. Conditional branches don't always but if
781 we are not optimizing, then we have been asked to produce
782 an error about such constructs. For the purposes of this
783 test, subroutine calls are considered to be branches. */
784 write_1_short (opcode1, insn1, fx->next, false);
785 return 1;
786 }
787
788 /* Note: we do not have to worry about subroutine calls occuring
789 in the right hand container. The return address is always
790 aligned to the next 64 bit boundary, be that 64 or 32 bit away. */
791
792 switch (exec_type)
793 {
794 case EXEC_UNKNOWN: /* Order not specified. */
795 if (Optimizing
796 && parallel_ok (opcode1, insn1, opcode2, insn2, exec_type)
797 && ! ( (opcode1->op->unit == EITHER_BUT_PREFER_MU
798 || opcode1->op->unit == MU)
799 &&
800 ( opcode2->op->unit == EITHER_BUT_PREFER_MU
801 || opcode2->op->unit == MU)))
802 {
803 /* parallel */
804 exec_type = EXEC_PARALLEL;
805
806 if (opcode1->op->unit == IU
807 || opcode2->op->unit == MU
808 || opcode2->op->unit == EITHER_BUT_PREFER_MU)
809 insn = FM00 | (insn2 << 32) | insn1;
810 else
811 {
812 insn = FM00 | (insn1 << 32) | insn2;
813 fx = fx->next;
814 }
815 }
816 else if ((opcode1->op->flags_used & (FLAG_JMP | FLAG_JSR)
817 && ((opcode1->op->flags_used & FLAG_DELAY) == 0))
818 || opcode1->op->flags_used & FLAG_RP)
819 {
820 /* We must emit (non-delayed) branch type instructions
821 on their own with nothing in the right container. */
822 /* We must treat repeat instructions likewise, since the
823 following instruction has to be separate from the repeat
824 in order to be repeated. */
825 write_1_short (opcode1, insn1, fx->next, false);
826 return 1;
827 }
828 else if (prev_left_kills_right_p)
829 {
830 /* The left instruction kils the right slot, so we
831 must leave it empty. */
832 write_1_short (opcode1, insn1, fx->next, false);
833 return 1;
834 }
835 else if (opcode1->op->unit == IU
836 || (opcode1->op->unit == EITHER
837 && opcode2->op->unit == EITHER_BUT_PREFER_MU))
838 {
839 /* reverse sequential */
840 insn = FM10 | (insn2 << 32) | insn1;
841 exec_type = EXEC_REVSEQ;
842 }
843 else
844 {
845 /* sequential */
846 insn = FM01 | (insn1 << 32) | insn2;
847 fx = fx->next;
848 exec_type = EXEC_SEQ;
849 }
850 break;
851
852 case EXEC_PARALLEL: /* parallel */
853 flag_explicitly_parallel = flag_xp_state;
854 if (! parallel_ok (opcode1, insn1, opcode2, insn2, exec_type))
855 as_bad (_("Instructions may not be executed in parallel"));
856 else if (opcode1->op->unit == IU)
857 {
858 if (opcode2->op->unit == IU)
859 as_bad (_("Two IU instructions may not be executed in parallel"));
860 as_warn (_("Swapping instruction order"));
861 insn = FM00 | (insn2 << 32) | insn1;
862 }
863 else if (opcode2->op->unit == MU)
864 {
865 if (opcode1->op->unit == MU)
866 as_bad (_("Two MU instructions may not be executed in parallel"));
867 else if (opcode1->op->unit == EITHER_BUT_PREFER_MU)
868 as_warn (_("Executing %s in IU may not work"), opcode1->op->name);
869 as_warn (_("Swapping instruction order"));
870 insn = FM00 | (insn2 << 32) | insn1;
871 }
872 else
873 {
874 if (opcode2->op->unit == EITHER_BUT_PREFER_MU)
875 as_warn (_("Executing %s in IU may not work"), opcode2->op->name);
876
877 insn = FM00 | (insn1 << 32) | insn2;
878 fx = fx->next;
879 }
880 flag_explicitly_parallel = 0;
881 break;
882
883 case EXEC_SEQ: /* sequential */
884 if (opcode1->op->unit == IU)
885 as_bad (_("IU instruction may not be in the left container"));
886 if (prev_left_kills_right_p)
887 as_bad (_("special left instruction `%s' kills instruction "
888 "`%s' in right container"),
889 opcode1->op->name, opcode2->op->name);
890 if (opcode2->op->unit == EITHER_BUT_PREFER_MU)
891 as_warn (_("Executing %s in IU may not work"), opcode2->op->name);
892 insn = FM01 | (insn1 << 32) | insn2;
893 fx = fx->next;
894 break;
895
896 case EXEC_REVSEQ: /* reverse sequential */
897 if (opcode2->op->unit == MU)
898 as_bad (_("MU instruction may not be in the right container"));
899 if (opcode2->op->unit == EITHER_BUT_PREFER_MU)
900 as_warn (_("Executing %s in IU may not work"), opcode2->op->name);
901 insn = FM10 | (insn1 << 32) | insn2;
902 fx = fx->next;
903 break;
904
905 default:
906 as_fatal (_("unknown execution type passed to write_2_short()"));
907 }
908
909 /* printf ("writing out %llx\n",insn); */
910 f = frag_more (8);
911 d30v_number_to_chars (f, insn, 8);
912
913 /* If the previous instruction was a 32-bit multiply but it is put into a
914 parallel container, mark the current instruction as being a 32-bit
915 multiply. */
916 if (prev_mul32_p && exec_type == EXEC_PARALLEL)
917 cur_mul32_p = 1;
918
919 for (j=0; j<2; j++)
920 {
921 for (i=0; i < fx->fc; i++)
922 {
923 if (fx->fix[i].reloc)
924 {
925 where = (f - frag_now->fr_literal) + 4*j;
926
927 fix_new_exp (frag_now,
928 where,
929 fx->fix[i].size,
930 &(fx->fix[i].exp),
931 fx->fix[i].pcrel,
932 fx->fix[i].reloc);
933 }
934 }
935
936 fx->fc = 0;
937 fx = fx->next;
938 }
939
940 return 0;
941 }
942
943
944 /* Check 2 instructions and determine if they can be safely */
945 /* executed in parallel. Returns 1 if they can be. */
946 static int
947 parallel_ok (op1, insn1, op2, insn2, exec_type)
948 struct d30v_insn *op1, *op2;
949 unsigned long insn1, insn2;
950 exec_type_enum exec_type;
951 {
952 int i, j, shift, regno, bits, ecc;
953 unsigned long flags, mask, flags_set1, flags_set2, flags_used1, flags_used2;
954 unsigned long ins, mod_reg[2][3], used_reg[2][3], flag_reg[2];
955 struct d30v_format *f;
956 struct d30v_opcode *op;
957
958 /* section 4.3: both instructions must not be IU or MU only */
959 if ((op1->op->unit == IU && op2->op->unit == IU)
960 || (op1->op->unit == MU && op2->op->unit == MU))
961 return 0;
962
963 /* first instruction must not be a jump to safely optimize, unless this
964 is an explicit parallel operation. */
965 if (exec_type != EXEC_PARALLEL
966 && (op1->op->flags_used & (FLAG_JMP | FLAG_JSR)))
967 return 0;
968
969 /* If one instruction is /TX or /XT and the other is /FX or /XF respectively,
970 then it is safe to allow the two to be done as parallel ops, since only
971 one will ever be executed at a time. */
972 if ((op1->ecc == ECC_TX && op2->ecc == ECC_FX)
973 || (op1->ecc == ECC_FX && op2->ecc == ECC_TX)
974 || (op1->ecc == ECC_XT && op2->ecc == ECC_XF)
975 || (op1->ecc == ECC_XF && op2->ecc == ECC_XT))
976 return 1;
977
978 /* [0] r0-r31
979 [1] r32-r63
980 [2] a0, a1, flag registers */
981
982 for (j = 0; j < 2; j++)
983 {
984 if (j == 0)
985 {
986 f = op1->form;
987 op = op1->op;
988 ecc = op1->ecc;
989 ins = insn1;
990 }
991 else
992 {
993 f = op2->form;
994 op = op2->op;
995 ecc = op2->ecc;
996 ins = insn2;
997 }
998 flag_reg[j] = 0;
999 mod_reg[j][0] = mod_reg[j][1] = 0;
1000 used_reg[j][0] = used_reg[j][1] = 0;
1001
1002 if (flag_explicitly_parallel)
1003 {
1004 /* For human specified parallel instructions we have been asked
1005 to ignore the possibility that both instructions could modify
1006 bits in the PSW, so we initialise the mod & used arrays to 0.
1007 We have been asked, however, to refuse to allow parallel
1008 instructions which explicitly set the same flag register,
1009 eg "cmpne f0,r1,0x10 || cmpeq f0, r5, 0x2", so further on we test
1010 for the use of a flag register and set a bit in the mod or used
1011 array appropriately. */
1012
1013 mod_reg[j][2] = 0;
1014 used_reg[j][2] = 0;
1015 }
1016 else
1017 {
1018 mod_reg[j][2] = (op->flags_set & FLAG_ALL);
1019 used_reg[j][2] = (op->flags_used & FLAG_ALL);
1020 }
1021
1022 /* BSR/JSR always sets R62 */
1023 if (op->flags_used & FLAG_JSR)
1024 mod_reg[j][1] = (1L << (62-32));
1025
1026 /* conditional execution affects the flags_used */
1027 switch (ecc)
1028 {
1029 case ECC_TX:
1030 case ECC_FX:
1031 used_reg[j][2] |= flag_reg[j] = FLAG_0;
1032 break;
1033
1034 case ECC_XT:
1035 case ECC_XF:
1036 used_reg[j][2] |= flag_reg[j] = FLAG_1;
1037 break;
1038
1039 case ECC_TT:
1040 case ECC_TF:
1041 used_reg[j][2] |= flag_reg[j] = (FLAG_0 | FLAG_1);
1042 break;
1043 }
1044
1045 for (i = 0; f->operands[i]; i++)
1046 {
1047 flags = d30v_operand_table[f->operands[i]].flags;
1048 shift = 12 - d30v_operand_table[f->operands[i]].position;
1049 bits = d30v_operand_table[f->operands[i]].bits;
1050 if (bits == 32)
1051 mask = 0xffffffff;
1052 else
1053 mask = 0x7FFFFFFF >> (31 - bits);
1054
1055 if ((flags & OPERAND_PLUS) || (flags & OPERAND_MINUS))
1056 {
1057 /* this is a post-increment or post-decrement */
1058 /* the previous register needs to be marked as modified */
1059
1060 shift = 12 - d30v_operand_table[f->operands[i-1]].position;
1061 regno = (ins >> shift) & 0x3f;
1062 if (regno >= 32)
1063 mod_reg[j][1] |= 1L << (regno - 32);
1064 else
1065 mod_reg[j][0] |= 1L << regno;
1066 }
1067 else if (flags & OPERAND_REG)
1068 {
1069 regno = (ins >> shift) & mask;
1070 /* the memory write functions don't have a destination register */
1071 if ((flags & OPERAND_DEST) && !(op->flags_set & FLAG_MEM))
1072 {
1073 /* MODIFIED registers and flags */
1074 if (flags & OPERAND_ACC)
1075 {
1076 if (regno == 0)
1077 mod_reg[j][2] |= FLAG_A0;
1078 else if (regno == 1)
1079 mod_reg[j][2] |= FLAG_A1;
1080 else
1081 abort ();
1082 }
1083 else if (flags & OPERAND_FLAG)
1084 mod_reg[j][2] |= 1L << regno;
1085 else if (!(flags & OPERAND_CONTROL))
1086 {
1087 int r, z;
1088
1089 /* need to check if there are two destination */
1090 /* registers, for example ld2w */
1091 if (flags & OPERAND_2REG)
1092 z = 1;
1093 else
1094 z = 0;
1095
1096 for (r = regno; r <= regno + z; r++)
1097 {
1098 if (r >= 32)
1099 mod_reg[j][1] |= 1L << (r - 32);
1100 else
1101 mod_reg[j][0] |= 1L << r;
1102 }
1103 }
1104 }
1105 else
1106 {
1107 /* USED, but not modified registers and flags */
1108 if (flags & OPERAND_ACC)
1109 {
1110 if (regno == 0)
1111 used_reg[j][2] |= FLAG_A0;
1112 else if (regno == 1)
1113 used_reg[j][2] |= FLAG_A1;
1114 else
1115 abort ();
1116 }
1117 else if (flags & OPERAND_FLAG)
1118 used_reg[j][2] |= 1L << regno;
1119 else if (!(flags & OPERAND_CONTROL))
1120 {
1121 int r, z;
1122
1123 /* need to check if there are two source */
1124 /* registers, for example st2w */
1125 if (flags & OPERAND_2REG)
1126 z = 1;
1127 else
1128 z = 0;
1129
1130 for (r = regno; r <= regno + z; r++)
1131 {
1132 if (r >= 32)
1133 used_reg[j][1] |= 1L << (r - 32);
1134 else
1135 used_reg[j][0] |= 1L << r;
1136 }
1137 }
1138 }
1139 }
1140 }
1141 }
1142
1143 flags_set1 = op1->op->flags_set;
1144 flags_set2 = op2->op->flags_set;
1145 flags_used1 = op1->op->flags_used;
1146 flags_used2 = op2->op->flags_used;
1147
1148 /* Check for illegal combinations with ADDppp/SUBppp. */
1149 if (((flags_set1 & FLAG_NOT_WITH_ADDSUBppp) != 0
1150 && (flags_used2 & FLAG_ADDSUBppp) != 0)
1151 || ((flags_set2 & FLAG_NOT_WITH_ADDSUBppp) != 0
1152 && (flags_used1 & FLAG_ADDSUBppp) != 0))
1153 return 0;
1154
1155 /* Load instruction combined with half-word multiply is illegal. */
1156 if (((flags_used1 & FLAG_MEM) != 0 && (flags_used2 & FLAG_MUL16))
1157 || ((flags_used2 & FLAG_MEM) != 0 && (flags_used1 & FLAG_MUL16)))
1158 return 0;
1159
1160 /* Specifically allow add || add by removing carry, overflow bits dependency.
1161 This is safe, even if an addc follows since the IU takes the argument in
1162 the right container, and it writes its results last.
1163 However, don't paralellize add followed by addc or sub followed by
1164 subb. */
1165
1166 if (mod_reg[0][2] == FLAG_CVVA && mod_reg[1][2] == FLAG_CVVA
1167 && (used_reg[0][2] & ~flag_reg[0]) == 0
1168 && (used_reg[1][2] & ~flag_reg[1]) == 0
1169 && op1->op->unit == EITHER && op2->op->unit == EITHER)
1170 {
1171 mod_reg[0][2] = mod_reg[1][2] = 0;
1172 }
1173
1174 for (j = 0; j < 3; j++)
1175 {
1176 /* If the second instruction depends on the first, we obviously
1177 cannot parallelize. Note, the mod flag implies use, so
1178 check that as well. */
1179 /* If flag_explicitly_parallel is set, then the case of the
1180 second instruction using a register the first instruction
1181 modifies is assumed to be okay; we trust the human. We
1182 don't trust the human if both instructions modify the same
1183 register but we do trust the human if they modify the same
1184 flags. */
1185 /* We have now been requested not to trust the human if the
1186 instructions modify the same flag registers either. */
1187 if (flag_explicitly_parallel)
1188 {
1189 if ((mod_reg[0][j] & mod_reg[1][j]) != 0)
1190 return 0;
1191 }
1192 else
1193 if ((mod_reg[0][j] & (mod_reg[1][j] | used_reg[1][j])) != 0)
1194 return 0;
1195 }
1196
1197 return 1;
1198 }
1199
1200
1201 /* This is the main entry point for the machine-dependent assembler. str points to a
1202 machine-dependent instruction. This function is supposed to emit the frags/bytes
1203 it assembles to. For the D30V, it mostly handles the special VLIW parsing and packing
1204 and leaves the difficult stuff to do_assemble(). */
1205
1206 static long long prev_insn = -1;
1207 static struct d30v_insn prev_opcode;
1208 static subsegT prev_subseg;
1209 static segT prev_seg = 0;
1210
1211 void
1212 md_assemble (str)
1213 char *str;
1214 {
1215 struct d30v_insn opcode;
1216 long long insn;
1217 exec_type_enum extype = EXEC_UNKNOWN; /* execution type; parallel, etc */
1218 static exec_type_enum etype = EXEC_UNKNOWN; /* saved extype. used for multiline instructions */
1219 char *str2;
1220
1221 if ((prev_insn != -1) && prev_seg
1222 && ((prev_seg != now_seg) || (prev_subseg != now_subseg)))
1223 d30v_cleanup (false);
1224
1225 if (d30v_current_align < 3)
1226 d30v_align (3, NULL, d30v_last_label);
1227 else if (d30v_current_align > 3)
1228 d30v_current_align = 3;
1229 d30v_last_label = NULL;
1230
1231 flag_explicitly_parallel = 0;
1232 flag_xp_state = 0;
1233 if (etype == EXEC_UNKNOWN)
1234 {
1235 /* look for the special multiple instruction separators */
1236 str2 = strstr (str, "||");
1237 if (str2)
1238 {
1239 extype = EXEC_PARALLEL;
1240 flag_xp_state = 1;
1241 }
1242 else
1243 {
1244 str2 = strstr (str, "->");
1245 if (str2)
1246 extype = EXEC_SEQ;
1247 else
1248 {
1249 str2 = strstr (str, "<-");
1250 if (str2)
1251 extype = EXEC_REVSEQ;
1252 }
1253 }
1254 /* str2 points to the separator, if one */
1255 if (str2)
1256 {
1257 *str2 = 0;
1258
1259 /* if two instructions are present and we already have one saved
1260 then first write it out */
1261 d30v_cleanup (false);
1262
1263 /* Assemble first instruction and save it. */
1264 prev_insn = do_assemble (str, &prev_opcode, 1, 0);
1265 if (prev_insn == -1)
1266 as_bad (_("Cannot assemble instruction"));
1267 if (prev_opcode.form != NULL && prev_opcode.form->form >= LONG)
1268 as_bad (_("First opcode is long. Unable to mix instructions as specified."));
1269 fixups = fixups->next;
1270 str = str2 + 2;
1271 prev_seg = now_seg;
1272 prev_subseg = now_subseg;
1273 }
1274 }
1275
1276 insn = do_assemble (str, &opcode,
1277 (extype != EXEC_UNKNOWN || etype != EXEC_UNKNOWN),
1278 extype == EXEC_PARALLEL);
1279 if (insn == -1)
1280 {
1281 if (extype != EXEC_UNKNOWN)
1282 etype = extype;
1283 as_bad (_("Cannot assemble instruction"));
1284 return;
1285 }
1286
1287 if (etype != EXEC_UNKNOWN)
1288 {
1289 extype = etype;
1290 etype = EXEC_UNKNOWN;
1291 }
1292
1293 /* Word multiply instructions must not be followed by either a load or a
1294 16-bit multiply instruction in the next cycle. */
1295 if ( (extype != EXEC_REVSEQ)
1296 && prev_mul32_p
1297 && (opcode.op->flags_used & (FLAG_MEM | FLAG_MUL16)))
1298 {
1299 /* However, load and multiply should able to be combined in a parallel
1300 operation, so check for that first. */
1301 if (prev_insn != -1
1302 && (opcode.op->flags_used & FLAG_MEM)
1303 && opcode.form->form < LONG
1304 && (extype == EXEC_PARALLEL || (Optimizing && extype == EXEC_UNKNOWN))
1305 && parallel_ok (&prev_opcode, (long)prev_insn,
1306 &opcode, (long)insn, extype)
1307 && write_2_short (&prev_opcode, (long)prev_insn,
1308 &opcode, (long)insn, extype, fixups) == 0)
1309 {
1310 /* no instructions saved */
1311 prev_insn = -1;
1312 return;
1313 }
1314 else
1315 {
1316 /* Can't parallelize, flush previous instruction and emit a word of NOPS,
1317 unless the previous instruction is a NOP, in which case just flush it,
1318 as this will generate a word of NOPs for us. */
1319
1320 if (prev_insn != -1 && (strcmp (prev_opcode.op->name, "nop") == 0))
1321 d30v_cleanup (false);
1322 else
1323 {
1324 char * f;
1325
1326 if (prev_insn != -1)
1327 d30v_cleanup (true);
1328 else
1329 {
1330 f = frag_more (8);
1331 d30v_number_to_chars (f, NOP2, 8);
1332
1333 if (warn_nops == NOP_ALL || warn_nops == NOP_MULTIPLY)
1334 {
1335 if (opcode.op->flags_used & FLAG_MEM)
1336 as_warn (_("word of NOPs added between word multiply and load"));
1337 else
1338 as_warn (_("word of NOPs added between word multiply and 16-bit multiply"));
1339 }
1340 }
1341 }
1342
1343 extype = EXEC_UNKNOWN;
1344 }
1345 }
1346 else if ( (extype == EXEC_REVSEQ)
1347 && cur_mul32_p
1348 && (prev_opcode.op->flags_used & (FLAG_MEM | FLAG_MUL16)))
1349 {
1350 /* Can't parallelize, flush current instruction and add a sequential NOP. */
1351 write_1_short (& opcode, (long) insn, fixups->next->next, true);
1352
1353 /* Make the previous instruction the current one. */
1354 extype = EXEC_UNKNOWN;
1355 insn = prev_insn;
1356 now_seg = prev_seg;
1357 now_subseg = prev_subseg;
1358 prev_insn = -1;
1359 cur_mul32_p = prev_mul32_p;
1360 prev_mul32_p = 0;
1361 memcpy (&opcode, &prev_opcode, sizeof (prev_opcode));
1362 }
1363
1364 /* If this is a long instruction, write it and any previous short instruction. */
1365 if (opcode.form->form >= LONG)
1366 {
1367 if (extype != EXEC_UNKNOWN)
1368 as_bad (_("Instruction uses long version, so it cannot be mixed as specified"));
1369 d30v_cleanup (false);
1370 write_long (& opcode, insn, fixups);
1371 prev_insn = -1;
1372 }
1373 else if ((prev_insn != -1)
1374 && (write_2_short
1375 (& prev_opcode, (long) prev_insn, & opcode,
1376 (long) insn, extype, fixups) == 0))
1377 {
1378 /* No instructions saved. */
1379 prev_insn = -1;
1380 }
1381 else
1382 {
1383 if (extype != EXEC_UNKNOWN)
1384 as_bad (_("Unable to mix instructions as specified"));
1385
1386 /* Save off last instruction so it may be packed on next pass. */
1387 memcpy (&prev_opcode, &opcode, sizeof (prev_opcode));
1388 prev_insn = insn;
1389 prev_seg = now_seg;
1390 prev_subseg = now_subseg;
1391 fixups = fixups->next;
1392 prev_mul32_p = cur_mul32_p;
1393 }
1394 }
1395
1396
1397 /* do_assemble assembles a single instruction and returns an opcode */
1398 /* it returns -1 (an invalid opcode) on error */
1399
1400 #define NAME_BUF_LEN 20
1401
1402 static long long
1403 do_assemble (str, opcode, shortp, is_parallel)
1404 char *str;
1405 struct d30v_insn *opcode;
1406 int shortp;
1407 int is_parallel;
1408 {
1409 unsigned char * op_start;
1410 unsigned char * save;
1411 unsigned char * op_end;
1412 char name [NAME_BUF_LEN];
1413 int cmp_hack;
1414 int nlen = 0;
1415 int fsize = (shortp ? FORCE_SHORT : 0);
1416 expressionS myops [6];
1417 long long insn;
1418
1419 /* Drop leading whitespace */
1420 while (* str == ' ')
1421 str ++;
1422
1423 /* find the opcode end */
1424 for (op_start = op_end = (unsigned char *) (str);
1425 * op_end
1426 && nlen < (NAME_BUF_LEN - 1)
1427 && * op_end != '/'
1428 && !is_end_of_line[*op_end] && *op_end != ' ';
1429 op_end++)
1430 {
1431 name[nlen] = tolower (op_start[nlen]);
1432 nlen++;
1433 }
1434
1435 if (nlen == 0)
1436 return -1;
1437
1438 name[nlen] = 0;
1439
1440 /* if there is an execution condition code, handle it */
1441 if (*op_end == '/')
1442 {
1443 int i = 0;
1444 while ( (i < ECC_MAX) && strncasecmp (d30v_ecc_names[i], op_end + 1, 2))
1445 i++;
1446
1447 if (i == ECC_MAX)
1448 {
1449 char tmp[4];
1450 strncpy (tmp, op_end + 1, 2);
1451 tmp[2] = 0;
1452 as_bad (_("unknown condition code: %s"),tmp);
1453 return -1;
1454 }
1455 /* printf ("condition code=%d\n",i); */
1456 opcode->ecc = i;
1457 op_end += 3;
1458 }
1459 else
1460 opcode->ecc = ECC_AL;
1461
1462
1463 /* CMP and CMPU change their name based on condition codes */
1464 if (!strncmp (name, "cmp", 3))
1465 {
1466 int p,i;
1467 char **str = (char **)d30v_cc_names;
1468 if (name[3] == 'u')
1469 p = 4;
1470 else
1471 p = 3;
1472
1473 for (i=1; *str && strncmp (*str, & name[p], 2); i++, str++)
1474 ;
1475
1476 /* cmpu only supports some condition codes */
1477 if (p == 4)
1478 {
1479 if (i < 3 || i > 6)
1480 {
1481 name[p+2]=0;
1482 as_bad (_("cmpu doesn't support condition code %s"),&name[p]);
1483 }
1484 }
1485
1486 if (!*str)
1487 {
1488 name[p+2]=0;
1489 as_bad (_("unknown condition code: %s"),&name[p]);
1490 }
1491
1492 cmp_hack = i;
1493 name[p] = 0;
1494 }
1495 else
1496 cmp_hack = 0;
1497
1498 /* printf("cmp_hack=%d\n",cmp_hack); */
1499
1500 /* need to look for .s or .l */
1501 if (name[nlen-2] == '.')
1502 {
1503 switch (name[nlen-1])
1504 {
1505 case 's':
1506 fsize = FORCE_SHORT;
1507 break;
1508 case 'l':
1509 fsize = FORCE_LONG;
1510 break;
1511 }
1512 name[nlen-2] = 0;
1513 }
1514
1515 /* find the first opcode with the proper name */
1516 opcode->op = (struct d30v_opcode *)hash_find (d30v_hash, name);
1517 if (opcode->op == NULL)
1518 {
1519 as_bad (_("unknown opcode: %s"),name);
1520 return -1;
1521 }
1522
1523 save = input_line_pointer;
1524 input_line_pointer = op_end;
1525 while (!(opcode->form = find_format (opcode->op, myops, fsize, cmp_hack)))
1526 {
1527 opcode->op++;
1528 if (opcode->op->name == NULL || strcmp (opcode->op->name, name))
1529 {
1530 as_bad (_("operands for opcode `%s' do not match any valid format"), name);
1531 return -1;
1532 }
1533 }
1534 input_line_pointer = save;
1535
1536 insn = build_insn (opcode, myops);
1537
1538 /* Propigate multiply status */
1539 if (insn != -1)
1540 {
1541 if (is_parallel && prev_mul32_p)
1542 cur_mul32_p = 1;
1543 else
1544 {
1545 prev_mul32_p = cur_mul32_p;
1546 cur_mul32_p = (opcode->op->flags_used & FLAG_MUL32) != 0;
1547 }
1548 }
1549
1550 /* Propagate left_kills_right status */
1551 if (insn != -1)
1552 {
1553 prev_left_kills_right_p = cur_left_kills_right_p;
1554
1555 if (opcode->op->flags_set & FLAG_LKR)
1556 {
1557 cur_left_kills_right_p = 1;
1558
1559 if (strcmp (opcode->op->name, "mvtsys") == 0)
1560 {
1561 /* Left kills right for only mvtsys only for PSW/PSWH/PSWL/flags target. */
1562 if ((myops[0].X_op == O_register) &&
1563 ((myops[0].X_add_number == OPERAND_CONTROL) || /* psw */
1564 (myops[0].X_add_number == OPERAND_CONTROL+MAX_CONTROL_REG+2) || /* pswh */
1565 (myops[0].X_add_number == OPERAND_CONTROL+MAX_CONTROL_REG+1) || /* pswl */
1566 (myops[0].X_add_number == OPERAND_FLAG+0) || /* f0 */
1567 (myops[0].X_add_number == OPERAND_FLAG+1) || /* f1 */
1568 (myops[0].X_add_number == OPERAND_FLAG+2) || /* f2 */
1569 (myops[0].X_add_number == OPERAND_FLAG+3) || /* f3 */
1570 (myops[0].X_add_number == OPERAND_FLAG+4) || /* f4 */
1571 (myops[0].X_add_number == OPERAND_FLAG+5) || /* f5 */
1572 (myops[0].X_add_number == OPERAND_FLAG+6) || /* f6 */
1573 (myops[0].X_add_number == OPERAND_FLAG+7))) /* f7 */
1574 {
1575 cur_left_kills_right_p = 1;
1576 }
1577 else
1578 {
1579 /* Other mvtsys target registers don't kill right instruction. */
1580 cur_left_kills_right_p = 0;
1581 }
1582 } /* mvtsys */
1583 }
1584 else
1585 cur_left_kills_right_p = 0;
1586 }
1587
1588 return insn;
1589 }
1590
1591
1592 /* find_format() gets a pointer to an entry in the format table.
1593 It must look at all formats for an opcode and use the operands
1594 to choose the correct one. Returns NULL on error. */
1595
1596 static struct d30v_format *
1597 find_format (opcode, myops, fsize, cmp_hack)
1598 struct d30v_opcode *opcode;
1599 expressionS myops[];
1600 int fsize;
1601 int cmp_hack;
1602 {
1603 int numops, match, index, i=0, j, k;
1604 struct d30v_format *fm;
1605
1606 if (opcode == NULL)
1607 return NULL;
1608
1609 /* Get all the operands and save them as expressions. */
1610 numops = get_operands (myops, cmp_hack);
1611
1612 while ((index = opcode->format[i++]) != 0)
1613 {
1614 if (fsize == FORCE_SHORT && index >= LONG)
1615 continue;
1616
1617 if (fsize == FORCE_LONG && index < LONG)
1618 continue;
1619
1620 fm = (struct d30v_format *)&d30v_format_table[index];
1621 k = index;
1622 while (fm->form == index)
1623 {
1624 match = 1;
1625 /* Now check the operands for compatibility. */
1626 for (j = 0; match && fm->operands[j]; j++)
1627 {
1628 int flags = d30v_operand_table[fm->operands[j]].flags;
1629 int bits = d30v_operand_table[fm->operands[j]].bits;
1630 int X_op = myops[j].X_op;
1631 int num = myops[j].X_add_number;
1632
1633 if (flags & OPERAND_SPECIAL)
1634 break;
1635 else if (X_op == O_illegal)
1636 match = 0;
1637 else if (flags & OPERAND_REG)
1638 {
1639 if (X_op != O_register
1640 || ((flags & OPERAND_ACC) && !(num & OPERAND_ACC))
1641 || (!(flags & OPERAND_ACC) && (num & OPERAND_ACC))
1642 || ((flags & OPERAND_FLAG) && !(num & OPERAND_FLAG))
1643 || (!(flags & (OPERAND_FLAG | OPERAND_CONTROL)) && (num & OPERAND_FLAG))
1644 || ((flags & OPERAND_CONTROL)
1645 && !(num & (OPERAND_CONTROL | OPERAND_FLAG))))
1646 {
1647 match = 0;
1648 }
1649 }
1650 else if (((flags & OPERAND_MINUS)
1651 && (X_op != O_absent || num != OPERAND_MINUS))
1652 || ((flags & OPERAND_PLUS)
1653 && (X_op != O_absent || num != OPERAND_PLUS))
1654 || ((flags & OPERAND_ATMINUS)
1655 && (X_op != O_absent || num != OPERAND_ATMINUS))
1656 || ((flags & OPERAND_ATPAR)
1657 && (X_op != O_absent || num != OPERAND_ATPAR))
1658 || ((flags & OPERAND_ATSIGN)
1659 && (X_op != O_absent || num != OPERAND_ATSIGN)))
1660 {
1661 match=0;
1662 }
1663 else if (flags & OPERAND_NUM)
1664 {
1665 /* A number can be a constant or symbol expression. */
1666
1667 /* If we have found a register name, but that name also
1668 matches a symbol, then re-parse the name as an expression. */
1669 if (X_op == O_register
1670 && symbol_find ((char *) myops[j].X_op_symbol))
1671 {
1672 input_line_pointer = (char *) myops[j].X_op_symbol;
1673 expression (& myops[j]);
1674 }
1675
1676 /* Turn an expression into a symbol for later resolution. */
1677 if (X_op != O_absent && X_op != O_constant
1678 && X_op != O_symbol && X_op != O_register
1679 && X_op != O_big)
1680 {
1681 symbolS *sym = make_expr_symbol (&myops[j]);
1682 myops[j].X_op = X_op = O_symbol;
1683 myops[j].X_add_symbol = sym;
1684 myops[j].X_add_number = num = 0;
1685 }
1686
1687 if (fm->form >= LONG)
1688 {
1689 /* If we're testing for a LONG format, either fits. */
1690 if (X_op != O_constant && X_op != O_symbol)
1691 match = 0;
1692 }
1693 else if (fm->form < LONG
1694 && ((fsize == FORCE_SHORT && X_op == O_symbol)
1695 || (fm->form == SHORT_D2 && j == 0)))
1696 match = 1;
1697 /* This is the tricky part. Will the constant or symbol
1698 fit into the space in the current format? */
1699 else if (X_op == O_constant)
1700 {
1701 if (check_range (num, bits, flags))
1702 match = 0;
1703 }
1704 else if (X_op == O_symbol
1705 && S_IS_DEFINED (myops[j].X_add_symbol)
1706 && S_GET_SEGMENT (myops[j].X_add_symbol) == now_seg
1707 && opcode->reloc_flag == RELOC_PCREL)
1708 {
1709 /* If the symbol is defined, see if the value will fit
1710 into the form we're considering. */
1711 fragS *f;
1712 long value;
1713
1714 /* Calculate the current address by running through the
1715 previous frags and adding our current offset. */
1716 value = 0;
1717 for (f = frchain_now->frch_root; f; f = f->fr_next)
1718 value += f->fr_fix + f->fr_offset;
1719 value = (S_GET_VALUE (myops[j].X_add_symbol) - value
1720 - (obstack_next_free (&frchain_now->frch_obstack)
1721 - frag_now->fr_literal));
1722 if (check_range (value, bits, flags))
1723 match = 0;
1724 }
1725 else
1726 match = 0;
1727 }
1728 }
1729 /* printf("through the loop: match=%d\n",match); */
1730 /* We're only done if the operands matched so far AND there
1731 are no more to check. */
1732 if (match && myops[j].X_op == 0)
1733 {
1734 /* Final check - issue a warning if an odd numbered register
1735 is used as the first register in an instruction that reads
1736 or writes 2 registers. */
1737
1738 for (j = 0; fm->operands[j]; j++)
1739 if (myops[j].X_op == O_register
1740 && (myops[j].X_add_number & 1)
1741 && (d30v_operand_table[fm->operands[j]].flags & OPERAND_2REG))
1742 as_warn (\
1743 _("Odd numbered register used as target of multi-register instruction"));
1744
1745 return fm;
1746 }
1747 fm = (struct d30v_format *)&d30v_format_table[++k];
1748 }
1749 /* printf("trying another format: i=%d\n",i); */
1750 }
1751 return NULL;
1752 }
1753
1754 /* if while processing a fixup, a reloc really needs to be created */
1755 /* then it is done here */
1756
1757 arelent *
1758 tc_gen_reloc (seg, fixp)
1759 asection *seg;
1760 fixS *fixp;
1761 {
1762 arelent *reloc;
1763 reloc = (arelent *) xmalloc (sizeof (arelent));
1764 reloc->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
1765 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
1766 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
1767 reloc->howto = bfd_reloc_type_lookup (stdoutput, fixp->fx_r_type);
1768 if (reloc->howto == (reloc_howto_type *) NULL)
1769 {
1770 as_bad_where (fixp->fx_file, fixp->fx_line,
1771 _("reloc %d not supported by object file format"), (int)fixp->fx_r_type);
1772 return NULL;
1773 }
1774 reloc->addend = fixp->fx_addnumber;
1775 return reloc;
1776 }
1777
1778 int
1779 md_estimate_size_before_relax (fragp, seg)
1780 fragS *fragp;
1781 asection *seg;
1782 {
1783 abort ();
1784 return 0;
1785 }
1786
1787 long
1788 md_pcrel_from_section (fixp, sec)
1789 fixS *fixp;
1790 segT sec;
1791 {
1792 if (fixp->fx_addsy != (symbolS *)NULL && (!S_IS_DEFINED (fixp->fx_addsy) ||
1793 (S_GET_SEGMENT (fixp->fx_addsy) != sec)))
1794 return 0;
1795 return fixp->fx_frag->fr_address + fixp->fx_where;
1796 }
1797
1798 int
1799 md_apply_fix3 (fixp, valuep, seg)
1800 fixS * fixp;
1801 valueT * valuep;
1802 segT seg;
1803 {
1804 char * where;
1805 unsigned long insn, insn2;
1806 long value;
1807
1808 if (fixp->fx_addsy == (symbolS *) NULL)
1809 {
1810 value = * valuep;
1811 fixp->fx_done = 1;
1812 }
1813 else if (fixp->fx_pcrel)
1814 value = * valuep;
1815 else
1816 {
1817 value = fixp->fx_offset;
1818
1819 if (fixp->fx_subsy != (symbolS *) NULL)
1820 {
1821 if (S_GET_SEGMENT (fixp->fx_subsy) == absolute_section)
1822 value -= S_GET_VALUE (fixp->fx_subsy);
1823 else
1824 {
1825 /* We don't actually support subtracting a symbol. */
1826 as_bad_where (fixp->fx_file, fixp->fx_line,
1827 _("expression too complex"));
1828 }
1829 }
1830 }
1831
1832 /* Fetch the instruction, insert the fully resolved operand
1833 value, and stuff the instruction back again. */
1834 where = fixp->fx_frag->fr_literal + fixp->fx_where;
1835 insn = bfd_getb32 ((unsigned char *) where);
1836
1837 switch (fixp->fx_r_type)
1838 {
1839 case BFD_RELOC_8: /* Check for a bad .byte directive. */
1840 if (fixp->fx_addsy != NULL)
1841 as_bad (_("line %d: unable to place address of symbol '%s' into a byte"),
1842 fixp->fx_line, S_GET_NAME (fixp->fx_addsy));
1843 else if (((unsigned)value) > 0xff)
1844 as_bad (_("line %d: unable to place value %x into a byte"),
1845 fixp->fx_line, value);
1846 else
1847 * (unsigned char *) where = value;
1848 break;
1849
1850 case BFD_RELOC_16: /* Check for a bad .short directive. */
1851 if (fixp->fx_addsy != NULL)
1852 as_bad (_("line %d: unable to place address of symbol '%s' into a short"),
1853 fixp->fx_line, S_GET_NAME (fixp->fx_addsy));
1854 else if (((unsigned)value) > 0xffff)
1855 as_bad (_("line %d: unable to place value %x into a short"),
1856 fixp->fx_line, value);
1857 else
1858 bfd_putb16 ((bfd_vma) value, (unsigned char *) where);
1859 break;
1860
1861 case BFD_RELOC_64: /* Check for a bad .quad directive. */
1862 if (fixp->fx_addsy != NULL)
1863 as_bad (_("line %d: unable to place address of symbol '%s' into a quad"),
1864 fixp->fx_line, S_GET_NAME (fixp->fx_addsy));
1865 else
1866 {
1867 bfd_putb32 ((bfd_vma) value, (unsigned char *) where);
1868 bfd_putb32 (0, ((unsigned char *) where) + 4);
1869 }
1870 break;
1871
1872 case BFD_RELOC_D30V_6:
1873 check_size (value, 6, fixp->fx_file, fixp->fx_line);
1874 insn |= value & 0x3F;
1875 bfd_putb32 ((bfd_vma) insn, (unsigned char *) where);
1876 break;
1877
1878 case BFD_RELOC_D30V_9_PCREL:
1879 if (fixp->fx_where & 0x7)
1880 {
1881 if (fixp->fx_done)
1882 value += 4;
1883 else
1884 fixp->fx_r_type = BFD_RELOC_D30V_9_PCREL_R;
1885 }
1886 check_size (value, 9, fixp->fx_file, fixp->fx_line);
1887 insn |= ((value >> 3) & 0x3F) << 12;
1888 bfd_putb32 ((bfd_vma) insn, (unsigned char *) where);
1889 break;
1890
1891 case BFD_RELOC_D30V_15:
1892 check_size (value, 15, fixp->fx_file, fixp->fx_line);
1893 insn |= (value >> 3) & 0xFFF;
1894 bfd_putb32 ((bfd_vma) insn, (unsigned char *) where);
1895 break;
1896
1897 case BFD_RELOC_D30V_15_PCREL:
1898 if (fixp->fx_where & 0x7)
1899 {
1900 if (fixp->fx_done)
1901 value += 4;
1902 else
1903 fixp->fx_r_type = BFD_RELOC_D30V_15_PCREL_R;
1904 }
1905 check_size (value, 15, fixp->fx_file, fixp->fx_line);
1906 insn |= (value >> 3) & 0xFFF;
1907 bfd_putb32 ((bfd_vma) insn, (unsigned char *) where);
1908 break;
1909
1910 case BFD_RELOC_D30V_21:
1911 check_size (value, 21, fixp->fx_file, fixp->fx_line);
1912 insn |= (value >> 3) & 0x3FFFF;
1913 bfd_putb32 ((bfd_vma) insn, (unsigned char *) where);
1914 break;
1915
1916 case BFD_RELOC_D30V_21_PCREL:
1917 if (fixp->fx_where & 0x7)
1918 {
1919 if (fixp->fx_done)
1920 value += 4;
1921 else
1922 fixp->fx_r_type = BFD_RELOC_D30V_21_PCREL_R;
1923 }
1924 check_size (value, 21, fixp->fx_file, fixp->fx_line);
1925 insn |= (value >> 3) & 0x3FFFF;
1926 bfd_putb32 ((bfd_vma) insn, (unsigned char *) where);
1927 break;
1928
1929 case BFD_RELOC_D30V_32:
1930 insn2 = bfd_getb32 ((unsigned char *) where + 4);
1931 insn |= (value >> 26) & 0x3F; /* top 6 bits */
1932 insn2 |= ((value & 0x03FC0000) << 2); /* next 8 bits */
1933 insn2 |= value & 0x0003FFFF; /* bottom 18 bits */
1934 bfd_putb32 ((bfd_vma) insn, (unsigned char *) where);
1935 bfd_putb32 ((bfd_vma) insn2, (unsigned char *) where + 4);
1936 break;
1937
1938 case BFD_RELOC_D30V_32_PCREL:
1939 insn2 = bfd_getb32 ((unsigned char *) where + 4);
1940 insn |= (value >> 26) & 0x3F; /* top 6 bits */
1941 insn2 |= ((value & 0x03FC0000) << 2); /* next 8 bits */
1942 insn2 |= value & 0x0003FFFF; /* bottom 18 bits */
1943 bfd_putb32 ((bfd_vma) insn, (unsigned char *) where);
1944 bfd_putb32 ((bfd_vma) insn2, (unsigned char *) where + 4);
1945 break;
1946
1947 case BFD_RELOC_32:
1948 bfd_putb32 ((bfd_vma) value, (unsigned char *) where);
1949 break;
1950
1951 default:
1952 as_bad (_("line %d: unknown relocation type: 0x%x"),
1953 fixp->fx_line,fixp->fx_r_type);
1954 }
1955
1956 return 0;
1957 }
1958
1959
1960 /* d30v_cleanup() is called after the assembler has finished parsing the input
1961 file or after a label is defined. Because the D30V assembler sometimes saves short
1962 instructions to see if it can package them with the next instruction, there may
1963 be a short instruction that still needs written. */
1964 int
1965 d30v_cleanup (use_sequential)
1966 int use_sequential;
1967 {
1968 segT seg;
1969 subsegT subseg;
1970
1971 if (prev_insn != -1)
1972 {
1973 seg = now_seg;
1974 subseg = now_subseg;
1975 subseg_set (prev_seg, prev_subseg);
1976 write_1_short (&prev_opcode, (long)prev_insn, fixups->next, use_sequential);
1977 subseg_set (seg, subseg);
1978 prev_insn = -1;
1979 if (use_sequential)
1980 prev_mul32_p = false;
1981 }
1982 return 1;
1983 }
1984
1985 static void
1986 d30v_number_to_chars (buf, value, n)
1987 char *buf; /* Return 'nbytes' of chars here. */
1988 long long value; /* The value of the bits. */
1989 int n; /* Number of bytes in the output. */
1990 {
1991 while (n--)
1992 {
1993 buf[n] = value & 0xff;
1994 value >>= 8;
1995 }
1996 }
1997
1998
1999 /* This function is called at the start of every line. */
2000 /* it checks to see if the first character is a '.' */
2001 /* which indicates the start of a pseudo-op. If it is, */
2002 /* then write out any unwritten instructions */
2003
2004 void
2005 d30v_start_line ()
2006 {
2007 char *c = input_line_pointer;
2008
2009 while (isspace (*c))
2010 c++;
2011
2012 if (*c == '.')
2013 d30v_cleanup (false);
2014 }
2015
2016 static void
2017 check_size (value, bits, file, line)
2018 long value;
2019 int bits;
2020 char *file;
2021 int line;
2022 {
2023 int tmp, max;
2024
2025 if (value < 0)
2026 tmp = ~value;
2027 else
2028 tmp = value;
2029
2030 max = (1 << (bits - 1)) - 1;
2031
2032 if (tmp > max)
2033 as_bad_where (file, line, _("value too large to fit in %d bits"), bits);
2034
2035 return;
2036 }
2037
2038 /* d30v_frob_label() is called when after a label is recognized. */
2039
2040 void
2041 d30v_frob_label (lab)
2042 symbolS *lab;
2043 {
2044 /* Emit any pending instructions. */
2045 d30v_cleanup (false);
2046
2047 /* Update the label's address with the current output pointer. */
2048 symbol_set_frag (lab, frag_now);
2049 S_SET_VALUE (lab, (valueT) frag_now_fix ());
2050
2051 /* Record this label for future adjustment after we find out what
2052 kind of data it references, and the required alignment therewith. */
2053 d30v_last_label = lab;
2054 }
2055
2056 /* Hook into cons for capturing alignment changes. */
2057
2058 void
2059 d30v_cons_align (size)
2060 int size;
2061 {
2062 int log_size;
2063
2064 log_size = 0;
2065 while ((size >>= 1) != 0)
2066 ++log_size;
2067
2068 if (d30v_current_align < log_size)
2069 d30v_align (log_size, (char *) NULL, NULL);
2070 else if (d30v_current_align > log_size)
2071 d30v_current_align = log_size;
2072 d30v_last_label = NULL;
2073 }
2074
2075 /* Called internally to handle all alignment needs. This takes care
2076 of eliding calls to frag_align if'n the cached current alignment
2077 says we've already got it, as well as taking care of the auto-aligning
2078 labels wrt code. */
2079
2080 static void
2081 d30v_align (n, pfill, label)
2082 int n;
2083 char *pfill;
2084 symbolS *label;
2085 {
2086 /* The front end is prone to changing segments out from under us
2087 temporarily when -g is in effect. */
2088 int switched_seg_p = (d30v_current_align_seg != now_seg);
2089
2090 /* Do not assume that if 'd30v_current_align >= n' and
2091 '! switched_seg_p' that it is safe to avoid performing
2092 this alignement request. The alignment of the current frag
2093 can be changed under our feet, for example by a .ascii
2094 directive in the source code. cf testsuite/gas/d30v/reloc.s */
2095
2096 d30v_cleanup (false);
2097
2098 if (pfill == NULL)
2099 {
2100 if (n > 2
2101 && (bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE) != 0)
2102 {
2103 static char const nop[4] = { 0x00, 0xf0, 0x00, 0x00 };
2104
2105 /* First, make sure we're on a four-byte boundary, in case
2106 someone has been putting .byte values the text section. */
2107 if (d30v_current_align < 2 || switched_seg_p)
2108 frag_align (2, 0, 0);
2109 frag_align_pattern (n, nop, sizeof nop, 0);
2110 }
2111 else
2112 frag_align (n, 0, 0);
2113 }
2114 else
2115 frag_align (n, *pfill, 0);
2116
2117 if (!switched_seg_p)
2118 d30v_current_align = n;
2119
2120 if (label != NULL)
2121 {
2122 symbolS * sym;
2123 int label_seen = false;
2124 struct frag * old_frag;
2125 valueT old_value;
2126 valueT new_value;
2127
2128 assert (S_GET_SEGMENT (label) == now_seg);
2129
2130 old_frag = symbol_get_frag (label);
2131 old_value = S_GET_VALUE (label);
2132 new_value = (valueT) frag_now_fix ();
2133
2134 /* It is possible to have more than one label at a particular
2135 address, especially if debugging is enabled, so we must
2136 take care to adjust all the labels at this address in this
2137 fragment. To save time we search from the end of the symbol
2138 list, backwards, since the symbols we are interested in are
2139 almost certainly the ones that were most recently added.
2140 Also to save time we stop searching once we have seen at least
2141 one matching label, and we encounter a label that is no longer
2142 in the target fragment. Note, this search is guaranteed to
2143 find at least one match when sym == label, so no special case
2144 code is necessary. */
2145 for (sym = symbol_lastP; sym != NULL; sym = symbol_previous (sym))
2146 {
2147 if (symbol_get_frag (sym) == old_frag
2148 && S_GET_VALUE (sym) == old_value)
2149 {
2150 label_seen = true;
2151 symbol_set_frag (sym, frag_now);
2152 S_SET_VALUE (sym, new_value);
2153 }
2154 else if (label_seen && symbol_get_frag (sym) != old_frag)
2155 break;
2156 }
2157 }
2158
2159 record_alignment (now_seg, n);
2160 }
2161
2162 /* Handle the .align pseudo-op. This aligns to a power of two. We
2163 hook here to latch the current alignment. */
2164
2165 static void
2166 s_d30v_align (ignore)
2167 int ignore;
2168 {
2169 int align;
2170 char fill, *pfill = NULL;
2171 long max_alignment = 15;
2172
2173 align = get_absolute_expression ();
2174 if (align > max_alignment)
2175 {
2176 align = max_alignment;
2177 as_warn (_("Alignment too large: %d assumed"), align);
2178 }
2179 else if (align < 0)
2180 {
2181 as_warn (_("Alignment negative: 0 assumed"));
2182 align = 0;
2183 }
2184
2185 if (*input_line_pointer == ',')
2186 {
2187 input_line_pointer++;
2188 fill = get_absolute_expression ();
2189 pfill = &fill;
2190 }
2191
2192 d30v_last_label = NULL;
2193 d30v_align (align, pfill, NULL);
2194
2195 demand_empty_rest_of_line ();
2196 }
2197
2198 /* Handle the .text pseudo-op. This is like the usual one, but it
2199 clears the saved last label and resets known alignment. */
2200
2201 static void
2202 s_d30v_text (i)
2203 int i;
2204
2205 {
2206 s_text (i);
2207 d30v_last_label = NULL;
2208 d30v_current_align = 0;
2209 d30v_current_align_seg = now_seg;
2210 }
2211
2212 /* Handle the .data pseudo-op. This is like the usual one, but it
2213 clears the saved last label and resets known alignment. */
2214
2215 static void
2216 s_d30v_data (i)
2217 int i;
2218 {
2219 s_data (i);
2220 d30v_last_label = NULL;
2221 d30v_current_align = 0;
2222 d30v_current_align_seg = now_seg;
2223 }
2224
2225 /* Handle the .section pseudo-op. This is like the usual one, but it
2226 clears the saved last label and resets known alignment. */
2227
2228 static void
2229 s_d30v_section (ignore)
2230 int ignore;
2231 {
2232 obj_elf_section (ignore);
2233 d30v_last_label = NULL;
2234 d30v_current_align = 0;
2235 d30v_current_align_seg = now_seg;
2236 }
This page took 0.0953850000000001 seconds and 4 git commands to generate.