gas/
[deliverable/binutils-gdb.git] / gas / config / tc-ia64.c
1 /* tc-ia64.c -- Assembler for the HP/Intel IA-64 architecture.
2 Copyright 1998, 1999, 2000, 2001, 2002, 2003, 2004
3 Free Software Foundation, Inc.
4 Contributed by David Mosberger-Tang <davidm@hpl.hp.com>
5
6 This file is part of GAS, the GNU Assembler.
7
8 GAS is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2, or (at your option)
11 any later version.
12
13 GAS is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with GAS; see the file COPYING. If not, write to
20 the Free Software Foundation, 59 Temple Place - Suite 330,
21 Boston, MA 02111-1307, USA. */
22
23 /*
24 TODO:
25
26 - optional operands
27 - directives:
28 .eb
29 .estate
30 .lb
31 .popsection
32 .previous
33 .psr
34 .pushsection
35 - labels are wrong if automatic alignment is introduced
36 (e.g., checkout the second real10 definition in test-data.s)
37 - DV-related stuff:
38 <reg>.safe_across_calls and any other DV-related directives I don't
39 have documentation for.
40 verify mod-sched-brs reads/writes are checked/marked (and other
41 notes)
42
43 */
44
45 #include "as.h"
46 #include "safe-ctype.h"
47 #include "dwarf2dbg.h"
48 #include "subsegs.h"
49
50 #include "opcode/ia64.h"
51
52 #include "elf/ia64.h"
53
54 #define NELEMS(a) ((int) (sizeof (a)/sizeof ((a)[0])))
55 #define MIN(a,b) ((a) < (b) ? (a) : (b))
56
57 #define NUM_SLOTS 4
58 #define PREV_SLOT md.slot[(md.curr_slot + NUM_SLOTS - 1) % NUM_SLOTS]
59 #define CURR_SLOT md.slot[md.curr_slot]
60
61 #define O_pseudo_fixup (O_max + 1)
62
63 enum special_section
64 {
65 /* IA-64 ABI section pseudo-ops. */
66 SPECIAL_SECTION_BSS = 0,
67 SPECIAL_SECTION_SBSS,
68 SPECIAL_SECTION_SDATA,
69 SPECIAL_SECTION_RODATA,
70 SPECIAL_SECTION_COMMENT,
71 SPECIAL_SECTION_UNWIND,
72 SPECIAL_SECTION_UNWIND_INFO,
73 /* HPUX specific section pseudo-ops. */
74 SPECIAL_SECTION_INIT_ARRAY,
75 SPECIAL_SECTION_FINI_ARRAY,
76 };
77
78 enum reloc_func
79 {
80 FUNC_DTP_MODULE,
81 FUNC_DTP_RELATIVE,
82 FUNC_FPTR_RELATIVE,
83 FUNC_GP_RELATIVE,
84 FUNC_LT_RELATIVE,
85 FUNC_LT_RELATIVE_X,
86 FUNC_PC_RELATIVE,
87 FUNC_PLT_RELATIVE,
88 FUNC_SEC_RELATIVE,
89 FUNC_SEG_RELATIVE,
90 FUNC_TP_RELATIVE,
91 FUNC_LTV_RELATIVE,
92 FUNC_LT_FPTR_RELATIVE,
93 FUNC_LT_DTP_MODULE,
94 FUNC_LT_DTP_RELATIVE,
95 FUNC_LT_TP_RELATIVE,
96 FUNC_IPLT_RELOC,
97 };
98
99 enum reg_symbol
100 {
101 REG_GR = 0,
102 REG_FR = (REG_GR + 128),
103 REG_AR = (REG_FR + 128),
104 REG_CR = (REG_AR + 128),
105 REG_P = (REG_CR + 128),
106 REG_BR = (REG_P + 64),
107 REG_IP = (REG_BR + 8),
108 REG_CFM,
109 REG_PR,
110 REG_PR_ROT,
111 REG_PSR,
112 REG_PSR_L,
113 REG_PSR_UM,
114 /* The following are pseudo-registers for use by gas only. */
115 IND_CPUID,
116 IND_DBR,
117 IND_DTR,
118 IND_ITR,
119 IND_IBR,
120 IND_MEM,
121 IND_MSR,
122 IND_PKR,
123 IND_PMC,
124 IND_PMD,
125 IND_RR,
126 /* The following pseudo-registers are used for unwind directives only: */
127 REG_PSP,
128 REG_PRIUNAT,
129 REG_NUM
130 };
131
132 enum dynreg_type
133 {
134 DYNREG_GR = 0, /* dynamic general purpose register */
135 DYNREG_FR, /* dynamic floating point register */
136 DYNREG_PR, /* dynamic predicate register */
137 DYNREG_NUM_TYPES
138 };
139
140 enum operand_match_result
141 {
142 OPERAND_MATCH,
143 OPERAND_OUT_OF_RANGE,
144 OPERAND_MISMATCH
145 };
146
147 /* On the ia64, we can't know the address of a text label until the
148 instructions are packed into a bundle. To handle this, we keep
149 track of the list of labels that appear in front of each
150 instruction. */
151 struct label_fix
152 {
153 struct label_fix *next;
154 struct symbol *sym;
155 };
156
157 /* This is the endianness of the current section. */
158 extern int target_big_endian;
159
160 /* This is the default endianness. */
161 static int default_big_endian = TARGET_BYTES_BIG_ENDIAN;
162
163 void (*ia64_number_to_chars) PARAMS ((char *, valueT, int));
164
165 static void ia64_float_to_chars_bigendian
166 PARAMS ((char *, LITTLENUM_TYPE *, int));
167 static void ia64_float_to_chars_littleendian
168 PARAMS ((char *, LITTLENUM_TYPE *, int));
169 static void (*ia64_float_to_chars)
170 PARAMS ((char *, LITTLENUM_TYPE *, int));
171
172 static struct hash_control *alias_hash;
173 static struct hash_control *alias_name_hash;
174 static struct hash_control *secalias_hash;
175 static struct hash_control *secalias_name_hash;
176
177 /* Characters which always start a comment. */
178 const char comment_chars[] = "";
179
180 /* Characters which start a comment at the beginning of a line. */
181 const char line_comment_chars[] = "#";
182
183 /* Characters which may be used to separate multiple commands on a
184 single line. */
185 const char line_separator_chars[] = ";";
186
187 /* Characters which are used to indicate an exponent in a floating
188 point number. */
189 const char EXP_CHARS[] = "eE";
190
191 /* Characters which mean that a number is a floating point constant,
192 as in 0d1.0. */
193 const char FLT_CHARS[] = "rRsSfFdDxXpP";
194
195 /* ia64-specific option processing: */
196
197 const char *md_shortopts = "m:N:x::";
198
199 struct option md_longopts[] =
200 {
201 #define OPTION_MCONSTANT_GP (OPTION_MD_BASE + 1)
202 {"mconstant-gp", no_argument, NULL, OPTION_MCONSTANT_GP},
203 #define OPTION_MAUTO_PIC (OPTION_MD_BASE + 2)
204 {"mauto-pic", no_argument, NULL, OPTION_MAUTO_PIC}
205 };
206
207 size_t md_longopts_size = sizeof (md_longopts);
208
209 static struct
210 {
211 struct hash_control *pseudo_hash; /* pseudo opcode hash table */
212 struct hash_control *reg_hash; /* register name hash table */
213 struct hash_control *dynreg_hash; /* dynamic register hash table */
214 struct hash_control *const_hash; /* constant hash table */
215 struct hash_control *entry_hash; /* code entry hint hash table */
216
217 symbolS *regsym[REG_NUM];
218
219 /* If X_op is != O_absent, the registername for the instruction's
220 qualifying predicate. If NULL, p0 is assumed for instructions
221 that are predicatable. */
222 expressionS qp;
223
224 unsigned int
225 manual_bundling : 1,
226 debug_dv: 1,
227 detect_dv: 1,
228 explicit_mode : 1, /* which mode we're in */
229 default_explicit_mode : 1, /* which mode is the default */
230 mode_explicitly_set : 1, /* was the current mode explicitly set? */
231 auto_align : 1,
232 keep_pending_output : 1;
233
234 /* What to do when something is wrong with unwind directives. */
235 enum
236 {
237 unwind_check_warning,
238 unwind_check_error
239 } unwind_check;
240
241 /* Each bundle consists of up to three instructions. We keep
242 track of four most recent instructions so we can correctly set
243 the end_of_insn_group for the last instruction in a bundle. */
244 int curr_slot;
245 int num_slots_in_use;
246 struct slot
247 {
248 unsigned int
249 end_of_insn_group : 1,
250 manual_bundling_on : 1,
251 manual_bundling_off : 1,
252 loc_directive_seen : 1;
253 signed char user_template; /* user-selected template, if any */
254 unsigned char qp_regno; /* qualifying predicate */
255 /* This duplicates a good fraction of "struct fix" but we
256 can't use a "struct fix" instead since we can't call
257 fix_new_exp() until we know the address of the instruction. */
258 int num_fixups;
259 struct insn_fix
260 {
261 bfd_reloc_code_real_type code;
262 enum ia64_opnd opnd; /* type of operand in need of fix */
263 unsigned int is_pcrel : 1; /* is operand pc-relative? */
264 expressionS expr; /* the value to be inserted */
265 }
266 fixup[2]; /* at most two fixups per insn */
267 struct ia64_opcode *idesc;
268 struct label_fix *label_fixups;
269 struct label_fix *tag_fixups;
270 struct unw_rec_list *unwind_record; /* Unwind directive. */
271 expressionS opnd[6];
272 char *src_file;
273 unsigned int src_line;
274 struct dwarf2_line_info debug_line;
275 }
276 slot[NUM_SLOTS];
277
278 segT last_text_seg;
279
280 struct dynreg
281 {
282 struct dynreg *next; /* next dynamic register */
283 const char *name;
284 unsigned short base; /* the base register number */
285 unsigned short num_regs; /* # of registers in this set */
286 }
287 *dynreg[DYNREG_NUM_TYPES], in, loc, out, rot;
288
289 flagword flags; /* ELF-header flags */
290
291 struct mem_offset {
292 unsigned hint:1; /* is this hint currently valid? */
293 bfd_vma offset; /* mem.offset offset */
294 bfd_vma base; /* mem.offset base */
295 } mem_offset;
296
297 int path; /* number of alt. entry points seen */
298 const char **entry_labels; /* labels of all alternate paths in
299 the current DV-checking block. */
300 int maxpaths; /* size currently allocated for
301 entry_labels */
302
303 int pointer_size; /* size in bytes of a pointer */
304 int pointer_size_shift; /* shift size of a pointer for alignment */
305 }
306 md;
307
308 /* application registers: */
309
310 #define AR_K0 0
311 #define AR_K7 7
312 #define AR_RSC 16
313 #define AR_BSP 17
314 #define AR_BSPSTORE 18
315 #define AR_RNAT 19
316 #define AR_UNAT 36
317 #define AR_FPSR 40
318 #define AR_ITC 44
319 #define AR_PFS 64
320 #define AR_LC 65
321
322 static const struct
323 {
324 const char *name;
325 int regnum;
326 }
327 ar[] =
328 {
329 {"ar.k0", 0}, {"ar.k1", 1}, {"ar.k2", 2}, {"ar.k3", 3},
330 {"ar.k4", 4}, {"ar.k5", 5}, {"ar.k6", 6}, {"ar.k7", 7},
331 {"ar.rsc", 16}, {"ar.bsp", 17},
332 {"ar.bspstore", 18}, {"ar.rnat", 19},
333 {"ar.fcr", 21}, {"ar.eflag", 24},
334 {"ar.csd", 25}, {"ar.ssd", 26},
335 {"ar.cflg", 27}, {"ar.fsr", 28},
336 {"ar.fir", 29}, {"ar.fdr", 30},
337 {"ar.ccv", 32}, {"ar.unat", 36},
338 {"ar.fpsr", 40}, {"ar.itc", 44},
339 {"ar.pfs", 64}, {"ar.lc", 65},
340 {"ar.ec", 66},
341 };
342
343 #define CR_IPSR 16
344 #define CR_ISR 17
345 #define CR_IIP 19
346 #define CR_IFA 20
347 #define CR_ITIR 21
348 #define CR_IIPA 22
349 #define CR_IFS 23
350 #define CR_IIM 24
351 #define CR_IHA 25
352 #define CR_IVR 65
353 #define CR_TPR 66
354 #define CR_EOI 67
355 #define CR_IRR0 68
356 #define CR_IRR3 71
357 #define CR_LRR0 80
358 #define CR_LRR1 81
359
360 /* control registers: */
361 static const struct
362 {
363 const char *name;
364 int regnum;
365 }
366 cr[] =
367 {
368 {"cr.dcr", 0},
369 {"cr.itm", 1},
370 {"cr.iva", 2},
371 {"cr.pta", 8},
372 {"cr.gpta", 9},
373 {"cr.ipsr", 16},
374 {"cr.isr", 17},
375 {"cr.iip", 19},
376 {"cr.ifa", 20},
377 {"cr.itir", 21},
378 {"cr.iipa", 22},
379 {"cr.ifs", 23},
380 {"cr.iim", 24},
381 {"cr.iha", 25},
382 {"cr.lid", 64},
383 {"cr.ivr", 65},
384 {"cr.tpr", 66},
385 {"cr.eoi", 67},
386 {"cr.irr0", 68},
387 {"cr.irr1", 69},
388 {"cr.irr2", 70},
389 {"cr.irr3", 71},
390 {"cr.itv", 72},
391 {"cr.pmv", 73},
392 {"cr.cmcv", 74},
393 {"cr.lrr0", 80},
394 {"cr.lrr1", 81}
395 };
396
397 #define PSR_MFL 4
398 #define PSR_IC 13
399 #define PSR_DFL 18
400 #define PSR_CPL 32
401
402 static const struct const_desc
403 {
404 const char *name;
405 valueT value;
406 }
407 const_bits[] =
408 {
409 /* PSR constant masks: */
410
411 /* 0: reserved */
412 {"psr.be", ((valueT) 1) << 1},
413 {"psr.up", ((valueT) 1) << 2},
414 {"psr.ac", ((valueT) 1) << 3},
415 {"psr.mfl", ((valueT) 1) << 4},
416 {"psr.mfh", ((valueT) 1) << 5},
417 /* 6-12: reserved */
418 {"psr.ic", ((valueT) 1) << 13},
419 {"psr.i", ((valueT) 1) << 14},
420 {"psr.pk", ((valueT) 1) << 15},
421 /* 16: reserved */
422 {"psr.dt", ((valueT) 1) << 17},
423 {"psr.dfl", ((valueT) 1) << 18},
424 {"psr.dfh", ((valueT) 1) << 19},
425 {"psr.sp", ((valueT) 1) << 20},
426 {"psr.pp", ((valueT) 1) << 21},
427 {"psr.di", ((valueT) 1) << 22},
428 {"psr.si", ((valueT) 1) << 23},
429 {"psr.db", ((valueT) 1) << 24},
430 {"psr.lp", ((valueT) 1) << 25},
431 {"psr.tb", ((valueT) 1) << 26},
432 {"psr.rt", ((valueT) 1) << 27},
433 /* 28-31: reserved */
434 /* 32-33: cpl (current privilege level) */
435 {"psr.is", ((valueT) 1) << 34},
436 {"psr.mc", ((valueT) 1) << 35},
437 {"psr.it", ((valueT) 1) << 36},
438 {"psr.id", ((valueT) 1) << 37},
439 {"psr.da", ((valueT) 1) << 38},
440 {"psr.dd", ((valueT) 1) << 39},
441 {"psr.ss", ((valueT) 1) << 40},
442 /* 41-42: ri (restart instruction) */
443 {"psr.ed", ((valueT) 1) << 43},
444 {"psr.bn", ((valueT) 1) << 44},
445 };
446
447 /* indirect register-sets/memory: */
448
449 static const struct
450 {
451 const char *name;
452 int regnum;
453 }
454 indirect_reg[] =
455 {
456 { "CPUID", IND_CPUID },
457 { "cpuid", IND_CPUID },
458 { "dbr", IND_DBR },
459 { "dtr", IND_DTR },
460 { "itr", IND_ITR },
461 { "ibr", IND_IBR },
462 { "msr", IND_MSR },
463 { "pkr", IND_PKR },
464 { "pmc", IND_PMC },
465 { "pmd", IND_PMD },
466 { "rr", IND_RR },
467 };
468
469 /* Pseudo functions used to indicate relocation types (these functions
470 start with an at sign (@). */
471 static struct
472 {
473 const char *name;
474 enum pseudo_type
475 {
476 PSEUDO_FUNC_NONE,
477 PSEUDO_FUNC_RELOC,
478 PSEUDO_FUNC_CONST,
479 PSEUDO_FUNC_REG,
480 PSEUDO_FUNC_FLOAT
481 }
482 type;
483 union
484 {
485 unsigned long ival;
486 symbolS *sym;
487 }
488 u;
489 }
490 pseudo_func[] =
491 {
492 /* reloc pseudo functions (these must come first!): */
493 { "dtpmod", PSEUDO_FUNC_RELOC, { 0 } },
494 { "dtprel", PSEUDO_FUNC_RELOC, { 0 } },
495 { "fptr", PSEUDO_FUNC_RELOC, { 0 } },
496 { "gprel", PSEUDO_FUNC_RELOC, { 0 } },
497 { "ltoff", PSEUDO_FUNC_RELOC, { 0 } },
498 { "ltoffx", PSEUDO_FUNC_RELOC, { 0 } },
499 { "pcrel", PSEUDO_FUNC_RELOC, { 0 } },
500 { "pltoff", PSEUDO_FUNC_RELOC, { 0 } },
501 { "secrel", PSEUDO_FUNC_RELOC, { 0 } },
502 { "segrel", PSEUDO_FUNC_RELOC, { 0 } },
503 { "tprel", PSEUDO_FUNC_RELOC, { 0 } },
504 { "ltv", PSEUDO_FUNC_RELOC, { 0 } },
505 { NULL, 0, { 0 } }, /* placeholder for FUNC_LT_FPTR_RELATIVE */
506 { NULL, 0, { 0 } }, /* placeholder for FUNC_LT_DTP_MODULE */
507 { NULL, 0, { 0 } }, /* placeholder for FUNC_LT_DTP_RELATIVE */
508 { NULL, 0, { 0 } }, /* placeholder for FUNC_LT_TP_RELATIVE */
509 { "iplt", PSEUDO_FUNC_RELOC, { 0 } },
510
511 /* mbtype4 constants: */
512 { "alt", PSEUDO_FUNC_CONST, { 0xa } },
513 { "brcst", PSEUDO_FUNC_CONST, { 0x0 } },
514 { "mix", PSEUDO_FUNC_CONST, { 0x8 } },
515 { "rev", PSEUDO_FUNC_CONST, { 0xb } },
516 { "shuf", PSEUDO_FUNC_CONST, { 0x9 } },
517
518 /* fclass constants: */
519 { "nat", PSEUDO_FUNC_CONST, { 0x100 } },
520 { "qnan", PSEUDO_FUNC_CONST, { 0x080 } },
521 { "snan", PSEUDO_FUNC_CONST, { 0x040 } },
522 { "pos", PSEUDO_FUNC_CONST, { 0x001 } },
523 { "neg", PSEUDO_FUNC_CONST, { 0x002 } },
524 { "zero", PSEUDO_FUNC_CONST, { 0x004 } },
525 { "unorm", PSEUDO_FUNC_CONST, { 0x008 } },
526 { "norm", PSEUDO_FUNC_CONST, { 0x010 } },
527 { "inf", PSEUDO_FUNC_CONST, { 0x020 } },
528
529 { "natval", PSEUDO_FUNC_CONST, { 0x100 } }, /* old usage */
530
531 /* hint constants: */
532 { "pause", PSEUDO_FUNC_CONST, { 0x0 } },
533
534 /* unwind-related constants: */
535 { "svr4", PSEUDO_FUNC_CONST, { ELFOSABI_NONE } },
536 { "hpux", PSEUDO_FUNC_CONST, { ELFOSABI_HPUX } },
537 { "nt", PSEUDO_FUNC_CONST, { 2 } }, /* conflicts w/ELFOSABI_NETBSD */
538 { "linux", PSEUDO_FUNC_CONST, { ELFOSABI_LINUX } },
539 { "freebsd", PSEUDO_FUNC_CONST, { ELFOSABI_FREEBSD } },
540 { "openvms", PSEUDO_FUNC_CONST, { ELFOSABI_OPENVMS } },
541 { "nsk", PSEUDO_FUNC_CONST, { ELFOSABI_NSK } },
542
543 /* unwind-related registers: */
544 { "priunat",PSEUDO_FUNC_REG, { REG_PRIUNAT } }
545 };
546
547 /* 41-bit nop opcodes (one per unit): */
548 static const bfd_vma nop[IA64_NUM_UNITS] =
549 {
550 0x0000000000LL, /* NIL => break 0 */
551 0x0008000000LL, /* I-unit nop */
552 0x0008000000LL, /* M-unit nop */
553 0x4000000000LL, /* B-unit nop */
554 0x0008000000LL, /* F-unit nop */
555 0x0008000000LL, /* L-"unit" nop */
556 0x0008000000LL, /* X-unit nop */
557 };
558
559 /* Can't be `const' as it's passed to input routines (which have the
560 habit of setting temporary sentinels. */
561 static char special_section_name[][20] =
562 {
563 {".bss"}, {".sbss"}, {".sdata"}, {".rodata"}, {".comment"},
564 {".IA_64.unwind"}, {".IA_64.unwind_info"},
565 {".init_array"}, {".fini_array"}
566 };
567
568 /* The best template for a particular sequence of up to three
569 instructions: */
570 #define N IA64_NUM_TYPES
571 static unsigned char best_template[N][N][N];
572 #undef N
573
574 /* Resource dependencies currently in effect */
575 static struct rsrc {
576 int depind; /* dependency index */
577 const struct ia64_dependency *dependency; /* actual dependency */
578 unsigned specific:1, /* is this a specific bit/regno? */
579 link_to_qp_branch:1; /* will a branch on the same QP clear it?*/
580 int index; /* specific regno/bit within dependency */
581 int note; /* optional qualifying note (0 if none) */
582 #define STATE_NONE 0
583 #define STATE_STOP 1
584 #define STATE_SRLZ 2
585 int insn_srlz; /* current insn serialization state */
586 int data_srlz; /* current data serialization state */
587 int qp_regno; /* qualifying predicate for this usage */
588 char *file; /* what file marked this dependency */
589 unsigned int line; /* what line marked this dependency */
590 struct mem_offset mem_offset; /* optional memory offset hint */
591 enum { CMP_NONE, CMP_OR, CMP_AND } cmp_type; /* OR or AND compare? */
592 int path; /* corresponding code entry index */
593 } *regdeps = NULL;
594 static int regdepslen = 0;
595 static int regdepstotlen = 0;
596 static const char *dv_mode[] = { "RAW", "WAW", "WAR" };
597 static const char *dv_sem[] = { "none", "implied", "impliedf",
598 "data", "instr", "specific", "stop", "other" };
599 static const char *dv_cmp_type[] = { "none", "OR", "AND" };
600
601 /* Current state of PR mutexation */
602 static struct qpmutex {
603 valueT prmask;
604 int path;
605 } *qp_mutexes = NULL; /* QP mutex bitmasks */
606 static int qp_mutexeslen = 0;
607 static int qp_mutexestotlen = 0;
608 static valueT qp_safe_across_calls = 0;
609
610 /* Current state of PR implications */
611 static struct qp_imply {
612 unsigned p1:6;
613 unsigned p2:6;
614 unsigned p2_branched:1;
615 int path;
616 } *qp_implies = NULL;
617 static int qp_implieslen = 0;
618 static int qp_impliestotlen = 0;
619
620 /* Keep track of static GR values so that indirect register usage can
621 sometimes be tracked. */
622 static struct gr {
623 unsigned known:1;
624 int path;
625 valueT value;
626 } gr_values[128] = {{ 1, 0, 0 }};
627
628 /* Remember the alignment frag. */
629 static fragS *align_frag;
630
631 /* These are the routines required to output the various types of
632 unwind records. */
633
634 /* A slot_number is a frag address plus the slot index (0-2). We use the
635 frag address here so that if there is a section switch in the middle of
636 a function, then instructions emitted to a different section are not
637 counted. Since there may be more than one frag for a function, this
638 means we also need to keep track of which frag this address belongs to
639 so we can compute inter-frag distances. This also nicely solves the
640 problem with nops emitted for align directives, which can't easily be
641 counted, but can easily be derived from frag sizes. */
642
643 typedef struct unw_rec_list {
644 unwind_record r;
645 unsigned long slot_number;
646 fragS *slot_frag;
647 unsigned long next_slot_number;
648 fragS *next_slot_frag;
649 struct unw_rec_list *next;
650 } unw_rec_list;
651
652 #define SLOT_NUM_NOT_SET (unsigned)-1
653
654 /* Linked list of saved prologue counts. A very poor
655 implementation of a map from label numbers to prologue counts. */
656 typedef struct label_prologue_count
657 {
658 struct label_prologue_count *next;
659 unsigned long label_number;
660 unsigned int prologue_count;
661 } label_prologue_count;
662
663 static struct
664 {
665 /* Maintain a list of unwind entries for the current function. */
666 unw_rec_list *list;
667 unw_rec_list *tail;
668
669 /* Any unwind entires that should be attached to the current slot
670 that an insn is being constructed for. */
671 unw_rec_list *current_entry;
672
673 /* These are used to create the unwind table entry for this function. */
674 symbolS *proc_start;
675 symbolS *info; /* pointer to unwind info */
676 symbolS *personality_routine;
677 segT saved_text_seg;
678 subsegT saved_text_subseg;
679 unsigned int force_unwind_entry : 1; /* force generation of unwind entry? */
680
681 /* TRUE if processing unwind directives in a prologue region. */
682 unsigned int prologue : 1;
683 unsigned int prologue_mask : 4;
684 unsigned int body : 1;
685 unsigned int insn : 1;
686 unsigned int prologue_count; /* number of .prologues seen so far */
687 /* Prologue counts at previous .label_state directives. */
688 struct label_prologue_count * saved_prologue_counts;
689 } unwind;
690
691 /* The input value is a negated offset from psp, and specifies an address
692 psp - offset. The encoded value is psp + 16 - (4 * offset). Thus we
693 must add 16 and divide by 4 to get the encoded value. */
694
695 #define ENCODED_PSP_OFFSET(OFFSET) (((OFFSET) + 16) / 4)
696
697 typedef void (*vbyte_func) PARAMS ((int, char *, char *));
698
699 /* Forward declarations: */
700 static void set_section PARAMS ((char *name));
701 static unsigned int set_regstack PARAMS ((unsigned int, unsigned int,
702 unsigned int, unsigned int));
703 static void dot_align (int);
704 static void dot_radix PARAMS ((int));
705 static void dot_special_section PARAMS ((int));
706 static void dot_proc PARAMS ((int));
707 static void dot_fframe PARAMS ((int));
708 static void dot_vframe PARAMS ((int));
709 static void dot_vframesp PARAMS ((int));
710 static void dot_vframepsp PARAMS ((int));
711 static void dot_save PARAMS ((int));
712 static void dot_restore PARAMS ((int));
713 static void dot_restorereg PARAMS ((int));
714 static void dot_restorereg_p PARAMS ((int));
715 static void dot_handlerdata PARAMS ((int));
716 static void dot_unwentry PARAMS ((int));
717 static void dot_altrp PARAMS ((int));
718 static void dot_savemem PARAMS ((int));
719 static void dot_saveg PARAMS ((int));
720 static void dot_savef PARAMS ((int));
721 static void dot_saveb PARAMS ((int));
722 static void dot_savegf PARAMS ((int));
723 static void dot_spill PARAMS ((int));
724 static void dot_spillreg PARAMS ((int));
725 static void dot_spillmem PARAMS ((int));
726 static void dot_spillreg_p PARAMS ((int));
727 static void dot_spillmem_p PARAMS ((int));
728 static void dot_label_state PARAMS ((int));
729 static void dot_copy_state PARAMS ((int));
730 static void dot_unwabi PARAMS ((int));
731 static void dot_personality PARAMS ((int));
732 static void dot_body PARAMS ((int));
733 static void dot_prologue PARAMS ((int));
734 static void dot_endp PARAMS ((int));
735 static void dot_template PARAMS ((int));
736 static void dot_regstk PARAMS ((int));
737 static void dot_rot PARAMS ((int));
738 static void dot_byteorder PARAMS ((int));
739 static void dot_psr PARAMS ((int));
740 static void dot_alias PARAMS ((int));
741 static void dot_ln PARAMS ((int));
742 static char *parse_section_name PARAMS ((void));
743 static void dot_xdata PARAMS ((int));
744 static void stmt_float_cons PARAMS ((int));
745 static void stmt_cons_ua PARAMS ((int));
746 static void dot_xfloat_cons PARAMS ((int));
747 static void dot_xstringer PARAMS ((int));
748 static void dot_xdata_ua PARAMS ((int));
749 static void dot_xfloat_cons_ua PARAMS ((int));
750 static void print_prmask PARAMS ((valueT mask));
751 static void dot_pred_rel PARAMS ((int));
752 static void dot_reg_val PARAMS ((int));
753 static void dot_serialize PARAMS ((int));
754 static void dot_dv_mode PARAMS ((int));
755 static void dot_entry PARAMS ((int));
756 static void dot_mem_offset PARAMS ((int));
757 static void add_unwind_entry PARAMS((unw_rec_list *ptr));
758 static symbolS *declare_register PARAMS ((const char *name, int regnum));
759 static void declare_register_set PARAMS ((const char *, int, int));
760 static unsigned int operand_width PARAMS ((enum ia64_opnd));
761 static enum operand_match_result operand_match PARAMS ((const struct ia64_opcode *idesc,
762 int index,
763 expressionS *e));
764 static int parse_operand PARAMS ((expressionS *e));
765 static struct ia64_opcode * parse_operands PARAMS ((struct ia64_opcode *));
766 static void build_insn PARAMS ((struct slot *, bfd_vma *));
767 static void emit_one_bundle PARAMS ((void));
768 static void fix_insn PARAMS ((fixS *, const struct ia64_operand *, valueT));
769 static bfd_reloc_code_real_type ia64_gen_real_reloc_type PARAMS ((struct symbol *sym,
770 bfd_reloc_code_real_type r_type));
771 static void insn_group_break PARAMS ((int, int, int));
772 static void mark_resource PARAMS ((struct ia64_opcode *, const struct ia64_dependency *,
773 struct rsrc *, int depind, int path));
774 static void add_qp_mutex PARAMS((valueT mask));
775 static void add_qp_imply PARAMS((int p1, int p2));
776 static void clear_qp_branch_flag PARAMS((valueT mask));
777 static void clear_qp_mutex PARAMS((valueT mask));
778 static void clear_qp_implies PARAMS((valueT p1_mask, valueT p2_mask));
779 static int has_suffix_p PARAMS((const char *, const char *));
780 static void clear_register_values PARAMS ((void));
781 static void print_dependency PARAMS ((const char *action, int depind));
782 static void instruction_serialization PARAMS ((void));
783 static void data_serialization PARAMS ((void));
784 static void remove_marked_resource PARAMS ((struct rsrc *));
785 static int is_conditional_branch PARAMS ((struct ia64_opcode *));
786 static int is_taken_branch PARAMS ((struct ia64_opcode *));
787 static int is_interruption_or_rfi PARAMS ((struct ia64_opcode *));
788 static int depends_on PARAMS ((int, struct ia64_opcode *));
789 static int specify_resource PARAMS ((const struct ia64_dependency *,
790 struct ia64_opcode *, int, struct rsrc [], int, int));
791 static int check_dv PARAMS((struct ia64_opcode *idesc));
792 static void check_dependencies PARAMS((struct ia64_opcode *));
793 static void mark_resources PARAMS((struct ia64_opcode *));
794 static void update_dependencies PARAMS((struct ia64_opcode *));
795 static void note_register_values PARAMS((struct ia64_opcode *));
796 static int qp_mutex PARAMS ((int, int, int));
797 static int resources_match PARAMS ((struct rsrc *, struct ia64_opcode *, int, int, int));
798 static void output_vbyte_mem PARAMS ((int, char *, char *));
799 static void count_output PARAMS ((int, char *, char *));
800 static void output_R1_format PARAMS ((vbyte_func, unw_record_type, int));
801 static void output_R2_format PARAMS ((vbyte_func, int, int, unsigned long));
802 static void output_R3_format PARAMS ((vbyte_func, unw_record_type, unsigned long));
803 static void output_P1_format PARAMS ((vbyte_func, int));
804 static void output_P2_format PARAMS ((vbyte_func, int, int));
805 static void output_P3_format PARAMS ((vbyte_func, unw_record_type, int));
806 static void output_P4_format PARAMS ((vbyte_func, unsigned char *, unsigned long));
807 static void output_P5_format PARAMS ((vbyte_func, int, unsigned long));
808 static void output_P6_format PARAMS ((vbyte_func, unw_record_type, int));
809 static void output_P7_format PARAMS ((vbyte_func, unw_record_type, unsigned long, unsigned long));
810 static void output_P8_format PARAMS ((vbyte_func, unw_record_type, unsigned long));
811 static void output_P9_format PARAMS ((vbyte_func, int, int));
812 static void output_P10_format PARAMS ((vbyte_func, int, int));
813 static void output_B1_format PARAMS ((vbyte_func, unw_record_type, unsigned long));
814 static void output_B2_format PARAMS ((vbyte_func, unsigned long, unsigned long));
815 static void output_B3_format PARAMS ((vbyte_func, unsigned long, unsigned long));
816 static void output_B4_format PARAMS ((vbyte_func, unw_record_type, unsigned long));
817 static char format_ab_reg PARAMS ((int, int));
818 static void output_X1_format PARAMS ((vbyte_func, unw_record_type, int, int, unsigned long,
819 unsigned long));
820 static void output_X2_format PARAMS ((vbyte_func, int, int, int, int, int, unsigned long));
821 static void output_X3_format PARAMS ((vbyte_func, unw_record_type, int, int, int, unsigned long,
822 unsigned long));
823 static void output_X4_format PARAMS ((vbyte_func, int, int, int, int, int, int, unsigned long));
824 static unw_rec_list *output_endp PARAMS ((void));
825 static unw_rec_list *output_prologue PARAMS ((void));
826 static unw_rec_list *output_prologue_gr PARAMS ((unsigned int, unsigned int));
827 static unw_rec_list *output_body PARAMS ((void));
828 static unw_rec_list *output_mem_stack_f PARAMS ((unsigned int));
829 static unw_rec_list *output_mem_stack_v PARAMS ((void));
830 static unw_rec_list *output_psp_gr PARAMS ((unsigned int));
831 static unw_rec_list *output_psp_sprel PARAMS ((unsigned int));
832 static unw_rec_list *output_rp_when PARAMS ((void));
833 static unw_rec_list *output_rp_gr PARAMS ((unsigned int));
834 static unw_rec_list *output_rp_br PARAMS ((unsigned int));
835 static unw_rec_list *output_rp_psprel PARAMS ((unsigned int));
836 static unw_rec_list *output_rp_sprel PARAMS ((unsigned int));
837 static unw_rec_list *output_pfs_when PARAMS ((void));
838 static unw_rec_list *output_pfs_gr PARAMS ((unsigned int));
839 static unw_rec_list *output_pfs_psprel PARAMS ((unsigned int));
840 static unw_rec_list *output_pfs_sprel PARAMS ((unsigned int));
841 static unw_rec_list *output_preds_when PARAMS ((void));
842 static unw_rec_list *output_preds_gr PARAMS ((unsigned int));
843 static unw_rec_list *output_preds_psprel PARAMS ((unsigned int));
844 static unw_rec_list *output_preds_sprel PARAMS ((unsigned int));
845 static unw_rec_list *output_fr_mem PARAMS ((unsigned int));
846 static unw_rec_list *output_frgr_mem PARAMS ((unsigned int, unsigned int));
847 static unw_rec_list *output_gr_gr PARAMS ((unsigned int, unsigned int));
848 static unw_rec_list *output_gr_mem PARAMS ((unsigned int));
849 static unw_rec_list *output_br_mem PARAMS ((unsigned int));
850 static unw_rec_list *output_br_gr PARAMS ((unsigned int, unsigned int));
851 static unw_rec_list *output_spill_base PARAMS ((unsigned int));
852 static unw_rec_list *output_unat_when PARAMS ((void));
853 static unw_rec_list *output_unat_gr PARAMS ((unsigned int));
854 static unw_rec_list *output_unat_psprel PARAMS ((unsigned int));
855 static unw_rec_list *output_unat_sprel PARAMS ((unsigned int));
856 static unw_rec_list *output_lc_when PARAMS ((void));
857 static unw_rec_list *output_lc_gr PARAMS ((unsigned int));
858 static unw_rec_list *output_lc_psprel PARAMS ((unsigned int));
859 static unw_rec_list *output_lc_sprel PARAMS ((unsigned int));
860 static unw_rec_list *output_fpsr_when PARAMS ((void));
861 static unw_rec_list *output_fpsr_gr PARAMS ((unsigned int));
862 static unw_rec_list *output_fpsr_psprel PARAMS ((unsigned int));
863 static unw_rec_list *output_fpsr_sprel PARAMS ((unsigned int));
864 static unw_rec_list *output_priunat_when_gr PARAMS ((void));
865 static unw_rec_list *output_priunat_when_mem PARAMS ((void));
866 static unw_rec_list *output_priunat_gr PARAMS ((unsigned int));
867 static unw_rec_list *output_priunat_psprel PARAMS ((unsigned int));
868 static unw_rec_list *output_priunat_sprel PARAMS ((unsigned int));
869 static unw_rec_list *output_bsp_when PARAMS ((void));
870 static unw_rec_list *output_bsp_gr PARAMS ((unsigned int));
871 static unw_rec_list *output_bsp_psprel PARAMS ((unsigned int));
872 static unw_rec_list *output_bsp_sprel PARAMS ((unsigned int));
873 static unw_rec_list *output_bspstore_when PARAMS ((void));
874 static unw_rec_list *output_bspstore_gr PARAMS ((unsigned int));
875 static unw_rec_list *output_bspstore_psprel PARAMS ((unsigned int));
876 static unw_rec_list *output_bspstore_sprel PARAMS ((unsigned int));
877 static unw_rec_list *output_rnat_when PARAMS ((void));
878 static unw_rec_list *output_rnat_gr PARAMS ((unsigned int));
879 static unw_rec_list *output_rnat_psprel PARAMS ((unsigned int));
880 static unw_rec_list *output_rnat_sprel PARAMS ((unsigned int));
881 static unw_rec_list *output_unwabi PARAMS ((unsigned long, unsigned long));
882 static unw_rec_list *output_epilogue PARAMS ((unsigned long));
883 static unw_rec_list *output_label_state PARAMS ((unsigned long));
884 static unw_rec_list *output_copy_state PARAMS ((unsigned long));
885 static unw_rec_list *output_spill_psprel PARAMS ((unsigned int, unsigned int, unsigned int));
886 static unw_rec_list *output_spill_sprel PARAMS ((unsigned int, unsigned int, unsigned int));
887 static unw_rec_list *output_spill_psprel_p PARAMS ((unsigned int, unsigned int, unsigned int,
888 unsigned int));
889 static unw_rec_list *output_spill_sprel_p PARAMS ((unsigned int, unsigned int, unsigned int,
890 unsigned int));
891 static unw_rec_list *output_spill_reg PARAMS ((unsigned int, unsigned int, unsigned int,
892 unsigned int));
893 static unw_rec_list *output_spill_reg_p PARAMS ((unsigned int, unsigned int, unsigned int,
894 unsigned int, unsigned int));
895 static void process_one_record PARAMS ((unw_rec_list *, vbyte_func));
896 static void process_unw_records PARAMS ((unw_rec_list *, vbyte_func));
897 static int calc_record_size PARAMS ((unw_rec_list *));
898 static void set_imask PARAMS ((unw_rec_list *, unsigned long, unsigned long, unsigned int));
899 static unsigned long slot_index PARAMS ((unsigned long, fragS *,
900 unsigned long, fragS *,
901 int));
902 static unw_rec_list *optimize_unw_records PARAMS ((unw_rec_list *));
903 static void fixup_unw_records PARAMS ((unw_rec_list *, int));
904 static int convert_expr_to_ab_reg PARAMS ((expressionS *, unsigned int *, unsigned int *));
905 static int convert_expr_to_xy_reg PARAMS ((expressionS *, unsigned int *, unsigned int *));
906 static unsigned int get_saved_prologue_count PARAMS ((unsigned long));
907 static void save_prologue_count PARAMS ((unsigned long, unsigned int));
908 static void free_saved_prologue_counts PARAMS ((void));
909
910 /* Determine if application register REGNUM resides only in the integer
911 unit (as opposed to the memory unit). */
912 static int
913 ar_is_only_in_integer_unit (int reg)
914 {
915 reg -= REG_AR;
916 return reg >= 64 && reg <= 111;
917 }
918
919 /* Determine if application register REGNUM resides only in the memory
920 unit (as opposed to the integer unit). */
921 static int
922 ar_is_only_in_memory_unit (int reg)
923 {
924 reg -= REG_AR;
925 return reg >= 0 && reg <= 47;
926 }
927
928 /* Switch to section NAME and create section if necessary. It's
929 rather ugly that we have to manipulate input_line_pointer but I
930 don't see any other way to accomplish the same thing without
931 changing obj-elf.c (which may be the Right Thing, in the end). */
932 static void
933 set_section (name)
934 char *name;
935 {
936 char *saved_input_line_pointer;
937
938 saved_input_line_pointer = input_line_pointer;
939 input_line_pointer = name;
940 obj_elf_section (0);
941 input_line_pointer = saved_input_line_pointer;
942 }
943
944 /* Map 's' to SHF_IA_64_SHORT. */
945
946 int
947 ia64_elf_section_letter (letter, ptr_msg)
948 int letter;
949 char **ptr_msg;
950 {
951 if (letter == 's')
952 return SHF_IA_64_SHORT;
953 else if (letter == 'o')
954 return SHF_LINK_ORDER;
955
956 *ptr_msg = _("Bad .section directive: want a,o,s,w,x,M,S,G,T in string");
957 return -1;
958 }
959
960 /* Map SHF_IA_64_SHORT to SEC_SMALL_DATA. */
961
962 flagword
963 ia64_elf_section_flags (flags, attr, type)
964 flagword flags;
965 int attr, type ATTRIBUTE_UNUSED;
966 {
967 if (attr & SHF_IA_64_SHORT)
968 flags |= SEC_SMALL_DATA;
969 return flags;
970 }
971
972 int
973 ia64_elf_section_type (str, len)
974 const char *str;
975 size_t len;
976 {
977 #define STREQ(s) ((len == sizeof (s) - 1) && (strncmp (str, s, sizeof (s) - 1) == 0))
978
979 if (STREQ (ELF_STRING_ia64_unwind_info))
980 return SHT_PROGBITS;
981
982 if (STREQ (ELF_STRING_ia64_unwind_info_once))
983 return SHT_PROGBITS;
984
985 if (STREQ (ELF_STRING_ia64_unwind))
986 return SHT_IA_64_UNWIND;
987
988 if (STREQ (ELF_STRING_ia64_unwind_once))
989 return SHT_IA_64_UNWIND;
990
991 if (STREQ ("unwind"))
992 return SHT_IA_64_UNWIND;
993
994 return -1;
995 #undef STREQ
996 }
997
998 static unsigned int
999 set_regstack (ins, locs, outs, rots)
1000 unsigned int ins, locs, outs, rots;
1001 {
1002 /* Size of frame. */
1003 unsigned int sof;
1004
1005 sof = ins + locs + outs;
1006 if (sof > 96)
1007 {
1008 as_bad ("Size of frame exceeds maximum of 96 registers");
1009 return 0;
1010 }
1011 if (rots > sof)
1012 {
1013 as_warn ("Size of rotating registers exceeds frame size");
1014 return 0;
1015 }
1016 md.in.base = REG_GR + 32;
1017 md.loc.base = md.in.base + ins;
1018 md.out.base = md.loc.base + locs;
1019
1020 md.in.num_regs = ins;
1021 md.loc.num_regs = locs;
1022 md.out.num_regs = outs;
1023 md.rot.num_regs = rots;
1024 return sof;
1025 }
1026
1027 void
1028 ia64_flush_insns ()
1029 {
1030 struct label_fix *lfix;
1031 segT saved_seg;
1032 subsegT saved_subseg;
1033 unw_rec_list *ptr;
1034
1035 if (!md.last_text_seg)
1036 return;
1037
1038 saved_seg = now_seg;
1039 saved_subseg = now_subseg;
1040
1041 subseg_set (md.last_text_seg, 0);
1042
1043 while (md.num_slots_in_use > 0)
1044 emit_one_bundle (); /* force out queued instructions */
1045
1046 /* In case there are labels following the last instruction, resolve
1047 those now: */
1048 for (lfix = CURR_SLOT.label_fixups; lfix; lfix = lfix->next)
1049 {
1050 S_SET_VALUE (lfix->sym, frag_now_fix ());
1051 symbol_set_frag (lfix->sym, frag_now);
1052 }
1053 CURR_SLOT.label_fixups = 0;
1054 for (lfix = CURR_SLOT.tag_fixups; lfix; lfix = lfix->next)
1055 {
1056 S_SET_VALUE (lfix->sym, frag_now_fix ());
1057 symbol_set_frag (lfix->sym, frag_now);
1058 }
1059 CURR_SLOT.tag_fixups = 0;
1060
1061 /* In case there are unwind directives following the last instruction,
1062 resolve those now. We only handle prologue, body, and endp directives
1063 here. Give an error for others. */
1064 for (ptr = unwind.current_entry; ptr; ptr = ptr->next)
1065 {
1066 switch (ptr->r.type)
1067 {
1068 case prologue:
1069 case prologue_gr:
1070 case body:
1071 case endp:
1072 ptr->slot_number = (unsigned long) frag_more (0);
1073 ptr->slot_frag = frag_now;
1074 break;
1075
1076 /* Allow any record which doesn't have a "t" field (i.e.,
1077 doesn't relate to a particular instruction). */
1078 case unwabi:
1079 case br_gr:
1080 case copy_state:
1081 case fr_mem:
1082 case frgr_mem:
1083 case gr_gr:
1084 case gr_mem:
1085 case label_state:
1086 case rp_br:
1087 case spill_base:
1088 case spill_mask:
1089 /* nothing */
1090 break;
1091
1092 default:
1093 as_bad (_("Unwind directive not followed by an instruction."));
1094 break;
1095 }
1096 }
1097 unwind.current_entry = NULL;
1098
1099 subseg_set (saved_seg, saved_subseg);
1100
1101 if (md.qp.X_op == O_register)
1102 as_bad ("qualifying predicate not followed by instruction");
1103 }
1104
1105 static void
1106 ia64_do_align (int nbytes)
1107 {
1108 char *saved_input_line_pointer = input_line_pointer;
1109
1110 input_line_pointer = "";
1111 s_align_bytes (nbytes);
1112 input_line_pointer = saved_input_line_pointer;
1113 }
1114
1115 void
1116 ia64_cons_align (nbytes)
1117 int nbytes;
1118 {
1119 if (md.auto_align)
1120 {
1121 char *saved_input_line_pointer = input_line_pointer;
1122 input_line_pointer = "";
1123 s_align_bytes (nbytes);
1124 input_line_pointer = saved_input_line_pointer;
1125 }
1126 }
1127
1128 /* Output COUNT bytes to a memory location. */
1129 static unsigned char *vbyte_mem_ptr = NULL;
1130
1131 void
1132 output_vbyte_mem (count, ptr, comment)
1133 int count;
1134 char *ptr;
1135 char *comment ATTRIBUTE_UNUSED;
1136 {
1137 int x;
1138 if (vbyte_mem_ptr == NULL)
1139 abort ();
1140
1141 if (count == 0)
1142 return;
1143 for (x = 0; x < count; x++)
1144 *(vbyte_mem_ptr++) = ptr[x];
1145 }
1146
1147 /* Count the number of bytes required for records. */
1148 static int vbyte_count = 0;
1149 void
1150 count_output (count, ptr, comment)
1151 int count;
1152 char *ptr ATTRIBUTE_UNUSED;
1153 char *comment ATTRIBUTE_UNUSED;
1154 {
1155 vbyte_count += count;
1156 }
1157
1158 static void
1159 output_R1_format (f, rtype, rlen)
1160 vbyte_func f;
1161 unw_record_type rtype;
1162 int rlen;
1163 {
1164 int r = 0;
1165 char byte;
1166 if (rlen > 0x1f)
1167 {
1168 output_R3_format (f, rtype, rlen);
1169 return;
1170 }
1171
1172 if (rtype == body)
1173 r = 1;
1174 else if (rtype != prologue)
1175 as_bad ("record type is not valid");
1176
1177 byte = UNW_R1 | (r << 5) | (rlen & 0x1f);
1178 (*f) (1, &byte, NULL);
1179 }
1180
1181 static void
1182 output_R2_format (f, mask, grsave, rlen)
1183 vbyte_func f;
1184 int mask, grsave;
1185 unsigned long rlen;
1186 {
1187 char bytes[20];
1188 int count = 2;
1189 mask = (mask & 0x0f);
1190 grsave = (grsave & 0x7f);
1191
1192 bytes[0] = (UNW_R2 | (mask >> 1));
1193 bytes[1] = (((mask & 0x01) << 7) | grsave);
1194 count += output_leb128 (bytes + 2, rlen, 0);
1195 (*f) (count, bytes, NULL);
1196 }
1197
1198 static void
1199 output_R3_format (f, rtype, rlen)
1200 vbyte_func f;
1201 unw_record_type rtype;
1202 unsigned long rlen;
1203 {
1204 int r = 0, count;
1205 char bytes[20];
1206 if (rlen <= 0x1f)
1207 {
1208 output_R1_format (f, rtype, rlen);
1209 return;
1210 }
1211
1212 if (rtype == body)
1213 r = 1;
1214 else if (rtype != prologue)
1215 as_bad ("record type is not valid");
1216 bytes[0] = (UNW_R3 | r);
1217 count = output_leb128 (bytes + 1, rlen, 0);
1218 (*f) (count + 1, bytes, NULL);
1219 }
1220
1221 static void
1222 output_P1_format (f, brmask)
1223 vbyte_func f;
1224 int brmask;
1225 {
1226 char byte;
1227 byte = UNW_P1 | (brmask & 0x1f);
1228 (*f) (1, &byte, NULL);
1229 }
1230
1231 static void
1232 output_P2_format (f, brmask, gr)
1233 vbyte_func f;
1234 int brmask;
1235 int gr;
1236 {
1237 char bytes[2];
1238 brmask = (brmask & 0x1f);
1239 bytes[0] = UNW_P2 | (brmask >> 1);
1240 bytes[1] = (((brmask & 1) << 7) | gr);
1241 (*f) (2, bytes, NULL);
1242 }
1243
1244 static void
1245 output_P3_format (f, rtype, reg)
1246 vbyte_func f;
1247 unw_record_type rtype;
1248 int reg;
1249 {
1250 char bytes[2];
1251 int r = 0;
1252 reg = (reg & 0x7f);
1253 switch (rtype)
1254 {
1255 case psp_gr:
1256 r = 0;
1257 break;
1258 case rp_gr:
1259 r = 1;
1260 break;
1261 case pfs_gr:
1262 r = 2;
1263 break;
1264 case preds_gr:
1265 r = 3;
1266 break;
1267 case unat_gr:
1268 r = 4;
1269 break;
1270 case lc_gr:
1271 r = 5;
1272 break;
1273 case rp_br:
1274 r = 6;
1275 break;
1276 case rnat_gr:
1277 r = 7;
1278 break;
1279 case bsp_gr:
1280 r = 8;
1281 break;
1282 case bspstore_gr:
1283 r = 9;
1284 break;
1285 case fpsr_gr:
1286 r = 10;
1287 break;
1288 case priunat_gr:
1289 r = 11;
1290 break;
1291 default:
1292 as_bad ("Invalid record type for P3 format.");
1293 }
1294 bytes[0] = (UNW_P3 | (r >> 1));
1295 bytes[1] = (((r & 1) << 7) | reg);
1296 (*f) (2, bytes, NULL);
1297 }
1298
1299 static void
1300 output_P4_format (f, imask, imask_size)
1301 vbyte_func f;
1302 unsigned char *imask;
1303 unsigned long imask_size;
1304 {
1305 imask[0] = UNW_P4;
1306 (*f) (imask_size, imask, NULL);
1307 }
1308
1309 static void
1310 output_P5_format (f, grmask, frmask)
1311 vbyte_func f;
1312 int grmask;
1313 unsigned long frmask;
1314 {
1315 char bytes[4];
1316 grmask = (grmask & 0x0f);
1317
1318 bytes[0] = UNW_P5;
1319 bytes[1] = ((grmask << 4) | ((frmask & 0x000f0000) >> 16));
1320 bytes[2] = ((frmask & 0x0000ff00) >> 8);
1321 bytes[3] = (frmask & 0x000000ff);
1322 (*f) (4, bytes, NULL);
1323 }
1324
1325 static void
1326 output_P6_format (f, rtype, rmask)
1327 vbyte_func f;
1328 unw_record_type rtype;
1329 int rmask;
1330 {
1331 char byte;
1332 int r = 0;
1333
1334 if (rtype == gr_mem)
1335 r = 1;
1336 else if (rtype != fr_mem)
1337 as_bad ("Invalid record type for format P6");
1338 byte = (UNW_P6 | (r << 4) | (rmask & 0x0f));
1339 (*f) (1, &byte, NULL);
1340 }
1341
1342 static void
1343 output_P7_format (f, rtype, w1, w2)
1344 vbyte_func f;
1345 unw_record_type rtype;
1346 unsigned long w1;
1347 unsigned long w2;
1348 {
1349 char bytes[20];
1350 int count = 1;
1351 int r = 0;
1352 count += output_leb128 (bytes + 1, w1, 0);
1353 switch (rtype)
1354 {
1355 case mem_stack_f:
1356 r = 0;
1357 count += output_leb128 (bytes + count, w2 >> 4, 0);
1358 break;
1359 case mem_stack_v:
1360 r = 1;
1361 break;
1362 case spill_base:
1363 r = 2;
1364 break;
1365 case psp_sprel:
1366 r = 3;
1367 break;
1368 case rp_when:
1369 r = 4;
1370 break;
1371 case rp_psprel:
1372 r = 5;
1373 break;
1374 case pfs_when:
1375 r = 6;
1376 break;
1377 case pfs_psprel:
1378 r = 7;
1379 break;
1380 case preds_when:
1381 r = 8;
1382 break;
1383 case preds_psprel:
1384 r = 9;
1385 break;
1386 case lc_when:
1387 r = 10;
1388 break;
1389 case lc_psprel:
1390 r = 11;
1391 break;
1392 case unat_when:
1393 r = 12;
1394 break;
1395 case unat_psprel:
1396 r = 13;
1397 break;
1398 case fpsr_when:
1399 r = 14;
1400 break;
1401 case fpsr_psprel:
1402 r = 15;
1403 break;
1404 default:
1405 break;
1406 }
1407 bytes[0] = (UNW_P7 | r);
1408 (*f) (count, bytes, NULL);
1409 }
1410
1411 static void
1412 output_P8_format (f, rtype, t)
1413 vbyte_func f;
1414 unw_record_type rtype;
1415 unsigned long t;
1416 {
1417 char bytes[20];
1418 int r = 0;
1419 int count = 2;
1420 bytes[0] = UNW_P8;
1421 switch (rtype)
1422 {
1423 case rp_sprel:
1424 r = 1;
1425 break;
1426 case pfs_sprel:
1427 r = 2;
1428 break;
1429 case preds_sprel:
1430 r = 3;
1431 break;
1432 case lc_sprel:
1433 r = 4;
1434 break;
1435 case unat_sprel:
1436 r = 5;
1437 break;
1438 case fpsr_sprel:
1439 r = 6;
1440 break;
1441 case bsp_when:
1442 r = 7;
1443 break;
1444 case bsp_psprel:
1445 r = 8;
1446 break;
1447 case bsp_sprel:
1448 r = 9;
1449 break;
1450 case bspstore_when:
1451 r = 10;
1452 break;
1453 case bspstore_psprel:
1454 r = 11;
1455 break;
1456 case bspstore_sprel:
1457 r = 12;
1458 break;
1459 case rnat_when:
1460 r = 13;
1461 break;
1462 case rnat_psprel:
1463 r = 14;
1464 break;
1465 case rnat_sprel:
1466 r = 15;
1467 break;
1468 case priunat_when_gr:
1469 r = 16;
1470 break;
1471 case priunat_psprel:
1472 r = 17;
1473 break;
1474 case priunat_sprel:
1475 r = 18;
1476 break;
1477 case priunat_when_mem:
1478 r = 19;
1479 break;
1480 default:
1481 break;
1482 }
1483 bytes[1] = r;
1484 count += output_leb128 (bytes + 2, t, 0);
1485 (*f) (count, bytes, NULL);
1486 }
1487
1488 static void
1489 output_P9_format (f, grmask, gr)
1490 vbyte_func f;
1491 int grmask;
1492 int gr;
1493 {
1494 char bytes[3];
1495 bytes[0] = UNW_P9;
1496 bytes[1] = (grmask & 0x0f);
1497 bytes[2] = (gr & 0x7f);
1498 (*f) (3, bytes, NULL);
1499 }
1500
1501 static void
1502 output_P10_format (f, abi, context)
1503 vbyte_func f;
1504 int abi;
1505 int context;
1506 {
1507 char bytes[3];
1508 bytes[0] = UNW_P10;
1509 bytes[1] = (abi & 0xff);
1510 bytes[2] = (context & 0xff);
1511 (*f) (3, bytes, NULL);
1512 }
1513
1514 static void
1515 output_B1_format (f, rtype, label)
1516 vbyte_func f;
1517 unw_record_type rtype;
1518 unsigned long label;
1519 {
1520 char byte;
1521 int r = 0;
1522 if (label > 0x1f)
1523 {
1524 output_B4_format (f, rtype, label);
1525 return;
1526 }
1527 if (rtype == copy_state)
1528 r = 1;
1529 else if (rtype != label_state)
1530 as_bad ("Invalid record type for format B1");
1531
1532 byte = (UNW_B1 | (r << 5) | (label & 0x1f));
1533 (*f) (1, &byte, NULL);
1534 }
1535
1536 static void
1537 output_B2_format (f, ecount, t)
1538 vbyte_func f;
1539 unsigned long ecount;
1540 unsigned long t;
1541 {
1542 char bytes[20];
1543 int count = 1;
1544 if (ecount > 0x1f)
1545 {
1546 output_B3_format (f, ecount, t);
1547 return;
1548 }
1549 bytes[0] = (UNW_B2 | (ecount & 0x1f));
1550 count += output_leb128 (bytes + 1, t, 0);
1551 (*f) (count, bytes, NULL);
1552 }
1553
1554 static void
1555 output_B3_format (f, ecount, t)
1556 vbyte_func f;
1557 unsigned long ecount;
1558 unsigned long t;
1559 {
1560 char bytes[20];
1561 int count = 1;
1562 if (ecount <= 0x1f)
1563 {
1564 output_B2_format (f, ecount, t);
1565 return;
1566 }
1567 bytes[0] = UNW_B3;
1568 count += output_leb128 (bytes + 1, t, 0);
1569 count += output_leb128 (bytes + count, ecount, 0);
1570 (*f) (count, bytes, NULL);
1571 }
1572
1573 static void
1574 output_B4_format (f, rtype, label)
1575 vbyte_func f;
1576 unw_record_type rtype;
1577 unsigned long label;
1578 {
1579 char bytes[20];
1580 int r = 0;
1581 int count = 1;
1582 if (label <= 0x1f)
1583 {
1584 output_B1_format (f, rtype, label);
1585 return;
1586 }
1587
1588 if (rtype == copy_state)
1589 r = 1;
1590 else if (rtype != label_state)
1591 as_bad ("Invalid record type for format B1");
1592
1593 bytes[0] = (UNW_B4 | (r << 3));
1594 count += output_leb128 (bytes + 1, label, 0);
1595 (*f) (count, bytes, NULL);
1596 }
1597
1598 static char
1599 format_ab_reg (ab, reg)
1600 int ab;
1601 int reg;
1602 {
1603 int ret;
1604 ab = (ab & 3);
1605 reg = (reg & 0x1f);
1606 ret = (ab << 5) | reg;
1607 return ret;
1608 }
1609
1610 static void
1611 output_X1_format (f, rtype, ab, reg, t, w1)
1612 vbyte_func f;
1613 unw_record_type rtype;
1614 int ab, reg;
1615 unsigned long t;
1616 unsigned long w1;
1617 {
1618 char bytes[20];
1619 int r = 0;
1620 int count = 2;
1621 bytes[0] = UNW_X1;
1622
1623 if (rtype == spill_sprel)
1624 r = 1;
1625 else if (rtype != spill_psprel)
1626 as_bad ("Invalid record type for format X1");
1627 bytes[1] = ((r << 7) | format_ab_reg (ab, reg));
1628 count += output_leb128 (bytes + 2, t, 0);
1629 count += output_leb128 (bytes + count, w1, 0);
1630 (*f) (count, bytes, NULL);
1631 }
1632
1633 static void
1634 output_X2_format (f, ab, reg, x, y, treg, t)
1635 vbyte_func f;
1636 int ab, reg;
1637 int x, y, treg;
1638 unsigned long t;
1639 {
1640 char bytes[20];
1641 int count = 3;
1642 bytes[0] = UNW_X2;
1643 bytes[1] = (((x & 1) << 7) | format_ab_reg (ab, reg));
1644 bytes[2] = (((y & 1) << 7) | (treg & 0x7f));
1645 count += output_leb128 (bytes + 3, t, 0);
1646 (*f) (count, bytes, NULL);
1647 }
1648
1649 static void
1650 output_X3_format (f, rtype, qp, ab, reg, t, w1)
1651 vbyte_func f;
1652 unw_record_type rtype;
1653 int qp;
1654 int ab, reg;
1655 unsigned long t;
1656 unsigned long w1;
1657 {
1658 char bytes[20];
1659 int r = 0;
1660 int count = 3;
1661 bytes[0] = UNW_X3;
1662
1663 if (rtype == spill_sprel_p)
1664 r = 1;
1665 else if (rtype != spill_psprel_p)
1666 as_bad ("Invalid record type for format X3");
1667 bytes[1] = ((r << 7) | (qp & 0x3f));
1668 bytes[2] = format_ab_reg (ab, reg);
1669 count += output_leb128 (bytes + 3, t, 0);
1670 count += output_leb128 (bytes + count, w1, 0);
1671 (*f) (count, bytes, NULL);
1672 }
1673
1674 static void
1675 output_X4_format (f, qp, ab, reg, x, y, treg, t)
1676 vbyte_func f;
1677 int qp;
1678 int ab, reg;
1679 int x, y, treg;
1680 unsigned long t;
1681 {
1682 char bytes[20];
1683 int count = 4;
1684 bytes[0] = UNW_X4;
1685 bytes[1] = (qp & 0x3f);
1686 bytes[2] = (((x & 1) << 7) | format_ab_reg (ab, reg));
1687 bytes[3] = (((y & 1) << 7) | (treg & 0x7f));
1688 count += output_leb128 (bytes + 4, t, 0);
1689 (*f) (count, bytes, NULL);
1690 }
1691
1692 /* This function allocates a record list structure, and initializes fields. */
1693
1694 static unw_rec_list *
1695 alloc_record (unw_record_type t)
1696 {
1697 unw_rec_list *ptr;
1698 ptr = xmalloc (sizeof (*ptr));
1699 ptr->next = NULL;
1700 ptr->slot_number = SLOT_NUM_NOT_SET;
1701 ptr->r.type = t;
1702 ptr->next_slot_number = 0;
1703 ptr->next_slot_frag = 0;
1704 return ptr;
1705 }
1706
1707 /* Dummy unwind record used for calculating the length of the last prologue or
1708 body region. */
1709
1710 static unw_rec_list *
1711 output_endp ()
1712 {
1713 unw_rec_list *ptr = alloc_record (endp);
1714 return ptr;
1715 }
1716
1717 static unw_rec_list *
1718 output_prologue ()
1719 {
1720 unw_rec_list *ptr = alloc_record (prologue);
1721 memset (&ptr->r.record.r.mask, 0, sizeof (ptr->r.record.r.mask));
1722 return ptr;
1723 }
1724
1725 static unw_rec_list *
1726 output_prologue_gr (saved_mask, reg)
1727 unsigned int saved_mask;
1728 unsigned int reg;
1729 {
1730 unw_rec_list *ptr = alloc_record (prologue_gr);
1731 memset (&ptr->r.record.r.mask, 0, sizeof (ptr->r.record.r.mask));
1732 ptr->r.record.r.grmask = saved_mask;
1733 ptr->r.record.r.grsave = reg;
1734 return ptr;
1735 }
1736
1737 static unw_rec_list *
1738 output_body ()
1739 {
1740 unw_rec_list *ptr = alloc_record (body);
1741 return ptr;
1742 }
1743
1744 static unw_rec_list *
1745 output_mem_stack_f (size)
1746 unsigned int size;
1747 {
1748 unw_rec_list *ptr = alloc_record (mem_stack_f);
1749 ptr->r.record.p.size = size;
1750 return ptr;
1751 }
1752
1753 static unw_rec_list *
1754 output_mem_stack_v ()
1755 {
1756 unw_rec_list *ptr = alloc_record (mem_stack_v);
1757 return ptr;
1758 }
1759
1760 static unw_rec_list *
1761 output_psp_gr (gr)
1762 unsigned int gr;
1763 {
1764 unw_rec_list *ptr = alloc_record (psp_gr);
1765 ptr->r.record.p.gr = gr;
1766 return ptr;
1767 }
1768
1769 static unw_rec_list *
1770 output_psp_sprel (offset)
1771 unsigned int offset;
1772 {
1773 unw_rec_list *ptr = alloc_record (psp_sprel);
1774 ptr->r.record.p.spoff = offset / 4;
1775 return ptr;
1776 }
1777
1778 static unw_rec_list *
1779 output_rp_when ()
1780 {
1781 unw_rec_list *ptr = alloc_record (rp_when);
1782 return ptr;
1783 }
1784
1785 static unw_rec_list *
1786 output_rp_gr (gr)
1787 unsigned int gr;
1788 {
1789 unw_rec_list *ptr = alloc_record (rp_gr);
1790 ptr->r.record.p.gr = gr;
1791 return ptr;
1792 }
1793
1794 static unw_rec_list *
1795 output_rp_br (br)
1796 unsigned int br;
1797 {
1798 unw_rec_list *ptr = alloc_record (rp_br);
1799 ptr->r.record.p.br = br;
1800 return ptr;
1801 }
1802
1803 static unw_rec_list *
1804 output_rp_psprel (offset)
1805 unsigned int offset;
1806 {
1807 unw_rec_list *ptr = alloc_record (rp_psprel);
1808 ptr->r.record.p.pspoff = ENCODED_PSP_OFFSET (offset);
1809 return ptr;
1810 }
1811
1812 static unw_rec_list *
1813 output_rp_sprel (offset)
1814 unsigned int offset;
1815 {
1816 unw_rec_list *ptr = alloc_record (rp_sprel);
1817 ptr->r.record.p.spoff = offset / 4;
1818 return ptr;
1819 }
1820
1821 static unw_rec_list *
1822 output_pfs_when ()
1823 {
1824 unw_rec_list *ptr = alloc_record (pfs_when);
1825 return ptr;
1826 }
1827
1828 static unw_rec_list *
1829 output_pfs_gr (gr)
1830 unsigned int gr;
1831 {
1832 unw_rec_list *ptr = alloc_record (pfs_gr);
1833 ptr->r.record.p.gr = gr;
1834 return ptr;
1835 }
1836
1837 static unw_rec_list *
1838 output_pfs_psprel (offset)
1839 unsigned int offset;
1840 {
1841 unw_rec_list *ptr = alloc_record (pfs_psprel);
1842 ptr->r.record.p.pspoff = ENCODED_PSP_OFFSET (offset);
1843 return ptr;
1844 }
1845
1846 static unw_rec_list *
1847 output_pfs_sprel (offset)
1848 unsigned int offset;
1849 {
1850 unw_rec_list *ptr = alloc_record (pfs_sprel);
1851 ptr->r.record.p.spoff = offset / 4;
1852 return ptr;
1853 }
1854
1855 static unw_rec_list *
1856 output_preds_when ()
1857 {
1858 unw_rec_list *ptr = alloc_record (preds_when);
1859 return ptr;
1860 }
1861
1862 static unw_rec_list *
1863 output_preds_gr (gr)
1864 unsigned int gr;
1865 {
1866 unw_rec_list *ptr = alloc_record (preds_gr);
1867 ptr->r.record.p.gr = gr;
1868 return ptr;
1869 }
1870
1871 static unw_rec_list *
1872 output_preds_psprel (offset)
1873 unsigned int offset;
1874 {
1875 unw_rec_list *ptr = alloc_record (preds_psprel);
1876 ptr->r.record.p.pspoff = ENCODED_PSP_OFFSET (offset);
1877 return ptr;
1878 }
1879
1880 static unw_rec_list *
1881 output_preds_sprel (offset)
1882 unsigned int offset;
1883 {
1884 unw_rec_list *ptr = alloc_record (preds_sprel);
1885 ptr->r.record.p.spoff = offset / 4;
1886 return ptr;
1887 }
1888
1889 static unw_rec_list *
1890 output_fr_mem (mask)
1891 unsigned int mask;
1892 {
1893 unw_rec_list *ptr = alloc_record (fr_mem);
1894 ptr->r.record.p.rmask = mask;
1895 return ptr;
1896 }
1897
1898 static unw_rec_list *
1899 output_frgr_mem (gr_mask, fr_mask)
1900 unsigned int gr_mask;
1901 unsigned int fr_mask;
1902 {
1903 unw_rec_list *ptr = alloc_record (frgr_mem);
1904 ptr->r.record.p.grmask = gr_mask;
1905 ptr->r.record.p.frmask = fr_mask;
1906 return ptr;
1907 }
1908
1909 static unw_rec_list *
1910 output_gr_gr (mask, reg)
1911 unsigned int mask;
1912 unsigned int reg;
1913 {
1914 unw_rec_list *ptr = alloc_record (gr_gr);
1915 ptr->r.record.p.grmask = mask;
1916 ptr->r.record.p.gr = reg;
1917 return ptr;
1918 }
1919
1920 static unw_rec_list *
1921 output_gr_mem (mask)
1922 unsigned int mask;
1923 {
1924 unw_rec_list *ptr = alloc_record (gr_mem);
1925 ptr->r.record.p.rmask = mask;
1926 return ptr;
1927 }
1928
1929 static unw_rec_list *
1930 output_br_mem (unsigned int mask)
1931 {
1932 unw_rec_list *ptr = alloc_record (br_mem);
1933 ptr->r.record.p.brmask = mask;
1934 return ptr;
1935 }
1936
1937 static unw_rec_list *
1938 output_br_gr (save_mask, reg)
1939 unsigned int save_mask;
1940 unsigned int reg;
1941 {
1942 unw_rec_list *ptr = alloc_record (br_gr);
1943 ptr->r.record.p.brmask = save_mask;
1944 ptr->r.record.p.gr = reg;
1945 return ptr;
1946 }
1947
1948 static unw_rec_list *
1949 output_spill_base (offset)
1950 unsigned int offset;
1951 {
1952 unw_rec_list *ptr = alloc_record (spill_base);
1953 ptr->r.record.p.pspoff = ENCODED_PSP_OFFSET (offset);
1954 return ptr;
1955 }
1956
1957 static unw_rec_list *
1958 output_unat_when ()
1959 {
1960 unw_rec_list *ptr = alloc_record (unat_when);
1961 return ptr;
1962 }
1963
1964 static unw_rec_list *
1965 output_unat_gr (gr)
1966 unsigned int gr;
1967 {
1968 unw_rec_list *ptr = alloc_record (unat_gr);
1969 ptr->r.record.p.gr = gr;
1970 return ptr;
1971 }
1972
1973 static unw_rec_list *
1974 output_unat_psprel (offset)
1975 unsigned int offset;
1976 {
1977 unw_rec_list *ptr = alloc_record (unat_psprel);
1978 ptr->r.record.p.pspoff = ENCODED_PSP_OFFSET (offset);
1979 return ptr;
1980 }
1981
1982 static unw_rec_list *
1983 output_unat_sprel (offset)
1984 unsigned int offset;
1985 {
1986 unw_rec_list *ptr = alloc_record (unat_sprel);
1987 ptr->r.record.p.spoff = offset / 4;
1988 return ptr;
1989 }
1990
1991 static unw_rec_list *
1992 output_lc_when ()
1993 {
1994 unw_rec_list *ptr = alloc_record (lc_when);
1995 return ptr;
1996 }
1997
1998 static unw_rec_list *
1999 output_lc_gr (gr)
2000 unsigned int gr;
2001 {
2002 unw_rec_list *ptr = alloc_record (lc_gr);
2003 ptr->r.record.p.gr = gr;
2004 return ptr;
2005 }
2006
2007 static unw_rec_list *
2008 output_lc_psprel (offset)
2009 unsigned int offset;
2010 {
2011 unw_rec_list *ptr = alloc_record (lc_psprel);
2012 ptr->r.record.p.pspoff = ENCODED_PSP_OFFSET (offset);
2013 return ptr;
2014 }
2015
2016 static unw_rec_list *
2017 output_lc_sprel (offset)
2018 unsigned int offset;
2019 {
2020 unw_rec_list *ptr = alloc_record (lc_sprel);
2021 ptr->r.record.p.spoff = offset / 4;
2022 return ptr;
2023 }
2024
2025 static unw_rec_list *
2026 output_fpsr_when ()
2027 {
2028 unw_rec_list *ptr = alloc_record (fpsr_when);
2029 return ptr;
2030 }
2031
2032 static unw_rec_list *
2033 output_fpsr_gr (gr)
2034 unsigned int gr;
2035 {
2036 unw_rec_list *ptr = alloc_record (fpsr_gr);
2037 ptr->r.record.p.gr = gr;
2038 return ptr;
2039 }
2040
2041 static unw_rec_list *
2042 output_fpsr_psprel (offset)
2043 unsigned int offset;
2044 {
2045 unw_rec_list *ptr = alloc_record (fpsr_psprel);
2046 ptr->r.record.p.pspoff = ENCODED_PSP_OFFSET (offset);
2047 return ptr;
2048 }
2049
2050 static unw_rec_list *
2051 output_fpsr_sprel (offset)
2052 unsigned int offset;
2053 {
2054 unw_rec_list *ptr = alloc_record (fpsr_sprel);
2055 ptr->r.record.p.spoff = offset / 4;
2056 return ptr;
2057 }
2058
2059 static unw_rec_list *
2060 output_priunat_when_gr ()
2061 {
2062 unw_rec_list *ptr = alloc_record (priunat_when_gr);
2063 return ptr;
2064 }
2065
2066 static unw_rec_list *
2067 output_priunat_when_mem ()
2068 {
2069 unw_rec_list *ptr = alloc_record (priunat_when_mem);
2070 return ptr;
2071 }
2072
2073 static unw_rec_list *
2074 output_priunat_gr (gr)
2075 unsigned int gr;
2076 {
2077 unw_rec_list *ptr = alloc_record (priunat_gr);
2078 ptr->r.record.p.gr = gr;
2079 return ptr;
2080 }
2081
2082 static unw_rec_list *
2083 output_priunat_psprel (offset)
2084 unsigned int offset;
2085 {
2086 unw_rec_list *ptr = alloc_record (priunat_psprel);
2087 ptr->r.record.p.pspoff = ENCODED_PSP_OFFSET (offset);
2088 return ptr;
2089 }
2090
2091 static unw_rec_list *
2092 output_priunat_sprel (offset)
2093 unsigned int offset;
2094 {
2095 unw_rec_list *ptr = alloc_record (priunat_sprel);
2096 ptr->r.record.p.spoff = offset / 4;
2097 return ptr;
2098 }
2099
2100 static unw_rec_list *
2101 output_bsp_when ()
2102 {
2103 unw_rec_list *ptr = alloc_record (bsp_when);
2104 return ptr;
2105 }
2106
2107 static unw_rec_list *
2108 output_bsp_gr (gr)
2109 unsigned int gr;
2110 {
2111 unw_rec_list *ptr = alloc_record (bsp_gr);
2112 ptr->r.record.p.gr = gr;
2113 return ptr;
2114 }
2115
2116 static unw_rec_list *
2117 output_bsp_psprel (offset)
2118 unsigned int offset;
2119 {
2120 unw_rec_list *ptr = alloc_record (bsp_psprel);
2121 ptr->r.record.p.pspoff = ENCODED_PSP_OFFSET (offset);
2122 return ptr;
2123 }
2124
2125 static unw_rec_list *
2126 output_bsp_sprel (offset)
2127 unsigned int offset;
2128 {
2129 unw_rec_list *ptr = alloc_record (bsp_sprel);
2130 ptr->r.record.p.spoff = offset / 4;
2131 return ptr;
2132 }
2133
2134 static unw_rec_list *
2135 output_bspstore_when ()
2136 {
2137 unw_rec_list *ptr = alloc_record (bspstore_when);
2138 return ptr;
2139 }
2140
2141 static unw_rec_list *
2142 output_bspstore_gr (gr)
2143 unsigned int gr;
2144 {
2145 unw_rec_list *ptr = alloc_record (bspstore_gr);
2146 ptr->r.record.p.gr = gr;
2147 return ptr;
2148 }
2149
2150 static unw_rec_list *
2151 output_bspstore_psprel (offset)
2152 unsigned int offset;
2153 {
2154 unw_rec_list *ptr = alloc_record (bspstore_psprel);
2155 ptr->r.record.p.pspoff = ENCODED_PSP_OFFSET (offset);
2156 return ptr;
2157 }
2158
2159 static unw_rec_list *
2160 output_bspstore_sprel (offset)
2161 unsigned int offset;
2162 {
2163 unw_rec_list *ptr = alloc_record (bspstore_sprel);
2164 ptr->r.record.p.spoff = offset / 4;
2165 return ptr;
2166 }
2167
2168 static unw_rec_list *
2169 output_rnat_when ()
2170 {
2171 unw_rec_list *ptr = alloc_record (rnat_when);
2172 return ptr;
2173 }
2174
2175 static unw_rec_list *
2176 output_rnat_gr (gr)
2177 unsigned int gr;
2178 {
2179 unw_rec_list *ptr = alloc_record (rnat_gr);
2180 ptr->r.record.p.gr = gr;
2181 return ptr;
2182 }
2183
2184 static unw_rec_list *
2185 output_rnat_psprel (offset)
2186 unsigned int offset;
2187 {
2188 unw_rec_list *ptr = alloc_record (rnat_psprel);
2189 ptr->r.record.p.pspoff = ENCODED_PSP_OFFSET (offset);
2190 return ptr;
2191 }
2192
2193 static unw_rec_list *
2194 output_rnat_sprel (offset)
2195 unsigned int offset;
2196 {
2197 unw_rec_list *ptr = alloc_record (rnat_sprel);
2198 ptr->r.record.p.spoff = offset / 4;
2199 return ptr;
2200 }
2201
2202 static unw_rec_list *
2203 output_unwabi (abi, context)
2204 unsigned long abi;
2205 unsigned long context;
2206 {
2207 unw_rec_list *ptr = alloc_record (unwabi);
2208 ptr->r.record.p.abi = abi;
2209 ptr->r.record.p.context = context;
2210 return ptr;
2211 }
2212
2213 static unw_rec_list *
2214 output_epilogue (unsigned long ecount)
2215 {
2216 unw_rec_list *ptr = alloc_record (epilogue);
2217 ptr->r.record.b.ecount = ecount;
2218 return ptr;
2219 }
2220
2221 static unw_rec_list *
2222 output_label_state (unsigned long label)
2223 {
2224 unw_rec_list *ptr = alloc_record (label_state);
2225 ptr->r.record.b.label = label;
2226 return ptr;
2227 }
2228
2229 static unw_rec_list *
2230 output_copy_state (unsigned long label)
2231 {
2232 unw_rec_list *ptr = alloc_record (copy_state);
2233 ptr->r.record.b.label = label;
2234 return ptr;
2235 }
2236
2237 static unw_rec_list *
2238 output_spill_psprel (ab, reg, offset)
2239 unsigned int ab;
2240 unsigned int reg;
2241 unsigned int offset;
2242 {
2243 unw_rec_list *ptr = alloc_record (spill_psprel);
2244 ptr->r.record.x.ab = ab;
2245 ptr->r.record.x.reg = reg;
2246 ptr->r.record.x.pspoff = ENCODED_PSP_OFFSET (offset);
2247 return ptr;
2248 }
2249
2250 static unw_rec_list *
2251 output_spill_sprel (ab, reg, offset)
2252 unsigned int ab;
2253 unsigned int reg;
2254 unsigned int offset;
2255 {
2256 unw_rec_list *ptr = alloc_record (spill_sprel);
2257 ptr->r.record.x.ab = ab;
2258 ptr->r.record.x.reg = reg;
2259 ptr->r.record.x.spoff = offset / 4;
2260 return ptr;
2261 }
2262
2263 static unw_rec_list *
2264 output_spill_psprel_p (ab, reg, offset, predicate)
2265 unsigned int ab;
2266 unsigned int reg;
2267 unsigned int offset;
2268 unsigned int predicate;
2269 {
2270 unw_rec_list *ptr = alloc_record (spill_psprel_p);
2271 ptr->r.record.x.ab = ab;
2272 ptr->r.record.x.reg = reg;
2273 ptr->r.record.x.pspoff = ENCODED_PSP_OFFSET (offset);
2274 ptr->r.record.x.qp = predicate;
2275 return ptr;
2276 }
2277
2278 static unw_rec_list *
2279 output_spill_sprel_p (ab, reg, offset, predicate)
2280 unsigned int ab;
2281 unsigned int reg;
2282 unsigned int offset;
2283 unsigned int predicate;
2284 {
2285 unw_rec_list *ptr = alloc_record (spill_sprel_p);
2286 ptr->r.record.x.ab = ab;
2287 ptr->r.record.x.reg = reg;
2288 ptr->r.record.x.spoff = offset / 4;
2289 ptr->r.record.x.qp = predicate;
2290 return ptr;
2291 }
2292
2293 static unw_rec_list *
2294 output_spill_reg (ab, reg, targ_reg, xy)
2295 unsigned int ab;
2296 unsigned int reg;
2297 unsigned int targ_reg;
2298 unsigned int xy;
2299 {
2300 unw_rec_list *ptr = alloc_record (spill_reg);
2301 ptr->r.record.x.ab = ab;
2302 ptr->r.record.x.reg = reg;
2303 ptr->r.record.x.treg = targ_reg;
2304 ptr->r.record.x.xy = xy;
2305 return ptr;
2306 }
2307
2308 static unw_rec_list *
2309 output_spill_reg_p (ab, reg, targ_reg, xy, predicate)
2310 unsigned int ab;
2311 unsigned int reg;
2312 unsigned int targ_reg;
2313 unsigned int xy;
2314 unsigned int predicate;
2315 {
2316 unw_rec_list *ptr = alloc_record (spill_reg_p);
2317 ptr->r.record.x.ab = ab;
2318 ptr->r.record.x.reg = reg;
2319 ptr->r.record.x.treg = targ_reg;
2320 ptr->r.record.x.xy = xy;
2321 ptr->r.record.x.qp = predicate;
2322 return ptr;
2323 }
2324
2325 /* Given a unw_rec_list process the correct format with the
2326 specified function. */
2327
2328 static void
2329 process_one_record (ptr, f)
2330 unw_rec_list *ptr;
2331 vbyte_func f;
2332 {
2333 unsigned long fr_mask, gr_mask;
2334
2335 switch (ptr->r.type)
2336 {
2337 /* This is a dummy record that takes up no space in the output. */
2338 case endp:
2339 break;
2340
2341 case gr_mem:
2342 case fr_mem:
2343 case br_mem:
2344 case frgr_mem:
2345 /* These are taken care of by prologue/prologue_gr. */
2346 break;
2347
2348 case prologue_gr:
2349 case prologue:
2350 if (ptr->r.type == prologue_gr)
2351 output_R2_format (f, ptr->r.record.r.grmask,
2352 ptr->r.record.r.grsave, ptr->r.record.r.rlen);
2353 else
2354 output_R1_format (f, ptr->r.type, ptr->r.record.r.rlen);
2355
2356 /* Output descriptor(s) for union of register spills (if any). */
2357 gr_mask = ptr->r.record.r.mask.gr_mem;
2358 fr_mask = ptr->r.record.r.mask.fr_mem;
2359 if (fr_mask)
2360 {
2361 if ((fr_mask & ~0xfUL) == 0)
2362 output_P6_format (f, fr_mem, fr_mask);
2363 else
2364 {
2365 output_P5_format (f, gr_mask, fr_mask);
2366 gr_mask = 0;
2367 }
2368 }
2369 if (gr_mask)
2370 output_P6_format (f, gr_mem, gr_mask);
2371 if (ptr->r.record.r.mask.br_mem)
2372 output_P1_format (f, ptr->r.record.r.mask.br_mem);
2373
2374 /* output imask descriptor if necessary: */
2375 if (ptr->r.record.r.mask.i)
2376 output_P4_format (f, ptr->r.record.r.mask.i,
2377 ptr->r.record.r.imask_size);
2378 break;
2379
2380 case body:
2381 output_R1_format (f, ptr->r.type, ptr->r.record.r.rlen);
2382 break;
2383 case mem_stack_f:
2384 case mem_stack_v:
2385 output_P7_format (f, ptr->r.type, ptr->r.record.p.t,
2386 ptr->r.record.p.size);
2387 break;
2388 case psp_gr:
2389 case rp_gr:
2390 case pfs_gr:
2391 case preds_gr:
2392 case unat_gr:
2393 case lc_gr:
2394 case fpsr_gr:
2395 case priunat_gr:
2396 case bsp_gr:
2397 case bspstore_gr:
2398 case rnat_gr:
2399 output_P3_format (f, ptr->r.type, ptr->r.record.p.gr);
2400 break;
2401 case rp_br:
2402 output_P3_format (f, rp_br, ptr->r.record.p.br);
2403 break;
2404 case psp_sprel:
2405 output_P7_format (f, psp_sprel, ptr->r.record.p.spoff, 0);
2406 break;
2407 case rp_when:
2408 case pfs_when:
2409 case preds_when:
2410 case unat_when:
2411 case lc_when:
2412 case fpsr_when:
2413 output_P7_format (f, ptr->r.type, ptr->r.record.p.t, 0);
2414 break;
2415 case rp_psprel:
2416 case pfs_psprel:
2417 case preds_psprel:
2418 case unat_psprel:
2419 case lc_psprel:
2420 case fpsr_psprel:
2421 case spill_base:
2422 output_P7_format (f, ptr->r.type, ptr->r.record.p.pspoff, 0);
2423 break;
2424 case rp_sprel:
2425 case pfs_sprel:
2426 case preds_sprel:
2427 case unat_sprel:
2428 case lc_sprel:
2429 case fpsr_sprel:
2430 case priunat_sprel:
2431 case bsp_sprel:
2432 case bspstore_sprel:
2433 case rnat_sprel:
2434 output_P8_format (f, ptr->r.type, ptr->r.record.p.spoff);
2435 break;
2436 case gr_gr:
2437 output_P9_format (f, ptr->r.record.p.grmask, ptr->r.record.p.gr);
2438 break;
2439 case br_gr:
2440 output_P2_format (f, ptr->r.record.p.brmask, ptr->r.record.p.gr);
2441 break;
2442 case spill_mask:
2443 as_bad ("spill_mask record unimplemented.");
2444 break;
2445 case priunat_when_gr:
2446 case priunat_when_mem:
2447 case bsp_when:
2448 case bspstore_when:
2449 case rnat_when:
2450 output_P8_format (f, ptr->r.type, ptr->r.record.p.t);
2451 break;
2452 case priunat_psprel:
2453 case bsp_psprel:
2454 case bspstore_psprel:
2455 case rnat_psprel:
2456 output_P8_format (f, ptr->r.type, ptr->r.record.p.pspoff);
2457 break;
2458 case unwabi:
2459 output_P10_format (f, ptr->r.record.p.abi, ptr->r.record.p.context);
2460 break;
2461 case epilogue:
2462 output_B3_format (f, ptr->r.record.b.ecount, ptr->r.record.b.t);
2463 break;
2464 case label_state:
2465 case copy_state:
2466 output_B4_format (f, ptr->r.type, ptr->r.record.b.label);
2467 break;
2468 case spill_psprel:
2469 output_X1_format (f, ptr->r.type, ptr->r.record.x.ab,
2470 ptr->r.record.x.reg, ptr->r.record.x.t,
2471 ptr->r.record.x.pspoff);
2472 break;
2473 case spill_sprel:
2474 output_X1_format (f, ptr->r.type, ptr->r.record.x.ab,
2475 ptr->r.record.x.reg, ptr->r.record.x.t,
2476 ptr->r.record.x.spoff);
2477 break;
2478 case spill_reg:
2479 output_X2_format (f, ptr->r.record.x.ab, ptr->r.record.x.reg,
2480 ptr->r.record.x.xy >> 1, ptr->r.record.x.xy,
2481 ptr->r.record.x.treg, ptr->r.record.x.t);
2482 break;
2483 case spill_psprel_p:
2484 output_X3_format (f, ptr->r.type, ptr->r.record.x.qp,
2485 ptr->r.record.x.ab, ptr->r.record.x.reg,
2486 ptr->r.record.x.t, ptr->r.record.x.pspoff);
2487 break;
2488 case spill_sprel_p:
2489 output_X3_format (f, ptr->r.type, ptr->r.record.x.qp,
2490 ptr->r.record.x.ab, ptr->r.record.x.reg,
2491 ptr->r.record.x.t, ptr->r.record.x.spoff);
2492 break;
2493 case spill_reg_p:
2494 output_X4_format (f, ptr->r.record.x.qp, ptr->r.record.x.ab,
2495 ptr->r.record.x.reg, ptr->r.record.x.xy >> 1,
2496 ptr->r.record.x.xy, ptr->r.record.x.treg,
2497 ptr->r.record.x.t);
2498 break;
2499 default:
2500 as_bad ("record_type_not_valid");
2501 break;
2502 }
2503 }
2504
2505 /* Given a unw_rec_list list, process all the records with
2506 the specified function. */
2507 static void
2508 process_unw_records (list, f)
2509 unw_rec_list *list;
2510 vbyte_func f;
2511 {
2512 unw_rec_list *ptr;
2513 for (ptr = list; ptr; ptr = ptr->next)
2514 process_one_record (ptr, f);
2515 }
2516
2517 /* Determine the size of a record list in bytes. */
2518 static int
2519 calc_record_size (list)
2520 unw_rec_list *list;
2521 {
2522 vbyte_count = 0;
2523 process_unw_records (list, count_output);
2524 return vbyte_count;
2525 }
2526
2527 /* Update IMASK bitmask to reflect the fact that one or more registers
2528 of type TYPE are saved starting at instruction with index T. If N
2529 bits are set in REGMASK, it is assumed that instructions T through
2530 T+N-1 save these registers.
2531
2532 TYPE values:
2533 0: no save
2534 1: instruction saves next fp reg
2535 2: instruction saves next general reg
2536 3: instruction saves next branch reg */
2537 static void
2538 set_imask (region, regmask, t, type)
2539 unw_rec_list *region;
2540 unsigned long regmask;
2541 unsigned long t;
2542 unsigned int type;
2543 {
2544 unsigned char *imask;
2545 unsigned long imask_size;
2546 unsigned int i;
2547 int pos;
2548
2549 imask = region->r.record.r.mask.i;
2550 imask_size = region->r.record.r.imask_size;
2551 if (!imask)
2552 {
2553 imask_size = (region->r.record.r.rlen * 2 + 7) / 8 + 1;
2554 imask = xmalloc (imask_size);
2555 memset (imask, 0, imask_size);
2556
2557 region->r.record.r.imask_size = imask_size;
2558 region->r.record.r.mask.i = imask;
2559 }
2560
2561 i = (t / 4) + 1;
2562 pos = 2 * (3 - t % 4);
2563 while (regmask)
2564 {
2565 if (i >= imask_size)
2566 {
2567 as_bad ("Ignoring attempt to spill beyond end of region");
2568 return;
2569 }
2570
2571 imask[i] |= (type & 0x3) << pos;
2572
2573 regmask &= (regmask - 1);
2574 pos -= 2;
2575 if (pos < 0)
2576 {
2577 pos = 0;
2578 ++i;
2579 }
2580 }
2581 }
2582
2583 /* Return the number of instruction slots from FIRST_ADDR to SLOT_ADDR.
2584 SLOT_FRAG is the frag containing SLOT_ADDR, and FIRST_FRAG is the frag
2585 containing FIRST_ADDR. If BEFORE_RELAX, then we use worst-case estimates
2586 for frag sizes. */
2587
2588 unsigned long
2589 slot_index (slot_addr, slot_frag, first_addr, first_frag, before_relax)
2590 unsigned long slot_addr;
2591 fragS *slot_frag;
2592 unsigned long first_addr;
2593 fragS *first_frag;
2594 int before_relax;
2595 {
2596 unsigned long index = 0;
2597
2598 /* First time we are called, the initial address and frag are invalid. */
2599 if (first_addr == 0)
2600 return 0;
2601
2602 /* If the two addresses are in different frags, then we need to add in
2603 the remaining size of this frag, and then the entire size of intermediate
2604 frags. */
2605 while (slot_frag != first_frag)
2606 {
2607 unsigned long start_addr = (unsigned long) &first_frag->fr_literal;
2608
2609 if (! before_relax)
2610 {
2611 /* We can get the final addresses only during and after
2612 relaxation. */
2613 if (first_frag->fr_next && first_frag->fr_next->fr_address)
2614 index += 3 * ((first_frag->fr_next->fr_address
2615 - first_frag->fr_address
2616 - first_frag->fr_fix) >> 4);
2617 }
2618 else
2619 /* We don't know what the final addresses will be. We try our
2620 best to estimate. */
2621 switch (first_frag->fr_type)
2622 {
2623 default:
2624 break;
2625
2626 case rs_space:
2627 as_fatal ("only constant space allocation is supported");
2628 break;
2629
2630 case rs_align:
2631 case rs_align_code:
2632 case rs_align_test:
2633 /* Take alignment into account. Assume the worst case
2634 before relaxation. */
2635 index += 3 * ((1 << first_frag->fr_offset) >> 4);
2636 break;
2637
2638 case rs_org:
2639 if (first_frag->fr_symbol)
2640 {
2641 as_fatal ("only constant offsets are supported");
2642 break;
2643 }
2644 case rs_fill:
2645 index += 3 * (first_frag->fr_offset >> 4);
2646 break;
2647 }
2648
2649 /* Add in the full size of the frag converted to instruction slots. */
2650 index += 3 * (first_frag->fr_fix >> 4);
2651 /* Subtract away the initial part before first_addr. */
2652 index -= (3 * ((first_addr >> 4) - (start_addr >> 4))
2653 + ((first_addr & 0x3) - (start_addr & 0x3)));
2654
2655 /* Move to the beginning of the next frag. */
2656 first_frag = first_frag->fr_next;
2657 first_addr = (unsigned long) &first_frag->fr_literal;
2658 }
2659
2660 /* Add in the used part of the last frag. */
2661 index += (3 * ((slot_addr >> 4) - (first_addr >> 4))
2662 + ((slot_addr & 0x3) - (first_addr & 0x3)));
2663 return index;
2664 }
2665
2666 /* Optimize unwind record directives. */
2667
2668 static unw_rec_list *
2669 optimize_unw_records (list)
2670 unw_rec_list *list;
2671 {
2672 if (!list)
2673 return NULL;
2674
2675 /* If the only unwind record is ".prologue" or ".prologue" followed
2676 by ".body", then we can optimize the unwind directives away. */
2677 if (list->r.type == prologue
2678 && (list->next->r.type == endp
2679 || (list->next->r.type == body && list->next->next->r.type == endp)))
2680 return NULL;
2681
2682 return list;
2683 }
2684
2685 /* Given a complete record list, process any records which have
2686 unresolved fields, (ie length counts for a prologue). After
2687 this has been run, all necessary information should be available
2688 within each record to generate an image. */
2689
2690 static void
2691 fixup_unw_records (list, before_relax)
2692 unw_rec_list *list;
2693 int before_relax;
2694 {
2695 unw_rec_list *ptr, *region = 0;
2696 unsigned long first_addr = 0, rlen = 0, t;
2697 fragS *first_frag = 0;
2698
2699 for (ptr = list; ptr; ptr = ptr->next)
2700 {
2701 if (ptr->slot_number == SLOT_NUM_NOT_SET)
2702 as_bad (" Insn slot not set in unwind record.");
2703 t = slot_index (ptr->slot_number, ptr->slot_frag,
2704 first_addr, first_frag, before_relax);
2705 switch (ptr->r.type)
2706 {
2707 case prologue:
2708 case prologue_gr:
2709 case body:
2710 {
2711 unw_rec_list *last;
2712 int size;
2713 unsigned long last_addr = 0;
2714 fragS *last_frag = NULL;
2715
2716 first_addr = ptr->slot_number;
2717 first_frag = ptr->slot_frag;
2718 /* Find either the next body/prologue start, or the end of
2719 the function, and determine the size of the region. */
2720 for (last = ptr->next; last != NULL; last = last->next)
2721 if (last->r.type == prologue || last->r.type == prologue_gr
2722 || last->r.type == body || last->r.type == endp)
2723 {
2724 last_addr = last->slot_number;
2725 last_frag = last->slot_frag;
2726 break;
2727 }
2728 size = slot_index (last_addr, last_frag, first_addr, first_frag,
2729 before_relax);
2730 rlen = ptr->r.record.r.rlen = size;
2731 if (ptr->r.type == body)
2732 /* End of region. */
2733 region = 0;
2734 else
2735 region = ptr;
2736 break;
2737 }
2738 case epilogue:
2739 if (t < rlen)
2740 ptr->r.record.b.t = rlen - 1 - t;
2741 else
2742 /* This happens when a memory-stack-less procedure uses a
2743 ".restore sp" directive at the end of a region to pop
2744 the frame state. */
2745 ptr->r.record.b.t = 0;
2746 break;
2747
2748 case mem_stack_f:
2749 case mem_stack_v:
2750 case rp_when:
2751 case pfs_when:
2752 case preds_when:
2753 case unat_when:
2754 case lc_when:
2755 case fpsr_when:
2756 case priunat_when_gr:
2757 case priunat_when_mem:
2758 case bsp_when:
2759 case bspstore_when:
2760 case rnat_when:
2761 ptr->r.record.p.t = t;
2762 break;
2763
2764 case spill_reg:
2765 case spill_sprel:
2766 case spill_psprel:
2767 case spill_reg_p:
2768 case spill_sprel_p:
2769 case spill_psprel_p:
2770 ptr->r.record.x.t = t;
2771 break;
2772
2773 case frgr_mem:
2774 if (!region)
2775 {
2776 as_bad ("frgr_mem record before region record!");
2777 return;
2778 }
2779 region->r.record.r.mask.fr_mem |= ptr->r.record.p.frmask;
2780 region->r.record.r.mask.gr_mem |= ptr->r.record.p.grmask;
2781 set_imask (region, ptr->r.record.p.frmask, t, 1);
2782 set_imask (region, ptr->r.record.p.grmask, t, 2);
2783 break;
2784 case fr_mem:
2785 if (!region)
2786 {
2787 as_bad ("fr_mem record before region record!");
2788 return;
2789 }
2790 region->r.record.r.mask.fr_mem |= ptr->r.record.p.rmask;
2791 set_imask (region, ptr->r.record.p.rmask, t, 1);
2792 break;
2793 case gr_mem:
2794 if (!region)
2795 {
2796 as_bad ("gr_mem record before region record!");
2797 return;
2798 }
2799 region->r.record.r.mask.gr_mem |= ptr->r.record.p.rmask;
2800 set_imask (region, ptr->r.record.p.rmask, t, 2);
2801 break;
2802 case br_mem:
2803 if (!region)
2804 {
2805 as_bad ("br_mem record before region record!");
2806 return;
2807 }
2808 region->r.record.r.mask.br_mem |= ptr->r.record.p.brmask;
2809 set_imask (region, ptr->r.record.p.brmask, t, 3);
2810 break;
2811
2812 case gr_gr:
2813 if (!region)
2814 {
2815 as_bad ("gr_gr record before region record!");
2816 return;
2817 }
2818 set_imask (region, ptr->r.record.p.grmask, t, 2);
2819 break;
2820 case br_gr:
2821 if (!region)
2822 {
2823 as_bad ("br_gr record before region record!");
2824 return;
2825 }
2826 set_imask (region, ptr->r.record.p.brmask, t, 3);
2827 break;
2828
2829 default:
2830 break;
2831 }
2832 }
2833 }
2834
2835 /* Estimate the size of a frag before relaxing. We only have one type of frag
2836 to handle here, which is the unwind info frag. */
2837
2838 int
2839 ia64_estimate_size_before_relax (fragS *frag,
2840 asection *segtype ATTRIBUTE_UNUSED)
2841 {
2842 unw_rec_list *list;
2843 int len, size, pad;
2844
2845 /* ??? This code is identical to the first part of ia64_convert_frag. */
2846 list = (unw_rec_list *) frag->fr_opcode;
2847 fixup_unw_records (list, 0);
2848
2849 len = calc_record_size (list);
2850 /* pad to pointer-size boundary. */
2851 pad = len % md.pointer_size;
2852 if (pad != 0)
2853 len += md.pointer_size - pad;
2854 /* Add 8 for the header. */
2855 size = len + 8;
2856 /* Add a pointer for the personality offset. */
2857 if (frag->fr_offset)
2858 size += md.pointer_size;
2859
2860 /* fr_var carries the max_chars that we created the fragment with.
2861 We must, of course, have allocated enough memory earlier. */
2862 assert (frag->fr_var >= size);
2863
2864 return frag->fr_fix + size;
2865 }
2866
2867 /* This function converts a rs_machine_dependent variant frag into a
2868 normal fill frag with the unwind image from the the record list. */
2869 void
2870 ia64_convert_frag (fragS *frag)
2871 {
2872 unw_rec_list *list;
2873 int len, size, pad;
2874 valueT flag_value;
2875
2876 /* ??? This code is identical to ia64_estimate_size_before_relax. */
2877 list = (unw_rec_list *) frag->fr_opcode;
2878 fixup_unw_records (list, 0);
2879
2880 len = calc_record_size (list);
2881 /* pad to pointer-size boundary. */
2882 pad = len % md.pointer_size;
2883 if (pad != 0)
2884 len += md.pointer_size - pad;
2885 /* Add 8 for the header. */
2886 size = len + 8;
2887 /* Add a pointer for the personality offset. */
2888 if (frag->fr_offset)
2889 size += md.pointer_size;
2890
2891 /* fr_var carries the max_chars that we created the fragment with.
2892 We must, of course, have allocated enough memory earlier. */
2893 assert (frag->fr_var >= size);
2894
2895 /* Initialize the header area. fr_offset is initialized with
2896 unwind.personality_routine. */
2897 if (frag->fr_offset)
2898 {
2899 if (md.flags & EF_IA_64_ABI64)
2900 flag_value = (bfd_vma) 3 << 32;
2901 else
2902 /* 32-bit unwind info block. */
2903 flag_value = (bfd_vma) 0x1003 << 32;
2904 }
2905 else
2906 flag_value = 0;
2907
2908 md_number_to_chars (frag->fr_literal,
2909 (((bfd_vma) 1 << 48) /* Version. */
2910 | flag_value /* U & E handler flags. */
2911 | (len / md.pointer_size)), /* Length. */
2912 8);
2913
2914 /* Skip the header. */
2915 vbyte_mem_ptr = frag->fr_literal + 8;
2916 process_unw_records (list, output_vbyte_mem);
2917
2918 /* Fill the padding bytes with zeros. */
2919 if (pad != 0)
2920 md_number_to_chars (frag->fr_literal + len + 8 - md.pointer_size + pad, 0,
2921 md.pointer_size - pad);
2922
2923 frag->fr_fix += size;
2924 frag->fr_type = rs_fill;
2925 frag->fr_var = 0;
2926 frag->fr_offset = 0;
2927 }
2928
2929 static int
2930 convert_expr_to_ab_reg (e, ab, regp)
2931 expressionS *e;
2932 unsigned int *ab;
2933 unsigned int *regp;
2934 {
2935 unsigned int reg;
2936
2937 if (e->X_op != O_register)
2938 return 0;
2939
2940 reg = e->X_add_number;
2941 if (reg >= (REG_GR + 4) && reg <= (REG_GR + 7))
2942 {
2943 *ab = 0;
2944 *regp = reg - REG_GR;
2945 }
2946 else if ((reg >= (REG_FR + 2) && reg <= (REG_FR + 5))
2947 || (reg >= (REG_FR + 16) && reg <= (REG_FR + 31)))
2948 {
2949 *ab = 1;
2950 *regp = reg - REG_FR;
2951 }
2952 else if (reg >= (REG_BR + 1) && reg <= (REG_BR + 5))
2953 {
2954 *ab = 2;
2955 *regp = reg - REG_BR;
2956 }
2957 else
2958 {
2959 *ab = 3;
2960 switch (reg)
2961 {
2962 case REG_PR: *regp = 0; break;
2963 case REG_PSP: *regp = 1; break;
2964 case REG_PRIUNAT: *regp = 2; break;
2965 case REG_BR + 0: *regp = 3; break;
2966 case REG_AR + AR_BSP: *regp = 4; break;
2967 case REG_AR + AR_BSPSTORE: *regp = 5; break;
2968 case REG_AR + AR_RNAT: *regp = 6; break;
2969 case REG_AR + AR_UNAT: *regp = 7; break;
2970 case REG_AR + AR_FPSR: *regp = 8; break;
2971 case REG_AR + AR_PFS: *regp = 9; break;
2972 case REG_AR + AR_LC: *regp = 10; break;
2973
2974 default:
2975 return 0;
2976 }
2977 }
2978 return 1;
2979 }
2980
2981 static int
2982 convert_expr_to_xy_reg (e, xy, regp)
2983 expressionS *e;
2984 unsigned int *xy;
2985 unsigned int *regp;
2986 {
2987 unsigned int reg;
2988
2989 if (e->X_op != O_register)
2990 return 0;
2991
2992 reg = e->X_add_number;
2993
2994 if (/* reg >= REG_GR && */ reg <= (REG_GR + 127))
2995 {
2996 *xy = 0;
2997 *regp = reg - REG_GR;
2998 }
2999 else if (reg >= REG_FR && reg <= (REG_FR + 127))
3000 {
3001 *xy = 1;
3002 *regp = reg - REG_FR;
3003 }
3004 else if (reg >= REG_BR && reg <= (REG_BR + 7))
3005 {
3006 *xy = 2;
3007 *regp = reg - REG_BR;
3008 }
3009 else
3010 return -1;
3011 return 1;
3012 }
3013
3014 static void
3015 dot_align (int arg)
3016 {
3017 /* The current frag is an alignment frag. */
3018 align_frag = frag_now;
3019 s_align_bytes (arg);
3020 }
3021
3022 static void
3023 dot_radix (dummy)
3024 int dummy ATTRIBUTE_UNUSED;
3025 {
3026 int radix;
3027
3028 SKIP_WHITESPACE ();
3029 radix = *input_line_pointer++;
3030
3031 if (radix != 'C' && !is_end_of_line[(unsigned char) radix])
3032 {
3033 as_bad ("Radix `%c' unsupported", *input_line_pointer);
3034 ignore_rest_of_line ();
3035 return;
3036 }
3037 }
3038
3039 /* Helper function for .loc directives. If the assembler is not generating
3040 line number info, then we need to remember which instructions have a .loc
3041 directive, and only call dwarf2_gen_line_info for those instructions. */
3042
3043 static void
3044 dot_loc (int x)
3045 {
3046 CURR_SLOT.loc_directive_seen = 1;
3047 dwarf2_directive_loc (x);
3048 }
3049
3050 /* .sbss, .bss etc. are macros that expand into ".section SECNAME". */
3051 static void
3052 dot_special_section (which)
3053 int which;
3054 {
3055 set_section ((char *) special_section_name[which]);
3056 }
3057
3058 /* Return -1 for warning and 0 for error. */
3059
3060 static int
3061 unwind_diagnostic (const char * region, const char *directive)
3062 {
3063 if (md.unwind_check == unwind_check_warning)
3064 {
3065 as_warn (".%s outside of %s", directive, region);
3066 return -1;
3067 }
3068 else
3069 {
3070 as_bad (".%s outside of %s", directive, region);
3071 ignore_rest_of_line ();
3072 return 0;
3073 }
3074 }
3075
3076 /* Return 1 if a directive is in a procedure, -1 if a directive isn't in
3077 a procedure but the unwind directive check is set to warning, 0 if
3078 a directive isn't in a procedure and the unwind directive check is set
3079 to error. */
3080
3081 static int
3082 in_procedure (const char *directive)
3083 {
3084 if (unwind.proc_start
3085 && (!unwind.saved_text_seg || strcmp (directive, "endp") == 0))
3086 return 1;
3087 return unwind_diagnostic ("procedure", directive);
3088 }
3089
3090 /* Return 1 if a directive is in a prologue, -1 if a directive isn't in
3091 a prologue but the unwind directive check is set to warning, 0 if
3092 a directive isn't in a prologue and the unwind directive check is set
3093 to error. */
3094
3095 static int
3096 in_prologue (const char *directive)
3097 {
3098 int in = in_procedure (directive);
3099 if (in)
3100 {
3101 /* We are in a procedure. Check if we are in a prologue. */
3102 if (unwind.prologue)
3103 return 1;
3104 /* We only want to issue one message. */
3105 if (in == 1)
3106 return unwind_diagnostic ("prologue", directive);
3107 else
3108 return -1;
3109 }
3110 return 0;
3111 }
3112
3113 /* Return 1 if a directive is in a body, -1 if a directive isn't in
3114 a body but the unwind directive check is set to warning, 0 if
3115 a directive isn't in a body and the unwind directive check is set
3116 to error. */
3117
3118 static int
3119 in_body (const char *directive)
3120 {
3121 int in = in_procedure (directive);
3122 if (in)
3123 {
3124 /* We are in a procedure. Check if we are in a body. */
3125 if (unwind.body)
3126 return 1;
3127 /* We only want to issue one message. */
3128 if (in == 1)
3129 return unwind_diagnostic ("body region", directive);
3130 else
3131 return -1;
3132 }
3133 return 0;
3134 }
3135
3136 static void
3137 add_unwind_entry (ptr)
3138 unw_rec_list *ptr;
3139 {
3140 if (unwind.tail)
3141 unwind.tail->next = ptr;
3142 else
3143 unwind.list = ptr;
3144 unwind.tail = ptr;
3145
3146 /* The current entry can in fact be a chain of unwind entries. */
3147 if (unwind.current_entry == NULL)
3148 unwind.current_entry = ptr;
3149 }
3150
3151 static void
3152 dot_fframe (dummy)
3153 int dummy ATTRIBUTE_UNUSED;
3154 {
3155 expressionS e;
3156
3157 if (!in_prologue ("fframe"))
3158 return;
3159
3160 parse_operand (&e);
3161
3162 if (e.X_op != O_constant)
3163 as_bad ("Operand to .fframe must be a constant");
3164 else
3165 add_unwind_entry (output_mem_stack_f (e.X_add_number));
3166 }
3167
3168 static void
3169 dot_vframe (dummy)
3170 int dummy ATTRIBUTE_UNUSED;
3171 {
3172 expressionS e;
3173 unsigned reg;
3174
3175 if (!in_prologue ("vframe"))
3176 return;
3177
3178 parse_operand (&e);
3179 reg = e.X_add_number - REG_GR;
3180 if (e.X_op == O_register && reg < 128)
3181 {
3182 add_unwind_entry (output_mem_stack_v ());
3183 if (! (unwind.prologue_mask & 2))
3184 add_unwind_entry (output_psp_gr (reg));
3185 }
3186 else
3187 as_bad ("First operand to .vframe must be a general register");
3188 }
3189
3190 static void
3191 dot_vframesp (dummy)
3192 int dummy ATTRIBUTE_UNUSED;
3193 {
3194 expressionS e;
3195
3196 if (!in_prologue ("vframesp"))
3197 return;
3198
3199 parse_operand (&e);
3200 if (e.X_op == O_constant)
3201 {
3202 add_unwind_entry (output_mem_stack_v ());
3203 add_unwind_entry (output_psp_sprel (e.X_add_number));
3204 }
3205 else
3206 as_bad ("Operand to .vframesp must be a constant (sp-relative offset)");
3207 }
3208
3209 static void
3210 dot_vframepsp (dummy)
3211 int dummy ATTRIBUTE_UNUSED;
3212 {
3213 expressionS e;
3214
3215 if (!in_prologue ("vframepsp"))
3216 return;
3217
3218 parse_operand (&e);
3219 if (e.X_op == O_constant)
3220 {
3221 add_unwind_entry (output_mem_stack_v ());
3222 add_unwind_entry (output_psp_sprel (e.X_add_number));
3223 }
3224 else
3225 as_bad ("Operand to .vframepsp must be a constant (psp-relative offset)");
3226 }
3227
3228 static void
3229 dot_save (dummy)
3230 int dummy ATTRIBUTE_UNUSED;
3231 {
3232 expressionS e1, e2;
3233 int sep;
3234 int reg1, reg2;
3235
3236 if (!in_prologue ("save"))
3237 return;
3238
3239 sep = parse_operand (&e1);
3240 if (sep != ',')
3241 as_bad ("No second operand to .save");
3242 sep = parse_operand (&e2);
3243
3244 reg1 = e1.X_add_number;
3245 reg2 = e2.X_add_number - REG_GR;
3246
3247 /* Make sure its a valid ar.xxx reg, OR its br0, aka 'rp'. */
3248 if (e1.X_op == O_register)
3249 {
3250 if (e2.X_op == O_register && reg2 >= 0 && reg2 < 128)
3251 {
3252 switch (reg1)
3253 {
3254 case REG_AR + AR_BSP:
3255 add_unwind_entry (output_bsp_when ());
3256 add_unwind_entry (output_bsp_gr (reg2));
3257 break;
3258 case REG_AR + AR_BSPSTORE:
3259 add_unwind_entry (output_bspstore_when ());
3260 add_unwind_entry (output_bspstore_gr (reg2));
3261 break;
3262 case REG_AR + AR_RNAT:
3263 add_unwind_entry (output_rnat_when ());
3264 add_unwind_entry (output_rnat_gr (reg2));
3265 break;
3266 case REG_AR + AR_UNAT:
3267 add_unwind_entry (output_unat_when ());
3268 add_unwind_entry (output_unat_gr (reg2));
3269 break;
3270 case REG_AR + AR_FPSR:
3271 add_unwind_entry (output_fpsr_when ());
3272 add_unwind_entry (output_fpsr_gr (reg2));
3273 break;
3274 case REG_AR + AR_PFS:
3275 add_unwind_entry (output_pfs_when ());
3276 if (! (unwind.prologue_mask & 4))
3277 add_unwind_entry (output_pfs_gr (reg2));
3278 break;
3279 case REG_AR + AR_LC:
3280 add_unwind_entry (output_lc_when ());
3281 add_unwind_entry (output_lc_gr (reg2));
3282 break;
3283 case REG_BR:
3284 add_unwind_entry (output_rp_when ());
3285 if (! (unwind.prologue_mask & 8))
3286 add_unwind_entry (output_rp_gr (reg2));
3287 break;
3288 case REG_PR:
3289 add_unwind_entry (output_preds_when ());
3290 if (! (unwind.prologue_mask & 1))
3291 add_unwind_entry (output_preds_gr (reg2));
3292 break;
3293 case REG_PRIUNAT:
3294 add_unwind_entry (output_priunat_when_gr ());
3295 add_unwind_entry (output_priunat_gr (reg2));
3296 break;
3297 default:
3298 as_bad ("First operand not a valid register");
3299 }
3300 }
3301 else
3302 as_bad (" Second operand not a valid register");
3303 }
3304 else
3305 as_bad ("First operand not a register");
3306 }
3307
3308 static void
3309 dot_restore (dummy)
3310 int dummy ATTRIBUTE_UNUSED;
3311 {
3312 expressionS e1, e2;
3313 unsigned long ecount; /* # of _additional_ regions to pop */
3314 int sep;
3315
3316 if (!in_body ("restore"))
3317 return;
3318
3319 sep = parse_operand (&e1);
3320 if (e1.X_op != O_register || e1.X_add_number != REG_GR + 12)
3321 {
3322 as_bad ("First operand to .restore must be stack pointer (sp)");
3323 return;
3324 }
3325
3326 if (sep == ',')
3327 {
3328 parse_operand (&e2);
3329 if (e2.X_op != O_constant || e2.X_add_number < 0)
3330 {
3331 as_bad ("Second operand to .restore must be a constant >= 0");
3332 return;
3333 }
3334 ecount = e2.X_add_number;
3335 }
3336 else
3337 ecount = unwind.prologue_count - 1;
3338
3339 if (ecount >= unwind.prologue_count)
3340 {
3341 as_bad ("Epilogue count of %lu exceeds number of nested prologues (%u)",
3342 ecount + 1, unwind.prologue_count);
3343 return;
3344 }
3345
3346 add_unwind_entry (output_epilogue (ecount));
3347
3348 if (ecount < unwind.prologue_count)
3349 unwind.prologue_count -= ecount + 1;
3350 else
3351 unwind.prologue_count = 0;
3352 }
3353
3354 static void
3355 dot_restorereg (dummy)
3356 int dummy ATTRIBUTE_UNUSED;
3357 {
3358 unsigned int ab, reg;
3359 expressionS e;
3360
3361 if (!in_procedure ("restorereg"))
3362 return;
3363
3364 parse_operand (&e);
3365
3366 if (!convert_expr_to_ab_reg (&e, &ab, &reg))
3367 {
3368 as_bad ("First operand to .restorereg must be a preserved register");
3369 return;
3370 }
3371 add_unwind_entry (output_spill_reg (ab, reg, 0, 0));
3372 }
3373
3374 static void
3375 dot_restorereg_p (dummy)
3376 int dummy ATTRIBUTE_UNUSED;
3377 {
3378 unsigned int qp, ab, reg;
3379 expressionS e1, e2;
3380 int sep;
3381
3382 if (!in_procedure ("restorereg.p"))
3383 return;
3384
3385 sep = parse_operand (&e1);
3386 if (sep != ',')
3387 {
3388 as_bad ("No second operand to .restorereg.p");
3389 return;
3390 }
3391
3392 parse_operand (&e2);
3393
3394 qp = e1.X_add_number - REG_P;
3395 if (e1.X_op != O_register || qp > 63)
3396 {
3397 as_bad ("First operand to .restorereg.p must be a predicate");
3398 return;
3399 }
3400
3401 if (!convert_expr_to_ab_reg (&e2, &ab, &reg))
3402 {
3403 as_bad ("Second operand to .restorereg.p must be a preserved register");
3404 return;
3405 }
3406 add_unwind_entry (output_spill_reg_p (ab, reg, 0, 0, qp));
3407 }
3408
3409 static char *special_linkonce_name[] =
3410 {
3411 ".gnu.linkonce.ia64unw.", ".gnu.linkonce.ia64unwi."
3412 };
3413
3414 static void
3415 start_unwind_section (const segT text_seg, int sec_index, int linkonce_empty)
3416 {
3417 /*
3418 Use a slightly ugly scheme to derive the unwind section names from
3419 the text section name:
3420
3421 text sect. unwind table sect.
3422 name: name: comments:
3423 ---------- ----------------- --------------------------------
3424 .text .IA_64.unwind
3425 .text.foo .IA_64.unwind.text.foo
3426 .foo .IA_64.unwind.foo
3427 .gnu.linkonce.t.foo
3428 .gnu.linkonce.ia64unw.foo
3429 _info .IA_64.unwind_info gas issues error message (ditto)
3430 _infoFOO .IA_64.unwind_infoFOO gas issues error message (ditto)
3431
3432 This mapping is done so that:
3433
3434 (a) An object file with unwind info only in .text will use
3435 unwind section names .IA_64.unwind and .IA_64.unwind_info.
3436 This follows the letter of the ABI and also ensures backwards
3437 compatibility with older toolchains.
3438
3439 (b) An object file with unwind info in multiple text sections
3440 will use separate unwind sections for each text section.
3441 This allows us to properly set the "sh_info" and "sh_link"
3442 fields in SHT_IA_64_UNWIND as required by the ABI and also
3443 lets GNU ld support programs with multiple segments
3444 containing unwind info (as might be the case for certain
3445 embedded applications).
3446
3447 (c) An error is issued if there would be a name clash.
3448 */
3449
3450 const char *text_name, *sec_text_name;
3451 char *sec_name;
3452 const char *prefix = special_section_name [sec_index];
3453 const char *suffix;
3454 size_t prefix_len, suffix_len, sec_name_len;
3455
3456 sec_text_name = segment_name (text_seg);
3457 text_name = sec_text_name;
3458 if (strncmp (text_name, "_info", 5) == 0)
3459 {
3460 as_bad ("Illegal section name `%s' (causes unwind section name clash)",
3461 text_name);
3462 ignore_rest_of_line ();
3463 return;
3464 }
3465 if (strcmp (text_name, ".text") == 0)
3466 text_name = "";
3467
3468 /* Build the unwind section name by appending the (possibly stripped)
3469 text section name to the unwind prefix. */
3470 suffix = text_name;
3471 if (strncmp (text_name, ".gnu.linkonce.t.",
3472 sizeof (".gnu.linkonce.t.") - 1) == 0)
3473 {
3474 prefix = special_linkonce_name [sec_index - SPECIAL_SECTION_UNWIND];
3475 suffix += sizeof (".gnu.linkonce.t.") - 1;
3476 }
3477 else if (linkonce_empty)
3478 return;
3479
3480 prefix_len = strlen (prefix);
3481 suffix_len = strlen (suffix);
3482 sec_name_len = prefix_len + suffix_len;
3483 sec_name = alloca (sec_name_len + 1);
3484 memcpy (sec_name, prefix, prefix_len);
3485 memcpy (sec_name + prefix_len, suffix, suffix_len);
3486 sec_name [sec_name_len] = '\0';
3487
3488 /* Handle COMDAT group. */
3489 if (suffix == text_name && (text_seg->flags & SEC_LINK_ONCE) != 0)
3490 {
3491 char *section;
3492 size_t len, group_name_len;
3493 const char *group_name = elf_group_name (text_seg);
3494
3495 if (group_name == NULL)
3496 {
3497 as_bad ("Group section `%s' has no group signature",
3498 sec_text_name);
3499 ignore_rest_of_line ();
3500 return;
3501 }
3502 /* We have to construct a fake section directive. */
3503 group_name_len = strlen (group_name);
3504 len = (sec_name_len
3505 + 16 /* ,"aG",@progbits, */
3506 + group_name_len /* ,group_name */
3507 + 7); /* ,comdat */
3508
3509 section = alloca (len + 1);
3510 memcpy (section, sec_name, sec_name_len);
3511 memcpy (section + sec_name_len, ",\"aG\",@progbits,", 16);
3512 memcpy (section + sec_name_len + 16, group_name, group_name_len);
3513 memcpy (section + len - 7, ",comdat", 7);
3514 section [len] = '\0';
3515 set_section (section);
3516 }
3517 else
3518 {
3519 set_section (sec_name);
3520 bfd_set_section_flags (stdoutput, now_seg,
3521 SEC_LOAD | SEC_ALLOC | SEC_READONLY);
3522 }
3523
3524 elf_linked_to_section (now_seg) = text_seg;
3525 }
3526
3527 static void
3528 generate_unwind_image (const segT text_seg)
3529 {
3530 int size, pad;
3531 unw_rec_list *list;
3532
3533 /* Mark the end of the unwind info, so that we can compute the size of the
3534 last unwind region. */
3535 add_unwind_entry (output_endp ());
3536
3537 /* Force out pending instructions, to make sure all unwind records have
3538 a valid slot_number field. */
3539 ia64_flush_insns ();
3540
3541 /* Generate the unwind record. */
3542 list = optimize_unw_records (unwind.list);
3543 fixup_unw_records (list, 1);
3544 size = calc_record_size (list);
3545
3546 if (size > 0 || unwind.force_unwind_entry)
3547 {
3548 unwind.force_unwind_entry = 0;
3549 /* pad to pointer-size boundary. */
3550 pad = size % md.pointer_size;
3551 if (pad != 0)
3552 size += md.pointer_size - pad;
3553 /* Add 8 for the header. */
3554 size += 8;
3555 /* Add a pointer for the personality offset. */
3556 if (unwind.personality_routine)
3557 size += md.pointer_size;
3558 }
3559
3560 /* If there are unwind records, switch sections, and output the info. */
3561 if (size != 0)
3562 {
3563 expressionS exp;
3564 bfd_reloc_code_real_type reloc;
3565
3566 start_unwind_section (text_seg, SPECIAL_SECTION_UNWIND_INFO, 0);
3567
3568 /* Make sure the section has 4 byte alignment for ILP32 and
3569 8 byte alignment for LP64. */
3570 frag_align (md.pointer_size_shift, 0, 0);
3571 record_alignment (now_seg, md.pointer_size_shift);
3572
3573 /* Set expression which points to start of unwind descriptor area. */
3574 unwind.info = expr_build_dot ();
3575
3576 frag_var (rs_machine_dependent, size, size, 0, 0,
3577 (offsetT) (long) unwind.personality_routine,
3578 (char *) list);
3579
3580 /* Add the personality address to the image. */
3581 if (unwind.personality_routine != 0)
3582 {
3583 exp.X_op = O_symbol;
3584 exp.X_add_symbol = unwind.personality_routine;
3585 exp.X_add_number = 0;
3586
3587 if (md.flags & EF_IA_64_BE)
3588 {
3589 if (md.flags & EF_IA_64_ABI64)
3590 reloc = BFD_RELOC_IA64_LTOFF_FPTR64MSB;
3591 else
3592 reloc = BFD_RELOC_IA64_LTOFF_FPTR32MSB;
3593 }
3594 else
3595 {
3596 if (md.flags & EF_IA_64_ABI64)
3597 reloc = BFD_RELOC_IA64_LTOFF_FPTR64LSB;
3598 else
3599 reloc = BFD_RELOC_IA64_LTOFF_FPTR32LSB;
3600 }
3601
3602 fix_new_exp (frag_now, frag_now_fix () - md.pointer_size,
3603 md.pointer_size, &exp, 0, reloc);
3604 unwind.personality_routine = 0;
3605 }
3606 }
3607 else
3608 start_unwind_section (text_seg, SPECIAL_SECTION_UNWIND_INFO, 1);
3609
3610 free_saved_prologue_counts ();
3611 unwind.list = unwind.tail = unwind.current_entry = NULL;
3612 }
3613
3614 static void
3615 dot_handlerdata (dummy)
3616 int dummy ATTRIBUTE_UNUSED;
3617 {
3618 if (!in_procedure ("handlerdata"))
3619 return;
3620 unwind.force_unwind_entry = 1;
3621
3622 /* Remember which segment we're in so we can switch back after .endp */
3623 unwind.saved_text_seg = now_seg;
3624 unwind.saved_text_subseg = now_subseg;
3625
3626 /* Generate unwind info into unwind-info section and then leave that
3627 section as the currently active one so dataXX directives go into
3628 the language specific data area of the unwind info block. */
3629 generate_unwind_image (now_seg);
3630 demand_empty_rest_of_line ();
3631 }
3632
3633 static void
3634 dot_unwentry (dummy)
3635 int dummy ATTRIBUTE_UNUSED;
3636 {
3637 if (!in_procedure ("unwentry"))
3638 return;
3639 unwind.force_unwind_entry = 1;
3640 demand_empty_rest_of_line ();
3641 }
3642
3643 static void
3644 dot_altrp (dummy)
3645 int dummy ATTRIBUTE_UNUSED;
3646 {
3647 expressionS e;
3648 unsigned reg;
3649
3650 if (!in_prologue ("altrp"))
3651 return;
3652
3653 parse_operand (&e);
3654 reg = e.X_add_number - REG_BR;
3655 if (e.X_op == O_register && reg < 8)
3656 add_unwind_entry (output_rp_br (reg));
3657 else
3658 as_bad ("First operand not a valid branch register");
3659 }
3660
3661 static void
3662 dot_savemem (psprel)
3663 int psprel;
3664 {
3665 expressionS e1, e2;
3666 int sep;
3667 int reg1, val;
3668
3669 if (!in_prologue (psprel ? "savepsp" : "savesp"))
3670 return;
3671
3672 sep = parse_operand (&e1);
3673 if (sep != ',')
3674 as_bad ("No second operand to .save%ssp", psprel ? "p" : "");
3675 sep = parse_operand (&e2);
3676
3677 reg1 = e1.X_add_number;
3678 val = e2.X_add_number;
3679
3680 /* Make sure its a valid ar.xxx reg, OR its br0, aka 'rp'. */
3681 if (e1.X_op == O_register)
3682 {
3683 if (e2.X_op == O_constant)
3684 {
3685 switch (reg1)
3686 {
3687 case REG_AR + AR_BSP:
3688 add_unwind_entry (output_bsp_when ());
3689 add_unwind_entry ((psprel
3690 ? output_bsp_psprel
3691 : output_bsp_sprel) (val));
3692 break;
3693 case REG_AR + AR_BSPSTORE:
3694 add_unwind_entry (output_bspstore_when ());
3695 add_unwind_entry ((psprel
3696 ? output_bspstore_psprel
3697 : output_bspstore_sprel) (val));
3698 break;
3699 case REG_AR + AR_RNAT:
3700 add_unwind_entry (output_rnat_when ());
3701 add_unwind_entry ((psprel
3702 ? output_rnat_psprel
3703 : output_rnat_sprel) (val));
3704 break;
3705 case REG_AR + AR_UNAT:
3706 add_unwind_entry (output_unat_when ());
3707 add_unwind_entry ((psprel
3708 ? output_unat_psprel
3709 : output_unat_sprel) (val));
3710 break;
3711 case REG_AR + AR_FPSR:
3712 add_unwind_entry (output_fpsr_when ());
3713 add_unwind_entry ((psprel
3714 ? output_fpsr_psprel
3715 : output_fpsr_sprel) (val));
3716 break;
3717 case REG_AR + AR_PFS:
3718 add_unwind_entry (output_pfs_when ());
3719 add_unwind_entry ((psprel
3720 ? output_pfs_psprel
3721 : output_pfs_sprel) (val));
3722 break;
3723 case REG_AR + AR_LC:
3724 add_unwind_entry (output_lc_when ());
3725 add_unwind_entry ((psprel
3726 ? output_lc_psprel
3727 : output_lc_sprel) (val));
3728 break;
3729 case REG_BR:
3730 add_unwind_entry (output_rp_when ());
3731 add_unwind_entry ((psprel
3732 ? output_rp_psprel
3733 : output_rp_sprel) (val));
3734 break;
3735 case REG_PR:
3736 add_unwind_entry (output_preds_when ());
3737 add_unwind_entry ((psprel
3738 ? output_preds_psprel
3739 : output_preds_sprel) (val));
3740 break;
3741 case REG_PRIUNAT:
3742 add_unwind_entry (output_priunat_when_mem ());
3743 add_unwind_entry ((psprel
3744 ? output_priunat_psprel
3745 : output_priunat_sprel) (val));
3746 break;
3747 default:
3748 as_bad ("First operand not a valid register");
3749 }
3750 }
3751 else
3752 as_bad (" Second operand not a valid constant");
3753 }
3754 else
3755 as_bad ("First operand not a register");
3756 }
3757
3758 static void
3759 dot_saveg (dummy)
3760 int dummy ATTRIBUTE_UNUSED;
3761 {
3762 expressionS e1, e2;
3763 int sep;
3764
3765 if (!in_prologue ("save.g"))
3766 return;
3767
3768 sep = parse_operand (&e1);
3769 if (sep == ',')
3770 parse_operand (&e2);
3771
3772 if (e1.X_op != O_constant)
3773 as_bad ("First operand to .save.g must be a constant.");
3774 else
3775 {
3776 int grmask = e1.X_add_number;
3777 if (sep != ',')
3778 add_unwind_entry (output_gr_mem (grmask));
3779 else
3780 {
3781 int reg = e2.X_add_number - REG_GR;
3782 if (e2.X_op == O_register && reg >= 0 && reg < 128)
3783 add_unwind_entry (output_gr_gr (grmask, reg));
3784 else
3785 as_bad ("Second operand is an invalid register.");
3786 }
3787 }
3788 }
3789
3790 static void
3791 dot_savef (dummy)
3792 int dummy ATTRIBUTE_UNUSED;
3793 {
3794 expressionS e1;
3795 int sep;
3796
3797 if (!in_prologue ("save.f"))
3798 return;
3799
3800 sep = parse_operand (&e1);
3801
3802 if (e1.X_op != O_constant)
3803 as_bad ("Operand to .save.f must be a constant.");
3804 else
3805 add_unwind_entry (output_fr_mem (e1.X_add_number));
3806 }
3807
3808 static void
3809 dot_saveb (dummy)
3810 int dummy ATTRIBUTE_UNUSED;
3811 {
3812 expressionS e1, e2;
3813 unsigned int reg;
3814 unsigned char sep;
3815 int brmask;
3816
3817 if (!in_prologue ("save.b"))
3818 return;
3819
3820 sep = parse_operand (&e1);
3821 if (e1.X_op != O_constant)
3822 {
3823 as_bad ("First operand to .save.b must be a constant.");
3824 return;
3825 }
3826 brmask = e1.X_add_number;
3827
3828 if (sep == ',')
3829 {
3830 sep = parse_operand (&e2);
3831 reg = e2.X_add_number - REG_GR;
3832 if (e2.X_op != O_register || reg > 127)
3833 {
3834 as_bad ("Second operand to .save.b must be a general register.");
3835 return;
3836 }
3837 add_unwind_entry (output_br_gr (brmask, e2.X_add_number));
3838 }
3839 else
3840 add_unwind_entry (output_br_mem (brmask));
3841
3842 if (!is_end_of_line[sep] && !is_it_end_of_statement ())
3843 demand_empty_rest_of_line ();
3844 }
3845
3846 static void
3847 dot_savegf (dummy)
3848 int dummy ATTRIBUTE_UNUSED;
3849 {
3850 expressionS e1, e2;
3851 int sep;
3852
3853 if (!in_prologue ("save.gf"))
3854 return;
3855
3856 sep = parse_operand (&e1);
3857 if (sep == ',')
3858 parse_operand (&e2);
3859
3860 if (e1.X_op != O_constant || sep != ',' || e2.X_op != O_constant)
3861 as_bad ("Both operands of .save.gf must be constants.");
3862 else
3863 {
3864 int grmask = e1.X_add_number;
3865 int frmask = e2.X_add_number;
3866 add_unwind_entry (output_frgr_mem (grmask, frmask));
3867 }
3868 }
3869
3870 static void
3871 dot_spill (dummy)
3872 int dummy ATTRIBUTE_UNUSED;
3873 {
3874 expressionS e;
3875 unsigned char sep;
3876
3877 if (!in_prologue ("spill"))
3878 return;
3879
3880 sep = parse_operand (&e);
3881 if (!is_end_of_line[sep] && !is_it_end_of_statement ())
3882 demand_empty_rest_of_line ();
3883
3884 if (e.X_op != O_constant)
3885 as_bad ("Operand to .spill must be a constant");
3886 else
3887 add_unwind_entry (output_spill_base (e.X_add_number));
3888 }
3889
3890 static void
3891 dot_spillreg (dummy)
3892 int dummy ATTRIBUTE_UNUSED;
3893 {
3894 int sep, ab, xy, reg, treg;
3895 expressionS e1, e2;
3896
3897 if (!in_procedure ("spillreg"))
3898 return;
3899
3900 sep = parse_operand (&e1);
3901 if (sep != ',')
3902 {
3903 as_bad ("No second operand to .spillreg");
3904 return;
3905 }
3906
3907 parse_operand (&e2);
3908
3909 if (!convert_expr_to_ab_reg (&e1, &ab, &reg))
3910 {
3911 as_bad ("First operand to .spillreg must be a preserved register");
3912 return;
3913 }
3914
3915 if (!convert_expr_to_xy_reg (&e2, &xy, &treg))
3916 {
3917 as_bad ("Second operand to .spillreg must be a register");
3918 return;
3919 }
3920
3921 add_unwind_entry (output_spill_reg (ab, reg, treg, xy));
3922 }
3923
3924 static void
3925 dot_spillmem (psprel)
3926 int psprel;
3927 {
3928 expressionS e1, e2;
3929 int sep, ab, reg;
3930
3931 if (!in_procedure ("spillmem"))
3932 return;
3933
3934 sep = parse_operand (&e1);
3935 if (sep != ',')
3936 {
3937 as_bad ("Second operand missing");
3938 return;
3939 }
3940
3941 parse_operand (&e2);
3942
3943 if (!convert_expr_to_ab_reg (&e1, &ab, &reg))
3944 {
3945 as_bad ("First operand to .spill%s must be a preserved register",
3946 psprel ? "psp" : "sp");
3947 return;
3948 }
3949
3950 if (e2.X_op != O_constant)
3951 {
3952 as_bad ("Second operand to .spill%s must be a constant",
3953 psprel ? "psp" : "sp");
3954 return;
3955 }
3956
3957 if (psprel)
3958 add_unwind_entry (output_spill_psprel (ab, reg, e2.X_add_number));
3959 else
3960 add_unwind_entry (output_spill_sprel (ab, reg, e2.X_add_number));
3961 }
3962
3963 static void
3964 dot_spillreg_p (dummy)
3965 int dummy ATTRIBUTE_UNUSED;
3966 {
3967 int sep, ab, xy, reg, treg;
3968 expressionS e1, e2, e3;
3969 unsigned int qp;
3970
3971 if (!in_procedure ("spillreg.p"))
3972 return;
3973
3974 sep = parse_operand (&e1);
3975 if (sep != ',')
3976 {
3977 as_bad ("No second and third operand to .spillreg.p");
3978 return;
3979 }
3980
3981 sep = parse_operand (&e2);
3982 if (sep != ',')
3983 {
3984 as_bad ("No third operand to .spillreg.p");
3985 return;
3986 }
3987
3988 parse_operand (&e3);
3989
3990 qp = e1.X_add_number - REG_P;
3991
3992 if (e1.X_op != O_register || qp > 63)
3993 {
3994 as_bad ("First operand to .spillreg.p must be a predicate");
3995 return;
3996 }
3997
3998 if (!convert_expr_to_ab_reg (&e2, &ab, &reg))
3999 {
4000 as_bad ("Second operand to .spillreg.p must be a preserved register");
4001 return;
4002 }
4003
4004 if (!convert_expr_to_xy_reg (&e3, &xy, &treg))
4005 {
4006 as_bad ("Third operand to .spillreg.p must be a register");
4007 return;
4008 }
4009
4010 add_unwind_entry (output_spill_reg_p (ab, reg, treg, xy, qp));
4011 }
4012
4013 static void
4014 dot_spillmem_p (psprel)
4015 int psprel;
4016 {
4017 expressionS e1, e2, e3;
4018 int sep, ab, reg;
4019 unsigned int qp;
4020
4021 if (!in_procedure ("spillmem.p"))
4022 return;
4023
4024 sep = parse_operand (&e1);
4025 if (sep != ',')
4026 {
4027 as_bad ("Second operand missing");
4028 return;
4029 }
4030
4031 parse_operand (&e2);
4032 if (sep != ',')
4033 {
4034 as_bad ("Second operand missing");
4035 return;
4036 }
4037
4038 parse_operand (&e3);
4039
4040 qp = e1.X_add_number - REG_P;
4041 if (e1.X_op != O_register || qp > 63)
4042 {
4043 as_bad ("First operand to .spill%s_p must be a predicate",
4044 psprel ? "psp" : "sp");
4045 return;
4046 }
4047
4048 if (!convert_expr_to_ab_reg (&e2, &ab, &reg))
4049 {
4050 as_bad ("Second operand to .spill%s_p must be a preserved register",
4051 psprel ? "psp" : "sp");
4052 return;
4053 }
4054
4055 if (e3.X_op != O_constant)
4056 {
4057 as_bad ("Third operand to .spill%s_p must be a constant",
4058 psprel ? "psp" : "sp");
4059 return;
4060 }
4061
4062 if (psprel)
4063 add_unwind_entry (output_spill_psprel_p (ab, reg, e3.X_add_number, qp));
4064 else
4065 add_unwind_entry (output_spill_sprel_p (ab, reg, e3.X_add_number, qp));
4066 }
4067
4068 static unsigned int
4069 get_saved_prologue_count (lbl)
4070 unsigned long lbl;
4071 {
4072 label_prologue_count *lpc = unwind.saved_prologue_counts;
4073
4074 while (lpc != NULL && lpc->label_number != lbl)
4075 lpc = lpc->next;
4076
4077 if (lpc != NULL)
4078 return lpc->prologue_count;
4079
4080 as_bad ("Missing .label_state %ld", lbl);
4081 return 1;
4082 }
4083
4084 static void
4085 save_prologue_count (lbl, count)
4086 unsigned long lbl;
4087 unsigned int count;
4088 {
4089 label_prologue_count *lpc = unwind.saved_prologue_counts;
4090
4091 while (lpc != NULL && lpc->label_number != lbl)
4092 lpc = lpc->next;
4093
4094 if (lpc != NULL)
4095 lpc->prologue_count = count;
4096 else
4097 {
4098 label_prologue_count *new_lpc = xmalloc (sizeof (* new_lpc));
4099
4100 new_lpc->next = unwind.saved_prologue_counts;
4101 new_lpc->label_number = lbl;
4102 new_lpc->prologue_count = count;
4103 unwind.saved_prologue_counts = new_lpc;
4104 }
4105 }
4106
4107 static void
4108 free_saved_prologue_counts ()
4109 {
4110 label_prologue_count *lpc = unwind.saved_prologue_counts;
4111 label_prologue_count *next;
4112
4113 while (lpc != NULL)
4114 {
4115 next = lpc->next;
4116 free (lpc);
4117 lpc = next;
4118 }
4119
4120 unwind.saved_prologue_counts = NULL;
4121 }
4122
4123 static void
4124 dot_label_state (dummy)
4125 int dummy ATTRIBUTE_UNUSED;
4126 {
4127 expressionS e;
4128
4129 if (!in_body ("label_state"))
4130 return;
4131
4132 parse_operand (&e);
4133 if (e.X_op != O_constant)
4134 {
4135 as_bad ("Operand to .label_state must be a constant");
4136 return;
4137 }
4138 add_unwind_entry (output_label_state (e.X_add_number));
4139 save_prologue_count (e.X_add_number, unwind.prologue_count);
4140 }
4141
4142 static void
4143 dot_copy_state (dummy)
4144 int dummy ATTRIBUTE_UNUSED;
4145 {
4146 expressionS e;
4147
4148 if (!in_body ("copy_state"))
4149 return;
4150
4151 parse_operand (&e);
4152 if (e.X_op != O_constant)
4153 {
4154 as_bad ("Operand to .copy_state must be a constant");
4155 return;
4156 }
4157 add_unwind_entry (output_copy_state (e.X_add_number));
4158 unwind.prologue_count = get_saved_prologue_count (e.X_add_number);
4159 }
4160
4161 static void
4162 dot_unwabi (dummy)
4163 int dummy ATTRIBUTE_UNUSED;
4164 {
4165 expressionS e1, e2;
4166 unsigned char sep;
4167
4168 if (!in_procedure ("unwabi"))
4169 return;
4170
4171 sep = parse_operand (&e1);
4172 if (sep != ',')
4173 {
4174 as_bad ("Second operand to .unwabi missing");
4175 return;
4176 }
4177 sep = parse_operand (&e2);
4178 if (!is_end_of_line[sep] && !is_it_end_of_statement ())
4179 demand_empty_rest_of_line ();
4180
4181 if (e1.X_op != O_constant)
4182 {
4183 as_bad ("First operand to .unwabi must be a constant");
4184 return;
4185 }
4186
4187 if (e2.X_op != O_constant)
4188 {
4189 as_bad ("Second operand to .unwabi must be a constant");
4190 return;
4191 }
4192
4193 add_unwind_entry (output_unwabi (e1.X_add_number, e2.X_add_number));
4194 }
4195
4196 static void
4197 dot_personality (dummy)
4198 int dummy ATTRIBUTE_UNUSED;
4199 {
4200 char *name, *p, c;
4201 if (!in_procedure ("personality"))
4202 return;
4203 SKIP_WHITESPACE ();
4204 name = input_line_pointer;
4205 c = get_symbol_end ();
4206 p = input_line_pointer;
4207 unwind.personality_routine = symbol_find_or_make (name);
4208 unwind.force_unwind_entry = 1;
4209 *p = c;
4210 SKIP_WHITESPACE ();
4211 demand_empty_rest_of_line ();
4212 }
4213
4214 static void
4215 dot_proc (dummy)
4216 int dummy ATTRIBUTE_UNUSED;
4217 {
4218 char *name, *p, c;
4219 symbolS *sym;
4220
4221 unwind.proc_start = 0;
4222 /* Parse names of main and alternate entry points and mark them as
4223 function symbols: */
4224 while (1)
4225 {
4226 SKIP_WHITESPACE ();
4227 name = input_line_pointer;
4228 c = get_symbol_end ();
4229 p = input_line_pointer;
4230 if (!*name)
4231 as_bad ("Empty argument of .proc");
4232 else
4233 {
4234 sym = symbol_find_or_make (name);
4235 if (S_IS_DEFINED (sym))
4236 as_bad ("`%s' was already defined", name);
4237 else if (unwind.proc_start == 0)
4238 {
4239 unwind.proc_start = sym;
4240 }
4241 symbol_get_bfdsym (sym)->flags |= BSF_FUNCTION;
4242 }
4243 *p = c;
4244 SKIP_WHITESPACE ();
4245 if (*input_line_pointer != ',')
4246 break;
4247 ++input_line_pointer;
4248 }
4249 if (unwind.proc_start == 0)
4250 unwind.proc_start = expr_build_dot ();
4251 demand_empty_rest_of_line ();
4252 ia64_do_align (16);
4253
4254 unwind.prologue = 0;
4255 unwind.prologue_count = 0;
4256 unwind.body = 0;
4257 unwind.insn = 0;
4258 unwind.list = unwind.tail = unwind.current_entry = NULL;
4259 unwind.personality_routine = 0;
4260 }
4261
4262 static void
4263 dot_body (dummy)
4264 int dummy ATTRIBUTE_UNUSED;
4265 {
4266 if (!in_procedure ("body"))
4267 return;
4268 if (!unwind.prologue && !unwind.body && unwind.insn)
4269 as_warn ("Initial .body should precede any instructions");
4270
4271 unwind.prologue = 0;
4272 unwind.prologue_mask = 0;
4273 unwind.body = 1;
4274
4275 add_unwind_entry (output_body ());
4276 demand_empty_rest_of_line ();
4277 }
4278
4279 static void
4280 dot_prologue (dummy)
4281 int dummy ATTRIBUTE_UNUSED;
4282 {
4283 unsigned char sep;
4284 int mask = 0, grsave = 0;
4285
4286 if (!in_procedure ("prologue"))
4287 return;
4288 if (unwind.prologue)
4289 {
4290 as_bad (".prologue within prologue");
4291 ignore_rest_of_line ();
4292 return;
4293 }
4294 if (!unwind.body && unwind.insn)
4295 as_warn ("Initial .prologue should precede any instructions");
4296
4297 if (!is_it_end_of_statement ())
4298 {
4299 expressionS e1, e2;
4300 sep = parse_operand (&e1);
4301 if (sep != ',')
4302 as_bad ("No second operand to .prologue");
4303 sep = parse_operand (&e2);
4304 if (!is_end_of_line[sep] && !is_it_end_of_statement ())
4305 demand_empty_rest_of_line ();
4306
4307 if (e1.X_op == O_constant)
4308 {
4309 mask = e1.X_add_number;
4310
4311 if (e2.X_op == O_constant)
4312 grsave = e2.X_add_number;
4313 else if (e2.X_op == O_register
4314 && (grsave = e2.X_add_number - REG_GR) < 128)
4315 ;
4316 else
4317 as_bad ("Second operand not a constant or general register");
4318
4319 add_unwind_entry (output_prologue_gr (mask, grsave));
4320 }
4321 else
4322 as_bad ("First operand not a constant");
4323 }
4324 else
4325 add_unwind_entry (output_prologue ());
4326
4327 unwind.prologue = 1;
4328 unwind.prologue_mask = mask;
4329 unwind.body = 0;
4330 ++unwind.prologue_count;
4331 }
4332
4333 static void
4334 dot_endp (dummy)
4335 int dummy ATTRIBUTE_UNUSED;
4336 {
4337 expressionS e;
4338 unsigned char *ptr;
4339 int bytes_per_address;
4340 long where;
4341 segT saved_seg;
4342 subsegT saved_subseg;
4343 char *name, *default_name, *p, c;
4344 symbolS *sym;
4345 int unwind_check = md.unwind_check;
4346
4347 md.unwind_check = unwind_check_error;
4348 if (!in_procedure ("endp"))
4349 return;
4350 md.unwind_check = unwind_check;
4351
4352 if (unwind.saved_text_seg)
4353 {
4354 saved_seg = unwind.saved_text_seg;
4355 saved_subseg = unwind.saved_text_subseg;
4356 unwind.saved_text_seg = NULL;
4357 }
4358 else
4359 {
4360 saved_seg = now_seg;
4361 saved_subseg = now_subseg;
4362 }
4363
4364 insn_group_break (1, 0, 0);
4365
4366 /* If there wasn't a .handlerdata, we haven't generated an image yet. */
4367 if (!unwind.info)
4368 generate_unwind_image (saved_seg);
4369
4370 if (unwind.info || unwind.force_unwind_entry)
4371 {
4372 symbolS *proc_end;
4373
4374 subseg_set (md.last_text_seg, 0);
4375 proc_end = expr_build_dot ();
4376
4377 start_unwind_section (saved_seg, SPECIAL_SECTION_UNWIND, 0);
4378
4379 /* Make sure that section has 4 byte alignment for ILP32 and
4380 8 byte alignment for LP64. */
4381 record_alignment (now_seg, md.pointer_size_shift);
4382
4383 /* Need space for 3 pointers for procedure start, procedure end,
4384 and unwind info. */
4385 ptr = frag_more (3 * md.pointer_size);
4386 where = frag_now_fix () - (3 * md.pointer_size);
4387 bytes_per_address = bfd_arch_bits_per_address (stdoutput) / 8;
4388
4389 /* Issue the values of a) Proc Begin, b) Proc End, c) Unwind Record. */
4390 e.X_op = O_pseudo_fixup;
4391 e.X_op_symbol = pseudo_func[FUNC_SEG_RELATIVE].u.sym;
4392 e.X_add_number = 0;
4393 e.X_add_symbol = unwind.proc_start;
4394 ia64_cons_fix_new (frag_now, where, bytes_per_address, &e);
4395
4396 e.X_op = O_pseudo_fixup;
4397 e.X_op_symbol = pseudo_func[FUNC_SEG_RELATIVE].u.sym;
4398 e.X_add_number = 0;
4399 e.X_add_symbol = proc_end;
4400 ia64_cons_fix_new (frag_now, where + bytes_per_address,
4401 bytes_per_address, &e);
4402
4403 if (unwind.info)
4404 {
4405 e.X_op = O_pseudo_fixup;
4406 e.X_op_symbol = pseudo_func[FUNC_SEG_RELATIVE].u.sym;
4407 e.X_add_number = 0;
4408 e.X_add_symbol = unwind.info;
4409 ia64_cons_fix_new (frag_now, where + (bytes_per_address * 2),
4410 bytes_per_address, &e);
4411 }
4412 else
4413 md_number_to_chars (ptr + (bytes_per_address * 2), 0,
4414 bytes_per_address);
4415
4416 }
4417 else
4418 start_unwind_section (saved_seg, SPECIAL_SECTION_UNWIND, 1);
4419
4420 subseg_set (saved_seg, saved_subseg);
4421
4422 if (unwind.proc_start)
4423 default_name = (char *) S_GET_NAME (unwind.proc_start);
4424 else
4425 default_name = NULL;
4426
4427 /* Parse names of main and alternate entry points and set symbol sizes. */
4428 while (1)
4429 {
4430 SKIP_WHITESPACE ();
4431 name = input_line_pointer;
4432 c = get_symbol_end ();
4433 p = input_line_pointer;
4434 if (!*name)
4435 {
4436 if (md.unwind_check == unwind_check_warning)
4437 {
4438 if (default_name)
4439 {
4440 as_warn ("Empty argument of .endp. Use the default name `%s'",
4441 default_name);
4442 name = default_name;
4443 }
4444 else
4445 as_warn ("Empty argument of .endp");
4446 }
4447 else
4448 as_bad ("Empty argument of .endp");
4449 }
4450 if (*name)
4451 {
4452 sym = symbol_find (name);
4453 if (!sym
4454 && md.unwind_check == unwind_check_warning
4455 && default_name
4456 && default_name != name)
4457 {
4458 /* We have a bad name. Try the default one if needed. */
4459 as_warn ("`%s' was not defined within procedure. Use the default name `%s'",
4460 name, default_name);
4461 name = default_name;
4462 sym = symbol_find (name);
4463 }
4464 if (!sym || !S_IS_DEFINED (sym))
4465 as_bad ("`%s' was not defined within procedure", name);
4466 else if (unwind.proc_start
4467 && (symbol_get_bfdsym (sym)->flags & BSF_FUNCTION)
4468 && S_GET_SIZE (sym) == 0 && symbol_get_obj (sym)->size == NULL)
4469 {
4470 fragS *fr = symbol_get_frag (unwind.proc_start);
4471 fragS *frag = symbol_get_frag (sym);
4472
4473 /* Check whether the function label is at or beyond last
4474 .proc directive. */
4475 while (fr && fr != frag)
4476 fr = fr->fr_next;
4477 if (fr)
4478 {
4479 if (frag == frag_now && SEG_NORMAL (now_seg))
4480 S_SET_SIZE (sym, frag_now_fix () - S_GET_VALUE (sym));
4481 else
4482 {
4483 symbol_get_obj (sym)->size =
4484 (expressionS *) xmalloc (sizeof (expressionS));
4485 symbol_get_obj (sym)->size->X_op = O_subtract;
4486 symbol_get_obj (sym)->size->X_add_symbol
4487 = symbol_new (FAKE_LABEL_NAME, now_seg,
4488 frag_now_fix (), frag_now);
4489 symbol_get_obj (sym)->size->X_op_symbol = sym;
4490 symbol_get_obj (sym)->size->X_add_number = 0;
4491 }
4492 }
4493 }
4494 }
4495 *p = c;
4496 SKIP_WHITESPACE ();
4497 if (*input_line_pointer != ',')
4498 break;
4499 ++input_line_pointer;
4500 }
4501 demand_empty_rest_of_line ();
4502 unwind.proc_start = unwind.info = 0;
4503 }
4504
4505 static void
4506 dot_template (template)
4507 int template;
4508 {
4509 CURR_SLOT.user_template = template;
4510 }
4511
4512 static void
4513 dot_regstk (dummy)
4514 int dummy ATTRIBUTE_UNUSED;
4515 {
4516 int ins, locs, outs, rots;
4517
4518 if (is_it_end_of_statement ())
4519 ins = locs = outs = rots = 0;
4520 else
4521 {
4522 ins = get_absolute_expression ();
4523 if (*input_line_pointer++ != ',')
4524 goto err;
4525 locs = get_absolute_expression ();
4526 if (*input_line_pointer++ != ',')
4527 goto err;
4528 outs = get_absolute_expression ();
4529 if (*input_line_pointer++ != ',')
4530 goto err;
4531 rots = get_absolute_expression ();
4532 }
4533 set_regstack (ins, locs, outs, rots);
4534 return;
4535
4536 err:
4537 as_bad ("Comma expected");
4538 ignore_rest_of_line ();
4539 }
4540
4541 static void
4542 dot_rot (type)
4543 int type;
4544 {
4545 unsigned num_regs, num_alloced = 0;
4546 struct dynreg **drpp, *dr;
4547 int ch, base_reg = 0;
4548 char *name, *start;
4549 size_t len;
4550
4551 switch (type)
4552 {
4553 case DYNREG_GR: base_reg = REG_GR + 32; break;
4554 case DYNREG_FR: base_reg = REG_FR + 32; break;
4555 case DYNREG_PR: base_reg = REG_P + 16; break;
4556 default: break;
4557 }
4558
4559 /* First, remove existing names from hash table. */
4560 for (dr = md.dynreg[type]; dr && dr->num_regs; dr = dr->next)
4561 {
4562 hash_delete (md.dynreg_hash, dr->name);
4563 /* FIXME: Free dr->name. */
4564 dr->num_regs = 0;
4565 }
4566
4567 drpp = &md.dynreg[type];
4568 while (1)
4569 {
4570 start = input_line_pointer;
4571 ch = get_symbol_end ();
4572 len = strlen (ia64_canonicalize_symbol_name (start));
4573 *input_line_pointer = ch;
4574
4575 SKIP_WHITESPACE ();
4576 if (*input_line_pointer != '[')
4577 {
4578 as_bad ("Expected '['");
4579 goto err;
4580 }
4581 ++input_line_pointer; /* skip '[' */
4582
4583 num_regs = get_absolute_expression ();
4584
4585 if (*input_line_pointer++ != ']')
4586 {
4587 as_bad ("Expected ']'");
4588 goto err;
4589 }
4590 SKIP_WHITESPACE ();
4591
4592 num_alloced += num_regs;
4593 switch (type)
4594 {
4595 case DYNREG_GR:
4596 if (num_alloced > md.rot.num_regs)
4597 {
4598 as_bad ("Used more than the declared %d rotating registers",
4599 md.rot.num_regs);
4600 goto err;
4601 }
4602 break;
4603 case DYNREG_FR:
4604 if (num_alloced > 96)
4605 {
4606 as_bad ("Used more than the available 96 rotating registers");
4607 goto err;
4608 }
4609 break;
4610 case DYNREG_PR:
4611 if (num_alloced > 48)
4612 {
4613 as_bad ("Used more than the available 48 rotating registers");
4614 goto err;
4615 }
4616 break;
4617
4618 default:
4619 break;
4620 }
4621
4622 if (!*drpp)
4623 {
4624 *drpp = obstack_alloc (&notes, sizeof (*dr));
4625 memset (*drpp, 0, sizeof (*dr));
4626 }
4627
4628 name = obstack_alloc (&notes, len + 1);
4629 memcpy (name, start, len);
4630 name[len] = '\0';
4631
4632 dr = *drpp;
4633 dr->name = name;
4634 dr->num_regs = num_regs;
4635 dr->base = base_reg;
4636 drpp = &dr->next;
4637 base_reg += num_regs;
4638
4639 if (hash_insert (md.dynreg_hash, name, dr))
4640 {
4641 as_bad ("Attempt to redefine register set `%s'", name);
4642 obstack_free (&notes, name);
4643 goto err;
4644 }
4645
4646 if (*input_line_pointer != ',')
4647 break;
4648 ++input_line_pointer; /* skip comma */
4649 SKIP_WHITESPACE ();
4650 }
4651 demand_empty_rest_of_line ();
4652 return;
4653
4654 err:
4655 ignore_rest_of_line ();
4656 }
4657
4658 static void
4659 dot_byteorder (byteorder)
4660 int byteorder;
4661 {
4662 segment_info_type *seginfo = seg_info (now_seg);
4663
4664 if (byteorder == -1)
4665 {
4666 if (seginfo->tc_segment_info_data.endian == 0)
4667 seginfo->tc_segment_info_data.endian = default_big_endian ? 1 : 2;
4668 byteorder = seginfo->tc_segment_info_data.endian == 1;
4669 }
4670 else
4671 seginfo->tc_segment_info_data.endian = byteorder ? 1 : 2;
4672
4673 if (target_big_endian != byteorder)
4674 {
4675 target_big_endian = byteorder;
4676 if (target_big_endian)
4677 {
4678 ia64_number_to_chars = number_to_chars_bigendian;
4679 ia64_float_to_chars = ia64_float_to_chars_bigendian;
4680 }
4681 else
4682 {
4683 ia64_number_to_chars = number_to_chars_littleendian;
4684 ia64_float_to_chars = ia64_float_to_chars_littleendian;
4685 }
4686 }
4687 }
4688
4689 static void
4690 dot_psr (dummy)
4691 int dummy ATTRIBUTE_UNUSED;
4692 {
4693 char *option;
4694 int ch;
4695
4696 while (1)
4697 {
4698 option = input_line_pointer;
4699 ch = get_symbol_end ();
4700 if (strcmp (option, "lsb") == 0)
4701 md.flags &= ~EF_IA_64_BE;
4702 else if (strcmp (option, "msb") == 0)
4703 md.flags |= EF_IA_64_BE;
4704 else if (strcmp (option, "abi32") == 0)
4705 md.flags &= ~EF_IA_64_ABI64;
4706 else if (strcmp (option, "abi64") == 0)
4707 md.flags |= EF_IA_64_ABI64;
4708 else
4709 as_bad ("Unknown psr option `%s'", option);
4710 *input_line_pointer = ch;
4711
4712 SKIP_WHITESPACE ();
4713 if (*input_line_pointer != ',')
4714 break;
4715
4716 ++input_line_pointer;
4717 SKIP_WHITESPACE ();
4718 }
4719 demand_empty_rest_of_line ();
4720 }
4721
4722 static void
4723 dot_ln (dummy)
4724 int dummy ATTRIBUTE_UNUSED;
4725 {
4726 new_logical_line (0, get_absolute_expression ());
4727 demand_empty_rest_of_line ();
4728 }
4729
4730 static char *
4731 parse_section_name ()
4732 {
4733 char *name;
4734 int len;
4735
4736 SKIP_WHITESPACE ();
4737 if (*input_line_pointer == '"')
4738 name = demand_copy_C_string (&len);
4739 else
4740 {
4741 char *start = input_line_pointer;
4742 char c = get_symbol_end ();
4743
4744 if (input_line_pointer == start)
4745 {
4746 as_bad ("Missing section name");
4747 ignore_rest_of_line ();
4748 return 0;
4749 }
4750 name = obstack_copy (&notes, start, input_line_pointer - start + 1);
4751 *input_line_pointer = c;
4752 }
4753 if (!name)
4754 {
4755 ignore_rest_of_line ();
4756 return 0;
4757 }
4758 SKIP_WHITESPACE ();
4759 if (*input_line_pointer != ',')
4760 {
4761 as_bad ("Comma expected after section name");
4762 ignore_rest_of_line ();
4763 return 0;
4764 }
4765 ++input_line_pointer; /* skip comma */
4766 return name;
4767 }
4768
4769 static void
4770 dot_xdata (size)
4771 int size;
4772 {
4773 char *name = parse_section_name ();
4774 if (!name)
4775 return;
4776
4777 md.keep_pending_output = 1;
4778 set_section (name);
4779 cons (size);
4780 obj_elf_previous (0);
4781 md.keep_pending_output = 0;
4782 }
4783
4784 /* Why doesn't float_cons() call md_cons_align() the way cons() does? */
4785
4786 static void
4787 stmt_float_cons (kind)
4788 int kind;
4789 {
4790 size_t alignment;
4791
4792 switch (kind)
4793 {
4794 case 'd':
4795 alignment = 8;
4796 break;
4797
4798 case 'x':
4799 case 'X':
4800 alignment = 16;
4801 break;
4802
4803 case 'f':
4804 default:
4805 alignment = 4;
4806 break;
4807 }
4808 ia64_do_align (alignment);
4809 float_cons (kind);
4810 }
4811
4812 static void
4813 stmt_cons_ua (size)
4814 int size;
4815 {
4816 int saved_auto_align = md.auto_align;
4817
4818 md.auto_align = 0;
4819 cons (size);
4820 md.auto_align = saved_auto_align;
4821 }
4822
4823 static void
4824 dot_xfloat_cons (kind)
4825 int kind;
4826 {
4827 char *name = parse_section_name ();
4828 if (!name)
4829 return;
4830
4831 md.keep_pending_output = 1;
4832 set_section (name);
4833 stmt_float_cons (kind);
4834 obj_elf_previous (0);
4835 md.keep_pending_output = 0;
4836 }
4837
4838 static void
4839 dot_xstringer (zero)
4840 int zero;
4841 {
4842 char *name = parse_section_name ();
4843 if (!name)
4844 return;
4845
4846 md.keep_pending_output = 1;
4847 set_section (name);
4848 stringer (zero);
4849 obj_elf_previous (0);
4850 md.keep_pending_output = 0;
4851 }
4852
4853 static void
4854 dot_xdata_ua (size)
4855 int size;
4856 {
4857 int saved_auto_align = md.auto_align;
4858 char *name = parse_section_name ();
4859 if (!name)
4860 return;
4861
4862 md.keep_pending_output = 1;
4863 set_section (name);
4864 md.auto_align = 0;
4865 cons (size);
4866 md.auto_align = saved_auto_align;
4867 obj_elf_previous (0);
4868 md.keep_pending_output = 0;
4869 }
4870
4871 static void
4872 dot_xfloat_cons_ua (kind)
4873 int kind;
4874 {
4875 int saved_auto_align = md.auto_align;
4876 char *name = parse_section_name ();
4877 if (!name)
4878 return;
4879
4880 md.keep_pending_output = 1;
4881 set_section (name);
4882 md.auto_align = 0;
4883 stmt_float_cons (kind);
4884 md.auto_align = saved_auto_align;
4885 obj_elf_previous (0);
4886 md.keep_pending_output = 0;
4887 }
4888
4889 /* .reg.val <regname>,value */
4890
4891 static void
4892 dot_reg_val (dummy)
4893 int dummy ATTRIBUTE_UNUSED;
4894 {
4895 expressionS reg;
4896
4897 expression (&reg);
4898 if (reg.X_op != O_register)
4899 {
4900 as_bad (_("Register name expected"));
4901 ignore_rest_of_line ();
4902 }
4903 else if (*input_line_pointer++ != ',')
4904 {
4905 as_bad (_("Comma expected"));
4906 ignore_rest_of_line ();
4907 }
4908 else
4909 {
4910 valueT value = get_absolute_expression ();
4911 int regno = reg.X_add_number;
4912 if (regno < REG_GR || regno > REG_GR + 128)
4913 as_warn (_("Register value annotation ignored"));
4914 else
4915 {
4916 gr_values[regno - REG_GR].known = 1;
4917 gr_values[regno - REG_GR].value = value;
4918 gr_values[regno - REG_GR].path = md.path;
4919 }
4920 }
4921 demand_empty_rest_of_line ();
4922 }
4923
4924 /*
4925 .serialize.data
4926 .serialize.instruction
4927 */
4928 static void
4929 dot_serialize (type)
4930 int type;
4931 {
4932 insn_group_break (0, 0, 0);
4933 if (type)
4934 instruction_serialization ();
4935 else
4936 data_serialization ();
4937 insn_group_break (0, 0, 0);
4938 demand_empty_rest_of_line ();
4939 }
4940
4941 /* select dv checking mode
4942 .auto
4943 .explicit
4944 .default
4945
4946 A stop is inserted when changing modes
4947 */
4948
4949 static void
4950 dot_dv_mode (type)
4951 int type;
4952 {
4953 if (md.manual_bundling)
4954 as_warn (_("Directive invalid within a bundle"));
4955
4956 if (type == 'E' || type == 'A')
4957 md.mode_explicitly_set = 0;
4958 else
4959 md.mode_explicitly_set = 1;
4960
4961 md.detect_dv = 1;
4962 switch (type)
4963 {
4964 case 'A':
4965 case 'a':
4966 if (md.explicit_mode)
4967 insn_group_break (1, 0, 0);
4968 md.explicit_mode = 0;
4969 break;
4970 case 'E':
4971 case 'e':
4972 if (!md.explicit_mode)
4973 insn_group_break (1, 0, 0);
4974 md.explicit_mode = 1;
4975 break;
4976 default:
4977 case 'd':
4978 if (md.explicit_mode != md.default_explicit_mode)
4979 insn_group_break (1, 0, 0);
4980 md.explicit_mode = md.default_explicit_mode;
4981 md.mode_explicitly_set = 0;
4982 break;
4983 }
4984 }
4985
4986 static void
4987 print_prmask (mask)
4988 valueT mask;
4989 {
4990 int regno;
4991 char *comma = "";
4992 for (regno = 0; regno < 64; regno++)
4993 {
4994 if (mask & ((valueT) 1 << regno))
4995 {
4996 fprintf (stderr, "%s p%d", comma, regno);
4997 comma = ",";
4998 }
4999 }
5000 }
5001
5002 /*
5003 .pred.rel.clear [p1 [,p2 [,...]]] (also .pred.rel "clear" or @clear)
5004 .pred.rel.imply p1, p2 (also .pred.rel "imply" or @imply)
5005 .pred.rel.mutex p1, p2 [,...] (also .pred.rel "mutex" or @mutex)
5006 .pred.safe_across_calls p1 [, p2 [,...]]
5007 */
5008
5009 static void
5010 dot_pred_rel (type)
5011 int type;
5012 {
5013 valueT mask = 0;
5014 int count = 0;
5015 int p1 = -1, p2 = -1;
5016
5017 if (type == 0)
5018 {
5019 if (*input_line_pointer == '"')
5020 {
5021 int len;
5022 char *form = demand_copy_C_string (&len);
5023
5024 if (strcmp (form, "mutex") == 0)
5025 type = 'm';
5026 else if (strcmp (form, "clear") == 0)
5027 type = 'c';
5028 else if (strcmp (form, "imply") == 0)
5029 type = 'i';
5030 obstack_free (&notes, form);
5031 }
5032 else if (*input_line_pointer == '@')
5033 {
5034 char *form = ++input_line_pointer;
5035 char c = get_symbol_end();
5036
5037 if (strcmp (form, "mutex") == 0)
5038 type = 'm';
5039 else if (strcmp (form, "clear") == 0)
5040 type = 'c';
5041 else if (strcmp (form, "imply") == 0)
5042 type = 'i';
5043 *input_line_pointer = c;
5044 }
5045 else
5046 {
5047 as_bad (_("Missing predicate relation type"));
5048 ignore_rest_of_line ();
5049 return;
5050 }
5051 if (type == 0)
5052 {
5053 as_bad (_("Unrecognized predicate relation type"));
5054 ignore_rest_of_line ();
5055 return;
5056 }
5057 if (*input_line_pointer == ',')
5058 ++input_line_pointer;
5059 SKIP_WHITESPACE ();
5060 }
5061
5062 SKIP_WHITESPACE ();
5063 while (1)
5064 {
5065 valueT bits = 1;
5066 int regno;
5067 expressionS pr, *pr1, *pr2;
5068
5069 expression (&pr);
5070 if (pr.X_op == O_register
5071 && pr.X_add_number >= REG_P
5072 && pr.X_add_number <= REG_P + 63)
5073 {
5074 regno = pr.X_add_number - REG_P;
5075 bits <<= regno;
5076 count++;
5077 if (p1 == -1)
5078 p1 = regno;
5079 else if (p2 == -1)
5080 p2 = regno;
5081 }
5082 else if (type != 'i'
5083 && pr.X_op == O_subtract
5084 && (pr1 = symbol_get_value_expression (pr.X_add_symbol))
5085 && pr1->X_op == O_register
5086 && pr1->X_add_number >= REG_P
5087 && pr1->X_add_number <= REG_P + 63
5088 && (pr2 = symbol_get_value_expression (pr.X_op_symbol))
5089 && pr2->X_op == O_register
5090 && pr2->X_add_number >= REG_P
5091 && pr2->X_add_number <= REG_P + 63)
5092 {
5093 /* It's a range. */
5094 int stop;
5095
5096 regno = pr1->X_add_number - REG_P;
5097 stop = pr2->X_add_number - REG_P;
5098 if (regno >= stop)
5099 {
5100 as_bad (_("Bad register range"));
5101 ignore_rest_of_line ();
5102 return;
5103 }
5104 bits = ((bits << stop) << 1) - (bits << regno);
5105 count += stop - regno + 1;
5106 }
5107 else
5108 {
5109 as_bad (_("Predicate register expected"));
5110 ignore_rest_of_line ();
5111 return;
5112 }
5113 if (mask & bits)
5114 as_warn (_("Duplicate predicate register ignored"));
5115 mask |= bits;
5116 if (*input_line_pointer != ',')
5117 break;
5118 ++input_line_pointer;
5119 SKIP_WHITESPACE ();
5120 }
5121
5122 switch (type)
5123 {
5124 case 'c':
5125 if (count == 0)
5126 mask = ~(valueT) 0;
5127 clear_qp_mutex (mask);
5128 clear_qp_implies (mask, (valueT) 0);
5129 break;
5130 case 'i':
5131 if (count != 2 || p1 == -1 || p2 == -1)
5132 as_bad (_("Predicate source and target required"));
5133 else if (p1 == 0 || p2 == 0)
5134 as_bad (_("Use of p0 is not valid in this context"));
5135 else
5136 add_qp_imply (p1, p2);
5137 break;
5138 case 'm':
5139 if (count < 2)
5140 {
5141 as_bad (_("At least two PR arguments expected"));
5142 break;
5143 }
5144 else if (mask & 1)
5145 {
5146 as_bad (_("Use of p0 is not valid in this context"));
5147 break;
5148 }
5149 add_qp_mutex (mask);
5150 break;
5151 case 's':
5152 /* note that we don't override any existing relations */
5153 if (count == 0)
5154 {
5155 as_bad (_("At least one PR argument expected"));
5156 break;
5157 }
5158 if (md.debug_dv)
5159 {
5160 fprintf (stderr, "Safe across calls: ");
5161 print_prmask (mask);
5162 fprintf (stderr, "\n");
5163 }
5164 qp_safe_across_calls = mask;
5165 break;
5166 }
5167 demand_empty_rest_of_line ();
5168 }
5169
5170 /* .entry label [, label [, ...]]
5171 Hint to DV code that the given labels are to be considered entry points.
5172 Otherwise, only global labels are considered entry points. */
5173
5174 static void
5175 dot_entry (dummy)
5176 int dummy ATTRIBUTE_UNUSED;
5177 {
5178 const char *err;
5179 char *name;
5180 int c;
5181 symbolS *symbolP;
5182
5183 do
5184 {
5185 name = input_line_pointer;
5186 c = get_symbol_end ();
5187 symbolP = symbol_find_or_make (name);
5188
5189 err = hash_insert (md.entry_hash, S_GET_NAME (symbolP), (PTR) symbolP);
5190 if (err)
5191 as_fatal (_("Inserting \"%s\" into entry hint table failed: %s"),
5192 name, err);
5193
5194 *input_line_pointer = c;
5195 SKIP_WHITESPACE ();
5196 c = *input_line_pointer;
5197 if (c == ',')
5198 {
5199 input_line_pointer++;
5200 SKIP_WHITESPACE ();
5201 if (*input_line_pointer == '\n')
5202 c = '\n';
5203 }
5204 }
5205 while (c == ',');
5206
5207 demand_empty_rest_of_line ();
5208 }
5209
5210 /* .mem.offset offset, base
5211 "base" is used to distinguish between offsets from a different base. */
5212
5213 static void
5214 dot_mem_offset (dummy)
5215 int dummy ATTRIBUTE_UNUSED;
5216 {
5217 md.mem_offset.hint = 1;
5218 md.mem_offset.offset = get_absolute_expression ();
5219 if (*input_line_pointer != ',')
5220 {
5221 as_bad (_("Comma expected"));
5222 ignore_rest_of_line ();
5223 return;
5224 }
5225 ++input_line_pointer;
5226 md.mem_offset.base = get_absolute_expression ();
5227 demand_empty_rest_of_line ();
5228 }
5229
5230 /* ia64-specific pseudo-ops: */
5231 const pseudo_typeS md_pseudo_table[] =
5232 {
5233 { "radix", dot_radix, 0 },
5234 { "lcomm", s_lcomm_bytes, 1 },
5235 { "loc", dot_loc, 0 },
5236 { "bss", dot_special_section, SPECIAL_SECTION_BSS },
5237 { "sbss", dot_special_section, SPECIAL_SECTION_SBSS },
5238 { "sdata", dot_special_section, SPECIAL_SECTION_SDATA },
5239 { "rodata", dot_special_section, SPECIAL_SECTION_RODATA },
5240 { "comment", dot_special_section, SPECIAL_SECTION_COMMENT },
5241 { "ia_64.unwind", dot_special_section, SPECIAL_SECTION_UNWIND },
5242 { "ia_64.unwind_info", dot_special_section, SPECIAL_SECTION_UNWIND_INFO },
5243 { "init_array", dot_special_section, SPECIAL_SECTION_INIT_ARRAY },
5244 { "fini_array", dot_special_section, SPECIAL_SECTION_FINI_ARRAY },
5245 { "proc", dot_proc, 0 },
5246 { "body", dot_body, 0 },
5247 { "prologue", dot_prologue, 0 },
5248 { "endp", dot_endp, 0 },
5249
5250 { "fframe", dot_fframe, 0 },
5251 { "vframe", dot_vframe, 0 },
5252 { "vframesp", dot_vframesp, 0 },
5253 { "vframepsp", dot_vframepsp, 0 },
5254 { "save", dot_save, 0 },
5255 { "restore", dot_restore, 0 },
5256 { "restorereg", dot_restorereg, 0 },
5257 { "restorereg.p", dot_restorereg_p, 0 },
5258 { "handlerdata", dot_handlerdata, 0 },
5259 { "unwentry", dot_unwentry, 0 },
5260 { "altrp", dot_altrp, 0 },
5261 { "savesp", dot_savemem, 0 },
5262 { "savepsp", dot_savemem, 1 },
5263 { "save.g", dot_saveg, 0 },
5264 { "save.f", dot_savef, 0 },
5265 { "save.b", dot_saveb, 0 },
5266 { "save.gf", dot_savegf, 0 },
5267 { "spill", dot_spill, 0 },
5268 { "spillreg", dot_spillreg, 0 },
5269 { "spillsp", dot_spillmem, 0 },
5270 { "spillpsp", dot_spillmem, 1 },
5271 { "spillreg.p", dot_spillreg_p, 0 },
5272 { "spillsp.p", dot_spillmem_p, 0 },
5273 { "spillpsp.p", dot_spillmem_p, 1 },
5274 { "label_state", dot_label_state, 0 },
5275 { "copy_state", dot_copy_state, 0 },
5276 { "unwabi", dot_unwabi, 0 },
5277 { "personality", dot_personality, 0 },
5278 { "mii", dot_template, 0x0 },
5279 { "mli", dot_template, 0x2 }, /* old format, for compatibility */
5280 { "mlx", dot_template, 0x2 },
5281 { "mmi", dot_template, 0x4 },
5282 { "mfi", dot_template, 0x6 },
5283 { "mmf", dot_template, 0x7 },
5284 { "mib", dot_template, 0x8 },
5285 { "mbb", dot_template, 0x9 },
5286 { "bbb", dot_template, 0xb },
5287 { "mmb", dot_template, 0xc },
5288 { "mfb", dot_template, 0xe },
5289 { "align", dot_align, 0 },
5290 { "regstk", dot_regstk, 0 },
5291 { "rotr", dot_rot, DYNREG_GR },
5292 { "rotf", dot_rot, DYNREG_FR },
5293 { "rotp", dot_rot, DYNREG_PR },
5294 { "lsb", dot_byteorder, 0 },
5295 { "msb", dot_byteorder, 1 },
5296 { "psr", dot_psr, 0 },
5297 { "alias", dot_alias, 0 },
5298 { "secalias", dot_alias, 1 },
5299 { "ln", dot_ln, 0 }, /* source line info (for debugging) */
5300
5301 { "xdata1", dot_xdata, 1 },
5302 { "xdata2", dot_xdata, 2 },
5303 { "xdata4", dot_xdata, 4 },
5304 { "xdata8", dot_xdata, 8 },
5305 { "xdata16", dot_xdata, 16 },
5306 { "xreal4", dot_xfloat_cons, 'f' },
5307 { "xreal8", dot_xfloat_cons, 'd' },
5308 { "xreal10", dot_xfloat_cons, 'x' },
5309 { "xreal16", dot_xfloat_cons, 'X' },
5310 { "xstring", dot_xstringer, 0 },
5311 { "xstringz", dot_xstringer, 1 },
5312
5313 /* unaligned versions: */
5314 { "xdata2.ua", dot_xdata_ua, 2 },
5315 { "xdata4.ua", dot_xdata_ua, 4 },
5316 { "xdata8.ua", dot_xdata_ua, 8 },
5317 { "xdata16.ua", dot_xdata_ua, 16 },
5318 { "xreal4.ua", dot_xfloat_cons_ua, 'f' },
5319 { "xreal8.ua", dot_xfloat_cons_ua, 'd' },
5320 { "xreal10.ua", dot_xfloat_cons_ua, 'x' },
5321 { "xreal16.ua", dot_xfloat_cons_ua, 'X' },
5322
5323 /* annotations/DV checking support */
5324 { "entry", dot_entry, 0 },
5325 { "mem.offset", dot_mem_offset, 0 },
5326 { "pred.rel", dot_pred_rel, 0 },
5327 { "pred.rel.clear", dot_pred_rel, 'c' },
5328 { "pred.rel.imply", dot_pred_rel, 'i' },
5329 { "pred.rel.mutex", dot_pred_rel, 'm' },
5330 { "pred.safe_across_calls", dot_pred_rel, 's' },
5331 { "reg.val", dot_reg_val, 0 },
5332 { "serialize.data", dot_serialize, 0 },
5333 { "serialize.instruction", dot_serialize, 1 },
5334 { "auto", dot_dv_mode, 'a' },
5335 { "explicit", dot_dv_mode, 'e' },
5336 { "default", dot_dv_mode, 'd' },
5337
5338 /* ??? These are needed to make gas/testsuite/gas/elf/ehopt.s work.
5339 IA-64 aligns data allocation pseudo-ops by default, so we have to
5340 tell it that these ones are supposed to be unaligned. Long term,
5341 should rewrite so that only IA-64 specific data allocation pseudo-ops
5342 are aligned by default. */
5343 {"2byte", stmt_cons_ua, 2},
5344 {"4byte", stmt_cons_ua, 4},
5345 {"8byte", stmt_cons_ua, 8},
5346
5347 { NULL, 0, 0 }
5348 };
5349
5350 static const struct pseudo_opcode
5351 {
5352 const char *name;
5353 void (*handler) (int);
5354 int arg;
5355 }
5356 pseudo_opcode[] =
5357 {
5358 /* these are more like pseudo-ops, but don't start with a dot */
5359 { "data1", cons, 1 },
5360 { "data2", cons, 2 },
5361 { "data4", cons, 4 },
5362 { "data8", cons, 8 },
5363 { "data16", cons, 16 },
5364 { "real4", stmt_float_cons, 'f' },
5365 { "real8", stmt_float_cons, 'd' },
5366 { "real10", stmt_float_cons, 'x' },
5367 { "real16", stmt_float_cons, 'X' },
5368 { "string", stringer, 0 },
5369 { "stringz", stringer, 1 },
5370
5371 /* unaligned versions: */
5372 { "data2.ua", stmt_cons_ua, 2 },
5373 { "data4.ua", stmt_cons_ua, 4 },
5374 { "data8.ua", stmt_cons_ua, 8 },
5375 { "data16.ua", stmt_cons_ua, 16 },
5376 { "real4.ua", float_cons, 'f' },
5377 { "real8.ua", float_cons, 'd' },
5378 { "real10.ua", float_cons, 'x' },
5379 { "real16.ua", float_cons, 'X' },
5380 };
5381
5382 /* Declare a register by creating a symbol for it and entering it in
5383 the symbol table. */
5384
5385 static symbolS *
5386 declare_register (name, regnum)
5387 const char *name;
5388 int regnum;
5389 {
5390 const char *err;
5391 symbolS *sym;
5392
5393 sym = symbol_new (name, reg_section, regnum, &zero_address_frag);
5394
5395 err = hash_insert (md.reg_hash, S_GET_NAME (sym), (PTR) sym);
5396 if (err)
5397 as_fatal ("Inserting \"%s\" into register table failed: %s",
5398 name, err);
5399
5400 return sym;
5401 }
5402
5403 static void
5404 declare_register_set (prefix, num_regs, base_regnum)
5405 const char *prefix;
5406 int num_regs;
5407 int base_regnum;
5408 {
5409 char name[8];
5410 int i;
5411
5412 for (i = 0; i < num_regs; ++i)
5413 {
5414 sprintf (name, "%s%u", prefix, i);
5415 declare_register (name, base_regnum + i);
5416 }
5417 }
5418
5419 static unsigned int
5420 operand_width (opnd)
5421 enum ia64_opnd opnd;
5422 {
5423 const struct ia64_operand *odesc = &elf64_ia64_operands[opnd];
5424 unsigned int bits = 0;
5425 int i;
5426
5427 bits = 0;
5428 for (i = 0; i < NELEMS (odesc->field) && odesc->field[i].bits; ++i)
5429 bits += odesc->field[i].bits;
5430
5431 return bits;
5432 }
5433
5434 static enum operand_match_result
5435 operand_match (idesc, index, e)
5436 const struct ia64_opcode *idesc;
5437 int index;
5438 expressionS *e;
5439 {
5440 enum ia64_opnd opnd = idesc->operands[index];
5441 int bits, relocatable = 0;
5442 struct insn_fix *fix;
5443 bfd_signed_vma val;
5444
5445 switch (opnd)
5446 {
5447 /* constants: */
5448
5449 case IA64_OPND_AR_CCV:
5450 if (e->X_op == O_register && e->X_add_number == REG_AR + 32)
5451 return OPERAND_MATCH;
5452 break;
5453
5454 case IA64_OPND_AR_CSD:
5455 if (e->X_op == O_register && e->X_add_number == REG_AR + 25)
5456 return OPERAND_MATCH;
5457 break;
5458
5459 case IA64_OPND_AR_PFS:
5460 if (e->X_op == O_register && e->X_add_number == REG_AR + 64)
5461 return OPERAND_MATCH;
5462 break;
5463
5464 case IA64_OPND_GR0:
5465 if (e->X_op == O_register && e->X_add_number == REG_GR + 0)
5466 return OPERAND_MATCH;
5467 break;
5468
5469 case IA64_OPND_IP:
5470 if (e->X_op == O_register && e->X_add_number == REG_IP)
5471 return OPERAND_MATCH;
5472 break;
5473
5474 case IA64_OPND_PR:
5475 if (e->X_op == O_register && e->X_add_number == REG_PR)
5476 return OPERAND_MATCH;
5477 break;
5478
5479 case IA64_OPND_PR_ROT:
5480 if (e->X_op == O_register && e->X_add_number == REG_PR_ROT)
5481 return OPERAND_MATCH;
5482 break;
5483
5484 case IA64_OPND_PSR:
5485 if (e->X_op == O_register && e->X_add_number == REG_PSR)
5486 return OPERAND_MATCH;
5487 break;
5488
5489 case IA64_OPND_PSR_L:
5490 if (e->X_op == O_register && e->X_add_number == REG_PSR_L)
5491 return OPERAND_MATCH;
5492 break;
5493
5494 case IA64_OPND_PSR_UM:
5495 if (e->X_op == O_register && e->X_add_number == REG_PSR_UM)
5496 return OPERAND_MATCH;
5497 break;
5498
5499 case IA64_OPND_C1:
5500 if (e->X_op == O_constant)
5501 {
5502 if (e->X_add_number == 1)
5503 return OPERAND_MATCH;
5504 else
5505 return OPERAND_OUT_OF_RANGE;
5506 }
5507 break;
5508
5509 case IA64_OPND_C8:
5510 if (e->X_op == O_constant)
5511 {
5512 if (e->X_add_number == 8)
5513 return OPERAND_MATCH;
5514 else
5515 return OPERAND_OUT_OF_RANGE;
5516 }
5517 break;
5518
5519 case IA64_OPND_C16:
5520 if (e->X_op == O_constant)
5521 {
5522 if (e->X_add_number == 16)
5523 return OPERAND_MATCH;
5524 else
5525 return OPERAND_OUT_OF_RANGE;
5526 }
5527 break;
5528
5529 /* register operands: */
5530
5531 case IA64_OPND_AR3:
5532 if (e->X_op == O_register && e->X_add_number >= REG_AR
5533 && e->X_add_number < REG_AR + 128)
5534 return OPERAND_MATCH;
5535 break;
5536
5537 case IA64_OPND_B1:
5538 case IA64_OPND_B2:
5539 if (e->X_op == O_register && e->X_add_number >= REG_BR
5540 && e->X_add_number < REG_BR + 8)
5541 return OPERAND_MATCH;
5542 break;
5543
5544 case IA64_OPND_CR3:
5545 if (e->X_op == O_register && e->X_add_number >= REG_CR
5546 && e->X_add_number < REG_CR + 128)
5547 return OPERAND_MATCH;
5548 break;
5549
5550 case IA64_OPND_F1:
5551 case IA64_OPND_F2:
5552 case IA64_OPND_F3:
5553 case IA64_OPND_F4:
5554 if (e->X_op == O_register && e->X_add_number >= REG_FR
5555 && e->X_add_number < REG_FR + 128)
5556 return OPERAND_MATCH;
5557 break;
5558
5559 case IA64_OPND_P1:
5560 case IA64_OPND_P2:
5561 if (e->X_op == O_register && e->X_add_number >= REG_P
5562 && e->X_add_number < REG_P + 64)
5563 return OPERAND_MATCH;
5564 break;
5565
5566 case IA64_OPND_R1:
5567 case IA64_OPND_R2:
5568 case IA64_OPND_R3:
5569 if (e->X_op == O_register && e->X_add_number >= REG_GR
5570 && e->X_add_number < REG_GR + 128)
5571 return OPERAND_MATCH;
5572 break;
5573
5574 case IA64_OPND_R3_2:
5575 if (e->X_op == O_register && e->X_add_number >= REG_GR)
5576 {
5577 if (e->X_add_number < REG_GR + 4)
5578 return OPERAND_MATCH;
5579 else if (e->X_add_number < REG_GR + 128)
5580 return OPERAND_OUT_OF_RANGE;
5581 }
5582 break;
5583
5584 /* indirect operands: */
5585 case IA64_OPND_CPUID_R3:
5586 case IA64_OPND_DBR_R3:
5587 case IA64_OPND_DTR_R3:
5588 case IA64_OPND_ITR_R3:
5589 case IA64_OPND_IBR_R3:
5590 case IA64_OPND_MSR_R3:
5591 case IA64_OPND_PKR_R3:
5592 case IA64_OPND_PMC_R3:
5593 case IA64_OPND_PMD_R3:
5594 case IA64_OPND_RR_R3:
5595 if (e->X_op == O_index && e->X_op_symbol
5596 && (S_GET_VALUE (e->X_op_symbol) - IND_CPUID
5597 == opnd - IA64_OPND_CPUID_R3))
5598 return OPERAND_MATCH;
5599 break;
5600
5601 case IA64_OPND_MR3:
5602 if (e->X_op == O_index && !e->X_op_symbol)
5603 return OPERAND_MATCH;
5604 break;
5605
5606 /* immediate operands: */
5607 case IA64_OPND_CNT2a:
5608 case IA64_OPND_LEN4:
5609 case IA64_OPND_LEN6:
5610 bits = operand_width (idesc->operands[index]);
5611 if (e->X_op == O_constant)
5612 {
5613 if ((bfd_vma) (e->X_add_number - 1) < ((bfd_vma) 1 << bits))
5614 return OPERAND_MATCH;
5615 else
5616 return OPERAND_OUT_OF_RANGE;
5617 }
5618 break;
5619
5620 case IA64_OPND_CNT2b:
5621 if (e->X_op == O_constant)
5622 {
5623 if ((bfd_vma) (e->X_add_number - 1) < 3)
5624 return OPERAND_MATCH;
5625 else
5626 return OPERAND_OUT_OF_RANGE;
5627 }
5628 break;
5629
5630 case IA64_OPND_CNT2c:
5631 val = e->X_add_number;
5632 if (e->X_op == O_constant)
5633 {
5634 if ((val == 0 || val == 7 || val == 15 || val == 16))
5635 return OPERAND_MATCH;
5636 else
5637 return OPERAND_OUT_OF_RANGE;
5638 }
5639 break;
5640
5641 case IA64_OPND_SOR:
5642 /* SOR must be an integer multiple of 8 */
5643 if (e->X_op == O_constant && e->X_add_number & 0x7)
5644 return OPERAND_OUT_OF_RANGE;
5645 case IA64_OPND_SOF:
5646 case IA64_OPND_SOL:
5647 if (e->X_op == O_constant)
5648 {
5649 if ((bfd_vma) e->X_add_number <= 96)
5650 return OPERAND_MATCH;
5651 else
5652 return OPERAND_OUT_OF_RANGE;
5653 }
5654 break;
5655
5656 case IA64_OPND_IMMU62:
5657 if (e->X_op == O_constant)
5658 {
5659 if ((bfd_vma) e->X_add_number < ((bfd_vma) 1 << 62))
5660 return OPERAND_MATCH;
5661 else
5662 return OPERAND_OUT_OF_RANGE;
5663 }
5664 else
5665 {
5666 /* FIXME -- need 62-bit relocation type */
5667 as_bad (_("62-bit relocation not yet implemented"));
5668 }
5669 break;
5670
5671 case IA64_OPND_IMMU64:
5672 if (e->X_op == O_symbol || e->X_op == O_pseudo_fixup
5673 || e->X_op == O_subtract)
5674 {
5675 fix = CURR_SLOT.fixup + CURR_SLOT.num_fixups;
5676 fix->code = BFD_RELOC_IA64_IMM64;
5677 if (e->X_op != O_subtract)
5678 {
5679 fix->code = ia64_gen_real_reloc_type (e->X_op_symbol, fix->code);
5680 if (e->X_op == O_pseudo_fixup)
5681 e->X_op = O_symbol;
5682 }
5683
5684 fix->opnd = idesc->operands[index];
5685 fix->expr = *e;
5686 fix->is_pcrel = 0;
5687 ++CURR_SLOT.num_fixups;
5688 return OPERAND_MATCH;
5689 }
5690 else if (e->X_op == O_constant)
5691 return OPERAND_MATCH;
5692 break;
5693
5694 case IA64_OPND_CCNT5:
5695 case IA64_OPND_CNT5:
5696 case IA64_OPND_CNT6:
5697 case IA64_OPND_CPOS6a:
5698 case IA64_OPND_CPOS6b:
5699 case IA64_OPND_CPOS6c:
5700 case IA64_OPND_IMMU2:
5701 case IA64_OPND_IMMU7a:
5702 case IA64_OPND_IMMU7b:
5703 case IA64_OPND_IMMU21:
5704 case IA64_OPND_IMMU24:
5705 case IA64_OPND_MBTYPE4:
5706 case IA64_OPND_MHTYPE8:
5707 case IA64_OPND_POS6:
5708 bits = operand_width (idesc->operands[index]);
5709 if (e->X_op == O_constant)
5710 {
5711 if ((bfd_vma) e->X_add_number < ((bfd_vma) 1 << bits))
5712 return OPERAND_MATCH;
5713 else
5714 return OPERAND_OUT_OF_RANGE;
5715 }
5716 break;
5717
5718 case IA64_OPND_IMMU9:
5719 bits = operand_width (idesc->operands[index]);
5720 if (e->X_op == O_constant)
5721 {
5722 if ((bfd_vma) e->X_add_number < ((bfd_vma) 1 << bits))
5723 {
5724 int lobits = e->X_add_number & 0x3;
5725 if (((bfd_vma) e->X_add_number & 0x3C) != 0 && lobits == 0)
5726 e->X_add_number |= (bfd_vma) 0x3;
5727 return OPERAND_MATCH;
5728 }
5729 else
5730 return OPERAND_OUT_OF_RANGE;
5731 }
5732 break;
5733
5734 case IA64_OPND_IMM44:
5735 /* least 16 bits must be zero */
5736 if ((e->X_add_number & 0xffff) != 0)
5737 /* XXX technically, this is wrong: we should not be issuing warning
5738 messages until we're sure this instruction pattern is going to
5739 be used! */
5740 as_warn (_("lower 16 bits of mask ignored"));
5741
5742 if (e->X_op == O_constant)
5743 {
5744 if (((e->X_add_number >= 0
5745 && (bfd_vma) e->X_add_number < ((bfd_vma) 1 << 44))
5746 || (e->X_add_number < 0
5747 && (bfd_vma) -e->X_add_number <= ((bfd_vma) 1 << 44))))
5748 {
5749 /* sign-extend */
5750 if (e->X_add_number >= 0
5751 && (e->X_add_number & ((bfd_vma) 1 << 43)) != 0)
5752 {
5753 e->X_add_number |= ~(((bfd_vma) 1 << 44) - 1);
5754 }
5755 return OPERAND_MATCH;
5756 }
5757 else
5758 return OPERAND_OUT_OF_RANGE;
5759 }
5760 break;
5761
5762 case IA64_OPND_IMM17:
5763 /* bit 0 is a don't care (pr0 is hardwired to 1) */
5764 if (e->X_op == O_constant)
5765 {
5766 if (((e->X_add_number >= 0
5767 && (bfd_vma) e->X_add_number < ((bfd_vma) 1 << 17))
5768 || (e->X_add_number < 0
5769 && (bfd_vma) -e->X_add_number <= ((bfd_vma) 1 << 17))))
5770 {
5771 /* sign-extend */
5772 if (e->X_add_number >= 0
5773 && (e->X_add_number & ((bfd_vma) 1 << 16)) != 0)
5774 {
5775 e->X_add_number |= ~(((bfd_vma) 1 << 17) - 1);
5776 }
5777 return OPERAND_MATCH;
5778 }
5779 else
5780 return OPERAND_OUT_OF_RANGE;
5781 }
5782 break;
5783
5784 case IA64_OPND_IMM14:
5785 case IA64_OPND_IMM22:
5786 relocatable = 1;
5787 case IA64_OPND_IMM1:
5788 case IA64_OPND_IMM8:
5789 case IA64_OPND_IMM8U4:
5790 case IA64_OPND_IMM8M1:
5791 case IA64_OPND_IMM8M1U4:
5792 case IA64_OPND_IMM8M1U8:
5793 case IA64_OPND_IMM9a:
5794 case IA64_OPND_IMM9b:
5795 bits = operand_width (idesc->operands[index]);
5796 if (relocatable && (e->X_op == O_symbol
5797 || e->X_op == O_subtract
5798 || e->X_op == O_pseudo_fixup))
5799 {
5800 fix = CURR_SLOT.fixup + CURR_SLOT.num_fixups;
5801
5802 if (idesc->operands[index] == IA64_OPND_IMM14)
5803 fix->code = BFD_RELOC_IA64_IMM14;
5804 else
5805 fix->code = BFD_RELOC_IA64_IMM22;
5806
5807 if (e->X_op != O_subtract)
5808 {
5809 fix->code = ia64_gen_real_reloc_type (e->X_op_symbol, fix->code);
5810 if (e->X_op == O_pseudo_fixup)
5811 e->X_op = O_symbol;
5812 }
5813
5814 fix->opnd = idesc->operands[index];
5815 fix->expr = *e;
5816 fix->is_pcrel = 0;
5817 ++CURR_SLOT.num_fixups;
5818 return OPERAND_MATCH;
5819 }
5820 else if (e->X_op != O_constant
5821 && ! (e->X_op == O_big && opnd == IA64_OPND_IMM8M1U8))
5822 return OPERAND_MISMATCH;
5823
5824 if (opnd == IA64_OPND_IMM8M1U4)
5825 {
5826 /* Zero is not valid for unsigned compares that take an adjusted
5827 constant immediate range. */
5828 if (e->X_add_number == 0)
5829 return OPERAND_OUT_OF_RANGE;
5830
5831 /* Sign-extend 32-bit unsigned numbers, so that the following range
5832 checks will work. */
5833 val = e->X_add_number;
5834 if (((val & (~(bfd_vma) 0 << 32)) == 0)
5835 && ((val & ((bfd_vma) 1 << 31)) != 0))
5836 val = ((val << 32) >> 32);
5837
5838 /* Check for 0x100000000. This is valid because
5839 0x100000000-1 is the same as ((uint32_t) -1). */
5840 if (val == ((bfd_signed_vma) 1 << 32))
5841 return OPERAND_MATCH;
5842
5843 val = val - 1;
5844 }
5845 else if (opnd == IA64_OPND_IMM8M1U8)
5846 {
5847 /* Zero is not valid for unsigned compares that take an adjusted
5848 constant immediate range. */
5849 if (e->X_add_number == 0)
5850 return OPERAND_OUT_OF_RANGE;
5851
5852 /* Check for 0x10000000000000000. */
5853 if (e->X_op == O_big)
5854 {
5855 if (generic_bignum[0] == 0
5856 && generic_bignum[1] == 0
5857 && generic_bignum[2] == 0
5858 && generic_bignum[3] == 0
5859 && generic_bignum[4] == 1)
5860 return OPERAND_MATCH;
5861 else
5862 return OPERAND_OUT_OF_RANGE;
5863 }
5864 else
5865 val = e->X_add_number - 1;
5866 }
5867 else if (opnd == IA64_OPND_IMM8M1)
5868 val = e->X_add_number - 1;
5869 else if (opnd == IA64_OPND_IMM8U4)
5870 {
5871 /* Sign-extend 32-bit unsigned numbers, so that the following range
5872 checks will work. */
5873 val = e->X_add_number;
5874 if (((val & (~(bfd_vma) 0 << 32)) == 0)
5875 && ((val & ((bfd_vma) 1 << 31)) != 0))
5876 val = ((val << 32) >> 32);
5877 }
5878 else
5879 val = e->X_add_number;
5880
5881 if ((val >= 0 && (bfd_vma) val < ((bfd_vma) 1 << (bits - 1)))
5882 || (val < 0 && (bfd_vma) -val <= ((bfd_vma) 1 << (bits - 1))))
5883 return OPERAND_MATCH;
5884 else
5885 return OPERAND_OUT_OF_RANGE;
5886
5887 case IA64_OPND_INC3:
5888 /* +/- 1, 4, 8, 16 */
5889 val = e->X_add_number;
5890 if (val < 0)
5891 val = -val;
5892 if (e->X_op == O_constant)
5893 {
5894 if ((val == 1 || val == 4 || val == 8 || val == 16))
5895 return OPERAND_MATCH;
5896 else
5897 return OPERAND_OUT_OF_RANGE;
5898 }
5899 break;
5900
5901 case IA64_OPND_TGT25:
5902 case IA64_OPND_TGT25b:
5903 case IA64_OPND_TGT25c:
5904 case IA64_OPND_TGT64:
5905 if (e->X_op == O_symbol)
5906 {
5907 fix = CURR_SLOT.fixup + CURR_SLOT.num_fixups;
5908 if (opnd == IA64_OPND_TGT25)
5909 fix->code = BFD_RELOC_IA64_PCREL21F;
5910 else if (opnd == IA64_OPND_TGT25b)
5911 fix->code = BFD_RELOC_IA64_PCREL21M;
5912 else if (opnd == IA64_OPND_TGT25c)
5913 fix->code = BFD_RELOC_IA64_PCREL21B;
5914 else if (opnd == IA64_OPND_TGT64)
5915 fix->code = BFD_RELOC_IA64_PCREL60B;
5916 else
5917 abort ();
5918
5919 fix->code = ia64_gen_real_reloc_type (e->X_op_symbol, fix->code);
5920 fix->opnd = idesc->operands[index];
5921 fix->expr = *e;
5922 fix->is_pcrel = 1;
5923 ++CURR_SLOT.num_fixups;
5924 return OPERAND_MATCH;
5925 }
5926 case IA64_OPND_TAG13:
5927 case IA64_OPND_TAG13b:
5928 switch (e->X_op)
5929 {
5930 case O_constant:
5931 return OPERAND_MATCH;
5932
5933 case O_symbol:
5934 fix = CURR_SLOT.fixup + CURR_SLOT.num_fixups;
5935 /* There are no external relocs for TAG13/TAG13b fields, so we
5936 create a dummy reloc. This will not live past md_apply_fix3. */
5937 fix->code = BFD_RELOC_UNUSED;
5938 fix->code = ia64_gen_real_reloc_type (e->X_op_symbol, fix->code);
5939 fix->opnd = idesc->operands[index];
5940 fix->expr = *e;
5941 fix->is_pcrel = 1;
5942 ++CURR_SLOT.num_fixups;
5943 return OPERAND_MATCH;
5944
5945 default:
5946 break;
5947 }
5948 break;
5949
5950 case IA64_OPND_LDXMOV:
5951 fix = CURR_SLOT.fixup + CURR_SLOT.num_fixups;
5952 fix->code = BFD_RELOC_IA64_LDXMOV;
5953 fix->opnd = idesc->operands[index];
5954 fix->expr = *e;
5955 fix->is_pcrel = 0;
5956 ++CURR_SLOT.num_fixups;
5957 return OPERAND_MATCH;
5958
5959 default:
5960 break;
5961 }
5962 return OPERAND_MISMATCH;
5963 }
5964
5965 static int
5966 parse_operand (e)
5967 expressionS *e;
5968 {
5969 int sep = '\0';
5970
5971 memset (e, 0, sizeof (*e));
5972 e->X_op = O_absent;
5973 SKIP_WHITESPACE ();
5974 if (*input_line_pointer != '}')
5975 expression (e);
5976 sep = *input_line_pointer++;
5977
5978 if (sep == '}')
5979 {
5980 if (!md.manual_bundling)
5981 as_warn ("Found '}' when manual bundling is off");
5982 else
5983 CURR_SLOT.manual_bundling_off = 1;
5984 md.manual_bundling = 0;
5985 sep = '\0';
5986 }
5987 return sep;
5988 }
5989
5990 /* Returns the next entry in the opcode table that matches the one in
5991 IDESC, and frees the entry in IDESC. If no matching entry is
5992 found, NULL is returned instead. */
5993
5994 static struct ia64_opcode *
5995 get_next_opcode (struct ia64_opcode *idesc)
5996 {
5997 struct ia64_opcode *next = ia64_find_next_opcode (idesc);
5998 ia64_free_opcode (idesc);
5999 return next;
6000 }
6001
6002 /* Parse the operands for the opcode and find the opcode variant that
6003 matches the specified operands, or NULL if no match is possible. */
6004
6005 static struct ia64_opcode *
6006 parse_operands (idesc)
6007 struct ia64_opcode *idesc;
6008 {
6009 int i = 0, highest_unmatched_operand, num_operands = 0, num_outputs = 0;
6010 int error_pos, out_of_range_pos, curr_out_of_range_pos, sep = 0;
6011 enum ia64_opnd expected_operand = IA64_OPND_NIL;
6012 enum operand_match_result result;
6013 char mnemonic[129];
6014 char *first_arg = 0, *end, *saved_input_pointer;
6015 unsigned int sof;
6016
6017 assert (strlen (idesc->name) <= 128);
6018
6019 strcpy (mnemonic, idesc->name);
6020 if (idesc->operands[2] == IA64_OPND_SOF
6021 || idesc->operands[1] == IA64_OPND_SOF)
6022 {
6023 /* To make the common idiom "alloc loc?=ar.pfs,0,1,0,0" work, we
6024 can't parse the first operand until we have parsed the
6025 remaining operands of the "alloc" instruction. */
6026 SKIP_WHITESPACE ();
6027 first_arg = input_line_pointer;
6028 end = strchr (input_line_pointer, '=');
6029 if (!end)
6030 {
6031 as_bad ("Expected separator `='");
6032 return 0;
6033 }
6034 input_line_pointer = end + 1;
6035 ++i;
6036 ++num_outputs;
6037 }
6038
6039 for (; ; ++i)
6040 {
6041 if (i < NELEMS (CURR_SLOT.opnd))
6042 {
6043 sep = parse_operand (CURR_SLOT.opnd + i);
6044 if (CURR_SLOT.opnd[i].X_op == O_absent)
6045 break;
6046 }
6047 else
6048 {
6049 expressionS dummy;
6050
6051 sep = parse_operand (&dummy);
6052 if (dummy.X_op == O_absent)
6053 break;
6054 }
6055
6056 ++num_operands;
6057
6058 if (sep != '=' && sep != ',')
6059 break;
6060
6061 if (sep == '=')
6062 {
6063 if (num_outputs > 0)
6064 as_bad ("Duplicate equal sign (=) in instruction");
6065 else
6066 num_outputs = i + 1;
6067 }
6068 }
6069 if (sep != '\0')
6070 {
6071 as_bad ("Illegal operand separator `%c'", sep);
6072 return 0;
6073 }
6074
6075 if (idesc->operands[2] == IA64_OPND_SOF
6076 || idesc->operands[1] == IA64_OPND_SOF)
6077 {
6078 /* map alloc r1=ar.pfs,i,l,o,r to alloc r1=ar.pfs,(i+l+o),(i+l),r */
6079 know (strcmp (idesc->name, "alloc") == 0);
6080 i = (CURR_SLOT.opnd[1].X_op == O_register
6081 && CURR_SLOT.opnd[1].X_add_number == REG_AR + AR_PFS) ? 2 : 1;
6082 if (num_operands == i + 3 /* first_arg not included in this count! */
6083 && CURR_SLOT.opnd[i].X_op == O_constant
6084 && CURR_SLOT.opnd[i + 1].X_op == O_constant
6085 && CURR_SLOT.opnd[i + 2].X_op == O_constant
6086 && CURR_SLOT.opnd[i + 3].X_op == O_constant)
6087 {
6088 sof = set_regstack (CURR_SLOT.opnd[i].X_add_number,
6089 CURR_SLOT.opnd[i + 1].X_add_number,
6090 CURR_SLOT.opnd[i + 2].X_add_number,
6091 CURR_SLOT.opnd[i + 3].X_add_number);
6092
6093 /* now we can parse the first arg: */
6094 saved_input_pointer = input_line_pointer;
6095 input_line_pointer = first_arg;
6096 sep = parse_operand (CURR_SLOT.opnd + 0);
6097 if (sep != '=')
6098 --num_outputs; /* force error */
6099 input_line_pointer = saved_input_pointer;
6100
6101 CURR_SLOT.opnd[i].X_add_number = sof;
6102 CURR_SLOT.opnd[i + 1].X_add_number
6103 = sof - CURR_SLOT.opnd[i + 2].X_add_number;
6104 CURR_SLOT.opnd[i + 2] = CURR_SLOT.opnd[i + 3];
6105 }
6106 }
6107
6108 highest_unmatched_operand = -4;
6109 curr_out_of_range_pos = -1;
6110 error_pos = 0;
6111 for (; idesc; idesc = get_next_opcode (idesc))
6112 {
6113 if (num_outputs != idesc->num_outputs)
6114 continue; /* mismatch in # of outputs */
6115 if (highest_unmatched_operand < 0)
6116 highest_unmatched_operand |= 1;
6117 if (num_operands > NELEMS (idesc->operands)
6118 || (num_operands < NELEMS (idesc->operands)
6119 && idesc->operands[num_operands])
6120 || (num_operands > 0 && !idesc->operands[num_operands - 1]))
6121 continue; /* mismatch in number of arguments */
6122 if (highest_unmatched_operand < 0)
6123 highest_unmatched_operand |= 2;
6124
6125 CURR_SLOT.num_fixups = 0;
6126
6127 /* Try to match all operands. If we see an out-of-range operand,
6128 then continue trying to match the rest of the operands, since if
6129 the rest match, then this idesc will give the best error message. */
6130
6131 out_of_range_pos = -1;
6132 for (i = 0; i < num_operands && idesc->operands[i]; ++i)
6133 {
6134 result = operand_match (idesc, i, CURR_SLOT.opnd + i);
6135 if (result != OPERAND_MATCH)
6136 {
6137 if (result != OPERAND_OUT_OF_RANGE)
6138 break;
6139 if (out_of_range_pos < 0)
6140 /* remember position of the first out-of-range operand: */
6141 out_of_range_pos = i;
6142 }
6143 }
6144
6145 /* If we did not match all operands, or if at least one operand was
6146 out-of-range, then this idesc does not match. Keep track of which
6147 idesc matched the most operands before failing. If we have two
6148 idescs that failed at the same position, and one had an out-of-range
6149 operand, then prefer the out-of-range operand. Thus if we have
6150 "add r0=0x1000000,r1" we get an error saying the constant is out
6151 of range instead of an error saying that the constant should have been
6152 a register. */
6153
6154 if (i != num_operands || out_of_range_pos >= 0)
6155 {
6156 if (i > highest_unmatched_operand
6157 || (i == highest_unmatched_operand
6158 && out_of_range_pos > curr_out_of_range_pos))
6159 {
6160 highest_unmatched_operand = i;
6161 if (out_of_range_pos >= 0)
6162 {
6163 expected_operand = idesc->operands[out_of_range_pos];
6164 error_pos = out_of_range_pos;
6165 }
6166 else
6167 {
6168 expected_operand = idesc->operands[i];
6169 error_pos = i;
6170 }
6171 curr_out_of_range_pos = out_of_range_pos;
6172 }
6173 continue;
6174 }
6175
6176 break;
6177 }
6178 if (!idesc)
6179 {
6180 if (expected_operand)
6181 as_bad ("Operand %u of `%s' should be %s",
6182 error_pos + 1, mnemonic,
6183 elf64_ia64_operands[expected_operand].desc);
6184 else if (highest_unmatched_operand < 0 && !(highest_unmatched_operand & 1))
6185 as_bad ("Wrong number of output operands");
6186 else if (highest_unmatched_operand < 0 && !(highest_unmatched_operand & 2))
6187 as_bad ("Wrong number of input operands");
6188 else
6189 as_bad ("Operand mismatch");
6190 return 0;
6191 }
6192 return idesc;
6193 }
6194
6195 static void
6196 build_insn (slot, insnp)
6197 struct slot *slot;
6198 bfd_vma *insnp;
6199 {
6200 const struct ia64_operand *odesc, *o2desc;
6201 struct ia64_opcode *idesc = slot->idesc;
6202 bfd_signed_vma insn, val;
6203 const char *err;
6204 int i;
6205
6206 insn = idesc->opcode | slot->qp_regno;
6207
6208 for (i = 0; i < NELEMS (idesc->operands) && idesc->operands[i]; ++i)
6209 {
6210 if (slot->opnd[i].X_op == O_register
6211 || slot->opnd[i].X_op == O_constant
6212 || slot->opnd[i].X_op == O_index)
6213 val = slot->opnd[i].X_add_number;
6214 else if (slot->opnd[i].X_op == O_big)
6215 {
6216 /* This must be the value 0x10000000000000000. */
6217 assert (idesc->operands[i] == IA64_OPND_IMM8M1U8);
6218 val = 0;
6219 }
6220 else
6221 val = 0;
6222
6223 switch (idesc->operands[i])
6224 {
6225 case IA64_OPND_IMMU64:
6226 *insnp++ = (val >> 22) & 0x1ffffffffffLL;
6227 insn |= (((val & 0x7f) << 13) | (((val >> 7) & 0x1ff) << 27)
6228 | (((val >> 16) & 0x1f) << 22) | (((val >> 21) & 0x1) << 21)
6229 | (((val >> 63) & 0x1) << 36));
6230 continue;
6231
6232 case IA64_OPND_IMMU62:
6233 val &= 0x3fffffffffffffffULL;
6234 if (val != slot->opnd[i].X_add_number)
6235 as_warn (_("Value truncated to 62 bits"));
6236 *insnp++ = (val >> 21) & 0x1ffffffffffLL;
6237 insn |= (((val & 0xfffff) << 6) | (((val >> 20) & 0x1) << 36));
6238 continue;
6239
6240 case IA64_OPND_TGT64:
6241 val >>= 4;
6242 *insnp++ = ((val >> 20) & 0x7fffffffffLL) << 2;
6243 insn |= ((((val >> 59) & 0x1) << 36)
6244 | (((val >> 0) & 0xfffff) << 13));
6245 continue;
6246
6247 case IA64_OPND_AR3:
6248 val -= REG_AR;
6249 break;
6250
6251 case IA64_OPND_B1:
6252 case IA64_OPND_B2:
6253 val -= REG_BR;
6254 break;
6255
6256 case IA64_OPND_CR3:
6257 val -= REG_CR;
6258 break;
6259
6260 case IA64_OPND_F1:
6261 case IA64_OPND_F2:
6262 case IA64_OPND_F3:
6263 case IA64_OPND_F4:
6264 val -= REG_FR;
6265 break;
6266
6267 case IA64_OPND_P1:
6268 case IA64_OPND_P2:
6269 val -= REG_P;
6270 break;
6271
6272 case IA64_OPND_R1:
6273 case IA64_OPND_R2:
6274 case IA64_OPND_R3:
6275 case IA64_OPND_R3_2:
6276 case IA64_OPND_CPUID_R3:
6277 case IA64_OPND_DBR_R3:
6278 case IA64_OPND_DTR_R3:
6279 case IA64_OPND_ITR_R3:
6280 case IA64_OPND_IBR_R3:
6281 case IA64_OPND_MR3:
6282 case IA64_OPND_MSR_R3:
6283 case IA64_OPND_PKR_R3:
6284 case IA64_OPND_PMC_R3:
6285 case IA64_OPND_PMD_R3:
6286 case IA64_OPND_RR_R3:
6287 val -= REG_GR;
6288 break;
6289
6290 default:
6291 break;
6292 }
6293
6294 odesc = elf64_ia64_operands + idesc->operands[i];
6295 err = (*odesc->insert) (odesc, val, &insn);
6296 if (err)
6297 as_bad_where (slot->src_file, slot->src_line,
6298 "Bad operand value: %s", err);
6299 if (idesc->flags & IA64_OPCODE_PSEUDO)
6300 {
6301 if ((idesc->flags & IA64_OPCODE_F2_EQ_F3)
6302 && odesc == elf64_ia64_operands + IA64_OPND_F3)
6303 {
6304 o2desc = elf64_ia64_operands + IA64_OPND_F2;
6305 (*o2desc->insert) (o2desc, val, &insn);
6306 }
6307 if ((idesc->flags & IA64_OPCODE_LEN_EQ_64MCNT)
6308 && (odesc == elf64_ia64_operands + IA64_OPND_CPOS6a
6309 || odesc == elf64_ia64_operands + IA64_OPND_POS6))
6310 {
6311 o2desc = elf64_ia64_operands + IA64_OPND_LEN6;
6312 (*o2desc->insert) (o2desc, 64 - val, &insn);
6313 }
6314 }
6315 }
6316 *insnp = insn;
6317 }
6318
6319 static void
6320 emit_one_bundle ()
6321 {
6322 int manual_bundling_off = 0, manual_bundling = 0;
6323 enum ia64_unit required_unit, insn_unit = 0;
6324 enum ia64_insn_type type[3], insn_type;
6325 unsigned int template, orig_template;
6326 bfd_vma insn[3] = { -1, -1, -1 };
6327 struct ia64_opcode *idesc;
6328 int end_of_insn_group = 0, user_template = -1;
6329 int n, i, j, first, curr;
6330 unw_rec_list *ptr, *last_ptr, *end_ptr;
6331 bfd_vma t0 = 0, t1 = 0;
6332 struct label_fix *lfix;
6333 struct insn_fix *ifix;
6334 char mnemonic[16];
6335 fixS *fix;
6336 char *f;
6337 int addr_mod;
6338
6339 first = (md.curr_slot + NUM_SLOTS - md.num_slots_in_use) % NUM_SLOTS;
6340 know (first >= 0 & first < NUM_SLOTS);
6341 n = MIN (3, md.num_slots_in_use);
6342
6343 /* Determine template: user user_template if specified, best match
6344 otherwise: */
6345
6346 if (md.slot[first].user_template >= 0)
6347 user_template = template = md.slot[first].user_template;
6348 else
6349 {
6350 /* Auto select appropriate template. */
6351 memset (type, 0, sizeof (type));
6352 curr = first;
6353 for (i = 0; i < n; ++i)
6354 {
6355 if (md.slot[curr].label_fixups && i != 0)
6356 break;
6357 type[i] = md.slot[curr].idesc->type;
6358 curr = (curr + 1) % NUM_SLOTS;
6359 }
6360 template = best_template[type[0]][type[1]][type[2]];
6361 }
6362
6363 /* initialize instructions with appropriate nops: */
6364 for (i = 0; i < 3; ++i)
6365 insn[i] = nop[ia64_templ_desc[template].exec_unit[i]];
6366
6367 f = frag_more (16);
6368
6369 /* Check to see if this bundle is at an offset that is a multiple of 16-bytes
6370 from the start of the frag. */
6371 addr_mod = frag_now_fix () & 15;
6372 if (frag_now->has_code && frag_now->insn_addr != addr_mod)
6373 as_bad (_("instruction address is not a multiple of 16"));
6374 frag_now->insn_addr = addr_mod;
6375 frag_now->has_code = 1;
6376
6377 /* now fill in slots with as many insns as possible: */
6378 curr = first;
6379 idesc = md.slot[curr].idesc;
6380 end_of_insn_group = 0;
6381 for (i = 0; i < 3 && md.num_slots_in_use > 0; ++i)
6382 {
6383 /* If we have unwind records, we may need to update some now. */
6384 ptr = md.slot[curr].unwind_record;
6385 if (ptr)
6386 {
6387 /* Find the last prologue/body record in the list for the current
6388 insn, and set the slot number for all records up to that point.
6389 This needs to be done now, because prologue/body records refer to
6390 the current point, not the point after the instruction has been
6391 issued. This matters because there may have been nops emitted
6392 meanwhile. Any non-prologue non-body record followed by a
6393 prologue/body record must also refer to the current point. */
6394 last_ptr = NULL;
6395 end_ptr = md.slot[(curr + 1) % NUM_SLOTS].unwind_record;
6396 for (; ptr != end_ptr; ptr = ptr->next)
6397 if (ptr->r.type == prologue || ptr->r.type == prologue_gr
6398 || ptr->r.type == body)
6399 last_ptr = ptr;
6400 if (last_ptr)
6401 {
6402 /* Make last_ptr point one after the last prologue/body
6403 record. */
6404 last_ptr = last_ptr->next;
6405 for (ptr = md.slot[curr].unwind_record; ptr != last_ptr;
6406 ptr = ptr->next)
6407 {
6408 ptr->slot_number = (unsigned long) f + i;
6409 ptr->slot_frag = frag_now;
6410 }
6411 /* Remove the initialized records, so that we won't accidentally
6412 update them again if we insert a nop and continue. */
6413 md.slot[curr].unwind_record = last_ptr;
6414 }
6415 }
6416
6417 manual_bundling_off = md.slot[curr].manual_bundling_off;
6418 if (md.slot[curr].manual_bundling_on)
6419 {
6420 if (curr == first)
6421 manual_bundling = 1;
6422 else
6423 break; /* Need to start a new bundle. */
6424 }
6425
6426 if (idesc->flags & IA64_OPCODE_SLOT2)
6427 {
6428 if (manual_bundling && !manual_bundling_off)
6429 {
6430 as_bad_where (md.slot[curr].src_file, md.slot[curr].src_line,
6431 "`%s' must be last in bundle", idesc->name);
6432 if (i < 2)
6433 manual_bundling = -1; /* Suppress meaningless post-loop errors. */
6434 }
6435 i = 2;
6436 }
6437 if (idesc->flags & IA64_OPCODE_LAST)
6438 {
6439 int required_slot;
6440 unsigned int required_template;
6441
6442 /* If we need a stop bit after an M slot, our only choice is
6443 template 5 (M;;MI). If we need a stop bit after a B
6444 slot, our only choice is to place it at the end of the
6445 bundle, because the only available templates are MIB,
6446 MBB, BBB, MMB, and MFB. We don't handle anything other
6447 than M and B slots because these are the only kind of
6448 instructions that can have the IA64_OPCODE_LAST bit set. */
6449 required_template = template;
6450 switch (idesc->type)
6451 {
6452 case IA64_TYPE_M:
6453 required_slot = 0;
6454 required_template = 5;
6455 break;
6456
6457 case IA64_TYPE_B:
6458 required_slot = 2;
6459 break;
6460
6461 default:
6462 as_bad_where (md.slot[curr].src_file, md.slot[curr].src_line,
6463 "Internal error: don't know how to force %s to end"
6464 "of instruction group", idesc->name);
6465 required_slot = i;
6466 break;
6467 }
6468 if (manual_bundling
6469 && (i > required_slot
6470 || (required_slot == 2 && !manual_bundling_off)
6471 || (user_template >= 0
6472 /* Changing from MMI to M;MI is OK. */
6473 && (template ^ required_template) > 1)))
6474 {
6475 as_bad_where (md.slot[curr].src_file, md.slot[curr].src_line,
6476 "`%s' must be last in instruction group",
6477 idesc->name);
6478 if (i < 2 && required_slot == 2 && !manual_bundling_off)
6479 manual_bundling = -1; /* Suppress meaningless post-loop errors. */
6480 }
6481 if (required_slot < i)
6482 /* Can't fit this instruction. */
6483 break;
6484
6485 i = required_slot;
6486 if (required_template != template)
6487 {
6488 /* If we switch the template, we need to reset the NOPs
6489 after slot i. The slot-types of the instructions ahead
6490 of i never change, so we don't need to worry about
6491 changing NOPs in front of this slot. */
6492 for (j = i; j < 3; ++j)
6493 insn[j] = nop[ia64_templ_desc[required_template].exec_unit[j]];
6494 }
6495 template = required_template;
6496 }
6497 if (curr != first && md.slot[curr].label_fixups)
6498 {
6499 if (manual_bundling)
6500 {
6501 as_bad_where (md.slot[curr].src_file, md.slot[curr].src_line,
6502 "Label must be first in a bundle");
6503 manual_bundling = -1; /* Suppress meaningless post-loop errors. */
6504 }
6505 /* This insn must go into the first slot of a bundle. */
6506 break;
6507 }
6508
6509 if (end_of_insn_group && md.num_slots_in_use >= 1)
6510 {
6511 /* We need an instruction group boundary in the middle of a
6512 bundle. See if we can switch to an other template with
6513 an appropriate boundary. */
6514
6515 orig_template = template;
6516 if (i == 1 && (user_template == 4
6517 || (user_template < 0
6518 && (ia64_templ_desc[template].exec_unit[0]
6519 == IA64_UNIT_M))))
6520 {
6521 template = 5;
6522 end_of_insn_group = 0;
6523 }
6524 else if (i == 2 && (user_template == 0
6525 || (user_template < 0
6526 && (ia64_templ_desc[template].exec_unit[1]
6527 == IA64_UNIT_I)))
6528 /* This test makes sure we don't switch the template if
6529 the next instruction is one that needs to be first in
6530 an instruction group. Since all those instructions are
6531 in the M group, there is no way such an instruction can
6532 fit in this bundle even if we switch the template. The
6533 reason we have to check for this is that otherwise we
6534 may end up generating "MI;;I M.." which has the deadly
6535 effect that the second M instruction is no longer the
6536 first in the group! --davidm 99/12/16 */
6537 && (idesc->flags & IA64_OPCODE_FIRST) == 0)
6538 {
6539 template = 1;
6540 end_of_insn_group = 0;
6541 }
6542 else if (i == 1
6543 && user_template == 0
6544 && !(idesc->flags & IA64_OPCODE_FIRST))
6545 /* Use the next slot. */
6546 continue;
6547 else if (curr != first)
6548 /* can't fit this insn */
6549 break;
6550
6551 if (template != orig_template)
6552 /* if we switch the template, we need to reset the NOPs
6553 after slot i. The slot-types of the instructions ahead
6554 of i never change, so we don't need to worry about
6555 changing NOPs in front of this slot. */
6556 for (j = i; j < 3; ++j)
6557 insn[j] = nop[ia64_templ_desc[template].exec_unit[j]];
6558 }
6559 required_unit = ia64_templ_desc[template].exec_unit[i];
6560
6561 /* resolve dynamic opcodes such as "break", "hint", and "nop": */
6562 if (idesc->type == IA64_TYPE_DYN)
6563 {
6564 enum ia64_opnd opnd1, opnd2;
6565
6566 if ((strcmp (idesc->name, "nop") == 0)
6567 || (strcmp (idesc->name, "hint") == 0)
6568 || (strcmp (idesc->name, "break") == 0))
6569 insn_unit = required_unit;
6570 else if (strcmp (idesc->name, "chk.s") == 0
6571 || strcmp (idesc->name, "mov") == 0)
6572 {
6573 insn_unit = IA64_UNIT_M;
6574 if (required_unit == IA64_UNIT_I
6575 || (required_unit == IA64_UNIT_F && template == 6))
6576 insn_unit = IA64_UNIT_I;
6577 }
6578 else
6579 as_fatal ("emit_one_bundle: unexpected dynamic op");
6580
6581 sprintf (mnemonic, "%s.%c", idesc->name, "?imbfxx"[insn_unit]);
6582 opnd1 = idesc->operands[0];
6583 opnd2 = idesc->operands[1];
6584 ia64_free_opcode (idesc);
6585 idesc = ia64_find_opcode (mnemonic);
6586 /* moves to/from ARs have collisions */
6587 if (opnd1 == IA64_OPND_AR3 || opnd2 == IA64_OPND_AR3)
6588 {
6589 while (idesc != NULL
6590 && (idesc->operands[0] != opnd1
6591 || idesc->operands[1] != opnd2))
6592 idesc = get_next_opcode (idesc);
6593 }
6594 md.slot[curr].idesc = idesc;
6595 }
6596 else
6597 {
6598 insn_type = idesc->type;
6599 insn_unit = IA64_UNIT_NIL;
6600 switch (insn_type)
6601 {
6602 case IA64_TYPE_A:
6603 if (required_unit == IA64_UNIT_I || required_unit == IA64_UNIT_M)
6604 insn_unit = required_unit;
6605 break;
6606 case IA64_TYPE_X: insn_unit = IA64_UNIT_L; break;
6607 case IA64_TYPE_I: insn_unit = IA64_UNIT_I; break;
6608 case IA64_TYPE_M: insn_unit = IA64_UNIT_M; break;
6609 case IA64_TYPE_B: insn_unit = IA64_UNIT_B; break;
6610 case IA64_TYPE_F: insn_unit = IA64_UNIT_F; break;
6611 default: break;
6612 }
6613 }
6614
6615 if (insn_unit != required_unit)
6616 {
6617 if (required_unit == IA64_UNIT_L
6618 && insn_unit == IA64_UNIT_I
6619 && !(idesc->flags & IA64_OPCODE_X_IN_MLX))
6620 {
6621 /* we got ourselves an MLX template but the current
6622 instruction isn't an X-unit, or an I-unit instruction
6623 that can go into the X slot of an MLX template. Duh. */
6624 if (md.num_slots_in_use >= NUM_SLOTS)
6625 {
6626 as_bad_where (md.slot[curr].src_file,
6627 md.slot[curr].src_line,
6628 "`%s' can't go in X slot of "
6629 "MLX template", idesc->name);
6630 /* drop this insn so we don't livelock: */
6631 --md.num_slots_in_use;
6632 }
6633 break;
6634 }
6635 continue; /* try next slot */
6636 }
6637
6638 if (debug_type == DEBUG_DWARF2 || md.slot[curr].loc_directive_seen)
6639 {
6640 bfd_vma addr = frag_now->fr_address + frag_now_fix () - 16 + i;
6641
6642 md.slot[curr].loc_directive_seen = 0;
6643 dwarf2_gen_line_info (addr, &md.slot[curr].debug_line);
6644 }
6645
6646 build_insn (md.slot + curr, insn + i);
6647
6648 ptr = md.slot[curr].unwind_record;
6649 if (ptr)
6650 {
6651 /* Set slot numbers for all remaining unwind records belonging to the
6652 current insn. There can not be any prologue/body unwind records
6653 here. */
6654 end_ptr = md.slot[(curr + 1) % NUM_SLOTS].unwind_record;
6655 for (; ptr != end_ptr; ptr = ptr->next)
6656 {
6657 ptr->slot_number = (unsigned long) f + i;
6658 ptr->slot_frag = frag_now;
6659 }
6660 md.slot[curr].unwind_record = NULL;
6661 }
6662
6663 if (required_unit == IA64_UNIT_L)
6664 {
6665 know (i == 1);
6666 /* skip one slot for long/X-unit instructions */
6667 ++i;
6668 }
6669 --md.num_slots_in_use;
6670
6671 /* now is a good time to fix up the labels for this insn: */
6672 for (lfix = md.slot[curr].label_fixups; lfix; lfix = lfix->next)
6673 {
6674 S_SET_VALUE (lfix->sym, frag_now_fix () - 16);
6675 symbol_set_frag (lfix->sym, frag_now);
6676 }
6677 /* and fix up the tags also. */
6678 for (lfix = md.slot[curr].tag_fixups; lfix; lfix = lfix->next)
6679 {
6680 S_SET_VALUE (lfix->sym, frag_now_fix () - 16 + i);
6681 symbol_set_frag (lfix->sym, frag_now);
6682 }
6683
6684 for (j = 0; j < md.slot[curr].num_fixups; ++j)
6685 {
6686 ifix = md.slot[curr].fixup + j;
6687 fix = fix_new_exp (frag_now, frag_now_fix () - 16 + i, 8,
6688 &ifix->expr, ifix->is_pcrel, ifix->code);
6689 fix->tc_fix_data.opnd = ifix->opnd;
6690 fix->fx_plt = (fix->fx_r_type == BFD_RELOC_IA64_PLTOFF22);
6691 fix->fx_file = md.slot[curr].src_file;
6692 fix->fx_line = md.slot[curr].src_line;
6693 }
6694
6695 end_of_insn_group = md.slot[curr].end_of_insn_group;
6696
6697 /* clear slot: */
6698 ia64_free_opcode (md.slot[curr].idesc);
6699 memset (md.slot + curr, 0, sizeof (md.slot[curr]));
6700 md.slot[curr].user_template = -1;
6701
6702 if (manual_bundling_off)
6703 {
6704 manual_bundling = 0;
6705 break;
6706 }
6707 curr = (curr + 1) % NUM_SLOTS;
6708 idesc = md.slot[curr].idesc;
6709 }
6710 if (manual_bundling > 0)
6711 {
6712 if (md.num_slots_in_use > 0)
6713 {
6714 as_bad_where (md.slot[curr].src_file, md.slot[curr].src_line,
6715 "`%s' does not fit into %s template",
6716 idesc->name, ia64_templ_desc[template].name);
6717 --md.num_slots_in_use;
6718 }
6719 else
6720 as_bad_where (md.slot[curr].src_file, md.slot[curr].src_line,
6721 "Missing '}' at end of file");
6722 }
6723 know (md.num_slots_in_use < NUM_SLOTS);
6724
6725 t0 = end_of_insn_group | (template << 1) | (insn[0] << 5) | (insn[1] << 46);
6726 t1 = ((insn[1] >> 18) & 0x7fffff) | (insn[2] << 23);
6727
6728 number_to_chars_littleendian (f + 0, t0, 8);
6729 number_to_chars_littleendian (f + 8, t1, 8);
6730
6731 if (unwind.list)
6732 {
6733 unwind.list->next_slot_number = (unsigned long) f + 16;
6734 unwind.list->next_slot_frag = frag_now;
6735 }
6736 }
6737
6738 int
6739 md_parse_option (c, arg)
6740 int c;
6741 char *arg;
6742 {
6743
6744 switch (c)
6745 {
6746 /* Switches from the Intel assembler. */
6747 case 'm':
6748 if (strcmp (arg, "ilp64") == 0
6749 || strcmp (arg, "lp64") == 0
6750 || strcmp (arg, "p64") == 0)
6751 {
6752 md.flags |= EF_IA_64_ABI64;
6753 }
6754 else if (strcmp (arg, "ilp32") == 0)
6755 {
6756 md.flags &= ~EF_IA_64_ABI64;
6757 }
6758 else if (strcmp (arg, "le") == 0)
6759 {
6760 md.flags &= ~EF_IA_64_BE;
6761 default_big_endian = 0;
6762 }
6763 else if (strcmp (arg, "be") == 0)
6764 {
6765 md.flags |= EF_IA_64_BE;
6766 default_big_endian = 1;
6767 }
6768 else if (strncmp (arg, "unwind-check=", 13) == 0)
6769 {
6770 arg += 13;
6771 if (strcmp (arg, "warning") == 0)
6772 md.unwind_check = unwind_check_warning;
6773 else if (strcmp (arg, "error") == 0)
6774 md.unwind_check = unwind_check_error;
6775 else
6776 return 0;
6777 }
6778 else
6779 return 0;
6780 break;
6781
6782 case 'N':
6783 if (strcmp (arg, "so") == 0)
6784 {
6785 /* Suppress signon message. */
6786 }
6787 else if (strcmp (arg, "pi") == 0)
6788 {
6789 /* Reject privileged instructions. FIXME */
6790 }
6791 else if (strcmp (arg, "us") == 0)
6792 {
6793 /* Allow union of signed and unsigned range. FIXME */
6794 }
6795 else if (strcmp (arg, "close_fcalls") == 0)
6796 {
6797 /* Do not resolve global function calls. */
6798 }
6799 else
6800 return 0;
6801 break;
6802
6803 case 'C':
6804 /* temp[="prefix"] Insert temporary labels into the object file
6805 symbol table prefixed by "prefix".
6806 Default prefix is ":temp:".
6807 */
6808 break;
6809
6810 case 'a':
6811 /* indirect=<tgt> Assume unannotated indirect branches behavior
6812 according to <tgt> --
6813 exit: branch out from the current context (default)
6814 labels: all labels in context may be branch targets
6815 */
6816 if (strncmp (arg, "indirect=", 9) != 0)
6817 return 0;
6818 break;
6819
6820 case 'x':
6821 /* -X conflicts with an ignored option, use -x instead */
6822 md.detect_dv = 1;
6823 if (!arg || strcmp (arg, "explicit") == 0)
6824 {
6825 /* set default mode to explicit */
6826 md.default_explicit_mode = 1;
6827 break;
6828 }
6829 else if (strcmp (arg, "auto") == 0)
6830 {
6831 md.default_explicit_mode = 0;
6832 }
6833 else if (strcmp (arg, "none") == 0)
6834 {
6835 md.detect_dv = 0;
6836 }
6837 else if (strcmp (arg, "debug") == 0)
6838 {
6839 md.debug_dv = 1;
6840 }
6841 else if (strcmp (arg, "debugx") == 0)
6842 {
6843 md.default_explicit_mode = 1;
6844 md.debug_dv = 1;
6845 }
6846 else if (strcmp (arg, "debugn") == 0)
6847 {
6848 md.debug_dv = 1;
6849 md.detect_dv = 0;
6850 }
6851 else
6852 {
6853 as_bad (_("Unrecognized option '-x%s'"), arg);
6854 }
6855 break;
6856
6857 case 'S':
6858 /* nops Print nops statistics. */
6859 break;
6860
6861 /* GNU specific switches for gcc. */
6862 case OPTION_MCONSTANT_GP:
6863 md.flags |= EF_IA_64_CONS_GP;
6864 break;
6865
6866 case OPTION_MAUTO_PIC:
6867 md.flags |= EF_IA_64_NOFUNCDESC_CONS_GP;
6868 break;
6869
6870 default:
6871 return 0;
6872 }
6873
6874 return 1;
6875 }
6876
6877 void
6878 md_show_usage (stream)
6879 FILE *stream;
6880 {
6881 fputs (_("\
6882 IA-64 options:\n\
6883 --mconstant-gp mark output file as using the constant-GP model\n\
6884 (sets ELF header flag EF_IA_64_CONS_GP)\n\
6885 --mauto-pic mark output file as using the constant-GP model\n\
6886 without function descriptors (sets ELF header flag\n\
6887 EF_IA_64_NOFUNCDESC_CONS_GP)\n\
6888 -milp32|-milp64|-mlp64|-mp64 select data model (default -mlp64)\n\
6889 -mle | -mbe select little- or big-endian byte order (default -mle)\n\
6890 -munwind-check=[warning|error]\n\
6891 unwind directive check (default -munwind-check=warning)\n\
6892 -x | -xexplicit turn on dependency violation checking\n\
6893 -xauto automagically remove dependency violations (default)\n\
6894 -xnone turn off dependency violation checking\n\
6895 -xdebug debug dependency violation checker\n\
6896 -xdebugn debug dependency violation checker but turn off\n\
6897 dependency violation checking\n\
6898 -xdebugx debug dependency violation checker and turn on\n\
6899 dependency violation checking\n"),
6900 stream);
6901 }
6902
6903 void
6904 ia64_after_parse_args ()
6905 {
6906 if (debug_type == DEBUG_STABS)
6907 as_fatal (_("--gstabs is not supported for ia64"));
6908 }
6909
6910 /* Return true if TYPE fits in TEMPL at SLOT. */
6911
6912 static int
6913 match (int templ, int type, int slot)
6914 {
6915 enum ia64_unit unit;
6916 int result;
6917
6918 unit = ia64_templ_desc[templ].exec_unit[slot];
6919 switch (type)
6920 {
6921 case IA64_TYPE_DYN: result = 1; break; /* for nop and break */
6922 case IA64_TYPE_A:
6923 result = (unit == IA64_UNIT_I || unit == IA64_UNIT_M);
6924 break;
6925 case IA64_TYPE_X: result = (unit == IA64_UNIT_L); break;
6926 case IA64_TYPE_I: result = (unit == IA64_UNIT_I); break;
6927 case IA64_TYPE_M: result = (unit == IA64_UNIT_M); break;
6928 case IA64_TYPE_B: result = (unit == IA64_UNIT_B); break;
6929 case IA64_TYPE_F: result = (unit == IA64_UNIT_F); break;
6930 default: result = 0; break;
6931 }
6932 return result;
6933 }
6934
6935 /* Add a bit of extra goodness if a nop of type F or B would fit
6936 in TEMPL at SLOT. */
6937
6938 static inline int
6939 extra_goodness (int templ, int slot)
6940 {
6941 if (slot == 1 && match (templ, IA64_TYPE_F, slot))
6942 return 2;
6943 if (slot == 2 && match (templ, IA64_TYPE_B, slot))
6944 return 1;
6945 return 0;
6946 }
6947
6948 /* This function is called once, at assembler startup time. It sets
6949 up all the tables, etc. that the MD part of the assembler will need
6950 that can be determined before arguments are parsed. */
6951 void
6952 md_begin ()
6953 {
6954 int i, j, k, t, total, ar_base, cr_base, goodness, best, regnum, ok;
6955 const char *err;
6956 char name[8];
6957
6958 md.auto_align = 1;
6959 md.explicit_mode = md.default_explicit_mode;
6960
6961 bfd_set_section_alignment (stdoutput, text_section, 4);
6962
6963 /* Make sure function pointers get initialized. */
6964 target_big_endian = -1;
6965 dot_byteorder (default_big_endian);
6966
6967 alias_hash = hash_new ();
6968 alias_name_hash = hash_new ();
6969 secalias_hash = hash_new ();
6970 secalias_name_hash = hash_new ();
6971
6972 pseudo_func[FUNC_DTP_MODULE].u.sym =
6973 symbol_new (".<dtpmod>", undefined_section, FUNC_DTP_MODULE,
6974 &zero_address_frag);
6975
6976 pseudo_func[FUNC_DTP_RELATIVE].u.sym =
6977 symbol_new (".<dtprel>", undefined_section, FUNC_DTP_RELATIVE,
6978 &zero_address_frag);
6979
6980 pseudo_func[FUNC_FPTR_RELATIVE].u.sym =
6981 symbol_new (".<fptr>", undefined_section, FUNC_FPTR_RELATIVE,
6982 &zero_address_frag);
6983
6984 pseudo_func[FUNC_GP_RELATIVE].u.sym =
6985 symbol_new (".<gprel>", undefined_section, FUNC_GP_RELATIVE,
6986 &zero_address_frag);
6987
6988 pseudo_func[FUNC_LT_RELATIVE].u.sym =
6989 symbol_new (".<ltoff>", undefined_section, FUNC_LT_RELATIVE,
6990 &zero_address_frag);
6991
6992 pseudo_func[FUNC_LT_RELATIVE_X].u.sym =
6993 symbol_new (".<ltoffx>", undefined_section, FUNC_LT_RELATIVE_X,
6994 &zero_address_frag);
6995
6996 pseudo_func[FUNC_PC_RELATIVE].u.sym =
6997 symbol_new (".<pcrel>", undefined_section, FUNC_PC_RELATIVE,
6998 &zero_address_frag);
6999
7000 pseudo_func[FUNC_PLT_RELATIVE].u.sym =
7001 symbol_new (".<pltoff>", undefined_section, FUNC_PLT_RELATIVE,
7002 &zero_address_frag);
7003
7004 pseudo_func[FUNC_SEC_RELATIVE].u.sym =
7005 symbol_new (".<secrel>", undefined_section, FUNC_SEC_RELATIVE,
7006 &zero_address_frag);
7007
7008 pseudo_func[FUNC_SEG_RELATIVE].u.sym =
7009 symbol_new (".<segrel>", undefined_section, FUNC_SEG_RELATIVE,
7010 &zero_address_frag);
7011
7012 pseudo_func[FUNC_TP_RELATIVE].u.sym =
7013 symbol_new (".<tprel>", undefined_section, FUNC_TP_RELATIVE,
7014 &zero_address_frag);
7015
7016 pseudo_func[FUNC_LTV_RELATIVE].u.sym =
7017 symbol_new (".<ltv>", undefined_section, FUNC_LTV_RELATIVE,
7018 &zero_address_frag);
7019
7020 pseudo_func[FUNC_LT_FPTR_RELATIVE].u.sym =
7021 symbol_new (".<ltoff.fptr>", undefined_section, FUNC_LT_FPTR_RELATIVE,
7022 &zero_address_frag);
7023
7024 pseudo_func[FUNC_LT_DTP_MODULE].u.sym =
7025 symbol_new (".<ltoff.dtpmod>", undefined_section, FUNC_LT_DTP_MODULE,
7026 &zero_address_frag);
7027
7028 pseudo_func[FUNC_LT_DTP_RELATIVE].u.sym =
7029 symbol_new (".<ltoff.dptrel>", undefined_section, FUNC_LT_DTP_RELATIVE,
7030 &zero_address_frag);
7031
7032 pseudo_func[FUNC_LT_TP_RELATIVE].u.sym =
7033 symbol_new (".<ltoff.tprel>", undefined_section, FUNC_LT_TP_RELATIVE,
7034 &zero_address_frag);
7035
7036 pseudo_func[FUNC_IPLT_RELOC].u.sym =
7037 symbol_new (".<iplt>", undefined_section, FUNC_IPLT_RELOC,
7038 &zero_address_frag);
7039
7040 /* Compute the table of best templates. We compute goodness as a
7041 base 4 value, in which each match counts for 3, each F counts
7042 for 2, each B counts for 1. This should maximize the number of
7043 F and B nops in the chosen bundles, which is good because these
7044 pipelines are least likely to be overcommitted. */
7045 for (i = 0; i < IA64_NUM_TYPES; ++i)
7046 for (j = 0; j < IA64_NUM_TYPES; ++j)
7047 for (k = 0; k < IA64_NUM_TYPES; ++k)
7048 {
7049 best = 0;
7050 for (t = 0; t < NELEMS (ia64_templ_desc); ++t)
7051 {
7052 goodness = 0;
7053 if (match (t, i, 0))
7054 {
7055 if (match (t, j, 1))
7056 {
7057 if (match (t, k, 2))
7058 goodness = 3 + 3 + 3;
7059 else
7060 goodness = 3 + 3 + extra_goodness (t, 2);
7061 }
7062 else if (match (t, j, 2))
7063 goodness = 3 + 3 + extra_goodness (t, 1);
7064 else
7065 {
7066 goodness = 3;
7067 goodness += extra_goodness (t, 1);
7068 goodness += extra_goodness (t, 2);
7069 }
7070 }
7071 else if (match (t, i, 1))
7072 {
7073 if (match (t, j, 2))
7074 goodness = 3 + 3;
7075 else
7076 goodness = 3 + extra_goodness (t, 2);
7077 }
7078 else if (match (t, i, 2))
7079 goodness = 3 + extra_goodness (t, 1);
7080
7081 if (goodness > best)
7082 {
7083 best = goodness;
7084 best_template[i][j][k] = t;
7085 }
7086 }
7087 }
7088
7089 for (i = 0; i < NUM_SLOTS; ++i)
7090 md.slot[i].user_template = -1;
7091
7092 md.pseudo_hash = hash_new ();
7093 for (i = 0; i < NELEMS (pseudo_opcode); ++i)
7094 {
7095 err = hash_insert (md.pseudo_hash, pseudo_opcode[i].name,
7096 (void *) (pseudo_opcode + i));
7097 if (err)
7098 as_fatal ("ia64.md_begin: can't hash `%s': %s",
7099 pseudo_opcode[i].name, err);
7100 }
7101
7102 md.reg_hash = hash_new ();
7103 md.dynreg_hash = hash_new ();
7104 md.const_hash = hash_new ();
7105 md.entry_hash = hash_new ();
7106
7107 /* general registers: */
7108
7109 total = 128;
7110 for (i = 0; i < total; ++i)
7111 {
7112 sprintf (name, "r%d", i - REG_GR);
7113 md.regsym[i] = declare_register (name, i);
7114 }
7115
7116 /* floating point registers: */
7117 total += 128;
7118 for (; i < total; ++i)
7119 {
7120 sprintf (name, "f%d", i - REG_FR);
7121 md.regsym[i] = declare_register (name, i);
7122 }
7123
7124 /* application registers: */
7125 total += 128;
7126 ar_base = i;
7127 for (; i < total; ++i)
7128 {
7129 sprintf (name, "ar%d", i - REG_AR);
7130 md.regsym[i] = declare_register (name, i);
7131 }
7132
7133 /* control registers: */
7134 total += 128;
7135 cr_base = i;
7136 for (; i < total; ++i)
7137 {
7138 sprintf (name, "cr%d", i - REG_CR);
7139 md.regsym[i] = declare_register (name, i);
7140 }
7141
7142 /* predicate registers: */
7143 total += 64;
7144 for (; i < total; ++i)
7145 {
7146 sprintf (name, "p%d", i - REG_P);
7147 md.regsym[i] = declare_register (name, i);
7148 }
7149
7150 /* branch registers: */
7151 total += 8;
7152 for (; i < total; ++i)
7153 {
7154 sprintf (name, "b%d", i - REG_BR);
7155 md.regsym[i] = declare_register (name, i);
7156 }
7157
7158 md.regsym[REG_IP] = declare_register ("ip", REG_IP);
7159 md.regsym[REG_CFM] = declare_register ("cfm", REG_CFM);
7160 md.regsym[REG_PR] = declare_register ("pr", REG_PR);
7161 md.regsym[REG_PR_ROT] = declare_register ("pr.rot", REG_PR_ROT);
7162 md.regsym[REG_PSR] = declare_register ("psr", REG_PSR);
7163 md.regsym[REG_PSR_L] = declare_register ("psr.l", REG_PSR_L);
7164 md.regsym[REG_PSR_UM] = declare_register ("psr.um", REG_PSR_UM);
7165
7166 for (i = 0; i < NELEMS (indirect_reg); ++i)
7167 {
7168 regnum = indirect_reg[i].regnum;
7169 md.regsym[regnum] = declare_register (indirect_reg[i].name, regnum);
7170 }
7171
7172 /* define synonyms for application registers: */
7173 for (i = REG_AR; i < REG_AR + NELEMS (ar); ++i)
7174 md.regsym[i] = declare_register (ar[i - REG_AR].name,
7175 REG_AR + ar[i - REG_AR].regnum);
7176
7177 /* define synonyms for control registers: */
7178 for (i = REG_CR; i < REG_CR + NELEMS (cr); ++i)
7179 md.regsym[i] = declare_register (cr[i - REG_CR].name,
7180 REG_CR + cr[i - REG_CR].regnum);
7181
7182 declare_register ("gp", REG_GR + 1);
7183 declare_register ("sp", REG_GR + 12);
7184 declare_register ("rp", REG_BR + 0);
7185
7186 /* pseudo-registers used to specify unwind info: */
7187 declare_register ("psp", REG_PSP);
7188
7189 declare_register_set ("ret", 4, REG_GR + 8);
7190 declare_register_set ("farg", 8, REG_FR + 8);
7191 declare_register_set ("fret", 8, REG_FR + 8);
7192
7193 for (i = 0; i < NELEMS (const_bits); ++i)
7194 {
7195 err = hash_insert (md.const_hash, const_bits[i].name,
7196 (PTR) (const_bits + i));
7197 if (err)
7198 as_fatal ("Inserting \"%s\" into constant hash table failed: %s",
7199 name, err);
7200 }
7201
7202 /* Set the architecture and machine depending on defaults and command line
7203 options. */
7204 if (md.flags & EF_IA_64_ABI64)
7205 ok = bfd_set_arch_mach (stdoutput, bfd_arch_ia64, bfd_mach_ia64_elf64);
7206 else
7207 ok = bfd_set_arch_mach (stdoutput, bfd_arch_ia64, bfd_mach_ia64_elf32);
7208
7209 if (! ok)
7210 as_warn (_("Could not set architecture and machine"));
7211
7212 /* Set the pointer size and pointer shift size depending on md.flags */
7213
7214 if (md.flags & EF_IA_64_ABI64)
7215 {
7216 md.pointer_size = 8; /* pointers are 8 bytes */
7217 md.pointer_size_shift = 3; /* alignment is 8 bytes = 2^2 */
7218 }
7219 else
7220 {
7221 md.pointer_size = 4; /* pointers are 4 bytes */
7222 md.pointer_size_shift = 2; /* alignment is 4 bytes = 2^2 */
7223 }
7224
7225 md.mem_offset.hint = 0;
7226 md.path = 0;
7227 md.maxpaths = 0;
7228 md.entry_labels = NULL;
7229 }
7230
7231 /* Set the default options in md. Cannot do this in md_begin because
7232 that is called after md_parse_option which is where we set the
7233 options in md based on command line options. */
7234
7235 void
7236 ia64_init (argc, argv)
7237 int argc ATTRIBUTE_UNUSED;
7238 char **argv ATTRIBUTE_UNUSED;
7239 {
7240 md.flags = MD_FLAGS_DEFAULT;
7241 md.detect_dv = 1;
7242 /* FIXME: We should change it to unwind_check_error someday. */
7243 md.unwind_check = unwind_check_warning;
7244 }
7245
7246 /* Return a string for the target object file format. */
7247
7248 const char *
7249 ia64_target_format ()
7250 {
7251 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
7252 {
7253 if (md.flags & EF_IA_64_BE)
7254 {
7255 if (md.flags & EF_IA_64_ABI64)
7256 #if defined(TE_AIX50)
7257 return "elf64-ia64-aix-big";
7258 #elif defined(TE_HPUX)
7259 return "elf64-ia64-hpux-big";
7260 #else
7261 return "elf64-ia64-big";
7262 #endif
7263 else
7264 #if defined(TE_AIX50)
7265 return "elf32-ia64-aix-big";
7266 #elif defined(TE_HPUX)
7267 return "elf32-ia64-hpux-big";
7268 #else
7269 return "elf32-ia64-big";
7270 #endif
7271 }
7272 else
7273 {
7274 if (md.flags & EF_IA_64_ABI64)
7275 #ifdef TE_AIX50
7276 return "elf64-ia64-aix-little";
7277 #else
7278 return "elf64-ia64-little";
7279 #endif
7280 else
7281 #ifdef TE_AIX50
7282 return "elf32-ia64-aix-little";
7283 #else
7284 return "elf32-ia64-little";
7285 #endif
7286 }
7287 }
7288 else
7289 return "unknown-format";
7290 }
7291
7292 void
7293 ia64_end_of_source ()
7294 {
7295 /* terminate insn group upon reaching end of file: */
7296 insn_group_break (1, 0, 0);
7297
7298 /* emits slots we haven't written yet: */
7299 ia64_flush_insns ();
7300
7301 bfd_set_private_flags (stdoutput, md.flags);
7302
7303 md.mem_offset.hint = 0;
7304 }
7305
7306 void
7307 ia64_start_line ()
7308 {
7309 if (md.qp.X_op == O_register)
7310 as_bad ("qualifying predicate not followed by instruction");
7311 md.qp.X_op = O_absent;
7312
7313 if (ignore_input ())
7314 return;
7315
7316 if (input_line_pointer[0] == ';' && input_line_pointer[-1] == ';')
7317 {
7318 if (md.detect_dv && !md.explicit_mode)
7319 {
7320 static int warned;
7321
7322 if (!warned)
7323 {
7324 warned = 1;
7325 as_warn (_("Explicit stops are ignored in auto mode"));
7326 }
7327 }
7328 else
7329 insn_group_break (1, 0, 0);
7330 }
7331 }
7332
7333 /* This is a hook for ia64_frob_label, so that it can distinguish tags from
7334 labels. */
7335 static int defining_tag = 0;
7336
7337 int
7338 ia64_unrecognized_line (ch)
7339 int ch;
7340 {
7341 switch (ch)
7342 {
7343 case '(':
7344 expression (&md.qp);
7345 if (*input_line_pointer++ != ')')
7346 {
7347 as_bad ("Expected ')'");
7348 return 0;
7349 }
7350 if (md.qp.X_op != O_register)
7351 {
7352 as_bad ("Qualifying predicate expected");
7353 return 0;
7354 }
7355 if (md.qp.X_add_number < REG_P || md.qp.X_add_number >= REG_P + 64)
7356 {
7357 as_bad ("Predicate register expected");
7358 return 0;
7359 }
7360 return 1;
7361
7362 case '{':
7363 if (md.manual_bundling)
7364 as_warn ("Found '{' when manual bundling is already turned on");
7365 else
7366 CURR_SLOT.manual_bundling_on = 1;
7367 md.manual_bundling = 1;
7368
7369 /* Bundling is only acceptable in explicit mode
7370 or when in default automatic mode. */
7371 if (md.detect_dv && !md.explicit_mode)
7372 {
7373 if (!md.mode_explicitly_set
7374 && !md.default_explicit_mode)
7375 dot_dv_mode ('E');
7376 else
7377 as_warn (_("Found '{' after explicit switch to automatic mode"));
7378 }
7379 return 1;
7380
7381 case '}':
7382 if (!md.manual_bundling)
7383 as_warn ("Found '}' when manual bundling is off");
7384 else
7385 PREV_SLOT.manual_bundling_off = 1;
7386 md.manual_bundling = 0;
7387
7388 /* switch back to automatic mode, if applicable */
7389 if (md.detect_dv
7390 && md.explicit_mode
7391 && !md.mode_explicitly_set
7392 && !md.default_explicit_mode)
7393 dot_dv_mode ('A');
7394
7395 /* Allow '{' to follow on the same line. We also allow ";;", but that
7396 happens automatically because ';' is an end of line marker. */
7397 SKIP_WHITESPACE ();
7398 if (input_line_pointer[0] == '{')
7399 {
7400 input_line_pointer++;
7401 return ia64_unrecognized_line ('{');
7402 }
7403
7404 demand_empty_rest_of_line ();
7405 return 1;
7406
7407 case '[':
7408 {
7409 char *s;
7410 char c;
7411 symbolS *tag;
7412 int temp;
7413
7414 if (md.qp.X_op == O_register)
7415 {
7416 as_bad ("Tag must come before qualifying predicate.");
7417 return 0;
7418 }
7419
7420 /* This implements just enough of read_a_source_file in read.c to
7421 recognize labels. */
7422 if (is_name_beginner (*input_line_pointer))
7423 {
7424 s = input_line_pointer;
7425 c = get_symbol_end ();
7426 }
7427 else if (LOCAL_LABELS_FB
7428 && ISDIGIT (*input_line_pointer))
7429 {
7430 temp = 0;
7431 while (ISDIGIT (*input_line_pointer))
7432 temp = (temp * 10) + *input_line_pointer++ - '0';
7433 fb_label_instance_inc (temp);
7434 s = fb_label_name (temp, 0);
7435 c = *input_line_pointer;
7436 }
7437 else
7438 {
7439 s = NULL;
7440 c = '\0';
7441 }
7442 if (c != ':')
7443 {
7444 /* Put ':' back for error messages' sake. */
7445 *input_line_pointer++ = ':';
7446 as_bad ("Expected ':'");
7447 return 0;
7448 }
7449
7450 defining_tag = 1;
7451 tag = colon (s);
7452 defining_tag = 0;
7453 /* Put ':' back for error messages' sake. */
7454 *input_line_pointer++ = ':';
7455 if (*input_line_pointer++ != ']')
7456 {
7457 as_bad ("Expected ']'");
7458 return 0;
7459 }
7460 if (! tag)
7461 {
7462 as_bad ("Tag name expected");
7463 return 0;
7464 }
7465 return 1;
7466 }
7467
7468 default:
7469 break;
7470 }
7471
7472 /* Not a valid line. */
7473 return 0;
7474 }
7475
7476 void
7477 ia64_frob_label (sym)
7478 struct symbol *sym;
7479 {
7480 struct label_fix *fix;
7481
7482 /* Tags need special handling since they are not bundle breaks like
7483 labels. */
7484 if (defining_tag)
7485 {
7486 fix = obstack_alloc (&notes, sizeof (*fix));
7487 fix->sym = sym;
7488 fix->next = CURR_SLOT.tag_fixups;
7489 CURR_SLOT.tag_fixups = fix;
7490
7491 return;
7492 }
7493
7494 if (bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE)
7495 {
7496 md.last_text_seg = now_seg;
7497 fix = obstack_alloc (&notes, sizeof (*fix));
7498 fix->sym = sym;
7499 fix->next = CURR_SLOT.label_fixups;
7500 CURR_SLOT.label_fixups = fix;
7501
7502 /* Keep track of how many code entry points we've seen. */
7503 if (md.path == md.maxpaths)
7504 {
7505 md.maxpaths += 20;
7506 md.entry_labels = (const char **)
7507 xrealloc ((void *) md.entry_labels,
7508 md.maxpaths * sizeof (char *));
7509 }
7510 md.entry_labels[md.path++] = S_GET_NAME (sym);
7511 }
7512 }
7513
7514 #ifdef TE_HPUX
7515 /* The HP-UX linker will give unresolved symbol errors for symbols
7516 that are declared but unused. This routine removes declared,
7517 unused symbols from an object. */
7518 int
7519 ia64_frob_symbol (sym)
7520 struct symbol *sym;
7521 {
7522 if ((S_GET_SEGMENT (sym) == &bfd_und_section && ! symbol_used_p (sym) &&
7523 ELF_ST_VISIBILITY (S_GET_OTHER (sym)) == STV_DEFAULT)
7524 || (S_GET_SEGMENT (sym) == &bfd_abs_section
7525 && ! S_IS_EXTERNAL (sym)))
7526 return 1;
7527 return 0;
7528 }
7529 #endif
7530
7531 void
7532 ia64_flush_pending_output ()
7533 {
7534 if (!md.keep_pending_output
7535 && bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE)
7536 {
7537 /* ??? This causes many unnecessary stop bits to be emitted.
7538 Unfortunately, it isn't clear if it is safe to remove this. */
7539 insn_group_break (1, 0, 0);
7540 ia64_flush_insns ();
7541 }
7542 }
7543
7544 /* Do ia64-specific expression optimization. All that's done here is
7545 to transform index expressions that are either due to the indexing
7546 of rotating registers or due to the indexing of indirect register
7547 sets. */
7548 int
7549 ia64_optimize_expr (l, op, r)
7550 expressionS *l;
7551 operatorT op;
7552 expressionS *r;
7553 {
7554 unsigned num_regs;
7555
7556 if (op == O_index)
7557 {
7558 if (l->X_op == O_register && r->X_op == O_constant)
7559 {
7560 num_regs = (l->X_add_number >> 16);
7561 if ((unsigned) r->X_add_number >= num_regs)
7562 {
7563 if (!num_regs)
7564 as_bad ("No current frame");
7565 else
7566 as_bad ("Index out of range 0..%u", num_regs - 1);
7567 r->X_add_number = 0;
7568 }
7569 l->X_add_number = (l->X_add_number & 0xffff) + r->X_add_number;
7570 return 1;
7571 }
7572 else if (l->X_op == O_register && r->X_op == O_register)
7573 {
7574 if (l->X_add_number < IND_CPUID || l->X_add_number > IND_RR
7575 || l->X_add_number == IND_MEM)
7576 {
7577 as_bad ("Indirect register set name expected");
7578 l->X_add_number = IND_CPUID;
7579 }
7580 l->X_op = O_index;
7581 l->X_op_symbol = md.regsym[l->X_add_number];
7582 l->X_add_number = r->X_add_number;
7583 return 1;
7584 }
7585 }
7586 return 0;
7587 }
7588
7589 int
7590 ia64_parse_name (name, e, nextcharP)
7591 char *name;
7592 expressionS *e;
7593 char *nextcharP;
7594 {
7595 struct const_desc *cdesc;
7596 struct dynreg *dr = 0;
7597 unsigned int regnum;
7598 unsigned int idx;
7599 struct symbol *sym;
7600 char *end;
7601
7602 if (*name == '@')
7603 {
7604 enum pseudo_type pseudo_type = PSEUDO_FUNC_NONE;
7605
7606 /* Find what relocation pseudo-function we're dealing with. */
7607 for (idx = 0; idx < NELEMS (pseudo_func); ++idx)
7608 if (pseudo_func[idx].name
7609 && pseudo_func[idx].name[0] == name[1]
7610 && strcmp (pseudo_func[idx].name + 1, name + 2) == 0)
7611 {
7612 pseudo_type = pseudo_func[idx].type;
7613 break;
7614 }
7615 switch (pseudo_type)
7616 {
7617 case PSEUDO_FUNC_RELOC:
7618 end = input_line_pointer;
7619 if (*nextcharP != '(')
7620 {
7621 as_bad ("Expected '('");
7622 goto done;
7623 }
7624 /* Skip '('. */
7625 ++input_line_pointer;
7626 expression (e);
7627 if (*input_line_pointer != ')')
7628 {
7629 as_bad ("Missing ')'");
7630 goto done;
7631 }
7632 /* Skip ')'. */
7633 ++input_line_pointer;
7634 if (e->X_op != O_symbol)
7635 {
7636 if (e->X_op != O_pseudo_fixup)
7637 {
7638 as_bad ("Not a symbolic expression");
7639 goto done;
7640 }
7641 if (idx != FUNC_LT_RELATIVE)
7642 {
7643 as_bad ("Illegal combination of relocation functions");
7644 goto done;
7645 }
7646 switch (S_GET_VALUE (e->X_op_symbol))
7647 {
7648 case FUNC_FPTR_RELATIVE:
7649 idx = FUNC_LT_FPTR_RELATIVE; break;
7650 case FUNC_DTP_MODULE:
7651 idx = FUNC_LT_DTP_MODULE; break;
7652 case FUNC_DTP_RELATIVE:
7653 idx = FUNC_LT_DTP_RELATIVE; break;
7654 case FUNC_TP_RELATIVE:
7655 idx = FUNC_LT_TP_RELATIVE; break;
7656 default:
7657 as_bad ("Illegal combination of relocation functions");
7658 goto done;
7659 }
7660 }
7661 /* Make sure gas doesn't get rid of local symbols that are used
7662 in relocs. */
7663 e->X_op = O_pseudo_fixup;
7664 e->X_op_symbol = pseudo_func[idx].u.sym;
7665 break;
7666
7667 case PSEUDO_FUNC_CONST:
7668 e->X_op = O_constant;
7669 e->X_add_number = pseudo_func[idx].u.ival;
7670 break;
7671
7672 case PSEUDO_FUNC_REG:
7673 e->X_op = O_register;
7674 e->X_add_number = pseudo_func[idx].u.ival;
7675 break;
7676
7677 default:
7678 return 0;
7679 }
7680 done:
7681 *nextcharP = *input_line_pointer;
7682 return 1;
7683 }
7684
7685 /* first see if NAME is a known register name: */
7686 sym = hash_find (md.reg_hash, name);
7687 if (sym)
7688 {
7689 e->X_op = O_register;
7690 e->X_add_number = S_GET_VALUE (sym);
7691 return 1;
7692 }
7693
7694 cdesc = hash_find (md.const_hash, name);
7695 if (cdesc)
7696 {
7697 e->X_op = O_constant;
7698 e->X_add_number = cdesc->value;
7699 return 1;
7700 }
7701
7702 /* check for inN, locN, or outN: */
7703 switch (name[0])
7704 {
7705 case 'i':
7706 if (name[1] == 'n' && ISDIGIT (name[2]))
7707 {
7708 dr = &md.in;
7709 name += 2;
7710 }
7711 break;
7712
7713 case 'l':
7714 if (name[1] == 'o' && name[2] == 'c' && ISDIGIT (name[3]))
7715 {
7716 dr = &md.loc;
7717 name += 3;
7718 }
7719 break;
7720
7721 case 'o':
7722 if (name[1] == 'u' && name[2] == 't' && ISDIGIT (name[3]))
7723 {
7724 dr = &md.out;
7725 name += 3;
7726 }
7727 break;
7728
7729 default:
7730 break;
7731 }
7732
7733 if (dr)
7734 {
7735 /* The name is inN, locN, or outN; parse the register number. */
7736 regnum = strtoul (name, &end, 10);
7737 if (end > name && *end == '\0')
7738 {
7739 if ((unsigned) regnum >= dr->num_regs)
7740 {
7741 if (!dr->num_regs)
7742 as_bad ("No current frame");
7743 else
7744 as_bad ("Register number out of range 0..%u",
7745 dr->num_regs - 1);
7746 regnum = 0;
7747 }
7748 e->X_op = O_register;
7749 e->X_add_number = dr->base + regnum;
7750 return 1;
7751 }
7752 }
7753
7754 end = alloca (strlen (name) + 1);
7755 strcpy (end, name);
7756 name = ia64_canonicalize_symbol_name (end);
7757 if ((dr = hash_find (md.dynreg_hash, name)))
7758 {
7759 /* We've got ourselves the name of a rotating register set.
7760 Store the base register number in the low 16 bits of
7761 X_add_number and the size of the register set in the top 16
7762 bits. */
7763 e->X_op = O_register;
7764 e->X_add_number = dr->base | (dr->num_regs << 16);
7765 return 1;
7766 }
7767 return 0;
7768 }
7769
7770 /* Remove the '#' suffix that indicates a symbol as opposed to a register. */
7771
7772 char *
7773 ia64_canonicalize_symbol_name (name)
7774 char *name;
7775 {
7776 size_t len = strlen (name), full = len;
7777
7778 while (len > 0 && name[len - 1] == '#')
7779 --len;
7780 if (len <= 0)
7781 {
7782 if (full > 0)
7783 as_bad ("Standalone `#' is illegal");
7784 else
7785 as_bad ("Zero-length symbol is illegal");
7786 }
7787 else if (len < full - 1)
7788 as_warn ("Redundant `#' suffix operators");
7789 name[len] = '\0';
7790 return name;
7791 }
7792
7793 /* Return true if idesc is a conditional branch instruction. This excludes
7794 the modulo scheduled branches, and br.ia. Mod-sched branches are excluded
7795 because they always read/write resources regardless of the value of the
7796 qualifying predicate. br.ia must always use p0, and hence is always
7797 taken. Thus this function returns true for branches which can fall
7798 through, and which use no resources if they do fall through. */
7799
7800 static int
7801 is_conditional_branch (idesc)
7802 struct ia64_opcode *idesc;
7803 {
7804 /* br is a conditional branch. Everything that starts with br. except
7805 br.ia, br.c{loop,top,exit}, and br.w{top,exit} is a conditional branch.
7806 Everything that starts with brl is a conditional branch. */
7807 return (idesc->name[0] == 'b' && idesc->name[1] == 'r'
7808 && (idesc->name[2] == '\0'
7809 || (idesc->name[2] == '.' && idesc->name[3] != 'i'
7810 && idesc->name[3] != 'c' && idesc->name[3] != 'w')
7811 || idesc->name[2] == 'l'
7812 /* br.cond, br.call, br.clr */
7813 || (idesc->name[2] == '.' && idesc->name[3] == 'c'
7814 && (idesc->name[4] == 'a' || idesc->name[4] == 'o'
7815 || (idesc->name[4] == 'l' && idesc->name[5] == 'r')))));
7816 }
7817
7818 /* Return whether the given opcode is a taken branch. If there's any doubt,
7819 returns zero. */
7820
7821 static int
7822 is_taken_branch (idesc)
7823 struct ia64_opcode *idesc;
7824 {
7825 return ((is_conditional_branch (idesc) && CURR_SLOT.qp_regno == 0)
7826 || strncmp (idesc->name, "br.ia", 5) == 0);
7827 }
7828
7829 /* Return whether the given opcode is an interruption or rfi. If there's any
7830 doubt, returns zero. */
7831
7832 static int
7833 is_interruption_or_rfi (idesc)
7834 struct ia64_opcode *idesc;
7835 {
7836 if (strcmp (idesc->name, "rfi") == 0)
7837 return 1;
7838 return 0;
7839 }
7840
7841 /* Returns the index of the given dependency in the opcode's list of chks, or
7842 -1 if there is no dependency. */
7843
7844 static int
7845 depends_on (depind, idesc)
7846 int depind;
7847 struct ia64_opcode *idesc;
7848 {
7849 int i;
7850 const struct ia64_opcode_dependency *dep = idesc->dependencies;
7851 for (i = 0; i < dep->nchks; i++)
7852 {
7853 if (depind == DEP (dep->chks[i]))
7854 return i;
7855 }
7856 return -1;
7857 }
7858
7859 /* Determine a set of specific resources used for a particular resource
7860 class. Returns the number of specific resources identified For those
7861 cases which are not determinable statically, the resource returned is
7862 marked nonspecific.
7863
7864 Meanings of value in 'NOTE':
7865 1) only read/write when the register number is explicitly encoded in the
7866 insn.
7867 2) only read CFM when accessing a rotating GR, FR, or PR. mov pr only
7868 accesses CFM when qualifying predicate is in the rotating region.
7869 3) general register value is used to specify an indirect register; not
7870 determinable statically.
7871 4) only read the given resource when bits 7:0 of the indirect index
7872 register value does not match the register number of the resource; not
7873 determinable statically.
7874 5) all rules are implementation specific.
7875 6) only when both the index specified by the reader and the index specified
7876 by the writer have the same value in bits 63:61; not determinable
7877 statically.
7878 7) only access the specified resource when the corresponding mask bit is
7879 set
7880 8) PSR.dfh is only read when these insns reference FR32-127. PSR.dfl is
7881 only read when these insns reference FR2-31
7882 9) PSR.mfl is only written when these insns write FR2-31. PSR.mfh is only
7883 written when these insns write FR32-127
7884 10) The PSR.bn bit is only accessed when one of GR16-31 is specified in the
7885 instruction
7886 11) The target predicates are written independently of PR[qp], but source
7887 registers are only read if PR[qp] is true. Since the state of PR[qp]
7888 cannot statically be determined, all source registers are marked used.
7889 12) This insn only reads the specified predicate register when that
7890 register is the PR[qp].
7891 13) This reference to ld-c only applies to teh GR whose value is loaded
7892 with data returned from memory, not the post-incremented address register.
7893 14) The RSE resource includes the implementation-specific RSE internal
7894 state resources. At least one (and possibly more) of these resources are
7895 read by each instruction listed in IC:rse-readers. At least one (and
7896 possibly more) of these resources are written by each insn listed in
7897 IC:rse-writers.
7898 15+16) Represents reserved instructions, which the assembler does not
7899 generate.
7900
7901 Memory resources (i.e. locations in memory) are *not* marked or tracked by
7902 this code; there are no dependency violations based on memory access.
7903 */
7904
7905 #define MAX_SPECS 256
7906 #define DV_CHK 1
7907 #define DV_REG 0
7908
7909 static int
7910 specify_resource (dep, idesc, type, specs, note, path)
7911 const struct ia64_dependency *dep;
7912 struct ia64_opcode *idesc;
7913 int type; /* is this a DV chk or a DV reg? */
7914 struct rsrc specs[MAX_SPECS]; /* returned specific resources */
7915 int note; /* resource note for this insn's usage */
7916 int path; /* which execution path to examine */
7917 {
7918 int count = 0;
7919 int i;
7920 int rsrc_write = 0;
7921 struct rsrc tmpl;
7922
7923 if (dep->mode == IA64_DV_WAW
7924 || (dep->mode == IA64_DV_RAW && type == DV_REG)
7925 || (dep->mode == IA64_DV_WAR && type == DV_CHK))
7926 rsrc_write = 1;
7927
7928 /* template for any resources we identify */
7929 tmpl.dependency = dep;
7930 tmpl.note = note;
7931 tmpl.insn_srlz = tmpl.data_srlz = 0;
7932 tmpl.qp_regno = CURR_SLOT.qp_regno;
7933 tmpl.link_to_qp_branch = 1;
7934 tmpl.mem_offset.hint = 0;
7935 tmpl.specific = 1;
7936 tmpl.index = 0;
7937 tmpl.cmp_type = CMP_NONE;
7938
7939 #define UNHANDLED \
7940 as_warn (_("Unhandled dependency %s for %s (%s), note %d"), \
7941 dep->name, idesc->name, (rsrc_write?"write":"read"), note)
7942 #define KNOWN(REG) (gr_values[REG].known && gr_values[REG].path >= path)
7943
7944 /* we don't need to track these */
7945 if (dep->semantics == IA64_DVS_NONE)
7946 return 0;
7947
7948 switch (dep->specifier)
7949 {
7950 case IA64_RS_AR_K:
7951 if (note == 1)
7952 {
7953 if (idesc->operands[!rsrc_write] == IA64_OPND_AR3)
7954 {
7955 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_AR;
7956 if (regno >= 0 && regno <= 7)
7957 {
7958 specs[count] = tmpl;
7959 specs[count++].index = regno;
7960 }
7961 }
7962 }
7963 else if (note == 0)
7964 {
7965 for (i = 0; i < 8; i++)
7966 {
7967 specs[count] = tmpl;
7968 specs[count++].index = i;
7969 }
7970 }
7971 else
7972 {
7973 UNHANDLED;
7974 }
7975 break;
7976
7977 case IA64_RS_AR_UNAT:
7978 /* This is a mov =AR or mov AR= instruction. */
7979 if (idesc->operands[!rsrc_write] == IA64_OPND_AR3)
7980 {
7981 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_AR;
7982 if (regno == AR_UNAT)
7983 {
7984 specs[count++] = tmpl;
7985 }
7986 }
7987 else
7988 {
7989 /* This is a spill/fill, or other instruction that modifies the
7990 unat register. */
7991
7992 /* Unless we can determine the specific bits used, mark the whole
7993 thing; bits 8:3 of the memory address indicate the bit used in
7994 UNAT. The .mem.offset hint may be used to eliminate a small
7995 subset of conflicts. */
7996 specs[count] = tmpl;
7997 if (md.mem_offset.hint)
7998 {
7999 if (md.debug_dv)
8000 fprintf (stderr, " Using hint for spill/fill\n");
8001 /* The index isn't actually used, just set it to something
8002 approximating the bit index. */
8003 specs[count].index = (md.mem_offset.offset >> 3) & 0x3F;
8004 specs[count].mem_offset.hint = 1;
8005 specs[count].mem_offset.offset = md.mem_offset.offset;
8006 specs[count++].mem_offset.base = md.mem_offset.base;
8007 }
8008 else
8009 {
8010 specs[count++].specific = 0;
8011 }
8012 }
8013 break;
8014
8015 case IA64_RS_AR:
8016 if (note == 1)
8017 {
8018 if (idesc->operands[!rsrc_write] == IA64_OPND_AR3)
8019 {
8020 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_AR;
8021 if ((regno >= 8 && regno <= 15)
8022 || (regno >= 20 && regno <= 23)
8023 || (regno >= 31 && regno <= 39)
8024 || (regno >= 41 && regno <= 47)
8025 || (regno >= 67 && regno <= 111))
8026 {
8027 specs[count] = tmpl;
8028 specs[count++].index = regno;
8029 }
8030 }
8031 }
8032 else
8033 {
8034 UNHANDLED;
8035 }
8036 break;
8037
8038 case IA64_RS_ARb:
8039 if (note == 1)
8040 {
8041 if (idesc->operands[!rsrc_write] == IA64_OPND_AR3)
8042 {
8043 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_AR;
8044 if ((regno >= 48 && regno <= 63)
8045 || (regno >= 112 && regno <= 127))
8046 {
8047 specs[count] = tmpl;
8048 specs[count++].index = regno;
8049 }
8050 }
8051 }
8052 else if (note == 0)
8053 {
8054 for (i = 48; i < 64; i++)
8055 {
8056 specs[count] = tmpl;
8057 specs[count++].index = i;
8058 }
8059 for (i = 112; i < 128; i++)
8060 {
8061 specs[count] = tmpl;
8062 specs[count++].index = i;
8063 }
8064 }
8065 else
8066 {
8067 UNHANDLED;
8068 }
8069 break;
8070
8071 case IA64_RS_BR:
8072 if (note != 1)
8073 {
8074 UNHANDLED;
8075 }
8076 else
8077 {
8078 if (rsrc_write)
8079 {
8080 for (i = 0; i < idesc->num_outputs; i++)
8081 if (idesc->operands[i] == IA64_OPND_B1
8082 || idesc->operands[i] == IA64_OPND_B2)
8083 {
8084 specs[count] = tmpl;
8085 specs[count++].index =
8086 CURR_SLOT.opnd[i].X_add_number - REG_BR;
8087 }
8088 }
8089 else
8090 {
8091 for (i = idesc->num_outputs; i < NELEMS (idesc->operands); i++)
8092 if (idesc->operands[i] == IA64_OPND_B1
8093 || idesc->operands[i] == IA64_OPND_B2)
8094 {
8095 specs[count] = tmpl;
8096 specs[count++].index =
8097 CURR_SLOT.opnd[i].X_add_number - REG_BR;
8098 }
8099 }
8100 }
8101 break;
8102
8103 case IA64_RS_CPUID: /* four or more registers */
8104 if (note == 3)
8105 {
8106 if (idesc->operands[!rsrc_write] == IA64_OPND_CPUID_R3)
8107 {
8108 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_GR;
8109 if (regno >= 0 && regno < NELEMS (gr_values)
8110 && KNOWN (regno))
8111 {
8112 specs[count] = tmpl;
8113 specs[count++].index = gr_values[regno].value & 0xFF;
8114 }
8115 else
8116 {
8117 specs[count] = tmpl;
8118 specs[count++].specific = 0;
8119 }
8120 }
8121 }
8122 else
8123 {
8124 UNHANDLED;
8125 }
8126 break;
8127
8128 case IA64_RS_DBR: /* four or more registers */
8129 if (note == 3)
8130 {
8131 if (idesc->operands[!rsrc_write] == IA64_OPND_DBR_R3)
8132 {
8133 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_GR;
8134 if (regno >= 0 && regno < NELEMS (gr_values)
8135 && KNOWN (regno))
8136 {
8137 specs[count] = tmpl;
8138 specs[count++].index = gr_values[regno].value & 0xFF;
8139 }
8140 else
8141 {
8142 specs[count] = tmpl;
8143 specs[count++].specific = 0;
8144 }
8145 }
8146 }
8147 else if (note == 0 && !rsrc_write)
8148 {
8149 specs[count] = tmpl;
8150 specs[count++].specific = 0;
8151 }
8152 else
8153 {
8154 UNHANDLED;
8155 }
8156 break;
8157
8158 case IA64_RS_IBR: /* four or more registers */
8159 if (note == 3)
8160 {
8161 if (idesc->operands[!rsrc_write] == IA64_OPND_IBR_R3)
8162 {
8163 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_GR;
8164 if (regno >= 0 && regno < NELEMS (gr_values)
8165 && KNOWN (regno))
8166 {
8167 specs[count] = tmpl;
8168 specs[count++].index = gr_values[regno].value & 0xFF;
8169 }
8170 else
8171 {
8172 specs[count] = tmpl;
8173 specs[count++].specific = 0;
8174 }
8175 }
8176 }
8177 else
8178 {
8179 UNHANDLED;
8180 }
8181 break;
8182
8183 case IA64_RS_MSR:
8184 if (note == 5)
8185 {
8186 /* These are implementation specific. Force all references to
8187 conflict with all other references. */
8188 specs[count] = tmpl;
8189 specs[count++].specific = 0;
8190 }
8191 else
8192 {
8193 UNHANDLED;
8194 }
8195 break;
8196
8197 case IA64_RS_PKR: /* 16 or more registers */
8198 if (note == 3 || note == 4)
8199 {
8200 if (idesc->operands[!rsrc_write] == IA64_OPND_PKR_R3)
8201 {
8202 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_GR;
8203 if (regno >= 0 && regno < NELEMS (gr_values)
8204 && KNOWN (regno))
8205 {
8206 if (note == 3)
8207 {
8208 specs[count] = tmpl;
8209 specs[count++].index = gr_values[regno].value & 0xFF;
8210 }
8211 else
8212 for (i = 0; i < NELEMS (gr_values); i++)
8213 {
8214 /* Uses all registers *except* the one in R3. */
8215 if ((unsigned)i != (gr_values[regno].value & 0xFF))
8216 {
8217 specs[count] = tmpl;
8218 specs[count++].index = i;
8219 }
8220 }
8221 }
8222 else
8223 {
8224 specs[count] = tmpl;
8225 specs[count++].specific = 0;
8226 }
8227 }
8228 }
8229 else if (note == 0)
8230 {
8231 /* probe et al. */
8232 specs[count] = tmpl;
8233 specs[count++].specific = 0;
8234 }
8235 break;
8236
8237 case IA64_RS_PMC: /* four or more registers */
8238 if (note == 3)
8239 {
8240 if (idesc->operands[!rsrc_write] == IA64_OPND_PMC_R3
8241 || (!rsrc_write && idesc->operands[1] == IA64_OPND_PMD_R3))
8242
8243 {
8244 int index = ((idesc->operands[1] == IA64_OPND_R3 && !rsrc_write)
8245 ? 1 : !rsrc_write);
8246 int regno = CURR_SLOT.opnd[index].X_add_number - REG_GR;
8247 if (regno >= 0 && regno < NELEMS (gr_values)
8248 && KNOWN (regno))
8249 {
8250 specs[count] = tmpl;
8251 specs[count++].index = gr_values[regno].value & 0xFF;
8252 }
8253 else
8254 {
8255 specs[count] = tmpl;
8256 specs[count++].specific = 0;
8257 }
8258 }
8259 }
8260 else
8261 {
8262 UNHANDLED;
8263 }
8264 break;
8265
8266 case IA64_RS_PMD: /* four or more registers */
8267 if (note == 3)
8268 {
8269 if (idesc->operands[!rsrc_write] == IA64_OPND_PMD_R3)
8270 {
8271 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_GR;
8272 if (regno >= 0 && regno < NELEMS (gr_values)
8273 && KNOWN (regno))
8274 {
8275 specs[count] = tmpl;
8276 specs[count++].index = gr_values[regno].value & 0xFF;
8277 }
8278 else
8279 {
8280 specs[count] = tmpl;
8281 specs[count++].specific = 0;
8282 }
8283 }
8284 }
8285 else
8286 {
8287 UNHANDLED;
8288 }
8289 break;
8290
8291 case IA64_RS_RR: /* eight registers */
8292 if (note == 6)
8293 {
8294 if (idesc->operands[!rsrc_write] == IA64_OPND_RR_R3)
8295 {
8296 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_GR;
8297 if (regno >= 0 && regno < NELEMS (gr_values)
8298 && KNOWN (regno))
8299 {
8300 specs[count] = tmpl;
8301 specs[count++].index = (gr_values[regno].value >> 61) & 0x7;
8302 }
8303 else
8304 {
8305 specs[count] = tmpl;
8306 specs[count++].specific = 0;
8307 }
8308 }
8309 }
8310 else if (note == 0 && !rsrc_write)
8311 {
8312 specs[count] = tmpl;
8313 specs[count++].specific = 0;
8314 }
8315 else
8316 {
8317 UNHANDLED;
8318 }
8319 break;
8320
8321 case IA64_RS_CR_IRR:
8322 if (note == 0)
8323 {
8324 /* handle mov-from-CR-IVR; it's a read that writes CR[IRR] */
8325 int regno = CURR_SLOT.opnd[1].X_add_number - REG_CR;
8326 if (rsrc_write
8327 && idesc->operands[1] == IA64_OPND_CR3
8328 && regno == CR_IVR)
8329 {
8330 for (i = 0; i < 4; i++)
8331 {
8332 specs[count] = tmpl;
8333 specs[count++].index = CR_IRR0 + i;
8334 }
8335 }
8336 }
8337 else if (note == 1)
8338 {
8339 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_CR;
8340 if (idesc->operands[!rsrc_write] == IA64_OPND_CR3
8341 && regno >= CR_IRR0
8342 && regno <= CR_IRR3)
8343 {
8344 specs[count] = tmpl;
8345 specs[count++].index = regno;
8346 }
8347 }
8348 else
8349 {
8350 UNHANDLED;
8351 }
8352 break;
8353
8354 case IA64_RS_CR_LRR:
8355 if (note != 1)
8356 {
8357 UNHANDLED;
8358 }
8359 else
8360 {
8361 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_CR;
8362 if (idesc->operands[!rsrc_write] == IA64_OPND_CR3
8363 && (regno == CR_LRR0 || regno == CR_LRR1))
8364 {
8365 specs[count] = tmpl;
8366 specs[count++].index = regno;
8367 }
8368 }
8369 break;
8370
8371 case IA64_RS_CR:
8372 if (note == 1)
8373 {
8374 if (idesc->operands[!rsrc_write] == IA64_OPND_CR3)
8375 {
8376 specs[count] = tmpl;
8377 specs[count++].index =
8378 CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_CR;
8379 }
8380 }
8381 else
8382 {
8383 UNHANDLED;
8384 }
8385 break;
8386
8387 case IA64_RS_FR:
8388 case IA64_RS_FRb:
8389 if (note != 1)
8390 {
8391 UNHANDLED;
8392 }
8393 else if (rsrc_write)
8394 {
8395 if (dep->specifier == IA64_RS_FRb
8396 && idesc->operands[0] == IA64_OPND_F1)
8397 {
8398 specs[count] = tmpl;
8399 specs[count++].index = CURR_SLOT.opnd[0].X_add_number - REG_FR;
8400 }
8401 }
8402 else
8403 {
8404 for (i = idesc->num_outputs; i < NELEMS (idesc->operands); i++)
8405 {
8406 if (idesc->operands[i] == IA64_OPND_F2
8407 || idesc->operands[i] == IA64_OPND_F3
8408 || idesc->operands[i] == IA64_OPND_F4)
8409 {
8410 specs[count] = tmpl;
8411 specs[count++].index =
8412 CURR_SLOT.opnd[i].X_add_number - REG_FR;
8413 }
8414 }
8415 }
8416 break;
8417
8418 case IA64_RS_GR:
8419 if (note == 13)
8420 {
8421 /* This reference applies only to the GR whose value is loaded with
8422 data returned from memory. */
8423 specs[count] = tmpl;
8424 specs[count++].index = CURR_SLOT.opnd[0].X_add_number - REG_GR;
8425 }
8426 else if (note == 1)
8427 {
8428 if (rsrc_write)
8429 {
8430 for (i = 0; i < idesc->num_outputs; i++)
8431 if (idesc->operands[i] == IA64_OPND_R1
8432 || idesc->operands[i] == IA64_OPND_R2
8433 || idesc->operands[i] == IA64_OPND_R3)
8434 {
8435 specs[count] = tmpl;
8436 specs[count++].index =
8437 CURR_SLOT.opnd[i].X_add_number - REG_GR;
8438 }
8439 if (idesc->flags & IA64_OPCODE_POSTINC)
8440 for (i = 0; i < NELEMS (idesc->operands); i++)
8441 if (idesc->operands[i] == IA64_OPND_MR3)
8442 {
8443 specs[count] = tmpl;
8444 specs[count++].index =
8445 CURR_SLOT.opnd[i].X_add_number - REG_GR;
8446 }
8447 }
8448 else
8449 {
8450 /* Look for anything that reads a GR. */
8451 for (i = 0; i < NELEMS (idesc->operands); i++)
8452 {
8453 if (idesc->operands[i] == IA64_OPND_MR3
8454 || idesc->operands[i] == IA64_OPND_CPUID_R3
8455 || idesc->operands[i] == IA64_OPND_DBR_R3
8456 || idesc->operands[i] == IA64_OPND_IBR_R3
8457 || idesc->operands[i] == IA64_OPND_MSR_R3
8458 || idesc->operands[i] == IA64_OPND_PKR_R3
8459 || idesc->operands[i] == IA64_OPND_PMC_R3
8460 || idesc->operands[i] == IA64_OPND_PMD_R3
8461 || idesc->operands[i] == IA64_OPND_RR_R3
8462 || ((i >= idesc->num_outputs)
8463 && (idesc->operands[i] == IA64_OPND_R1
8464 || idesc->operands[i] == IA64_OPND_R2
8465 || idesc->operands[i] == IA64_OPND_R3
8466 /* addl source register. */
8467 || idesc->operands[i] == IA64_OPND_R3_2)))
8468 {
8469 specs[count] = tmpl;
8470 specs[count++].index =
8471 CURR_SLOT.opnd[i].X_add_number - REG_GR;
8472 }
8473 }
8474 }
8475 }
8476 else
8477 {
8478 UNHANDLED;
8479 }
8480 break;
8481
8482 /* This is the same as IA64_RS_PRr, except that the register range is
8483 from 1 - 15, and there are no rotating register reads/writes here. */
8484 case IA64_RS_PR:
8485 if (note == 0)
8486 {
8487 for (i = 1; i < 16; i++)
8488 {
8489 specs[count] = tmpl;
8490 specs[count++].index = i;
8491 }
8492 }
8493 else if (note == 7)
8494 {
8495 valueT mask = 0;
8496 /* Mark only those registers indicated by the mask. */
8497 if (rsrc_write)
8498 {
8499 mask = CURR_SLOT.opnd[2].X_add_number;
8500 for (i = 1; i < 16; i++)
8501 if (mask & ((valueT) 1 << i))
8502 {
8503 specs[count] = tmpl;
8504 specs[count++].index = i;
8505 }
8506 }
8507 else
8508 {
8509 UNHANDLED;
8510 }
8511 }
8512 else if (note == 11) /* note 11 implies note 1 as well */
8513 {
8514 if (rsrc_write)
8515 {
8516 for (i = 0; i < idesc->num_outputs; i++)
8517 {
8518 if (idesc->operands[i] == IA64_OPND_P1
8519 || idesc->operands[i] == IA64_OPND_P2)
8520 {
8521 int regno = CURR_SLOT.opnd[i].X_add_number - REG_P;
8522 if (regno >= 1 && regno < 16)
8523 {
8524 specs[count] = tmpl;
8525 specs[count++].index = regno;
8526 }
8527 }
8528 }
8529 }
8530 else
8531 {
8532 UNHANDLED;
8533 }
8534 }
8535 else if (note == 12)
8536 {
8537 if (CURR_SLOT.qp_regno >= 1 && CURR_SLOT.qp_regno < 16)
8538 {
8539 specs[count] = tmpl;
8540 specs[count++].index = CURR_SLOT.qp_regno;
8541 }
8542 }
8543 else if (note == 1)
8544 {
8545 if (rsrc_write)
8546 {
8547 int p1 = CURR_SLOT.opnd[0].X_add_number - REG_P;
8548 int p2 = CURR_SLOT.opnd[1].X_add_number - REG_P;
8549 int or_andcm = strstr (idesc->name, "or.andcm") != NULL;
8550 int and_orcm = strstr (idesc->name, "and.orcm") != NULL;
8551
8552 if ((idesc->operands[0] == IA64_OPND_P1
8553 || idesc->operands[0] == IA64_OPND_P2)
8554 && p1 >= 1 && p1 < 16)
8555 {
8556 specs[count] = tmpl;
8557 specs[count].cmp_type =
8558 (or_andcm ? CMP_OR : (and_orcm ? CMP_AND : CMP_NONE));
8559 specs[count++].index = p1;
8560 }
8561 if ((idesc->operands[1] == IA64_OPND_P1
8562 || idesc->operands[1] == IA64_OPND_P2)
8563 && p2 >= 1 && p2 < 16)
8564 {
8565 specs[count] = tmpl;
8566 specs[count].cmp_type =
8567 (or_andcm ? CMP_AND : (and_orcm ? CMP_OR : CMP_NONE));
8568 specs[count++].index = p2;
8569 }
8570 }
8571 else
8572 {
8573 if (CURR_SLOT.qp_regno >= 1 && CURR_SLOT.qp_regno < 16)
8574 {
8575 specs[count] = tmpl;
8576 specs[count++].index = CURR_SLOT.qp_regno;
8577 }
8578 if (idesc->operands[1] == IA64_OPND_PR)
8579 {
8580 for (i = 1; i < 16; i++)
8581 {
8582 specs[count] = tmpl;
8583 specs[count++].index = i;
8584 }
8585 }
8586 }
8587 }
8588 else
8589 {
8590 UNHANDLED;
8591 }
8592 break;
8593
8594 /* This is the general case for PRs. IA64_RS_PR and IA64_RS_PR63 are
8595 simplified cases of this. */
8596 case IA64_RS_PRr:
8597 if (note == 0)
8598 {
8599 for (i = 16; i < 63; i++)
8600 {
8601 specs[count] = tmpl;
8602 specs[count++].index = i;
8603 }
8604 }
8605 else if (note == 7)
8606 {
8607 valueT mask = 0;
8608 /* Mark only those registers indicated by the mask. */
8609 if (rsrc_write
8610 && idesc->operands[0] == IA64_OPND_PR)
8611 {
8612 mask = CURR_SLOT.opnd[2].X_add_number;
8613 if (mask & ((valueT) 1 << 16))
8614 for (i = 16; i < 63; i++)
8615 {
8616 specs[count] = tmpl;
8617 specs[count++].index = i;
8618 }
8619 }
8620 else if (rsrc_write
8621 && idesc->operands[0] == IA64_OPND_PR_ROT)
8622 {
8623 for (i = 16; i < 63; i++)
8624 {
8625 specs[count] = tmpl;
8626 specs[count++].index = i;
8627 }
8628 }
8629 else
8630 {
8631 UNHANDLED;
8632 }
8633 }
8634 else if (note == 11) /* note 11 implies note 1 as well */
8635 {
8636 if (rsrc_write)
8637 {
8638 for (i = 0; i < idesc->num_outputs; i++)
8639 {
8640 if (idesc->operands[i] == IA64_OPND_P1
8641 || idesc->operands[i] == IA64_OPND_P2)
8642 {
8643 int regno = CURR_SLOT.opnd[i].X_add_number - REG_P;
8644 if (regno >= 16 && regno < 63)
8645 {
8646 specs[count] = tmpl;
8647 specs[count++].index = regno;
8648 }
8649 }
8650 }
8651 }
8652 else
8653 {
8654 UNHANDLED;
8655 }
8656 }
8657 else if (note == 12)
8658 {
8659 if (CURR_SLOT.qp_regno >= 16 && CURR_SLOT.qp_regno < 63)
8660 {
8661 specs[count] = tmpl;
8662 specs[count++].index = CURR_SLOT.qp_regno;
8663 }
8664 }
8665 else if (note == 1)
8666 {
8667 if (rsrc_write)
8668 {
8669 int p1 = CURR_SLOT.opnd[0].X_add_number - REG_P;
8670 int p2 = CURR_SLOT.opnd[1].X_add_number - REG_P;
8671 int or_andcm = strstr (idesc->name, "or.andcm") != NULL;
8672 int and_orcm = strstr (idesc->name, "and.orcm") != NULL;
8673
8674 if ((idesc->operands[0] == IA64_OPND_P1
8675 || idesc->operands[0] == IA64_OPND_P2)
8676 && p1 >= 16 && p1 < 63)
8677 {
8678 specs[count] = tmpl;
8679 specs[count].cmp_type =
8680 (or_andcm ? CMP_OR : (and_orcm ? CMP_AND : CMP_NONE));
8681 specs[count++].index = p1;
8682 }
8683 if ((idesc->operands[1] == IA64_OPND_P1
8684 || idesc->operands[1] == IA64_OPND_P2)
8685 && p2 >= 16 && p2 < 63)
8686 {
8687 specs[count] = tmpl;
8688 specs[count].cmp_type =
8689 (or_andcm ? CMP_AND : (and_orcm ? CMP_OR : CMP_NONE));
8690 specs[count++].index = p2;
8691 }
8692 }
8693 else
8694 {
8695 if (CURR_SLOT.qp_regno >= 16 && CURR_SLOT.qp_regno < 63)
8696 {
8697 specs[count] = tmpl;
8698 specs[count++].index = CURR_SLOT.qp_regno;
8699 }
8700 if (idesc->operands[1] == IA64_OPND_PR)
8701 {
8702 for (i = 16; i < 63; i++)
8703 {
8704 specs[count] = tmpl;
8705 specs[count++].index = i;
8706 }
8707 }
8708 }
8709 }
8710 else
8711 {
8712 UNHANDLED;
8713 }
8714 break;
8715
8716 case IA64_RS_PSR:
8717 /* Verify that the instruction is using the PSR bit indicated in
8718 dep->regindex. */
8719 if (note == 0)
8720 {
8721 if (idesc->operands[!rsrc_write] == IA64_OPND_PSR_UM)
8722 {
8723 if (dep->regindex < 6)
8724 {
8725 specs[count++] = tmpl;
8726 }
8727 }
8728 else if (idesc->operands[!rsrc_write] == IA64_OPND_PSR)
8729 {
8730 if (dep->regindex < 32
8731 || dep->regindex == 35
8732 || dep->regindex == 36
8733 || (!rsrc_write && dep->regindex == PSR_CPL))
8734 {
8735 specs[count++] = tmpl;
8736 }
8737 }
8738 else if (idesc->operands[!rsrc_write] == IA64_OPND_PSR_L)
8739 {
8740 if (dep->regindex < 32
8741 || dep->regindex == 35
8742 || dep->regindex == 36
8743 || (rsrc_write && dep->regindex == PSR_CPL))
8744 {
8745 specs[count++] = tmpl;
8746 }
8747 }
8748 else
8749 {
8750 /* Several PSR bits have very specific dependencies. */
8751 switch (dep->regindex)
8752 {
8753 default:
8754 specs[count++] = tmpl;
8755 break;
8756 case PSR_IC:
8757 if (rsrc_write)
8758 {
8759 specs[count++] = tmpl;
8760 }
8761 else
8762 {
8763 /* Only certain CR accesses use PSR.ic */
8764 if (idesc->operands[0] == IA64_OPND_CR3
8765 || idesc->operands[1] == IA64_OPND_CR3)
8766 {
8767 int index =
8768 ((idesc->operands[0] == IA64_OPND_CR3)
8769 ? 0 : 1);
8770 int regno =
8771 CURR_SLOT.opnd[index].X_add_number - REG_CR;
8772
8773 switch (regno)
8774 {
8775 default:
8776 break;
8777 case CR_ITIR:
8778 case CR_IFS:
8779 case CR_IIM:
8780 case CR_IIP:
8781 case CR_IPSR:
8782 case CR_ISR:
8783 case CR_IFA:
8784 case CR_IHA:
8785 case CR_IIPA:
8786 specs[count++] = tmpl;
8787 break;
8788 }
8789 }
8790 }
8791 break;
8792 case PSR_CPL:
8793 if (rsrc_write)
8794 {
8795 specs[count++] = tmpl;
8796 }
8797 else
8798 {
8799 /* Only some AR accesses use cpl */
8800 if (idesc->operands[0] == IA64_OPND_AR3
8801 || idesc->operands[1] == IA64_OPND_AR3)
8802 {
8803 int index =
8804 ((idesc->operands[0] == IA64_OPND_AR3)
8805 ? 0 : 1);
8806 int regno =
8807 CURR_SLOT.opnd[index].X_add_number - REG_AR;
8808
8809 if (regno == AR_ITC
8810 || (index == 0
8811 && (regno == AR_ITC
8812 || regno == AR_RSC
8813 || (regno >= AR_K0
8814 && regno <= AR_K7))))
8815 {
8816 specs[count++] = tmpl;
8817 }
8818 }
8819 else
8820 {
8821 specs[count++] = tmpl;
8822 }
8823 break;
8824 }
8825 }
8826 }
8827 }
8828 else if (note == 7)
8829 {
8830 valueT mask = 0;
8831 if (idesc->operands[0] == IA64_OPND_IMMU24)
8832 {
8833 mask = CURR_SLOT.opnd[0].X_add_number;
8834 }
8835 else
8836 {
8837 UNHANDLED;
8838 }
8839 if (mask & ((valueT) 1 << dep->regindex))
8840 {
8841 specs[count++] = tmpl;
8842 }
8843 }
8844 else if (note == 8)
8845 {
8846 int min = dep->regindex == PSR_DFL ? 2 : 32;
8847 int max = dep->regindex == PSR_DFL ? 31 : 127;
8848 /* dfh is read on FR32-127; dfl is read on FR2-31 */
8849 for (i = 0; i < NELEMS (idesc->operands); i++)
8850 {
8851 if (idesc->operands[i] == IA64_OPND_F1
8852 || idesc->operands[i] == IA64_OPND_F2
8853 || idesc->operands[i] == IA64_OPND_F3
8854 || idesc->operands[i] == IA64_OPND_F4)
8855 {
8856 int reg = CURR_SLOT.opnd[i].X_add_number - REG_FR;
8857 if (reg >= min && reg <= max)
8858 {
8859 specs[count++] = tmpl;
8860 }
8861 }
8862 }
8863 }
8864 else if (note == 9)
8865 {
8866 int min = dep->regindex == PSR_MFL ? 2 : 32;
8867 int max = dep->regindex == PSR_MFL ? 31 : 127;
8868 /* mfh is read on writes to FR32-127; mfl is read on writes to
8869 FR2-31 */
8870 for (i = 0; i < idesc->num_outputs; i++)
8871 {
8872 if (idesc->operands[i] == IA64_OPND_F1)
8873 {
8874 int reg = CURR_SLOT.opnd[i].X_add_number - REG_FR;
8875 if (reg >= min && reg <= max)
8876 {
8877 specs[count++] = tmpl;
8878 }
8879 }
8880 }
8881 }
8882 else if (note == 10)
8883 {
8884 for (i = 0; i < NELEMS (idesc->operands); i++)
8885 {
8886 if (idesc->operands[i] == IA64_OPND_R1
8887 || idesc->operands[i] == IA64_OPND_R2
8888 || idesc->operands[i] == IA64_OPND_R3)
8889 {
8890 int regno = CURR_SLOT.opnd[i].X_add_number - REG_GR;
8891 if (regno >= 16 && regno <= 31)
8892 {
8893 specs[count++] = tmpl;
8894 }
8895 }
8896 }
8897 }
8898 else
8899 {
8900 UNHANDLED;
8901 }
8902 break;
8903
8904 case IA64_RS_AR_FPSR:
8905 if (idesc->operands[!rsrc_write] == IA64_OPND_AR3)
8906 {
8907 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_AR;
8908 if (regno == AR_FPSR)
8909 {
8910 specs[count++] = tmpl;
8911 }
8912 }
8913 else
8914 {
8915 specs[count++] = tmpl;
8916 }
8917 break;
8918
8919 case IA64_RS_ARX:
8920 /* Handle all AR[REG] resources */
8921 if (note == 0 || note == 1)
8922 {
8923 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_AR;
8924 if (idesc->operands[!rsrc_write] == IA64_OPND_AR3
8925 && regno == dep->regindex)
8926 {
8927 specs[count++] = tmpl;
8928 }
8929 /* other AR[REG] resources may be affected by AR accesses */
8930 else if (idesc->operands[0] == IA64_OPND_AR3)
8931 {
8932 /* AR[] writes */
8933 regno = CURR_SLOT.opnd[0].X_add_number - REG_AR;
8934 switch (dep->regindex)
8935 {
8936 default:
8937 break;
8938 case AR_BSP:
8939 case AR_RNAT:
8940 if (regno == AR_BSPSTORE)
8941 {
8942 specs[count++] = tmpl;
8943 }
8944 case AR_RSC:
8945 if (!rsrc_write &&
8946 (regno == AR_BSPSTORE
8947 || regno == AR_RNAT))
8948 {
8949 specs[count++] = tmpl;
8950 }
8951 break;
8952 }
8953 }
8954 else if (idesc->operands[1] == IA64_OPND_AR3)
8955 {
8956 /* AR[] reads */
8957 regno = CURR_SLOT.opnd[1].X_add_number - REG_AR;
8958 switch (dep->regindex)
8959 {
8960 default:
8961 break;
8962 case AR_RSC:
8963 if (regno == AR_BSPSTORE || regno == AR_RNAT)
8964 {
8965 specs[count++] = tmpl;
8966 }
8967 break;
8968 }
8969 }
8970 else
8971 {
8972 specs[count++] = tmpl;
8973 }
8974 }
8975 else
8976 {
8977 UNHANDLED;
8978 }
8979 break;
8980
8981 case IA64_RS_CRX:
8982 /* Handle all CR[REG] resources */
8983 if (note == 0 || note == 1)
8984 {
8985 if (idesc->operands[!rsrc_write] == IA64_OPND_CR3)
8986 {
8987 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_CR;
8988 if (regno == dep->regindex)
8989 {
8990 specs[count++] = tmpl;
8991 }
8992 else if (!rsrc_write)
8993 {
8994 /* Reads from CR[IVR] affect other resources. */
8995 if (regno == CR_IVR)
8996 {
8997 if ((dep->regindex >= CR_IRR0
8998 && dep->regindex <= CR_IRR3)
8999 || dep->regindex == CR_TPR)
9000 {
9001 specs[count++] = tmpl;
9002 }
9003 }
9004 }
9005 }
9006 else
9007 {
9008 specs[count++] = tmpl;
9009 }
9010 }
9011 else
9012 {
9013 UNHANDLED;
9014 }
9015 break;
9016
9017 case IA64_RS_INSERVICE:
9018 /* look for write of EOI (67) or read of IVR (65) */
9019 if ((idesc->operands[0] == IA64_OPND_CR3
9020 && CURR_SLOT.opnd[0].X_add_number - REG_CR == CR_EOI)
9021 || (idesc->operands[1] == IA64_OPND_CR3
9022 && CURR_SLOT.opnd[1].X_add_number - REG_CR == CR_IVR))
9023 {
9024 specs[count++] = tmpl;
9025 }
9026 break;
9027
9028 case IA64_RS_GR0:
9029 if (note == 1)
9030 {
9031 specs[count++] = tmpl;
9032 }
9033 else
9034 {
9035 UNHANDLED;
9036 }
9037 break;
9038
9039 case IA64_RS_CFM:
9040 if (note != 2)
9041 {
9042 specs[count++] = tmpl;
9043 }
9044 else
9045 {
9046 /* Check if any of the registers accessed are in the rotating region.
9047 mov to/from pr accesses CFM only when qp_regno is in the rotating
9048 region */
9049 for (i = 0; i < NELEMS (idesc->operands); i++)
9050 {
9051 if (idesc->operands[i] == IA64_OPND_R1
9052 || idesc->operands[i] == IA64_OPND_R2
9053 || idesc->operands[i] == IA64_OPND_R3)
9054 {
9055 int num = CURR_SLOT.opnd[i].X_add_number - REG_GR;
9056 /* Assumes that md.rot.num_regs is always valid */
9057 if (md.rot.num_regs > 0
9058 && num > 31
9059 && num < 31 + md.rot.num_regs)
9060 {
9061 specs[count] = tmpl;
9062 specs[count++].specific = 0;
9063 }
9064 }
9065 else if (idesc->operands[i] == IA64_OPND_F1
9066 || idesc->operands[i] == IA64_OPND_F2
9067 || idesc->operands[i] == IA64_OPND_F3
9068 || idesc->operands[i] == IA64_OPND_F4)
9069 {
9070 int num = CURR_SLOT.opnd[i].X_add_number - REG_FR;
9071 if (num > 31)
9072 {
9073 specs[count] = tmpl;
9074 specs[count++].specific = 0;
9075 }
9076 }
9077 else if (idesc->operands[i] == IA64_OPND_P1
9078 || idesc->operands[i] == IA64_OPND_P2)
9079 {
9080 int num = CURR_SLOT.opnd[i].X_add_number - REG_P;
9081 if (num > 15)
9082 {
9083 specs[count] = tmpl;
9084 specs[count++].specific = 0;
9085 }
9086 }
9087 }
9088 if (CURR_SLOT.qp_regno > 15)
9089 {
9090 specs[count] = tmpl;
9091 specs[count++].specific = 0;
9092 }
9093 }
9094 break;
9095
9096 /* This is the same as IA64_RS_PRr, except simplified to account for
9097 the fact that there is only one register. */
9098 case IA64_RS_PR63:
9099 if (note == 0)
9100 {
9101 specs[count++] = tmpl;
9102 }
9103 else if (note == 7)
9104 {
9105 valueT mask = 0;
9106 if (idesc->operands[2] == IA64_OPND_IMM17)
9107 mask = CURR_SLOT.opnd[2].X_add_number;
9108 if (mask & ((valueT) 1 << 63))
9109 specs[count++] = tmpl;
9110 }
9111 else if (note == 11)
9112 {
9113 if ((idesc->operands[0] == IA64_OPND_P1
9114 && CURR_SLOT.opnd[0].X_add_number - REG_P == 63)
9115 || (idesc->operands[1] == IA64_OPND_P2
9116 && CURR_SLOT.opnd[1].X_add_number - REG_P == 63))
9117 {
9118 specs[count++] = tmpl;
9119 }
9120 }
9121 else if (note == 12)
9122 {
9123 if (CURR_SLOT.qp_regno == 63)
9124 {
9125 specs[count++] = tmpl;
9126 }
9127 }
9128 else if (note == 1)
9129 {
9130 if (rsrc_write)
9131 {
9132 int p1 = CURR_SLOT.opnd[0].X_add_number - REG_P;
9133 int p2 = CURR_SLOT.opnd[1].X_add_number - REG_P;
9134 int or_andcm = strstr (idesc->name, "or.andcm") != NULL;
9135 int and_orcm = strstr (idesc->name, "and.orcm") != NULL;
9136
9137 if (p1 == 63
9138 && (idesc->operands[0] == IA64_OPND_P1
9139 || idesc->operands[0] == IA64_OPND_P2))
9140 {
9141 specs[count] = tmpl;
9142 specs[count++].cmp_type =
9143 (or_andcm ? CMP_OR : (and_orcm ? CMP_AND : CMP_NONE));
9144 }
9145 if (p2 == 63
9146 && (idesc->operands[1] == IA64_OPND_P1
9147 || idesc->operands[1] == IA64_OPND_P2))
9148 {
9149 specs[count] = tmpl;
9150 specs[count++].cmp_type =
9151 (or_andcm ? CMP_AND : (and_orcm ? CMP_OR : CMP_NONE));
9152 }
9153 }
9154 else
9155 {
9156 if (CURR_SLOT.qp_regno == 63)
9157 {
9158 specs[count++] = tmpl;
9159 }
9160 }
9161 }
9162 else
9163 {
9164 UNHANDLED;
9165 }
9166 break;
9167
9168 case IA64_RS_RSE:
9169 /* FIXME we can identify some individual RSE written resources, but RSE
9170 read resources have not yet been completely identified, so for now
9171 treat RSE as a single resource */
9172 if (strncmp (idesc->name, "mov", 3) == 0)
9173 {
9174 if (rsrc_write)
9175 {
9176 if (idesc->operands[0] == IA64_OPND_AR3
9177 && CURR_SLOT.opnd[0].X_add_number - REG_AR == AR_BSPSTORE)
9178 {
9179 specs[count] = tmpl;
9180 specs[count++].index = 0; /* IA64_RSE_BSPLOAD/RNATBITINDEX */
9181 }
9182 }
9183 else
9184 {
9185 if (idesc->operands[0] == IA64_OPND_AR3)
9186 {
9187 if (CURR_SLOT.opnd[0].X_add_number - REG_AR == AR_BSPSTORE
9188 || CURR_SLOT.opnd[0].X_add_number - REG_AR == AR_RNAT)
9189 {
9190 specs[count++] = tmpl;
9191 }
9192 }
9193 else if (idesc->operands[1] == IA64_OPND_AR3)
9194 {
9195 if (CURR_SLOT.opnd[1].X_add_number - REG_AR == AR_BSP
9196 || CURR_SLOT.opnd[1].X_add_number - REG_AR == AR_BSPSTORE
9197 || CURR_SLOT.opnd[1].X_add_number - REG_AR == AR_RNAT)
9198 {
9199 specs[count++] = tmpl;
9200 }
9201 }
9202 }
9203 }
9204 else
9205 {
9206 specs[count++] = tmpl;
9207 }
9208 break;
9209
9210 case IA64_RS_ANY:
9211 /* FIXME -- do any of these need to be non-specific? */
9212 specs[count++] = tmpl;
9213 break;
9214
9215 default:
9216 as_bad (_("Unrecognized dependency specifier %d\n"), dep->specifier);
9217 break;
9218 }
9219
9220 return count;
9221 }
9222
9223 /* Clear branch flags on marked resources. This breaks the link between the
9224 QP of the marking instruction and a subsequent branch on the same QP. */
9225
9226 static void
9227 clear_qp_branch_flag (mask)
9228 valueT mask;
9229 {
9230 int i;
9231 for (i = 0; i < regdepslen; i++)
9232 {
9233 valueT bit = ((valueT) 1 << regdeps[i].qp_regno);
9234 if ((bit & mask) != 0)
9235 {
9236 regdeps[i].link_to_qp_branch = 0;
9237 }
9238 }
9239 }
9240
9241 /* MASK contains 2 and only 2 PRs which are mutually exclusive. Remove
9242 any mutexes which contain one of the PRs and create new ones when
9243 needed. */
9244
9245 static int
9246 update_qp_mutex (valueT mask)
9247 {
9248 int i;
9249 int add = 0;
9250
9251 i = 0;
9252 while (i < qp_mutexeslen)
9253 {
9254 if ((qp_mutexes[i].prmask & mask) != 0)
9255 {
9256 /* If it destroys and creates the same mutex, do nothing. */
9257 if (qp_mutexes[i].prmask == mask
9258 && qp_mutexes[i].path == md.path)
9259 {
9260 i++;
9261 add = -1;
9262 }
9263 else
9264 {
9265 int keep = 0;
9266
9267 if (md.debug_dv)
9268 {
9269 fprintf (stderr, " Clearing mutex relation");
9270 print_prmask (qp_mutexes[i].prmask);
9271 fprintf (stderr, "\n");
9272 }
9273
9274 /* Deal with the old mutex with more than 3+ PRs only if
9275 the new mutex on the same execution path with it.
9276
9277 FIXME: The 3+ mutex support is incomplete.
9278 dot_pred_rel () may be a better place to fix it. */
9279 if (qp_mutexes[i].path == md.path)
9280 {
9281 /* If it is a proper subset of the mutex, create a
9282 new mutex. */
9283 if (add == 0
9284 && (qp_mutexes[i].prmask & mask) == mask)
9285 add = 1;
9286
9287 qp_mutexes[i].prmask &= ~mask;
9288 if (qp_mutexes[i].prmask & (qp_mutexes[i].prmask - 1))
9289 {
9290 /* Modify the mutex if there are more than one
9291 PR left. */
9292 keep = 1;
9293 i++;
9294 }
9295 }
9296
9297 if (keep == 0)
9298 /* Remove the mutex. */
9299 qp_mutexes[i] = qp_mutexes[--qp_mutexeslen];
9300 }
9301 }
9302 else
9303 ++i;
9304 }
9305
9306 if (add == 1)
9307 add_qp_mutex (mask);
9308
9309 return add;
9310 }
9311
9312 /* Remove any mutexes which contain any of the PRs indicated in the mask.
9313
9314 Any changes to a PR clears the mutex relations which include that PR. */
9315
9316 static void
9317 clear_qp_mutex (mask)
9318 valueT mask;
9319 {
9320 int i;
9321
9322 i = 0;
9323 while (i < qp_mutexeslen)
9324 {
9325 if ((qp_mutexes[i].prmask & mask) != 0)
9326 {
9327 if (md.debug_dv)
9328 {
9329 fprintf (stderr, " Clearing mutex relation");
9330 print_prmask (qp_mutexes[i].prmask);
9331 fprintf (stderr, "\n");
9332 }
9333 qp_mutexes[i] = qp_mutexes[--qp_mutexeslen];
9334 }
9335 else
9336 ++i;
9337 }
9338 }
9339
9340 /* Clear implies relations which contain PRs in the given masks.
9341 P1_MASK indicates the source of the implies relation, while P2_MASK
9342 indicates the implied PR. */
9343
9344 static void
9345 clear_qp_implies (p1_mask, p2_mask)
9346 valueT p1_mask;
9347 valueT p2_mask;
9348 {
9349 int i;
9350
9351 i = 0;
9352 while (i < qp_implieslen)
9353 {
9354 if ((((valueT) 1 << qp_implies[i].p1) & p1_mask) != 0
9355 || (((valueT) 1 << qp_implies[i].p2) & p2_mask) != 0)
9356 {
9357 if (md.debug_dv)
9358 fprintf (stderr, "Clearing implied relation PR%d->PR%d\n",
9359 qp_implies[i].p1, qp_implies[i].p2);
9360 qp_implies[i] = qp_implies[--qp_implieslen];
9361 }
9362 else
9363 ++i;
9364 }
9365 }
9366
9367 /* Add the PRs specified to the list of implied relations. */
9368
9369 static void
9370 add_qp_imply (p1, p2)
9371 int p1, p2;
9372 {
9373 valueT mask;
9374 valueT bit;
9375 int i;
9376
9377 /* p0 is not meaningful here. */
9378 if (p1 == 0 || p2 == 0)
9379 abort ();
9380
9381 if (p1 == p2)
9382 return;
9383
9384 /* If it exists already, ignore it. */
9385 for (i = 0; i < qp_implieslen; i++)
9386 {
9387 if (qp_implies[i].p1 == p1
9388 && qp_implies[i].p2 == p2
9389 && qp_implies[i].path == md.path
9390 && !qp_implies[i].p2_branched)
9391 return;
9392 }
9393
9394 if (qp_implieslen == qp_impliestotlen)
9395 {
9396 qp_impliestotlen += 20;
9397 qp_implies = (struct qp_imply *)
9398 xrealloc ((void *) qp_implies,
9399 qp_impliestotlen * sizeof (struct qp_imply));
9400 }
9401 if (md.debug_dv)
9402 fprintf (stderr, " Registering PR%d implies PR%d\n", p1, p2);
9403 qp_implies[qp_implieslen].p1 = p1;
9404 qp_implies[qp_implieslen].p2 = p2;
9405 qp_implies[qp_implieslen].path = md.path;
9406 qp_implies[qp_implieslen++].p2_branched = 0;
9407
9408 /* Add in the implied transitive relations; for everything that p2 implies,
9409 make p1 imply that, too; for everything that implies p1, make it imply p2
9410 as well. */
9411 for (i = 0; i < qp_implieslen; i++)
9412 {
9413 if (qp_implies[i].p1 == p2)
9414 add_qp_imply (p1, qp_implies[i].p2);
9415 if (qp_implies[i].p2 == p1)
9416 add_qp_imply (qp_implies[i].p1, p2);
9417 }
9418 /* Add in mutex relations implied by this implies relation; for each mutex
9419 relation containing p2, duplicate it and replace p2 with p1. */
9420 bit = (valueT) 1 << p1;
9421 mask = (valueT) 1 << p2;
9422 for (i = 0; i < qp_mutexeslen; i++)
9423 {
9424 if (qp_mutexes[i].prmask & mask)
9425 add_qp_mutex ((qp_mutexes[i].prmask & ~mask) | bit);
9426 }
9427 }
9428
9429 /* Add the PRs specified in the mask to the mutex list; this means that only
9430 one of the PRs can be true at any time. PR0 should never be included in
9431 the mask. */
9432
9433 static void
9434 add_qp_mutex (mask)
9435 valueT mask;
9436 {
9437 if (mask & 0x1)
9438 abort ();
9439
9440 if (qp_mutexeslen == qp_mutexestotlen)
9441 {
9442 qp_mutexestotlen += 20;
9443 qp_mutexes = (struct qpmutex *)
9444 xrealloc ((void *) qp_mutexes,
9445 qp_mutexestotlen * sizeof (struct qpmutex));
9446 }
9447 if (md.debug_dv)
9448 {
9449 fprintf (stderr, " Registering mutex on");
9450 print_prmask (mask);
9451 fprintf (stderr, "\n");
9452 }
9453 qp_mutexes[qp_mutexeslen].path = md.path;
9454 qp_mutexes[qp_mutexeslen++].prmask = mask;
9455 }
9456
9457 static int
9458 has_suffix_p (name, suffix)
9459 const char *name;
9460 const char *suffix;
9461 {
9462 size_t namelen = strlen (name);
9463 size_t sufflen = strlen (suffix);
9464
9465 if (namelen <= sufflen)
9466 return 0;
9467 return strcmp (name + namelen - sufflen, suffix) == 0;
9468 }
9469
9470 static void
9471 clear_register_values ()
9472 {
9473 int i;
9474 if (md.debug_dv)
9475 fprintf (stderr, " Clearing register values\n");
9476 for (i = 1; i < NELEMS (gr_values); i++)
9477 gr_values[i].known = 0;
9478 }
9479
9480 /* Keep track of register values/changes which affect DV tracking.
9481
9482 optimization note: should add a flag to classes of insns where otherwise we
9483 have to examine a group of strings to identify them. */
9484
9485 static void
9486 note_register_values (idesc)
9487 struct ia64_opcode *idesc;
9488 {
9489 valueT qp_changemask = 0;
9490 int i;
9491
9492 /* Invalidate values for registers being written to. */
9493 for (i = 0; i < idesc->num_outputs; i++)
9494 {
9495 if (idesc->operands[i] == IA64_OPND_R1
9496 || idesc->operands[i] == IA64_OPND_R2
9497 || idesc->operands[i] == IA64_OPND_R3)
9498 {
9499 int regno = CURR_SLOT.opnd[i].X_add_number - REG_GR;
9500 if (regno > 0 && regno < NELEMS (gr_values))
9501 gr_values[regno].known = 0;
9502 }
9503 else if (idesc->operands[i] == IA64_OPND_R3_2)
9504 {
9505 int regno = CURR_SLOT.opnd[i].X_add_number - REG_GR;
9506 if (regno > 0 && regno < 4)
9507 gr_values[regno].known = 0;
9508 }
9509 else if (idesc->operands[i] == IA64_OPND_P1
9510 || idesc->operands[i] == IA64_OPND_P2)
9511 {
9512 int regno = CURR_SLOT.opnd[i].X_add_number - REG_P;
9513 qp_changemask |= (valueT) 1 << regno;
9514 }
9515 else if (idesc->operands[i] == IA64_OPND_PR)
9516 {
9517 if (idesc->operands[2] & (valueT) 0x10000)
9518 qp_changemask = ~(valueT) 0x1FFFF | idesc->operands[2];
9519 else
9520 qp_changemask = idesc->operands[2];
9521 break;
9522 }
9523 else if (idesc->operands[i] == IA64_OPND_PR_ROT)
9524 {
9525 if (idesc->operands[1] & ((valueT) 1 << 43))
9526 qp_changemask = -((valueT) 1 << 44) | idesc->operands[1];
9527 else
9528 qp_changemask = idesc->operands[1];
9529 qp_changemask &= ~(valueT) 0xFFFF;
9530 break;
9531 }
9532 }
9533
9534 /* Always clear qp branch flags on any PR change. */
9535 /* FIXME there may be exceptions for certain compares. */
9536 clear_qp_branch_flag (qp_changemask);
9537
9538 /* Invalidate rotating registers on insns which affect RRBs in CFM. */
9539 if (idesc->flags & IA64_OPCODE_MOD_RRBS)
9540 {
9541 qp_changemask |= ~(valueT) 0xFFFF;
9542 if (strcmp (idesc->name, "clrrrb.pr") != 0)
9543 {
9544 for (i = 32; i < 32 + md.rot.num_regs; i++)
9545 gr_values[i].known = 0;
9546 }
9547 clear_qp_mutex (qp_changemask);
9548 clear_qp_implies (qp_changemask, qp_changemask);
9549 }
9550 /* After a call, all register values are undefined, except those marked
9551 as "safe". */
9552 else if (strncmp (idesc->name, "br.call", 6) == 0
9553 || strncmp (idesc->name, "brl.call", 7) == 0)
9554 {
9555 /* FIXME keep GR values which are marked as "safe_across_calls" */
9556 clear_register_values ();
9557 clear_qp_mutex (~qp_safe_across_calls);
9558 clear_qp_implies (~qp_safe_across_calls, ~qp_safe_across_calls);
9559 clear_qp_branch_flag (~qp_safe_across_calls);
9560 }
9561 else if (is_interruption_or_rfi (idesc)
9562 || is_taken_branch (idesc))
9563 {
9564 clear_register_values ();
9565 clear_qp_mutex (~(valueT) 0);
9566 clear_qp_implies (~(valueT) 0, ~(valueT) 0);
9567 }
9568 /* Look for mutex and implies relations. */
9569 else if ((idesc->operands[0] == IA64_OPND_P1
9570 || idesc->operands[0] == IA64_OPND_P2)
9571 && (idesc->operands[1] == IA64_OPND_P1
9572 || idesc->operands[1] == IA64_OPND_P2))
9573 {
9574 int p1 = CURR_SLOT.opnd[0].X_add_number - REG_P;
9575 int p2 = CURR_SLOT.opnd[1].X_add_number - REG_P;
9576 valueT p1mask = (p1 != 0) ? (valueT) 1 << p1 : 0;
9577 valueT p2mask = (p2 != 0) ? (valueT) 1 << p2 : 0;
9578
9579 /* If both PRs are PR0, we can't really do anything. */
9580 if (p1 == 0 && p2 == 0)
9581 {
9582 if (md.debug_dv)
9583 fprintf (stderr, " Ignoring PRs due to inclusion of p0\n");
9584 }
9585 /* In general, clear mutexes and implies which include P1 or P2,
9586 with the following exceptions. */
9587 else if (has_suffix_p (idesc->name, ".or.andcm")
9588 || has_suffix_p (idesc->name, ".and.orcm"))
9589 {
9590 clear_qp_implies (p2mask, p1mask);
9591 }
9592 else if (has_suffix_p (idesc->name, ".andcm")
9593 || has_suffix_p (idesc->name, ".and"))
9594 {
9595 clear_qp_implies (0, p1mask | p2mask);
9596 }
9597 else if (has_suffix_p (idesc->name, ".orcm")
9598 || has_suffix_p (idesc->name, ".or"))
9599 {
9600 clear_qp_mutex (p1mask | p2mask);
9601 clear_qp_implies (p1mask | p2mask, 0);
9602 }
9603 else
9604 {
9605 int added = 0;
9606
9607 clear_qp_implies (p1mask | p2mask, p1mask | p2mask);
9608
9609 /* If one of the PRs is PR0, we call clear_qp_mutex. */
9610 if (p1 == 0 || p2 == 0)
9611 clear_qp_mutex (p1mask | p2mask);
9612 else
9613 added = update_qp_mutex (p1mask | p2mask);
9614
9615 if (CURR_SLOT.qp_regno == 0
9616 || has_suffix_p (idesc->name, ".unc"))
9617 {
9618 if (added == 0 && p1 && p2)
9619 add_qp_mutex (p1mask | p2mask);
9620 if (CURR_SLOT.qp_regno != 0)
9621 {
9622 if (p1)
9623 add_qp_imply (p1, CURR_SLOT.qp_regno);
9624 if (p2)
9625 add_qp_imply (p2, CURR_SLOT.qp_regno);
9626 }
9627 }
9628 }
9629 }
9630 /* Look for mov imm insns into GRs. */
9631 else if (idesc->operands[0] == IA64_OPND_R1
9632 && (idesc->operands[1] == IA64_OPND_IMM22
9633 || idesc->operands[1] == IA64_OPND_IMMU64)
9634 && (strcmp (idesc->name, "mov") == 0
9635 || strcmp (idesc->name, "movl") == 0))
9636 {
9637 int regno = CURR_SLOT.opnd[0].X_add_number - REG_GR;
9638 if (regno > 0 && regno < NELEMS (gr_values))
9639 {
9640 gr_values[regno].known = 1;
9641 gr_values[regno].value = CURR_SLOT.opnd[1].X_add_number;
9642 gr_values[regno].path = md.path;
9643 if (md.debug_dv)
9644 {
9645 fprintf (stderr, " Know gr%d = ", regno);
9646 fprintf_vma (stderr, gr_values[regno].value);
9647 fputs ("\n", stderr);
9648 }
9649 }
9650 }
9651 else
9652 {
9653 clear_qp_mutex (qp_changemask);
9654 clear_qp_implies (qp_changemask, qp_changemask);
9655 }
9656 }
9657
9658 /* Return whether the given predicate registers are currently mutex. */
9659
9660 static int
9661 qp_mutex (p1, p2, path)
9662 int p1;
9663 int p2;
9664 int path;
9665 {
9666 int i;
9667 valueT mask;
9668
9669 if (p1 != p2)
9670 {
9671 mask = ((valueT) 1 << p1) | (valueT) 1 << p2;
9672 for (i = 0; i < qp_mutexeslen; i++)
9673 {
9674 if (qp_mutexes[i].path >= path
9675 && (qp_mutexes[i].prmask & mask) == mask)
9676 return 1;
9677 }
9678 }
9679 return 0;
9680 }
9681
9682 /* Return whether the given resource is in the given insn's list of chks
9683 Return 1 if the conflict is absolutely determined, 2 if it's a potential
9684 conflict. */
9685
9686 static int
9687 resources_match (rs, idesc, note, qp_regno, path)
9688 struct rsrc *rs;
9689 struct ia64_opcode *idesc;
9690 int note;
9691 int qp_regno;
9692 int path;
9693 {
9694 struct rsrc specs[MAX_SPECS];
9695 int count;
9696
9697 /* If the marked resource's qp_regno and the given qp_regno are mutex,
9698 we don't need to check. One exception is note 11, which indicates that
9699 target predicates are written regardless of PR[qp]. */
9700 if (qp_mutex (rs->qp_regno, qp_regno, path)
9701 && note != 11)
9702 return 0;
9703
9704 count = specify_resource (rs->dependency, idesc, DV_CHK, specs, note, path);
9705 while (count-- > 0)
9706 {
9707 /* UNAT checking is a bit more specific than other resources */
9708 if (rs->dependency->specifier == IA64_RS_AR_UNAT
9709 && specs[count].mem_offset.hint
9710 && rs->mem_offset.hint)
9711 {
9712 if (rs->mem_offset.base == specs[count].mem_offset.base)
9713 {
9714 if (((rs->mem_offset.offset >> 3) & 0x3F) ==
9715 ((specs[count].mem_offset.offset >> 3) & 0x3F))
9716 return 1;
9717 else
9718 continue;
9719 }
9720 }
9721
9722 /* Skip apparent PR write conflicts where both writes are an AND or both
9723 writes are an OR. */
9724 if (rs->dependency->specifier == IA64_RS_PR
9725 || rs->dependency->specifier == IA64_RS_PRr
9726 || rs->dependency->specifier == IA64_RS_PR63)
9727 {
9728 if (specs[count].cmp_type != CMP_NONE
9729 && specs[count].cmp_type == rs->cmp_type)
9730 {
9731 if (md.debug_dv)
9732 fprintf (stderr, " %s on parallel compare allowed (PR%d)\n",
9733 dv_mode[rs->dependency->mode],
9734 rs->dependency->specifier != IA64_RS_PR63 ?
9735 specs[count].index : 63);
9736 continue;
9737 }
9738 if (md.debug_dv)
9739 fprintf (stderr,
9740 " %s on parallel compare conflict %s vs %s on PR%d\n",
9741 dv_mode[rs->dependency->mode],
9742 dv_cmp_type[rs->cmp_type],
9743 dv_cmp_type[specs[count].cmp_type],
9744 rs->dependency->specifier != IA64_RS_PR63 ?
9745 specs[count].index : 63);
9746
9747 }
9748
9749 /* If either resource is not specific, conservatively assume a conflict
9750 */
9751 if (!specs[count].specific || !rs->specific)
9752 return 2;
9753 else if (specs[count].index == rs->index)
9754 return 1;
9755 }
9756
9757 return 0;
9758 }
9759
9760 /* Indicate an instruction group break; if INSERT_STOP is non-zero, then
9761 insert a stop to create the break. Update all resource dependencies
9762 appropriately. If QP_REGNO is non-zero, only apply the break to resources
9763 which use the same QP_REGNO and have the link_to_qp_branch flag set.
9764 If SAVE_CURRENT is non-zero, don't affect resources marked by the current
9765 instruction. */
9766
9767 static void
9768 insn_group_break (insert_stop, qp_regno, save_current)
9769 int insert_stop;
9770 int qp_regno;
9771 int save_current;
9772 {
9773 int i;
9774
9775 if (insert_stop && md.num_slots_in_use > 0)
9776 PREV_SLOT.end_of_insn_group = 1;
9777
9778 if (md.debug_dv)
9779 {
9780 fprintf (stderr, " Insn group break%s",
9781 (insert_stop ? " (w/stop)" : ""));
9782 if (qp_regno != 0)
9783 fprintf (stderr, " effective for QP=%d", qp_regno);
9784 fprintf (stderr, "\n");
9785 }
9786
9787 i = 0;
9788 while (i < regdepslen)
9789 {
9790 const struct ia64_dependency *dep = regdeps[i].dependency;
9791
9792 if (qp_regno != 0
9793 && regdeps[i].qp_regno != qp_regno)
9794 {
9795 ++i;
9796 continue;
9797 }
9798
9799 if (save_current
9800 && CURR_SLOT.src_file == regdeps[i].file
9801 && CURR_SLOT.src_line == regdeps[i].line)
9802 {
9803 ++i;
9804 continue;
9805 }
9806
9807 /* clear dependencies which are automatically cleared by a stop, or
9808 those that have reached the appropriate state of insn serialization */
9809 if (dep->semantics == IA64_DVS_IMPLIED
9810 || dep->semantics == IA64_DVS_IMPLIEDF
9811 || regdeps[i].insn_srlz == STATE_SRLZ)
9812 {
9813 print_dependency ("Removing", i);
9814 regdeps[i] = regdeps[--regdepslen];
9815 }
9816 else
9817 {
9818 if (dep->semantics == IA64_DVS_DATA
9819 || dep->semantics == IA64_DVS_INSTR
9820 || dep->semantics == IA64_DVS_SPECIFIC)
9821 {
9822 if (regdeps[i].insn_srlz == STATE_NONE)
9823 regdeps[i].insn_srlz = STATE_STOP;
9824 if (regdeps[i].data_srlz == STATE_NONE)
9825 regdeps[i].data_srlz = STATE_STOP;
9826 }
9827 ++i;
9828 }
9829 }
9830 }
9831
9832 /* Add the given resource usage spec to the list of active dependencies. */
9833
9834 static void
9835 mark_resource (idesc, dep, spec, depind, path)
9836 struct ia64_opcode *idesc ATTRIBUTE_UNUSED;
9837 const struct ia64_dependency *dep ATTRIBUTE_UNUSED;
9838 struct rsrc *spec;
9839 int depind;
9840 int path;
9841 {
9842 if (regdepslen == regdepstotlen)
9843 {
9844 regdepstotlen += 20;
9845 regdeps = (struct rsrc *)
9846 xrealloc ((void *) regdeps,
9847 regdepstotlen * sizeof (struct rsrc));
9848 }
9849
9850 regdeps[regdepslen] = *spec;
9851 regdeps[regdepslen].depind = depind;
9852 regdeps[regdepslen].path = path;
9853 regdeps[regdepslen].file = CURR_SLOT.src_file;
9854 regdeps[regdepslen].line = CURR_SLOT.src_line;
9855
9856 print_dependency ("Adding", regdepslen);
9857
9858 ++regdepslen;
9859 }
9860
9861 static void
9862 print_dependency (action, depind)
9863 const char *action;
9864 int depind;
9865 {
9866 if (md.debug_dv)
9867 {
9868 fprintf (stderr, " %s %s '%s'",
9869 action, dv_mode[(regdeps[depind].dependency)->mode],
9870 (regdeps[depind].dependency)->name);
9871 if (regdeps[depind].specific && regdeps[depind].index != 0)
9872 fprintf (stderr, " (%d)", regdeps[depind].index);
9873 if (regdeps[depind].mem_offset.hint)
9874 {
9875 fputs (" ", stderr);
9876 fprintf_vma (stderr, regdeps[depind].mem_offset.base);
9877 fputs ("+", stderr);
9878 fprintf_vma (stderr, regdeps[depind].mem_offset.offset);
9879 }
9880 fprintf (stderr, "\n");
9881 }
9882 }
9883
9884 static void
9885 instruction_serialization ()
9886 {
9887 int i;
9888 if (md.debug_dv)
9889 fprintf (stderr, " Instruction serialization\n");
9890 for (i = 0; i < regdepslen; i++)
9891 if (regdeps[i].insn_srlz == STATE_STOP)
9892 regdeps[i].insn_srlz = STATE_SRLZ;
9893 }
9894
9895 static void
9896 data_serialization ()
9897 {
9898 int i = 0;
9899 if (md.debug_dv)
9900 fprintf (stderr, " Data serialization\n");
9901 while (i < regdepslen)
9902 {
9903 if (regdeps[i].data_srlz == STATE_STOP
9904 /* Note: as of 991210, all "other" dependencies are cleared by a
9905 data serialization. This might change with new tables */
9906 || (regdeps[i].dependency)->semantics == IA64_DVS_OTHER)
9907 {
9908 print_dependency ("Removing", i);
9909 regdeps[i] = regdeps[--regdepslen];
9910 }
9911 else
9912 ++i;
9913 }
9914 }
9915
9916 /* Insert stops and serializations as needed to avoid DVs. */
9917
9918 static void
9919 remove_marked_resource (rs)
9920 struct rsrc *rs;
9921 {
9922 switch (rs->dependency->semantics)
9923 {
9924 case IA64_DVS_SPECIFIC:
9925 if (md.debug_dv)
9926 fprintf (stderr, "Implementation-specific, assume worst case...\n");
9927 /* ...fall through... */
9928 case IA64_DVS_INSTR:
9929 if (md.debug_dv)
9930 fprintf (stderr, "Inserting instr serialization\n");
9931 if (rs->insn_srlz < STATE_STOP)
9932 insn_group_break (1, 0, 0);
9933 if (rs->insn_srlz < STATE_SRLZ)
9934 {
9935 struct slot oldslot = CURR_SLOT;
9936 /* Manually jam a srlz.i insn into the stream */
9937 memset (&CURR_SLOT, 0, sizeof (CURR_SLOT));
9938 CURR_SLOT.idesc = ia64_find_opcode ("srlz.i");
9939 instruction_serialization ();
9940 md.curr_slot = (md.curr_slot + 1) % NUM_SLOTS;
9941 if (++md.num_slots_in_use >= NUM_SLOTS)
9942 emit_one_bundle ();
9943 CURR_SLOT = oldslot;
9944 }
9945 insn_group_break (1, 0, 0);
9946 break;
9947 case IA64_DVS_OTHER: /* as of rev2 (991220) of the DV tables, all
9948 "other" types of DV are eliminated
9949 by a data serialization */
9950 case IA64_DVS_DATA:
9951 if (md.debug_dv)
9952 fprintf (stderr, "Inserting data serialization\n");
9953 if (rs->data_srlz < STATE_STOP)
9954 insn_group_break (1, 0, 0);
9955 {
9956 struct slot oldslot = CURR_SLOT;
9957 /* Manually jam a srlz.d insn into the stream */
9958 memset (&CURR_SLOT, 0, sizeof (CURR_SLOT));
9959 CURR_SLOT.idesc = ia64_find_opcode ("srlz.d");
9960 data_serialization ();
9961 md.curr_slot = (md.curr_slot + 1) % NUM_SLOTS;
9962 if (++md.num_slots_in_use >= NUM_SLOTS)
9963 emit_one_bundle ();
9964 CURR_SLOT = oldslot;
9965 }
9966 break;
9967 case IA64_DVS_IMPLIED:
9968 case IA64_DVS_IMPLIEDF:
9969 if (md.debug_dv)
9970 fprintf (stderr, "Inserting stop\n");
9971 insn_group_break (1, 0, 0);
9972 break;
9973 default:
9974 break;
9975 }
9976 }
9977
9978 /* Check the resources used by the given opcode against the current dependency
9979 list.
9980
9981 The check is run once for each execution path encountered. In this case,
9982 a unique execution path is the sequence of instructions following a code
9983 entry point, e.g. the following has three execution paths, one starting
9984 at L0, one at L1, and one at L2.
9985
9986 L0: nop
9987 L1: add
9988 L2: add
9989 br.ret
9990 */
9991
9992 static void
9993 check_dependencies (idesc)
9994 struct ia64_opcode *idesc;
9995 {
9996 const struct ia64_opcode_dependency *opdeps = idesc->dependencies;
9997 int path;
9998 int i;
9999
10000 /* Note that the number of marked resources may change within the
10001 loop if in auto mode. */
10002 i = 0;
10003 while (i < regdepslen)
10004 {
10005 struct rsrc *rs = &regdeps[i];
10006 const struct ia64_dependency *dep = rs->dependency;
10007 int chkind;
10008 int note;
10009 int start_over = 0;
10010
10011 if (dep->semantics == IA64_DVS_NONE
10012 || (chkind = depends_on (rs->depind, idesc)) == -1)
10013 {
10014 ++i;
10015 continue;
10016 }
10017
10018 note = NOTE (opdeps->chks[chkind]);
10019
10020 /* Check this resource against each execution path seen thus far. */
10021 for (path = 0; path <= md.path; path++)
10022 {
10023 int matchtype;
10024
10025 /* If the dependency wasn't on the path being checked, ignore it. */
10026 if (rs->path < path)
10027 continue;
10028
10029 /* If the QP for this insn implies a QP which has branched, don't
10030 bother checking. Ed. NOTE: I don't think this check is terribly
10031 useful; what's the point of generating code which will only be
10032 reached if its QP is zero?
10033 This code was specifically inserted to handle the following code,
10034 based on notes from Intel's DV checking code, where p1 implies p2.
10035
10036 mov r4 = 2
10037 (p2) br.cond L
10038 (p1) mov r4 = 7
10039 */
10040 if (CURR_SLOT.qp_regno != 0)
10041 {
10042 int skip = 0;
10043 int implies;
10044 for (implies = 0; implies < qp_implieslen; implies++)
10045 {
10046 if (qp_implies[implies].path >= path
10047 && qp_implies[implies].p1 == CURR_SLOT.qp_regno
10048 && qp_implies[implies].p2_branched)
10049 {
10050 skip = 1;
10051 break;
10052 }
10053 }
10054 if (skip)
10055 continue;
10056 }
10057
10058 if ((matchtype = resources_match (rs, idesc, note,
10059 CURR_SLOT.qp_regno, path)) != 0)
10060 {
10061 char msg[1024];
10062 char pathmsg[256] = "";
10063 char indexmsg[256] = "";
10064 int certain = (matchtype == 1 && CURR_SLOT.qp_regno == 0);
10065
10066 if (path != 0)
10067 sprintf (pathmsg, " when entry is at label '%s'",
10068 md.entry_labels[path - 1]);
10069 if (rs->specific && rs->index != 0)
10070 sprintf (indexmsg, ", specific resource number is %d",
10071 rs->index);
10072 sprintf (msg, "Use of '%s' %s %s dependency '%s' (%s)%s%s",
10073 idesc->name,
10074 (certain ? "violates" : "may violate"),
10075 dv_mode[dep->mode], dep->name,
10076 dv_sem[dep->semantics],
10077 pathmsg, indexmsg);
10078
10079 if (md.explicit_mode)
10080 {
10081 as_warn ("%s", msg);
10082 if (path < md.path)
10083 as_warn (_("Only the first path encountering the conflict "
10084 "is reported"));
10085 as_warn_where (rs->file, rs->line,
10086 _("This is the location of the "
10087 "conflicting usage"));
10088 /* Don't bother checking other paths, to avoid duplicating
10089 the same warning */
10090 break;
10091 }
10092 else
10093 {
10094 if (md.debug_dv)
10095 fprintf (stderr, "%s @ %s:%d\n", msg, rs->file, rs->line);
10096
10097 remove_marked_resource (rs);
10098
10099 /* since the set of dependencies has changed, start over */
10100 /* FIXME -- since we're removing dvs as we go, we
10101 probably don't really need to start over... */
10102 start_over = 1;
10103 break;
10104 }
10105 }
10106 }
10107 if (start_over)
10108 i = 0;
10109 else
10110 ++i;
10111 }
10112 }
10113
10114 /* Register new dependencies based on the given opcode. */
10115
10116 static void
10117 mark_resources (idesc)
10118 struct ia64_opcode *idesc;
10119 {
10120 int i;
10121 const struct ia64_opcode_dependency *opdeps = idesc->dependencies;
10122 int add_only_qp_reads = 0;
10123
10124 /* A conditional branch only uses its resources if it is taken; if it is
10125 taken, we stop following that path. The other branch types effectively
10126 *always* write their resources. If it's not taken, register only QP
10127 reads. */
10128 if (is_conditional_branch (idesc) || is_interruption_or_rfi (idesc))
10129 {
10130 add_only_qp_reads = 1;
10131 }
10132
10133 if (md.debug_dv)
10134 fprintf (stderr, "Registering '%s' resource usage\n", idesc->name);
10135
10136 for (i = 0; i < opdeps->nregs; i++)
10137 {
10138 const struct ia64_dependency *dep;
10139 struct rsrc specs[MAX_SPECS];
10140 int note;
10141 int path;
10142 int count;
10143
10144 dep = ia64_find_dependency (opdeps->regs[i]);
10145 note = NOTE (opdeps->regs[i]);
10146
10147 if (add_only_qp_reads
10148 && !(dep->mode == IA64_DV_WAR
10149 && (dep->specifier == IA64_RS_PR
10150 || dep->specifier == IA64_RS_PRr
10151 || dep->specifier == IA64_RS_PR63)))
10152 continue;
10153
10154 count = specify_resource (dep, idesc, DV_REG, specs, note, md.path);
10155
10156 while (count-- > 0)
10157 {
10158 mark_resource (idesc, dep, &specs[count],
10159 DEP (opdeps->regs[i]), md.path);
10160 }
10161
10162 /* The execution path may affect register values, which may in turn
10163 affect which indirect-access resources are accessed. */
10164 switch (dep->specifier)
10165 {
10166 default:
10167 break;
10168 case IA64_RS_CPUID:
10169 case IA64_RS_DBR:
10170 case IA64_RS_IBR:
10171 case IA64_RS_MSR:
10172 case IA64_RS_PKR:
10173 case IA64_RS_PMC:
10174 case IA64_RS_PMD:
10175 case IA64_RS_RR:
10176 for (path = 0; path < md.path; path++)
10177 {
10178 count = specify_resource (dep, idesc, DV_REG, specs, note, path);
10179 while (count-- > 0)
10180 mark_resource (idesc, dep, &specs[count],
10181 DEP (opdeps->regs[i]), path);
10182 }
10183 break;
10184 }
10185 }
10186 }
10187
10188 /* Remove dependencies when they no longer apply. */
10189
10190 static void
10191 update_dependencies (idesc)
10192 struct ia64_opcode *idesc;
10193 {
10194 int i;
10195
10196 if (strcmp (idesc->name, "srlz.i") == 0)
10197 {
10198 instruction_serialization ();
10199 }
10200 else if (strcmp (idesc->name, "srlz.d") == 0)
10201 {
10202 data_serialization ();
10203 }
10204 else if (is_interruption_or_rfi (idesc)
10205 || is_taken_branch (idesc))
10206 {
10207 /* Although technically the taken branch doesn't clear dependencies
10208 which require a srlz.[id], we don't follow the branch; the next
10209 instruction is assumed to start with a clean slate. */
10210 regdepslen = 0;
10211 md.path = 0;
10212 }
10213 else if (is_conditional_branch (idesc)
10214 && CURR_SLOT.qp_regno != 0)
10215 {
10216 int is_call = strstr (idesc->name, ".call") != NULL;
10217
10218 for (i = 0; i < qp_implieslen; i++)
10219 {
10220 /* If the conditional branch's predicate is implied by the predicate
10221 in an existing dependency, remove that dependency. */
10222 if (qp_implies[i].p2 == CURR_SLOT.qp_regno)
10223 {
10224 int depind = 0;
10225 /* Note that this implied predicate takes a branch so that if
10226 a later insn generates a DV but its predicate implies this
10227 one, we can avoid the false DV warning. */
10228 qp_implies[i].p2_branched = 1;
10229 while (depind < regdepslen)
10230 {
10231 if (regdeps[depind].qp_regno == qp_implies[i].p1)
10232 {
10233 print_dependency ("Removing", depind);
10234 regdeps[depind] = regdeps[--regdepslen];
10235 }
10236 else
10237 ++depind;
10238 }
10239 }
10240 }
10241 /* Any marked resources which have this same predicate should be
10242 cleared, provided that the QP hasn't been modified between the
10243 marking instruction and the branch. */
10244 if (is_call)
10245 {
10246 insn_group_break (0, CURR_SLOT.qp_regno, 1);
10247 }
10248 else
10249 {
10250 i = 0;
10251 while (i < regdepslen)
10252 {
10253 if (regdeps[i].qp_regno == CURR_SLOT.qp_regno
10254 && regdeps[i].link_to_qp_branch
10255 && (regdeps[i].file != CURR_SLOT.src_file
10256 || regdeps[i].line != CURR_SLOT.src_line))
10257 {
10258 /* Treat like a taken branch */
10259 print_dependency ("Removing", i);
10260 regdeps[i] = regdeps[--regdepslen];
10261 }
10262 else
10263 ++i;
10264 }
10265 }
10266 }
10267 }
10268
10269 /* Examine the current instruction for dependency violations. */
10270
10271 static int
10272 check_dv (idesc)
10273 struct ia64_opcode *idesc;
10274 {
10275 if (md.debug_dv)
10276 {
10277 fprintf (stderr, "Checking %s for violations (line %d, %d/%d)\n",
10278 idesc->name, CURR_SLOT.src_line,
10279 idesc->dependencies->nchks,
10280 idesc->dependencies->nregs);
10281 }
10282
10283 /* Look through the list of currently marked resources; if the current
10284 instruction has the dependency in its chks list which uses that resource,
10285 check against the specific resources used. */
10286 check_dependencies (idesc);
10287
10288 /* Look up the instruction's regdeps (RAW writes, WAW writes, and WAR reads),
10289 then add them to the list of marked resources. */
10290 mark_resources (idesc);
10291
10292 /* There are several types of dependency semantics, and each has its own
10293 requirements for being cleared
10294
10295 Instruction serialization (insns separated by interruption, rfi, or
10296 writer + srlz.i + reader, all in separate groups) clears DVS_INSTR.
10297
10298 Data serialization (instruction serialization, or writer + srlz.d +
10299 reader, where writer and srlz.d are in separate groups) clears
10300 DVS_DATA. (This also clears DVS_OTHER, but that is not guaranteed to
10301 always be the case).
10302
10303 Instruction group break (groups separated by stop, taken branch,
10304 interruption or rfi) clears DVS_IMPLIED and DVS_IMPLIEDF.
10305 */
10306 update_dependencies (idesc);
10307
10308 /* Sometimes, knowing a register value allows us to avoid giving a false DV
10309 warning. Keep track of as many as possible that are useful. */
10310 note_register_values (idesc);
10311
10312 /* We don't need or want this anymore. */
10313 md.mem_offset.hint = 0;
10314
10315 return 0;
10316 }
10317
10318 /* Translate one line of assembly. Pseudo ops and labels do not show
10319 here. */
10320 void
10321 md_assemble (str)
10322 char *str;
10323 {
10324 char *saved_input_line_pointer, *mnemonic;
10325 const struct pseudo_opcode *pdesc;
10326 struct ia64_opcode *idesc;
10327 unsigned char qp_regno;
10328 unsigned int flags;
10329 int ch;
10330
10331 saved_input_line_pointer = input_line_pointer;
10332 input_line_pointer = str;
10333
10334 /* extract the opcode (mnemonic): */
10335
10336 mnemonic = input_line_pointer;
10337 ch = get_symbol_end ();
10338 pdesc = (struct pseudo_opcode *) hash_find (md.pseudo_hash, mnemonic);
10339 if (pdesc)
10340 {
10341 *input_line_pointer = ch;
10342 (*pdesc->handler) (pdesc->arg);
10343 goto done;
10344 }
10345
10346 /* Find the instruction descriptor matching the arguments. */
10347
10348 idesc = ia64_find_opcode (mnemonic);
10349 *input_line_pointer = ch;
10350 if (!idesc)
10351 {
10352 as_bad ("Unknown opcode `%s'", mnemonic);
10353 goto done;
10354 }
10355
10356 idesc = parse_operands (idesc);
10357 if (!idesc)
10358 goto done;
10359
10360 /* Handle the dynamic ops we can handle now: */
10361 if (idesc->type == IA64_TYPE_DYN)
10362 {
10363 if (strcmp (idesc->name, "add") == 0)
10364 {
10365 if (CURR_SLOT.opnd[2].X_op == O_register
10366 && CURR_SLOT.opnd[2].X_add_number < 4)
10367 mnemonic = "addl";
10368 else
10369 mnemonic = "adds";
10370 ia64_free_opcode (idesc);
10371 idesc = ia64_find_opcode (mnemonic);
10372 }
10373 else if (strcmp (idesc->name, "mov") == 0)
10374 {
10375 enum ia64_opnd opnd1, opnd2;
10376 int rop;
10377
10378 opnd1 = idesc->operands[0];
10379 opnd2 = idesc->operands[1];
10380 if (opnd1 == IA64_OPND_AR3)
10381 rop = 0;
10382 else if (opnd2 == IA64_OPND_AR3)
10383 rop = 1;
10384 else
10385 abort ();
10386 if (CURR_SLOT.opnd[rop].X_op == O_register)
10387 {
10388 if (ar_is_only_in_integer_unit (CURR_SLOT.opnd[rop].X_add_number))
10389 mnemonic = "mov.i";
10390 else if (ar_is_only_in_memory_unit (CURR_SLOT.opnd[rop].X_add_number))
10391 mnemonic = "mov.m";
10392 else
10393 rop = -1;
10394 }
10395 else
10396 abort ();
10397 if (rop >= 0)
10398 {
10399 ia64_free_opcode (idesc);
10400 idesc = ia64_find_opcode (mnemonic);
10401 while (idesc != NULL
10402 && (idesc->operands[0] != opnd1
10403 || idesc->operands[1] != opnd2))
10404 idesc = get_next_opcode (idesc);
10405 }
10406 }
10407 }
10408 else if (strcmp (idesc->name, "mov.i") == 0
10409 || strcmp (idesc->name, "mov.m") == 0)
10410 {
10411 enum ia64_opnd opnd1, opnd2;
10412 int rop;
10413
10414 opnd1 = idesc->operands[0];
10415 opnd2 = idesc->operands[1];
10416 if (opnd1 == IA64_OPND_AR3)
10417 rop = 0;
10418 else if (opnd2 == IA64_OPND_AR3)
10419 rop = 1;
10420 else
10421 abort ();
10422 if (CURR_SLOT.opnd[rop].X_op == O_register)
10423 {
10424 char unit = 'a';
10425 if (ar_is_only_in_integer_unit (CURR_SLOT.opnd[rop].X_add_number))
10426 unit = 'i';
10427 else if (ar_is_only_in_memory_unit (CURR_SLOT.opnd[rop].X_add_number))
10428 unit = 'm';
10429 if (unit != 'a' && unit != idesc->name [4])
10430 as_bad ("AR %d cannot be accessed by %c-unit",
10431 (int) (CURR_SLOT.opnd[rop].X_add_number - REG_AR),
10432 TOUPPER (unit));
10433 }
10434 }
10435
10436 qp_regno = 0;
10437 if (md.qp.X_op == O_register)
10438 {
10439 qp_regno = md.qp.X_add_number - REG_P;
10440 md.qp.X_op = O_absent;
10441 }
10442
10443 flags = idesc->flags;
10444
10445 if ((flags & IA64_OPCODE_FIRST) != 0)
10446 {
10447 /* The alignment frag has to end with a stop bit only if the
10448 next instruction after the alignment directive has to be
10449 the first instruction in an instruction group. */
10450 if (align_frag)
10451 {
10452 while (align_frag->fr_type != rs_align_code)
10453 {
10454 align_frag = align_frag->fr_next;
10455 if (!align_frag)
10456 break;
10457 }
10458 /* align_frag can be NULL if there are directives in
10459 between. */
10460 if (align_frag && align_frag->fr_next == frag_now)
10461 align_frag->tc_frag_data = 1;
10462 }
10463
10464 insn_group_break (1, 0, 0);
10465 }
10466 align_frag = NULL;
10467
10468 if ((flags & IA64_OPCODE_NO_PRED) != 0 && qp_regno != 0)
10469 {
10470 as_bad ("`%s' cannot be predicated", idesc->name);
10471 goto done;
10472 }
10473
10474 /* Build the instruction. */
10475 CURR_SLOT.qp_regno = qp_regno;
10476 CURR_SLOT.idesc = idesc;
10477 as_where (&CURR_SLOT.src_file, &CURR_SLOT.src_line);
10478 dwarf2_where (&CURR_SLOT.debug_line);
10479
10480 /* Add unwind entry, if there is one. */
10481 if (unwind.current_entry)
10482 {
10483 CURR_SLOT.unwind_record = unwind.current_entry;
10484 unwind.current_entry = NULL;
10485 }
10486 if (unwind.proc_start && S_IS_DEFINED (unwind.proc_start))
10487 unwind.insn = 1;
10488
10489 /* Check for dependency violations. */
10490 if (md.detect_dv)
10491 check_dv (idesc);
10492
10493 md.curr_slot = (md.curr_slot + 1) % NUM_SLOTS;
10494 if (++md.num_slots_in_use >= NUM_SLOTS)
10495 emit_one_bundle ();
10496
10497 if ((flags & IA64_OPCODE_LAST) != 0)
10498 insn_group_break (1, 0, 0);
10499
10500 md.last_text_seg = now_seg;
10501
10502 done:
10503 input_line_pointer = saved_input_line_pointer;
10504 }
10505
10506 /* Called when symbol NAME cannot be found in the symbol table.
10507 Should be used for dynamic valued symbols only. */
10508
10509 symbolS *
10510 md_undefined_symbol (name)
10511 char *name ATTRIBUTE_UNUSED;
10512 {
10513 return 0;
10514 }
10515
10516 /* Called for any expression that can not be recognized. When the
10517 function is called, `input_line_pointer' will point to the start of
10518 the expression. */
10519
10520 void
10521 md_operand (e)
10522 expressionS *e;
10523 {
10524 switch (*input_line_pointer)
10525 {
10526 case '[':
10527 ++input_line_pointer;
10528 expression (e);
10529 if (*input_line_pointer != ']')
10530 {
10531 as_bad ("Closing bracket missing");
10532 goto err;
10533 }
10534 else
10535 {
10536 if (e->X_op != O_register)
10537 as_bad ("Register expected as index");
10538
10539 ++input_line_pointer;
10540 e->X_op = O_index;
10541 }
10542 break;
10543
10544 default:
10545 break;
10546 }
10547 return;
10548
10549 err:
10550 ignore_rest_of_line ();
10551 }
10552
10553 /* Return 1 if it's OK to adjust a reloc by replacing the symbol with
10554 a section symbol plus some offset. For relocs involving @fptr(),
10555 directives we don't want such adjustments since we need to have the
10556 original symbol's name in the reloc. */
10557 int
10558 ia64_fix_adjustable (fix)
10559 fixS *fix;
10560 {
10561 /* Prevent all adjustments to global symbols */
10562 if (S_IS_EXTERN (fix->fx_addsy) || S_IS_WEAK (fix->fx_addsy))
10563 return 0;
10564
10565 switch (fix->fx_r_type)
10566 {
10567 case BFD_RELOC_IA64_FPTR64I:
10568 case BFD_RELOC_IA64_FPTR32MSB:
10569 case BFD_RELOC_IA64_FPTR32LSB:
10570 case BFD_RELOC_IA64_FPTR64MSB:
10571 case BFD_RELOC_IA64_FPTR64LSB:
10572 case BFD_RELOC_IA64_LTOFF_FPTR22:
10573 case BFD_RELOC_IA64_LTOFF_FPTR64I:
10574 return 0;
10575 default:
10576 break;
10577 }
10578
10579 return 1;
10580 }
10581
10582 int
10583 ia64_force_relocation (fix)
10584 fixS *fix;
10585 {
10586 switch (fix->fx_r_type)
10587 {
10588 case BFD_RELOC_IA64_FPTR64I:
10589 case BFD_RELOC_IA64_FPTR32MSB:
10590 case BFD_RELOC_IA64_FPTR32LSB:
10591 case BFD_RELOC_IA64_FPTR64MSB:
10592 case BFD_RELOC_IA64_FPTR64LSB:
10593
10594 case BFD_RELOC_IA64_LTOFF22:
10595 case BFD_RELOC_IA64_LTOFF64I:
10596 case BFD_RELOC_IA64_LTOFF_FPTR22:
10597 case BFD_RELOC_IA64_LTOFF_FPTR64I:
10598 case BFD_RELOC_IA64_PLTOFF22:
10599 case BFD_RELOC_IA64_PLTOFF64I:
10600 case BFD_RELOC_IA64_PLTOFF64MSB:
10601 case BFD_RELOC_IA64_PLTOFF64LSB:
10602
10603 case BFD_RELOC_IA64_LTOFF22X:
10604 case BFD_RELOC_IA64_LDXMOV:
10605 return 1;
10606
10607 default:
10608 break;
10609 }
10610
10611 return generic_force_reloc (fix);
10612 }
10613
10614 /* Decide from what point a pc-relative relocation is relative to,
10615 relative to the pc-relative fixup. Er, relatively speaking. */
10616 long
10617 ia64_pcrel_from_section (fix, sec)
10618 fixS *fix;
10619 segT sec;
10620 {
10621 unsigned long off = fix->fx_frag->fr_address + fix->fx_where;
10622
10623 if (bfd_get_section_flags (stdoutput, sec) & SEC_CODE)
10624 off &= ~0xfUL;
10625
10626 return off;
10627 }
10628
10629
10630 /* Used to emit section-relative relocs for the dwarf2 debug data. */
10631 void
10632 ia64_dwarf2_emit_offset (symbolS *symbol, unsigned int size)
10633 {
10634 expressionS expr;
10635
10636 expr.X_op = O_pseudo_fixup;
10637 expr.X_op_symbol = pseudo_func[FUNC_SEC_RELATIVE].u.sym;
10638 expr.X_add_number = 0;
10639 expr.X_add_symbol = symbol;
10640 emit_expr (&expr, size);
10641 }
10642
10643 /* This is called whenever some data item (not an instruction) needs a
10644 fixup. We pick the right reloc code depending on the byteorder
10645 currently in effect. */
10646 void
10647 ia64_cons_fix_new (f, where, nbytes, exp)
10648 fragS *f;
10649 int where;
10650 int nbytes;
10651 expressionS *exp;
10652 {
10653 bfd_reloc_code_real_type code;
10654 fixS *fix;
10655
10656 switch (nbytes)
10657 {
10658 /* There are no reloc for 8 and 16 bit quantities, but we allow
10659 them here since they will work fine as long as the expression
10660 is fully defined at the end of the pass over the source file. */
10661 case 1: code = BFD_RELOC_8; break;
10662 case 2: code = BFD_RELOC_16; break;
10663 case 4:
10664 if (target_big_endian)
10665 code = BFD_RELOC_IA64_DIR32MSB;
10666 else
10667 code = BFD_RELOC_IA64_DIR32LSB;
10668 break;
10669
10670 case 8:
10671 /* In 32-bit mode, data8 could mean function descriptors too. */
10672 if (exp->X_op == O_pseudo_fixup
10673 && exp->X_op_symbol
10674 && S_GET_VALUE (exp->X_op_symbol) == FUNC_IPLT_RELOC
10675 && !(md.flags & EF_IA_64_ABI64))
10676 {
10677 if (target_big_endian)
10678 code = BFD_RELOC_IA64_IPLTMSB;
10679 else
10680 code = BFD_RELOC_IA64_IPLTLSB;
10681 exp->X_op = O_symbol;
10682 break;
10683 }
10684 else
10685 {
10686 if (target_big_endian)
10687 code = BFD_RELOC_IA64_DIR64MSB;
10688 else
10689 code = BFD_RELOC_IA64_DIR64LSB;
10690 break;
10691 }
10692
10693 case 16:
10694 if (exp->X_op == O_pseudo_fixup
10695 && exp->X_op_symbol
10696 && S_GET_VALUE (exp->X_op_symbol) == FUNC_IPLT_RELOC)
10697 {
10698 if (target_big_endian)
10699 code = BFD_RELOC_IA64_IPLTMSB;
10700 else
10701 code = BFD_RELOC_IA64_IPLTLSB;
10702 exp->X_op = O_symbol;
10703 break;
10704 }
10705 /* FALLTHRU */
10706
10707 default:
10708 as_bad ("Unsupported fixup size %d", nbytes);
10709 ignore_rest_of_line ();
10710 return;
10711 }
10712
10713 if (exp->X_op == O_pseudo_fixup)
10714 {
10715 exp->X_op = O_symbol;
10716 code = ia64_gen_real_reloc_type (exp->X_op_symbol, code);
10717 /* ??? If code unchanged, unsupported. */
10718 }
10719
10720 fix = fix_new_exp (f, where, nbytes, exp, 0, code);
10721 /* We need to store the byte order in effect in case we're going
10722 to fix an 8 or 16 bit relocation (for which there no real
10723 relocs available). See md_apply_fix3(). */
10724 fix->tc_fix_data.bigendian = target_big_endian;
10725 }
10726
10727 /* Return the actual relocation we wish to associate with the pseudo
10728 reloc described by SYM and R_TYPE. SYM should be one of the
10729 symbols in the pseudo_func array, or NULL. */
10730
10731 static bfd_reloc_code_real_type
10732 ia64_gen_real_reloc_type (sym, r_type)
10733 struct symbol *sym;
10734 bfd_reloc_code_real_type r_type;
10735 {
10736 bfd_reloc_code_real_type new = 0;
10737
10738 if (sym == NULL)
10739 {
10740 return r_type;
10741 }
10742
10743 switch (S_GET_VALUE (sym))
10744 {
10745 case FUNC_FPTR_RELATIVE:
10746 switch (r_type)
10747 {
10748 case BFD_RELOC_IA64_IMM64: new = BFD_RELOC_IA64_FPTR64I; break;
10749 case BFD_RELOC_IA64_DIR32MSB: new = BFD_RELOC_IA64_FPTR32MSB; break;
10750 case BFD_RELOC_IA64_DIR32LSB: new = BFD_RELOC_IA64_FPTR32LSB; break;
10751 case BFD_RELOC_IA64_DIR64MSB: new = BFD_RELOC_IA64_FPTR64MSB; break;
10752 case BFD_RELOC_IA64_DIR64LSB: new = BFD_RELOC_IA64_FPTR64LSB; break;
10753 default: break;
10754 }
10755 break;
10756
10757 case FUNC_GP_RELATIVE:
10758 switch (r_type)
10759 {
10760 case BFD_RELOC_IA64_IMM22: new = BFD_RELOC_IA64_GPREL22; break;
10761 case BFD_RELOC_IA64_IMM64: new = BFD_RELOC_IA64_GPREL64I; break;
10762 case BFD_RELOC_IA64_DIR32MSB: new = BFD_RELOC_IA64_GPREL32MSB; break;
10763 case BFD_RELOC_IA64_DIR32LSB: new = BFD_RELOC_IA64_GPREL32LSB; break;
10764 case BFD_RELOC_IA64_DIR64MSB: new = BFD_RELOC_IA64_GPREL64MSB; break;
10765 case BFD_RELOC_IA64_DIR64LSB: new = BFD_RELOC_IA64_GPREL64LSB; break;
10766 default: break;
10767 }
10768 break;
10769
10770 case FUNC_LT_RELATIVE:
10771 switch (r_type)
10772 {
10773 case BFD_RELOC_IA64_IMM22: new = BFD_RELOC_IA64_LTOFF22; break;
10774 case BFD_RELOC_IA64_IMM64: new = BFD_RELOC_IA64_LTOFF64I; break;
10775 default: break;
10776 }
10777 break;
10778
10779 case FUNC_LT_RELATIVE_X:
10780 switch (r_type)
10781 {
10782 case BFD_RELOC_IA64_IMM22: new = BFD_RELOC_IA64_LTOFF22X; break;
10783 default: break;
10784 }
10785 break;
10786
10787 case FUNC_PC_RELATIVE:
10788 switch (r_type)
10789 {
10790 case BFD_RELOC_IA64_IMM22: new = BFD_RELOC_IA64_PCREL22; break;
10791 case BFD_RELOC_IA64_IMM64: new = BFD_RELOC_IA64_PCREL64I; break;
10792 case BFD_RELOC_IA64_DIR32MSB: new = BFD_RELOC_IA64_PCREL32MSB; break;
10793 case BFD_RELOC_IA64_DIR32LSB: new = BFD_RELOC_IA64_PCREL32LSB; break;
10794 case BFD_RELOC_IA64_DIR64MSB: new = BFD_RELOC_IA64_PCREL64MSB; break;
10795 case BFD_RELOC_IA64_DIR64LSB: new = BFD_RELOC_IA64_PCREL64LSB; break;
10796 default: break;
10797 }
10798 break;
10799
10800 case FUNC_PLT_RELATIVE:
10801 switch (r_type)
10802 {
10803 case BFD_RELOC_IA64_IMM22: new = BFD_RELOC_IA64_PLTOFF22; break;
10804 case BFD_RELOC_IA64_IMM64: new = BFD_RELOC_IA64_PLTOFF64I; break;
10805 case BFD_RELOC_IA64_DIR64MSB: new = BFD_RELOC_IA64_PLTOFF64MSB;break;
10806 case BFD_RELOC_IA64_DIR64LSB: new = BFD_RELOC_IA64_PLTOFF64LSB;break;
10807 default: break;
10808 }
10809 break;
10810
10811 case FUNC_SEC_RELATIVE:
10812 switch (r_type)
10813 {
10814 case BFD_RELOC_IA64_DIR32MSB: new = BFD_RELOC_IA64_SECREL32MSB;break;
10815 case BFD_RELOC_IA64_DIR32LSB: new = BFD_RELOC_IA64_SECREL32LSB;break;
10816 case BFD_RELOC_IA64_DIR64MSB: new = BFD_RELOC_IA64_SECREL64MSB;break;
10817 case BFD_RELOC_IA64_DIR64LSB: new = BFD_RELOC_IA64_SECREL64LSB;break;
10818 default: break;
10819 }
10820 break;
10821
10822 case FUNC_SEG_RELATIVE:
10823 switch (r_type)
10824 {
10825 case BFD_RELOC_IA64_DIR32MSB: new = BFD_RELOC_IA64_SEGREL32MSB;break;
10826 case BFD_RELOC_IA64_DIR32LSB: new = BFD_RELOC_IA64_SEGREL32LSB;break;
10827 case BFD_RELOC_IA64_DIR64MSB: new = BFD_RELOC_IA64_SEGREL64MSB;break;
10828 case BFD_RELOC_IA64_DIR64LSB: new = BFD_RELOC_IA64_SEGREL64LSB;break;
10829 default: break;
10830 }
10831 break;
10832
10833 case FUNC_LTV_RELATIVE:
10834 switch (r_type)
10835 {
10836 case BFD_RELOC_IA64_DIR32MSB: new = BFD_RELOC_IA64_LTV32MSB; break;
10837 case BFD_RELOC_IA64_DIR32LSB: new = BFD_RELOC_IA64_LTV32LSB; break;
10838 case BFD_RELOC_IA64_DIR64MSB: new = BFD_RELOC_IA64_LTV64MSB; break;
10839 case BFD_RELOC_IA64_DIR64LSB: new = BFD_RELOC_IA64_LTV64LSB; break;
10840 default: break;
10841 }
10842 break;
10843
10844 case FUNC_LT_FPTR_RELATIVE:
10845 switch (r_type)
10846 {
10847 case BFD_RELOC_IA64_IMM22:
10848 new = BFD_RELOC_IA64_LTOFF_FPTR22; break;
10849 case BFD_RELOC_IA64_IMM64:
10850 new = BFD_RELOC_IA64_LTOFF_FPTR64I; break;
10851 default:
10852 break;
10853 }
10854 break;
10855
10856 case FUNC_TP_RELATIVE:
10857 switch (r_type)
10858 {
10859 case BFD_RELOC_IA64_IMM14:
10860 new = BFD_RELOC_IA64_TPREL14; break;
10861 case BFD_RELOC_IA64_IMM22:
10862 new = BFD_RELOC_IA64_TPREL22; break;
10863 case BFD_RELOC_IA64_IMM64:
10864 new = BFD_RELOC_IA64_TPREL64I; break;
10865 default:
10866 break;
10867 }
10868 break;
10869
10870 case FUNC_LT_TP_RELATIVE:
10871 switch (r_type)
10872 {
10873 case BFD_RELOC_IA64_IMM22:
10874 new = BFD_RELOC_IA64_LTOFF_TPREL22; break;
10875 default:
10876 break;
10877 }
10878 break;
10879
10880 case FUNC_LT_DTP_MODULE:
10881 switch (r_type)
10882 {
10883 case BFD_RELOC_IA64_IMM22:
10884 new = BFD_RELOC_IA64_LTOFF_DTPMOD22; break;
10885 default:
10886 break;
10887 }
10888 break;
10889
10890 case FUNC_DTP_RELATIVE:
10891 switch (r_type)
10892 {
10893 case BFD_RELOC_IA64_DIR64MSB:
10894 new = BFD_RELOC_IA64_DTPREL64MSB; break;
10895 case BFD_RELOC_IA64_DIR64LSB:
10896 new = BFD_RELOC_IA64_DTPREL64LSB; break;
10897 case BFD_RELOC_IA64_IMM14:
10898 new = BFD_RELOC_IA64_DTPREL14; break;
10899 case BFD_RELOC_IA64_IMM22:
10900 new = BFD_RELOC_IA64_DTPREL22; break;
10901 case BFD_RELOC_IA64_IMM64:
10902 new = BFD_RELOC_IA64_DTPREL64I; break;
10903 default:
10904 break;
10905 }
10906 break;
10907
10908 case FUNC_LT_DTP_RELATIVE:
10909 switch (r_type)
10910 {
10911 case BFD_RELOC_IA64_IMM22:
10912 new = BFD_RELOC_IA64_LTOFF_DTPREL22; break;
10913 default:
10914 break;
10915 }
10916 break;
10917
10918 case FUNC_IPLT_RELOC:
10919 break;
10920
10921 default:
10922 abort ();
10923 }
10924
10925 /* Hmmmm. Should this ever occur? */
10926 if (new)
10927 return new;
10928 else
10929 return r_type;
10930 }
10931
10932 /* Here is where generate the appropriate reloc for pseudo relocation
10933 functions. */
10934 void
10935 ia64_validate_fix (fix)
10936 fixS *fix;
10937 {
10938 switch (fix->fx_r_type)
10939 {
10940 case BFD_RELOC_IA64_FPTR64I:
10941 case BFD_RELOC_IA64_FPTR32MSB:
10942 case BFD_RELOC_IA64_FPTR64LSB:
10943 case BFD_RELOC_IA64_LTOFF_FPTR22:
10944 case BFD_RELOC_IA64_LTOFF_FPTR64I:
10945 if (fix->fx_offset != 0)
10946 as_bad_where (fix->fx_file, fix->fx_line,
10947 "No addend allowed in @fptr() relocation");
10948 break;
10949 default:
10950 break;
10951 }
10952 }
10953
10954 static void
10955 fix_insn (fix, odesc, value)
10956 fixS *fix;
10957 const struct ia64_operand *odesc;
10958 valueT value;
10959 {
10960 bfd_vma insn[3], t0, t1, control_bits;
10961 const char *err;
10962 char *fixpos;
10963 long slot;
10964
10965 slot = fix->fx_where & 0x3;
10966 fixpos = fix->fx_frag->fr_literal + (fix->fx_where - slot);
10967
10968 /* Bundles are always in little-endian byte order */
10969 t0 = bfd_getl64 (fixpos);
10970 t1 = bfd_getl64 (fixpos + 8);
10971 control_bits = t0 & 0x1f;
10972 insn[0] = (t0 >> 5) & 0x1ffffffffffLL;
10973 insn[1] = ((t0 >> 46) & 0x3ffff) | ((t1 & 0x7fffff) << 18);
10974 insn[2] = (t1 >> 23) & 0x1ffffffffffLL;
10975
10976 err = NULL;
10977 if (odesc - elf64_ia64_operands == IA64_OPND_IMMU64)
10978 {
10979 insn[1] = (value >> 22) & 0x1ffffffffffLL;
10980 insn[2] |= (((value & 0x7f) << 13)
10981 | (((value >> 7) & 0x1ff) << 27)
10982 | (((value >> 16) & 0x1f) << 22)
10983 | (((value >> 21) & 0x1) << 21)
10984 | (((value >> 63) & 0x1) << 36));
10985 }
10986 else if (odesc - elf64_ia64_operands == IA64_OPND_IMMU62)
10987 {
10988 if (value & ~0x3fffffffffffffffULL)
10989 err = "integer operand out of range";
10990 insn[1] = (value >> 21) & 0x1ffffffffffLL;
10991 insn[2] |= (((value & 0xfffff) << 6) | (((value >> 20) & 0x1) << 36));
10992 }
10993 else if (odesc - elf64_ia64_operands == IA64_OPND_TGT64)
10994 {
10995 value >>= 4;
10996 insn[1] = ((value >> 20) & 0x7fffffffffLL) << 2;
10997 insn[2] |= ((((value >> 59) & 0x1) << 36)
10998 | (((value >> 0) & 0xfffff) << 13));
10999 }
11000 else
11001 err = (*odesc->insert) (odesc, value, insn + slot);
11002
11003 if (err)
11004 as_bad_where (fix->fx_file, fix->fx_line, err);
11005
11006 t0 = control_bits | (insn[0] << 5) | (insn[1] << 46);
11007 t1 = ((insn[1] >> 18) & 0x7fffff) | (insn[2] << 23);
11008 number_to_chars_littleendian (fixpos + 0, t0, 8);
11009 number_to_chars_littleendian (fixpos + 8, t1, 8);
11010 }
11011
11012 /* Attempt to simplify or even eliminate a fixup. The return value is
11013 ignored; perhaps it was once meaningful, but now it is historical.
11014 To indicate that a fixup has been eliminated, set FIXP->FX_DONE.
11015
11016 If fixp->fx_addsy is non-NULL, we'll have to generate a reloc entry
11017 (if possible). */
11018
11019 void
11020 md_apply_fix3 (fix, valP, seg)
11021 fixS *fix;
11022 valueT *valP;
11023 segT seg ATTRIBUTE_UNUSED;
11024 {
11025 char *fixpos;
11026 valueT value = *valP;
11027
11028 fixpos = fix->fx_frag->fr_literal + fix->fx_where;
11029
11030 if (fix->fx_pcrel)
11031 {
11032 switch (fix->fx_r_type)
11033 {
11034 case BFD_RELOC_IA64_DIR32MSB:
11035 fix->fx_r_type = BFD_RELOC_IA64_PCREL32MSB;
11036 break;
11037
11038 case BFD_RELOC_IA64_DIR32LSB:
11039 fix->fx_r_type = BFD_RELOC_IA64_PCREL32LSB;
11040 break;
11041
11042 case BFD_RELOC_IA64_DIR64MSB:
11043 fix->fx_r_type = BFD_RELOC_IA64_PCREL64MSB;
11044 break;
11045
11046 case BFD_RELOC_IA64_DIR64LSB:
11047 fix->fx_r_type = BFD_RELOC_IA64_PCREL64LSB;
11048 break;
11049
11050 default:
11051 break;
11052 }
11053 }
11054 if (fix->fx_addsy)
11055 {
11056 switch (fix->fx_r_type)
11057 {
11058 case BFD_RELOC_UNUSED:
11059 /* This must be a TAG13 or TAG13b operand. There are no external
11060 relocs defined for them, so we must give an error. */
11061 as_bad_where (fix->fx_file, fix->fx_line,
11062 "%s must have a constant value",
11063 elf64_ia64_operands[fix->tc_fix_data.opnd].desc);
11064 fix->fx_done = 1;
11065 return;
11066
11067 case BFD_RELOC_IA64_TPREL14:
11068 case BFD_RELOC_IA64_TPREL22:
11069 case BFD_RELOC_IA64_TPREL64I:
11070 case BFD_RELOC_IA64_LTOFF_TPREL22:
11071 case BFD_RELOC_IA64_LTOFF_DTPMOD22:
11072 case BFD_RELOC_IA64_DTPREL14:
11073 case BFD_RELOC_IA64_DTPREL22:
11074 case BFD_RELOC_IA64_DTPREL64I:
11075 case BFD_RELOC_IA64_LTOFF_DTPREL22:
11076 S_SET_THREAD_LOCAL (fix->fx_addsy);
11077 break;
11078
11079 default:
11080 break;
11081 }
11082 }
11083 else if (fix->tc_fix_data.opnd == IA64_OPND_NIL)
11084 {
11085 if (fix->tc_fix_data.bigendian)
11086 number_to_chars_bigendian (fixpos, value, fix->fx_size);
11087 else
11088 number_to_chars_littleendian (fixpos, value, fix->fx_size);
11089 fix->fx_done = 1;
11090 }
11091 else
11092 {
11093 fix_insn (fix, elf64_ia64_operands + fix->tc_fix_data.opnd, value);
11094 fix->fx_done = 1;
11095 }
11096 }
11097
11098 /* Generate the BFD reloc to be stuck in the object file from the
11099 fixup used internally in the assembler. */
11100
11101 arelent *
11102 tc_gen_reloc (sec, fixp)
11103 asection *sec ATTRIBUTE_UNUSED;
11104 fixS *fixp;
11105 {
11106 arelent *reloc;
11107
11108 reloc = xmalloc (sizeof (*reloc));
11109 reloc->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
11110 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
11111 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
11112 reloc->addend = fixp->fx_offset;
11113 reloc->howto = bfd_reloc_type_lookup (stdoutput, fixp->fx_r_type);
11114
11115 if (!reloc->howto)
11116 {
11117 as_bad_where (fixp->fx_file, fixp->fx_line,
11118 "Cannot represent %s relocation in object file",
11119 bfd_get_reloc_code_name (fixp->fx_r_type));
11120 }
11121 return reloc;
11122 }
11123
11124 /* Turn a string in input_line_pointer into a floating point constant
11125 of type TYPE, and store the appropriate bytes in *LIT. The number
11126 of LITTLENUMS emitted is stored in *SIZE. An error message is
11127 returned, or NULL on OK. */
11128
11129 #define MAX_LITTLENUMS 5
11130
11131 char *
11132 md_atof (type, lit, size)
11133 int type;
11134 char *lit;
11135 int *size;
11136 {
11137 LITTLENUM_TYPE words[MAX_LITTLENUMS];
11138 char *t;
11139 int prec;
11140
11141 switch (type)
11142 {
11143 /* IEEE floats */
11144 case 'f':
11145 case 'F':
11146 case 's':
11147 case 'S':
11148 prec = 2;
11149 break;
11150
11151 case 'd':
11152 case 'D':
11153 case 'r':
11154 case 'R':
11155 prec = 4;
11156 break;
11157
11158 case 'x':
11159 case 'X':
11160 case 'p':
11161 case 'P':
11162 prec = 5;
11163 break;
11164
11165 default:
11166 *size = 0;
11167 return "Bad call to MD_ATOF()";
11168 }
11169 t = atof_ieee (input_line_pointer, type, words);
11170 if (t)
11171 input_line_pointer = t;
11172
11173 (*ia64_float_to_chars) (lit, words, prec);
11174
11175 if (type == 'X')
11176 {
11177 /* It is 10 byte floating point with 6 byte padding. */
11178 memset (&lit [10], 0, 6);
11179 *size = 8 * sizeof (LITTLENUM_TYPE);
11180 }
11181 else
11182 *size = prec * sizeof (LITTLENUM_TYPE);
11183
11184 return 0;
11185 }
11186
11187 /* Handle ia64 specific semantics of the align directive. */
11188
11189 void
11190 ia64_md_do_align (n, fill, len, max)
11191 int n ATTRIBUTE_UNUSED;
11192 const char *fill ATTRIBUTE_UNUSED;
11193 int len ATTRIBUTE_UNUSED;
11194 int max ATTRIBUTE_UNUSED;
11195 {
11196 if (subseg_text_p (now_seg))
11197 ia64_flush_insns ();
11198 }
11199
11200 /* This is called from HANDLE_ALIGN in write.c. Fill in the contents
11201 of an rs_align_code fragment. */
11202
11203 void
11204 ia64_handle_align (fragp)
11205 fragS *fragp;
11206 {
11207 /* Use mfi bundle of nops with no stop bits. */
11208 static const unsigned char le_nop[]
11209 = { 0x0c, 0x00, 0x00, 0x00, 0x01, 0x00, 0x00, 0x00,
11210 0x00, 0x02, 0x00, 0x00, 0x00, 0x00, 0x04, 0x00};
11211 static const unsigned char le_nop_stop[]
11212 = { 0x0d, 0x00, 0x00, 0x00, 0x01, 0x00, 0x00, 0x00,
11213 0x00, 0x02, 0x00, 0x00, 0x00, 0x00, 0x04, 0x00};
11214
11215 int bytes;
11216 char *p;
11217 const unsigned char *nop;
11218
11219 if (fragp->fr_type != rs_align_code)
11220 return;
11221
11222 /* Check if this frag has to end with a stop bit. */
11223 nop = fragp->tc_frag_data ? le_nop_stop : le_nop;
11224
11225 bytes = fragp->fr_next->fr_address - fragp->fr_address - fragp->fr_fix;
11226 p = fragp->fr_literal + fragp->fr_fix;
11227
11228 /* If no paddings are needed, we check if we need a stop bit. */
11229 if (!bytes && fragp->tc_frag_data)
11230 {
11231 if (fragp->fr_fix < 16)
11232 #if 1
11233 /* FIXME: It won't work with
11234 .align 16
11235 alloc r32=ar.pfs,1,2,4,0
11236 */
11237 ;
11238 #else
11239 as_bad_where (fragp->fr_file, fragp->fr_line,
11240 _("Can't add stop bit to mark end of instruction group"));
11241 #endif
11242 else
11243 /* Bundles are always in little-endian byte order. Make sure
11244 the previous bundle has the stop bit. */
11245 *(p - 16) |= 1;
11246 }
11247
11248 /* Make sure we are on a 16-byte boundary, in case someone has been
11249 putting data into a text section. */
11250 if (bytes & 15)
11251 {
11252 int fix = bytes & 15;
11253 memset (p, 0, fix);
11254 p += fix;
11255 bytes -= fix;
11256 fragp->fr_fix += fix;
11257 }
11258
11259 /* Instruction bundles are always little-endian. */
11260 memcpy (p, nop, 16);
11261 fragp->fr_var = 16;
11262 }
11263
11264 static void
11265 ia64_float_to_chars_bigendian (char *lit, LITTLENUM_TYPE *words,
11266 int prec)
11267 {
11268 while (prec--)
11269 {
11270 number_to_chars_bigendian (lit, (long) (*words++),
11271 sizeof (LITTLENUM_TYPE));
11272 lit += sizeof (LITTLENUM_TYPE);
11273 }
11274 }
11275
11276 static void
11277 ia64_float_to_chars_littleendian (char *lit, LITTLENUM_TYPE *words,
11278 int prec)
11279 {
11280 while (prec--)
11281 {
11282 number_to_chars_littleendian (lit, (long) (words[prec]),
11283 sizeof (LITTLENUM_TYPE));
11284 lit += sizeof (LITTLENUM_TYPE);
11285 }
11286 }
11287
11288 void
11289 ia64_elf_section_change_hook (void)
11290 {
11291 if (elf_section_type (now_seg) == SHT_IA_64_UNWIND
11292 && elf_linked_to_section (now_seg) == NULL)
11293 elf_linked_to_section (now_seg) = text_section;
11294 dot_byteorder (-1);
11295 }
11296
11297 /* Check if a label should be made global. */
11298 void
11299 ia64_check_label (symbolS *label)
11300 {
11301 if (*input_line_pointer == ':')
11302 {
11303 S_SET_EXTERNAL (label);
11304 input_line_pointer++;
11305 }
11306 }
11307
11308 /* Used to remember where .alias and .secalias directives are seen. We
11309 will rename symbol and section names when we are about to output
11310 the relocatable file. */
11311 struct alias
11312 {
11313 char *file; /* The file where the directive is seen. */
11314 unsigned int line; /* The line number the directive is at. */
11315 const char *name; /* The orignale name of the symbol. */
11316 };
11317
11318 /* Called for .alias and .secalias directives. If SECTION is 1, it is
11319 .secalias. Otherwise, it is .alias. */
11320 static void
11321 dot_alias (int section)
11322 {
11323 char *name, *alias;
11324 char delim;
11325 char *end_name;
11326 int len;
11327 const char *error_string;
11328 struct alias *h;
11329 const char *a;
11330 struct hash_control *ahash, *nhash;
11331 const char *kind;
11332
11333 name = input_line_pointer;
11334 delim = get_symbol_end ();
11335 end_name = input_line_pointer;
11336 *end_name = delim;
11337
11338 if (name == end_name)
11339 {
11340 as_bad (_("expected symbol name"));
11341 discard_rest_of_line ();
11342 return;
11343 }
11344
11345 SKIP_WHITESPACE ();
11346
11347 if (*input_line_pointer != ',')
11348 {
11349 *end_name = 0;
11350 as_bad (_("expected comma after \"%s\""), name);
11351 *end_name = delim;
11352 ignore_rest_of_line ();
11353 return;
11354 }
11355
11356 input_line_pointer++;
11357 *end_name = 0;
11358 ia64_canonicalize_symbol_name (name);
11359
11360 /* We call demand_copy_C_string to check if alias string is valid.
11361 There should be a closing `"' and no `\0' in the string. */
11362 alias = demand_copy_C_string (&len);
11363 if (alias == NULL)
11364 {
11365 ignore_rest_of_line ();
11366 return;
11367 }
11368
11369 /* Make a copy of name string. */
11370 len = strlen (name) + 1;
11371 obstack_grow (&notes, name, len);
11372 name = obstack_finish (&notes);
11373
11374 if (section)
11375 {
11376 kind = "section";
11377 ahash = secalias_hash;
11378 nhash = secalias_name_hash;
11379 }
11380 else
11381 {
11382 kind = "symbol";
11383 ahash = alias_hash;
11384 nhash = alias_name_hash;
11385 }
11386
11387 /* Check if alias has been used before. */
11388 h = (struct alias *) hash_find (ahash, alias);
11389 if (h)
11390 {
11391 if (strcmp (h->name, name))
11392 as_bad (_("`%s' is already the alias of %s `%s'"),
11393 alias, kind, h->name);
11394 goto out;
11395 }
11396
11397 /* Check if name already has an alias. */
11398 a = (const char *) hash_find (nhash, name);
11399 if (a)
11400 {
11401 if (strcmp (a, alias))
11402 as_bad (_("%s `%s' already has an alias `%s'"), kind, name, a);
11403 goto out;
11404 }
11405
11406 h = (struct alias *) xmalloc (sizeof (struct alias));
11407 as_where (&h->file, &h->line);
11408 h->name = name;
11409
11410 error_string = hash_jam (ahash, alias, (PTR) h);
11411 if (error_string)
11412 {
11413 as_fatal (_("inserting \"%s\" into %s alias hash table failed: %s"),
11414 alias, kind, error_string);
11415 goto out;
11416 }
11417
11418 error_string = hash_jam (nhash, name, (PTR) alias);
11419 if (error_string)
11420 {
11421 as_fatal (_("inserting \"%s\" into %s name hash table failed: %s"),
11422 alias, kind, error_string);
11423 out:
11424 obstack_free (&notes, name);
11425 obstack_free (&notes, alias);
11426 }
11427
11428 demand_empty_rest_of_line ();
11429 }
11430
11431 /* It renames the original symbol name to its alias. */
11432 static void
11433 do_alias (const char *alias, PTR value)
11434 {
11435 struct alias *h = (struct alias *) value;
11436 symbolS *sym = symbol_find (h->name);
11437
11438 if (sym == NULL)
11439 as_warn_where (h->file, h->line,
11440 _("symbol `%s' aliased to `%s' is not used"),
11441 h->name, alias);
11442 else
11443 S_SET_NAME (sym, (char *) alias);
11444 }
11445
11446 /* Called from write_object_file. */
11447 void
11448 ia64_adjust_symtab (void)
11449 {
11450 hash_traverse (alias_hash, do_alias);
11451 }
11452
11453 /* It renames the original section name to its alias. */
11454 static void
11455 do_secalias (const char *alias, PTR value)
11456 {
11457 struct alias *h = (struct alias *) value;
11458 segT sec = bfd_get_section_by_name (stdoutput, h->name);
11459
11460 if (sec == NULL)
11461 as_warn_where (h->file, h->line,
11462 _("section `%s' aliased to `%s' is not used"),
11463 h->name, alias);
11464 else
11465 sec->name = alias;
11466 }
11467
11468 /* Called from write_object_file. */
11469 void
11470 ia64_frob_file (void)
11471 {
11472 hash_traverse (secalias_hash, do_secalias);
11473 }
This page took 0.297552 seconds and 4 git commands to generate.