Add load-link, store-conditional paired EVA instructions
[deliverable/binutils-gdb.git] / gas / config / tc-mips.c
1 /* tc-mips.c -- assemble code for a MIPS chip.
2 Copyright (C) 1993-2019 Free Software Foundation, Inc.
3 Contributed by the OSF and Ralph Campbell.
4 Written by Keith Knowles and Ralph Campbell, working independently.
5 Modified for ECOFF and R4000 support by Ian Lance Taylor of Cygnus
6 Support.
7
8 This file is part of GAS.
9
10 GAS is free software; you can redistribute it and/or modify
11 it under the terms of the GNU General Public License as published by
12 the Free Software Foundation; either version 3, or (at your option)
13 any later version.
14
15 GAS is distributed in the hope that it will be useful,
16 but WITHOUT ANY WARRANTY; without even the implied warranty of
17 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 GNU General Public License for more details.
19
20 You should have received a copy of the GNU General Public License
21 along with GAS; see the file COPYING. If not, write to the Free
22 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
23 02110-1301, USA. */
24
25 #include "as.h"
26 #include "config.h"
27 #include "subsegs.h"
28 #include "safe-ctype.h"
29
30 #include "opcode/mips.h"
31 #include "itbl-ops.h"
32 #include "dwarf2dbg.h"
33 #include "dw2gencfi.h"
34
35 /* Check assumptions made in this file. */
36 typedef char static_assert1[sizeof (offsetT) < 8 ? -1 : 1];
37 typedef char static_assert2[sizeof (valueT) < 8 ? -1 : 1];
38
39 #ifdef DEBUG
40 #define DBG(x) printf x
41 #else
42 #define DBG(x)
43 #endif
44
45 #define streq(a, b) (strcmp (a, b) == 0)
46
47 #define SKIP_SPACE_TABS(S) \
48 do { while (*(S) == ' ' || *(S) == '\t') ++(S); } while (0)
49
50 /* Clean up namespace so we can include obj-elf.h too. */
51 static int mips_output_flavor (void);
52 static int mips_output_flavor (void) { return OUTPUT_FLAVOR; }
53 #undef OBJ_PROCESS_STAB
54 #undef OUTPUT_FLAVOR
55 #undef S_GET_ALIGN
56 #undef S_GET_SIZE
57 #undef S_SET_ALIGN
58 #undef S_SET_SIZE
59 #undef obj_frob_file
60 #undef obj_frob_file_after_relocs
61 #undef obj_frob_symbol
62 #undef obj_pop_insert
63 #undef obj_sec_sym_ok_for_reloc
64 #undef OBJ_COPY_SYMBOL_ATTRIBUTES
65
66 #include "obj-elf.h"
67 /* Fix any of them that we actually care about. */
68 #undef OUTPUT_FLAVOR
69 #define OUTPUT_FLAVOR mips_output_flavor()
70
71 #include "elf/mips.h"
72
73 #ifndef ECOFF_DEBUGGING
74 #define NO_ECOFF_DEBUGGING
75 #define ECOFF_DEBUGGING 0
76 #endif
77
78 int mips_flag_mdebug = -1;
79
80 /* Control generation of .pdr sections. Off by default on IRIX: the native
81 linker doesn't know about and discards them, but relocations against them
82 remain, leading to rld crashes. */
83 #ifdef TE_IRIX
84 int mips_flag_pdr = FALSE;
85 #else
86 int mips_flag_pdr = TRUE;
87 #endif
88
89 #include "ecoff.h"
90
91 static char *mips_regmask_frag;
92 static char *mips_flags_frag;
93
94 #define ZERO 0
95 #define ATREG 1
96 #define S0 16
97 #define S7 23
98 #define TREG 24
99 #define PIC_CALL_REG 25
100 #define KT0 26
101 #define KT1 27
102 #define GP 28
103 #define SP 29
104 #define FP 30
105 #define RA 31
106
107 #define ILLEGAL_REG (32)
108
109 #define AT mips_opts.at
110
111 extern int target_big_endian;
112
113 /* The name of the readonly data section. */
114 #define RDATA_SECTION_NAME ".rodata"
115
116 /* Ways in which an instruction can be "appended" to the output. */
117 enum append_method {
118 /* Just add it normally. */
119 APPEND_ADD,
120
121 /* Add it normally and then add a nop. */
122 APPEND_ADD_WITH_NOP,
123
124 /* Turn an instruction with a delay slot into a "compact" version. */
125 APPEND_ADD_COMPACT,
126
127 /* Insert the instruction before the last one. */
128 APPEND_SWAP
129 };
130
131 /* Information about an instruction, including its format, operands
132 and fixups. */
133 struct mips_cl_insn
134 {
135 /* The opcode's entry in mips_opcodes or mips16_opcodes. */
136 const struct mips_opcode *insn_mo;
137
138 /* The 16-bit or 32-bit bitstring of the instruction itself. This is
139 a copy of INSN_MO->match with the operands filled in. If we have
140 decided to use an extended MIPS16 instruction, this includes the
141 extension. */
142 unsigned long insn_opcode;
143
144 /* The name if this is an label. */
145 char label[16];
146
147 /* The target label name if this is an branch. */
148 char target[16];
149
150 /* The frag that contains the instruction. */
151 struct frag *frag;
152
153 /* The offset into FRAG of the first instruction byte. */
154 long where;
155
156 /* The relocs associated with the instruction, if any. */
157 fixS *fixp[3];
158
159 /* True if this entry cannot be moved from its current position. */
160 unsigned int fixed_p : 1;
161
162 /* True if this instruction occurred in a .set noreorder block. */
163 unsigned int noreorder_p : 1;
164
165 /* True for mips16 instructions that jump to an absolute address. */
166 unsigned int mips16_absolute_jump_p : 1;
167
168 /* True if this instruction is complete. */
169 unsigned int complete_p : 1;
170
171 /* True if this instruction is cleared from history by unconditional
172 branch. */
173 unsigned int cleared_p : 1;
174 };
175
176 /* The ABI to use. */
177 enum mips_abi_level
178 {
179 NO_ABI = 0,
180 O32_ABI,
181 O64_ABI,
182 N32_ABI,
183 N64_ABI,
184 EABI_ABI
185 };
186
187 /* MIPS ABI we are using for this output file. */
188 static enum mips_abi_level mips_abi = NO_ABI;
189
190 /* Whether or not we have code that can call pic code. */
191 int mips_abicalls = FALSE;
192
193 /* Whether or not we have code which can be put into a shared
194 library. */
195 static bfd_boolean mips_in_shared = TRUE;
196
197 /* This is the set of options which may be modified by the .set
198 pseudo-op. We use a struct so that .set push and .set pop are more
199 reliable. */
200
201 struct mips_set_options
202 {
203 /* MIPS ISA (Instruction Set Architecture) level. This is set to -1
204 if it has not been initialized. Changed by `.set mipsN', and the
205 -mipsN command line option, and the default CPU. */
206 int isa;
207 /* Enabled Application Specific Extensions (ASEs). Changed by `.set
208 <asename>', by command line options, and based on the default
209 architecture. */
210 int ase;
211 /* Whether we are assembling for the mips16 processor. 0 if we are
212 not, 1 if we are, and -1 if the value has not been initialized.
213 Changed by `.set mips16' and `.set nomips16', and the -mips16 and
214 -nomips16 command line options, and the default CPU. */
215 int mips16;
216 /* Whether we are assembling for the mipsMIPS ASE. 0 if we are not,
217 1 if we are, and -1 if the value has not been initialized. Changed
218 by `.set micromips' and `.set nomicromips', and the -mmicromips
219 and -mno-micromips command line options, and the default CPU. */
220 int micromips;
221 /* Non-zero if we should not reorder instructions. Changed by `.set
222 reorder' and `.set noreorder'. */
223 int noreorder;
224 /* Non-zero if we should not permit the register designated "assembler
225 temporary" to be used in instructions. The value is the register
226 number, normally $at ($1). Changed by `.set at=REG', `.set noat'
227 (same as `.set at=$0') and `.set at' (same as `.set at=$1'). */
228 unsigned int at;
229 /* Non-zero if we should warn when a macro instruction expands into
230 more than one machine instruction. Changed by `.set nomacro' and
231 `.set macro'. */
232 int warn_about_macros;
233 /* Non-zero if we should not move instructions. Changed by `.set
234 move', `.set volatile', `.set nomove', and `.set novolatile'. */
235 int nomove;
236 /* Non-zero if we should not optimize branches by moving the target
237 of the branch into the delay slot. Actually, we don't perform
238 this optimization anyhow. Changed by `.set bopt' and `.set
239 nobopt'. */
240 int nobopt;
241 /* Non-zero if we should not autoextend mips16 instructions.
242 Changed by `.set autoextend' and `.set noautoextend'. */
243 int noautoextend;
244 /* True if we should only emit 32-bit microMIPS instructions.
245 Changed by `.set insn32' and `.set noinsn32', and the -minsn32
246 and -mno-insn32 command line options. */
247 bfd_boolean insn32;
248 /* Restrict general purpose registers and floating point registers
249 to 32 bit. This is initially determined when -mgp32 or -mfp32
250 is passed but can changed if the assembler code uses .set mipsN. */
251 int gp;
252 int fp;
253 /* MIPS architecture (CPU) type. Changed by .set arch=FOO, the -march
254 command line option, and the default CPU. */
255 int arch;
256 /* True if ".set sym32" is in effect. */
257 bfd_boolean sym32;
258 /* True if floating-point operations are not allowed. Changed by .set
259 softfloat or .set hardfloat, by command line options -msoft-float or
260 -mhard-float. The default is false. */
261 bfd_boolean soft_float;
262
263 /* True if only single-precision floating-point operations are allowed.
264 Changed by .set singlefloat or .set doublefloat, command-line options
265 -msingle-float or -mdouble-float. The default is false. */
266 bfd_boolean single_float;
267
268 /* 1 if single-precision operations on odd-numbered registers are
269 allowed. */
270 int oddspreg;
271
272 /* The set of ASEs that should be enabled for the user specified
273 architecture. This cannot be inferred from 'arch' for all cores
274 as processors only have a unique 'arch' if they add architecture
275 specific instructions (UDI). */
276 int init_ase;
277 };
278
279 /* Specifies whether module level options have been checked yet. */
280 static bfd_boolean file_mips_opts_checked = FALSE;
281
282 /* Do we support nan2008? 0 if we don't, 1 if we do, and -1 if the
283 value has not been initialized. Changed by `.nan legacy' and
284 `.nan 2008', and the -mnan=legacy and -mnan=2008 command line
285 options, and the default CPU. */
286 static int mips_nan2008 = -1;
287
288 /* This is the struct we use to hold the module level set of options.
289 Note that we must set the isa field to ISA_UNKNOWN and the ASE, gp and
290 fp fields to -1 to indicate that they have not been initialized. */
291
292 static struct mips_set_options file_mips_opts =
293 {
294 /* isa */ ISA_UNKNOWN, /* ase */ 0, /* mips16 */ -1, /* micromips */ -1,
295 /* noreorder */ 0, /* at */ ATREG, /* warn_about_macros */ 0,
296 /* nomove */ 0, /* nobopt */ 0, /* noautoextend */ 0, /* insn32 */ FALSE,
297 /* gp */ -1, /* fp */ -1, /* arch */ CPU_UNKNOWN, /* sym32 */ FALSE,
298 /* soft_float */ FALSE, /* single_float */ FALSE, /* oddspreg */ -1,
299 /* init_ase */ 0
300 };
301
302 /* This is similar to file_mips_opts, but for the current set of options. */
303
304 static struct mips_set_options mips_opts =
305 {
306 /* isa */ ISA_UNKNOWN, /* ase */ 0, /* mips16 */ -1, /* micromips */ -1,
307 /* noreorder */ 0, /* at */ ATREG, /* warn_about_macros */ 0,
308 /* nomove */ 0, /* nobopt */ 0, /* noautoextend */ 0, /* insn32 */ FALSE,
309 /* gp */ -1, /* fp */ -1, /* arch */ CPU_UNKNOWN, /* sym32 */ FALSE,
310 /* soft_float */ FALSE, /* single_float */ FALSE, /* oddspreg */ -1,
311 /* init_ase */ 0
312 };
313
314 /* Which bits of file_ase were explicitly set or cleared by ASE options. */
315 static unsigned int file_ase_explicit;
316
317 /* These variables are filled in with the masks of registers used.
318 The object format code reads them and puts them in the appropriate
319 place. */
320 unsigned long mips_gprmask;
321 unsigned long mips_cprmask[4];
322
323 /* True if any MIPS16 code was produced. */
324 static int file_ase_mips16;
325
326 #define ISA_SUPPORTS_MIPS16E (mips_opts.isa == ISA_MIPS32 \
327 || mips_opts.isa == ISA_MIPS32R2 \
328 || mips_opts.isa == ISA_MIPS32R3 \
329 || mips_opts.isa == ISA_MIPS32R5 \
330 || mips_opts.isa == ISA_MIPS64 \
331 || mips_opts.isa == ISA_MIPS64R2 \
332 || mips_opts.isa == ISA_MIPS64R3 \
333 || mips_opts.isa == ISA_MIPS64R5)
334
335 /* True if any microMIPS code was produced. */
336 static int file_ase_micromips;
337
338 /* True if we want to create R_MIPS_JALR for jalr $25. */
339 #ifdef TE_IRIX
340 #define MIPS_JALR_HINT_P(EXPR) HAVE_NEWABI
341 #else
342 /* As a GNU extension, we use R_MIPS_JALR for o32 too. However,
343 because there's no place for any addend, the only acceptable
344 expression is a bare symbol. */
345 #define MIPS_JALR_HINT_P(EXPR) \
346 (!HAVE_IN_PLACE_ADDENDS \
347 || ((EXPR)->X_op == O_symbol && (EXPR)->X_add_number == 0))
348 #endif
349
350 /* The argument of the -march= flag. The architecture we are assembling. */
351 static const char *mips_arch_string;
352
353 /* The argument of the -mtune= flag. The architecture for which we
354 are optimizing. */
355 static int mips_tune = CPU_UNKNOWN;
356 static const char *mips_tune_string;
357
358 /* True when generating 32-bit code for a 64-bit processor. */
359 static int mips_32bitmode = 0;
360
361 /* True if the given ABI requires 32-bit registers. */
362 #define ABI_NEEDS_32BIT_REGS(ABI) ((ABI) == O32_ABI)
363
364 /* Likewise 64-bit registers. */
365 #define ABI_NEEDS_64BIT_REGS(ABI) \
366 ((ABI) == N32_ABI \
367 || (ABI) == N64_ABI \
368 || (ABI) == O64_ABI)
369
370 #define ISA_IS_R6(ISA) \
371 ((ISA) == ISA_MIPS32R6 \
372 || (ISA) == ISA_MIPS64R6)
373
374 /* Return true if ISA supports 64 bit wide gp registers. */
375 #define ISA_HAS_64BIT_REGS(ISA) \
376 ((ISA) == ISA_MIPS3 \
377 || (ISA) == ISA_MIPS4 \
378 || (ISA) == ISA_MIPS5 \
379 || (ISA) == ISA_MIPS64 \
380 || (ISA) == ISA_MIPS64R2 \
381 || (ISA) == ISA_MIPS64R3 \
382 || (ISA) == ISA_MIPS64R5 \
383 || (ISA) == ISA_MIPS64R6)
384
385 /* Return true if ISA supports 64 bit wide float registers. */
386 #define ISA_HAS_64BIT_FPRS(ISA) \
387 ((ISA) == ISA_MIPS3 \
388 || (ISA) == ISA_MIPS4 \
389 || (ISA) == ISA_MIPS5 \
390 || (ISA) == ISA_MIPS32R2 \
391 || (ISA) == ISA_MIPS32R3 \
392 || (ISA) == ISA_MIPS32R5 \
393 || (ISA) == ISA_MIPS32R6 \
394 || (ISA) == ISA_MIPS64 \
395 || (ISA) == ISA_MIPS64R2 \
396 || (ISA) == ISA_MIPS64R3 \
397 || (ISA) == ISA_MIPS64R5 \
398 || (ISA) == ISA_MIPS64R6)
399
400 /* Return true if ISA supports 64-bit right rotate (dror et al.)
401 instructions. */
402 #define ISA_HAS_DROR(ISA) \
403 ((ISA) == ISA_MIPS64R2 \
404 || (ISA) == ISA_MIPS64R3 \
405 || (ISA) == ISA_MIPS64R5 \
406 || (ISA) == ISA_MIPS64R6 \
407 || (mips_opts.micromips \
408 && ISA_HAS_64BIT_REGS (ISA)) \
409 )
410
411 /* Return true if ISA supports 32-bit right rotate (ror et al.)
412 instructions. */
413 #define ISA_HAS_ROR(ISA) \
414 ((ISA) == ISA_MIPS32R2 \
415 || (ISA) == ISA_MIPS32R3 \
416 || (ISA) == ISA_MIPS32R5 \
417 || (ISA) == ISA_MIPS32R6 \
418 || (ISA) == ISA_MIPS64R2 \
419 || (ISA) == ISA_MIPS64R3 \
420 || (ISA) == ISA_MIPS64R5 \
421 || (ISA) == ISA_MIPS64R6 \
422 || (mips_opts.ase & ASE_SMARTMIPS) \
423 || mips_opts.micromips \
424 )
425
426 /* Return true if ISA supports single-precision floats in odd registers. */
427 #define ISA_HAS_ODD_SINGLE_FPR(ISA, CPU)\
428 (((ISA) == ISA_MIPS32 \
429 || (ISA) == ISA_MIPS32R2 \
430 || (ISA) == ISA_MIPS32R3 \
431 || (ISA) == ISA_MIPS32R5 \
432 || (ISA) == ISA_MIPS32R6 \
433 || (ISA) == ISA_MIPS64 \
434 || (ISA) == ISA_MIPS64R2 \
435 || (ISA) == ISA_MIPS64R3 \
436 || (ISA) == ISA_MIPS64R5 \
437 || (ISA) == ISA_MIPS64R6 \
438 || (CPU) == CPU_R5900) \
439 && ((CPU) != CPU_GS464 \
440 || (CPU) != CPU_GS464E \
441 || (CPU) != CPU_GS264E))
442
443 /* Return true if ISA supports move to/from high part of a 64-bit
444 floating-point register. */
445 #define ISA_HAS_MXHC1(ISA) \
446 ((ISA) == ISA_MIPS32R2 \
447 || (ISA) == ISA_MIPS32R3 \
448 || (ISA) == ISA_MIPS32R5 \
449 || (ISA) == ISA_MIPS32R6 \
450 || (ISA) == ISA_MIPS64R2 \
451 || (ISA) == ISA_MIPS64R3 \
452 || (ISA) == ISA_MIPS64R5 \
453 || (ISA) == ISA_MIPS64R6)
454
455 /* Return true if ISA supports legacy NAN. */
456 #define ISA_HAS_LEGACY_NAN(ISA) \
457 ((ISA) == ISA_MIPS1 \
458 || (ISA) == ISA_MIPS2 \
459 || (ISA) == ISA_MIPS3 \
460 || (ISA) == ISA_MIPS4 \
461 || (ISA) == ISA_MIPS5 \
462 || (ISA) == ISA_MIPS32 \
463 || (ISA) == ISA_MIPS32R2 \
464 || (ISA) == ISA_MIPS32R3 \
465 || (ISA) == ISA_MIPS32R5 \
466 || (ISA) == ISA_MIPS64 \
467 || (ISA) == ISA_MIPS64R2 \
468 || (ISA) == ISA_MIPS64R3 \
469 || (ISA) == ISA_MIPS64R5)
470
471 #define GPR_SIZE \
472 (mips_opts.gp == 64 && !ISA_HAS_64BIT_REGS (mips_opts.isa) \
473 ? 32 \
474 : mips_opts.gp)
475
476 #define FPR_SIZE \
477 (mips_opts.fp == 64 && !ISA_HAS_64BIT_FPRS (mips_opts.isa) \
478 ? 32 \
479 : mips_opts.fp)
480
481 #define HAVE_NEWABI (mips_abi == N32_ABI || mips_abi == N64_ABI)
482
483 #define HAVE_64BIT_OBJECTS (mips_abi == N64_ABI)
484
485 /* True if relocations are stored in-place. */
486 #define HAVE_IN_PLACE_ADDENDS (!HAVE_NEWABI)
487
488 /* The ABI-derived address size. */
489 #define HAVE_64BIT_ADDRESSES \
490 (GPR_SIZE == 64 && (mips_abi == EABI_ABI || mips_abi == N64_ABI))
491 #define HAVE_32BIT_ADDRESSES (!HAVE_64BIT_ADDRESSES)
492
493 /* The size of symbolic constants (i.e., expressions of the form
494 "SYMBOL" or "SYMBOL + OFFSET"). */
495 #define HAVE_32BIT_SYMBOLS \
496 (HAVE_32BIT_ADDRESSES || !HAVE_64BIT_OBJECTS || mips_opts.sym32)
497 #define HAVE_64BIT_SYMBOLS (!HAVE_32BIT_SYMBOLS)
498
499 /* Addresses are loaded in different ways, depending on the address size
500 in use. The n32 ABI Documentation also mandates the use of additions
501 with overflow checking, but existing implementations don't follow it. */
502 #define ADDRESS_ADD_INSN \
503 (HAVE_32BIT_ADDRESSES ? "addu" : "daddu")
504
505 #define ADDRESS_ADDI_INSN \
506 (HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu")
507
508 #define ADDRESS_LOAD_INSN \
509 (HAVE_32BIT_ADDRESSES ? "lw" : "ld")
510
511 #define ADDRESS_STORE_INSN \
512 (HAVE_32BIT_ADDRESSES ? "sw" : "sd")
513
514 /* Return true if the given CPU supports the MIPS16 ASE. */
515 #define CPU_HAS_MIPS16(cpu) \
516 (strncmp (TARGET_CPU, "mips16", sizeof ("mips16") - 1) == 0 \
517 || strncmp (TARGET_CANONICAL, "mips-lsi-elf", sizeof ("mips-lsi-elf") - 1) == 0)
518
519 /* Return true if the given CPU supports the microMIPS ASE. */
520 #define CPU_HAS_MICROMIPS(cpu) 0
521
522 /* True if CPU has a dror instruction. */
523 #define CPU_HAS_DROR(CPU) ((CPU) == CPU_VR5400 || (CPU) == CPU_VR5500)
524
525 /* True if CPU has a ror instruction. */
526 #define CPU_HAS_ROR(CPU) CPU_HAS_DROR (CPU)
527
528 /* True if CPU is in the Octeon family. */
529 #define CPU_IS_OCTEON(CPU) ((CPU) == CPU_OCTEON || (CPU) == CPU_OCTEONP \
530 || (CPU) == CPU_OCTEON2 || (CPU) == CPU_OCTEON3)
531
532 /* True if CPU has seq/sne and seqi/snei instructions. */
533 #define CPU_HAS_SEQ(CPU) (CPU_IS_OCTEON (CPU))
534
535 /* True, if CPU has support for ldc1 and sdc1. */
536 #define CPU_HAS_LDC1_SDC1(CPU) \
537 ((mips_opts.isa != ISA_MIPS1) && ((CPU) != CPU_R5900))
538
539 /* True if mflo and mfhi can be immediately followed by instructions
540 which write to the HI and LO registers.
541
542 According to MIPS specifications, MIPS ISAs I, II, and III need
543 (at least) two instructions between the reads of HI/LO and
544 instructions which write them, and later ISAs do not. Contradicting
545 the MIPS specifications, some MIPS IV processor user manuals (e.g.
546 the UM for the NEC Vr5000) document needing the instructions between
547 HI/LO reads and writes, as well. Therefore, we declare only MIPS32,
548 MIPS64 and later ISAs to have the interlocks, plus any specific
549 earlier-ISA CPUs for which CPU documentation declares that the
550 instructions are really interlocked. */
551 #define hilo_interlocks \
552 (mips_opts.isa == ISA_MIPS32 \
553 || mips_opts.isa == ISA_MIPS32R2 \
554 || mips_opts.isa == ISA_MIPS32R3 \
555 || mips_opts.isa == ISA_MIPS32R5 \
556 || mips_opts.isa == ISA_MIPS32R6 \
557 || mips_opts.isa == ISA_MIPS64 \
558 || mips_opts.isa == ISA_MIPS64R2 \
559 || mips_opts.isa == ISA_MIPS64R3 \
560 || mips_opts.isa == ISA_MIPS64R5 \
561 || mips_opts.isa == ISA_MIPS64R6 \
562 || mips_opts.arch == CPU_R4010 \
563 || mips_opts.arch == CPU_R5900 \
564 || mips_opts.arch == CPU_R10000 \
565 || mips_opts.arch == CPU_R12000 \
566 || mips_opts.arch == CPU_R14000 \
567 || mips_opts.arch == CPU_R16000 \
568 || mips_opts.arch == CPU_RM7000 \
569 || mips_opts.arch == CPU_VR5500 \
570 || mips_opts.micromips \
571 )
572
573 /* Whether the processor uses hardware interlocks to protect reads
574 from the GPRs after they are loaded from memory, and thus does not
575 require nops to be inserted. This applies to instructions marked
576 INSN_LOAD_MEMORY. These nops are only required at MIPS ISA
577 level I and microMIPS mode instructions are always interlocked. */
578 #define gpr_interlocks \
579 (mips_opts.isa != ISA_MIPS1 \
580 || mips_opts.arch == CPU_R3900 \
581 || mips_opts.arch == CPU_R5900 \
582 || mips_opts.micromips \
583 )
584
585 /* Whether the processor uses hardware interlocks to avoid delays
586 required by coprocessor instructions, and thus does not require
587 nops to be inserted. This applies to instructions marked
588 INSN_LOAD_COPROC, INSN_COPROC_MOVE, and to delays between
589 instructions marked INSN_WRITE_COND_CODE and ones marked
590 INSN_READ_COND_CODE. These nops are only required at MIPS ISA
591 levels I, II, and III and microMIPS mode instructions are always
592 interlocked. */
593 /* Itbl support may require additional care here. */
594 #define cop_interlocks \
595 ((mips_opts.isa != ISA_MIPS1 \
596 && mips_opts.isa != ISA_MIPS2 \
597 && mips_opts.isa != ISA_MIPS3) \
598 || mips_opts.arch == CPU_R4300 \
599 || mips_opts.micromips \
600 )
601
602 /* Whether the processor uses hardware interlocks to protect reads
603 from coprocessor registers after they are loaded from memory, and
604 thus does not require nops to be inserted. This applies to
605 instructions marked INSN_COPROC_MEMORY_DELAY. These nops are only
606 requires at MIPS ISA level I and microMIPS mode instructions are
607 always interlocked. */
608 #define cop_mem_interlocks \
609 (mips_opts.isa != ISA_MIPS1 \
610 || mips_opts.micromips \
611 )
612
613 /* Is this a mfhi or mflo instruction? */
614 #define MF_HILO_INSN(PINFO) \
615 ((PINFO & INSN_READ_HI) || (PINFO & INSN_READ_LO))
616
617 /* Whether code compression (either of the MIPS16 or the microMIPS ASEs)
618 has been selected. This implies, in particular, that addresses of text
619 labels have their LSB set. */
620 #define HAVE_CODE_COMPRESSION \
621 ((mips_opts.mips16 | mips_opts.micromips) != 0)
622
623 /* The minimum and maximum signed values that can be stored in a GPR. */
624 #define GPR_SMAX ((offsetT) (((valueT) 1 << (GPR_SIZE - 1)) - 1))
625 #define GPR_SMIN (-GPR_SMAX - 1)
626
627 /* MIPS PIC level. */
628
629 enum mips_pic_level mips_pic;
630
631 /* 1 if we should generate 32 bit offsets from the $gp register in
632 SVR4_PIC mode. Currently has no meaning in other modes. */
633 static int mips_big_got = 0;
634
635 /* 1 if trap instructions should used for overflow rather than break
636 instructions. */
637 static int mips_trap = 0;
638
639 /* 1 if double width floating point constants should not be constructed
640 by assembling two single width halves into two single width floating
641 point registers which just happen to alias the double width destination
642 register. On some architectures this aliasing can be disabled by a bit
643 in the status register, and the setting of this bit cannot be determined
644 automatically at assemble time. */
645 static int mips_disable_float_construction;
646
647 /* Non-zero if any .set noreorder directives were used. */
648
649 static int mips_any_noreorder;
650
651 /* Non-zero if nops should be inserted when the register referenced in
652 an mfhi/mflo instruction is read in the next two instructions. */
653 static int mips_7000_hilo_fix;
654
655 /* The size of objects in the small data section. */
656 static unsigned int g_switch_value = 8;
657 /* Whether the -G option was used. */
658 static int g_switch_seen = 0;
659
660 #define N_RMASK 0xc4
661 #define N_VFP 0xd4
662
663 /* If we can determine in advance that GP optimization won't be
664 possible, we can skip the relaxation stuff that tries to produce
665 GP-relative references. This makes delay slot optimization work
666 better.
667
668 This function can only provide a guess, but it seems to work for
669 gcc output. It needs to guess right for gcc, otherwise gcc
670 will put what it thinks is a GP-relative instruction in a branch
671 delay slot.
672
673 I don't know if a fix is needed for the SVR4_PIC mode. I've only
674 fixed it for the non-PIC mode. KR 95/04/07 */
675 static int nopic_need_relax (symbolS *, int);
676
677 /* Handle of the OPCODE hash table. */
678 static struct hash_control *op_hash = NULL;
679
680 /* The opcode hash table we use for the mips16. */
681 static struct hash_control *mips16_op_hash = NULL;
682
683 /* The opcode hash table we use for the microMIPS ASE. */
684 static struct hash_control *micromips_op_hash = NULL;
685
686 /* This array holds the chars that always start a comment. If the
687 pre-processor is disabled, these aren't very useful. */
688 const char comment_chars[] = "#";
689
690 /* This array holds the chars that only start a comment at the beginning of
691 a line. If the line seems to have the form '# 123 filename'
692 .line and .file directives will appear in the pre-processed output. */
693 /* Note that input_file.c hand checks for '#' at the beginning of the
694 first line of the input file. This is because the compiler outputs
695 #NO_APP at the beginning of its output. */
696 /* Also note that C style comments are always supported. */
697 const char line_comment_chars[] = "#";
698
699 /* This array holds machine specific line separator characters. */
700 const char line_separator_chars[] = ";";
701
702 /* Chars that can be used to separate mant from exp in floating point nums. */
703 const char EXP_CHARS[] = "eE";
704
705 /* Chars that mean this number is a floating point constant.
706 As in 0f12.456
707 or 0d1.2345e12. */
708 const char FLT_CHARS[] = "rRsSfFdDxXpP";
709
710 /* Also be aware that MAXIMUM_NUMBER_OF_CHARS_FOR_FLOAT may have to be
711 changed in read.c . Ideally it shouldn't have to know about it at all,
712 but nothing is ideal around here. */
713
714 /* Types of printf format used for instruction-related error messages.
715 "I" means int ("%d") and "S" means string ("%s"). */
716 enum mips_insn_error_format
717 {
718 ERR_FMT_PLAIN,
719 ERR_FMT_I,
720 ERR_FMT_SS,
721 };
722
723 /* Information about an error that was found while assembling the current
724 instruction. */
725 struct mips_insn_error
726 {
727 /* We sometimes need to match an instruction against more than one
728 opcode table entry. Errors found during this matching are reported
729 against a particular syntactic argument rather than against the
730 instruction as a whole. We grade these messages so that errors
731 against argument N have a greater priority than an error against
732 any argument < N, since the former implies that arguments up to N
733 were acceptable and that the opcode entry was therefore a closer match.
734 If several matches report an error against the same argument,
735 we only use that error if it is the same in all cases.
736
737 min_argnum is the minimum argument number for which an error message
738 should be accepted. It is 0 if MSG is against the instruction as
739 a whole. */
740 int min_argnum;
741
742 /* The printf()-style message, including its format and arguments. */
743 enum mips_insn_error_format format;
744 const char *msg;
745 union
746 {
747 int i;
748 const char *ss[2];
749 } u;
750 };
751
752 /* The error that should be reported for the current instruction. */
753 static struct mips_insn_error insn_error;
754
755 static int auto_align = 1;
756
757 /* When outputting SVR4 PIC code, the assembler needs to know the
758 offset in the stack frame from which to restore the $gp register.
759 This is set by the .cprestore pseudo-op, and saved in this
760 variable. */
761 static offsetT mips_cprestore_offset = -1;
762
763 /* Similar for NewABI PIC code, where $gp is callee-saved. NewABI has some
764 more optimizations, it can use a register value instead of a memory-saved
765 offset and even an other register than $gp as global pointer. */
766 static offsetT mips_cpreturn_offset = -1;
767 static int mips_cpreturn_register = -1;
768 static int mips_gp_register = GP;
769 static int mips_gprel_offset = 0;
770
771 /* Whether mips_cprestore_offset has been set in the current function
772 (or whether it has already been warned about, if not). */
773 static int mips_cprestore_valid = 0;
774
775 /* This is the register which holds the stack frame, as set by the
776 .frame pseudo-op. This is needed to implement .cprestore. */
777 static int mips_frame_reg = SP;
778
779 /* Whether mips_frame_reg has been set in the current function
780 (or whether it has already been warned about, if not). */
781 static int mips_frame_reg_valid = 0;
782
783 /* To output NOP instructions correctly, we need to keep information
784 about the previous two instructions. */
785
786 /* Whether we are optimizing. The default value of 2 means to remove
787 unneeded NOPs and swap branch instructions when possible. A value
788 of 1 means to not swap branches. A value of 0 means to always
789 insert NOPs. */
790 static int mips_optimize = 2;
791
792 /* Debugging level. -g sets this to 2. -gN sets this to N. -g0 is
793 equivalent to seeing no -g option at all. */
794 static int mips_debug = 0;
795
796 /* The maximum number of NOPs needed to avoid the VR4130 mflo/mfhi errata. */
797 #define MAX_VR4130_NOPS 4
798
799 /* The maximum number of NOPs needed to fill delay slots. */
800 #define MAX_DELAY_NOPS 2
801
802 /* The maximum number of NOPs needed for any purpose. */
803 #define MAX_NOPS 4
804
805 /* The maximum range of context length of ll/sc. */
806 #define MAX_LLSC_RANGE 20
807
808 /* A list of previous instructions, with index 0 being the most recent.
809 We need to look back MAX_NOPS instructions when filling delay slots
810 or working around processor errata. We need to look back one
811 instruction further if we're thinking about using history[0] to
812 fill a branch delay slot. */
813 static struct mips_cl_insn history[1 + MAX_NOPS + MAX_LLSC_RANGE];
814
815 /* Arrays of operands for each instruction. */
816 #define MAX_OPERANDS 6
817 struct mips_operand_array
818 {
819 const struct mips_operand *operand[MAX_OPERANDS];
820 };
821 static struct mips_operand_array *mips_operands;
822 static struct mips_operand_array *mips16_operands;
823 static struct mips_operand_array *micromips_operands;
824
825 /* Nop instructions used by emit_nop. */
826 static struct mips_cl_insn nop_insn;
827 static struct mips_cl_insn mips16_nop_insn;
828 static struct mips_cl_insn micromips_nop16_insn;
829 static struct mips_cl_insn micromips_nop32_insn;
830
831 /* Sync instructions used by insert sync. */
832 static struct mips_cl_insn sync_insn;
833
834 /* The appropriate nop for the current mode. */
835 #define NOP_INSN (mips_opts.mips16 \
836 ? &mips16_nop_insn \
837 : (mips_opts.micromips \
838 ? (mips_opts.insn32 \
839 ? &micromips_nop32_insn \
840 : &micromips_nop16_insn) \
841 : &nop_insn))
842
843 /* The size of NOP_INSN in bytes. */
844 #define NOP_INSN_SIZE ((mips_opts.mips16 \
845 || (mips_opts.micromips && !mips_opts.insn32)) \
846 ? 2 : 4)
847
848 /* If this is set, it points to a frag holding nop instructions which
849 were inserted before the start of a noreorder section. If those
850 nops turn out to be unnecessary, the size of the frag can be
851 decreased. */
852 static fragS *prev_nop_frag;
853
854 /* The number of nop instructions we created in prev_nop_frag. */
855 static int prev_nop_frag_holds;
856
857 /* The number of nop instructions that we know we need in
858 prev_nop_frag. */
859 static int prev_nop_frag_required;
860
861 /* The number of instructions we've seen since prev_nop_frag. */
862 static int prev_nop_frag_since;
863
864 /* Relocations against symbols are sometimes done in two parts, with a HI
865 relocation and a LO relocation. Each relocation has only 16 bits of
866 space to store an addend. This means that in order for the linker to
867 handle carries correctly, it must be able to locate both the HI and
868 the LO relocation. This means that the relocations must appear in
869 order in the relocation table.
870
871 In order to implement this, we keep track of each unmatched HI
872 relocation. We then sort them so that they immediately precede the
873 corresponding LO relocation. */
874
875 struct mips_hi_fixup
876 {
877 /* Next HI fixup. */
878 struct mips_hi_fixup *next;
879 /* This fixup. */
880 fixS *fixp;
881 /* The section this fixup is in. */
882 segT seg;
883 };
884
885 /* The list of unmatched HI relocs. */
886
887 static struct mips_hi_fixup *mips_hi_fixup_list;
888
889 /* The frag containing the last explicit relocation operator.
890 Null if explicit relocations have not been used. */
891
892 static fragS *prev_reloc_op_frag;
893
894 /* Map mips16 register numbers to normal MIPS register numbers. */
895
896 static const unsigned int mips16_to_32_reg_map[] =
897 {
898 16, 17, 2, 3, 4, 5, 6, 7
899 };
900
901 /* Map microMIPS register numbers to normal MIPS register numbers. */
902
903 #define micromips_to_32_reg_d_map mips16_to_32_reg_map
904
905 /* The microMIPS registers with type h. */
906 static const unsigned int micromips_to_32_reg_h_map1[] =
907 {
908 5, 5, 6, 4, 4, 4, 4, 4
909 };
910 static const unsigned int micromips_to_32_reg_h_map2[] =
911 {
912 6, 7, 7, 21, 22, 5, 6, 7
913 };
914
915 /* The microMIPS registers with type m. */
916 static const unsigned int micromips_to_32_reg_m_map[] =
917 {
918 0, 17, 2, 3, 16, 18, 19, 20
919 };
920
921 #define micromips_to_32_reg_n_map micromips_to_32_reg_m_map
922
923 /* Classifies the kind of instructions we're interested in when
924 implementing -mfix-vr4120. */
925 enum fix_vr4120_class
926 {
927 FIX_VR4120_MACC,
928 FIX_VR4120_DMACC,
929 FIX_VR4120_MULT,
930 FIX_VR4120_DMULT,
931 FIX_VR4120_DIV,
932 FIX_VR4120_MTHILO,
933 NUM_FIX_VR4120_CLASSES
934 };
935
936 /* ...likewise -mfix-loongson2f-jump. */
937 static bfd_boolean mips_fix_loongson2f_jump;
938
939 /* ...likewise -mfix-loongson2f-nop. */
940 static bfd_boolean mips_fix_loongson2f_nop;
941
942 /* True if -mfix-loongson2f-nop or -mfix-loongson2f-jump passed. */
943 static bfd_boolean mips_fix_loongson2f;
944
945 /* Given two FIX_VR4120_* values X and Y, bit Y of element X is set if
946 there must be at least one other instruction between an instruction
947 of type X and an instruction of type Y. */
948 static unsigned int vr4120_conflicts[NUM_FIX_VR4120_CLASSES];
949
950 /* True if -mfix-vr4120 is in force. */
951 static int mips_fix_vr4120;
952
953 /* ...likewise -mfix-vr4130. */
954 static int mips_fix_vr4130;
955
956 /* ...likewise -mfix-24k. */
957 static int mips_fix_24k;
958
959 /* ...likewise -mfix-rm7000 */
960 static int mips_fix_rm7000;
961
962 /* ...likewise -mfix-cn63xxp1 */
963 static bfd_boolean mips_fix_cn63xxp1;
964
965 /* ...likewise -mfix-r5900 */
966 static bfd_boolean mips_fix_r5900;
967 static bfd_boolean mips_fix_r5900_explicit;
968
969 /* ...likewise -mfix-loongson3-llsc. */
970 static bfd_boolean mips_fix_loongson3_llsc = DEFAULT_MIPS_FIX_LOONGSON3_LLSC;
971
972 /* We don't relax branches by default, since this causes us to expand
973 `la .l2 - .l1' if there's a branch between .l1 and .l2, because we
974 fail to compute the offset before expanding the macro to the most
975 efficient expansion. */
976
977 static int mips_relax_branch;
978
979 /* TRUE if checks are suppressed for invalid branches between ISA modes.
980 Needed for broken assembly produced by some GCC versions and some
981 sloppy code out there, where branches to data labels are present. */
982 static bfd_boolean mips_ignore_branch_isa;
983 \f
984 /* The expansion of many macros depends on the type of symbol that
985 they refer to. For example, when generating position-dependent code,
986 a macro that refers to a symbol may have two different expansions,
987 one which uses GP-relative addresses and one which uses absolute
988 addresses. When generating SVR4-style PIC, a macro may have
989 different expansions for local and global symbols.
990
991 We handle these situations by generating both sequences and putting
992 them in variant frags. In position-dependent code, the first sequence
993 will be the GP-relative one and the second sequence will be the
994 absolute one. In SVR4 PIC, the first sequence will be for global
995 symbols and the second will be for local symbols.
996
997 The frag's "subtype" is RELAX_ENCODE (FIRST, SECOND), where FIRST and
998 SECOND are the lengths of the two sequences in bytes. These fields
999 can be extracted using RELAX_FIRST() and RELAX_SECOND(). In addition,
1000 the subtype has the following flags:
1001
1002 RELAX_PIC
1003 Set if generating PIC code.
1004
1005 RELAX_USE_SECOND
1006 Set if it has been decided that we should use the second
1007 sequence instead of the first.
1008
1009 RELAX_SECOND_LONGER
1010 Set in the first variant frag if the macro's second implementation
1011 is longer than its first. This refers to the macro as a whole,
1012 not an individual relaxation.
1013
1014 RELAX_NOMACRO
1015 Set in the first variant frag if the macro appeared in a .set nomacro
1016 block and if one alternative requires a warning but the other does not.
1017
1018 RELAX_DELAY_SLOT
1019 Like RELAX_NOMACRO, but indicates that the macro appears in a branch
1020 delay slot.
1021
1022 RELAX_DELAY_SLOT_16BIT
1023 Like RELAX_DELAY_SLOT, but indicates that the delay slot requires a
1024 16-bit instruction.
1025
1026 RELAX_DELAY_SLOT_SIZE_FIRST
1027 Like RELAX_DELAY_SLOT, but indicates that the first implementation of
1028 the macro is of the wrong size for the branch delay slot.
1029
1030 RELAX_DELAY_SLOT_SIZE_SECOND
1031 Like RELAX_DELAY_SLOT, but indicates that the second implementation of
1032 the macro is of the wrong size for the branch delay slot.
1033
1034 The frag's "opcode" points to the first fixup for relaxable code.
1035
1036 Relaxable macros are generated using a sequence such as:
1037
1038 relax_start (SYMBOL);
1039 ... generate first expansion ...
1040 relax_switch ();
1041 ... generate second expansion ...
1042 relax_end ();
1043
1044 The code and fixups for the unwanted alternative are discarded
1045 by md_convert_frag. */
1046 #define RELAX_ENCODE(FIRST, SECOND, PIC) \
1047 (((FIRST) << 8) | (SECOND) | ((PIC) ? 0x10000 : 0))
1048
1049 #define RELAX_FIRST(X) (((X) >> 8) & 0xff)
1050 #define RELAX_SECOND(X) ((X) & 0xff)
1051 #define RELAX_PIC(X) (((X) & 0x10000) != 0)
1052 #define RELAX_USE_SECOND 0x20000
1053 #define RELAX_SECOND_LONGER 0x40000
1054 #define RELAX_NOMACRO 0x80000
1055 #define RELAX_DELAY_SLOT 0x100000
1056 #define RELAX_DELAY_SLOT_16BIT 0x200000
1057 #define RELAX_DELAY_SLOT_SIZE_FIRST 0x400000
1058 #define RELAX_DELAY_SLOT_SIZE_SECOND 0x800000
1059
1060 /* Branch without likely bit. If label is out of range, we turn:
1061
1062 beq reg1, reg2, label
1063 delay slot
1064
1065 into
1066
1067 bne reg1, reg2, 0f
1068 nop
1069 j label
1070 0: delay slot
1071
1072 with the following opcode replacements:
1073
1074 beq <-> bne
1075 blez <-> bgtz
1076 bltz <-> bgez
1077 bc1f <-> bc1t
1078
1079 bltzal <-> bgezal (with jal label instead of j label)
1080
1081 Even though keeping the delay slot instruction in the delay slot of
1082 the branch would be more efficient, it would be very tricky to do
1083 correctly, because we'd have to introduce a variable frag *after*
1084 the delay slot instruction, and expand that instead. Let's do it
1085 the easy way for now, even if the branch-not-taken case now costs
1086 one additional instruction. Out-of-range branches are not supposed
1087 to be common, anyway.
1088
1089 Branch likely. If label is out of range, we turn:
1090
1091 beql reg1, reg2, label
1092 delay slot (annulled if branch not taken)
1093
1094 into
1095
1096 beql reg1, reg2, 1f
1097 nop
1098 beql $0, $0, 2f
1099 nop
1100 1: j[al] label
1101 delay slot (executed only if branch taken)
1102 2:
1103
1104 It would be possible to generate a shorter sequence by losing the
1105 likely bit, generating something like:
1106
1107 bne reg1, reg2, 0f
1108 nop
1109 j[al] label
1110 delay slot (executed only if branch taken)
1111 0:
1112
1113 beql -> bne
1114 bnel -> beq
1115 blezl -> bgtz
1116 bgtzl -> blez
1117 bltzl -> bgez
1118 bgezl -> bltz
1119 bc1fl -> bc1t
1120 bc1tl -> bc1f
1121
1122 bltzall -> bgezal (with jal label instead of j label)
1123 bgezall -> bltzal (ditto)
1124
1125
1126 but it's not clear that it would actually improve performance. */
1127 #define RELAX_BRANCH_ENCODE(at, pic, \
1128 uncond, likely, link, toofar) \
1129 ((relax_substateT) \
1130 (0xc0000000 \
1131 | ((at) & 0x1f) \
1132 | ((pic) ? 0x20 : 0) \
1133 | ((toofar) ? 0x40 : 0) \
1134 | ((link) ? 0x80 : 0) \
1135 | ((likely) ? 0x100 : 0) \
1136 | ((uncond) ? 0x200 : 0)))
1137 #define RELAX_BRANCH_P(i) (((i) & 0xf0000000) == 0xc0000000)
1138 #define RELAX_BRANCH_UNCOND(i) (((i) & 0x200) != 0)
1139 #define RELAX_BRANCH_LIKELY(i) (((i) & 0x100) != 0)
1140 #define RELAX_BRANCH_LINK(i) (((i) & 0x80) != 0)
1141 #define RELAX_BRANCH_TOOFAR(i) (((i) & 0x40) != 0)
1142 #define RELAX_BRANCH_PIC(i) (((i) & 0x20) != 0)
1143 #define RELAX_BRANCH_AT(i) ((i) & 0x1f)
1144
1145 /* For mips16 code, we use an entirely different form of relaxation.
1146 mips16 supports two versions of most instructions which take
1147 immediate values: a small one which takes some small value, and a
1148 larger one which takes a 16 bit value. Since branches also follow
1149 this pattern, relaxing these values is required.
1150
1151 We can assemble both mips16 and normal MIPS code in a single
1152 object. Therefore, we need to support this type of relaxation at
1153 the same time that we support the relaxation described above. We
1154 use the high bit of the subtype field to distinguish these cases.
1155
1156 The information we store for this type of relaxation is the
1157 argument code found in the opcode file for this relocation, whether
1158 the user explicitly requested a small or extended form, and whether
1159 the relocation is in a jump or jal delay slot. That tells us the
1160 size of the value, and how it should be stored. We also store
1161 whether the fragment is considered to be extended or not. We also
1162 store whether this is known to be a branch to a different section,
1163 whether we have tried to relax this frag yet, and whether we have
1164 ever extended a PC relative fragment because of a shift count. */
1165 #define RELAX_MIPS16_ENCODE(type, e2, pic, sym32, nomacro, \
1166 small, ext, \
1167 dslot, jal_dslot) \
1168 (0x80000000 \
1169 | ((type) & 0xff) \
1170 | ((e2) ? 0x100 : 0) \
1171 | ((pic) ? 0x200 : 0) \
1172 | ((sym32) ? 0x400 : 0) \
1173 | ((nomacro) ? 0x800 : 0) \
1174 | ((small) ? 0x1000 : 0) \
1175 | ((ext) ? 0x2000 : 0) \
1176 | ((dslot) ? 0x4000 : 0) \
1177 | ((jal_dslot) ? 0x8000 : 0))
1178
1179 #define RELAX_MIPS16_P(i) (((i) & 0xc0000000) == 0x80000000)
1180 #define RELAX_MIPS16_TYPE(i) ((i) & 0xff)
1181 #define RELAX_MIPS16_E2(i) (((i) & 0x100) != 0)
1182 #define RELAX_MIPS16_PIC(i) (((i) & 0x200) != 0)
1183 #define RELAX_MIPS16_SYM32(i) (((i) & 0x400) != 0)
1184 #define RELAX_MIPS16_NOMACRO(i) (((i) & 0x800) != 0)
1185 #define RELAX_MIPS16_USER_SMALL(i) (((i) & 0x1000) != 0)
1186 #define RELAX_MIPS16_USER_EXT(i) (((i) & 0x2000) != 0)
1187 #define RELAX_MIPS16_DSLOT(i) (((i) & 0x4000) != 0)
1188 #define RELAX_MIPS16_JAL_DSLOT(i) (((i) & 0x8000) != 0)
1189
1190 #define RELAX_MIPS16_EXTENDED(i) (((i) & 0x10000) != 0)
1191 #define RELAX_MIPS16_MARK_EXTENDED(i) ((i) | 0x10000)
1192 #define RELAX_MIPS16_CLEAR_EXTENDED(i) ((i) & ~0x10000)
1193 #define RELAX_MIPS16_ALWAYS_EXTENDED(i) (((i) & 0x20000) != 0)
1194 #define RELAX_MIPS16_MARK_ALWAYS_EXTENDED(i) ((i) | 0x20000)
1195 #define RELAX_MIPS16_CLEAR_ALWAYS_EXTENDED(i) ((i) & ~0x20000)
1196 #define RELAX_MIPS16_MACRO(i) (((i) & 0x40000) != 0)
1197 #define RELAX_MIPS16_MARK_MACRO(i) ((i) | 0x40000)
1198 #define RELAX_MIPS16_CLEAR_MACRO(i) ((i) & ~0x40000)
1199
1200 /* For microMIPS code, we use relaxation similar to one we use for
1201 MIPS16 code. Some instructions that take immediate values support
1202 two encodings: a small one which takes some small value, and a
1203 larger one which takes a 16 bit value. As some branches also follow
1204 this pattern, relaxing these values is required.
1205
1206 We can assemble both microMIPS and normal MIPS code in a single
1207 object. Therefore, we need to support this type of relaxation at
1208 the same time that we support the relaxation described above. We
1209 use one of the high bits of the subtype field to distinguish these
1210 cases.
1211
1212 The information we store for this type of relaxation is the argument
1213 code found in the opcode file for this relocation, the register
1214 selected as the assembler temporary, whether in the 32-bit
1215 instruction mode, whether the branch is unconditional, whether it is
1216 compact, whether there is no delay-slot instruction available to fill
1217 in, whether it stores the link address implicitly in $ra, whether
1218 relaxation of out-of-range 32-bit branches to a sequence of
1219 instructions is enabled, and whether the displacement of a branch is
1220 too large to fit as an immediate argument of a 16-bit and a 32-bit
1221 branch, respectively. */
1222 #define RELAX_MICROMIPS_ENCODE(type, at, insn32, pic, \
1223 uncond, compact, link, nods, \
1224 relax32, toofar16, toofar32) \
1225 (0x40000000 \
1226 | ((type) & 0xff) \
1227 | (((at) & 0x1f) << 8) \
1228 | ((insn32) ? 0x2000 : 0) \
1229 | ((pic) ? 0x4000 : 0) \
1230 | ((uncond) ? 0x8000 : 0) \
1231 | ((compact) ? 0x10000 : 0) \
1232 | ((link) ? 0x20000 : 0) \
1233 | ((nods) ? 0x40000 : 0) \
1234 | ((relax32) ? 0x80000 : 0) \
1235 | ((toofar16) ? 0x100000 : 0) \
1236 | ((toofar32) ? 0x200000 : 0))
1237 #define RELAX_MICROMIPS_P(i) (((i) & 0xc0000000) == 0x40000000)
1238 #define RELAX_MICROMIPS_TYPE(i) ((i) & 0xff)
1239 #define RELAX_MICROMIPS_AT(i) (((i) >> 8) & 0x1f)
1240 #define RELAX_MICROMIPS_INSN32(i) (((i) & 0x2000) != 0)
1241 #define RELAX_MICROMIPS_PIC(i) (((i) & 0x4000) != 0)
1242 #define RELAX_MICROMIPS_UNCOND(i) (((i) & 0x8000) != 0)
1243 #define RELAX_MICROMIPS_COMPACT(i) (((i) & 0x10000) != 0)
1244 #define RELAX_MICROMIPS_LINK(i) (((i) & 0x20000) != 0)
1245 #define RELAX_MICROMIPS_NODS(i) (((i) & 0x40000) != 0)
1246 #define RELAX_MICROMIPS_RELAX32(i) (((i) & 0x80000) != 0)
1247
1248 #define RELAX_MICROMIPS_TOOFAR16(i) (((i) & 0x100000) != 0)
1249 #define RELAX_MICROMIPS_MARK_TOOFAR16(i) ((i) | 0x100000)
1250 #define RELAX_MICROMIPS_CLEAR_TOOFAR16(i) ((i) & ~0x100000)
1251 #define RELAX_MICROMIPS_TOOFAR32(i) (((i) & 0x200000) != 0)
1252 #define RELAX_MICROMIPS_MARK_TOOFAR32(i) ((i) | 0x200000)
1253 #define RELAX_MICROMIPS_CLEAR_TOOFAR32(i) ((i) & ~0x200000)
1254
1255 /* Sign-extend 16-bit value X. */
1256 #define SEXT_16BIT(X) ((((X) + 0x8000) & 0xffff) - 0x8000)
1257
1258 /* Is the given value a sign-extended 32-bit value? */
1259 #define IS_SEXT_32BIT_NUM(x) \
1260 (((x) &~ (offsetT) 0x7fffffff) == 0 \
1261 || (((x) &~ (offsetT) 0x7fffffff) == ~ (offsetT) 0x7fffffff))
1262
1263 /* Is the given value a sign-extended 16-bit value? */
1264 #define IS_SEXT_16BIT_NUM(x) \
1265 (((x) &~ (offsetT) 0x7fff) == 0 \
1266 || (((x) &~ (offsetT) 0x7fff) == ~ (offsetT) 0x7fff))
1267
1268 /* Is the given value a sign-extended 12-bit value? */
1269 #define IS_SEXT_12BIT_NUM(x) \
1270 (((((x) & 0xfff) ^ 0x800LL) - 0x800LL) == (x))
1271
1272 /* Is the given value a sign-extended 9-bit value? */
1273 #define IS_SEXT_9BIT_NUM(x) \
1274 (((((x) & 0x1ff) ^ 0x100LL) - 0x100LL) == (x))
1275
1276 /* Is the given value a zero-extended 32-bit value? Or a negated one? */
1277 #define IS_ZEXT_32BIT_NUM(x) \
1278 (((x) &~ (offsetT) 0xffffffff) == 0 \
1279 || (((x) &~ (offsetT) 0xffffffff) == ~ (offsetT) 0xffffffff))
1280
1281 /* Extract bits MASK << SHIFT from STRUCT and shift them right
1282 SHIFT places. */
1283 #define EXTRACT_BITS(STRUCT, MASK, SHIFT) \
1284 (((STRUCT) >> (SHIFT)) & (MASK))
1285
1286 /* Extract the operand given by FIELD from mips_cl_insn INSN. */
1287 #define EXTRACT_OPERAND(MICROMIPS, FIELD, INSN) \
1288 (!(MICROMIPS) \
1289 ? EXTRACT_BITS ((INSN).insn_opcode, OP_MASK_##FIELD, OP_SH_##FIELD) \
1290 : EXTRACT_BITS ((INSN).insn_opcode, \
1291 MICROMIPSOP_MASK_##FIELD, MICROMIPSOP_SH_##FIELD))
1292 #define MIPS16_EXTRACT_OPERAND(FIELD, INSN) \
1293 EXTRACT_BITS ((INSN).insn_opcode, \
1294 MIPS16OP_MASK_##FIELD, \
1295 MIPS16OP_SH_##FIELD)
1296
1297 /* The MIPS16 EXTEND opcode, shifted left 16 places. */
1298 #define MIPS16_EXTEND (0xf000U << 16)
1299 \f
1300 /* Whether or not we are emitting a branch-likely macro. */
1301 static bfd_boolean emit_branch_likely_macro = FALSE;
1302
1303 /* Global variables used when generating relaxable macros. See the
1304 comment above RELAX_ENCODE for more details about how relaxation
1305 is used. */
1306 static struct {
1307 /* 0 if we're not emitting a relaxable macro.
1308 1 if we're emitting the first of the two relaxation alternatives.
1309 2 if we're emitting the second alternative. */
1310 int sequence;
1311
1312 /* The first relaxable fixup in the current frag. (In other words,
1313 the first fixup that refers to relaxable code.) */
1314 fixS *first_fixup;
1315
1316 /* sizes[0] says how many bytes of the first alternative are stored in
1317 the current frag. Likewise sizes[1] for the second alternative. */
1318 unsigned int sizes[2];
1319
1320 /* The symbol on which the choice of sequence depends. */
1321 symbolS *symbol;
1322 } mips_relax;
1323 \f
1324 /* Global variables used to decide whether a macro needs a warning. */
1325 static struct {
1326 /* True if the macro is in a branch delay slot. */
1327 bfd_boolean delay_slot_p;
1328
1329 /* Set to the length in bytes required if the macro is in a delay slot
1330 that requires a specific length of instruction, otherwise zero. */
1331 unsigned int delay_slot_length;
1332
1333 /* For relaxable macros, sizes[0] is the length of the first alternative
1334 in bytes and sizes[1] is the length of the second alternative.
1335 For non-relaxable macros, both elements give the length of the
1336 macro in bytes. */
1337 unsigned int sizes[2];
1338
1339 /* For relaxable macros, first_insn_sizes[0] is the length of the first
1340 instruction of the first alternative in bytes and first_insn_sizes[1]
1341 is the length of the first instruction of the second alternative.
1342 For non-relaxable macros, both elements give the length of the first
1343 instruction in bytes.
1344
1345 Set to zero if we haven't yet seen the first instruction. */
1346 unsigned int first_insn_sizes[2];
1347
1348 /* For relaxable macros, insns[0] is the number of instructions for the
1349 first alternative and insns[1] is the number of instructions for the
1350 second alternative.
1351
1352 For non-relaxable macros, both elements give the number of
1353 instructions for the macro. */
1354 unsigned int insns[2];
1355
1356 /* The first variant frag for this macro. */
1357 fragS *first_frag;
1358 } mips_macro_warning;
1359 \f
1360 /* Prototypes for static functions. */
1361
1362 enum mips_regclass { MIPS_GR_REG, MIPS_FP_REG, MIPS16_REG };
1363
1364 static void append_insn
1365 (struct mips_cl_insn *, expressionS *, bfd_reloc_code_real_type *,
1366 bfd_boolean expansionp);
1367 static void mips_no_prev_insn (void);
1368 static void macro_build (expressionS *, const char *, const char *, ...);
1369 static void mips16_macro_build
1370 (expressionS *, const char *, const char *, va_list *);
1371 static void load_register (int, expressionS *, int);
1372 static void macro_start (void);
1373 static void macro_end (void);
1374 static void macro (struct mips_cl_insn *ip, char *str);
1375 static void mips16_macro (struct mips_cl_insn * ip);
1376 static void mips_ip (char *str, struct mips_cl_insn * ip);
1377 static void mips16_ip (char *str, struct mips_cl_insn * ip);
1378 static unsigned long mips16_immed_extend (offsetT, unsigned int);
1379 static void mips16_immed
1380 (const char *, unsigned int, int, bfd_reloc_code_real_type, offsetT,
1381 unsigned int, unsigned long *);
1382 static size_t my_getSmallExpression
1383 (expressionS *, bfd_reloc_code_real_type *, char *);
1384 static void my_getExpression (expressionS *, char *);
1385 static void s_align (int);
1386 static void s_change_sec (int);
1387 static void s_change_section (int);
1388 static void s_cons (int);
1389 static void s_float_cons (int);
1390 static void s_mips_globl (int);
1391 static void s_option (int);
1392 static void s_mipsset (int);
1393 static void s_abicalls (int);
1394 static void s_cpload (int);
1395 static void s_cpsetup (int);
1396 static void s_cplocal (int);
1397 static void s_cprestore (int);
1398 static void s_cpreturn (int);
1399 static void s_dtprelword (int);
1400 static void s_dtpreldword (int);
1401 static void s_tprelword (int);
1402 static void s_tpreldword (int);
1403 static void s_gpvalue (int);
1404 static void s_gpword (int);
1405 static void s_gpdword (int);
1406 static void s_ehword (int);
1407 static void s_cpadd (int);
1408 static void s_insn (int);
1409 static void s_nan (int);
1410 static void s_module (int);
1411 static void s_mips_ent (int);
1412 static void s_mips_end (int);
1413 static void s_mips_frame (int);
1414 static void s_mips_mask (int reg_type);
1415 static void s_mips_stab (int);
1416 static void s_mips_weakext (int);
1417 static void s_mips_file (int);
1418 static void s_mips_loc (int);
1419 static bfd_boolean pic_need_relax (symbolS *);
1420 static int relaxed_branch_length (fragS *, asection *, int);
1421 static int relaxed_micromips_16bit_branch_length (fragS *, asection *, int);
1422 static int relaxed_micromips_32bit_branch_length (fragS *, asection *, int);
1423 static void file_mips_check_options (void);
1424
1425 /* Table and functions used to map between CPU/ISA names, and
1426 ISA levels, and CPU numbers. */
1427
1428 struct mips_cpu_info
1429 {
1430 const char *name; /* CPU or ISA name. */
1431 int flags; /* MIPS_CPU_* flags. */
1432 int ase; /* Set of ASEs implemented by the CPU. */
1433 int isa; /* ISA level. */
1434 int cpu; /* CPU number (default CPU if ISA). */
1435 };
1436
1437 #define MIPS_CPU_IS_ISA 0x0001 /* Is this an ISA? (If 0, a CPU.) */
1438
1439 static const struct mips_cpu_info *mips_parse_cpu (const char *, const char *);
1440 static const struct mips_cpu_info *mips_cpu_info_from_isa (int);
1441 static const struct mips_cpu_info *mips_cpu_info_from_arch (int);
1442 \f
1443 /* Command-line options. */
1444 const char *md_shortopts = "O::g::G:";
1445
1446 enum options
1447 {
1448 OPTION_MARCH = OPTION_MD_BASE,
1449 OPTION_MTUNE,
1450 OPTION_MIPS1,
1451 OPTION_MIPS2,
1452 OPTION_MIPS3,
1453 OPTION_MIPS4,
1454 OPTION_MIPS5,
1455 OPTION_MIPS32,
1456 OPTION_MIPS64,
1457 OPTION_MIPS32R2,
1458 OPTION_MIPS32R3,
1459 OPTION_MIPS32R5,
1460 OPTION_MIPS32R6,
1461 OPTION_MIPS64R2,
1462 OPTION_MIPS64R3,
1463 OPTION_MIPS64R5,
1464 OPTION_MIPS64R6,
1465 OPTION_MIPS16,
1466 OPTION_NO_MIPS16,
1467 OPTION_MIPS3D,
1468 OPTION_NO_MIPS3D,
1469 OPTION_MDMX,
1470 OPTION_NO_MDMX,
1471 OPTION_DSP,
1472 OPTION_NO_DSP,
1473 OPTION_MT,
1474 OPTION_NO_MT,
1475 OPTION_VIRT,
1476 OPTION_NO_VIRT,
1477 OPTION_MSA,
1478 OPTION_NO_MSA,
1479 OPTION_SMARTMIPS,
1480 OPTION_NO_SMARTMIPS,
1481 OPTION_DSPR2,
1482 OPTION_NO_DSPR2,
1483 OPTION_DSPR3,
1484 OPTION_NO_DSPR3,
1485 OPTION_EVA,
1486 OPTION_NO_EVA,
1487 OPTION_XPA,
1488 OPTION_NO_XPA,
1489 OPTION_MICROMIPS,
1490 OPTION_NO_MICROMIPS,
1491 OPTION_MCU,
1492 OPTION_NO_MCU,
1493 OPTION_MIPS16E2,
1494 OPTION_NO_MIPS16E2,
1495 OPTION_CRC,
1496 OPTION_NO_CRC,
1497 OPTION_M4650,
1498 OPTION_NO_M4650,
1499 OPTION_M4010,
1500 OPTION_NO_M4010,
1501 OPTION_M4100,
1502 OPTION_NO_M4100,
1503 OPTION_M3900,
1504 OPTION_NO_M3900,
1505 OPTION_M7000_HILO_FIX,
1506 OPTION_MNO_7000_HILO_FIX,
1507 OPTION_FIX_24K,
1508 OPTION_NO_FIX_24K,
1509 OPTION_FIX_RM7000,
1510 OPTION_NO_FIX_RM7000,
1511 OPTION_FIX_LOONGSON3_LLSC,
1512 OPTION_NO_FIX_LOONGSON3_LLSC,
1513 OPTION_FIX_LOONGSON2F_JUMP,
1514 OPTION_NO_FIX_LOONGSON2F_JUMP,
1515 OPTION_FIX_LOONGSON2F_NOP,
1516 OPTION_NO_FIX_LOONGSON2F_NOP,
1517 OPTION_FIX_VR4120,
1518 OPTION_NO_FIX_VR4120,
1519 OPTION_FIX_VR4130,
1520 OPTION_NO_FIX_VR4130,
1521 OPTION_FIX_CN63XXP1,
1522 OPTION_NO_FIX_CN63XXP1,
1523 OPTION_FIX_R5900,
1524 OPTION_NO_FIX_R5900,
1525 OPTION_TRAP,
1526 OPTION_BREAK,
1527 OPTION_EB,
1528 OPTION_EL,
1529 OPTION_FP32,
1530 OPTION_GP32,
1531 OPTION_CONSTRUCT_FLOATS,
1532 OPTION_NO_CONSTRUCT_FLOATS,
1533 OPTION_FP64,
1534 OPTION_FPXX,
1535 OPTION_GP64,
1536 OPTION_RELAX_BRANCH,
1537 OPTION_NO_RELAX_BRANCH,
1538 OPTION_IGNORE_BRANCH_ISA,
1539 OPTION_NO_IGNORE_BRANCH_ISA,
1540 OPTION_INSN32,
1541 OPTION_NO_INSN32,
1542 OPTION_MSHARED,
1543 OPTION_MNO_SHARED,
1544 OPTION_MSYM32,
1545 OPTION_MNO_SYM32,
1546 OPTION_SOFT_FLOAT,
1547 OPTION_HARD_FLOAT,
1548 OPTION_SINGLE_FLOAT,
1549 OPTION_DOUBLE_FLOAT,
1550 OPTION_32,
1551 OPTION_CALL_SHARED,
1552 OPTION_CALL_NONPIC,
1553 OPTION_NON_SHARED,
1554 OPTION_XGOT,
1555 OPTION_MABI,
1556 OPTION_N32,
1557 OPTION_64,
1558 OPTION_MDEBUG,
1559 OPTION_NO_MDEBUG,
1560 OPTION_PDR,
1561 OPTION_NO_PDR,
1562 OPTION_MVXWORKS_PIC,
1563 OPTION_NAN,
1564 OPTION_ODD_SPREG,
1565 OPTION_NO_ODD_SPREG,
1566 OPTION_GINV,
1567 OPTION_NO_GINV,
1568 OPTION_LOONGSON_MMI,
1569 OPTION_NO_LOONGSON_MMI,
1570 OPTION_LOONGSON_CAM,
1571 OPTION_NO_LOONGSON_CAM,
1572 OPTION_LOONGSON_EXT,
1573 OPTION_NO_LOONGSON_EXT,
1574 OPTION_LOONGSON_EXT2,
1575 OPTION_NO_LOONGSON_EXT2,
1576 OPTION_END_OF_ENUM
1577 };
1578
1579 struct option md_longopts[] =
1580 {
1581 /* Options which specify architecture. */
1582 {"march", required_argument, NULL, OPTION_MARCH},
1583 {"mtune", required_argument, NULL, OPTION_MTUNE},
1584 {"mips0", no_argument, NULL, OPTION_MIPS1},
1585 {"mips1", no_argument, NULL, OPTION_MIPS1},
1586 {"mips2", no_argument, NULL, OPTION_MIPS2},
1587 {"mips3", no_argument, NULL, OPTION_MIPS3},
1588 {"mips4", no_argument, NULL, OPTION_MIPS4},
1589 {"mips5", no_argument, NULL, OPTION_MIPS5},
1590 {"mips32", no_argument, NULL, OPTION_MIPS32},
1591 {"mips64", no_argument, NULL, OPTION_MIPS64},
1592 {"mips32r2", no_argument, NULL, OPTION_MIPS32R2},
1593 {"mips32r3", no_argument, NULL, OPTION_MIPS32R3},
1594 {"mips32r5", no_argument, NULL, OPTION_MIPS32R5},
1595 {"mips32r6", no_argument, NULL, OPTION_MIPS32R6},
1596 {"mips64r2", no_argument, NULL, OPTION_MIPS64R2},
1597 {"mips64r3", no_argument, NULL, OPTION_MIPS64R3},
1598 {"mips64r5", no_argument, NULL, OPTION_MIPS64R5},
1599 {"mips64r6", no_argument, NULL, OPTION_MIPS64R6},
1600
1601 /* Options which specify Application Specific Extensions (ASEs). */
1602 {"mips16", no_argument, NULL, OPTION_MIPS16},
1603 {"no-mips16", no_argument, NULL, OPTION_NO_MIPS16},
1604 {"mips3d", no_argument, NULL, OPTION_MIPS3D},
1605 {"no-mips3d", no_argument, NULL, OPTION_NO_MIPS3D},
1606 {"mdmx", no_argument, NULL, OPTION_MDMX},
1607 {"no-mdmx", no_argument, NULL, OPTION_NO_MDMX},
1608 {"mdsp", no_argument, NULL, OPTION_DSP},
1609 {"mno-dsp", no_argument, NULL, OPTION_NO_DSP},
1610 {"mmt", no_argument, NULL, OPTION_MT},
1611 {"mno-mt", no_argument, NULL, OPTION_NO_MT},
1612 {"msmartmips", no_argument, NULL, OPTION_SMARTMIPS},
1613 {"mno-smartmips", no_argument, NULL, OPTION_NO_SMARTMIPS},
1614 {"mdspr2", no_argument, NULL, OPTION_DSPR2},
1615 {"mno-dspr2", no_argument, NULL, OPTION_NO_DSPR2},
1616 {"mdspr3", no_argument, NULL, OPTION_DSPR3},
1617 {"mno-dspr3", no_argument, NULL, OPTION_NO_DSPR3},
1618 {"meva", no_argument, NULL, OPTION_EVA},
1619 {"mno-eva", no_argument, NULL, OPTION_NO_EVA},
1620 {"mmicromips", no_argument, NULL, OPTION_MICROMIPS},
1621 {"mno-micromips", no_argument, NULL, OPTION_NO_MICROMIPS},
1622 {"mmcu", no_argument, NULL, OPTION_MCU},
1623 {"mno-mcu", no_argument, NULL, OPTION_NO_MCU},
1624 {"mvirt", no_argument, NULL, OPTION_VIRT},
1625 {"mno-virt", no_argument, NULL, OPTION_NO_VIRT},
1626 {"mmsa", no_argument, NULL, OPTION_MSA},
1627 {"mno-msa", no_argument, NULL, OPTION_NO_MSA},
1628 {"mxpa", no_argument, NULL, OPTION_XPA},
1629 {"mno-xpa", no_argument, NULL, OPTION_NO_XPA},
1630 {"mmips16e2", no_argument, NULL, OPTION_MIPS16E2},
1631 {"mno-mips16e2", no_argument, NULL, OPTION_NO_MIPS16E2},
1632 {"mcrc", no_argument, NULL, OPTION_CRC},
1633 {"mno-crc", no_argument, NULL, OPTION_NO_CRC},
1634 {"mginv", no_argument, NULL, OPTION_GINV},
1635 {"mno-ginv", no_argument, NULL, OPTION_NO_GINV},
1636 {"mloongson-mmi", no_argument, NULL, OPTION_LOONGSON_MMI},
1637 {"mno-loongson-mmi", no_argument, NULL, OPTION_NO_LOONGSON_MMI},
1638 {"mloongson-cam", no_argument, NULL, OPTION_LOONGSON_CAM},
1639 {"mno-loongson-cam", no_argument, NULL, OPTION_NO_LOONGSON_CAM},
1640 {"mloongson-ext", no_argument, NULL, OPTION_LOONGSON_EXT},
1641 {"mno-loongson-ext", no_argument, NULL, OPTION_NO_LOONGSON_EXT},
1642 {"mloongson-ext2", no_argument, NULL, OPTION_LOONGSON_EXT2},
1643 {"mno-loongson-ext2", no_argument, NULL, OPTION_NO_LOONGSON_EXT2},
1644
1645 /* Old-style architecture options. Don't add more of these. */
1646 {"m4650", no_argument, NULL, OPTION_M4650},
1647 {"no-m4650", no_argument, NULL, OPTION_NO_M4650},
1648 {"m4010", no_argument, NULL, OPTION_M4010},
1649 {"no-m4010", no_argument, NULL, OPTION_NO_M4010},
1650 {"m4100", no_argument, NULL, OPTION_M4100},
1651 {"no-m4100", no_argument, NULL, OPTION_NO_M4100},
1652 {"m3900", no_argument, NULL, OPTION_M3900},
1653 {"no-m3900", no_argument, NULL, OPTION_NO_M3900},
1654
1655 /* Options which enable bug fixes. */
1656 {"mfix7000", no_argument, NULL, OPTION_M7000_HILO_FIX},
1657 {"no-fix-7000", no_argument, NULL, OPTION_MNO_7000_HILO_FIX},
1658 {"mno-fix7000", no_argument, NULL, OPTION_MNO_7000_HILO_FIX},
1659 {"mfix-loongson3-llsc", no_argument, NULL, OPTION_FIX_LOONGSON3_LLSC},
1660 {"mno-fix-loongson3-llsc", no_argument, NULL, OPTION_NO_FIX_LOONGSON3_LLSC},
1661 {"mfix-loongson2f-jump", no_argument, NULL, OPTION_FIX_LOONGSON2F_JUMP},
1662 {"mno-fix-loongson2f-jump", no_argument, NULL, OPTION_NO_FIX_LOONGSON2F_JUMP},
1663 {"mfix-loongson2f-nop", no_argument, NULL, OPTION_FIX_LOONGSON2F_NOP},
1664 {"mno-fix-loongson2f-nop", no_argument, NULL, OPTION_NO_FIX_LOONGSON2F_NOP},
1665 {"mfix-vr4120", no_argument, NULL, OPTION_FIX_VR4120},
1666 {"mno-fix-vr4120", no_argument, NULL, OPTION_NO_FIX_VR4120},
1667 {"mfix-vr4130", no_argument, NULL, OPTION_FIX_VR4130},
1668 {"mno-fix-vr4130", no_argument, NULL, OPTION_NO_FIX_VR4130},
1669 {"mfix-24k", no_argument, NULL, OPTION_FIX_24K},
1670 {"mno-fix-24k", no_argument, NULL, OPTION_NO_FIX_24K},
1671 {"mfix-rm7000", no_argument, NULL, OPTION_FIX_RM7000},
1672 {"mno-fix-rm7000", no_argument, NULL, OPTION_NO_FIX_RM7000},
1673 {"mfix-cn63xxp1", no_argument, NULL, OPTION_FIX_CN63XXP1},
1674 {"mno-fix-cn63xxp1", no_argument, NULL, OPTION_NO_FIX_CN63XXP1},
1675 {"mfix-r5900", no_argument, NULL, OPTION_FIX_R5900},
1676 {"mno-fix-r5900", no_argument, NULL, OPTION_NO_FIX_R5900},
1677
1678 /* Miscellaneous options. */
1679 {"trap", no_argument, NULL, OPTION_TRAP},
1680 {"no-break", no_argument, NULL, OPTION_TRAP},
1681 {"break", no_argument, NULL, OPTION_BREAK},
1682 {"no-trap", no_argument, NULL, OPTION_BREAK},
1683 {"EB", no_argument, NULL, OPTION_EB},
1684 {"EL", no_argument, NULL, OPTION_EL},
1685 {"mfp32", no_argument, NULL, OPTION_FP32},
1686 {"mgp32", no_argument, NULL, OPTION_GP32},
1687 {"construct-floats", no_argument, NULL, OPTION_CONSTRUCT_FLOATS},
1688 {"no-construct-floats", no_argument, NULL, OPTION_NO_CONSTRUCT_FLOATS},
1689 {"mfp64", no_argument, NULL, OPTION_FP64},
1690 {"mfpxx", no_argument, NULL, OPTION_FPXX},
1691 {"mgp64", no_argument, NULL, OPTION_GP64},
1692 {"relax-branch", no_argument, NULL, OPTION_RELAX_BRANCH},
1693 {"no-relax-branch", no_argument, NULL, OPTION_NO_RELAX_BRANCH},
1694 {"mignore-branch-isa", no_argument, NULL, OPTION_IGNORE_BRANCH_ISA},
1695 {"mno-ignore-branch-isa", no_argument, NULL, OPTION_NO_IGNORE_BRANCH_ISA},
1696 {"minsn32", no_argument, NULL, OPTION_INSN32},
1697 {"mno-insn32", no_argument, NULL, OPTION_NO_INSN32},
1698 {"mshared", no_argument, NULL, OPTION_MSHARED},
1699 {"mno-shared", no_argument, NULL, OPTION_MNO_SHARED},
1700 {"msym32", no_argument, NULL, OPTION_MSYM32},
1701 {"mno-sym32", no_argument, NULL, OPTION_MNO_SYM32},
1702 {"msoft-float", no_argument, NULL, OPTION_SOFT_FLOAT},
1703 {"mhard-float", no_argument, NULL, OPTION_HARD_FLOAT},
1704 {"msingle-float", no_argument, NULL, OPTION_SINGLE_FLOAT},
1705 {"mdouble-float", no_argument, NULL, OPTION_DOUBLE_FLOAT},
1706 {"modd-spreg", no_argument, NULL, OPTION_ODD_SPREG},
1707 {"mno-odd-spreg", no_argument, NULL, OPTION_NO_ODD_SPREG},
1708
1709 /* Strictly speaking this next option is ELF specific,
1710 but we allow it for other ports as well in order to
1711 make testing easier. */
1712 {"32", no_argument, NULL, OPTION_32},
1713
1714 /* ELF-specific options. */
1715 {"KPIC", no_argument, NULL, OPTION_CALL_SHARED},
1716 {"call_shared", no_argument, NULL, OPTION_CALL_SHARED},
1717 {"call_nonpic", no_argument, NULL, OPTION_CALL_NONPIC},
1718 {"non_shared", no_argument, NULL, OPTION_NON_SHARED},
1719 {"xgot", no_argument, NULL, OPTION_XGOT},
1720 {"mabi", required_argument, NULL, OPTION_MABI},
1721 {"n32", no_argument, NULL, OPTION_N32},
1722 {"64", no_argument, NULL, OPTION_64},
1723 {"mdebug", no_argument, NULL, OPTION_MDEBUG},
1724 {"no-mdebug", no_argument, NULL, OPTION_NO_MDEBUG},
1725 {"mpdr", no_argument, NULL, OPTION_PDR},
1726 {"mno-pdr", no_argument, NULL, OPTION_NO_PDR},
1727 {"mvxworks-pic", no_argument, NULL, OPTION_MVXWORKS_PIC},
1728 {"mnan", required_argument, NULL, OPTION_NAN},
1729
1730 {NULL, no_argument, NULL, 0}
1731 };
1732 size_t md_longopts_size = sizeof (md_longopts);
1733 \f
1734 /* Information about either an Application Specific Extension or an
1735 optional architecture feature that, for simplicity, we treat in the
1736 same way as an ASE. */
1737 struct mips_ase
1738 {
1739 /* The name of the ASE, used in both the command-line and .set options. */
1740 const char *name;
1741
1742 /* The associated ASE_* flags. If the ASE is available on both 32-bit
1743 and 64-bit architectures, the flags here refer to the subset that
1744 is available on both. */
1745 unsigned int flags;
1746
1747 /* The ASE_* flag used for instructions that are available on 64-bit
1748 architectures but that are not included in FLAGS. */
1749 unsigned int flags64;
1750
1751 /* The command-line options that turn the ASE on and off. */
1752 int option_on;
1753 int option_off;
1754
1755 /* The minimum required architecture revisions for MIPS32, MIPS64,
1756 microMIPS32 and microMIPS64, or -1 if the extension isn't supported. */
1757 int mips32_rev;
1758 int mips64_rev;
1759 int micromips32_rev;
1760 int micromips64_rev;
1761
1762 /* The architecture where the ASE was removed or -1 if the extension has not
1763 been removed. */
1764 int rem_rev;
1765 };
1766
1767 /* A table of all supported ASEs. */
1768 static const struct mips_ase mips_ases[] = {
1769 { "dsp", ASE_DSP, ASE_DSP64,
1770 OPTION_DSP, OPTION_NO_DSP,
1771 2, 2, 2, 2,
1772 -1 },
1773
1774 { "dspr2", ASE_DSP | ASE_DSPR2, 0,
1775 OPTION_DSPR2, OPTION_NO_DSPR2,
1776 2, 2, 2, 2,
1777 -1 },
1778
1779 { "dspr3", ASE_DSP | ASE_DSPR2 | ASE_DSPR3, 0,
1780 OPTION_DSPR3, OPTION_NO_DSPR3,
1781 6, 6, -1, -1,
1782 -1 },
1783
1784 { "eva", ASE_EVA, 0,
1785 OPTION_EVA, OPTION_NO_EVA,
1786 2, 2, 2, 2,
1787 -1 },
1788
1789 { "mcu", ASE_MCU, 0,
1790 OPTION_MCU, OPTION_NO_MCU,
1791 2, 2, 2, 2,
1792 -1 },
1793
1794 /* Deprecated in MIPS64r5, but we don't implement that yet. */
1795 { "mdmx", ASE_MDMX, 0,
1796 OPTION_MDMX, OPTION_NO_MDMX,
1797 -1, 1, -1, -1,
1798 6 },
1799
1800 /* Requires 64-bit FPRs, so the minimum MIPS32 revision is 2. */
1801 { "mips3d", ASE_MIPS3D, 0,
1802 OPTION_MIPS3D, OPTION_NO_MIPS3D,
1803 2, 1, -1, -1,
1804 6 },
1805
1806 { "mt", ASE_MT, 0,
1807 OPTION_MT, OPTION_NO_MT,
1808 2, 2, -1, -1,
1809 -1 },
1810
1811 { "smartmips", ASE_SMARTMIPS, 0,
1812 OPTION_SMARTMIPS, OPTION_NO_SMARTMIPS,
1813 1, -1, -1, -1,
1814 6 },
1815
1816 { "virt", ASE_VIRT, ASE_VIRT64,
1817 OPTION_VIRT, OPTION_NO_VIRT,
1818 2, 2, 2, 2,
1819 -1 },
1820
1821 { "msa", ASE_MSA, ASE_MSA64,
1822 OPTION_MSA, OPTION_NO_MSA,
1823 2, 2, 2, 2,
1824 -1 },
1825
1826 { "xpa", ASE_XPA, 0,
1827 OPTION_XPA, OPTION_NO_XPA,
1828 2, 2, 2, 2,
1829 -1 },
1830
1831 { "mips16e2", ASE_MIPS16E2, 0,
1832 OPTION_MIPS16E2, OPTION_NO_MIPS16E2,
1833 2, 2, -1, -1,
1834 6 },
1835
1836 { "crc", ASE_CRC, ASE_CRC64,
1837 OPTION_CRC, OPTION_NO_CRC,
1838 6, 6, -1, -1,
1839 -1 },
1840
1841 { "ginv", ASE_GINV, 0,
1842 OPTION_GINV, OPTION_NO_GINV,
1843 6, 6, 6, 6,
1844 -1 },
1845
1846 { "loongson-mmi", ASE_LOONGSON_MMI, 0,
1847 OPTION_LOONGSON_MMI, OPTION_NO_LOONGSON_MMI,
1848 0, 0, -1, -1,
1849 -1 },
1850
1851 { "loongson-cam", ASE_LOONGSON_CAM, 0,
1852 OPTION_LOONGSON_CAM, OPTION_NO_LOONGSON_CAM,
1853 0, 0, -1, -1,
1854 -1 },
1855
1856 { "loongson-ext", ASE_LOONGSON_EXT, 0,
1857 OPTION_LOONGSON_EXT, OPTION_NO_LOONGSON_EXT,
1858 0, 0, -1, -1,
1859 -1 },
1860
1861 { "loongson-ext2", ASE_LOONGSON_EXT | ASE_LOONGSON_EXT2, 0,
1862 OPTION_LOONGSON_EXT2, OPTION_NO_LOONGSON_EXT2,
1863 0, 0, -1, -1,
1864 -1 },
1865 };
1866
1867 /* The set of ASEs that require -mfp64. */
1868 #define FP64_ASES (ASE_MIPS3D | ASE_MDMX | ASE_MSA)
1869
1870 /* Groups of ASE_* flags that represent different revisions of an ASE. */
1871 static const unsigned int mips_ase_groups[] = {
1872 ASE_DSP | ASE_DSPR2 | ASE_DSPR3,
1873 ASE_LOONGSON_EXT | ASE_LOONGSON_EXT2
1874 };
1875 \f
1876 /* Pseudo-op table.
1877
1878 The following pseudo-ops from the Kane and Heinrich MIPS book
1879 should be defined here, but are currently unsupported: .alias,
1880 .galive, .gjaldef, .gjrlive, .livereg, .noalias.
1881
1882 The following pseudo-ops from the Kane and Heinrich MIPS book are
1883 specific to the type of debugging information being generated, and
1884 should be defined by the object format: .aent, .begin, .bend,
1885 .bgnb, .end, .endb, .ent, .fmask, .frame, .loc, .mask, .verstamp,
1886 .vreg.
1887
1888 The following pseudo-ops from the Kane and Heinrich MIPS book are
1889 not MIPS CPU specific, but are also not specific to the object file
1890 format. This file is probably the best place to define them, but
1891 they are not currently supported: .asm0, .endr, .lab, .struct. */
1892
1893 static const pseudo_typeS mips_pseudo_table[] =
1894 {
1895 /* MIPS specific pseudo-ops. */
1896 {"option", s_option, 0},
1897 {"set", s_mipsset, 0},
1898 {"rdata", s_change_sec, 'r'},
1899 {"sdata", s_change_sec, 's'},
1900 {"livereg", s_ignore, 0},
1901 {"abicalls", s_abicalls, 0},
1902 {"cpload", s_cpload, 0},
1903 {"cpsetup", s_cpsetup, 0},
1904 {"cplocal", s_cplocal, 0},
1905 {"cprestore", s_cprestore, 0},
1906 {"cpreturn", s_cpreturn, 0},
1907 {"dtprelword", s_dtprelword, 0},
1908 {"dtpreldword", s_dtpreldword, 0},
1909 {"tprelword", s_tprelword, 0},
1910 {"tpreldword", s_tpreldword, 0},
1911 {"gpvalue", s_gpvalue, 0},
1912 {"gpword", s_gpword, 0},
1913 {"gpdword", s_gpdword, 0},
1914 {"ehword", s_ehword, 0},
1915 {"cpadd", s_cpadd, 0},
1916 {"insn", s_insn, 0},
1917 {"nan", s_nan, 0},
1918 {"module", s_module, 0},
1919
1920 /* Relatively generic pseudo-ops that happen to be used on MIPS
1921 chips. */
1922 {"asciiz", stringer, 8 + 1},
1923 {"bss", s_change_sec, 'b'},
1924 {"err", s_err, 0},
1925 {"half", s_cons, 1},
1926 {"dword", s_cons, 3},
1927 {"weakext", s_mips_weakext, 0},
1928 {"origin", s_org, 0},
1929 {"repeat", s_rept, 0},
1930
1931 /* For MIPS this is non-standard, but we define it for consistency. */
1932 {"sbss", s_change_sec, 'B'},
1933
1934 /* These pseudo-ops are defined in read.c, but must be overridden
1935 here for one reason or another. */
1936 {"align", s_align, 0},
1937 {"byte", s_cons, 0},
1938 {"data", s_change_sec, 'd'},
1939 {"double", s_float_cons, 'd'},
1940 {"float", s_float_cons, 'f'},
1941 {"globl", s_mips_globl, 0},
1942 {"global", s_mips_globl, 0},
1943 {"hword", s_cons, 1},
1944 {"int", s_cons, 2},
1945 {"long", s_cons, 2},
1946 {"octa", s_cons, 4},
1947 {"quad", s_cons, 3},
1948 {"section", s_change_section, 0},
1949 {"short", s_cons, 1},
1950 {"single", s_float_cons, 'f'},
1951 {"stabd", s_mips_stab, 'd'},
1952 {"stabn", s_mips_stab, 'n'},
1953 {"stabs", s_mips_stab, 's'},
1954 {"text", s_change_sec, 't'},
1955 {"word", s_cons, 2},
1956
1957 { "extern", ecoff_directive_extern, 0},
1958
1959 { NULL, NULL, 0 },
1960 };
1961
1962 static const pseudo_typeS mips_nonecoff_pseudo_table[] =
1963 {
1964 /* These pseudo-ops should be defined by the object file format.
1965 However, a.out doesn't support them, so we have versions here. */
1966 {"aent", s_mips_ent, 1},
1967 {"bgnb", s_ignore, 0},
1968 {"end", s_mips_end, 0},
1969 {"endb", s_ignore, 0},
1970 {"ent", s_mips_ent, 0},
1971 {"file", s_mips_file, 0},
1972 {"fmask", s_mips_mask, 'F'},
1973 {"frame", s_mips_frame, 0},
1974 {"loc", s_mips_loc, 0},
1975 {"mask", s_mips_mask, 'R'},
1976 {"verstamp", s_ignore, 0},
1977 { NULL, NULL, 0 },
1978 };
1979
1980 /* Export the ABI address size for use by TC_ADDRESS_BYTES for the
1981 purpose of the `.dc.a' internal pseudo-op. */
1982
1983 int
1984 mips_address_bytes (void)
1985 {
1986 file_mips_check_options ();
1987 return HAVE_64BIT_ADDRESSES ? 8 : 4;
1988 }
1989
1990 extern void pop_insert (const pseudo_typeS *);
1991
1992 void
1993 mips_pop_insert (void)
1994 {
1995 pop_insert (mips_pseudo_table);
1996 if (! ECOFF_DEBUGGING)
1997 pop_insert (mips_nonecoff_pseudo_table);
1998 }
1999 \f
2000 /* Symbols labelling the current insn. */
2001
2002 struct insn_label_list
2003 {
2004 struct insn_label_list *next;
2005 symbolS *label;
2006 };
2007
2008 static struct insn_label_list *free_insn_labels;
2009 #define label_list tc_segment_info_data.labels
2010
2011 static void mips_clear_insn_labels (void);
2012 static void mips_mark_labels (void);
2013 static void mips_compressed_mark_labels (void);
2014
2015 static inline void
2016 mips_clear_insn_labels (void)
2017 {
2018 struct insn_label_list **pl;
2019 segment_info_type *si;
2020
2021 if (now_seg)
2022 {
2023 for (pl = &free_insn_labels; *pl != NULL; pl = &(*pl)->next)
2024 ;
2025
2026 si = seg_info (now_seg);
2027 *pl = si->label_list;
2028 si->label_list = NULL;
2029 }
2030 }
2031
2032 /* Mark instruction labels in MIPS16/microMIPS mode. */
2033
2034 static inline void
2035 mips_mark_labels (void)
2036 {
2037 if (HAVE_CODE_COMPRESSION)
2038 mips_compressed_mark_labels ();
2039 }
2040 \f
2041 static char *expr_end;
2042
2043 /* An expression in a macro instruction. This is set by mips_ip and
2044 mips16_ip and when populated is always an O_constant. */
2045
2046 static expressionS imm_expr;
2047
2048 /* The relocatable field in an instruction and the relocs associated
2049 with it. These variables are used for instructions like LUI and
2050 JAL as well as true offsets. They are also used for address
2051 operands in macros. */
2052
2053 static expressionS offset_expr;
2054 static bfd_reloc_code_real_type offset_reloc[3]
2055 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
2056
2057 /* This is set to the resulting size of the instruction to be produced
2058 by mips16_ip if an explicit extension is used or by mips_ip if an
2059 explicit size is supplied. */
2060
2061 static unsigned int forced_insn_length;
2062
2063 /* True if we are assembling an instruction. All dot symbols defined during
2064 this time should be treated as code labels. */
2065
2066 static bfd_boolean mips_assembling_insn;
2067
2068 /* The pdr segment for per procedure frame/regmask info. Not used for
2069 ECOFF debugging. */
2070
2071 static segT pdr_seg;
2072
2073 /* The default target format to use. */
2074
2075 #if defined (TE_FreeBSD)
2076 #define ELF_TARGET(PREFIX, ENDIAN) PREFIX "trad" ENDIAN "mips-freebsd"
2077 #elif defined (TE_TMIPS)
2078 #define ELF_TARGET(PREFIX, ENDIAN) PREFIX "trad" ENDIAN "mips"
2079 #else
2080 #define ELF_TARGET(PREFIX, ENDIAN) PREFIX ENDIAN "mips"
2081 #endif
2082
2083 const char *
2084 mips_target_format (void)
2085 {
2086 switch (OUTPUT_FLAVOR)
2087 {
2088 case bfd_target_elf_flavour:
2089 #ifdef TE_VXWORKS
2090 if (!HAVE_64BIT_OBJECTS && !HAVE_NEWABI)
2091 return (target_big_endian
2092 ? "elf32-bigmips-vxworks"
2093 : "elf32-littlemips-vxworks");
2094 #endif
2095 return (target_big_endian
2096 ? (HAVE_64BIT_OBJECTS
2097 ? ELF_TARGET ("elf64-", "big")
2098 : (HAVE_NEWABI
2099 ? ELF_TARGET ("elf32-n", "big")
2100 : ELF_TARGET ("elf32-", "big")))
2101 : (HAVE_64BIT_OBJECTS
2102 ? ELF_TARGET ("elf64-", "little")
2103 : (HAVE_NEWABI
2104 ? ELF_TARGET ("elf32-n", "little")
2105 : ELF_TARGET ("elf32-", "little"))));
2106 default:
2107 abort ();
2108 return NULL;
2109 }
2110 }
2111
2112 /* Return the ISA revision that is currently in use, or 0 if we are
2113 generating code for MIPS V or below. */
2114
2115 static int
2116 mips_isa_rev (void)
2117 {
2118 if (mips_opts.isa == ISA_MIPS32R2 || mips_opts.isa == ISA_MIPS64R2)
2119 return 2;
2120
2121 if (mips_opts.isa == ISA_MIPS32R3 || mips_opts.isa == ISA_MIPS64R3)
2122 return 3;
2123
2124 if (mips_opts.isa == ISA_MIPS32R5 || mips_opts.isa == ISA_MIPS64R5)
2125 return 5;
2126
2127 if (mips_opts.isa == ISA_MIPS32R6 || mips_opts.isa == ISA_MIPS64R6)
2128 return 6;
2129
2130 /* microMIPS implies revision 2 or above. */
2131 if (mips_opts.micromips)
2132 return 2;
2133
2134 if (mips_opts.isa == ISA_MIPS32 || mips_opts.isa == ISA_MIPS64)
2135 return 1;
2136
2137 return 0;
2138 }
2139
2140 /* Return the mask of all ASEs that are revisions of those in FLAGS. */
2141
2142 static unsigned int
2143 mips_ase_mask (unsigned int flags)
2144 {
2145 unsigned int i;
2146
2147 for (i = 0; i < ARRAY_SIZE (mips_ase_groups); i++)
2148 if (flags & mips_ase_groups[i])
2149 flags |= mips_ase_groups[i];
2150 return flags;
2151 }
2152
2153 /* Check whether the current ISA supports ASE. Issue a warning if
2154 appropriate. */
2155
2156 static void
2157 mips_check_isa_supports_ase (const struct mips_ase *ase)
2158 {
2159 const char *base;
2160 int min_rev, size;
2161 static unsigned int warned_isa;
2162 static unsigned int warned_fp32;
2163
2164 if (ISA_HAS_64BIT_REGS (mips_opts.isa))
2165 min_rev = mips_opts.micromips ? ase->micromips64_rev : ase->mips64_rev;
2166 else
2167 min_rev = mips_opts.micromips ? ase->micromips32_rev : ase->mips32_rev;
2168 if ((min_rev < 0 || mips_isa_rev () < min_rev)
2169 && (warned_isa & ase->flags) != ase->flags)
2170 {
2171 warned_isa |= ase->flags;
2172 base = mips_opts.micromips ? "microMIPS" : "MIPS";
2173 size = ISA_HAS_64BIT_REGS (mips_opts.isa) ? 64 : 32;
2174 if (min_rev < 0)
2175 as_warn (_("the %d-bit %s architecture does not support the"
2176 " `%s' extension"), size, base, ase->name);
2177 else
2178 as_warn (_("the `%s' extension requires %s%d revision %d or greater"),
2179 ase->name, base, size, min_rev);
2180 }
2181 else if ((ase->rem_rev > 0 && mips_isa_rev () >= ase->rem_rev)
2182 && (warned_isa & ase->flags) != ase->flags)
2183 {
2184 warned_isa |= ase->flags;
2185 base = mips_opts.micromips ? "microMIPS" : "MIPS";
2186 size = ISA_HAS_64BIT_REGS (mips_opts.isa) ? 64 : 32;
2187 as_warn (_("the `%s' extension was removed in %s%d revision %d"),
2188 ase->name, base, size, ase->rem_rev);
2189 }
2190
2191 if ((ase->flags & FP64_ASES)
2192 && mips_opts.fp != 64
2193 && (warned_fp32 & ase->flags) != ase->flags)
2194 {
2195 warned_fp32 |= ase->flags;
2196 as_warn (_("the `%s' extension requires 64-bit FPRs"), ase->name);
2197 }
2198 }
2199
2200 /* Check all enabled ASEs to see whether they are supported by the
2201 chosen architecture. */
2202
2203 static void
2204 mips_check_isa_supports_ases (void)
2205 {
2206 unsigned int i, mask;
2207
2208 for (i = 0; i < ARRAY_SIZE (mips_ases); i++)
2209 {
2210 mask = mips_ase_mask (mips_ases[i].flags);
2211 if ((mips_opts.ase & mask) == mips_ases[i].flags)
2212 mips_check_isa_supports_ase (&mips_ases[i]);
2213 }
2214 }
2215
2216 /* Set the state of ASE to ENABLED_P. Return the mask of ASE_* flags
2217 that were affected. */
2218
2219 static unsigned int
2220 mips_set_ase (const struct mips_ase *ase, struct mips_set_options *opts,
2221 bfd_boolean enabled_p)
2222 {
2223 unsigned int mask;
2224
2225 mask = mips_ase_mask (ase->flags);
2226 opts->ase &= ~mask;
2227
2228 /* Clear combination ASE flags, which need to be recalculated based on
2229 updated regular ASE settings. */
2230 opts->ase &= ~(ASE_MIPS16E2_MT | ASE_XPA_VIRT | ASE_EVA_R6);
2231
2232 if (enabled_p)
2233 opts->ase |= ase->flags;
2234
2235 /* The Virtualization ASE has eXtended Physical Addressing (XPA)
2236 instructions which are only valid when both ASEs are enabled.
2237 This sets the ASE_XPA_VIRT flag when both ASEs are present. */
2238 if ((opts->ase & (ASE_XPA | ASE_VIRT)) == (ASE_XPA | ASE_VIRT))
2239 {
2240 opts->ase |= ASE_XPA_VIRT;
2241 mask |= ASE_XPA_VIRT;
2242 }
2243 if ((opts->ase & (ASE_MIPS16E2 | ASE_MT)) == (ASE_MIPS16E2 | ASE_MT))
2244 {
2245 opts->ase |= ASE_MIPS16E2_MT;
2246 mask |= ASE_MIPS16E2_MT;
2247 }
2248
2249 /* The EVA Extension has instructions which are only valid when the R6 ISA
2250 is enabled. This sets the ASE_EVA_R6 flag when both EVA and R6 ISA are
2251 present. */
2252 if (((opts->ase & ASE_EVA) != 0) && ISA_IS_R6 (opts->isa))
2253 {
2254 opts->ase |= ASE_EVA_R6;
2255 mask |= ASE_EVA_R6;
2256 }
2257
2258 return mask;
2259 }
2260
2261 /* Return the ASE called NAME, or null if none. */
2262
2263 static const struct mips_ase *
2264 mips_lookup_ase (const char *name)
2265 {
2266 unsigned int i;
2267
2268 for (i = 0; i < ARRAY_SIZE (mips_ases); i++)
2269 if (strcmp (name, mips_ases[i].name) == 0)
2270 return &mips_ases[i];
2271 return NULL;
2272 }
2273
2274 /* Return the length of a microMIPS instruction in bytes. If bits of
2275 the mask beyond the low 16 are 0, then it is a 16-bit instruction,
2276 otherwise it is a 32-bit instruction. */
2277
2278 static inline unsigned int
2279 micromips_insn_length (const struct mips_opcode *mo)
2280 {
2281 return mips_opcode_32bit_p (mo) ? 4 : 2;
2282 }
2283
2284 /* Return the length of MIPS16 instruction OPCODE. */
2285
2286 static inline unsigned int
2287 mips16_opcode_length (unsigned long opcode)
2288 {
2289 return (opcode >> 16) == 0 ? 2 : 4;
2290 }
2291
2292 /* Return the length of instruction INSN. */
2293
2294 static inline unsigned int
2295 insn_length (const struct mips_cl_insn *insn)
2296 {
2297 if (mips_opts.micromips)
2298 return micromips_insn_length (insn->insn_mo);
2299 else if (mips_opts.mips16)
2300 return mips16_opcode_length (insn->insn_opcode);
2301 else
2302 return 4;
2303 }
2304
2305 /* Initialise INSN from opcode entry MO. Leave its position unspecified. */
2306
2307 static void
2308 create_insn (struct mips_cl_insn *insn, const struct mips_opcode *mo)
2309 {
2310 size_t i;
2311
2312 insn->insn_mo = mo;
2313 insn->insn_opcode = mo->match;
2314 insn->frag = NULL;
2315 insn->where = 0;
2316 for (i = 0; i < ARRAY_SIZE (insn->fixp); i++)
2317 insn->fixp[i] = NULL;
2318 insn->fixed_p = (mips_opts.noreorder > 0);
2319 insn->noreorder_p = (mips_opts.noreorder > 0);
2320 insn->mips16_absolute_jump_p = 0;
2321 insn->complete_p = 0;
2322 insn->cleared_p = 0;
2323 }
2324
2325 /* Get a list of all the operands in INSN. */
2326
2327 static const struct mips_operand_array *
2328 insn_operands (const struct mips_cl_insn *insn)
2329 {
2330 if (insn->insn_mo >= &mips_opcodes[0]
2331 && insn->insn_mo < &mips_opcodes[NUMOPCODES])
2332 return &mips_operands[insn->insn_mo - &mips_opcodes[0]];
2333
2334 if (insn->insn_mo >= &mips16_opcodes[0]
2335 && insn->insn_mo < &mips16_opcodes[bfd_mips16_num_opcodes])
2336 return &mips16_operands[insn->insn_mo - &mips16_opcodes[0]];
2337
2338 if (insn->insn_mo >= &micromips_opcodes[0]
2339 && insn->insn_mo < &micromips_opcodes[bfd_micromips_num_opcodes])
2340 return &micromips_operands[insn->insn_mo - &micromips_opcodes[0]];
2341
2342 abort ();
2343 }
2344
2345 /* Get a description of operand OPNO of INSN. */
2346
2347 static const struct mips_operand *
2348 insn_opno (const struct mips_cl_insn *insn, unsigned opno)
2349 {
2350 const struct mips_operand_array *operands;
2351
2352 operands = insn_operands (insn);
2353 if (opno >= MAX_OPERANDS || !operands->operand[opno])
2354 abort ();
2355 return operands->operand[opno];
2356 }
2357
2358 /* Install UVAL as the value of OPERAND in INSN. */
2359
2360 static inline void
2361 insn_insert_operand (struct mips_cl_insn *insn,
2362 const struct mips_operand *operand, unsigned int uval)
2363 {
2364 if (mips_opts.mips16
2365 && operand->type == OP_INT && operand->lsb == 0
2366 && mips_opcode_32bit_p (insn->insn_mo))
2367 insn->insn_opcode |= mips16_immed_extend (uval, operand->size);
2368 else
2369 insn->insn_opcode = mips_insert_operand (operand, insn->insn_opcode, uval);
2370 }
2371
2372 /* Extract the value of OPERAND from INSN. */
2373
2374 static inline unsigned
2375 insn_extract_operand (const struct mips_cl_insn *insn,
2376 const struct mips_operand *operand)
2377 {
2378 return mips_extract_operand (operand, insn->insn_opcode);
2379 }
2380
2381 /* Record the current MIPS16/microMIPS mode in now_seg. */
2382
2383 static void
2384 mips_record_compressed_mode (void)
2385 {
2386 segment_info_type *si;
2387
2388 si = seg_info (now_seg);
2389 if (si->tc_segment_info_data.mips16 != mips_opts.mips16)
2390 si->tc_segment_info_data.mips16 = mips_opts.mips16;
2391 if (si->tc_segment_info_data.micromips != mips_opts.micromips)
2392 si->tc_segment_info_data.micromips = mips_opts.micromips;
2393 }
2394
2395 /* Read a standard MIPS instruction from BUF. */
2396
2397 static unsigned long
2398 read_insn (char *buf)
2399 {
2400 if (target_big_endian)
2401 return bfd_getb32 ((bfd_byte *) buf);
2402 else
2403 return bfd_getl32 ((bfd_byte *) buf);
2404 }
2405
2406 /* Write standard MIPS instruction INSN to BUF. Return a pointer to
2407 the next byte. */
2408
2409 static char *
2410 write_insn (char *buf, unsigned int insn)
2411 {
2412 md_number_to_chars (buf, insn, 4);
2413 return buf + 4;
2414 }
2415
2416 /* Read a microMIPS or MIPS16 opcode from BUF, given that it
2417 has length LENGTH. */
2418
2419 static unsigned long
2420 read_compressed_insn (char *buf, unsigned int length)
2421 {
2422 unsigned long insn;
2423 unsigned int i;
2424
2425 insn = 0;
2426 for (i = 0; i < length; i += 2)
2427 {
2428 insn <<= 16;
2429 if (target_big_endian)
2430 insn |= bfd_getb16 ((char *) buf);
2431 else
2432 insn |= bfd_getl16 ((char *) buf);
2433 buf += 2;
2434 }
2435 return insn;
2436 }
2437
2438 /* Write microMIPS or MIPS16 instruction INSN to BUF, given that the
2439 instruction is LENGTH bytes long. Return a pointer to the next byte. */
2440
2441 static char *
2442 write_compressed_insn (char *buf, unsigned int insn, unsigned int length)
2443 {
2444 unsigned int i;
2445
2446 for (i = 0; i < length; i += 2)
2447 md_number_to_chars (buf + i, insn >> ((length - i - 2) * 8), 2);
2448 return buf + length;
2449 }
2450
2451 /* Install INSN at the location specified by its "frag" and "where" fields. */
2452
2453 static void
2454 install_insn (const struct mips_cl_insn *insn)
2455 {
2456 char *f = insn->frag->fr_literal + insn->where;
2457 if (HAVE_CODE_COMPRESSION)
2458 write_compressed_insn (f, insn->insn_opcode, insn_length (insn));
2459 else
2460 write_insn (f, insn->insn_opcode);
2461 mips_record_compressed_mode ();
2462 }
2463
2464 /* Move INSN to offset WHERE in FRAG. Adjust the fixups accordingly
2465 and install the opcode in the new location. */
2466
2467 static void
2468 move_insn (struct mips_cl_insn *insn, fragS *frag, long where)
2469 {
2470 size_t i;
2471
2472 insn->frag = frag;
2473 insn->where = where;
2474 for (i = 0; i < ARRAY_SIZE (insn->fixp); i++)
2475 if (insn->fixp[i] != NULL)
2476 {
2477 insn->fixp[i]->fx_frag = frag;
2478 insn->fixp[i]->fx_where = where;
2479 }
2480 install_insn (insn);
2481 }
2482
2483 /* Add INSN to the end of the output. */
2484
2485 static void
2486 add_fixed_insn (struct mips_cl_insn *insn)
2487 {
2488 char *f = frag_more (insn_length (insn));
2489 move_insn (insn, frag_now, f - frag_now->fr_literal);
2490 }
2491
2492 /* Start a variant frag and move INSN to the start of the variant part,
2493 marking it as fixed. The other arguments are as for frag_var. */
2494
2495 static void
2496 add_relaxed_insn (struct mips_cl_insn *insn, int max_chars, int var,
2497 relax_substateT subtype, symbolS *symbol, offsetT offset)
2498 {
2499 frag_grow (max_chars);
2500 move_insn (insn, frag_now, frag_more (0) - frag_now->fr_literal);
2501 insn->fixed_p = 1;
2502 frag_var (rs_machine_dependent, max_chars, var,
2503 subtype, symbol, offset, NULL);
2504 }
2505
2506 /* Insert N copies of INSN into the history buffer, starting at
2507 position FIRST. Neither FIRST nor N need to be clipped. */
2508
2509 static void
2510 insert_into_history (unsigned int first, unsigned int n,
2511 const struct mips_cl_insn *insn)
2512 {
2513 if (mips_relax.sequence != 2)
2514 {
2515 unsigned int i;
2516
2517 for (i = ARRAY_SIZE (history); i-- > first;)
2518 if (i >= first + n)
2519 history[i] = history[i - n];
2520 else
2521 history[i] = *insn;
2522 }
2523 }
2524
2525 /* Clear the error in insn_error. */
2526
2527 static void
2528 clear_insn_error (void)
2529 {
2530 memset (&insn_error, 0, sizeof (insn_error));
2531 }
2532
2533 /* Possibly record error message MSG for the current instruction.
2534 If the error is about a particular argument, ARGNUM is the 1-based
2535 number of that argument, otherwise it is 0. FORMAT is the format
2536 of MSG. Return true if MSG was used, false if the current message
2537 was kept. */
2538
2539 static bfd_boolean
2540 set_insn_error_format (int argnum, enum mips_insn_error_format format,
2541 const char *msg)
2542 {
2543 if (argnum == 0)
2544 {
2545 /* Give priority to errors against specific arguments, and to
2546 the first whole-instruction message. */
2547 if (insn_error.msg)
2548 return FALSE;
2549 }
2550 else
2551 {
2552 /* Keep insn_error if it is against a later argument. */
2553 if (argnum < insn_error.min_argnum)
2554 return FALSE;
2555
2556 /* If both errors are against the same argument but are different,
2557 give up on reporting a specific error for this argument.
2558 See the comment about mips_insn_error for details. */
2559 if (argnum == insn_error.min_argnum
2560 && insn_error.msg
2561 && strcmp (insn_error.msg, msg) != 0)
2562 {
2563 insn_error.msg = 0;
2564 insn_error.min_argnum += 1;
2565 return FALSE;
2566 }
2567 }
2568 insn_error.min_argnum = argnum;
2569 insn_error.format = format;
2570 insn_error.msg = msg;
2571 return TRUE;
2572 }
2573
2574 /* Record an instruction error with no % format fields. ARGNUM and MSG are
2575 as for set_insn_error_format. */
2576
2577 static void
2578 set_insn_error (int argnum, const char *msg)
2579 {
2580 set_insn_error_format (argnum, ERR_FMT_PLAIN, msg);
2581 }
2582
2583 /* Record an instruction error with one %d field I. ARGNUM and MSG are
2584 as for set_insn_error_format. */
2585
2586 static void
2587 set_insn_error_i (int argnum, const char *msg, int i)
2588 {
2589 if (set_insn_error_format (argnum, ERR_FMT_I, msg))
2590 insn_error.u.i = i;
2591 }
2592
2593 /* Record an instruction error with two %s fields S1 and S2. ARGNUM and MSG
2594 are as for set_insn_error_format. */
2595
2596 static void
2597 set_insn_error_ss (int argnum, const char *msg, const char *s1, const char *s2)
2598 {
2599 if (set_insn_error_format (argnum, ERR_FMT_SS, msg))
2600 {
2601 insn_error.u.ss[0] = s1;
2602 insn_error.u.ss[1] = s2;
2603 }
2604 }
2605
2606 /* Report the error in insn_error, which is against assembly code STR. */
2607
2608 static void
2609 report_insn_error (const char *str)
2610 {
2611 const char *msg = concat (insn_error.msg, " `%s'", NULL);
2612
2613 switch (insn_error.format)
2614 {
2615 case ERR_FMT_PLAIN:
2616 as_bad (msg, str);
2617 break;
2618
2619 case ERR_FMT_I:
2620 as_bad (msg, insn_error.u.i, str);
2621 break;
2622
2623 case ERR_FMT_SS:
2624 as_bad (msg, insn_error.u.ss[0], insn_error.u.ss[1], str);
2625 break;
2626 }
2627
2628 free ((char *) msg);
2629 }
2630
2631 /* Initialize vr4120_conflicts. There is a bit of duplication here:
2632 the idea is to make it obvious at a glance that each errata is
2633 included. */
2634
2635 static void
2636 init_vr4120_conflicts (void)
2637 {
2638 #define CONFLICT(FIRST, SECOND) \
2639 vr4120_conflicts[FIX_VR4120_##FIRST] |= 1 << FIX_VR4120_##SECOND
2640
2641 /* Errata 21 - [D]DIV[U] after [D]MACC */
2642 CONFLICT (MACC, DIV);
2643 CONFLICT (DMACC, DIV);
2644
2645 /* Errata 23 - Continuous DMULT[U]/DMACC instructions. */
2646 CONFLICT (DMULT, DMULT);
2647 CONFLICT (DMULT, DMACC);
2648 CONFLICT (DMACC, DMULT);
2649 CONFLICT (DMACC, DMACC);
2650
2651 /* Errata 24 - MT{LO,HI} after [D]MACC */
2652 CONFLICT (MACC, MTHILO);
2653 CONFLICT (DMACC, MTHILO);
2654
2655 /* VR4181A errata MD(1): "If a MULT, MULTU, DMULT or DMULTU
2656 instruction is executed immediately after a MACC or DMACC
2657 instruction, the result of [either instruction] is incorrect." */
2658 CONFLICT (MACC, MULT);
2659 CONFLICT (MACC, DMULT);
2660 CONFLICT (DMACC, MULT);
2661 CONFLICT (DMACC, DMULT);
2662
2663 /* VR4181A errata MD(4): "If a MACC or DMACC instruction is
2664 executed immediately after a DMULT, DMULTU, DIV, DIVU,
2665 DDIV or DDIVU instruction, the result of the MACC or
2666 DMACC instruction is incorrect.". */
2667 CONFLICT (DMULT, MACC);
2668 CONFLICT (DMULT, DMACC);
2669 CONFLICT (DIV, MACC);
2670 CONFLICT (DIV, DMACC);
2671
2672 #undef CONFLICT
2673 }
2674
2675 struct regname {
2676 const char *name;
2677 unsigned int num;
2678 };
2679
2680 #define RNUM_MASK 0x00000ff
2681 #define RTYPE_MASK 0x0ffff00
2682 #define RTYPE_NUM 0x0000100
2683 #define RTYPE_FPU 0x0000200
2684 #define RTYPE_FCC 0x0000400
2685 #define RTYPE_VEC 0x0000800
2686 #define RTYPE_GP 0x0001000
2687 #define RTYPE_CP0 0x0002000
2688 #define RTYPE_PC 0x0004000
2689 #define RTYPE_ACC 0x0008000
2690 #define RTYPE_CCC 0x0010000
2691 #define RTYPE_VI 0x0020000
2692 #define RTYPE_VF 0x0040000
2693 #define RTYPE_R5900_I 0x0080000
2694 #define RTYPE_R5900_Q 0x0100000
2695 #define RTYPE_R5900_R 0x0200000
2696 #define RTYPE_R5900_ACC 0x0400000
2697 #define RTYPE_MSA 0x0800000
2698 #define RWARN 0x8000000
2699
2700 #define GENERIC_REGISTER_NUMBERS \
2701 {"$0", RTYPE_NUM | 0}, \
2702 {"$1", RTYPE_NUM | 1}, \
2703 {"$2", RTYPE_NUM | 2}, \
2704 {"$3", RTYPE_NUM | 3}, \
2705 {"$4", RTYPE_NUM | 4}, \
2706 {"$5", RTYPE_NUM | 5}, \
2707 {"$6", RTYPE_NUM | 6}, \
2708 {"$7", RTYPE_NUM | 7}, \
2709 {"$8", RTYPE_NUM | 8}, \
2710 {"$9", RTYPE_NUM | 9}, \
2711 {"$10", RTYPE_NUM | 10}, \
2712 {"$11", RTYPE_NUM | 11}, \
2713 {"$12", RTYPE_NUM | 12}, \
2714 {"$13", RTYPE_NUM | 13}, \
2715 {"$14", RTYPE_NUM | 14}, \
2716 {"$15", RTYPE_NUM | 15}, \
2717 {"$16", RTYPE_NUM | 16}, \
2718 {"$17", RTYPE_NUM | 17}, \
2719 {"$18", RTYPE_NUM | 18}, \
2720 {"$19", RTYPE_NUM | 19}, \
2721 {"$20", RTYPE_NUM | 20}, \
2722 {"$21", RTYPE_NUM | 21}, \
2723 {"$22", RTYPE_NUM | 22}, \
2724 {"$23", RTYPE_NUM | 23}, \
2725 {"$24", RTYPE_NUM | 24}, \
2726 {"$25", RTYPE_NUM | 25}, \
2727 {"$26", RTYPE_NUM | 26}, \
2728 {"$27", RTYPE_NUM | 27}, \
2729 {"$28", RTYPE_NUM | 28}, \
2730 {"$29", RTYPE_NUM | 29}, \
2731 {"$30", RTYPE_NUM | 30}, \
2732 {"$31", RTYPE_NUM | 31}
2733
2734 #define FPU_REGISTER_NAMES \
2735 {"$f0", RTYPE_FPU | 0}, \
2736 {"$f1", RTYPE_FPU | 1}, \
2737 {"$f2", RTYPE_FPU | 2}, \
2738 {"$f3", RTYPE_FPU | 3}, \
2739 {"$f4", RTYPE_FPU | 4}, \
2740 {"$f5", RTYPE_FPU | 5}, \
2741 {"$f6", RTYPE_FPU | 6}, \
2742 {"$f7", RTYPE_FPU | 7}, \
2743 {"$f8", RTYPE_FPU | 8}, \
2744 {"$f9", RTYPE_FPU | 9}, \
2745 {"$f10", RTYPE_FPU | 10}, \
2746 {"$f11", RTYPE_FPU | 11}, \
2747 {"$f12", RTYPE_FPU | 12}, \
2748 {"$f13", RTYPE_FPU | 13}, \
2749 {"$f14", RTYPE_FPU | 14}, \
2750 {"$f15", RTYPE_FPU | 15}, \
2751 {"$f16", RTYPE_FPU | 16}, \
2752 {"$f17", RTYPE_FPU | 17}, \
2753 {"$f18", RTYPE_FPU | 18}, \
2754 {"$f19", RTYPE_FPU | 19}, \
2755 {"$f20", RTYPE_FPU | 20}, \
2756 {"$f21", RTYPE_FPU | 21}, \
2757 {"$f22", RTYPE_FPU | 22}, \
2758 {"$f23", RTYPE_FPU | 23}, \
2759 {"$f24", RTYPE_FPU | 24}, \
2760 {"$f25", RTYPE_FPU | 25}, \
2761 {"$f26", RTYPE_FPU | 26}, \
2762 {"$f27", RTYPE_FPU | 27}, \
2763 {"$f28", RTYPE_FPU | 28}, \
2764 {"$f29", RTYPE_FPU | 29}, \
2765 {"$f30", RTYPE_FPU | 30}, \
2766 {"$f31", RTYPE_FPU | 31}
2767
2768 #define FPU_CONDITION_CODE_NAMES \
2769 {"$fcc0", RTYPE_FCC | 0}, \
2770 {"$fcc1", RTYPE_FCC | 1}, \
2771 {"$fcc2", RTYPE_FCC | 2}, \
2772 {"$fcc3", RTYPE_FCC | 3}, \
2773 {"$fcc4", RTYPE_FCC | 4}, \
2774 {"$fcc5", RTYPE_FCC | 5}, \
2775 {"$fcc6", RTYPE_FCC | 6}, \
2776 {"$fcc7", RTYPE_FCC | 7}
2777
2778 #define COPROC_CONDITION_CODE_NAMES \
2779 {"$cc0", RTYPE_FCC | RTYPE_CCC | 0}, \
2780 {"$cc1", RTYPE_FCC | RTYPE_CCC | 1}, \
2781 {"$cc2", RTYPE_FCC | RTYPE_CCC | 2}, \
2782 {"$cc3", RTYPE_FCC | RTYPE_CCC | 3}, \
2783 {"$cc4", RTYPE_FCC | RTYPE_CCC | 4}, \
2784 {"$cc5", RTYPE_FCC | RTYPE_CCC | 5}, \
2785 {"$cc6", RTYPE_FCC | RTYPE_CCC | 6}, \
2786 {"$cc7", RTYPE_FCC | RTYPE_CCC | 7}
2787
2788 #define N32N64_SYMBOLIC_REGISTER_NAMES \
2789 {"$a4", RTYPE_GP | 8}, \
2790 {"$a5", RTYPE_GP | 9}, \
2791 {"$a6", RTYPE_GP | 10}, \
2792 {"$a7", RTYPE_GP | 11}, \
2793 {"$ta0", RTYPE_GP | 8}, /* alias for $a4 */ \
2794 {"$ta1", RTYPE_GP | 9}, /* alias for $a5 */ \
2795 {"$ta2", RTYPE_GP | 10}, /* alias for $a6 */ \
2796 {"$ta3", RTYPE_GP | 11}, /* alias for $a7 */ \
2797 {"$t0", RTYPE_GP | 12}, \
2798 {"$t1", RTYPE_GP | 13}, \
2799 {"$t2", RTYPE_GP | 14}, \
2800 {"$t3", RTYPE_GP | 15}
2801
2802 #define O32_SYMBOLIC_REGISTER_NAMES \
2803 {"$t0", RTYPE_GP | 8}, \
2804 {"$t1", RTYPE_GP | 9}, \
2805 {"$t2", RTYPE_GP | 10}, \
2806 {"$t3", RTYPE_GP | 11}, \
2807 {"$t4", RTYPE_GP | 12}, \
2808 {"$t5", RTYPE_GP | 13}, \
2809 {"$t6", RTYPE_GP | 14}, \
2810 {"$t7", RTYPE_GP | 15}, \
2811 {"$ta0", RTYPE_GP | 12}, /* alias for $t4 */ \
2812 {"$ta1", RTYPE_GP | 13}, /* alias for $t5 */ \
2813 {"$ta2", RTYPE_GP | 14}, /* alias for $t6 */ \
2814 {"$ta3", RTYPE_GP | 15} /* alias for $t7 */
2815
2816 /* Remaining symbolic register names. */
2817 #define SYMBOLIC_REGISTER_NAMES \
2818 {"$zero", RTYPE_GP | 0}, \
2819 {"$at", RTYPE_GP | 1}, \
2820 {"$AT", RTYPE_GP | 1}, \
2821 {"$v0", RTYPE_GP | 2}, \
2822 {"$v1", RTYPE_GP | 3}, \
2823 {"$a0", RTYPE_GP | 4}, \
2824 {"$a1", RTYPE_GP | 5}, \
2825 {"$a2", RTYPE_GP | 6}, \
2826 {"$a3", RTYPE_GP | 7}, \
2827 {"$s0", RTYPE_GP | 16}, \
2828 {"$s1", RTYPE_GP | 17}, \
2829 {"$s2", RTYPE_GP | 18}, \
2830 {"$s3", RTYPE_GP | 19}, \
2831 {"$s4", RTYPE_GP | 20}, \
2832 {"$s5", RTYPE_GP | 21}, \
2833 {"$s6", RTYPE_GP | 22}, \
2834 {"$s7", RTYPE_GP | 23}, \
2835 {"$t8", RTYPE_GP | 24}, \
2836 {"$t9", RTYPE_GP | 25}, \
2837 {"$k0", RTYPE_GP | 26}, \
2838 {"$kt0", RTYPE_GP | 26}, \
2839 {"$k1", RTYPE_GP | 27}, \
2840 {"$kt1", RTYPE_GP | 27}, \
2841 {"$gp", RTYPE_GP | 28}, \
2842 {"$sp", RTYPE_GP | 29}, \
2843 {"$s8", RTYPE_GP | 30}, \
2844 {"$fp", RTYPE_GP | 30}, \
2845 {"$ra", RTYPE_GP | 31}
2846
2847 #define MIPS16_SPECIAL_REGISTER_NAMES \
2848 {"$pc", RTYPE_PC | 0}
2849
2850 #define MDMX_VECTOR_REGISTER_NAMES \
2851 /* {"$v0", RTYPE_VEC | 0}, Clash with REG 2 above. */ \
2852 /* {"$v1", RTYPE_VEC | 1}, Clash with REG 3 above. */ \
2853 {"$v2", RTYPE_VEC | 2}, \
2854 {"$v3", RTYPE_VEC | 3}, \
2855 {"$v4", RTYPE_VEC | 4}, \
2856 {"$v5", RTYPE_VEC | 5}, \
2857 {"$v6", RTYPE_VEC | 6}, \
2858 {"$v7", RTYPE_VEC | 7}, \
2859 {"$v8", RTYPE_VEC | 8}, \
2860 {"$v9", RTYPE_VEC | 9}, \
2861 {"$v10", RTYPE_VEC | 10}, \
2862 {"$v11", RTYPE_VEC | 11}, \
2863 {"$v12", RTYPE_VEC | 12}, \
2864 {"$v13", RTYPE_VEC | 13}, \
2865 {"$v14", RTYPE_VEC | 14}, \
2866 {"$v15", RTYPE_VEC | 15}, \
2867 {"$v16", RTYPE_VEC | 16}, \
2868 {"$v17", RTYPE_VEC | 17}, \
2869 {"$v18", RTYPE_VEC | 18}, \
2870 {"$v19", RTYPE_VEC | 19}, \
2871 {"$v20", RTYPE_VEC | 20}, \
2872 {"$v21", RTYPE_VEC | 21}, \
2873 {"$v22", RTYPE_VEC | 22}, \
2874 {"$v23", RTYPE_VEC | 23}, \
2875 {"$v24", RTYPE_VEC | 24}, \
2876 {"$v25", RTYPE_VEC | 25}, \
2877 {"$v26", RTYPE_VEC | 26}, \
2878 {"$v27", RTYPE_VEC | 27}, \
2879 {"$v28", RTYPE_VEC | 28}, \
2880 {"$v29", RTYPE_VEC | 29}, \
2881 {"$v30", RTYPE_VEC | 30}, \
2882 {"$v31", RTYPE_VEC | 31}
2883
2884 #define R5900_I_NAMES \
2885 {"$I", RTYPE_R5900_I | 0}
2886
2887 #define R5900_Q_NAMES \
2888 {"$Q", RTYPE_R5900_Q | 0}
2889
2890 #define R5900_R_NAMES \
2891 {"$R", RTYPE_R5900_R | 0}
2892
2893 #define R5900_ACC_NAMES \
2894 {"$ACC", RTYPE_R5900_ACC | 0 }
2895
2896 #define MIPS_DSP_ACCUMULATOR_NAMES \
2897 {"$ac0", RTYPE_ACC | 0}, \
2898 {"$ac1", RTYPE_ACC | 1}, \
2899 {"$ac2", RTYPE_ACC | 2}, \
2900 {"$ac3", RTYPE_ACC | 3}
2901
2902 static const struct regname reg_names[] = {
2903 GENERIC_REGISTER_NUMBERS,
2904 FPU_REGISTER_NAMES,
2905 FPU_CONDITION_CODE_NAMES,
2906 COPROC_CONDITION_CODE_NAMES,
2907
2908 /* The $txx registers depends on the abi,
2909 these will be added later into the symbol table from
2910 one of the tables below once mips_abi is set after
2911 parsing of arguments from the command line. */
2912 SYMBOLIC_REGISTER_NAMES,
2913
2914 MIPS16_SPECIAL_REGISTER_NAMES,
2915 MDMX_VECTOR_REGISTER_NAMES,
2916 R5900_I_NAMES,
2917 R5900_Q_NAMES,
2918 R5900_R_NAMES,
2919 R5900_ACC_NAMES,
2920 MIPS_DSP_ACCUMULATOR_NAMES,
2921 {0, 0}
2922 };
2923
2924 static const struct regname reg_names_o32[] = {
2925 O32_SYMBOLIC_REGISTER_NAMES,
2926 {0, 0}
2927 };
2928
2929 static const struct regname reg_names_n32n64[] = {
2930 N32N64_SYMBOLIC_REGISTER_NAMES,
2931 {0, 0}
2932 };
2933
2934 /* Register symbols $v0 and $v1 map to GPRs 2 and 3, but they can also be
2935 interpreted as vector registers 0 and 1. If SYMVAL is the value of one
2936 of these register symbols, return the associated vector register,
2937 otherwise return SYMVAL itself. */
2938
2939 static unsigned int
2940 mips_prefer_vec_regno (unsigned int symval)
2941 {
2942 if ((symval & -2) == (RTYPE_GP | 2))
2943 return RTYPE_VEC | (symval & 1);
2944 return symval;
2945 }
2946
2947 /* Return true if string [S, E) is a valid register name, storing its
2948 symbol value in *SYMVAL_PTR if so. */
2949
2950 static bfd_boolean
2951 mips_parse_register_1 (char *s, char *e, unsigned int *symval_ptr)
2952 {
2953 char save_c;
2954 symbolS *symbol;
2955
2956 /* Terminate name. */
2957 save_c = *e;
2958 *e = '\0';
2959
2960 /* Look up the name. */
2961 symbol = symbol_find (s);
2962 *e = save_c;
2963
2964 if (!symbol || S_GET_SEGMENT (symbol) != reg_section)
2965 return FALSE;
2966
2967 *symval_ptr = S_GET_VALUE (symbol);
2968 return TRUE;
2969 }
2970
2971 /* Return true if the string at *SPTR is a valid register name. Allow it
2972 to have a VU0-style channel suffix of the form x?y?z?w? if CHANNELS_PTR
2973 is nonnull.
2974
2975 When returning true, move *SPTR past the register, store the
2976 register's symbol value in *SYMVAL_PTR and the channel mask in
2977 *CHANNELS_PTR (if nonnull). The symbol value includes the register
2978 number (RNUM_MASK) and register type (RTYPE_MASK). The channel mask
2979 is a 4-bit value of the form XYZW and is 0 if no suffix was given. */
2980
2981 static bfd_boolean
2982 mips_parse_register (char **sptr, unsigned int *symval_ptr,
2983 unsigned int *channels_ptr)
2984 {
2985 char *s, *e, *m;
2986 const char *q;
2987 unsigned int channels, symval, bit;
2988
2989 /* Find end of name. */
2990 s = e = *sptr;
2991 if (is_name_beginner (*e))
2992 ++e;
2993 while (is_part_of_name (*e))
2994 ++e;
2995
2996 channels = 0;
2997 if (!mips_parse_register_1 (s, e, &symval))
2998 {
2999 if (!channels_ptr)
3000 return FALSE;
3001
3002 /* Eat characters from the end of the string that are valid
3003 channel suffixes. The preceding register must be $ACC or
3004 end with a digit, so there is no ambiguity. */
3005 bit = 1;
3006 m = e;
3007 for (q = "wzyx"; *q; q++, bit <<= 1)
3008 if (m > s && m[-1] == *q)
3009 {
3010 --m;
3011 channels |= bit;
3012 }
3013
3014 if (channels == 0
3015 || !mips_parse_register_1 (s, m, &symval)
3016 || (symval & (RTYPE_VI | RTYPE_VF | RTYPE_R5900_ACC)) == 0)
3017 return FALSE;
3018 }
3019
3020 *sptr = e;
3021 *symval_ptr = symval;
3022 if (channels_ptr)
3023 *channels_ptr = channels;
3024 return TRUE;
3025 }
3026
3027 /* Check if SPTR points at a valid register specifier according to TYPES.
3028 If so, then return 1, advance S to consume the specifier and store
3029 the register's number in REGNOP, otherwise return 0. */
3030
3031 static int
3032 reg_lookup (char **s, unsigned int types, unsigned int *regnop)
3033 {
3034 unsigned int regno;
3035
3036 if (mips_parse_register (s, &regno, NULL))
3037 {
3038 if (types & RTYPE_VEC)
3039 regno = mips_prefer_vec_regno (regno);
3040 if (regno & types)
3041 regno &= RNUM_MASK;
3042 else
3043 regno = ~0;
3044 }
3045 else
3046 {
3047 if (types & RWARN)
3048 as_warn (_("unrecognized register name `%s'"), *s);
3049 regno = ~0;
3050 }
3051 if (regnop)
3052 *regnop = regno;
3053 return regno <= RNUM_MASK;
3054 }
3055
3056 /* Parse a VU0 "x?y?z?w?" channel mask at S and store the associated
3057 mask in *CHANNELS. Return a pointer to the first unconsumed character. */
3058
3059 static char *
3060 mips_parse_vu0_channels (char *s, unsigned int *channels)
3061 {
3062 unsigned int i;
3063
3064 *channels = 0;
3065 for (i = 0; i < 4; i++)
3066 if (*s == "xyzw"[i])
3067 {
3068 *channels |= 1 << (3 - i);
3069 ++s;
3070 }
3071 return s;
3072 }
3073
3074 /* Token types for parsed operand lists. */
3075 enum mips_operand_token_type {
3076 /* A plain register, e.g. $f2. */
3077 OT_REG,
3078
3079 /* A 4-bit XYZW channel mask. */
3080 OT_CHANNELS,
3081
3082 /* A constant vector index, e.g. [1]. */
3083 OT_INTEGER_INDEX,
3084
3085 /* A register vector index, e.g. [$2]. */
3086 OT_REG_INDEX,
3087
3088 /* A continuous range of registers, e.g. $s0-$s4. */
3089 OT_REG_RANGE,
3090
3091 /* A (possibly relocated) expression. */
3092 OT_INTEGER,
3093
3094 /* A floating-point value. */
3095 OT_FLOAT,
3096
3097 /* A single character. This can be '(', ')' or ',', but '(' only appears
3098 before OT_REGs. */
3099 OT_CHAR,
3100
3101 /* A doubled character, either "--" or "++". */
3102 OT_DOUBLE_CHAR,
3103
3104 /* The end of the operand list. */
3105 OT_END
3106 };
3107
3108 /* A parsed operand token. */
3109 struct mips_operand_token
3110 {
3111 /* The type of token. */
3112 enum mips_operand_token_type type;
3113 union
3114 {
3115 /* The register symbol value for an OT_REG or OT_REG_INDEX. */
3116 unsigned int regno;
3117
3118 /* The 4-bit channel mask for an OT_CHANNEL_SUFFIX. */
3119 unsigned int channels;
3120
3121 /* The integer value of an OT_INTEGER_INDEX. */
3122 addressT index;
3123
3124 /* The two register symbol values involved in an OT_REG_RANGE. */
3125 struct {
3126 unsigned int regno1;
3127 unsigned int regno2;
3128 } reg_range;
3129
3130 /* The value of an OT_INTEGER. The value is represented as an
3131 expression and the relocation operators that were applied to
3132 that expression. The reloc entries are BFD_RELOC_UNUSED if no
3133 relocation operators were used. */
3134 struct {
3135 expressionS value;
3136 bfd_reloc_code_real_type relocs[3];
3137 } integer;
3138
3139 /* The binary data for an OT_FLOAT constant, and the number of bytes
3140 in the constant. */
3141 struct {
3142 unsigned char data[8];
3143 int length;
3144 } flt;
3145
3146 /* The character represented by an OT_CHAR or OT_DOUBLE_CHAR. */
3147 char ch;
3148 } u;
3149 };
3150
3151 /* An obstack used to construct lists of mips_operand_tokens. */
3152 static struct obstack mips_operand_tokens;
3153
3154 /* Give TOKEN type TYPE and add it to mips_operand_tokens. */
3155
3156 static void
3157 mips_add_token (struct mips_operand_token *token,
3158 enum mips_operand_token_type type)
3159 {
3160 token->type = type;
3161 obstack_grow (&mips_operand_tokens, token, sizeof (*token));
3162 }
3163
3164 /* Check whether S is '(' followed by a register name. Add OT_CHAR
3165 and OT_REG tokens for them if so, and return a pointer to the first
3166 unconsumed character. Return null otherwise. */
3167
3168 static char *
3169 mips_parse_base_start (char *s)
3170 {
3171 struct mips_operand_token token;
3172 unsigned int regno, channels;
3173 bfd_boolean decrement_p;
3174
3175 if (*s != '(')
3176 return 0;
3177
3178 ++s;
3179 SKIP_SPACE_TABS (s);
3180
3181 /* Only match "--" as part of a base expression. In other contexts "--X"
3182 is a double negative. */
3183 decrement_p = (s[0] == '-' && s[1] == '-');
3184 if (decrement_p)
3185 {
3186 s += 2;
3187 SKIP_SPACE_TABS (s);
3188 }
3189
3190 /* Allow a channel specifier because that leads to better error messages
3191 than treating something like "$vf0x++" as an expression. */
3192 if (!mips_parse_register (&s, &regno, &channels))
3193 return 0;
3194
3195 token.u.ch = '(';
3196 mips_add_token (&token, OT_CHAR);
3197
3198 if (decrement_p)
3199 {
3200 token.u.ch = '-';
3201 mips_add_token (&token, OT_DOUBLE_CHAR);
3202 }
3203
3204 token.u.regno = regno;
3205 mips_add_token (&token, OT_REG);
3206
3207 if (channels)
3208 {
3209 token.u.channels = channels;
3210 mips_add_token (&token, OT_CHANNELS);
3211 }
3212
3213 /* For consistency, only match "++" as part of base expressions too. */
3214 SKIP_SPACE_TABS (s);
3215 if (s[0] == '+' && s[1] == '+')
3216 {
3217 s += 2;
3218 token.u.ch = '+';
3219 mips_add_token (&token, OT_DOUBLE_CHAR);
3220 }
3221
3222 return s;
3223 }
3224
3225 /* Parse one or more tokens from S. Return a pointer to the first
3226 unconsumed character on success. Return null if an error was found
3227 and store the error text in insn_error. FLOAT_FORMAT is as for
3228 mips_parse_arguments. */
3229
3230 static char *
3231 mips_parse_argument_token (char *s, char float_format)
3232 {
3233 char *end, *save_in;
3234 const char *err;
3235 unsigned int regno1, regno2, channels;
3236 struct mips_operand_token token;
3237
3238 /* First look for "($reg", since we want to treat that as an
3239 OT_CHAR and OT_REG rather than an expression. */
3240 end = mips_parse_base_start (s);
3241 if (end)
3242 return end;
3243
3244 /* Handle other characters that end up as OT_CHARs. */
3245 if (*s == ')' || *s == ',')
3246 {
3247 token.u.ch = *s;
3248 mips_add_token (&token, OT_CHAR);
3249 ++s;
3250 return s;
3251 }
3252
3253 /* Handle tokens that start with a register. */
3254 if (mips_parse_register (&s, &regno1, &channels))
3255 {
3256 if (channels)
3257 {
3258 /* A register and a VU0 channel suffix. */
3259 token.u.regno = regno1;
3260 mips_add_token (&token, OT_REG);
3261
3262 token.u.channels = channels;
3263 mips_add_token (&token, OT_CHANNELS);
3264 return s;
3265 }
3266
3267 SKIP_SPACE_TABS (s);
3268 if (*s == '-')
3269 {
3270 /* A register range. */
3271 ++s;
3272 SKIP_SPACE_TABS (s);
3273 if (!mips_parse_register (&s, &regno2, NULL))
3274 {
3275 set_insn_error (0, _("invalid register range"));
3276 return 0;
3277 }
3278
3279 token.u.reg_range.regno1 = regno1;
3280 token.u.reg_range.regno2 = regno2;
3281 mips_add_token (&token, OT_REG_RANGE);
3282 return s;
3283 }
3284
3285 /* Add the register itself. */
3286 token.u.regno = regno1;
3287 mips_add_token (&token, OT_REG);
3288
3289 /* Check for a vector index. */
3290 if (*s == '[')
3291 {
3292 ++s;
3293 SKIP_SPACE_TABS (s);
3294 if (mips_parse_register (&s, &token.u.regno, NULL))
3295 mips_add_token (&token, OT_REG_INDEX);
3296 else
3297 {
3298 expressionS element;
3299
3300 my_getExpression (&element, s);
3301 if (element.X_op != O_constant)
3302 {
3303 set_insn_error (0, _("vector element must be constant"));
3304 return 0;
3305 }
3306 s = expr_end;
3307 token.u.index = element.X_add_number;
3308 mips_add_token (&token, OT_INTEGER_INDEX);
3309 }
3310 SKIP_SPACE_TABS (s);
3311 if (*s != ']')
3312 {
3313 set_insn_error (0, _("missing `]'"));
3314 return 0;
3315 }
3316 ++s;
3317 }
3318 return s;
3319 }
3320
3321 if (float_format)
3322 {
3323 /* First try to treat expressions as floats. */
3324 save_in = input_line_pointer;
3325 input_line_pointer = s;
3326 err = md_atof (float_format, (char *) token.u.flt.data,
3327 &token.u.flt.length);
3328 end = input_line_pointer;
3329 input_line_pointer = save_in;
3330 if (err && *err)
3331 {
3332 set_insn_error (0, err);
3333 return 0;
3334 }
3335 if (s != end)
3336 {
3337 mips_add_token (&token, OT_FLOAT);
3338 return end;
3339 }
3340 }
3341
3342 /* Treat everything else as an integer expression. */
3343 token.u.integer.relocs[0] = BFD_RELOC_UNUSED;
3344 token.u.integer.relocs[1] = BFD_RELOC_UNUSED;
3345 token.u.integer.relocs[2] = BFD_RELOC_UNUSED;
3346 my_getSmallExpression (&token.u.integer.value, token.u.integer.relocs, s);
3347 s = expr_end;
3348 mips_add_token (&token, OT_INTEGER);
3349 return s;
3350 }
3351
3352 /* S points to the operand list for an instruction. FLOAT_FORMAT is 'f'
3353 if expressions should be treated as 32-bit floating-point constants,
3354 'd' if they should be treated as 64-bit floating-point constants,
3355 or 0 if they should be treated as integer expressions (the usual case).
3356
3357 Return a list of tokens on success, otherwise return 0. The caller
3358 must obstack_free the list after use. */
3359
3360 static struct mips_operand_token *
3361 mips_parse_arguments (char *s, char float_format)
3362 {
3363 struct mips_operand_token token;
3364
3365 SKIP_SPACE_TABS (s);
3366 while (*s)
3367 {
3368 s = mips_parse_argument_token (s, float_format);
3369 if (!s)
3370 {
3371 obstack_free (&mips_operand_tokens,
3372 obstack_finish (&mips_operand_tokens));
3373 return 0;
3374 }
3375 SKIP_SPACE_TABS (s);
3376 }
3377 mips_add_token (&token, OT_END);
3378 return (struct mips_operand_token *) obstack_finish (&mips_operand_tokens);
3379 }
3380
3381 /* Return TRUE if opcode MO is valid on the currently selected ISA, ASE
3382 and architecture. Use is_opcode_valid_16 for MIPS16 opcodes. */
3383
3384 static bfd_boolean
3385 is_opcode_valid (const struct mips_opcode *mo)
3386 {
3387 int isa = mips_opts.isa;
3388 int ase = mips_opts.ase;
3389 int fp_s, fp_d;
3390 unsigned int i;
3391
3392 if (ISA_HAS_64BIT_REGS (isa))
3393 for (i = 0; i < ARRAY_SIZE (mips_ases); i++)
3394 if ((ase & mips_ases[i].flags) == mips_ases[i].flags)
3395 ase |= mips_ases[i].flags64;
3396
3397 if (!opcode_is_member (mo, isa, ase, mips_opts.arch))
3398 return FALSE;
3399
3400 /* Check whether the instruction or macro requires single-precision or
3401 double-precision floating-point support. Note that this information is
3402 stored differently in the opcode table for insns and macros. */
3403 if (mo->pinfo == INSN_MACRO)
3404 {
3405 fp_s = mo->pinfo2 & INSN2_M_FP_S;
3406 fp_d = mo->pinfo2 & INSN2_M_FP_D;
3407 }
3408 else
3409 {
3410 fp_s = mo->pinfo & FP_S;
3411 fp_d = mo->pinfo & FP_D;
3412 }
3413
3414 if (fp_d && (mips_opts.soft_float || mips_opts.single_float))
3415 return FALSE;
3416
3417 if (fp_s && mips_opts.soft_float)
3418 return FALSE;
3419
3420 return TRUE;
3421 }
3422
3423 /* Return TRUE if the MIPS16 opcode MO is valid on the currently
3424 selected ISA and architecture. */
3425
3426 static bfd_boolean
3427 is_opcode_valid_16 (const struct mips_opcode *mo)
3428 {
3429 int isa = mips_opts.isa;
3430 int ase = mips_opts.ase;
3431 unsigned int i;
3432
3433 if (ISA_HAS_64BIT_REGS (isa))
3434 for (i = 0; i < ARRAY_SIZE (mips_ases); i++)
3435 if ((ase & mips_ases[i].flags) == mips_ases[i].flags)
3436 ase |= mips_ases[i].flags64;
3437
3438 return opcode_is_member (mo, isa, ase, mips_opts.arch);
3439 }
3440
3441 /* Return TRUE if the size of the microMIPS opcode MO matches one
3442 explicitly requested. Always TRUE in the standard MIPS mode.
3443 Use is_size_valid_16 for MIPS16 opcodes. */
3444
3445 static bfd_boolean
3446 is_size_valid (const struct mips_opcode *mo)
3447 {
3448 if (!mips_opts.micromips)
3449 return TRUE;
3450
3451 if (mips_opts.insn32)
3452 {
3453 if (mo->pinfo != INSN_MACRO && micromips_insn_length (mo) != 4)
3454 return FALSE;
3455 if ((mo->pinfo2 & INSN2_BRANCH_DELAY_16BIT) != 0)
3456 return FALSE;
3457 }
3458 if (!forced_insn_length)
3459 return TRUE;
3460 if (mo->pinfo == INSN_MACRO)
3461 return FALSE;
3462 return forced_insn_length == micromips_insn_length (mo);
3463 }
3464
3465 /* Return TRUE if the size of the MIPS16 opcode MO matches one
3466 explicitly requested. */
3467
3468 static bfd_boolean
3469 is_size_valid_16 (const struct mips_opcode *mo)
3470 {
3471 if (!forced_insn_length)
3472 return TRUE;
3473 if (mo->pinfo == INSN_MACRO)
3474 return FALSE;
3475 if (forced_insn_length == 2 && mips_opcode_32bit_p (mo))
3476 return FALSE;
3477 if (forced_insn_length == 4 && (mo->pinfo2 & INSN2_SHORT_ONLY))
3478 return FALSE;
3479 return TRUE;
3480 }
3481
3482 /* Return TRUE if the microMIPS opcode MO is valid for the delay slot
3483 of the preceding instruction. Always TRUE in the standard MIPS mode.
3484
3485 We don't accept macros in 16-bit delay slots to avoid a case where
3486 a macro expansion fails because it relies on a preceding 32-bit real
3487 instruction to have matched and does not handle the operands correctly.
3488 The only macros that may expand to 16-bit instructions are JAL that
3489 cannot be placed in a delay slot anyway, and corner cases of BALIGN
3490 and BGT (that likewise cannot be placed in a delay slot) that decay to
3491 a NOP. In all these cases the macros precede any corresponding real
3492 instruction definitions in the opcode table, so they will match in the
3493 second pass where the size of the delay slot is ignored and therefore
3494 produce correct code. */
3495
3496 static bfd_boolean
3497 is_delay_slot_valid (const struct mips_opcode *mo)
3498 {
3499 if (!mips_opts.micromips)
3500 return TRUE;
3501
3502 if (mo->pinfo == INSN_MACRO)
3503 return (history[0].insn_mo->pinfo2 & INSN2_BRANCH_DELAY_16BIT) == 0;
3504 if ((history[0].insn_mo->pinfo2 & INSN2_BRANCH_DELAY_32BIT) != 0
3505 && micromips_insn_length (mo) != 4)
3506 return FALSE;
3507 if ((history[0].insn_mo->pinfo2 & INSN2_BRANCH_DELAY_16BIT) != 0
3508 && micromips_insn_length (mo) != 2)
3509 return FALSE;
3510
3511 return TRUE;
3512 }
3513
3514 /* For consistency checking, verify that all bits of OPCODE are specified
3515 either by the match/mask part of the instruction definition, or by the
3516 operand list. Also build up a list of operands in OPERANDS.
3517
3518 INSN_BITS says which bits of the instruction are significant.
3519 If OPCODE is a standard or microMIPS instruction, DECODE_OPERAND
3520 provides the mips_operand description of each operand. DECODE_OPERAND
3521 is null for MIPS16 instructions. */
3522
3523 static int
3524 validate_mips_insn (const struct mips_opcode *opcode,
3525 unsigned long insn_bits,
3526 const struct mips_operand *(*decode_operand) (const char *),
3527 struct mips_operand_array *operands)
3528 {
3529 const char *s;
3530 unsigned long used_bits, doubled, undefined, opno, mask;
3531 const struct mips_operand *operand;
3532
3533 mask = (opcode->pinfo == INSN_MACRO ? 0 : opcode->mask);
3534 if ((mask & opcode->match) != opcode->match)
3535 {
3536 as_bad (_("internal: bad mips opcode (mask error): %s %s"),
3537 opcode->name, opcode->args);
3538 return 0;
3539 }
3540 used_bits = 0;
3541 opno = 0;
3542 if (opcode->pinfo2 & INSN2_VU0_CHANNEL_SUFFIX)
3543 used_bits = mips_insert_operand (&mips_vu0_channel_mask, used_bits, -1);
3544 for (s = opcode->args; *s; ++s)
3545 switch (*s)
3546 {
3547 case ',':
3548 case '(':
3549 case ')':
3550 break;
3551
3552 case '#':
3553 s++;
3554 break;
3555
3556 default:
3557 if (!decode_operand)
3558 operand = decode_mips16_operand (*s, mips_opcode_32bit_p (opcode));
3559 else
3560 operand = decode_operand (s);
3561 if (!operand && opcode->pinfo != INSN_MACRO)
3562 {
3563 as_bad (_("internal: unknown operand type: %s %s"),
3564 opcode->name, opcode->args);
3565 return 0;
3566 }
3567 gas_assert (opno < MAX_OPERANDS);
3568 operands->operand[opno] = operand;
3569 if (!decode_operand && operand
3570 && operand->type == OP_INT && operand->lsb == 0
3571 && mips_opcode_32bit_p (opcode))
3572 used_bits |= mips16_immed_extend (-1, operand->size);
3573 else if (operand && operand->type != OP_VU0_MATCH_SUFFIX)
3574 {
3575 used_bits = mips_insert_operand (operand, used_bits, -1);
3576 if (operand->type == OP_MDMX_IMM_REG)
3577 /* Bit 5 is the format selector (OB vs QH). The opcode table
3578 has separate entries for each format. */
3579 used_bits &= ~(1 << (operand->lsb + 5));
3580 if (operand->type == OP_ENTRY_EXIT_LIST)
3581 used_bits &= ~(mask & 0x700);
3582 /* interAptiv MR2 SAVE/RESTORE instructions have a discontiguous
3583 operand field that cannot be fully described with LSB/SIZE. */
3584 if (operand->type == OP_SAVE_RESTORE_LIST && operand->lsb == 6)
3585 used_bits &= ~0x6000;
3586 }
3587 /* Skip prefix characters. */
3588 if (decode_operand && (*s == '+' || *s == 'm' || *s == '-'))
3589 ++s;
3590 opno += 1;
3591 break;
3592 }
3593 doubled = used_bits & mask & insn_bits;
3594 if (doubled)
3595 {
3596 as_bad (_("internal: bad mips opcode (bits 0x%08lx doubly defined):"
3597 " %s %s"), doubled, opcode->name, opcode->args);
3598 return 0;
3599 }
3600 used_bits |= mask;
3601 undefined = ~used_bits & insn_bits;
3602 if (opcode->pinfo != INSN_MACRO && undefined)
3603 {
3604 as_bad (_("internal: bad mips opcode (bits 0x%08lx undefined): %s %s"),
3605 undefined, opcode->name, opcode->args);
3606 return 0;
3607 }
3608 used_bits &= ~insn_bits;
3609 if (used_bits)
3610 {
3611 as_bad (_("internal: bad mips opcode (bits 0x%08lx defined): %s %s"),
3612 used_bits, opcode->name, opcode->args);
3613 return 0;
3614 }
3615 return 1;
3616 }
3617
3618 /* The MIPS16 version of validate_mips_insn. */
3619
3620 static int
3621 validate_mips16_insn (const struct mips_opcode *opcode,
3622 struct mips_operand_array *operands)
3623 {
3624 unsigned long insn_bits = mips_opcode_32bit_p (opcode) ? 0xffffffff : 0xffff;
3625
3626 return validate_mips_insn (opcode, insn_bits, 0, operands);
3627 }
3628
3629 /* The microMIPS version of validate_mips_insn. */
3630
3631 static int
3632 validate_micromips_insn (const struct mips_opcode *opc,
3633 struct mips_operand_array *operands)
3634 {
3635 unsigned long insn_bits;
3636 unsigned long major;
3637 unsigned int length;
3638
3639 if (opc->pinfo == INSN_MACRO)
3640 return validate_mips_insn (opc, 0xffffffff, decode_micromips_operand,
3641 operands);
3642
3643 length = micromips_insn_length (opc);
3644 if (length != 2 && length != 4)
3645 {
3646 as_bad (_("internal error: bad microMIPS opcode (incorrect length: %u): "
3647 "%s %s"), length, opc->name, opc->args);
3648 return 0;
3649 }
3650 major = opc->match >> (10 + 8 * (length - 2));
3651 if ((length == 2 && (major & 7) != 1 && (major & 6) != 2)
3652 || (length == 4 && (major & 7) != 0 && (major & 4) != 4))
3653 {
3654 as_bad (_("internal error: bad microMIPS opcode "
3655 "(opcode/length mismatch): %s %s"), opc->name, opc->args);
3656 return 0;
3657 }
3658
3659 /* Shift piecewise to avoid an overflow where unsigned long is 32-bit. */
3660 insn_bits = 1 << 4 * length;
3661 insn_bits <<= 4 * length;
3662 insn_bits -= 1;
3663 return validate_mips_insn (opc, insn_bits, decode_micromips_operand,
3664 operands);
3665 }
3666
3667 /* This function is called once, at assembler startup time. It should set up
3668 all the tables, etc. that the MD part of the assembler will need. */
3669
3670 void
3671 md_begin (void)
3672 {
3673 const char *retval = NULL;
3674 int i = 0;
3675 int broken = 0;
3676
3677 if (mips_pic != NO_PIC)
3678 {
3679 if (g_switch_seen && g_switch_value != 0)
3680 as_bad (_("-G may not be used in position-independent code"));
3681 g_switch_value = 0;
3682 }
3683 else if (mips_abicalls)
3684 {
3685 if (g_switch_seen && g_switch_value != 0)
3686 as_bad (_("-G may not be used with abicalls"));
3687 g_switch_value = 0;
3688 }
3689
3690 if (! bfd_set_arch_mach (stdoutput, bfd_arch_mips, file_mips_opts.arch))
3691 as_warn (_("could not set architecture and machine"));
3692
3693 op_hash = hash_new ();
3694
3695 mips_operands = XCNEWVEC (struct mips_operand_array, NUMOPCODES);
3696 for (i = 0; i < NUMOPCODES;)
3697 {
3698 const char *name = mips_opcodes[i].name;
3699
3700 retval = hash_insert (op_hash, name, (void *) &mips_opcodes[i]);
3701 if (retval != NULL)
3702 {
3703 fprintf (stderr, _("internal error: can't hash `%s': %s\n"),
3704 mips_opcodes[i].name, retval);
3705 /* Probably a memory allocation problem? Give up now. */
3706 as_fatal (_("broken assembler, no assembly attempted"));
3707 }
3708 do
3709 {
3710 if (!validate_mips_insn (&mips_opcodes[i], 0xffffffff,
3711 decode_mips_operand, &mips_operands[i]))
3712 broken = 1;
3713
3714 if (nop_insn.insn_mo == NULL && strcmp (name, "nop") == 0)
3715 {
3716 create_insn (&nop_insn, mips_opcodes + i);
3717 if (mips_fix_loongson2f_nop)
3718 nop_insn.insn_opcode = LOONGSON2F_NOP_INSN;
3719 nop_insn.fixed_p = 1;
3720 }
3721
3722 if (sync_insn.insn_mo == NULL && strcmp (name, "sync") == 0)
3723 create_insn (&sync_insn, mips_opcodes + i);
3724
3725 ++i;
3726 }
3727 while ((i < NUMOPCODES) && !strcmp (mips_opcodes[i].name, name));
3728 }
3729
3730 mips16_op_hash = hash_new ();
3731 mips16_operands = XCNEWVEC (struct mips_operand_array,
3732 bfd_mips16_num_opcodes);
3733
3734 i = 0;
3735 while (i < bfd_mips16_num_opcodes)
3736 {
3737 const char *name = mips16_opcodes[i].name;
3738
3739 retval = hash_insert (mips16_op_hash, name, (void *) &mips16_opcodes[i]);
3740 if (retval != NULL)
3741 as_fatal (_("internal: can't hash `%s': %s"),
3742 mips16_opcodes[i].name, retval);
3743 do
3744 {
3745 if (!validate_mips16_insn (&mips16_opcodes[i], &mips16_operands[i]))
3746 broken = 1;
3747 if (mips16_nop_insn.insn_mo == NULL && strcmp (name, "nop") == 0)
3748 {
3749 create_insn (&mips16_nop_insn, mips16_opcodes + i);
3750 mips16_nop_insn.fixed_p = 1;
3751 }
3752 ++i;
3753 }
3754 while (i < bfd_mips16_num_opcodes
3755 && strcmp (mips16_opcodes[i].name, name) == 0);
3756 }
3757
3758 micromips_op_hash = hash_new ();
3759 micromips_operands = XCNEWVEC (struct mips_operand_array,
3760 bfd_micromips_num_opcodes);
3761
3762 i = 0;
3763 while (i < bfd_micromips_num_opcodes)
3764 {
3765 const char *name = micromips_opcodes[i].name;
3766
3767 retval = hash_insert (micromips_op_hash, name,
3768 (void *) &micromips_opcodes[i]);
3769 if (retval != NULL)
3770 as_fatal (_("internal: can't hash `%s': %s"),
3771 micromips_opcodes[i].name, retval);
3772 do
3773 {
3774 struct mips_cl_insn *micromips_nop_insn;
3775
3776 if (!validate_micromips_insn (&micromips_opcodes[i],
3777 &micromips_operands[i]))
3778 broken = 1;
3779
3780 if (micromips_opcodes[i].pinfo != INSN_MACRO)
3781 {
3782 if (micromips_insn_length (micromips_opcodes + i) == 2)
3783 micromips_nop_insn = &micromips_nop16_insn;
3784 else if (micromips_insn_length (micromips_opcodes + i) == 4)
3785 micromips_nop_insn = &micromips_nop32_insn;
3786 else
3787 continue;
3788
3789 if (micromips_nop_insn->insn_mo == NULL
3790 && strcmp (name, "nop") == 0)
3791 {
3792 create_insn (micromips_nop_insn, micromips_opcodes + i);
3793 micromips_nop_insn->fixed_p = 1;
3794 }
3795 }
3796 }
3797 while (++i < bfd_micromips_num_opcodes
3798 && strcmp (micromips_opcodes[i].name, name) == 0);
3799 }
3800
3801 if (broken)
3802 as_fatal (_("broken assembler, no assembly attempted"));
3803
3804 /* We add all the general register names to the symbol table. This
3805 helps us detect invalid uses of them. */
3806 for (i = 0; reg_names[i].name; i++)
3807 symbol_table_insert (symbol_new (reg_names[i].name, reg_section,
3808 reg_names[i].num, /* & RNUM_MASK, */
3809 &zero_address_frag));
3810 if (HAVE_NEWABI)
3811 for (i = 0; reg_names_n32n64[i].name; i++)
3812 symbol_table_insert (symbol_new (reg_names_n32n64[i].name, reg_section,
3813 reg_names_n32n64[i].num, /* & RNUM_MASK, */
3814 &zero_address_frag));
3815 else
3816 for (i = 0; reg_names_o32[i].name; i++)
3817 symbol_table_insert (symbol_new (reg_names_o32[i].name, reg_section,
3818 reg_names_o32[i].num, /* & RNUM_MASK, */
3819 &zero_address_frag));
3820
3821 for (i = 0; i < 32; i++)
3822 {
3823 char regname[6];
3824
3825 /* R5900 VU0 floating-point register. */
3826 sprintf (regname, "$vf%d", i);
3827 symbol_table_insert (symbol_new (regname, reg_section,
3828 RTYPE_VF | i, &zero_address_frag));
3829
3830 /* R5900 VU0 integer register. */
3831 sprintf (regname, "$vi%d", i);
3832 symbol_table_insert (symbol_new (regname, reg_section,
3833 RTYPE_VI | i, &zero_address_frag));
3834
3835 /* MSA register. */
3836 sprintf (regname, "$w%d", i);
3837 symbol_table_insert (symbol_new (regname, reg_section,
3838 RTYPE_MSA | i, &zero_address_frag));
3839 }
3840
3841 obstack_init (&mips_operand_tokens);
3842
3843 mips_no_prev_insn ();
3844
3845 mips_gprmask = 0;
3846 mips_cprmask[0] = 0;
3847 mips_cprmask[1] = 0;
3848 mips_cprmask[2] = 0;
3849 mips_cprmask[3] = 0;
3850
3851 /* set the default alignment for the text section (2**2) */
3852 record_alignment (text_section, 2);
3853
3854 bfd_set_gp_size (stdoutput, g_switch_value);
3855
3856 /* On a native system other than VxWorks, sections must be aligned
3857 to 16 byte boundaries. When configured for an embedded ELF
3858 target, we don't bother. */
3859 if (strncmp (TARGET_OS, "elf", 3) != 0
3860 && strncmp (TARGET_OS, "vxworks", 7) != 0)
3861 {
3862 (void) bfd_set_section_alignment (stdoutput, text_section, 4);
3863 (void) bfd_set_section_alignment (stdoutput, data_section, 4);
3864 (void) bfd_set_section_alignment (stdoutput, bss_section, 4);
3865 }
3866
3867 /* Create a .reginfo section for register masks and a .mdebug
3868 section for debugging information. */
3869 {
3870 segT seg;
3871 subsegT subseg;
3872 flagword flags;
3873 segT sec;
3874
3875 seg = now_seg;
3876 subseg = now_subseg;
3877
3878 /* The ABI says this section should be loaded so that the
3879 running program can access it. However, we don't load it
3880 if we are configured for an embedded target. */
3881 flags = SEC_READONLY | SEC_DATA;
3882 if (strncmp (TARGET_OS, "elf", 3) != 0)
3883 flags |= SEC_ALLOC | SEC_LOAD;
3884
3885 if (mips_abi != N64_ABI)
3886 {
3887 sec = subseg_new (".reginfo", (subsegT) 0);
3888
3889 bfd_set_section_flags (stdoutput, sec, flags);
3890 bfd_set_section_alignment (stdoutput, sec, HAVE_NEWABI ? 3 : 2);
3891
3892 mips_regmask_frag = frag_more (sizeof (Elf32_External_RegInfo));
3893 }
3894 else
3895 {
3896 /* The 64-bit ABI uses a .MIPS.options section rather than
3897 .reginfo section. */
3898 sec = subseg_new (".MIPS.options", (subsegT) 0);
3899 bfd_set_section_flags (stdoutput, sec, flags);
3900 bfd_set_section_alignment (stdoutput, sec, 3);
3901
3902 /* Set up the option header. */
3903 {
3904 Elf_Internal_Options opthdr;
3905 char *f;
3906
3907 opthdr.kind = ODK_REGINFO;
3908 opthdr.size = (sizeof (Elf_External_Options)
3909 + sizeof (Elf64_External_RegInfo));
3910 opthdr.section = 0;
3911 opthdr.info = 0;
3912 f = frag_more (sizeof (Elf_External_Options));
3913 bfd_mips_elf_swap_options_out (stdoutput, &opthdr,
3914 (Elf_External_Options *) f);
3915
3916 mips_regmask_frag = frag_more (sizeof (Elf64_External_RegInfo));
3917 }
3918 }
3919
3920 sec = subseg_new (".MIPS.abiflags", (subsegT) 0);
3921 bfd_set_section_flags (stdoutput, sec,
3922 SEC_READONLY | SEC_DATA | SEC_ALLOC | SEC_LOAD);
3923 bfd_set_section_alignment (stdoutput, sec, 3);
3924 mips_flags_frag = frag_more (sizeof (Elf_External_ABIFlags_v0));
3925
3926 if (ECOFF_DEBUGGING)
3927 {
3928 sec = subseg_new (".mdebug", (subsegT) 0);
3929 (void) bfd_set_section_flags (stdoutput, sec,
3930 SEC_HAS_CONTENTS | SEC_READONLY);
3931 (void) bfd_set_section_alignment (stdoutput, sec, 2);
3932 }
3933 else if (mips_flag_pdr)
3934 {
3935 pdr_seg = subseg_new (".pdr", (subsegT) 0);
3936 (void) bfd_set_section_flags (stdoutput, pdr_seg,
3937 SEC_READONLY | SEC_RELOC
3938 | SEC_DEBUGGING);
3939 (void) bfd_set_section_alignment (stdoutput, pdr_seg, 2);
3940 }
3941
3942 subseg_set (seg, subseg);
3943 }
3944
3945 if (mips_fix_vr4120)
3946 init_vr4120_conflicts ();
3947 }
3948
3949 static inline void
3950 fpabi_incompatible_with (int fpabi, const char *what)
3951 {
3952 as_warn (_(".gnu_attribute %d,%d is incompatible with `%s'"),
3953 Tag_GNU_MIPS_ABI_FP, fpabi, what);
3954 }
3955
3956 static inline void
3957 fpabi_requires (int fpabi, const char *what)
3958 {
3959 as_warn (_(".gnu_attribute %d,%d requires `%s'"),
3960 Tag_GNU_MIPS_ABI_FP, fpabi, what);
3961 }
3962
3963 /* Check -mabi and register sizes against the specified FP ABI. */
3964 static void
3965 check_fpabi (int fpabi)
3966 {
3967 switch (fpabi)
3968 {
3969 case Val_GNU_MIPS_ABI_FP_DOUBLE:
3970 if (file_mips_opts.soft_float)
3971 fpabi_incompatible_with (fpabi, "softfloat");
3972 else if (file_mips_opts.single_float)
3973 fpabi_incompatible_with (fpabi, "singlefloat");
3974 if (file_mips_opts.gp == 64 && file_mips_opts.fp == 32)
3975 fpabi_incompatible_with (fpabi, "gp=64 fp=32");
3976 else if (file_mips_opts.gp == 32 && file_mips_opts.fp == 64)
3977 fpabi_incompatible_with (fpabi, "gp=32 fp=64");
3978 break;
3979
3980 case Val_GNU_MIPS_ABI_FP_XX:
3981 if (mips_abi != O32_ABI)
3982 fpabi_requires (fpabi, "-mabi=32");
3983 else if (file_mips_opts.soft_float)
3984 fpabi_incompatible_with (fpabi, "softfloat");
3985 else if (file_mips_opts.single_float)
3986 fpabi_incompatible_with (fpabi, "singlefloat");
3987 else if (file_mips_opts.fp != 0)
3988 fpabi_requires (fpabi, "fp=xx");
3989 break;
3990
3991 case Val_GNU_MIPS_ABI_FP_64A:
3992 case Val_GNU_MIPS_ABI_FP_64:
3993 if (mips_abi != O32_ABI)
3994 fpabi_requires (fpabi, "-mabi=32");
3995 else if (file_mips_opts.soft_float)
3996 fpabi_incompatible_with (fpabi, "softfloat");
3997 else if (file_mips_opts.single_float)
3998 fpabi_incompatible_with (fpabi, "singlefloat");
3999 else if (file_mips_opts.fp != 64)
4000 fpabi_requires (fpabi, "fp=64");
4001 else if (fpabi == Val_GNU_MIPS_ABI_FP_64 && !file_mips_opts.oddspreg)
4002 fpabi_incompatible_with (fpabi, "nooddspreg");
4003 else if (fpabi == Val_GNU_MIPS_ABI_FP_64A && file_mips_opts.oddspreg)
4004 fpabi_requires (fpabi, "nooddspreg");
4005 break;
4006
4007 case Val_GNU_MIPS_ABI_FP_SINGLE:
4008 if (file_mips_opts.soft_float)
4009 fpabi_incompatible_with (fpabi, "softfloat");
4010 else if (!file_mips_opts.single_float)
4011 fpabi_requires (fpabi, "singlefloat");
4012 break;
4013
4014 case Val_GNU_MIPS_ABI_FP_SOFT:
4015 if (!file_mips_opts.soft_float)
4016 fpabi_requires (fpabi, "softfloat");
4017 break;
4018
4019 case Val_GNU_MIPS_ABI_FP_OLD_64:
4020 as_warn (_(".gnu_attribute %d,%d is no longer supported"),
4021 Tag_GNU_MIPS_ABI_FP, fpabi);
4022 break;
4023
4024 case Val_GNU_MIPS_ABI_FP_NAN2008:
4025 /* Silently ignore compatibility value. */
4026 break;
4027
4028 default:
4029 as_warn (_(".gnu_attribute %d,%d is not a recognized"
4030 " floating-point ABI"), Tag_GNU_MIPS_ABI_FP, fpabi);
4031 break;
4032 }
4033 }
4034
4035 /* Perform consistency checks on the current options. */
4036
4037 static void
4038 mips_check_options (struct mips_set_options *opts, bfd_boolean abi_checks)
4039 {
4040 /* Check the size of integer registers agrees with the ABI and ISA. */
4041 if (opts->gp == 64 && !ISA_HAS_64BIT_REGS (opts->isa))
4042 as_bad (_("`gp=64' used with a 32-bit processor"));
4043 else if (abi_checks
4044 && opts->gp == 32 && ABI_NEEDS_64BIT_REGS (mips_abi))
4045 as_bad (_("`gp=32' used with a 64-bit ABI"));
4046 else if (abi_checks
4047 && opts->gp == 64 && ABI_NEEDS_32BIT_REGS (mips_abi))
4048 as_bad (_("`gp=64' used with a 32-bit ABI"));
4049
4050 /* Check the size of the float registers agrees with the ABI and ISA. */
4051 switch (opts->fp)
4052 {
4053 case 0:
4054 if (!CPU_HAS_LDC1_SDC1 (opts->arch))
4055 as_bad (_("`fp=xx' used with a cpu lacking ldc1/sdc1 instructions"));
4056 else if (opts->single_float == 1)
4057 as_bad (_("`fp=xx' cannot be used with `singlefloat'"));
4058 break;
4059 case 64:
4060 if (!ISA_HAS_64BIT_FPRS (opts->isa))
4061 as_bad (_("`fp=64' used with a 32-bit fpu"));
4062 else if (abi_checks
4063 && ABI_NEEDS_32BIT_REGS (mips_abi)
4064 && !ISA_HAS_MXHC1 (opts->isa))
4065 as_warn (_("`fp=64' used with a 32-bit ABI"));
4066 break;
4067 case 32:
4068 if (abi_checks
4069 && ABI_NEEDS_64BIT_REGS (mips_abi))
4070 as_warn (_("`fp=32' used with a 64-bit ABI"));
4071 if (ISA_IS_R6 (opts->isa) && opts->single_float == 0)
4072 as_bad (_("`fp=32' used with a MIPS R6 cpu"));
4073 break;
4074 default:
4075 as_bad (_("Unknown size of floating point registers"));
4076 break;
4077 }
4078
4079 if (ABI_NEEDS_64BIT_REGS (mips_abi) && !opts->oddspreg)
4080 as_bad (_("`nooddspreg` cannot be used with a 64-bit ABI"));
4081
4082 if (opts->micromips == 1 && opts->mips16 == 1)
4083 as_bad (_("`%s' cannot be used with `%s'"), "mips16", "micromips");
4084 else if (ISA_IS_R6 (opts->isa)
4085 && (opts->micromips == 1
4086 || opts->mips16 == 1))
4087 as_fatal (_("`%s' cannot be used with `%s'"),
4088 opts->micromips ? "micromips" : "mips16",
4089 mips_cpu_info_from_isa (opts->isa)->name);
4090
4091 if (ISA_IS_R6 (opts->isa) && mips_relax_branch)
4092 as_fatal (_("branch relaxation is not supported in `%s'"),
4093 mips_cpu_info_from_isa (opts->isa)->name);
4094 }
4095
4096 /* Perform consistency checks on the module level options exactly once.
4097 This is a deferred check that happens:
4098 at the first .set directive
4099 or, at the first pseudo op that generates code (inc .dc.a)
4100 or, at the first instruction
4101 or, at the end. */
4102
4103 static void
4104 file_mips_check_options (void)
4105 {
4106 if (file_mips_opts_checked)
4107 return;
4108
4109 /* The following code determines the register size.
4110 Similar code was added to GCC 3.3 (see override_options() in
4111 config/mips/mips.c). The GAS and GCC code should be kept in sync
4112 as much as possible. */
4113
4114 if (file_mips_opts.gp < 0)
4115 {
4116 /* Infer the integer register size from the ABI and processor.
4117 Restrict ourselves to 32-bit registers if that's all the
4118 processor has, or if the ABI cannot handle 64-bit registers. */
4119 file_mips_opts.gp = (ABI_NEEDS_32BIT_REGS (mips_abi)
4120 || !ISA_HAS_64BIT_REGS (file_mips_opts.isa))
4121 ? 32 : 64;
4122 }
4123
4124 if (file_mips_opts.fp < 0)
4125 {
4126 /* No user specified float register size.
4127 ??? GAS treats single-float processors as though they had 64-bit
4128 float registers (although it complains when double-precision
4129 instructions are used). As things stand, saying they have 32-bit
4130 registers would lead to spurious "register must be even" messages.
4131 So here we assume float registers are never smaller than the
4132 integer ones. */
4133 if (file_mips_opts.gp == 64)
4134 /* 64-bit integer registers implies 64-bit float registers. */
4135 file_mips_opts.fp = 64;
4136 else if ((file_mips_opts.ase & FP64_ASES)
4137 && ISA_HAS_64BIT_FPRS (file_mips_opts.isa))
4138 /* Handle ASEs that require 64-bit float registers, if possible. */
4139 file_mips_opts.fp = 64;
4140 else if (ISA_IS_R6 (mips_opts.isa))
4141 /* R6 implies 64-bit float registers. */
4142 file_mips_opts.fp = 64;
4143 else
4144 /* 32-bit float registers. */
4145 file_mips_opts.fp = 32;
4146 }
4147
4148 /* Disable operations on odd-numbered floating-point registers by default
4149 when using the FPXX ABI. */
4150 if (file_mips_opts.oddspreg < 0)
4151 {
4152 if (file_mips_opts.fp == 0)
4153 file_mips_opts.oddspreg = 0;
4154 else
4155 file_mips_opts.oddspreg = 1;
4156 }
4157
4158 /* End of GCC-shared inference code. */
4159
4160 /* This flag is set when we have a 64-bit capable CPU but use only
4161 32-bit wide registers. Note that EABI does not use it. */
4162 if (ISA_HAS_64BIT_REGS (file_mips_opts.isa)
4163 && ((mips_abi == NO_ABI && file_mips_opts.gp == 32)
4164 || mips_abi == O32_ABI))
4165 mips_32bitmode = 1;
4166
4167 if (file_mips_opts.isa == ISA_MIPS1 && mips_trap)
4168 as_bad (_("trap exception not supported at ISA 1"));
4169
4170 /* If the selected architecture includes support for ASEs, enable
4171 generation of code for them. */
4172 if (file_mips_opts.mips16 == -1)
4173 file_mips_opts.mips16 = (CPU_HAS_MIPS16 (file_mips_opts.arch)) ? 1 : 0;
4174 if (file_mips_opts.micromips == -1)
4175 file_mips_opts.micromips = (CPU_HAS_MICROMIPS (file_mips_opts.arch))
4176 ? 1 : 0;
4177
4178 if (mips_nan2008 == -1)
4179 mips_nan2008 = (ISA_HAS_LEGACY_NAN (file_mips_opts.isa)) ? 0 : 1;
4180 else if (!ISA_HAS_LEGACY_NAN (file_mips_opts.isa) && mips_nan2008 == 0)
4181 as_fatal (_("`%s' does not support legacy NaN"),
4182 mips_cpu_info_from_arch (file_mips_opts.arch)->name);
4183
4184 /* Some ASEs require 64-bit FPRs, so -mfp32 should stop those ASEs from
4185 being selected implicitly. */
4186 if (file_mips_opts.fp != 64)
4187 file_ase_explicit |= ASE_MIPS3D | ASE_MDMX | ASE_MSA;
4188
4189 /* If the user didn't explicitly select or deselect a particular ASE,
4190 use the default setting for the CPU. */
4191 file_mips_opts.ase |= (file_mips_opts.init_ase & ~file_ase_explicit);
4192
4193 /* Set up the current options. These may change throughout assembly. */
4194 mips_opts = file_mips_opts;
4195
4196 mips_check_isa_supports_ases ();
4197 mips_check_options (&file_mips_opts, TRUE);
4198 file_mips_opts_checked = TRUE;
4199
4200 if (!bfd_set_arch_mach (stdoutput, bfd_arch_mips, file_mips_opts.arch))
4201 as_warn (_("could not set architecture and machine"));
4202 }
4203
4204 void
4205 md_assemble (char *str)
4206 {
4207 struct mips_cl_insn insn;
4208 bfd_reloc_code_real_type unused_reloc[3]
4209 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
4210
4211 file_mips_check_options ();
4212
4213 imm_expr.X_op = O_absent;
4214 offset_expr.X_op = O_absent;
4215 offset_reloc[0] = BFD_RELOC_UNUSED;
4216 offset_reloc[1] = BFD_RELOC_UNUSED;
4217 offset_reloc[2] = BFD_RELOC_UNUSED;
4218
4219 mips_mark_labels ();
4220 mips_assembling_insn = TRUE;
4221 clear_insn_error ();
4222
4223 if (mips_opts.mips16)
4224 mips16_ip (str, &insn);
4225 else
4226 {
4227 mips_ip (str, &insn);
4228 DBG ((_("returned from mips_ip(%s) insn_opcode = 0x%x\n"),
4229 str, insn.insn_opcode));
4230 }
4231
4232 if (insn_error.msg)
4233 report_insn_error (str);
4234 else if (insn.insn_mo->pinfo == INSN_MACRO)
4235 {
4236 macro_start ();
4237 if (mips_opts.mips16)
4238 mips16_macro (&insn);
4239 else
4240 macro (&insn, str);
4241 macro_end ();
4242 }
4243 else
4244 {
4245 if (offset_expr.X_op != O_absent)
4246 append_insn (&insn, &offset_expr, offset_reloc, FALSE);
4247 else
4248 append_insn (&insn, NULL, unused_reloc, FALSE);
4249 }
4250
4251 mips_assembling_insn = FALSE;
4252 }
4253
4254 /* Convenience functions for abstracting away the differences between
4255 MIPS16 and non-MIPS16 relocations. */
4256
4257 static inline bfd_boolean
4258 mips16_reloc_p (bfd_reloc_code_real_type reloc)
4259 {
4260 switch (reloc)
4261 {
4262 case BFD_RELOC_MIPS16_JMP:
4263 case BFD_RELOC_MIPS16_GPREL:
4264 case BFD_RELOC_MIPS16_GOT16:
4265 case BFD_RELOC_MIPS16_CALL16:
4266 case BFD_RELOC_MIPS16_HI16_S:
4267 case BFD_RELOC_MIPS16_HI16:
4268 case BFD_RELOC_MIPS16_LO16:
4269 case BFD_RELOC_MIPS16_16_PCREL_S1:
4270 return TRUE;
4271
4272 default:
4273 return FALSE;
4274 }
4275 }
4276
4277 static inline bfd_boolean
4278 micromips_reloc_p (bfd_reloc_code_real_type reloc)
4279 {
4280 switch (reloc)
4281 {
4282 case BFD_RELOC_MICROMIPS_7_PCREL_S1:
4283 case BFD_RELOC_MICROMIPS_10_PCREL_S1:
4284 case BFD_RELOC_MICROMIPS_16_PCREL_S1:
4285 case BFD_RELOC_MICROMIPS_GPREL16:
4286 case BFD_RELOC_MICROMIPS_JMP:
4287 case BFD_RELOC_MICROMIPS_HI16:
4288 case BFD_RELOC_MICROMIPS_HI16_S:
4289 case BFD_RELOC_MICROMIPS_LO16:
4290 case BFD_RELOC_MICROMIPS_LITERAL:
4291 case BFD_RELOC_MICROMIPS_GOT16:
4292 case BFD_RELOC_MICROMIPS_CALL16:
4293 case BFD_RELOC_MICROMIPS_GOT_HI16:
4294 case BFD_RELOC_MICROMIPS_GOT_LO16:
4295 case BFD_RELOC_MICROMIPS_CALL_HI16:
4296 case BFD_RELOC_MICROMIPS_CALL_LO16:
4297 case BFD_RELOC_MICROMIPS_SUB:
4298 case BFD_RELOC_MICROMIPS_GOT_PAGE:
4299 case BFD_RELOC_MICROMIPS_GOT_OFST:
4300 case BFD_RELOC_MICROMIPS_GOT_DISP:
4301 case BFD_RELOC_MICROMIPS_HIGHEST:
4302 case BFD_RELOC_MICROMIPS_HIGHER:
4303 case BFD_RELOC_MICROMIPS_SCN_DISP:
4304 case BFD_RELOC_MICROMIPS_JALR:
4305 return TRUE;
4306
4307 default:
4308 return FALSE;
4309 }
4310 }
4311
4312 static inline bfd_boolean
4313 jmp_reloc_p (bfd_reloc_code_real_type reloc)
4314 {
4315 return reloc == BFD_RELOC_MIPS_JMP || reloc == BFD_RELOC_MICROMIPS_JMP;
4316 }
4317
4318 static inline bfd_boolean
4319 b_reloc_p (bfd_reloc_code_real_type reloc)
4320 {
4321 return (reloc == BFD_RELOC_MIPS_26_PCREL_S2
4322 || reloc == BFD_RELOC_MIPS_21_PCREL_S2
4323 || reloc == BFD_RELOC_16_PCREL_S2
4324 || reloc == BFD_RELOC_MIPS16_16_PCREL_S1
4325 || reloc == BFD_RELOC_MICROMIPS_16_PCREL_S1
4326 || reloc == BFD_RELOC_MICROMIPS_10_PCREL_S1
4327 || reloc == BFD_RELOC_MICROMIPS_7_PCREL_S1);
4328 }
4329
4330 static inline bfd_boolean
4331 got16_reloc_p (bfd_reloc_code_real_type reloc)
4332 {
4333 return (reloc == BFD_RELOC_MIPS_GOT16 || reloc == BFD_RELOC_MIPS16_GOT16
4334 || reloc == BFD_RELOC_MICROMIPS_GOT16);
4335 }
4336
4337 static inline bfd_boolean
4338 hi16_reloc_p (bfd_reloc_code_real_type reloc)
4339 {
4340 return (reloc == BFD_RELOC_HI16_S || reloc == BFD_RELOC_MIPS16_HI16_S
4341 || reloc == BFD_RELOC_MICROMIPS_HI16_S);
4342 }
4343
4344 static inline bfd_boolean
4345 lo16_reloc_p (bfd_reloc_code_real_type reloc)
4346 {
4347 return (reloc == BFD_RELOC_LO16 || reloc == BFD_RELOC_MIPS16_LO16
4348 || reloc == BFD_RELOC_MICROMIPS_LO16);
4349 }
4350
4351 static inline bfd_boolean
4352 jalr_reloc_p (bfd_reloc_code_real_type reloc)
4353 {
4354 return reloc == BFD_RELOC_MIPS_JALR || reloc == BFD_RELOC_MICROMIPS_JALR;
4355 }
4356
4357 static inline bfd_boolean
4358 gprel16_reloc_p (bfd_reloc_code_real_type reloc)
4359 {
4360 return (reloc == BFD_RELOC_GPREL16 || reloc == BFD_RELOC_MIPS16_GPREL
4361 || reloc == BFD_RELOC_MICROMIPS_GPREL16);
4362 }
4363
4364 /* Return true if RELOC is a PC-relative relocation that does not have
4365 full address range. */
4366
4367 static inline bfd_boolean
4368 limited_pcrel_reloc_p (bfd_reloc_code_real_type reloc)
4369 {
4370 switch (reloc)
4371 {
4372 case BFD_RELOC_16_PCREL_S2:
4373 case BFD_RELOC_MIPS16_16_PCREL_S1:
4374 case BFD_RELOC_MICROMIPS_7_PCREL_S1:
4375 case BFD_RELOC_MICROMIPS_10_PCREL_S1:
4376 case BFD_RELOC_MICROMIPS_16_PCREL_S1:
4377 case BFD_RELOC_MIPS_21_PCREL_S2:
4378 case BFD_RELOC_MIPS_26_PCREL_S2:
4379 case BFD_RELOC_MIPS_18_PCREL_S3:
4380 case BFD_RELOC_MIPS_19_PCREL_S2:
4381 return TRUE;
4382
4383 case BFD_RELOC_32_PCREL:
4384 case BFD_RELOC_HI16_S_PCREL:
4385 case BFD_RELOC_LO16_PCREL:
4386 return HAVE_64BIT_ADDRESSES;
4387
4388 default:
4389 return FALSE;
4390 }
4391 }
4392
4393 /* Return true if the given relocation might need a matching %lo().
4394 This is only "might" because SVR4 R_MIPS_GOT16 relocations only
4395 need a matching %lo() when applied to local symbols. */
4396
4397 static inline bfd_boolean
4398 reloc_needs_lo_p (bfd_reloc_code_real_type reloc)
4399 {
4400 return (HAVE_IN_PLACE_ADDENDS
4401 && (hi16_reloc_p (reloc)
4402 /* VxWorks R_MIPS_GOT16 relocs never need a matching %lo();
4403 all GOT16 relocations evaluate to "G". */
4404 || (got16_reloc_p (reloc) && mips_pic != VXWORKS_PIC)));
4405 }
4406
4407 /* Return the type of %lo() reloc needed by RELOC, given that
4408 reloc_needs_lo_p. */
4409
4410 static inline bfd_reloc_code_real_type
4411 matching_lo_reloc (bfd_reloc_code_real_type reloc)
4412 {
4413 return (mips16_reloc_p (reloc) ? BFD_RELOC_MIPS16_LO16
4414 : (micromips_reloc_p (reloc) ? BFD_RELOC_MICROMIPS_LO16
4415 : BFD_RELOC_LO16));
4416 }
4417
4418 /* Return true if the given fixup is followed by a matching R_MIPS_LO16
4419 relocation. */
4420
4421 static inline bfd_boolean
4422 fixup_has_matching_lo_p (fixS *fixp)
4423 {
4424 return (fixp->fx_next != NULL
4425 && fixp->fx_next->fx_r_type == matching_lo_reloc (fixp->fx_r_type)
4426 && fixp->fx_addsy == fixp->fx_next->fx_addsy
4427 && fixp->fx_offset == fixp->fx_next->fx_offset);
4428 }
4429
4430 /* Move all labels in LABELS to the current insertion point. TEXT_P
4431 says whether the labels refer to text or data. */
4432
4433 static void
4434 mips_move_labels (struct insn_label_list *labels, bfd_boolean text_p)
4435 {
4436 struct insn_label_list *l;
4437 valueT val;
4438
4439 for (l = labels; l != NULL; l = l->next)
4440 {
4441 gas_assert (S_GET_SEGMENT (l->label) == now_seg);
4442 symbol_set_frag (l->label, frag_now);
4443 val = (valueT) frag_now_fix ();
4444 /* MIPS16/microMIPS text labels are stored as odd. */
4445 if (text_p && HAVE_CODE_COMPRESSION)
4446 ++val;
4447 S_SET_VALUE (l->label, val);
4448 }
4449 }
4450
4451 /* Move all labels in insn_labels to the current insertion point
4452 and treat them as text labels. */
4453
4454 static void
4455 mips_move_text_labels (void)
4456 {
4457 mips_move_labels (seg_info (now_seg)->label_list, TRUE);
4458 }
4459
4460 /* Duplicate the test for LINK_ONCE sections as in `adjust_reloc_syms'. */
4461
4462 static bfd_boolean
4463 s_is_linkonce (symbolS *sym, segT from_seg)
4464 {
4465 bfd_boolean linkonce = FALSE;
4466 segT symseg = S_GET_SEGMENT (sym);
4467
4468 if (symseg != from_seg && !S_IS_LOCAL (sym))
4469 {
4470 if ((bfd_get_section_flags (stdoutput, symseg) & SEC_LINK_ONCE))
4471 linkonce = TRUE;
4472 /* The GNU toolchain uses an extension for ELF: a section
4473 beginning with the magic string .gnu.linkonce is a
4474 linkonce section. */
4475 if (strncmp (segment_name (symseg), ".gnu.linkonce",
4476 sizeof ".gnu.linkonce" - 1) == 0)
4477 linkonce = TRUE;
4478 }
4479 return linkonce;
4480 }
4481
4482 /* Mark MIPS16 or microMIPS instruction label LABEL. This permits the
4483 linker to handle them specially, such as generating jalx instructions
4484 when needed. We also make them odd for the duration of the assembly,
4485 in order to generate the right sort of code. We will make them even
4486 in the adjust_symtab routine, while leaving them marked. This is
4487 convenient for the debugger and the disassembler. The linker knows
4488 to make them odd again. */
4489
4490 static void
4491 mips_compressed_mark_label (symbolS *label)
4492 {
4493 gas_assert (HAVE_CODE_COMPRESSION);
4494
4495 if (mips_opts.mips16)
4496 S_SET_OTHER (label, ELF_ST_SET_MIPS16 (S_GET_OTHER (label)));
4497 else
4498 S_SET_OTHER (label, ELF_ST_SET_MICROMIPS (S_GET_OTHER (label)));
4499 if ((S_GET_VALUE (label) & 1) == 0
4500 /* Don't adjust the address if the label is global or weak, or
4501 in a link-once section, since we'll be emitting symbol reloc
4502 references to it which will be patched up by the linker, and
4503 the final value of the symbol may or may not be MIPS16/microMIPS. */
4504 && !S_IS_WEAK (label)
4505 && !S_IS_EXTERNAL (label)
4506 && !s_is_linkonce (label, now_seg))
4507 S_SET_VALUE (label, S_GET_VALUE (label) | 1);
4508 }
4509
4510 /* Mark preceding MIPS16 or microMIPS instruction labels. */
4511
4512 static void
4513 mips_compressed_mark_labels (void)
4514 {
4515 struct insn_label_list *l;
4516
4517 for (l = seg_info (now_seg)->label_list; l != NULL; l = l->next)
4518 mips_compressed_mark_label (l->label);
4519 }
4520
4521 /* End the current frag. Make it a variant frag and record the
4522 relaxation info. */
4523
4524 static void
4525 relax_close_frag (void)
4526 {
4527 mips_macro_warning.first_frag = frag_now;
4528 frag_var (rs_machine_dependent, 0, 0,
4529 RELAX_ENCODE (mips_relax.sizes[0], mips_relax.sizes[1],
4530 mips_pic != NO_PIC),
4531 mips_relax.symbol, 0, (char *) mips_relax.first_fixup);
4532
4533 memset (&mips_relax.sizes, 0, sizeof (mips_relax.sizes));
4534 mips_relax.first_fixup = 0;
4535 }
4536
4537 /* Start a new relaxation sequence whose expansion depends on SYMBOL.
4538 See the comment above RELAX_ENCODE for more details. */
4539
4540 static void
4541 relax_start (symbolS *symbol)
4542 {
4543 gas_assert (mips_relax.sequence == 0);
4544 mips_relax.sequence = 1;
4545 mips_relax.symbol = symbol;
4546 }
4547
4548 /* Start generating the second version of a relaxable sequence.
4549 See the comment above RELAX_ENCODE for more details. */
4550
4551 static void
4552 relax_switch (void)
4553 {
4554 gas_assert (mips_relax.sequence == 1);
4555 mips_relax.sequence = 2;
4556 }
4557
4558 /* End the current relaxable sequence. */
4559
4560 static void
4561 relax_end (void)
4562 {
4563 gas_assert (mips_relax.sequence == 2);
4564 relax_close_frag ();
4565 mips_relax.sequence = 0;
4566 }
4567
4568 /* Return true if IP is a delayed branch or jump. */
4569
4570 static inline bfd_boolean
4571 delayed_branch_p (const struct mips_cl_insn *ip)
4572 {
4573 return (ip->insn_mo->pinfo & (INSN_UNCOND_BRANCH_DELAY
4574 | INSN_COND_BRANCH_DELAY
4575 | INSN_COND_BRANCH_LIKELY)) != 0;
4576 }
4577
4578 /* Return true if IP is a compact branch or jump. */
4579
4580 static inline bfd_boolean
4581 compact_branch_p (const struct mips_cl_insn *ip)
4582 {
4583 return (ip->insn_mo->pinfo2 & (INSN2_UNCOND_BRANCH
4584 | INSN2_COND_BRANCH)) != 0;
4585 }
4586
4587 /* Return true if IP is an unconditional branch or jump. */
4588
4589 static inline bfd_boolean
4590 uncond_branch_p (const struct mips_cl_insn *ip)
4591 {
4592 return ((ip->insn_mo->pinfo & INSN_UNCOND_BRANCH_DELAY) != 0
4593 || (ip->insn_mo->pinfo2 & INSN2_UNCOND_BRANCH) != 0);
4594 }
4595
4596 /* Return true if IP is a branch-likely instruction. */
4597
4598 static inline bfd_boolean
4599 branch_likely_p (const struct mips_cl_insn *ip)
4600 {
4601 return (ip->insn_mo->pinfo & INSN_COND_BRANCH_LIKELY) != 0;
4602 }
4603
4604 /* Return the type of nop that should be used to fill the delay slot
4605 of delayed branch IP. */
4606
4607 static struct mips_cl_insn *
4608 get_delay_slot_nop (const struct mips_cl_insn *ip)
4609 {
4610 if (mips_opts.micromips
4611 && (ip->insn_mo->pinfo2 & INSN2_BRANCH_DELAY_32BIT))
4612 return &micromips_nop32_insn;
4613 return NOP_INSN;
4614 }
4615
4616 /* Return a mask that has bit N set if OPCODE reads the register(s)
4617 in operand N. */
4618
4619 static unsigned int
4620 insn_read_mask (const struct mips_opcode *opcode)
4621 {
4622 return (opcode->pinfo & INSN_READ_ALL) >> INSN_READ_SHIFT;
4623 }
4624
4625 /* Return a mask that has bit N set if OPCODE writes to the register(s)
4626 in operand N. */
4627
4628 static unsigned int
4629 insn_write_mask (const struct mips_opcode *opcode)
4630 {
4631 return (opcode->pinfo & INSN_WRITE_ALL) >> INSN_WRITE_SHIFT;
4632 }
4633
4634 /* Return a mask of the registers specified by operand OPERAND of INSN.
4635 Ignore registers of type OP_REG_<t> unless bit OP_REG_<t> of TYPE_MASK
4636 is set. */
4637
4638 static unsigned int
4639 operand_reg_mask (const struct mips_cl_insn *insn,
4640 const struct mips_operand *operand,
4641 unsigned int type_mask)
4642 {
4643 unsigned int uval, vsel;
4644
4645 switch (operand->type)
4646 {
4647 case OP_INT:
4648 case OP_MAPPED_INT:
4649 case OP_MSB:
4650 case OP_PCREL:
4651 case OP_PERF_REG:
4652 case OP_ADDIUSP_INT:
4653 case OP_ENTRY_EXIT_LIST:
4654 case OP_REPEAT_DEST_REG:
4655 case OP_REPEAT_PREV_REG:
4656 case OP_PC:
4657 case OP_VU0_SUFFIX:
4658 case OP_VU0_MATCH_SUFFIX:
4659 case OP_IMM_INDEX:
4660 abort ();
4661
4662 case OP_REG28:
4663 return 1 << 28;
4664
4665 case OP_REG:
4666 case OP_OPTIONAL_REG:
4667 {
4668 const struct mips_reg_operand *reg_op;
4669
4670 reg_op = (const struct mips_reg_operand *) operand;
4671 if (!(type_mask & (1 << reg_op->reg_type)))
4672 return 0;
4673 uval = insn_extract_operand (insn, operand);
4674 return 1 << mips_decode_reg_operand (reg_op, uval);
4675 }
4676
4677 case OP_REG_PAIR:
4678 {
4679 const struct mips_reg_pair_operand *pair_op;
4680
4681 pair_op = (const struct mips_reg_pair_operand *) operand;
4682 if (!(type_mask & (1 << pair_op->reg_type)))
4683 return 0;
4684 uval = insn_extract_operand (insn, operand);
4685 return (1 << pair_op->reg1_map[uval]) | (1 << pair_op->reg2_map[uval]);
4686 }
4687
4688 case OP_CLO_CLZ_DEST:
4689 if (!(type_mask & (1 << OP_REG_GP)))
4690 return 0;
4691 uval = insn_extract_operand (insn, operand);
4692 return (1 << (uval & 31)) | (1 << (uval >> 5));
4693
4694 case OP_SAME_RS_RT:
4695 if (!(type_mask & (1 << OP_REG_GP)))
4696 return 0;
4697 uval = insn_extract_operand (insn, operand);
4698 gas_assert ((uval & 31) == (uval >> 5));
4699 return 1 << (uval & 31);
4700
4701 case OP_CHECK_PREV:
4702 case OP_NON_ZERO_REG:
4703 if (!(type_mask & (1 << OP_REG_GP)))
4704 return 0;
4705 uval = insn_extract_operand (insn, operand);
4706 return 1 << (uval & 31);
4707
4708 case OP_LWM_SWM_LIST:
4709 abort ();
4710
4711 case OP_SAVE_RESTORE_LIST:
4712 abort ();
4713
4714 case OP_MDMX_IMM_REG:
4715 if (!(type_mask & (1 << OP_REG_VEC)))
4716 return 0;
4717 uval = insn_extract_operand (insn, operand);
4718 vsel = uval >> 5;
4719 if ((vsel & 0x18) == 0x18)
4720 return 0;
4721 return 1 << (uval & 31);
4722
4723 case OP_REG_INDEX:
4724 if (!(type_mask & (1 << OP_REG_GP)))
4725 return 0;
4726 return 1 << insn_extract_operand (insn, operand);
4727 }
4728 abort ();
4729 }
4730
4731 /* Return a mask of the registers specified by operands OPNO_MASK of INSN,
4732 where bit N of OPNO_MASK is set if operand N should be included.
4733 Ignore registers of type OP_REG_<t> unless bit OP_REG_<t> of TYPE_MASK
4734 is set. */
4735
4736 static unsigned int
4737 insn_reg_mask (const struct mips_cl_insn *insn,
4738 unsigned int type_mask, unsigned int opno_mask)
4739 {
4740 unsigned int opno, reg_mask;
4741
4742 opno = 0;
4743 reg_mask = 0;
4744 while (opno_mask != 0)
4745 {
4746 if (opno_mask & 1)
4747 reg_mask |= operand_reg_mask (insn, insn_opno (insn, opno), type_mask);
4748 opno_mask >>= 1;
4749 opno += 1;
4750 }
4751 return reg_mask;
4752 }
4753
4754 /* Return the mask of core registers that IP reads. */
4755
4756 static unsigned int
4757 gpr_read_mask (const struct mips_cl_insn *ip)
4758 {
4759 unsigned long pinfo, pinfo2;
4760 unsigned int mask;
4761
4762 mask = insn_reg_mask (ip, 1 << OP_REG_GP, insn_read_mask (ip->insn_mo));
4763 pinfo = ip->insn_mo->pinfo;
4764 pinfo2 = ip->insn_mo->pinfo2;
4765 if (pinfo & INSN_UDI)
4766 {
4767 /* UDI instructions have traditionally been assumed to read RS
4768 and RT. */
4769 mask |= 1 << EXTRACT_OPERAND (mips_opts.micromips, RT, *ip);
4770 mask |= 1 << EXTRACT_OPERAND (mips_opts.micromips, RS, *ip);
4771 }
4772 if (pinfo & INSN_READ_GPR_24)
4773 mask |= 1 << 24;
4774 if (pinfo2 & INSN2_READ_GPR_16)
4775 mask |= 1 << 16;
4776 if (pinfo2 & INSN2_READ_SP)
4777 mask |= 1 << SP;
4778 if (pinfo2 & INSN2_READ_GPR_31)
4779 mask |= 1 << 31;
4780 /* Don't include register 0. */
4781 return mask & ~1;
4782 }
4783
4784 /* Return the mask of core registers that IP writes. */
4785
4786 static unsigned int
4787 gpr_write_mask (const struct mips_cl_insn *ip)
4788 {
4789 unsigned long pinfo, pinfo2;
4790 unsigned int mask;
4791
4792 mask = insn_reg_mask (ip, 1 << OP_REG_GP, insn_write_mask (ip->insn_mo));
4793 pinfo = ip->insn_mo->pinfo;
4794 pinfo2 = ip->insn_mo->pinfo2;
4795 if (pinfo & INSN_WRITE_GPR_24)
4796 mask |= 1 << 24;
4797 if (pinfo & INSN_WRITE_GPR_31)
4798 mask |= 1 << 31;
4799 if (pinfo & INSN_UDI)
4800 /* UDI instructions have traditionally been assumed to write to RD. */
4801 mask |= 1 << EXTRACT_OPERAND (mips_opts.micromips, RD, *ip);
4802 if (pinfo2 & INSN2_WRITE_SP)
4803 mask |= 1 << SP;
4804 /* Don't include register 0. */
4805 return mask & ~1;
4806 }
4807
4808 /* Return the mask of floating-point registers that IP reads. */
4809
4810 static unsigned int
4811 fpr_read_mask (const struct mips_cl_insn *ip)
4812 {
4813 unsigned long pinfo;
4814 unsigned int mask;
4815
4816 mask = insn_reg_mask (ip, ((1 << OP_REG_FP) | (1 << OP_REG_VEC)
4817 | (1 << OP_REG_MSA)),
4818 insn_read_mask (ip->insn_mo));
4819 pinfo = ip->insn_mo->pinfo;
4820 /* Conservatively treat all operands to an FP_D instruction are doubles.
4821 (This is overly pessimistic for things like cvt.d.s.) */
4822 if (FPR_SIZE != 64 && (pinfo & FP_D))
4823 mask |= mask << 1;
4824 return mask;
4825 }
4826
4827 /* Return the mask of floating-point registers that IP writes. */
4828
4829 static unsigned int
4830 fpr_write_mask (const struct mips_cl_insn *ip)
4831 {
4832 unsigned long pinfo;
4833 unsigned int mask;
4834
4835 mask = insn_reg_mask (ip, ((1 << OP_REG_FP) | (1 << OP_REG_VEC)
4836 | (1 << OP_REG_MSA)),
4837 insn_write_mask (ip->insn_mo));
4838 pinfo = ip->insn_mo->pinfo;
4839 /* Conservatively treat all operands to an FP_D instruction are doubles.
4840 (This is overly pessimistic for things like cvt.s.d.) */
4841 if (FPR_SIZE != 64 && (pinfo & FP_D))
4842 mask |= mask << 1;
4843 return mask;
4844 }
4845
4846 /* Operand OPNUM of INSN is an odd-numbered floating-point register.
4847 Check whether that is allowed. */
4848
4849 static bfd_boolean
4850 mips_oddfpreg_ok (const struct mips_opcode *insn, int opnum)
4851 {
4852 const char *s = insn->name;
4853 bfd_boolean oddspreg = (ISA_HAS_ODD_SINGLE_FPR (mips_opts.isa, mips_opts.arch)
4854 || FPR_SIZE == 64)
4855 && mips_opts.oddspreg;
4856
4857 if (insn->pinfo == INSN_MACRO)
4858 /* Let a macro pass, we'll catch it later when it is expanded. */
4859 return TRUE;
4860
4861 /* Single-precision coprocessor loads and moves are OK for 32-bit registers,
4862 otherwise it depends on oddspreg. */
4863 if ((insn->pinfo & FP_S)
4864 && (insn->pinfo & (INSN_LOAD_MEMORY | INSN_STORE_MEMORY
4865 | INSN_LOAD_COPROC | INSN_COPROC_MOVE)))
4866 return FPR_SIZE == 32 || oddspreg;
4867
4868 /* Allow odd registers for single-precision ops and double-precision if the
4869 floating-point registers are 64-bit wide. */
4870 switch (insn->pinfo & (FP_S | FP_D))
4871 {
4872 case FP_S:
4873 case 0:
4874 return oddspreg;
4875 case FP_D:
4876 return FPR_SIZE == 64;
4877 default:
4878 break;
4879 }
4880
4881 /* Cvt.w.x and cvt.x.w allow an odd register for a 'w' or 's' operand. */
4882 s = strchr (insn->name, '.');
4883 if (s != NULL && opnum == 2)
4884 s = strchr (s + 1, '.');
4885 if (s != NULL && (s[1] == 'w' || s[1] == 's'))
4886 return oddspreg;
4887
4888 return FPR_SIZE == 64;
4889 }
4890
4891 /* Information about an instruction argument that we're trying to match. */
4892 struct mips_arg_info
4893 {
4894 /* The instruction so far. */
4895 struct mips_cl_insn *insn;
4896
4897 /* The first unconsumed operand token. */
4898 struct mips_operand_token *token;
4899
4900 /* The 1-based operand number, in terms of insn->insn_mo->args. */
4901 int opnum;
4902
4903 /* The 1-based argument number, for error reporting. This does not
4904 count elided optional registers, etc.. */
4905 int argnum;
4906
4907 /* The last OP_REG operand seen, or ILLEGAL_REG if none. */
4908 unsigned int last_regno;
4909
4910 /* If the first operand was an OP_REG, this is the register that it
4911 specified, otherwise it is ILLEGAL_REG. */
4912 unsigned int dest_regno;
4913
4914 /* The value of the last OP_INT operand. Only used for OP_MSB,
4915 where it gives the lsb position. */
4916 unsigned int last_op_int;
4917
4918 /* If true, match routines should assume that no later instruction
4919 alternative matches and should therefore be as accommodating as
4920 possible. Match routines should not report errors if something
4921 is only invalid for !LAX_MATCH. */
4922 bfd_boolean lax_match;
4923
4924 /* True if a reference to the current AT register was seen. */
4925 bfd_boolean seen_at;
4926 };
4927
4928 /* Record that the argument is out of range. */
4929
4930 static void
4931 match_out_of_range (struct mips_arg_info *arg)
4932 {
4933 set_insn_error_i (arg->argnum, _("operand %d out of range"), arg->argnum);
4934 }
4935
4936 /* Record that the argument isn't constant but needs to be. */
4937
4938 static void
4939 match_not_constant (struct mips_arg_info *arg)
4940 {
4941 set_insn_error_i (arg->argnum, _("operand %d must be constant"),
4942 arg->argnum);
4943 }
4944
4945 /* Try to match an OT_CHAR token for character CH. Consume the token
4946 and return true on success, otherwise return false. */
4947
4948 static bfd_boolean
4949 match_char (struct mips_arg_info *arg, char ch)
4950 {
4951 if (arg->token->type == OT_CHAR && arg->token->u.ch == ch)
4952 {
4953 ++arg->token;
4954 if (ch == ',')
4955 arg->argnum += 1;
4956 return TRUE;
4957 }
4958 return FALSE;
4959 }
4960
4961 /* Try to get an expression from the next tokens in ARG. Consume the
4962 tokens and return true on success, storing the expression value in
4963 VALUE and relocation types in R. */
4964
4965 static bfd_boolean
4966 match_expression (struct mips_arg_info *arg, expressionS *value,
4967 bfd_reloc_code_real_type *r)
4968 {
4969 /* If the next token is a '(' that was parsed as being part of a base
4970 expression, assume we have an elided offset. The later match will fail
4971 if this turns out to be wrong. */
4972 if (arg->token->type == OT_CHAR && arg->token->u.ch == '(')
4973 {
4974 value->X_op = O_constant;
4975 value->X_add_number = 0;
4976 r[0] = r[1] = r[2] = BFD_RELOC_UNUSED;
4977 return TRUE;
4978 }
4979
4980 /* Reject register-based expressions such as "0+$2" and "(($2))".
4981 For plain registers the default error seems more appropriate. */
4982 if (arg->token->type == OT_INTEGER
4983 && arg->token->u.integer.value.X_op == O_register)
4984 {
4985 set_insn_error (arg->argnum, _("register value used as expression"));
4986 return FALSE;
4987 }
4988
4989 if (arg->token->type == OT_INTEGER)
4990 {
4991 *value = arg->token->u.integer.value;
4992 memcpy (r, arg->token->u.integer.relocs, 3 * sizeof (*r));
4993 ++arg->token;
4994 return TRUE;
4995 }
4996
4997 set_insn_error_i
4998 (arg->argnum, _("operand %d must be an immediate expression"),
4999 arg->argnum);
5000 return FALSE;
5001 }
5002
5003 /* Try to get a constant expression from the next tokens in ARG. Consume
5004 the tokens and return true on success, storing the constant value
5005 in *VALUE. */
5006
5007 static bfd_boolean
5008 match_const_int (struct mips_arg_info *arg, offsetT *value)
5009 {
5010 expressionS ex;
5011 bfd_reloc_code_real_type r[3];
5012
5013 if (!match_expression (arg, &ex, r))
5014 return FALSE;
5015
5016 if (r[0] == BFD_RELOC_UNUSED && ex.X_op == O_constant)
5017 *value = ex.X_add_number;
5018 else
5019 {
5020 if (r[0] == BFD_RELOC_UNUSED && ex.X_op == O_big)
5021 match_out_of_range (arg);
5022 else
5023 match_not_constant (arg);
5024 return FALSE;
5025 }
5026 return TRUE;
5027 }
5028
5029 /* Return the RTYPE_* flags for a register operand of type TYPE that
5030 appears in instruction OPCODE. */
5031
5032 static unsigned int
5033 convert_reg_type (const struct mips_opcode *opcode,
5034 enum mips_reg_operand_type type)
5035 {
5036 switch (type)
5037 {
5038 case OP_REG_GP:
5039 return RTYPE_NUM | RTYPE_GP;
5040
5041 case OP_REG_FP:
5042 /* Allow vector register names for MDMX if the instruction is a 64-bit
5043 FPR load, store or move (including moves to and from GPRs). */
5044 if ((mips_opts.ase & ASE_MDMX)
5045 && (opcode->pinfo & FP_D)
5046 && (opcode->pinfo & (INSN_COPROC_MOVE
5047 | INSN_COPROC_MEMORY_DELAY
5048 | INSN_LOAD_COPROC
5049 | INSN_LOAD_MEMORY
5050 | INSN_STORE_MEMORY)))
5051 return RTYPE_FPU | RTYPE_VEC;
5052 return RTYPE_FPU;
5053
5054 case OP_REG_CCC:
5055 if (opcode->pinfo & (FP_D | FP_S))
5056 return RTYPE_CCC | RTYPE_FCC;
5057 return RTYPE_CCC;
5058
5059 case OP_REG_VEC:
5060 if (opcode->membership & INSN_5400)
5061 return RTYPE_FPU;
5062 return RTYPE_FPU | RTYPE_VEC;
5063
5064 case OP_REG_ACC:
5065 return RTYPE_ACC;
5066
5067 case OP_REG_COPRO:
5068 if (opcode->name[strlen (opcode->name) - 1] == '0')
5069 return RTYPE_NUM | RTYPE_CP0;
5070 return RTYPE_NUM;
5071
5072 case OP_REG_HW:
5073 return RTYPE_NUM;
5074
5075 case OP_REG_VI:
5076 return RTYPE_NUM | RTYPE_VI;
5077
5078 case OP_REG_VF:
5079 return RTYPE_NUM | RTYPE_VF;
5080
5081 case OP_REG_R5900_I:
5082 return RTYPE_R5900_I;
5083
5084 case OP_REG_R5900_Q:
5085 return RTYPE_R5900_Q;
5086
5087 case OP_REG_R5900_R:
5088 return RTYPE_R5900_R;
5089
5090 case OP_REG_R5900_ACC:
5091 return RTYPE_R5900_ACC;
5092
5093 case OP_REG_MSA:
5094 return RTYPE_MSA;
5095
5096 case OP_REG_MSA_CTRL:
5097 return RTYPE_NUM;
5098 }
5099 abort ();
5100 }
5101
5102 /* ARG is register REGNO, of type TYPE. Warn about any dubious registers. */
5103
5104 static void
5105 check_regno (struct mips_arg_info *arg,
5106 enum mips_reg_operand_type type, unsigned int regno)
5107 {
5108 if (AT && type == OP_REG_GP && regno == AT)
5109 arg->seen_at = TRUE;
5110
5111 if (type == OP_REG_FP
5112 && (regno & 1) != 0
5113 && !mips_oddfpreg_ok (arg->insn->insn_mo, arg->opnum))
5114 {
5115 /* This was a warning prior to introducing O32 FPXX and FP64 support
5116 so maintain a warning for FP32 but raise an error for the new
5117 cases. */
5118 if (FPR_SIZE == 32)
5119 as_warn (_("float register should be even, was %d"), regno);
5120 else
5121 as_bad (_("float register should be even, was %d"), regno);
5122 }
5123
5124 if (type == OP_REG_CCC)
5125 {
5126 const char *name;
5127 size_t length;
5128
5129 name = arg->insn->insn_mo->name;
5130 length = strlen (name);
5131 if ((regno & 1) != 0
5132 && ((length >= 3 && strcmp (name + length - 3, ".ps") == 0)
5133 || (length >= 5 && strncmp (name + length - 5, "any2", 4) == 0)))
5134 as_warn (_("condition code register should be even for %s, was %d"),
5135 name, regno);
5136
5137 if ((regno & 3) != 0
5138 && (length >= 5 && strncmp (name + length - 5, "any4", 4) == 0))
5139 as_warn (_("condition code register should be 0 or 4 for %s, was %d"),
5140 name, regno);
5141 }
5142 }
5143
5144 /* ARG is a register with symbol value SYMVAL. Try to interpret it as
5145 a register of type TYPE. Return true on success, storing the register
5146 number in *REGNO and warning about any dubious uses. */
5147
5148 static bfd_boolean
5149 match_regno (struct mips_arg_info *arg, enum mips_reg_operand_type type,
5150 unsigned int symval, unsigned int *regno)
5151 {
5152 if (type == OP_REG_VEC)
5153 symval = mips_prefer_vec_regno (symval);
5154 if (!(symval & convert_reg_type (arg->insn->insn_mo, type)))
5155 return FALSE;
5156
5157 *regno = symval & RNUM_MASK;
5158 check_regno (arg, type, *regno);
5159 return TRUE;
5160 }
5161
5162 /* Try to interpret the next token in ARG as a register of type TYPE.
5163 Consume the token and return true on success, storing the register
5164 number in *REGNO. Return false on failure. */
5165
5166 static bfd_boolean
5167 match_reg (struct mips_arg_info *arg, enum mips_reg_operand_type type,
5168 unsigned int *regno)
5169 {
5170 if (arg->token->type == OT_REG
5171 && match_regno (arg, type, arg->token->u.regno, regno))
5172 {
5173 ++arg->token;
5174 return TRUE;
5175 }
5176 return FALSE;
5177 }
5178
5179 /* Try to interpret the next token in ARG as a range of registers of type TYPE.
5180 Consume the token and return true on success, storing the register numbers
5181 in *REGNO1 and *REGNO2. Return false on failure. */
5182
5183 static bfd_boolean
5184 match_reg_range (struct mips_arg_info *arg, enum mips_reg_operand_type type,
5185 unsigned int *regno1, unsigned int *regno2)
5186 {
5187 if (match_reg (arg, type, regno1))
5188 {
5189 *regno2 = *regno1;
5190 return TRUE;
5191 }
5192 if (arg->token->type == OT_REG_RANGE
5193 && match_regno (arg, type, arg->token->u.reg_range.regno1, regno1)
5194 && match_regno (arg, type, arg->token->u.reg_range.regno2, regno2)
5195 && *regno1 <= *regno2)
5196 {
5197 ++arg->token;
5198 return TRUE;
5199 }
5200 return FALSE;
5201 }
5202
5203 /* OP_INT matcher. */
5204
5205 static bfd_boolean
5206 match_int_operand (struct mips_arg_info *arg,
5207 const struct mips_operand *operand_base)
5208 {
5209 const struct mips_int_operand *operand;
5210 unsigned int uval;
5211 int min_val, max_val, factor;
5212 offsetT sval;
5213
5214 operand = (const struct mips_int_operand *) operand_base;
5215 factor = 1 << operand->shift;
5216 min_val = mips_int_operand_min (operand);
5217 max_val = mips_int_operand_max (operand);
5218
5219 if (operand_base->lsb == 0
5220 && operand_base->size == 16
5221 && operand->shift == 0
5222 && operand->bias == 0
5223 && (operand->max_val == 32767 || operand->max_val == 65535))
5224 {
5225 /* The operand can be relocated. */
5226 if (!match_expression (arg, &offset_expr, offset_reloc))
5227 return FALSE;
5228
5229 if (offset_expr.X_op == O_big)
5230 {
5231 match_out_of_range (arg);
5232 return FALSE;
5233 }
5234
5235 if (offset_reloc[0] != BFD_RELOC_UNUSED)
5236 /* Relocation operators were used. Accept the argument and
5237 leave the relocation value in offset_expr and offset_relocs
5238 for the caller to process. */
5239 return TRUE;
5240
5241 if (offset_expr.X_op != O_constant)
5242 {
5243 /* Accept non-constant operands if no later alternative matches,
5244 leaving it for the caller to process. */
5245 if (!arg->lax_match)
5246 {
5247 match_not_constant (arg);
5248 return FALSE;
5249 }
5250 offset_reloc[0] = BFD_RELOC_LO16;
5251 return TRUE;
5252 }
5253
5254 /* Clear the global state; we're going to install the operand
5255 ourselves. */
5256 sval = offset_expr.X_add_number;
5257 offset_expr.X_op = O_absent;
5258
5259 /* For compatibility with older assemblers, we accept
5260 0x8000-0xffff as signed 16-bit numbers when only
5261 signed numbers are allowed. */
5262 if (sval > max_val)
5263 {
5264 max_val = ((1 << operand_base->size) - 1) << operand->shift;
5265 if (!arg->lax_match && sval <= max_val)
5266 {
5267 match_out_of_range (arg);
5268 return FALSE;
5269 }
5270 }
5271 }
5272 else
5273 {
5274 if (!match_const_int (arg, &sval))
5275 return FALSE;
5276 }
5277
5278 arg->last_op_int = sval;
5279
5280 if (sval < min_val || sval > max_val || sval % factor)
5281 {
5282 match_out_of_range (arg);
5283 return FALSE;
5284 }
5285
5286 uval = (unsigned int) sval >> operand->shift;
5287 uval -= operand->bias;
5288
5289 /* Handle -mfix-cn63xxp1. */
5290 if (arg->opnum == 1
5291 && mips_fix_cn63xxp1
5292 && !mips_opts.micromips
5293 && strcmp ("pref", arg->insn->insn_mo->name) == 0)
5294 switch (uval)
5295 {
5296 case 5:
5297 case 25:
5298 case 26:
5299 case 27:
5300 case 28:
5301 case 29:
5302 case 30:
5303 case 31:
5304 /* These are ok. */
5305 break;
5306
5307 default:
5308 /* The rest must be changed to 28. */
5309 uval = 28;
5310 break;
5311 }
5312
5313 insn_insert_operand (arg->insn, operand_base, uval);
5314 return TRUE;
5315 }
5316
5317 /* OP_MAPPED_INT matcher. */
5318
5319 static bfd_boolean
5320 match_mapped_int_operand (struct mips_arg_info *arg,
5321 const struct mips_operand *operand_base)
5322 {
5323 const struct mips_mapped_int_operand *operand;
5324 unsigned int uval, num_vals;
5325 offsetT sval;
5326
5327 operand = (const struct mips_mapped_int_operand *) operand_base;
5328 if (!match_const_int (arg, &sval))
5329 return FALSE;
5330
5331 num_vals = 1 << operand_base->size;
5332 for (uval = 0; uval < num_vals; uval++)
5333 if (operand->int_map[uval] == sval)
5334 break;
5335 if (uval == num_vals)
5336 {
5337 match_out_of_range (arg);
5338 return FALSE;
5339 }
5340
5341 insn_insert_operand (arg->insn, operand_base, uval);
5342 return TRUE;
5343 }
5344
5345 /* OP_MSB matcher. */
5346
5347 static bfd_boolean
5348 match_msb_operand (struct mips_arg_info *arg,
5349 const struct mips_operand *operand_base)
5350 {
5351 const struct mips_msb_operand *operand;
5352 int min_val, max_val, max_high;
5353 offsetT size, sval, high;
5354
5355 operand = (const struct mips_msb_operand *) operand_base;
5356 min_val = operand->bias;
5357 max_val = min_val + (1 << operand_base->size) - 1;
5358 max_high = operand->opsize;
5359
5360 if (!match_const_int (arg, &size))
5361 return FALSE;
5362
5363 high = size + arg->last_op_int;
5364 sval = operand->add_lsb ? high : size;
5365
5366 if (size < 0 || high > max_high || sval < min_val || sval > max_val)
5367 {
5368 match_out_of_range (arg);
5369 return FALSE;
5370 }
5371 insn_insert_operand (arg->insn, operand_base, sval - min_val);
5372 return TRUE;
5373 }
5374
5375 /* OP_REG matcher. */
5376
5377 static bfd_boolean
5378 match_reg_operand (struct mips_arg_info *arg,
5379 const struct mips_operand *operand_base)
5380 {
5381 const struct mips_reg_operand *operand;
5382 unsigned int regno, uval, num_vals;
5383
5384 operand = (const struct mips_reg_operand *) operand_base;
5385 if (!match_reg (arg, operand->reg_type, &regno))
5386 return FALSE;
5387
5388 if (operand->reg_map)
5389 {
5390 num_vals = 1 << operand->root.size;
5391 for (uval = 0; uval < num_vals; uval++)
5392 if (operand->reg_map[uval] == regno)
5393 break;
5394 if (num_vals == uval)
5395 return FALSE;
5396 }
5397 else
5398 uval = regno;
5399
5400 arg->last_regno = regno;
5401 if (arg->opnum == 1)
5402 arg->dest_regno = regno;
5403 insn_insert_operand (arg->insn, operand_base, uval);
5404 return TRUE;
5405 }
5406
5407 /* OP_REG_PAIR matcher. */
5408
5409 static bfd_boolean
5410 match_reg_pair_operand (struct mips_arg_info *arg,
5411 const struct mips_operand *operand_base)
5412 {
5413 const struct mips_reg_pair_operand *operand;
5414 unsigned int regno1, regno2, uval, num_vals;
5415
5416 operand = (const struct mips_reg_pair_operand *) operand_base;
5417 if (!match_reg (arg, operand->reg_type, &regno1)
5418 || !match_char (arg, ',')
5419 || !match_reg (arg, operand->reg_type, &regno2))
5420 return FALSE;
5421
5422 num_vals = 1 << operand_base->size;
5423 for (uval = 0; uval < num_vals; uval++)
5424 if (operand->reg1_map[uval] == regno1 && operand->reg2_map[uval] == regno2)
5425 break;
5426 if (uval == num_vals)
5427 return FALSE;
5428
5429 insn_insert_operand (arg->insn, operand_base, uval);
5430 return TRUE;
5431 }
5432
5433 /* OP_PCREL matcher. The caller chooses the relocation type. */
5434
5435 static bfd_boolean
5436 match_pcrel_operand (struct mips_arg_info *arg)
5437 {
5438 bfd_reloc_code_real_type r[3];
5439
5440 return match_expression (arg, &offset_expr, r) && r[0] == BFD_RELOC_UNUSED;
5441 }
5442
5443 /* OP_PERF_REG matcher. */
5444
5445 static bfd_boolean
5446 match_perf_reg_operand (struct mips_arg_info *arg,
5447 const struct mips_operand *operand)
5448 {
5449 offsetT sval;
5450
5451 if (!match_const_int (arg, &sval))
5452 return FALSE;
5453
5454 if (sval != 0
5455 && (sval != 1
5456 || (mips_opts.arch == CPU_R5900
5457 && (strcmp (arg->insn->insn_mo->name, "mfps") == 0
5458 || strcmp (arg->insn->insn_mo->name, "mtps") == 0))))
5459 {
5460 set_insn_error (arg->argnum, _("invalid performance register"));
5461 return FALSE;
5462 }
5463
5464 insn_insert_operand (arg->insn, operand, sval);
5465 return TRUE;
5466 }
5467
5468 /* OP_ADDIUSP matcher. */
5469
5470 static bfd_boolean
5471 match_addiusp_operand (struct mips_arg_info *arg,
5472 const struct mips_operand *operand)
5473 {
5474 offsetT sval;
5475 unsigned int uval;
5476
5477 if (!match_const_int (arg, &sval))
5478 return FALSE;
5479
5480 if (sval % 4)
5481 {
5482 match_out_of_range (arg);
5483 return FALSE;
5484 }
5485
5486 sval /= 4;
5487 if (!(sval >= -258 && sval <= 257) || (sval >= -2 && sval <= 1))
5488 {
5489 match_out_of_range (arg);
5490 return FALSE;
5491 }
5492
5493 uval = (unsigned int) sval;
5494 uval = ((uval >> 1) & ~0xff) | (uval & 0xff);
5495 insn_insert_operand (arg->insn, operand, uval);
5496 return TRUE;
5497 }
5498
5499 /* OP_CLO_CLZ_DEST matcher. */
5500
5501 static bfd_boolean
5502 match_clo_clz_dest_operand (struct mips_arg_info *arg,
5503 const struct mips_operand *operand)
5504 {
5505 unsigned int regno;
5506
5507 if (!match_reg (arg, OP_REG_GP, &regno))
5508 return FALSE;
5509
5510 insn_insert_operand (arg->insn, operand, regno | (regno << 5));
5511 return TRUE;
5512 }
5513
5514 /* OP_CHECK_PREV matcher. */
5515
5516 static bfd_boolean
5517 match_check_prev_operand (struct mips_arg_info *arg,
5518 const struct mips_operand *operand_base)
5519 {
5520 const struct mips_check_prev_operand *operand;
5521 unsigned int regno;
5522
5523 operand = (const struct mips_check_prev_operand *) operand_base;
5524
5525 if (!match_reg (arg, OP_REG_GP, &regno))
5526 return FALSE;
5527
5528 if (!operand->zero_ok && regno == 0)
5529 return FALSE;
5530
5531 if ((operand->less_than_ok && regno < arg->last_regno)
5532 || (operand->greater_than_ok && regno > arg->last_regno)
5533 || (operand->equal_ok && regno == arg->last_regno))
5534 {
5535 arg->last_regno = regno;
5536 insn_insert_operand (arg->insn, operand_base, regno);
5537 return TRUE;
5538 }
5539
5540 return FALSE;
5541 }
5542
5543 /* OP_SAME_RS_RT matcher. */
5544
5545 static bfd_boolean
5546 match_same_rs_rt_operand (struct mips_arg_info *arg,
5547 const struct mips_operand *operand)
5548 {
5549 unsigned int regno;
5550
5551 if (!match_reg (arg, OP_REG_GP, &regno))
5552 return FALSE;
5553
5554 if (regno == 0)
5555 {
5556 set_insn_error (arg->argnum, _("the source register must not be $0"));
5557 return FALSE;
5558 }
5559
5560 arg->last_regno = regno;
5561
5562 insn_insert_operand (arg->insn, operand, regno | (regno << 5));
5563 return TRUE;
5564 }
5565
5566 /* OP_LWM_SWM_LIST matcher. */
5567
5568 static bfd_boolean
5569 match_lwm_swm_list_operand (struct mips_arg_info *arg,
5570 const struct mips_operand *operand)
5571 {
5572 unsigned int reglist, sregs, ra, regno1, regno2;
5573 struct mips_arg_info reset;
5574
5575 reglist = 0;
5576 if (!match_reg_range (arg, OP_REG_GP, &regno1, &regno2))
5577 return FALSE;
5578 do
5579 {
5580 if (regno2 == FP && regno1 >= S0 && regno1 <= S7)
5581 {
5582 reglist |= 1 << FP;
5583 regno2 = S7;
5584 }
5585 reglist |= ((1U << regno2 << 1) - 1) & -(1U << regno1);
5586 reset = *arg;
5587 }
5588 while (match_char (arg, ',')
5589 && match_reg_range (arg, OP_REG_GP, &regno1, &regno2));
5590 *arg = reset;
5591
5592 if (operand->size == 2)
5593 {
5594 /* The list must include both ra and s0-sN, for 0 <= N <= 3. E.g.:
5595
5596 s0, ra
5597 s0, s1, ra, s2, s3
5598 s0-s2, ra
5599
5600 and any permutations of these. */
5601 if ((reglist & 0xfff1ffff) != 0x80010000)
5602 return FALSE;
5603
5604 sregs = (reglist >> 17) & 7;
5605 ra = 0;
5606 }
5607 else
5608 {
5609 /* The list must include at least one of ra and s0-sN,
5610 for 0 <= N <= 8. (Note that there is a gap between s7 and s8,
5611 which are $23 and $30 respectively.) E.g.:
5612
5613 ra
5614 s0
5615 ra, s0, s1, s2
5616 s0-s8
5617 s0-s5, ra
5618
5619 and any permutations of these. */
5620 if ((reglist & 0x3f00ffff) != 0)
5621 return FALSE;
5622
5623 ra = (reglist >> 27) & 0x10;
5624 sregs = ((reglist >> 22) & 0x100) | ((reglist >> 16) & 0xff);
5625 }
5626 sregs += 1;
5627 if ((sregs & -sregs) != sregs)
5628 return FALSE;
5629
5630 insn_insert_operand (arg->insn, operand, (ffs (sregs) - 1) | ra);
5631 return TRUE;
5632 }
5633
5634 /* OP_ENTRY_EXIT_LIST matcher. */
5635
5636 static unsigned int
5637 match_entry_exit_operand (struct mips_arg_info *arg,
5638 const struct mips_operand *operand)
5639 {
5640 unsigned int mask;
5641 bfd_boolean is_exit;
5642
5643 /* The format is the same for both ENTRY and EXIT, but the constraints
5644 are different. */
5645 is_exit = strcmp (arg->insn->insn_mo->name, "exit") == 0;
5646 mask = (is_exit ? 7 << 3 : 0);
5647 do
5648 {
5649 unsigned int regno1, regno2;
5650 bfd_boolean is_freg;
5651
5652 if (match_reg_range (arg, OP_REG_GP, &regno1, &regno2))
5653 is_freg = FALSE;
5654 else if (match_reg_range (arg, OP_REG_FP, &regno1, &regno2))
5655 is_freg = TRUE;
5656 else
5657 return FALSE;
5658
5659 if (is_exit && is_freg && regno1 == 0 && regno2 < 2)
5660 {
5661 mask &= ~(7 << 3);
5662 mask |= (5 + regno2) << 3;
5663 }
5664 else if (!is_exit && regno1 == 4 && regno2 >= 4 && regno2 <= 7)
5665 mask |= (regno2 - 3) << 3;
5666 else if (regno1 == 16 && regno2 >= 16 && regno2 <= 17)
5667 mask |= (regno2 - 15) << 1;
5668 else if (regno1 == RA && regno2 == RA)
5669 mask |= 1;
5670 else
5671 return FALSE;
5672 }
5673 while (match_char (arg, ','));
5674
5675 insn_insert_operand (arg->insn, operand, mask);
5676 return TRUE;
5677 }
5678
5679 /* Encode regular MIPS SAVE/RESTORE instruction operands according to
5680 the argument register mask AMASK, the number of static registers
5681 saved NSREG, the $ra, $s0 and $s1 register specifiers RA, S0 and S1
5682 respectively, and the frame size FRAME_SIZE. */
5683
5684 static unsigned int
5685 mips_encode_save_restore (unsigned int amask, unsigned int nsreg,
5686 unsigned int ra, unsigned int s0, unsigned int s1,
5687 unsigned int frame_size)
5688 {
5689 return ((nsreg << 23) | ((frame_size & 0xf0) << 15) | (amask << 15)
5690 | (ra << 12) | (s0 << 11) | (s1 << 10) | ((frame_size & 0xf) << 6));
5691 }
5692
5693 /* Encode MIPS16 SAVE/RESTORE instruction operands according to the
5694 argument register mask AMASK, the number of static registers saved
5695 NSREG, the $ra, $s0 and $s1 register specifiers RA, S0 and S1
5696 respectively, and the frame size FRAME_SIZE. */
5697
5698 static unsigned int
5699 mips16_encode_save_restore (unsigned int amask, unsigned int nsreg,
5700 unsigned int ra, unsigned int s0, unsigned int s1,
5701 unsigned int frame_size)
5702 {
5703 unsigned int args;
5704
5705 args = (ra << 6) | (s0 << 5) | (s1 << 4) | (frame_size & 0xf);
5706 if (nsreg || amask || frame_size == 0 || frame_size > 16)
5707 args |= (MIPS16_EXTEND | (nsreg << 24) | (amask << 16)
5708 | ((frame_size & 0xf0) << 16));
5709 return args;
5710 }
5711
5712 /* OP_SAVE_RESTORE_LIST matcher. */
5713
5714 static bfd_boolean
5715 match_save_restore_list_operand (struct mips_arg_info *arg)
5716 {
5717 unsigned int opcode, args, statics, sregs;
5718 unsigned int num_frame_sizes, num_args, num_statics, num_sregs;
5719 unsigned int arg_mask, ra, s0, s1;
5720 offsetT frame_size;
5721
5722 opcode = arg->insn->insn_opcode;
5723 frame_size = 0;
5724 num_frame_sizes = 0;
5725 args = 0;
5726 statics = 0;
5727 sregs = 0;
5728 ra = 0;
5729 s0 = 0;
5730 s1 = 0;
5731 do
5732 {
5733 unsigned int regno1, regno2;
5734
5735 if (arg->token->type == OT_INTEGER)
5736 {
5737 /* Handle the frame size. */
5738 if (!match_const_int (arg, &frame_size))
5739 return FALSE;
5740 num_frame_sizes += 1;
5741 }
5742 else
5743 {
5744 if (!match_reg_range (arg, OP_REG_GP, &regno1, &regno2))
5745 return FALSE;
5746
5747 while (regno1 <= regno2)
5748 {
5749 if (regno1 >= 4 && regno1 <= 7)
5750 {
5751 if (num_frame_sizes == 0)
5752 /* args $a0-$a3 */
5753 args |= 1 << (regno1 - 4);
5754 else
5755 /* statics $a0-$a3 */
5756 statics |= 1 << (regno1 - 4);
5757 }
5758 else if (regno1 >= 16 && regno1 <= 23)
5759 /* $s0-$s7 */
5760 sregs |= 1 << (regno1 - 16);
5761 else if (regno1 == 30)
5762 /* $s8 */
5763 sregs |= 1 << 8;
5764 else if (regno1 == 31)
5765 /* Add $ra to insn. */
5766 ra = 1;
5767 else
5768 return FALSE;
5769 regno1 += 1;
5770 if (regno1 == 24)
5771 regno1 = 30;
5772 }
5773 }
5774 }
5775 while (match_char (arg, ','));
5776
5777 /* Encode args/statics combination. */
5778 if (args & statics)
5779 return FALSE;
5780 else if (args == 0xf)
5781 /* All $a0-$a3 are args. */
5782 arg_mask = MIPS_SVRS_ALL_ARGS;
5783 else if (statics == 0xf)
5784 /* All $a0-$a3 are statics. */
5785 arg_mask = MIPS_SVRS_ALL_STATICS;
5786 else
5787 {
5788 /* Count arg registers. */
5789 num_args = 0;
5790 while (args & 0x1)
5791 {
5792 args >>= 1;
5793 num_args += 1;
5794 }
5795 if (args != 0)
5796 return FALSE;
5797
5798 /* Count static registers. */
5799 num_statics = 0;
5800 while (statics & 0x8)
5801 {
5802 statics = (statics << 1) & 0xf;
5803 num_statics += 1;
5804 }
5805 if (statics != 0)
5806 return FALSE;
5807
5808 /* Encode args/statics. */
5809 arg_mask = (num_args << 2) | num_statics;
5810 }
5811
5812 /* Encode $s0/$s1. */
5813 if (sregs & (1 << 0)) /* $s0 */
5814 s0 = 1;
5815 if (sregs & (1 << 1)) /* $s1 */
5816 s1 = 1;
5817 sregs >>= 2;
5818
5819 /* Encode $s2-$s8. */
5820 num_sregs = 0;
5821 while (sregs & 1)
5822 {
5823 sregs >>= 1;
5824 num_sregs += 1;
5825 }
5826 if (sregs != 0)
5827 return FALSE;
5828
5829 /* Encode frame size. */
5830 if (num_frame_sizes == 0)
5831 {
5832 set_insn_error (arg->argnum, _("missing frame size"));
5833 return FALSE;
5834 }
5835 if (num_frame_sizes > 1)
5836 {
5837 set_insn_error (arg->argnum, _("frame size specified twice"));
5838 return FALSE;
5839 }
5840 if ((frame_size & 7) != 0 || frame_size < 0 || frame_size > 0xff * 8)
5841 {
5842 set_insn_error (arg->argnum, _("invalid frame size"));
5843 return FALSE;
5844 }
5845 frame_size /= 8;
5846
5847 /* Finally build the instruction. */
5848 if (mips_opts.mips16)
5849 opcode |= mips16_encode_save_restore (arg_mask, num_sregs, ra, s0, s1,
5850 frame_size);
5851 else if (!mips_opts.micromips)
5852 opcode |= mips_encode_save_restore (arg_mask, num_sregs, ra, s0, s1,
5853 frame_size);
5854 else
5855 abort ();
5856
5857 arg->insn->insn_opcode = opcode;
5858 return TRUE;
5859 }
5860
5861 /* OP_MDMX_IMM_REG matcher. */
5862
5863 static bfd_boolean
5864 match_mdmx_imm_reg_operand (struct mips_arg_info *arg,
5865 const struct mips_operand *operand)
5866 {
5867 unsigned int regno, uval;
5868 bfd_boolean is_qh;
5869 const struct mips_opcode *opcode;
5870
5871 /* The mips_opcode records whether this is an octobyte or quadhalf
5872 instruction. Start out with that bit in place. */
5873 opcode = arg->insn->insn_mo;
5874 uval = mips_extract_operand (operand, opcode->match);
5875 is_qh = (uval != 0);
5876
5877 if (arg->token->type == OT_REG)
5878 {
5879 if ((opcode->membership & INSN_5400)
5880 && strcmp (opcode->name, "rzu.ob") == 0)
5881 {
5882 set_insn_error_i (arg->argnum, _("operand %d must be an immediate"),
5883 arg->argnum);
5884 return FALSE;
5885 }
5886
5887 if (!match_regno (arg, OP_REG_VEC, arg->token->u.regno, &regno))
5888 return FALSE;
5889 ++arg->token;
5890
5891 /* Check whether this is a vector register or a broadcast of
5892 a single element. */
5893 if (arg->token->type == OT_INTEGER_INDEX)
5894 {
5895 if (arg->token->u.index > (is_qh ? 3 : 7))
5896 {
5897 set_insn_error (arg->argnum, _("invalid element selector"));
5898 return FALSE;
5899 }
5900 uval |= arg->token->u.index << (is_qh ? 2 : 1) << 5;
5901 ++arg->token;
5902 }
5903 else
5904 {
5905 /* A full vector. */
5906 if ((opcode->membership & INSN_5400)
5907 && (strcmp (opcode->name, "sll.ob") == 0
5908 || strcmp (opcode->name, "srl.ob") == 0))
5909 {
5910 set_insn_error_i (arg->argnum, _("operand %d must be scalar"),
5911 arg->argnum);
5912 return FALSE;
5913 }
5914
5915 if (is_qh)
5916 uval |= MDMX_FMTSEL_VEC_QH << 5;
5917 else
5918 uval |= MDMX_FMTSEL_VEC_OB << 5;
5919 }
5920 uval |= regno;
5921 }
5922 else
5923 {
5924 offsetT sval;
5925
5926 if (!match_const_int (arg, &sval))
5927 return FALSE;
5928 if (sval < 0 || sval > 31)
5929 {
5930 match_out_of_range (arg);
5931 return FALSE;
5932 }
5933 uval |= (sval & 31);
5934 if (is_qh)
5935 uval |= MDMX_FMTSEL_IMM_QH << 5;
5936 else
5937 uval |= MDMX_FMTSEL_IMM_OB << 5;
5938 }
5939 insn_insert_operand (arg->insn, operand, uval);
5940 return TRUE;
5941 }
5942
5943 /* OP_IMM_INDEX matcher. */
5944
5945 static bfd_boolean
5946 match_imm_index_operand (struct mips_arg_info *arg,
5947 const struct mips_operand *operand)
5948 {
5949 unsigned int max_val;
5950
5951 if (arg->token->type != OT_INTEGER_INDEX)
5952 return FALSE;
5953
5954 max_val = (1 << operand->size) - 1;
5955 if (arg->token->u.index > max_val)
5956 {
5957 match_out_of_range (arg);
5958 return FALSE;
5959 }
5960 insn_insert_operand (arg->insn, operand, arg->token->u.index);
5961 ++arg->token;
5962 return TRUE;
5963 }
5964
5965 /* OP_REG_INDEX matcher. */
5966
5967 static bfd_boolean
5968 match_reg_index_operand (struct mips_arg_info *arg,
5969 const struct mips_operand *operand)
5970 {
5971 unsigned int regno;
5972
5973 if (arg->token->type != OT_REG_INDEX)
5974 return FALSE;
5975
5976 if (!match_regno (arg, OP_REG_GP, arg->token->u.regno, &regno))
5977 return FALSE;
5978
5979 insn_insert_operand (arg->insn, operand, regno);
5980 ++arg->token;
5981 return TRUE;
5982 }
5983
5984 /* OP_PC matcher. */
5985
5986 static bfd_boolean
5987 match_pc_operand (struct mips_arg_info *arg)
5988 {
5989 if (arg->token->type == OT_REG && (arg->token->u.regno & RTYPE_PC))
5990 {
5991 ++arg->token;
5992 return TRUE;
5993 }
5994 return FALSE;
5995 }
5996
5997 /* OP_REG28 matcher. */
5998
5999 static bfd_boolean
6000 match_reg28_operand (struct mips_arg_info *arg)
6001 {
6002 unsigned int regno;
6003
6004 if (arg->token->type == OT_REG
6005 && match_regno (arg, OP_REG_GP, arg->token->u.regno, &regno)
6006 && regno == GP)
6007 {
6008 ++arg->token;
6009 return TRUE;
6010 }
6011 return FALSE;
6012 }
6013
6014 /* OP_NON_ZERO_REG matcher. */
6015
6016 static bfd_boolean
6017 match_non_zero_reg_operand (struct mips_arg_info *arg,
6018 const struct mips_operand *operand)
6019 {
6020 unsigned int regno;
6021
6022 if (!match_reg (arg, OP_REG_GP, &regno))
6023 return FALSE;
6024
6025 if (regno == 0)
6026 {
6027 set_insn_error (arg->argnum, _("the source register must not be $0"));
6028 return FALSE;
6029 }
6030
6031 arg->last_regno = regno;
6032 insn_insert_operand (arg->insn, operand, regno);
6033 return TRUE;
6034 }
6035
6036 /* OP_REPEAT_DEST_REG and OP_REPEAT_PREV_REG matcher. OTHER_REGNO is the
6037 register that we need to match. */
6038
6039 static bfd_boolean
6040 match_tied_reg_operand (struct mips_arg_info *arg, unsigned int other_regno)
6041 {
6042 unsigned int regno;
6043
6044 return match_reg (arg, OP_REG_GP, &regno) && regno == other_regno;
6045 }
6046
6047 /* Try to match a floating-point constant from ARG for LI.S or LI.D.
6048 LENGTH is the length of the value in bytes (4 for float, 8 for double)
6049 and USING_GPRS says whether the destination is a GPR rather than an FPR.
6050
6051 Return the constant in IMM and OFFSET as follows:
6052
6053 - If the constant should be loaded via memory, set IMM to O_absent and
6054 OFFSET to the memory address.
6055
6056 - Otherwise, if the constant should be loaded into two 32-bit registers,
6057 set IMM to the O_constant to load into the high register and OFFSET
6058 to the corresponding value for the low register.
6059
6060 - Otherwise, set IMM to the full O_constant and set OFFSET to O_absent.
6061
6062 These constants only appear as the last operand in an instruction,
6063 and every instruction that accepts them in any variant accepts them
6064 in all variants. This means we don't have to worry about backing out
6065 any changes if the instruction does not match. We just match
6066 unconditionally and report an error if the constant is invalid. */
6067
6068 static bfd_boolean
6069 match_float_constant (struct mips_arg_info *arg, expressionS *imm,
6070 expressionS *offset, int length, bfd_boolean using_gprs)
6071 {
6072 char *p;
6073 segT seg, new_seg;
6074 subsegT subseg;
6075 const char *newname;
6076 unsigned char *data;
6077
6078 /* Where the constant is placed is based on how the MIPS assembler
6079 does things:
6080
6081 length == 4 && using_gprs -- immediate value only
6082 length == 8 && using_gprs -- .rdata or immediate value
6083 length == 4 && !using_gprs -- .lit4 or immediate value
6084 length == 8 && !using_gprs -- .lit8 or immediate value
6085
6086 The .lit4 and .lit8 sections are only used if permitted by the
6087 -G argument. */
6088 if (arg->token->type != OT_FLOAT)
6089 {
6090 set_insn_error (arg->argnum, _("floating-point expression required"));
6091 return FALSE;
6092 }
6093
6094 gas_assert (arg->token->u.flt.length == length);
6095 data = arg->token->u.flt.data;
6096 ++arg->token;
6097
6098 /* Handle 32-bit constants for which an immediate value is best. */
6099 if (length == 4
6100 && (using_gprs
6101 || g_switch_value < 4
6102 || (data[0] == 0 && data[1] == 0)
6103 || (data[2] == 0 && data[3] == 0)))
6104 {
6105 imm->X_op = O_constant;
6106 if (!target_big_endian)
6107 imm->X_add_number = bfd_getl32 (data);
6108 else
6109 imm->X_add_number = bfd_getb32 (data);
6110 offset->X_op = O_absent;
6111 return TRUE;
6112 }
6113
6114 /* Handle 64-bit constants for which an immediate value is best. */
6115 if (length == 8
6116 && !mips_disable_float_construction
6117 /* Constants can only be constructed in GPRs and copied to FPRs if the
6118 GPRs are at least as wide as the FPRs or MTHC1 is available.
6119 Unlike most tests for 32-bit floating-point registers this check
6120 specifically looks for GPR_SIZE == 32 as the FPXX ABI does not
6121 permit 64-bit moves without MXHC1.
6122 Force the constant into memory otherwise. */
6123 && (using_gprs
6124 || GPR_SIZE == 64
6125 || ISA_HAS_MXHC1 (mips_opts.isa)
6126 || FPR_SIZE == 32)
6127 && ((data[0] == 0 && data[1] == 0)
6128 || (data[2] == 0 && data[3] == 0))
6129 && ((data[4] == 0 && data[5] == 0)
6130 || (data[6] == 0 && data[7] == 0)))
6131 {
6132 /* The value is simple enough to load with a couple of instructions.
6133 If using 32-bit registers, set IMM to the high order 32 bits and
6134 OFFSET to the low order 32 bits. Otherwise, set IMM to the entire
6135 64 bit constant. */
6136 if (GPR_SIZE == 32 || (!using_gprs && FPR_SIZE != 64))
6137 {
6138 imm->X_op = O_constant;
6139 offset->X_op = O_constant;
6140 if (!target_big_endian)
6141 {
6142 imm->X_add_number = bfd_getl32 (data + 4);
6143 offset->X_add_number = bfd_getl32 (data);
6144 }
6145 else
6146 {
6147 imm->X_add_number = bfd_getb32 (data);
6148 offset->X_add_number = bfd_getb32 (data + 4);
6149 }
6150 if (offset->X_add_number == 0)
6151 offset->X_op = O_absent;
6152 }
6153 else
6154 {
6155 imm->X_op = O_constant;
6156 if (!target_big_endian)
6157 imm->X_add_number = bfd_getl64 (data);
6158 else
6159 imm->X_add_number = bfd_getb64 (data);
6160 offset->X_op = O_absent;
6161 }
6162 return TRUE;
6163 }
6164
6165 /* Switch to the right section. */
6166 seg = now_seg;
6167 subseg = now_subseg;
6168 if (length == 4)
6169 {
6170 gas_assert (!using_gprs && g_switch_value >= 4);
6171 newname = ".lit4";
6172 }
6173 else
6174 {
6175 if (using_gprs || g_switch_value < 8)
6176 newname = RDATA_SECTION_NAME;
6177 else
6178 newname = ".lit8";
6179 }
6180
6181 new_seg = subseg_new (newname, (subsegT) 0);
6182 bfd_set_section_flags (stdoutput, new_seg,
6183 SEC_ALLOC | SEC_LOAD | SEC_READONLY | SEC_DATA);
6184 frag_align (length == 4 ? 2 : 3, 0, 0);
6185 if (strncmp (TARGET_OS, "elf", 3) != 0)
6186 record_alignment (new_seg, 4);
6187 else
6188 record_alignment (new_seg, length == 4 ? 2 : 3);
6189 if (seg == now_seg)
6190 as_bad (_("cannot use `%s' in this section"), arg->insn->insn_mo->name);
6191
6192 /* Set the argument to the current address in the section. */
6193 imm->X_op = O_absent;
6194 offset->X_op = O_symbol;
6195 offset->X_add_symbol = symbol_temp_new_now ();
6196 offset->X_add_number = 0;
6197
6198 /* Put the floating point number into the section. */
6199 p = frag_more (length);
6200 memcpy (p, data, length);
6201
6202 /* Switch back to the original section. */
6203 subseg_set (seg, subseg);
6204 return TRUE;
6205 }
6206
6207 /* OP_VU0_SUFFIX and OP_VU0_MATCH_SUFFIX matcher; MATCH_P selects between
6208 them. */
6209
6210 static bfd_boolean
6211 match_vu0_suffix_operand (struct mips_arg_info *arg,
6212 const struct mips_operand *operand,
6213 bfd_boolean match_p)
6214 {
6215 unsigned int uval;
6216
6217 /* The operand can be an XYZW mask or a single 2-bit channel index
6218 (with X being 0). */
6219 gas_assert (operand->size == 2 || operand->size == 4);
6220
6221 /* The suffix can be omitted when it is already part of the opcode. */
6222 if (arg->token->type != OT_CHANNELS)
6223 return match_p;
6224
6225 uval = arg->token->u.channels;
6226 if (operand->size == 2)
6227 {
6228 /* Check that a single bit is set and convert it into a 2-bit index. */
6229 if ((uval & -uval) != uval)
6230 return FALSE;
6231 uval = 4 - ffs (uval);
6232 }
6233
6234 if (match_p && insn_extract_operand (arg->insn, operand) != uval)
6235 return FALSE;
6236
6237 ++arg->token;
6238 if (!match_p)
6239 insn_insert_operand (arg->insn, operand, uval);
6240 return TRUE;
6241 }
6242
6243 /* Try to match a token from ARG against OPERAND. Consume the token
6244 and return true on success, otherwise return false. */
6245
6246 static bfd_boolean
6247 match_operand (struct mips_arg_info *arg,
6248 const struct mips_operand *operand)
6249 {
6250 switch (operand->type)
6251 {
6252 case OP_INT:
6253 return match_int_operand (arg, operand);
6254
6255 case OP_MAPPED_INT:
6256 return match_mapped_int_operand (arg, operand);
6257
6258 case OP_MSB:
6259 return match_msb_operand (arg, operand);
6260
6261 case OP_REG:
6262 case OP_OPTIONAL_REG:
6263 return match_reg_operand (arg, operand);
6264
6265 case OP_REG_PAIR:
6266 return match_reg_pair_operand (arg, operand);
6267
6268 case OP_PCREL:
6269 return match_pcrel_operand (arg);
6270
6271 case OP_PERF_REG:
6272 return match_perf_reg_operand (arg, operand);
6273
6274 case OP_ADDIUSP_INT:
6275 return match_addiusp_operand (arg, operand);
6276
6277 case OP_CLO_CLZ_DEST:
6278 return match_clo_clz_dest_operand (arg, operand);
6279
6280 case OP_LWM_SWM_LIST:
6281 return match_lwm_swm_list_operand (arg, operand);
6282
6283 case OP_ENTRY_EXIT_LIST:
6284 return match_entry_exit_operand (arg, operand);
6285
6286 case OP_SAVE_RESTORE_LIST:
6287 return match_save_restore_list_operand (arg);
6288
6289 case OP_MDMX_IMM_REG:
6290 return match_mdmx_imm_reg_operand (arg, operand);
6291
6292 case OP_REPEAT_DEST_REG:
6293 return match_tied_reg_operand (arg, arg->dest_regno);
6294
6295 case OP_REPEAT_PREV_REG:
6296 return match_tied_reg_operand (arg, arg->last_regno);
6297
6298 case OP_PC:
6299 return match_pc_operand (arg);
6300
6301 case OP_REG28:
6302 return match_reg28_operand (arg);
6303
6304 case OP_VU0_SUFFIX:
6305 return match_vu0_suffix_operand (arg, operand, FALSE);
6306
6307 case OP_VU0_MATCH_SUFFIX:
6308 return match_vu0_suffix_operand (arg, operand, TRUE);
6309
6310 case OP_IMM_INDEX:
6311 return match_imm_index_operand (arg, operand);
6312
6313 case OP_REG_INDEX:
6314 return match_reg_index_operand (arg, operand);
6315
6316 case OP_SAME_RS_RT:
6317 return match_same_rs_rt_operand (arg, operand);
6318
6319 case OP_CHECK_PREV:
6320 return match_check_prev_operand (arg, operand);
6321
6322 case OP_NON_ZERO_REG:
6323 return match_non_zero_reg_operand (arg, operand);
6324 }
6325 abort ();
6326 }
6327
6328 /* ARG is the state after successfully matching an instruction.
6329 Issue any queued-up warnings. */
6330
6331 static void
6332 check_completed_insn (struct mips_arg_info *arg)
6333 {
6334 if (arg->seen_at)
6335 {
6336 if (AT == ATREG)
6337 as_warn (_("used $at without \".set noat\""));
6338 else
6339 as_warn (_("used $%u with \".set at=$%u\""), AT, AT);
6340 }
6341 }
6342
6343 /* Return true if modifying general-purpose register REG needs a delay. */
6344
6345 static bfd_boolean
6346 reg_needs_delay (unsigned int reg)
6347 {
6348 unsigned long prev_pinfo;
6349
6350 prev_pinfo = history[0].insn_mo->pinfo;
6351 if (!mips_opts.noreorder
6352 && (((prev_pinfo & INSN_LOAD_MEMORY) && !gpr_interlocks)
6353 || ((prev_pinfo & INSN_LOAD_COPROC) && !cop_interlocks))
6354 && (gpr_write_mask (&history[0]) & (1 << reg)))
6355 return TRUE;
6356
6357 return FALSE;
6358 }
6359
6360 /* Classify an instruction according to the FIX_VR4120_* enumeration.
6361 Return NUM_FIX_VR4120_CLASSES if the instruction isn't affected
6362 by VR4120 errata. */
6363
6364 static unsigned int
6365 classify_vr4120_insn (const char *name)
6366 {
6367 if (strncmp (name, "macc", 4) == 0)
6368 return FIX_VR4120_MACC;
6369 if (strncmp (name, "dmacc", 5) == 0)
6370 return FIX_VR4120_DMACC;
6371 if (strncmp (name, "mult", 4) == 0)
6372 return FIX_VR4120_MULT;
6373 if (strncmp (name, "dmult", 5) == 0)
6374 return FIX_VR4120_DMULT;
6375 if (strstr (name, "div"))
6376 return FIX_VR4120_DIV;
6377 if (strcmp (name, "mtlo") == 0 || strcmp (name, "mthi") == 0)
6378 return FIX_VR4120_MTHILO;
6379 return NUM_FIX_VR4120_CLASSES;
6380 }
6381
6382 #define INSN_ERET 0x42000018
6383 #define INSN_DERET 0x4200001f
6384 #define INSN_DMULT 0x1c
6385 #define INSN_DMULTU 0x1d
6386
6387 /* Return the number of instructions that must separate INSN1 and INSN2,
6388 where INSN1 is the earlier instruction. Return the worst-case value
6389 for any INSN2 if INSN2 is null. */
6390
6391 static unsigned int
6392 insns_between (const struct mips_cl_insn *insn1,
6393 const struct mips_cl_insn *insn2)
6394 {
6395 unsigned long pinfo1, pinfo2;
6396 unsigned int mask;
6397
6398 /* If INFO2 is null, pessimistically assume that all flags are set for
6399 the second instruction. */
6400 pinfo1 = insn1->insn_mo->pinfo;
6401 pinfo2 = insn2 ? insn2->insn_mo->pinfo : ~0U;
6402
6403 /* For most targets, write-after-read dependencies on the HI and LO
6404 registers must be separated by at least two instructions. */
6405 if (!hilo_interlocks)
6406 {
6407 if ((pinfo1 & INSN_READ_LO) && (pinfo2 & INSN_WRITE_LO))
6408 return 2;
6409 if ((pinfo1 & INSN_READ_HI) && (pinfo2 & INSN_WRITE_HI))
6410 return 2;
6411 }
6412
6413 /* If we're working around r7000 errata, there must be two instructions
6414 between an mfhi or mflo and any instruction that uses the result. */
6415 if (mips_7000_hilo_fix
6416 && !mips_opts.micromips
6417 && MF_HILO_INSN (pinfo1)
6418 && (insn2 == NULL || (gpr_read_mask (insn2) & gpr_write_mask (insn1))))
6419 return 2;
6420
6421 /* If we're working around 24K errata, one instruction is required
6422 if an ERET or DERET is followed by a branch instruction. */
6423 if (mips_fix_24k && !mips_opts.micromips)
6424 {
6425 if (insn1->insn_opcode == INSN_ERET
6426 || insn1->insn_opcode == INSN_DERET)
6427 {
6428 if (insn2 == NULL
6429 || insn2->insn_opcode == INSN_ERET
6430 || insn2->insn_opcode == INSN_DERET
6431 || delayed_branch_p (insn2))
6432 return 1;
6433 }
6434 }
6435
6436 /* If we're working around PMC RM7000 errata, there must be three
6437 nops between a dmult and a load instruction. */
6438 if (mips_fix_rm7000 && !mips_opts.micromips)
6439 {
6440 if ((insn1->insn_opcode & insn1->insn_mo->mask) == INSN_DMULT
6441 || (insn1->insn_opcode & insn1->insn_mo->mask) == INSN_DMULTU)
6442 {
6443 if (pinfo2 & INSN_LOAD_MEMORY)
6444 return 3;
6445 }
6446 }
6447
6448 /* If working around VR4120 errata, check for combinations that need
6449 a single intervening instruction. */
6450 if (mips_fix_vr4120 && !mips_opts.micromips)
6451 {
6452 unsigned int class1, class2;
6453
6454 class1 = classify_vr4120_insn (insn1->insn_mo->name);
6455 if (class1 != NUM_FIX_VR4120_CLASSES && vr4120_conflicts[class1] != 0)
6456 {
6457 if (insn2 == NULL)
6458 return 1;
6459 class2 = classify_vr4120_insn (insn2->insn_mo->name);
6460 if (vr4120_conflicts[class1] & (1 << class2))
6461 return 1;
6462 }
6463 }
6464
6465 if (!HAVE_CODE_COMPRESSION)
6466 {
6467 /* Check for GPR or coprocessor load delays. All such delays
6468 are on the RT register. */
6469 /* Itbl support may require additional care here. */
6470 if ((!gpr_interlocks && (pinfo1 & INSN_LOAD_MEMORY))
6471 || (!cop_interlocks && (pinfo1 & INSN_LOAD_COPROC)))
6472 {
6473 if (insn2 == NULL || (gpr_read_mask (insn2) & gpr_write_mask (insn1)))
6474 return 1;
6475 }
6476
6477 /* Check for generic coprocessor hazards.
6478
6479 This case is not handled very well. There is no special
6480 knowledge of CP0 handling, and the coprocessors other than
6481 the floating point unit are not distinguished at all. */
6482 /* Itbl support may require additional care here. FIXME!
6483 Need to modify this to include knowledge about
6484 user specified delays! */
6485 else if ((!cop_interlocks && (pinfo1 & INSN_COPROC_MOVE))
6486 || (!cop_mem_interlocks && (pinfo1 & INSN_COPROC_MEMORY_DELAY)))
6487 {
6488 /* Handle cases where INSN1 writes to a known general coprocessor
6489 register. There must be a one instruction delay before INSN2
6490 if INSN2 reads that register, otherwise no delay is needed. */
6491 mask = fpr_write_mask (insn1);
6492 if (mask != 0)
6493 {
6494 if (!insn2 || (mask & fpr_read_mask (insn2)) != 0)
6495 return 1;
6496 }
6497 else
6498 {
6499 /* Read-after-write dependencies on the control registers
6500 require a two-instruction gap. */
6501 if ((pinfo1 & INSN_WRITE_COND_CODE)
6502 && (pinfo2 & INSN_READ_COND_CODE))
6503 return 2;
6504
6505 /* We don't know exactly what INSN1 does. If INSN2 is
6506 also a coprocessor instruction, assume there must be
6507 a one instruction gap. */
6508 if (pinfo2 & INSN_COP)
6509 return 1;
6510 }
6511 }
6512
6513 /* Check for read-after-write dependencies on the coprocessor
6514 control registers in cases where INSN1 does not need a general
6515 coprocessor delay. This means that INSN1 is a floating point
6516 comparison instruction. */
6517 /* Itbl support may require additional care here. */
6518 else if (!cop_interlocks
6519 && (pinfo1 & INSN_WRITE_COND_CODE)
6520 && (pinfo2 & INSN_READ_COND_CODE))
6521 return 1;
6522 }
6523
6524 /* Forbidden slots can not contain Control Transfer Instructions (CTIs)
6525 CTIs include all branches and jumps, nal, eret, eretnc, deret, wait
6526 and pause. */
6527 if ((insn1->insn_mo->pinfo2 & INSN2_FORBIDDEN_SLOT)
6528 && ((pinfo2 & INSN_NO_DELAY_SLOT)
6529 || (insn2 && delayed_branch_p (insn2))))
6530 return 1;
6531
6532 return 0;
6533 }
6534
6535 /* Return the number of nops that would be needed to work around the
6536 VR4130 mflo/mfhi errata if instruction INSN immediately followed
6537 the MAX_VR4130_NOPS instructions described by HIST. Ignore hazards
6538 that are contained within the first IGNORE instructions of HIST. */
6539
6540 static int
6541 nops_for_vr4130 (int ignore, const struct mips_cl_insn *hist,
6542 const struct mips_cl_insn *insn)
6543 {
6544 int i, j;
6545 unsigned int mask;
6546
6547 /* Check if the instruction writes to HI or LO. MTHI and MTLO
6548 are not affected by the errata. */
6549 if (insn != 0
6550 && ((insn->insn_mo->pinfo & (INSN_WRITE_HI | INSN_WRITE_LO)) == 0
6551 || strcmp (insn->insn_mo->name, "mtlo") == 0
6552 || strcmp (insn->insn_mo->name, "mthi") == 0))
6553 return 0;
6554
6555 /* Search for the first MFLO or MFHI. */
6556 for (i = 0; i < MAX_VR4130_NOPS; i++)
6557 if (MF_HILO_INSN (hist[i].insn_mo->pinfo))
6558 {
6559 /* Extract the destination register. */
6560 mask = gpr_write_mask (&hist[i]);
6561
6562 /* No nops are needed if INSN reads that register. */
6563 if (insn != NULL && (gpr_read_mask (insn) & mask) != 0)
6564 return 0;
6565
6566 /* ...or if any of the intervening instructions do. */
6567 for (j = 0; j < i; j++)
6568 if (gpr_read_mask (&hist[j]) & mask)
6569 return 0;
6570
6571 if (i >= ignore)
6572 return MAX_VR4130_NOPS - i;
6573 }
6574 return 0;
6575 }
6576
6577 #define BASE_REG_EQ(INSN1, INSN2) \
6578 ((((INSN1) >> OP_SH_RS) & OP_MASK_RS) \
6579 == (((INSN2) >> OP_SH_RS) & OP_MASK_RS))
6580
6581 /* Return the minimum alignment for this store instruction. */
6582
6583 static int
6584 fix_24k_align_to (const struct mips_opcode *mo)
6585 {
6586 if (strcmp (mo->name, "sh") == 0)
6587 return 2;
6588
6589 if (strcmp (mo->name, "swc1") == 0
6590 || strcmp (mo->name, "swc2") == 0
6591 || strcmp (mo->name, "sw") == 0
6592 || strcmp (mo->name, "sc") == 0
6593 || strcmp (mo->name, "s.s") == 0)
6594 return 4;
6595
6596 if (strcmp (mo->name, "sdc1") == 0
6597 || strcmp (mo->name, "sdc2") == 0
6598 || strcmp (mo->name, "s.d") == 0)
6599 return 8;
6600
6601 /* sb, swl, swr */
6602 return 1;
6603 }
6604
6605 struct fix_24k_store_info
6606 {
6607 /* Immediate offset, if any, for this store instruction. */
6608 short off;
6609 /* Alignment required by this store instruction. */
6610 int align_to;
6611 /* True for register offsets. */
6612 int register_offset;
6613 };
6614
6615 /* Comparison function used by qsort. */
6616
6617 static int
6618 fix_24k_sort (const void *a, const void *b)
6619 {
6620 const struct fix_24k_store_info *pos1 = a;
6621 const struct fix_24k_store_info *pos2 = b;
6622
6623 return (pos1->off - pos2->off);
6624 }
6625
6626 /* INSN is a store instruction. Try to record the store information
6627 in STINFO. Return false if the information isn't known. */
6628
6629 static bfd_boolean
6630 fix_24k_record_store_info (struct fix_24k_store_info *stinfo,
6631 const struct mips_cl_insn *insn)
6632 {
6633 /* The instruction must have a known offset. */
6634 if (!insn->complete_p || !strstr (insn->insn_mo->args, "o("))
6635 return FALSE;
6636
6637 stinfo->off = (insn->insn_opcode >> OP_SH_IMMEDIATE) & OP_MASK_IMMEDIATE;
6638 stinfo->align_to = fix_24k_align_to (insn->insn_mo);
6639 return TRUE;
6640 }
6641
6642 /* Return the number of nops that would be needed to work around the 24k
6643 "lost data on stores during refill" errata if instruction INSN
6644 immediately followed the 2 instructions described by HIST.
6645 Ignore hazards that are contained within the first IGNORE
6646 instructions of HIST.
6647
6648 Problem: The FSB (fetch store buffer) acts as an intermediate buffer
6649 for the data cache refills and store data. The following describes
6650 the scenario where the store data could be lost.
6651
6652 * A data cache miss, due to either a load or a store, causing fill
6653 data to be supplied by the memory subsystem
6654 * The first three doublewords of fill data are returned and written
6655 into the cache
6656 * A sequence of four stores occurs in consecutive cycles around the
6657 final doubleword of the fill:
6658 * Store A
6659 * Store B
6660 * Store C
6661 * Zero, One or more instructions
6662 * Store D
6663
6664 The four stores A-D must be to different doublewords of the line that
6665 is being filled. The fourth instruction in the sequence above permits
6666 the fill of the final doubleword to be transferred from the FSB into
6667 the cache. In the sequence above, the stores may be either integer
6668 (sb, sh, sw, swr, swl, sc) or coprocessor (swc1/swc2, sdc1/sdc2,
6669 swxc1, sdxc1, suxc1) stores, as long as the four stores are to
6670 different doublewords on the line. If the floating point unit is
6671 running in 1:2 mode, it is not possible to create the sequence above
6672 using only floating point store instructions.
6673
6674 In this case, the cache line being filled is incorrectly marked
6675 invalid, thereby losing the data from any store to the line that
6676 occurs between the original miss and the completion of the five
6677 cycle sequence shown above.
6678
6679 The workarounds are:
6680
6681 * Run the data cache in write-through mode.
6682 * Insert a non-store instruction between
6683 Store A and Store B or Store B and Store C. */
6684
6685 static int
6686 nops_for_24k (int ignore, const struct mips_cl_insn *hist,
6687 const struct mips_cl_insn *insn)
6688 {
6689 struct fix_24k_store_info pos[3];
6690 int align, i, base_offset;
6691
6692 if (ignore >= 2)
6693 return 0;
6694
6695 /* If the previous instruction wasn't a store, there's nothing to
6696 worry about. */
6697 if ((hist[0].insn_mo->pinfo & INSN_STORE_MEMORY) == 0)
6698 return 0;
6699
6700 /* If the instructions after the previous one are unknown, we have
6701 to assume the worst. */
6702 if (!insn)
6703 return 1;
6704
6705 /* Check whether we are dealing with three consecutive stores. */
6706 if ((insn->insn_mo->pinfo & INSN_STORE_MEMORY) == 0
6707 || (hist[1].insn_mo->pinfo & INSN_STORE_MEMORY) == 0)
6708 return 0;
6709
6710 /* If we don't know the relationship between the store addresses,
6711 assume the worst. */
6712 if (!BASE_REG_EQ (insn->insn_opcode, hist[0].insn_opcode)
6713 || !BASE_REG_EQ (insn->insn_opcode, hist[1].insn_opcode))
6714 return 1;
6715
6716 if (!fix_24k_record_store_info (&pos[0], insn)
6717 || !fix_24k_record_store_info (&pos[1], &hist[0])
6718 || !fix_24k_record_store_info (&pos[2], &hist[1]))
6719 return 1;
6720
6721 qsort (&pos, 3, sizeof (struct fix_24k_store_info), fix_24k_sort);
6722
6723 /* Pick a value of ALIGN and X such that all offsets are adjusted by
6724 X bytes and such that the base register + X is known to be aligned
6725 to align bytes. */
6726
6727 if (((insn->insn_opcode >> OP_SH_RS) & OP_MASK_RS) == SP)
6728 align = 8;
6729 else
6730 {
6731 align = pos[0].align_to;
6732 base_offset = pos[0].off;
6733 for (i = 1; i < 3; i++)
6734 if (align < pos[i].align_to)
6735 {
6736 align = pos[i].align_to;
6737 base_offset = pos[i].off;
6738 }
6739 for (i = 0; i < 3; i++)
6740 pos[i].off -= base_offset;
6741 }
6742
6743 pos[0].off &= ~align + 1;
6744 pos[1].off &= ~align + 1;
6745 pos[2].off &= ~align + 1;
6746
6747 /* If any two stores write to the same chunk, they also write to the
6748 same doubleword. The offsets are still sorted at this point. */
6749 if (pos[0].off == pos[1].off || pos[1].off == pos[2].off)
6750 return 0;
6751
6752 /* A range of at least 9 bytes is needed for the stores to be in
6753 non-overlapping doublewords. */
6754 if (pos[2].off - pos[0].off <= 8)
6755 return 0;
6756
6757 if (pos[2].off - pos[1].off >= 24
6758 || pos[1].off - pos[0].off >= 24
6759 || pos[2].off - pos[0].off >= 32)
6760 return 0;
6761
6762 return 1;
6763 }
6764
6765 /* Return the number of nops that would be needed if instruction INSN
6766 immediately followed the MAX_NOPS instructions given by HIST,
6767 where HIST[0] is the most recent instruction. Ignore hazards
6768 between INSN and the first IGNORE instructions in HIST.
6769
6770 If INSN is null, return the worse-case number of nops for any
6771 instruction. */
6772
6773 static int
6774 nops_for_insn (int ignore, const struct mips_cl_insn *hist,
6775 const struct mips_cl_insn *insn)
6776 {
6777 int i, nops, tmp_nops;
6778
6779 nops = 0;
6780 for (i = ignore; i < MAX_DELAY_NOPS; i++)
6781 {
6782 tmp_nops = insns_between (hist + i, insn) - i;
6783 if (tmp_nops > nops)
6784 nops = tmp_nops;
6785 }
6786
6787 if (mips_fix_vr4130 && !mips_opts.micromips)
6788 {
6789 tmp_nops = nops_for_vr4130 (ignore, hist, insn);
6790 if (tmp_nops > nops)
6791 nops = tmp_nops;
6792 }
6793
6794 if (mips_fix_24k && !mips_opts.micromips)
6795 {
6796 tmp_nops = nops_for_24k (ignore, hist, insn);
6797 if (tmp_nops > nops)
6798 nops = tmp_nops;
6799 }
6800
6801 return nops;
6802 }
6803
6804 /* The variable arguments provide NUM_INSNS extra instructions that
6805 might be added to HIST. Return the largest number of nops that
6806 would be needed after the extended sequence, ignoring hazards
6807 in the first IGNORE instructions. */
6808
6809 static int
6810 nops_for_sequence (int num_insns, int ignore,
6811 const struct mips_cl_insn *hist, ...)
6812 {
6813 va_list args;
6814 struct mips_cl_insn buffer[MAX_NOPS];
6815 struct mips_cl_insn *cursor;
6816 int nops;
6817
6818 va_start (args, hist);
6819 cursor = buffer + num_insns;
6820 memcpy (cursor, hist, (MAX_NOPS - num_insns) * sizeof (*cursor));
6821 while (cursor > buffer)
6822 *--cursor = *va_arg (args, const struct mips_cl_insn *);
6823
6824 nops = nops_for_insn (ignore, buffer, NULL);
6825 va_end (args);
6826 return nops;
6827 }
6828
6829 /* Like nops_for_insn, but if INSN is a branch, take into account the
6830 worst-case delay for the branch target. */
6831
6832 static int
6833 nops_for_insn_or_target (int ignore, const struct mips_cl_insn *hist,
6834 const struct mips_cl_insn *insn)
6835 {
6836 int nops, tmp_nops;
6837
6838 nops = nops_for_insn (ignore, hist, insn);
6839 if (delayed_branch_p (insn))
6840 {
6841 tmp_nops = nops_for_sequence (2, ignore ? ignore + 2 : 0,
6842 hist, insn, get_delay_slot_nop (insn));
6843 if (tmp_nops > nops)
6844 nops = tmp_nops;
6845 }
6846 else if (compact_branch_p (insn))
6847 {
6848 tmp_nops = nops_for_sequence (1, ignore ? ignore + 1 : 0, hist, insn);
6849 if (tmp_nops > nops)
6850 nops = tmp_nops;
6851 }
6852 return nops;
6853 }
6854
6855 /* Fix NOP issue: Replace nops by "or at,at,zero". */
6856
6857 static void
6858 fix_loongson2f_nop (struct mips_cl_insn * ip)
6859 {
6860 gas_assert (!HAVE_CODE_COMPRESSION);
6861 if (strcmp (ip->insn_mo->name, "nop") == 0)
6862 ip->insn_opcode = LOONGSON2F_NOP_INSN;
6863 }
6864
6865 /* Fix Jump Issue: Eliminate instruction fetch from outside 256M region
6866 jr target pc &= 'hffff_ffff_cfff_ffff. */
6867
6868 static void
6869 fix_loongson2f_jump (struct mips_cl_insn * ip)
6870 {
6871 gas_assert (!HAVE_CODE_COMPRESSION);
6872 if (strcmp (ip->insn_mo->name, "j") == 0
6873 || strcmp (ip->insn_mo->name, "jr") == 0
6874 || strcmp (ip->insn_mo->name, "jalr") == 0)
6875 {
6876 int sreg;
6877 expressionS ep;
6878
6879 if (! mips_opts.at)
6880 return;
6881
6882 sreg = EXTRACT_OPERAND (0, RS, *ip);
6883 if (sreg == ZERO || sreg == KT0 || sreg == KT1 || sreg == ATREG)
6884 return;
6885
6886 ep.X_op = O_constant;
6887 ep.X_add_number = 0xcfff0000;
6888 macro_build (&ep, "lui", "t,u", ATREG, BFD_RELOC_HI16);
6889 ep.X_add_number = 0xffff;
6890 macro_build (&ep, "ori", "t,r,i", ATREG, ATREG, BFD_RELOC_LO16);
6891 macro_build (NULL, "and", "d,v,t", sreg, sreg, ATREG);
6892 }
6893 }
6894
6895 static void
6896 fix_loongson2f (struct mips_cl_insn * ip)
6897 {
6898 if (mips_fix_loongson2f_nop)
6899 fix_loongson2f_nop (ip);
6900
6901 if (mips_fix_loongson2f_jump)
6902 fix_loongson2f_jump (ip);
6903 }
6904
6905 /* Fix loongson3 llsc errata: Insert sync before ll/lld. */
6906
6907 static void
6908 fix_loongson3_llsc (struct mips_cl_insn * ip)
6909 {
6910 gas_assert (!HAVE_CODE_COMPRESSION);
6911
6912 /* If is an local label and the insn is not sync,
6913 look forward that whether an branch between ll/sc jump to here
6914 if so, insert a sync. */
6915 if (seg_info (now_seg)->label_list
6916 && S_IS_LOCAL (seg_info (now_seg)->label_list->label)
6917 && (strcmp (ip->insn_mo->name, "sync") != 0))
6918 {
6919 const char *label_name = S_GET_NAME (seg_info (now_seg)->label_list->label);
6920 unsigned long lookback = ARRAY_SIZE (history);
6921 unsigned long i;
6922
6923 for (i = 0; i < lookback; i++)
6924 {
6925 if (streq (history[i].insn_mo->name, "ll")
6926 || streq (history[i].insn_mo->name, "lld"))
6927 break;
6928
6929 if (streq (history[i].insn_mo->name, "sc")
6930 || streq (history[i].insn_mo->name, "scd"))
6931 {
6932 unsigned long j;
6933
6934 for (j = i + 1; j < lookback; j++)
6935 {
6936 if (streq (history[i].insn_mo->name, "ll")
6937 || streq (history[i].insn_mo->name, "lld"))
6938 break;
6939
6940 if (delayed_branch_p (&history[j]))
6941 {
6942 if (streq (history[j].target, label_name))
6943 {
6944 add_fixed_insn (&sync_insn);
6945 insert_into_history (0, 1, &sync_insn);
6946 i = lookback;
6947 break;
6948 }
6949 }
6950 }
6951 }
6952 }
6953 }
6954 /* If we find a sc, we look forward to look for an branch insn,
6955 and see whether it jump back and out of ll/sc. */
6956 else if (streq(ip->insn_mo->name, "sc") || streq(ip->insn_mo->name, "scd"))
6957 {
6958 unsigned long lookback = ARRAY_SIZE (history) - 1;
6959 unsigned long i;
6960
6961 for (i = 0; i < lookback; i++)
6962 {
6963 if (streq (history[i].insn_mo->name, "ll")
6964 || streq (history[i].insn_mo->name, "lld"))
6965 break;
6966
6967 if (delayed_branch_p (&history[i]))
6968 {
6969 unsigned long j;
6970
6971 for (j = i + 1; j < lookback; j++)
6972 {
6973 if (streq (history[j].insn_mo->name, "ll")
6974 || streq (history[i].insn_mo->name, "lld"))
6975 break;
6976 }
6977
6978 for (; j < lookback; j++)
6979 {
6980 if (history[j].label[0] != '\0'
6981 && streq (history[j].label, history[i].target)
6982 && strcmp (history[j+1].insn_mo->name, "sync") != 0)
6983 {
6984 add_fixed_insn (&sync_insn);
6985 insert_into_history (++j, 1, &sync_insn);
6986 }
6987 }
6988 }
6989 }
6990 }
6991
6992 /* Skip if there is a sync before ll/lld. */
6993 if ((strcmp (ip->insn_mo->name, "ll") == 0
6994 || strcmp (ip->insn_mo->name, "lld") == 0)
6995 && (strcmp (history[0].insn_mo->name, "sync") != 0))
6996 {
6997 add_fixed_insn (&sync_insn);
6998 insert_into_history (0, 1, &sync_insn);
6999 }
7000 }
7001
7002 /* IP is a branch that has a delay slot, and we need to fill it
7003 automatically. Return true if we can do that by swapping IP
7004 with the previous instruction.
7005 ADDRESS_EXPR is an operand of the instruction to be used with
7006 RELOC_TYPE. */
7007
7008 static bfd_boolean
7009 can_swap_branch_p (struct mips_cl_insn *ip, expressionS *address_expr,
7010 bfd_reloc_code_real_type *reloc_type)
7011 {
7012 unsigned long pinfo, pinfo2, prev_pinfo, prev_pinfo2;
7013 unsigned int gpr_read, gpr_write, prev_gpr_read, prev_gpr_write;
7014 unsigned int fpr_read, prev_fpr_write;
7015
7016 /* -O2 and above is required for this optimization. */
7017 if (mips_optimize < 2)
7018 return FALSE;
7019
7020 /* If we have seen .set volatile or .set nomove, don't optimize. */
7021 if (mips_opts.nomove)
7022 return FALSE;
7023
7024 /* We can't swap if the previous instruction's position is fixed. */
7025 if (history[0].fixed_p)
7026 return FALSE;
7027
7028 /* If the previous previous insn was in a .set noreorder, we can't
7029 swap. Actually, the MIPS assembler will swap in this situation.
7030 However, gcc configured -with-gnu-as will generate code like
7031
7032 .set noreorder
7033 lw $4,XXX
7034 .set reorder
7035 INSN
7036 bne $4,$0,foo
7037
7038 in which we can not swap the bne and INSN. If gcc is not configured
7039 -with-gnu-as, it does not output the .set pseudo-ops. */
7040 if (history[1].noreorder_p)
7041 return FALSE;
7042
7043 /* If the previous instruction had a fixup in mips16 mode, we can not swap.
7044 This means that the previous instruction was a 4-byte one anyhow. */
7045 if (mips_opts.mips16 && history[0].fixp[0])
7046 return FALSE;
7047
7048 /* If the branch is itself the target of a branch, we can not swap.
7049 We cheat on this; all we check for is whether there is a label on
7050 this instruction. If there are any branches to anything other than
7051 a label, users must use .set noreorder. */
7052 if (seg_info (now_seg)->label_list)
7053 return FALSE;
7054
7055 /* If the previous instruction is in a variant frag other than this
7056 branch's one, we cannot do the swap. This does not apply to
7057 MIPS16 code, which uses variant frags for different purposes. */
7058 if (!mips_opts.mips16
7059 && history[0].frag
7060 && history[0].frag->fr_type == rs_machine_dependent)
7061 return FALSE;
7062
7063 /* We do not swap with instructions that cannot architecturally
7064 be placed in a branch delay slot, such as SYNC or ERET. We
7065 also refrain from swapping with a trap instruction, since it
7066 complicates trap handlers to have the trap instruction be in
7067 a delay slot. */
7068 prev_pinfo = history[0].insn_mo->pinfo;
7069 if (prev_pinfo & INSN_NO_DELAY_SLOT)
7070 return FALSE;
7071
7072 /* Check for conflicts between the branch and the instructions
7073 before the candidate delay slot. */
7074 if (nops_for_insn (0, history + 1, ip) > 0)
7075 return FALSE;
7076
7077 /* Check for conflicts between the swapped sequence and the
7078 target of the branch. */
7079 if (nops_for_sequence (2, 0, history + 1, ip, history) > 0)
7080 return FALSE;
7081
7082 /* If the branch reads a register that the previous
7083 instruction sets, we can not swap. */
7084 gpr_read = gpr_read_mask (ip);
7085 prev_gpr_write = gpr_write_mask (&history[0]);
7086 if (gpr_read & prev_gpr_write)
7087 return FALSE;
7088
7089 fpr_read = fpr_read_mask (ip);
7090 prev_fpr_write = fpr_write_mask (&history[0]);
7091 if (fpr_read & prev_fpr_write)
7092 return FALSE;
7093
7094 /* If the branch writes a register that the previous
7095 instruction sets, we can not swap. */
7096 gpr_write = gpr_write_mask (ip);
7097 if (gpr_write & prev_gpr_write)
7098 return FALSE;
7099
7100 /* If the branch writes a register that the previous
7101 instruction reads, we can not swap. */
7102 prev_gpr_read = gpr_read_mask (&history[0]);
7103 if (gpr_write & prev_gpr_read)
7104 return FALSE;
7105
7106 /* If one instruction sets a condition code and the
7107 other one uses a condition code, we can not swap. */
7108 pinfo = ip->insn_mo->pinfo;
7109 if ((pinfo & INSN_READ_COND_CODE)
7110 && (prev_pinfo & INSN_WRITE_COND_CODE))
7111 return FALSE;
7112 if ((pinfo & INSN_WRITE_COND_CODE)
7113 && (prev_pinfo & INSN_READ_COND_CODE))
7114 return FALSE;
7115
7116 /* If the previous instruction uses the PC, we can not swap. */
7117 prev_pinfo2 = history[0].insn_mo->pinfo2;
7118 if (prev_pinfo2 & INSN2_READ_PC)
7119 return FALSE;
7120
7121 /* If the previous instruction has an incorrect size for a fixed
7122 branch delay slot in microMIPS mode, we cannot swap. */
7123 pinfo2 = ip->insn_mo->pinfo2;
7124 if (mips_opts.micromips
7125 && (pinfo2 & INSN2_BRANCH_DELAY_16BIT)
7126 && insn_length (history) != 2)
7127 return FALSE;
7128 if (mips_opts.micromips
7129 && (pinfo2 & INSN2_BRANCH_DELAY_32BIT)
7130 && insn_length (history) != 4)
7131 return FALSE;
7132
7133 /* On the R5900 short loops need to be fixed by inserting a NOP in the
7134 branch delay slot.
7135
7136 The short loop bug under certain conditions causes loops to execute
7137 only once or twice. We must ensure that the assembler never
7138 generates loops that satisfy all of the following conditions:
7139
7140 - a loop consists of less than or equal to six instructions
7141 (including the branch delay slot);
7142 - a loop contains only one conditional branch instruction at the end
7143 of the loop;
7144 - a loop does not contain any other branch or jump instructions;
7145 - a branch delay slot of the loop is not NOP (EE 2.9 or later).
7146
7147 We need to do this because of a hardware bug in the R5900 chip. */
7148 if (mips_fix_r5900
7149 /* Check if instruction has a parameter, ignore "j $31". */
7150 && (address_expr != NULL)
7151 /* Parameter must be 16 bit. */
7152 && (*reloc_type == BFD_RELOC_16_PCREL_S2)
7153 /* Branch to same segment. */
7154 && (S_GET_SEGMENT (address_expr->X_add_symbol) == now_seg)
7155 /* Branch to same code fragment. */
7156 && (symbol_get_frag (address_expr->X_add_symbol) == frag_now)
7157 /* Can only calculate branch offset if value is known. */
7158 && symbol_constant_p (address_expr->X_add_symbol)
7159 /* Check if branch is really conditional. */
7160 && !((ip->insn_opcode & 0xffff0000) == 0x10000000 /* beq $0,$0 */
7161 || (ip->insn_opcode & 0xffff0000) == 0x04010000 /* bgez $0 */
7162 || (ip->insn_opcode & 0xffff0000) == 0x04110000)) /* bgezal $0 */
7163 {
7164 int distance;
7165 /* Check if loop is shorter than or equal to 6 instructions
7166 including branch and delay slot. */
7167 distance = frag_now_fix () - S_GET_VALUE (address_expr->X_add_symbol);
7168 if (distance <= 20)
7169 {
7170 int i;
7171 int rv;
7172
7173 rv = FALSE;
7174 /* When the loop includes branches or jumps,
7175 it is not a short loop. */
7176 for (i = 0; i < (distance / 4); i++)
7177 {
7178 if ((history[i].cleared_p)
7179 || delayed_branch_p (&history[i]))
7180 {
7181 rv = TRUE;
7182 break;
7183 }
7184 }
7185 if (!rv)
7186 {
7187 /* Insert nop after branch to fix short loop. */
7188 return FALSE;
7189 }
7190 }
7191 }
7192
7193 return TRUE;
7194 }
7195
7196 /* Decide how we should add IP to the instruction stream.
7197 ADDRESS_EXPR is an operand of the instruction to be used with
7198 RELOC_TYPE. */
7199
7200 static enum append_method
7201 get_append_method (struct mips_cl_insn *ip, expressionS *address_expr,
7202 bfd_reloc_code_real_type *reloc_type)
7203 {
7204 /* The relaxed version of a macro sequence must be inherently
7205 hazard-free. */
7206 if (mips_relax.sequence == 2)
7207 return APPEND_ADD;
7208
7209 /* We must not dabble with instructions in a ".set noreorder" block. */
7210 if (mips_opts.noreorder)
7211 return APPEND_ADD;
7212
7213 /* Otherwise, it's our responsibility to fill branch delay slots. */
7214 if (delayed_branch_p (ip))
7215 {
7216 if (!branch_likely_p (ip)
7217 && can_swap_branch_p (ip, address_expr, reloc_type))
7218 return APPEND_SWAP;
7219
7220 if (mips_opts.mips16
7221 && ISA_SUPPORTS_MIPS16E
7222 && gpr_read_mask (ip) != 0)
7223 return APPEND_ADD_COMPACT;
7224
7225 if (mips_opts.micromips
7226 && ((ip->insn_opcode & 0xffe0) == 0x4580
7227 || (!forced_insn_length
7228 && ((ip->insn_opcode & 0xfc00) == 0xcc00
7229 || (ip->insn_opcode & 0xdc00) == 0x8c00))
7230 || (ip->insn_opcode & 0xdfe00000) == 0x94000000
7231 || (ip->insn_opcode & 0xdc1f0000) == 0x94000000))
7232 return APPEND_ADD_COMPACT;
7233
7234 return APPEND_ADD_WITH_NOP;
7235 }
7236
7237 return APPEND_ADD;
7238 }
7239
7240 /* IP is an instruction whose opcode we have just changed, END points
7241 to the end of the opcode table processed. Point IP->insn_mo to the
7242 new opcode's definition. */
7243
7244 static void
7245 find_altered_opcode (struct mips_cl_insn *ip, const struct mips_opcode *end)
7246 {
7247 const struct mips_opcode *mo;
7248
7249 for (mo = ip->insn_mo; mo < end; mo++)
7250 if (mo->pinfo != INSN_MACRO
7251 && (ip->insn_opcode & mo->mask) == mo->match)
7252 {
7253 ip->insn_mo = mo;
7254 return;
7255 }
7256 abort ();
7257 }
7258
7259 /* IP is a MIPS16 instruction whose opcode we have just changed.
7260 Point IP->insn_mo to the new opcode's definition. */
7261
7262 static void
7263 find_altered_mips16_opcode (struct mips_cl_insn *ip)
7264 {
7265 find_altered_opcode (ip, &mips16_opcodes[bfd_mips16_num_opcodes]);
7266 }
7267
7268 /* IP is a microMIPS instruction whose opcode we have just changed.
7269 Point IP->insn_mo to the new opcode's definition. */
7270
7271 static void
7272 find_altered_micromips_opcode (struct mips_cl_insn *ip)
7273 {
7274 find_altered_opcode (ip, &micromips_opcodes[bfd_micromips_num_opcodes]);
7275 }
7276
7277 /* For microMIPS macros, we need to generate a local number label
7278 as the target of branches. */
7279 #define MICROMIPS_LABEL_CHAR '\037'
7280 static unsigned long micromips_target_label;
7281 static char micromips_target_name[32];
7282
7283 static char *
7284 micromips_label_name (void)
7285 {
7286 char *p = micromips_target_name;
7287 char symbol_name_temporary[24];
7288 unsigned long l;
7289 int i;
7290
7291 if (*p)
7292 return p;
7293
7294 i = 0;
7295 l = micromips_target_label;
7296 #ifdef LOCAL_LABEL_PREFIX
7297 *p++ = LOCAL_LABEL_PREFIX;
7298 #endif
7299 *p++ = 'L';
7300 *p++ = MICROMIPS_LABEL_CHAR;
7301 do
7302 {
7303 symbol_name_temporary[i++] = l % 10 + '0';
7304 l /= 10;
7305 }
7306 while (l != 0);
7307 while (i > 0)
7308 *p++ = symbol_name_temporary[--i];
7309 *p = '\0';
7310
7311 return micromips_target_name;
7312 }
7313
7314 static void
7315 micromips_label_expr (expressionS *label_expr)
7316 {
7317 label_expr->X_op = O_symbol;
7318 label_expr->X_add_symbol = symbol_find_or_make (micromips_label_name ());
7319 label_expr->X_add_number = 0;
7320 }
7321
7322 static void
7323 micromips_label_inc (void)
7324 {
7325 micromips_target_label++;
7326 *micromips_target_name = '\0';
7327 }
7328
7329 static void
7330 micromips_add_label (void)
7331 {
7332 symbolS *s;
7333
7334 s = colon (micromips_label_name ());
7335 micromips_label_inc ();
7336 S_SET_OTHER (s, ELF_ST_SET_MICROMIPS (S_GET_OTHER (s)));
7337 }
7338
7339 /* If assembling microMIPS code, then return the microMIPS reloc
7340 corresponding to the requested one if any. Otherwise return
7341 the reloc unchanged. */
7342
7343 static bfd_reloc_code_real_type
7344 micromips_map_reloc (bfd_reloc_code_real_type reloc)
7345 {
7346 static const bfd_reloc_code_real_type relocs[][2] =
7347 {
7348 /* Keep sorted incrementally by the left-hand key. */
7349 { BFD_RELOC_16_PCREL_S2, BFD_RELOC_MICROMIPS_16_PCREL_S1 },
7350 { BFD_RELOC_GPREL16, BFD_RELOC_MICROMIPS_GPREL16 },
7351 { BFD_RELOC_MIPS_JMP, BFD_RELOC_MICROMIPS_JMP },
7352 { BFD_RELOC_HI16, BFD_RELOC_MICROMIPS_HI16 },
7353 { BFD_RELOC_HI16_S, BFD_RELOC_MICROMIPS_HI16_S },
7354 { BFD_RELOC_LO16, BFD_RELOC_MICROMIPS_LO16 },
7355 { BFD_RELOC_MIPS_LITERAL, BFD_RELOC_MICROMIPS_LITERAL },
7356 { BFD_RELOC_MIPS_GOT16, BFD_RELOC_MICROMIPS_GOT16 },
7357 { BFD_RELOC_MIPS_CALL16, BFD_RELOC_MICROMIPS_CALL16 },
7358 { BFD_RELOC_MIPS_GOT_HI16, BFD_RELOC_MICROMIPS_GOT_HI16 },
7359 { BFD_RELOC_MIPS_GOT_LO16, BFD_RELOC_MICROMIPS_GOT_LO16 },
7360 { BFD_RELOC_MIPS_CALL_HI16, BFD_RELOC_MICROMIPS_CALL_HI16 },
7361 { BFD_RELOC_MIPS_CALL_LO16, BFD_RELOC_MICROMIPS_CALL_LO16 },
7362 { BFD_RELOC_MIPS_SUB, BFD_RELOC_MICROMIPS_SUB },
7363 { BFD_RELOC_MIPS_GOT_PAGE, BFD_RELOC_MICROMIPS_GOT_PAGE },
7364 { BFD_RELOC_MIPS_GOT_OFST, BFD_RELOC_MICROMIPS_GOT_OFST },
7365 { BFD_RELOC_MIPS_GOT_DISP, BFD_RELOC_MICROMIPS_GOT_DISP },
7366 { BFD_RELOC_MIPS_HIGHEST, BFD_RELOC_MICROMIPS_HIGHEST },
7367 { BFD_RELOC_MIPS_HIGHER, BFD_RELOC_MICROMIPS_HIGHER },
7368 { BFD_RELOC_MIPS_SCN_DISP, BFD_RELOC_MICROMIPS_SCN_DISP },
7369 { BFD_RELOC_MIPS_TLS_GD, BFD_RELOC_MICROMIPS_TLS_GD },
7370 { BFD_RELOC_MIPS_TLS_LDM, BFD_RELOC_MICROMIPS_TLS_LDM },
7371 { BFD_RELOC_MIPS_TLS_DTPREL_HI16, BFD_RELOC_MICROMIPS_TLS_DTPREL_HI16 },
7372 { BFD_RELOC_MIPS_TLS_DTPREL_LO16, BFD_RELOC_MICROMIPS_TLS_DTPREL_LO16 },
7373 { BFD_RELOC_MIPS_TLS_GOTTPREL, BFD_RELOC_MICROMIPS_TLS_GOTTPREL },
7374 { BFD_RELOC_MIPS_TLS_TPREL_HI16, BFD_RELOC_MICROMIPS_TLS_TPREL_HI16 },
7375 { BFD_RELOC_MIPS_TLS_TPREL_LO16, BFD_RELOC_MICROMIPS_TLS_TPREL_LO16 }
7376 };
7377 bfd_reloc_code_real_type r;
7378 size_t i;
7379
7380 if (!mips_opts.micromips)
7381 return reloc;
7382 for (i = 0; i < ARRAY_SIZE (relocs); i++)
7383 {
7384 r = relocs[i][0];
7385 if (r > reloc)
7386 return reloc;
7387 if (r == reloc)
7388 return relocs[i][1];
7389 }
7390 return reloc;
7391 }
7392
7393 /* Try to resolve relocation RELOC against constant OPERAND at assembly time.
7394 Return true on success, storing the resolved value in RESULT. */
7395
7396 static bfd_boolean
7397 calculate_reloc (bfd_reloc_code_real_type reloc, offsetT operand,
7398 offsetT *result)
7399 {
7400 switch (reloc)
7401 {
7402 case BFD_RELOC_MIPS_HIGHEST:
7403 case BFD_RELOC_MICROMIPS_HIGHEST:
7404 *result = ((operand + 0x800080008000ull) >> 48) & 0xffff;
7405 return TRUE;
7406
7407 case BFD_RELOC_MIPS_HIGHER:
7408 case BFD_RELOC_MICROMIPS_HIGHER:
7409 *result = ((operand + 0x80008000ull) >> 32) & 0xffff;
7410 return TRUE;
7411
7412 case BFD_RELOC_HI16_S:
7413 case BFD_RELOC_HI16_S_PCREL:
7414 case BFD_RELOC_MICROMIPS_HI16_S:
7415 case BFD_RELOC_MIPS16_HI16_S:
7416 *result = ((operand + 0x8000) >> 16) & 0xffff;
7417 return TRUE;
7418
7419 case BFD_RELOC_HI16:
7420 case BFD_RELOC_MICROMIPS_HI16:
7421 case BFD_RELOC_MIPS16_HI16:
7422 *result = (operand >> 16) & 0xffff;
7423 return TRUE;
7424
7425 case BFD_RELOC_LO16:
7426 case BFD_RELOC_LO16_PCREL:
7427 case BFD_RELOC_MICROMIPS_LO16:
7428 case BFD_RELOC_MIPS16_LO16:
7429 *result = operand & 0xffff;
7430 return TRUE;
7431
7432 case BFD_RELOC_UNUSED:
7433 *result = operand;
7434 return TRUE;
7435
7436 default:
7437 return FALSE;
7438 }
7439 }
7440
7441 /* Output an instruction. IP is the instruction information.
7442 ADDRESS_EXPR is an operand of the instruction to be used with
7443 RELOC_TYPE. EXPANSIONP is true if the instruction is part of
7444 a macro expansion. */
7445
7446 static void
7447 append_insn (struct mips_cl_insn *ip, expressionS *address_expr,
7448 bfd_reloc_code_real_type *reloc_type, bfd_boolean expansionp)
7449 {
7450 unsigned long prev_pinfo2, pinfo;
7451 bfd_boolean relaxed_branch = FALSE;
7452 enum append_method method;
7453 bfd_boolean relax32;
7454 int branch_disp;
7455
7456 if (mips_fix_loongson2f && !HAVE_CODE_COMPRESSION)
7457 fix_loongson2f (ip);
7458
7459 ip->target[0] = '\0';
7460 if (offset_expr.X_op == O_symbol)
7461 strncpy (ip->target, S_GET_NAME (offset_expr.X_add_symbol), 15);
7462 ip->label[0] = '\0';
7463 if (seg_info (now_seg)->label_list)
7464 strncpy (ip->label, S_GET_NAME (seg_info (now_seg)->label_list->label), 15);
7465 if (mips_fix_loongson3_llsc && !HAVE_CODE_COMPRESSION)
7466 fix_loongson3_llsc (ip);
7467
7468 file_ase_mips16 |= mips_opts.mips16;
7469 file_ase_micromips |= mips_opts.micromips;
7470
7471 prev_pinfo2 = history[0].insn_mo->pinfo2;
7472 pinfo = ip->insn_mo->pinfo;
7473
7474 /* Don't raise alarm about `nods' frags as they'll fill in the right
7475 kind of nop in relaxation if required. */
7476 if (mips_opts.micromips
7477 && !expansionp
7478 && !(history[0].frag
7479 && history[0].frag->fr_type == rs_machine_dependent
7480 && RELAX_MICROMIPS_P (history[0].frag->fr_subtype)
7481 && RELAX_MICROMIPS_NODS (history[0].frag->fr_subtype))
7482 && (((prev_pinfo2 & INSN2_BRANCH_DELAY_16BIT) != 0
7483 && micromips_insn_length (ip->insn_mo) != 2)
7484 || ((prev_pinfo2 & INSN2_BRANCH_DELAY_32BIT) != 0
7485 && micromips_insn_length (ip->insn_mo) != 4)))
7486 as_warn (_("wrong size instruction in a %u-bit branch delay slot"),
7487 (prev_pinfo2 & INSN2_BRANCH_DELAY_16BIT) != 0 ? 16 : 32);
7488
7489 if (address_expr == NULL)
7490 ip->complete_p = 1;
7491 else if (reloc_type[0] <= BFD_RELOC_UNUSED
7492 && reloc_type[1] == BFD_RELOC_UNUSED
7493 && reloc_type[2] == BFD_RELOC_UNUSED
7494 && address_expr->X_op == O_constant)
7495 {
7496 switch (*reloc_type)
7497 {
7498 case BFD_RELOC_MIPS_JMP:
7499 {
7500 int shift;
7501
7502 /* Shift is 2, unusually, for microMIPS JALX. */
7503 shift = (mips_opts.micromips
7504 && strcmp (ip->insn_mo->name, "jalx") != 0) ? 1 : 2;
7505 if ((address_expr->X_add_number & ((1 << shift) - 1)) != 0)
7506 as_bad (_("jump to misaligned address (0x%lx)"),
7507 (unsigned long) address_expr->X_add_number);
7508 ip->insn_opcode |= ((address_expr->X_add_number >> shift)
7509 & 0x3ffffff);
7510 ip->complete_p = 1;
7511 }
7512 break;
7513
7514 case BFD_RELOC_MIPS16_JMP:
7515 if ((address_expr->X_add_number & 3) != 0)
7516 as_bad (_("jump to misaligned address (0x%lx)"),
7517 (unsigned long) address_expr->X_add_number);
7518 ip->insn_opcode |=
7519 (((address_expr->X_add_number & 0x7c0000) << 3)
7520 | ((address_expr->X_add_number & 0xf800000) >> 7)
7521 | ((address_expr->X_add_number & 0x3fffc) >> 2));
7522 ip->complete_p = 1;
7523 break;
7524
7525 case BFD_RELOC_16_PCREL_S2:
7526 {
7527 int shift;
7528
7529 shift = mips_opts.micromips ? 1 : 2;
7530 if ((address_expr->X_add_number & ((1 << shift) - 1)) != 0)
7531 as_bad (_("branch to misaligned address (0x%lx)"),
7532 (unsigned long) address_expr->X_add_number);
7533 if (!mips_relax_branch)
7534 {
7535 if ((address_expr->X_add_number + (1 << (shift + 15)))
7536 & ~((1 << (shift + 16)) - 1))
7537 as_bad (_("branch address range overflow (0x%lx)"),
7538 (unsigned long) address_expr->X_add_number);
7539 ip->insn_opcode |= ((address_expr->X_add_number >> shift)
7540 & 0xffff);
7541 }
7542 }
7543 break;
7544
7545 case BFD_RELOC_MIPS_21_PCREL_S2:
7546 {
7547 int shift;
7548
7549 shift = 2;
7550 if ((address_expr->X_add_number & ((1 << shift) - 1)) != 0)
7551 as_bad (_("branch to misaligned address (0x%lx)"),
7552 (unsigned long) address_expr->X_add_number);
7553 if ((address_expr->X_add_number + (1 << (shift + 20)))
7554 & ~((1 << (shift + 21)) - 1))
7555 as_bad (_("branch address range overflow (0x%lx)"),
7556 (unsigned long) address_expr->X_add_number);
7557 ip->insn_opcode |= ((address_expr->X_add_number >> shift)
7558 & 0x1fffff);
7559 }
7560 break;
7561
7562 case BFD_RELOC_MIPS_26_PCREL_S2:
7563 {
7564 int shift;
7565
7566 shift = 2;
7567 if ((address_expr->X_add_number & ((1 << shift) - 1)) != 0)
7568 as_bad (_("branch to misaligned address (0x%lx)"),
7569 (unsigned long) address_expr->X_add_number);
7570 if ((address_expr->X_add_number + (1 << (shift + 25)))
7571 & ~((1 << (shift + 26)) - 1))
7572 as_bad (_("branch address range overflow (0x%lx)"),
7573 (unsigned long) address_expr->X_add_number);
7574 ip->insn_opcode |= ((address_expr->X_add_number >> shift)
7575 & 0x3ffffff);
7576 }
7577 break;
7578
7579 default:
7580 {
7581 offsetT value;
7582
7583 if (calculate_reloc (*reloc_type, address_expr->X_add_number,
7584 &value))
7585 {
7586 ip->insn_opcode |= value & 0xffff;
7587 ip->complete_p = 1;
7588 }
7589 }
7590 break;
7591 }
7592 }
7593
7594 if (mips_relax.sequence != 2 && !mips_opts.noreorder)
7595 {
7596 /* There are a lot of optimizations we could do that we don't.
7597 In particular, we do not, in general, reorder instructions.
7598 If you use gcc with optimization, it will reorder
7599 instructions and generally do much more optimization then we
7600 do here; repeating all that work in the assembler would only
7601 benefit hand written assembly code, and does not seem worth
7602 it. */
7603 int nops = (mips_optimize == 0
7604 ? nops_for_insn (0, history, NULL)
7605 : nops_for_insn_or_target (0, history, ip));
7606 if (nops > 0)
7607 {
7608 fragS *old_frag;
7609 unsigned long old_frag_offset;
7610 int i;
7611
7612 old_frag = frag_now;
7613 old_frag_offset = frag_now_fix ();
7614
7615 for (i = 0; i < nops; i++)
7616 add_fixed_insn (NOP_INSN);
7617 insert_into_history (0, nops, NOP_INSN);
7618
7619 if (listing)
7620 {
7621 listing_prev_line ();
7622 /* We may be at the start of a variant frag. In case we
7623 are, make sure there is enough space for the frag
7624 after the frags created by listing_prev_line. The
7625 argument to frag_grow here must be at least as large
7626 as the argument to all other calls to frag_grow in
7627 this file. We don't have to worry about being in the
7628 middle of a variant frag, because the variants insert
7629 all needed nop instructions themselves. */
7630 frag_grow (40);
7631 }
7632
7633 mips_move_text_labels ();
7634
7635 #ifndef NO_ECOFF_DEBUGGING
7636 if (ECOFF_DEBUGGING)
7637 ecoff_fix_loc (old_frag, old_frag_offset);
7638 #endif
7639 }
7640 }
7641 else if (mips_relax.sequence != 2 && prev_nop_frag != NULL)
7642 {
7643 int nops;
7644
7645 /* Work out how many nops in prev_nop_frag are needed by IP,
7646 ignoring hazards generated by the first prev_nop_frag_since
7647 instructions. */
7648 nops = nops_for_insn_or_target (prev_nop_frag_since, history, ip);
7649 gas_assert (nops <= prev_nop_frag_holds);
7650
7651 /* Enforce NOPS as a minimum. */
7652 if (nops > prev_nop_frag_required)
7653 prev_nop_frag_required = nops;
7654
7655 if (prev_nop_frag_holds == prev_nop_frag_required)
7656 {
7657 /* Settle for the current number of nops. Update the history
7658 accordingly (for the benefit of any future .set reorder code). */
7659 prev_nop_frag = NULL;
7660 insert_into_history (prev_nop_frag_since,
7661 prev_nop_frag_holds, NOP_INSN);
7662 }
7663 else
7664 {
7665 /* Allow this instruction to replace one of the nops that was
7666 tentatively added to prev_nop_frag. */
7667 prev_nop_frag->fr_fix -= NOP_INSN_SIZE;
7668 prev_nop_frag_holds--;
7669 prev_nop_frag_since++;
7670 }
7671 }
7672
7673 method = get_append_method (ip, address_expr, reloc_type);
7674 branch_disp = method == APPEND_SWAP ? insn_length (history) : 0;
7675
7676 dwarf2_emit_insn (0);
7677 /* We want MIPS16 and microMIPS debug info to use ISA-encoded addresses,
7678 so "move" the instruction address accordingly.
7679
7680 Also, it doesn't seem appropriate for the assembler to reorder .loc
7681 entries. If this instruction is a branch that we are going to swap
7682 with the previous instruction, the two instructions should be
7683 treated as a unit, and the debug information for both instructions
7684 should refer to the start of the branch sequence. Using the
7685 current position is certainly wrong when swapping a 32-bit branch
7686 and a 16-bit delay slot, since the current position would then be
7687 in the middle of a branch. */
7688 dwarf2_move_insn ((HAVE_CODE_COMPRESSION ? 1 : 0) - branch_disp);
7689
7690 relax32 = (mips_relax_branch
7691 /* Don't try branch relaxation within .set nomacro, or within
7692 .set noat if we use $at for PIC computations. If it turns
7693 out that the branch was out-of-range, we'll get an error. */
7694 && !mips_opts.warn_about_macros
7695 && (mips_opts.at || mips_pic == NO_PIC)
7696 /* Don't relax BPOSGE32/64 or BC1ANY2T/F and BC1ANY4T/F
7697 as they have no complementing branches. */
7698 && !(ip->insn_mo->ase & (ASE_MIPS3D | ASE_DSP64 | ASE_DSP)));
7699
7700 if (!HAVE_CODE_COMPRESSION
7701 && address_expr
7702 && relax32
7703 && *reloc_type == BFD_RELOC_16_PCREL_S2
7704 && delayed_branch_p (ip))
7705 {
7706 relaxed_branch = TRUE;
7707 add_relaxed_insn (ip, (relaxed_branch_length
7708 (NULL, NULL,
7709 uncond_branch_p (ip) ? -1
7710 : branch_likely_p (ip) ? 1
7711 : 0)), 4,
7712 RELAX_BRANCH_ENCODE
7713 (AT, mips_pic != NO_PIC,
7714 uncond_branch_p (ip),
7715 branch_likely_p (ip),
7716 pinfo & INSN_WRITE_GPR_31,
7717 0),
7718 address_expr->X_add_symbol,
7719 address_expr->X_add_number);
7720 *reloc_type = BFD_RELOC_UNUSED;
7721 }
7722 else if (mips_opts.micromips
7723 && address_expr
7724 && ((relax32 && *reloc_type == BFD_RELOC_16_PCREL_S2)
7725 || *reloc_type > BFD_RELOC_UNUSED)
7726 && (delayed_branch_p (ip) || compact_branch_p (ip))
7727 /* Don't try branch relaxation when users specify
7728 16-bit/32-bit instructions. */
7729 && !forced_insn_length)
7730 {
7731 bfd_boolean relax16 = (method != APPEND_ADD_COMPACT
7732 && *reloc_type > BFD_RELOC_UNUSED);
7733 int type = relax16 ? *reloc_type - BFD_RELOC_UNUSED : 0;
7734 int uncond = uncond_branch_p (ip) ? -1 : 0;
7735 int compact = compact_branch_p (ip) || method == APPEND_ADD_COMPACT;
7736 int nods = method == APPEND_ADD_WITH_NOP;
7737 int al = pinfo & INSN_WRITE_GPR_31;
7738 int length32 = nods ? 8 : 4;
7739
7740 gas_assert (address_expr != NULL);
7741 gas_assert (!mips_relax.sequence);
7742
7743 relaxed_branch = TRUE;
7744 if (nods)
7745 method = APPEND_ADD;
7746 if (relax32)
7747 length32 = relaxed_micromips_32bit_branch_length (NULL, NULL, uncond);
7748 add_relaxed_insn (ip, length32, relax16 ? 2 : 4,
7749 RELAX_MICROMIPS_ENCODE (type, AT, mips_opts.insn32,
7750 mips_pic != NO_PIC,
7751 uncond, compact, al, nods,
7752 relax32, 0, 0),
7753 address_expr->X_add_symbol,
7754 address_expr->X_add_number);
7755 *reloc_type = BFD_RELOC_UNUSED;
7756 }
7757 else if (mips_opts.mips16 && *reloc_type > BFD_RELOC_UNUSED)
7758 {
7759 bfd_boolean require_unextended;
7760 bfd_boolean require_extended;
7761 symbolS *symbol;
7762 offsetT offset;
7763
7764 if (forced_insn_length != 0)
7765 {
7766 require_unextended = forced_insn_length == 2;
7767 require_extended = forced_insn_length == 4;
7768 }
7769 else
7770 {
7771 require_unextended = (mips_opts.noautoextend
7772 && !mips_opcode_32bit_p (ip->insn_mo));
7773 require_extended = 0;
7774 }
7775
7776 /* We need to set up a variant frag. */
7777 gas_assert (address_expr != NULL);
7778 /* Pass any `O_symbol' expression unchanged as an `expr_section'
7779 symbol created by `make_expr_symbol' may not get a necessary
7780 external relocation produced. */
7781 if (address_expr->X_op == O_symbol)
7782 {
7783 symbol = address_expr->X_add_symbol;
7784 offset = address_expr->X_add_number;
7785 }
7786 else
7787 {
7788 symbol = make_expr_symbol (address_expr);
7789 symbol_append (symbol, symbol_lastP, &symbol_rootP, &symbol_lastP);
7790 offset = 0;
7791 }
7792 add_relaxed_insn (ip, 12, 0,
7793 RELAX_MIPS16_ENCODE
7794 (*reloc_type - BFD_RELOC_UNUSED,
7795 mips_opts.ase & ASE_MIPS16E2,
7796 mips_pic != NO_PIC,
7797 HAVE_32BIT_SYMBOLS,
7798 mips_opts.warn_about_macros,
7799 require_unextended, require_extended,
7800 delayed_branch_p (&history[0]),
7801 history[0].mips16_absolute_jump_p),
7802 symbol, offset);
7803 }
7804 else if (mips_opts.mips16 && insn_length (ip) == 2)
7805 {
7806 if (!delayed_branch_p (ip))
7807 /* Make sure there is enough room to swap this instruction with
7808 a following jump instruction. */
7809 frag_grow (6);
7810 add_fixed_insn (ip);
7811 }
7812 else
7813 {
7814 if (mips_opts.mips16
7815 && mips_opts.noreorder
7816 && delayed_branch_p (&history[0]))
7817 as_warn (_("extended instruction in delay slot"));
7818
7819 if (mips_relax.sequence)
7820 {
7821 /* If we've reached the end of this frag, turn it into a variant
7822 frag and record the information for the instructions we've
7823 written so far. */
7824 if (frag_room () < 4)
7825 relax_close_frag ();
7826 mips_relax.sizes[mips_relax.sequence - 1] += insn_length (ip);
7827 }
7828
7829 if (mips_relax.sequence != 2)
7830 {
7831 if (mips_macro_warning.first_insn_sizes[0] == 0)
7832 mips_macro_warning.first_insn_sizes[0] = insn_length (ip);
7833 mips_macro_warning.sizes[0] += insn_length (ip);
7834 mips_macro_warning.insns[0]++;
7835 }
7836 if (mips_relax.sequence != 1)
7837 {
7838 if (mips_macro_warning.first_insn_sizes[1] == 0)
7839 mips_macro_warning.first_insn_sizes[1] = insn_length (ip);
7840 mips_macro_warning.sizes[1] += insn_length (ip);
7841 mips_macro_warning.insns[1]++;
7842 }
7843
7844 if (mips_opts.mips16)
7845 {
7846 ip->fixed_p = 1;
7847 ip->mips16_absolute_jump_p = (*reloc_type == BFD_RELOC_MIPS16_JMP);
7848 }
7849 add_fixed_insn (ip);
7850 }
7851
7852 if (!ip->complete_p && *reloc_type < BFD_RELOC_UNUSED)
7853 {
7854 bfd_reloc_code_real_type final_type[3];
7855 reloc_howto_type *howto0;
7856 reloc_howto_type *howto;
7857 int i;
7858
7859 /* Perform any necessary conversion to microMIPS relocations
7860 and find out how many relocations there actually are. */
7861 for (i = 0; i < 3 && reloc_type[i] != BFD_RELOC_UNUSED; i++)
7862 final_type[i] = micromips_map_reloc (reloc_type[i]);
7863
7864 /* In a compound relocation, it is the final (outermost)
7865 operator that determines the relocated field. */
7866 howto = howto0 = bfd_reloc_type_lookup (stdoutput, final_type[i - 1]);
7867 if (!howto)
7868 abort ();
7869
7870 if (i > 1)
7871 howto0 = bfd_reloc_type_lookup (stdoutput, final_type[0]);
7872 ip->fixp[0] = fix_new_exp (ip->frag, ip->where,
7873 bfd_get_reloc_size (howto),
7874 address_expr,
7875 howto0 && howto0->pc_relative,
7876 final_type[0]);
7877 /* Record non-PIC mode in `fx_tcbit2' for `md_apply_fix'. */
7878 ip->fixp[0]->fx_tcbit2 = mips_pic == NO_PIC;
7879
7880 /* Tag symbols that have a R_MIPS16_26 relocation against them. */
7881 if (final_type[0] == BFD_RELOC_MIPS16_JMP && ip->fixp[0]->fx_addsy)
7882 *symbol_get_tc (ip->fixp[0]->fx_addsy) = 1;
7883
7884 /* These relocations can have an addend that won't fit in
7885 4 octets for 64bit assembly. */
7886 if (GPR_SIZE == 64
7887 && ! howto->partial_inplace
7888 && (reloc_type[0] == BFD_RELOC_16
7889 || reloc_type[0] == BFD_RELOC_32
7890 || reloc_type[0] == BFD_RELOC_MIPS_JMP
7891 || reloc_type[0] == BFD_RELOC_GPREL16
7892 || reloc_type[0] == BFD_RELOC_MIPS_LITERAL
7893 || reloc_type[0] == BFD_RELOC_GPREL32
7894 || reloc_type[0] == BFD_RELOC_64
7895 || reloc_type[0] == BFD_RELOC_CTOR
7896 || reloc_type[0] == BFD_RELOC_MIPS_SUB
7897 || reloc_type[0] == BFD_RELOC_MIPS_HIGHEST
7898 || reloc_type[0] == BFD_RELOC_MIPS_HIGHER
7899 || reloc_type[0] == BFD_RELOC_MIPS_SCN_DISP
7900 || reloc_type[0] == BFD_RELOC_MIPS_REL16
7901 || reloc_type[0] == BFD_RELOC_MIPS_RELGOT
7902 || reloc_type[0] == BFD_RELOC_MIPS16_GPREL
7903 || hi16_reloc_p (reloc_type[0])
7904 || lo16_reloc_p (reloc_type[0])))
7905 ip->fixp[0]->fx_no_overflow = 1;
7906
7907 /* These relocations can have an addend that won't fit in 2 octets. */
7908 if (reloc_type[0] == BFD_RELOC_MICROMIPS_7_PCREL_S1
7909 || reloc_type[0] == BFD_RELOC_MICROMIPS_10_PCREL_S1)
7910 ip->fixp[0]->fx_no_overflow = 1;
7911
7912 if (mips_relax.sequence)
7913 {
7914 if (mips_relax.first_fixup == 0)
7915 mips_relax.first_fixup = ip->fixp[0];
7916 }
7917 else if (reloc_needs_lo_p (*reloc_type))
7918 {
7919 struct mips_hi_fixup *hi_fixup;
7920
7921 /* Reuse the last entry if it already has a matching %lo. */
7922 hi_fixup = mips_hi_fixup_list;
7923 if (hi_fixup == 0
7924 || !fixup_has_matching_lo_p (hi_fixup->fixp))
7925 {
7926 hi_fixup = XNEW (struct mips_hi_fixup);
7927 hi_fixup->next = mips_hi_fixup_list;
7928 mips_hi_fixup_list = hi_fixup;
7929 }
7930 hi_fixup->fixp = ip->fixp[0];
7931 hi_fixup->seg = now_seg;
7932 }
7933
7934 /* Add fixups for the second and third relocations, if given.
7935 Note that the ABI allows the second relocation to be
7936 against RSS_UNDEF, RSS_GP, RSS_GP0 or RSS_LOC. At the
7937 moment we only use RSS_UNDEF, but we could add support
7938 for the others if it ever becomes necessary. */
7939 for (i = 1; i < 3; i++)
7940 if (reloc_type[i] != BFD_RELOC_UNUSED)
7941 {
7942 ip->fixp[i] = fix_new (ip->frag, ip->where,
7943 ip->fixp[0]->fx_size, NULL, 0,
7944 FALSE, final_type[i]);
7945
7946 /* Use fx_tcbit to mark compound relocs. */
7947 ip->fixp[0]->fx_tcbit = 1;
7948 ip->fixp[i]->fx_tcbit = 1;
7949 }
7950 }
7951
7952 /* Update the register mask information. */
7953 mips_gprmask |= gpr_read_mask (ip) | gpr_write_mask (ip);
7954 mips_cprmask[1] |= fpr_read_mask (ip) | fpr_write_mask (ip);
7955
7956 switch (method)
7957 {
7958 case APPEND_ADD:
7959 insert_into_history (0, 1, ip);
7960 break;
7961
7962 case APPEND_ADD_WITH_NOP:
7963 {
7964 struct mips_cl_insn *nop;
7965
7966 insert_into_history (0, 1, ip);
7967 nop = get_delay_slot_nop (ip);
7968 add_fixed_insn (nop);
7969 insert_into_history (0, 1, nop);
7970 if (mips_relax.sequence)
7971 mips_relax.sizes[mips_relax.sequence - 1] += insn_length (nop);
7972 }
7973 break;
7974
7975 case APPEND_ADD_COMPACT:
7976 /* Convert MIPS16 jr/jalr into a "compact" jump. */
7977 if (mips_opts.mips16)
7978 {
7979 ip->insn_opcode |= 0x0080;
7980 find_altered_mips16_opcode (ip);
7981 }
7982 /* Convert microMIPS instructions. */
7983 else if (mips_opts.micromips)
7984 {
7985 /* jr16->jrc */
7986 if ((ip->insn_opcode & 0xffe0) == 0x4580)
7987 ip->insn_opcode |= 0x0020;
7988 /* b16->bc */
7989 else if ((ip->insn_opcode & 0xfc00) == 0xcc00)
7990 ip->insn_opcode = 0x40e00000;
7991 /* beqz16->beqzc, bnez16->bnezc */
7992 else if ((ip->insn_opcode & 0xdc00) == 0x8c00)
7993 {
7994 unsigned long regno;
7995
7996 regno = ip->insn_opcode >> MICROMIPSOP_SH_MD;
7997 regno &= MICROMIPSOP_MASK_MD;
7998 regno = micromips_to_32_reg_d_map[regno];
7999 ip->insn_opcode = (((ip->insn_opcode << 9) & 0x00400000)
8000 | (regno << MICROMIPSOP_SH_RS)
8001 | 0x40a00000) ^ 0x00400000;
8002 }
8003 /* beqz->beqzc, bnez->bnezc */
8004 else if ((ip->insn_opcode & 0xdfe00000) == 0x94000000)
8005 ip->insn_opcode = ((ip->insn_opcode & 0x001f0000)
8006 | ((ip->insn_opcode >> 7) & 0x00400000)
8007 | 0x40a00000) ^ 0x00400000;
8008 /* beq $0->beqzc, bne $0->bnezc */
8009 else if ((ip->insn_opcode & 0xdc1f0000) == 0x94000000)
8010 ip->insn_opcode = (((ip->insn_opcode >>
8011 (MICROMIPSOP_SH_RT - MICROMIPSOP_SH_RS))
8012 & (MICROMIPSOP_MASK_RS << MICROMIPSOP_SH_RS))
8013 | ((ip->insn_opcode >> 7) & 0x00400000)
8014 | 0x40a00000) ^ 0x00400000;
8015 else
8016 abort ();
8017 find_altered_micromips_opcode (ip);
8018 }
8019 else
8020 abort ();
8021 install_insn (ip);
8022 insert_into_history (0, 1, ip);
8023 break;
8024
8025 case APPEND_SWAP:
8026 {
8027 struct mips_cl_insn delay = history[0];
8028
8029 if (relaxed_branch || delay.frag != ip->frag)
8030 {
8031 /* Add the delay slot instruction to the end of the
8032 current frag and shrink the fixed part of the
8033 original frag. If the branch occupies the tail of
8034 the latter, move it backwards to cover the gap. */
8035 delay.frag->fr_fix -= branch_disp;
8036 if (delay.frag == ip->frag)
8037 move_insn (ip, ip->frag, ip->where - branch_disp);
8038 add_fixed_insn (&delay);
8039 }
8040 else
8041 {
8042 /* If this is not a relaxed branch and we are in the
8043 same frag, then just swap the instructions. */
8044 move_insn (ip, delay.frag, delay.where);
8045 move_insn (&delay, ip->frag, ip->where + insn_length (ip));
8046 }
8047 history[0] = *ip;
8048 delay.fixed_p = 1;
8049 insert_into_history (0, 1, &delay);
8050 }
8051 break;
8052 }
8053
8054 /* If we have just completed an unconditional branch, clear the history. */
8055 if ((delayed_branch_p (&history[1]) && uncond_branch_p (&history[1]))
8056 || (compact_branch_p (&history[0]) && uncond_branch_p (&history[0])))
8057 {
8058 unsigned int i;
8059
8060 mips_no_prev_insn ();
8061
8062 for (i = 0; i < ARRAY_SIZE (history); i++)
8063 history[i].cleared_p = 1;
8064 }
8065
8066 /* We need to emit a label at the end of branch-likely macros. */
8067 if (emit_branch_likely_macro)
8068 {
8069 emit_branch_likely_macro = FALSE;
8070 micromips_add_label ();
8071 }
8072
8073 /* We just output an insn, so the next one doesn't have a label. */
8074 mips_clear_insn_labels ();
8075 }
8076
8077 /* Forget that there was any previous instruction or label.
8078 When BRANCH is true, the branch history is also flushed. */
8079
8080 static void
8081 mips_no_prev_insn (void)
8082 {
8083 prev_nop_frag = NULL;
8084 insert_into_history (0, ARRAY_SIZE (history), NOP_INSN);
8085 mips_clear_insn_labels ();
8086 }
8087
8088 /* This function must be called before we emit something other than
8089 instructions. It is like mips_no_prev_insn except that it inserts
8090 any NOPS that might be needed by previous instructions. */
8091
8092 void
8093 mips_emit_delays (void)
8094 {
8095 if (! mips_opts.noreorder)
8096 {
8097 int nops = nops_for_insn (0, history, NULL);
8098 if (nops > 0)
8099 {
8100 while (nops-- > 0)
8101 add_fixed_insn (NOP_INSN);
8102 mips_move_text_labels ();
8103 }
8104 }
8105 mips_no_prev_insn ();
8106 }
8107
8108 /* Start a (possibly nested) noreorder block. */
8109
8110 static void
8111 start_noreorder (void)
8112 {
8113 if (mips_opts.noreorder == 0)
8114 {
8115 unsigned int i;
8116 int nops;
8117
8118 /* None of the instructions before the .set noreorder can be moved. */
8119 for (i = 0; i < ARRAY_SIZE (history); i++)
8120 history[i].fixed_p = 1;
8121
8122 /* Insert any nops that might be needed between the .set noreorder
8123 block and the previous instructions. We will later remove any
8124 nops that turn out not to be needed. */
8125 nops = nops_for_insn (0, history, NULL);
8126 if (nops > 0)
8127 {
8128 if (mips_optimize != 0)
8129 {
8130 /* Record the frag which holds the nop instructions, so
8131 that we can remove them if we don't need them. */
8132 frag_grow (nops * NOP_INSN_SIZE);
8133 prev_nop_frag = frag_now;
8134 prev_nop_frag_holds = nops;
8135 prev_nop_frag_required = 0;
8136 prev_nop_frag_since = 0;
8137 }
8138
8139 for (; nops > 0; --nops)
8140 add_fixed_insn (NOP_INSN);
8141
8142 /* Move on to a new frag, so that it is safe to simply
8143 decrease the size of prev_nop_frag. */
8144 frag_wane (frag_now);
8145 frag_new (0);
8146 mips_move_text_labels ();
8147 }
8148 mips_mark_labels ();
8149 mips_clear_insn_labels ();
8150 }
8151 mips_opts.noreorder++;
8152 mips_any_noreorder = 1;
8153 }
8154
8155 /* End a nested noreorder block. */
8156
8157 static void
8158 end_noreorder (void)
8159 {
8160 mips_opts.noreorder--;
8161 if (mips_opts.noreorder == 0 && prev_nop_frag != NULL)
8162 {
8163 /* Commit to inserting prev_nop_frag_required nops and go back to
8164 handling nop insertion the .set reorder way. */
8165 prev_nop_frag->fr_fix -= ((prev_nop_frag_holds - prev_nop_frag_required)
8166 * NOP_INSN_SIZE);
8167 insert_into_history (prev_nop_frag_since,
8168 prev_nop_frag_required, NOP_INSN);
8169 prev_nop_frag = NULL;
8170 }
8171 }
8172
8173 /* Sign-extend 32-bit mode constants that have bit 31 set and all
8174 higher bits unset. */
8175
8176 static void
8177 normalize_constant_expr (expressionS *ex)
8178 {
8179 if (ex->X_op == O_constant
8180 && IS_ZEXT_32BIT_NUM (ex->X_add_number))
8181 ex->X_add_number = (((ex->X_add_number & 0xffffffff) ^ 0x80000000)
8182 - 0x80000000);
8183 }
8184
8185 /* Sign-extend 32-bit mode address offsets that have bit 31 set and
8186 all higher bits unset. */
8187
8188 static void
8189 normalize_address_expr (expressionS *ex)
8190 {
8191 if (((ex->X_op == O_constant && HAVE_32BIT_ADDRESSES)
8192 || (ex->X_op == O_symbol && HAVE_32BIT_SYMBOLS))
8193 && IS_ZEXT_32BIT_NUM (ex->X_add_number))
8194 ex->X_add_number = (((ex->X_add_number & 0xffffffff) ^ 0x80000000)
8195 - 0x80000000);
8196 }
8197
8198 /* Try to match TOKENS against OPCODE, storing the result in INSN.
8199 Return true if the match was successful.
8200
8201 OPCODE_EXTRA is a value that should be ORed into the opcode
8202 (used for VU0 channel suffixes, etc.). MORE_ALTS is true if
8203 there are more alternatives after OPCODE and SOFT_MATCH is
8204 as for mips_arg_info. */
8205
8206 static bfd_boolean
8207 match_insn (struct mips_cl_insn *insn, const struct mips_opcode *opcode,
8208 struct mips_operand_token *tokens, unsigned int opcode_extra,
8209 bfd_boolean lax_match, bfd_boolean complete_p)
8210 {
8211 const char *args;
8212 struct mips_arg_info arg;
8213 const struct mips_operand *operand;
8214 char c;
8215
8216 imm_expr.X_op = O_absent;
8217 offset_expr.X_op = O_absent;
8218 offset_reloc[0] = BFD_RELOC_UNUSED;
8219 offset_reloc[1] = BFD_RELOC_UNUSED;
8220 offset_reloc[2] = BFD_RELOC_UNUSED;
8221
8222 create_insn (insn, opcode);
8223 /* When no opcode suffix is specified, assume ".xyzw". */
8224 if ((opcode->pinfo2 & INSN2_VU0_CHANNEL_SUFFIX) != 0 && opcode_extra == 0)
8225 insn->insn_opcode |= 0xf << mips_vu0_channel_mask.lsb;
8226 else
8227 insn->insn_opcode |= opcode_extra;
8228 memset (&arg, 0, sizeof (arg));
8229 arg.insn = insn;
8230 arg.token = tokens;
8231 arg.argnum = 1;
8232 arg.last_regno = ILLEGAL_REG;
8233 arg.dest_regno = ILLEGAL_REG;
8234 arg.lax_match = lax_match;
8235 for (args = opcode->args;; ++args)
8236 {
8237 if (arg.token->type == OT_END)
8238 {
8239 /* Handle unary instructions in which only one operand is given.
8240 The source is then the same as the destination. */
8241 if (arg.opnum == 1 && *args == ',')
8242 {
8243 operand = (mips_opts.micromips
8244 ? decode_micromips_operand (args + 1)
8245 : decode_mips_operand (args + 1));
8246 if (operand && mips_optional_operand_p (operand))
8247 {
8248 arg.token = tokens;
8249 arg.argnum = 1;
8250 continue;
8251 }
8252 }
8253
8254 /* Treat elided base registers as $0. */
8255 if (strcmp (args, "(b)") == 0)
8256 args += 3;
8257
8258 if (args[0] == '+')
8259 switch (args[1])
8260 {
8261 case 'K':
8262 case 'N':
8263 /* The register suffix is optional. */
8264 args += 2;
8265 break;
8266 }
8267
8268 /* Fail the match if there were too few operands. */
8269 if (*args)
8270 return FALSE;
8271
8272 /* Successful match. */
8273 if (!complete_p)
8274 return TRUE;
8275 clear_insn_error ();
8276 if (arg.dest_regno == arg.last_regno
8277 && strncmp (insn->insn_mo->name, "jalr", 4) == 0)
8278 {
8279 if (arg.opnum == 2)
8280 set_insn_error
8281 (0, _("source and destination must be different"));
8282 else if (arg.last_regno == 31)
8283 set_insn_error
8284 (0, _("a destination register must be supplied"));
8285 }
8286 else if (arg.last_regno == 31
8287 && (strncmp (insn->insn_mo->name, "bltzal", 6) == 0
8288 || strncmp (insn->insn_mo->name, "bgezal", 6) == 0))
8289 set_insn_error (0, _("the source register must not be $31"));
8290 check_completed_insn (&arg);
8291 return TRUE;
8292 }
8293
8294 /* Fail the match if the line has too many operands. */
8295 if (*args == 0)
8296 return FALSE;
8297
8298 /* Handle characters that need to match exactly. */
8299 if (*args == '(' || *args == ')' || *args == ',')
8300 {
8301 if (match_char (&arg, *args))
8302 continue;
8303 return FALSE;
8304 }
8305 if (*args == '#')
8306 {
8307 ++args;
8308 if (arg.token->type == OT_DOUBLE_CHAR
8309 && arg.token->u.ch == *args)
8310 {
8311 ++arg.token;
8312 continue;
8313 }
8314 return FALSE;
8315 }
8316
8317 /* Handle special macro operands. Work out the properties of
8318 other operands. */
8319 arg.opnum += 1;
8320 switch (*args)
8321 {
8322 case '-':
8323 switch (args[1])
8324 {
8325 case 'A':
8326 *offset_reloc = BFD_RELOC_MIPS_19_PCREL_S2;
8327 break;
8328
8329 case 'B':
8330 *offset_reloc = BFD_RELOC_MIPS_18_PCREL_S3;
8331 break;
8332 }
8333 break;
8334
8335 case '+':
8336 switch (args[1])
8337 {
8338 case 'i':
8339 *offset_reloc = BFD_RELOC_MIPS_JMP;
8340 break;
8341
8342 case '\'':
8343 *offset_reloc = BFD_RELOC_MIPS_26_PCREL_S2;
8344 break;
8345
8346 case '\"':
8347 *offset_reloc = BFD_RELOC_MIPS_21_PCREL_S2;
8348 break;
8349 }
8350 break;
8351
8352 case 'I':
8353 if (!match_const_int (&arg, &imm_expr.X_add_number))
8354 return FALSE;
8355 imm_expr.X_op = O_constant;
8356 if (GPR_SIZE == 32)
8357 normalize_constant_expr (&imm_expr);
8358 continue;
8359
8360 case 'A':
8361 if (arg.token->type == OT_CHAR && arg.token->u.ch == '(')
8362 {
8363 /* Assume that the offset has been elided and that what
8364 we saw was a base register. The match will fail later
8365 if that assumption turns out to be wrong. */
8366 offset_expr.X_op = O_constant;
8367 offset_expr.X_add_number = 0;
8368 }
8369 else
8370 {
8371 if (!match_expression (&arg, &offset_expr, offset_reloc))
8372 return FALSE;
8373 normalize_address_expr (&offset_expr);
8374 }
8375 continue;
8376
8377 case 'F':
8378 if (!match_float_constant (&arg, &imm_expr, &offset_expr,
8379 8, TRUE))
8380 return FALSE;
8381 continue;
8382
8383 case 'L':
8384 if (!match_float_constant (&arg, &imm_expr, &offset_expr,
8385 8, FALSE))
8386 return FALSE;
8387 continue;
8388
8389 case 'f':
8390 if (!match_float_constant (&arg, &imm_expr, &offset_expr,
8391 4, TRUE))
8392 return FALSE;
8393 continue;
8394
8395 case 'l':
8396 if (!match_float_constant (&arg, &imm_expr, &offset_expr,
8397 4, FALSE))
8398 return FALSE;
8399 continue;
8400
8401 case 'p':
8402 *offset_reloc = BFD_RELOC_16_PCREL_S2;
8403 break;
8404
8405 case 'a':
8406 *offset_reloc = BFD_RELOC_MIPS_JMP;
8407 break;
8408
8409 case 'm':
8410 gas_assert (mips_opts.micromips);
8411 c = args[1];
8412 switch (c)
8413 {
8414 case 'D':
8415 case 'E':
8416 if (!forced_insn_length)
8417 *offset_reloc = (int) BFD_RELOC_UNUSED + c;
8418 else if (c == 'D')
8419 *offset_reloc = BFD_RELOC_MICROMIPS_10_PCREL_S1;
8420 else
8421 *offset_reloc = BFD_RELOC_MICROMIPS_7_PCREL_S1;
8422 break;
8423 }
8424 break;
8425 }
8426
8427 operand = (mips_opts.micromips
8428 ? decode_micromips_operand (args)
8429 : decode_mips_operand (args));
8430 if (!operand)
8431 abort ();
8432
8433 /* Skip prefixes. */
8434 if (*args == '+' || *args == 'm' || *args == '-')
8435 args++;
8436
8437 if (mips_optional_operand_p (operand)
8438 && args[1] == ','
8439 && (arg.token[0].type != OT_REG
8440 || arg.token[1].type == OT_END))
8441 {
8442 /* Assume that the register has been elided and is the
8443 same as the first operand. */
8444 arg.token = tokens;
8445 arg.argnum = 1;
8446 }
8447
8448 if (!match_operand (&arg, operand))
8449 return FALSE;
8450 }
8451 }
8452
8453 /* Like match_insn, but for MIPS16. */
8454
8455 static bfd_boolean
8456 match_mips16_insn (struct mips_cl_insn *insn, const struct mips_opcode *opcode,
8457 struct mips_operand_token *tokens)
8458 {
8459 const char *args;
8460 const struct mips_operand *operand;
8461 const struct mips_operand *ext_operand;
8462 bfd_boolean pcrel = FALSE;
8463 int required_insn_length;
8464 struct mips_arg_info arg;
8465 int relax_char;
8466
8467 if (forced_insn_length)
8468 required_insn_length = forced_insn_length;
8469 else if (mips_opts.noautoextend && !mips_opcode_32bit_p (opcode))
8470 required_insn_length = 2;
8471 else
8472 required_insn_length = 0;
8473
8474 create_insn (insn, opcode);
8475 imm_expr.X_op = O_absent;
8476 offset_expr.X_op = O_absent;
8477 offset_reloc[0] = BFD_RELOC_UNUSED;
8478 offset_reloc[1] = BFD_RELOC_UNUSED;
8479 offset_reloc[2] = BFD_RELOC_UNUSED;
8480 relax_char = 0;
8481
8482 memset (&arg, 0, sizeof (arg));
8483 arg.insn = insn;
8484 arg.token = tokens;
8485 arg.argnum = 1;
8486 arg.last_regno = ILLEGAL_REG;
8487 arg.dest_regno = ILLEGAL_REG;
8488 relax_char = 0;
8489 for (args = opcode->args;; ++args)
8490 {
8491 int c;
8492
8493 if (arg.token->type == OT_END)
8494 {
8495 offsetT value;
8496
8497 /* Handle unary instructions in which only one operand is given.
8498 The source is then the same as the destination. */
8499 if (arg.opnum == 1 && *args == ',')
8500 {
8501 operand = decode_mips16_operand (args[1], FALSE);
8502 if (operand && mips_optional_operand_p (operand))
8503 {
8504 arg.token = tokens;
8505 arg.argnum = 1;
8506 continue;
8507 }
8508 }
8509
8510 /* Fail the match if there were too few operands. */
8511 if (*args)
8512 return FALSE;
8513
8514 /* Successful match. Stuff the immediate value in now, if
8515 we can. */
8516 clear_insn_error ();
8517 if (opcode->pinfo == INSN_MACRO)
8518 {
8519 gas_assert (relax_char == 0 || relax_char == 'p');
8520 gas_assert (*offset_reloc == BFD_RELOC_UNUSED);
8521 }
8522 else if (relax_char
8523 && offset_expr.X_op == O_constant
8524 && !pcrel
8525 && calculate_reloc (*offset_reloc,
8526 offset_expr.X_add_number,
8527 &value))
8528 {
8529 mips16_immed (NULL, 0, relax_char, *offset_reloc, value,
8530 required_insn_length, &insn->insn_opcode);
8531 offset_expr.X_op = O_absent;
8532 *offset_reloc = BFD_RELOC_UNUSED;
8533 }
8534 else if (relax_char && *offset_reloc != BFD_RELOC_UNUSED)
8535 {
8536 if (required_insn_length == 2)
8537 set_insn_error (0, _("invalid unextended operand value"));
8538 else if (!mips_opcode_32bit_p (opcode))
8539 {
8540 forced_insn_length = 4;
8541 insn->insn_opcode |= MIPS16_EXTEND;
8542 }
8543 }
8544 else if (relax_char)
8545 *offset_reloc = (int) BFD_RELOC_UNUSED + relax_char;
8546
8547 check_completed_insn (&arg);
8548 return TRUE;
8549 }
8550
8551 /* Fail the match if the line has too many operands. */
8552 if (*args == 0)
8553 return FALSE;
8554
8555 /* Handle characters that need to match exactly. */
8556 if (*args == '(' || *args == ')' || *args == ',')
8557 {
8558 if (match_char (&arg, *args))
8559 continue;
8560 return FALSE;
8561 }
8562
8563 arg.opnum += 1;
8564 c = *args;
8565 switch (c)
8566 {
8567 case 'p':
8568 case 'q':
8569 case 'A':
8570 case 'B':
8571 case 'E':
8572 case 'V':
8573 case 'u':
8574 relax_char = c;
8575 break;
8576
8577 case 'I':
8578 if (!match_const_int (&arg, &imm_expr.X_add_number))
8579 return FALSE;
8580 imm_expr.X_op = O_constant;
8581 if (GPR_SIZE == 32)
8582 normalize_constant_expr (&imm_expr);
8583 continue;
8584
8585 case 'a':
8586 case 'i':
8587 *offset_reloc = BFD_RELOC_MIPS16_JMP;
8588 break;
8589 }
8590
8591 operand = decode_mips16_operand (c, mips_opcode_32bit_p (opcode));
8592 if (!operand)
8593 abort ();
8594
8595 if (operand->type == OP_PCREL)
8596 pcrel = TRUE;
8597 else
8598 {
8599 ext_operand = decode_mips16_operand (c, TRUE);
8600 if (operand != ext_operand)
8601 {
8602 if (arg.token->type == OT_CHAR && arg.token->u.ch == '(')
8603 {
8604 offset_expr.X_op = O_constant;
8605 offset_expr.X_add_number = 0;
8606 relax_char = c;
8607 continue;
8608 }
8609
8610 if (!match_expression (&arg, &offset_expr, offset_reloc))
8611 return FALSE;
8612
8613 /* '8' is used for SLTI(U) and has traditionally not
8614 been allowed to take relocation operators. */
8615 if (offset_reloc[0] != BFD_RELOC_UNUSED
8616 && (ext_operand->size != 16 || c == '8'))
8617 {
8618 match_not_constant (&arg);
8619 return FALSE;
8620 }
8621
8622 if (offset_expr.X_op == O_big)
8623 {
8624 match_out_of_range (&arg);
8625 return FALSE;
8626 }
8627
8628 relax_char = c;
8629 continue;
8630 }
8631 }
8632
8633 if (mips_optional_operand_p (operand)
8634 && args[1] == ','
8635 && (arg.token[0].type != OT_REG
8636 || arg.token[1].type == OT_END))
8637 {
8638 /* Assume that the register has been elided and is the
8639 same as the first operand. */
8640 arg.token = tokens;
8641 arg.argnum = 1;
8642 }
8643
8644 if (!match_operand (&arg, operand))
8645 return FALSE;
8646 }
8647 }
8648
8649 /* Record that the current instruction is invalid for the current ISA. */
8650
8651 static void
8652 match_invalid_for_isa (void)
8653 {
8654 set_insn_error_ss
8655 (0, _("opcode not supported on this processor: %s (%s)"),
8656 mips_cpu_info_from_arch (mips_opts.arch)->name,
8657 mips_cpu_info_from_isa (mips_opts.isa)->name);
8658 }
8659
8660 /* Try to match TOKENS against a series of opcode entries, starting at FIRST.
8661 Return true if a definite match or failure was found, storing any match
8662 in INSN. OPCODE_EXTRA is a value that should be ORed into the opcode
8663 (to handle things like VU0 suffixes). LAX_MATCH is true if we have already
8664 tried and failed to match under normal conditions and now want to try a
8665 more relaxed match. */
8666
8667 static bfd_boolean
8668 match_insns (struct mips_cl_insn *insn, const struct mips_opcode *first,
8669 const struct mips_opcode *past, struct mips_operand_token *tokens,
8670 int opcode_extra, bfd_boolean lax_match)
8671 {
8672 const struct mips_opcode *opcode;
8673 const struct mips_opcode *invalid_delay_slot;
8674 bfd_boolean seen_valid_for_isa, seen_valid_for_size;
8675
8676 /* Search for a match, ignoring alternatives that don't satisfy the
8677 current ISA or forced_length. */
8678 invalid_delay_slot = 0;
8679 seen_valid_for_isa = FALSE;
8680 seen_valid_for_size = FALSE;
8681 opcode = first;
8682 do
8683 {
8684 gas_assert (strcmp (opcode->name, first->name) == 0);
8685 if (is_opcode_valid (opcode))
8686 {
8687 seen_valid_for_isa = TRUE;
8688 if (is_size_valid (opcode))
8689 {
8690 bfd_boolean delay_slot_ok;
8691
8692 seen_valid_for_size = TRUE;
8693 delay_slot_ok = is_delay_slot_valid (opcode);
8694 if (match_insn (insn, opcode, tokens, opcode_extra,
8695 lax_match, delay_slot_ok))
8696 {
8697 if (!delay_slot_ok)
8698 {
8699 if (!invalid_delay_slot)
8700 invalid_delay_slot = opcode;
8701 }
8702 else
8703 return TRUE;
8704 }
8705 }
8706 }
8707 ++opcode;
8708 }
8709 while (opcode < past && strcmp (opcode->name, first->name) == 0);
8710
8711 /* If the only matches we found had the wrong length for the delay slot,
8712 pick the first such match. We'll issue an appropriate warning later. */
8713 if (invalid_delay_slot)
8714 {
8715 if (match_insn (insn, invalid_delay_slot, tokens, opcode_extra,
8716 lax_match, TRUE))
8717 return TRUE;
8718 abort ();
8719 }
8720
8721 /* Handle the case where we didn't try to match an instruction because
8722 all the alternatives were incompatible with the current ISA. */
8723 if (!seen_valid_for_isa)
8724 {
8725 match_invalid_for_isa ();
8726 return TRUE;
8727 }
8728
8729 /* Handle the case where we didn't try to match an instruction because
8730 all the alternatives were of the wrong size. */
8731 if (!seen_valid_for_size)
8732 {
8733 if (mips_opts.insn32)
8734 set_insn_error (0, _("opcode not supported in the `insn32' mode"));
8735 else
8736 set_insn_error_i
8737 (0, _("unrecognized %d-bit version of microMIPS opcode"),
8738 8 * forced_insn_length);
8739 return TRUE;
8740 }
8741
8742 return FALSE;
8743 }
8744
8745 /* Like match_insns, but for MIPS16. */
8746
8747 static bfd_boolean
8748 match_mips16_insns (struct mips_cl_insn *insn, const struct mips_opcode *first,
8749 struct mips_operand_token *tokens)
8750 {
8751 const struct mips_opcode *opcode;
8752 bfd_boolean seen_valid_for_isa;
8753 bfd_boolean seen_valid_for_size;
8754
8755 /* Search for a match, ignoring alternatives that don't satisfy the
8756 current ISA. There are no separate entries for extended forms so
8757 we deal with forced_length later. */
8758 seen_valid_for_isa = FALSE;
8759 seen_valid_for_size = FALSE;
8760 opcode = first;
8761 do
8762 {
8763 gas_assert (strcmp (opcode->name, first->name) == 0);
8764 if (is_opcode_valid_16 (opcode))
8765 {
8766 seen_valid_for_isa = TRUE;
8767 if (is_size_valid_16 (opcode))
8768 {
8769 seen_valid_for_size = TRUE;
8770 if (match_mips16_insn (insn, opcode, tokens))
8771 return TRUE;
8772 }
8773 }
8774 ++opcode;
8775 }
8776 while (opcode < &mips16_opcodes[bfd_mips16_num_opcodes]
8777 && strcmp (opcode->name, first->name) == 0);
8778
8779 /* Handle the case where we didn't try to match an instruction because
8780 all the alternatives were incompatible with the current ISA. */
8781 if (!seen_valid_for_isa)
8782 {
8783 match_invalid_for_isa ();
8784 return TRUE;
8785 }
8786
8787 /* Handle the case where we didn't try to match an instruction because
8788 all the alternatives were of the wrong size. */
8789 if (!seen_valid_for_size)
8790 {
8791 if (forced_insn_length == 2)
8792 set_insn_error
8793 (0, _("unrecognized unextended version of MIPS16 opcode"));
8794 else
8795 set_insn_error
8796 (0, _("unrecognized extended version of MIPS16 opcode"));
8797 return TRUE;
8798 }
8799
8800 return FALSE;
8801 }
8802
8803 /* Set up global variables for the start of a new macro. */
8804
8805 static void
8806 macro_start (void)
8807 {
8808 memset (&mips_macro_warning.sizes, 0, sizeof (mips_macro_warning.sizes));
8809 memset (&mips_macro_warning.first_insn_sizes, 0,
8810 sizeof (mips_macro_warning.first_insn_sizes));
8811 memset (&mips_macro_warning.insns, 0, sizeof (mips_macro_warning.insns));
8812 mips_macro_warning.delay_slot_p = (mips_opts.noreorder
8813 && delayed_branch_p (&history[0]));
8814 if (history[0].frag
8815 && history[0].frag->fr_type == rs_machine_dependent
8816 && RELAX_MICROMIPS_P (history[0].frag->fr_subtype)
8817 && RELAX_MICROMIPS_NODS (history[0].frag->fr_subtype))
8818 mips_macro_warning.delay_slot_length = 0;
8819 else
8820 switch (history[0].insn_mo->pinfo2
8821 & (INSN2_BRANCH_DELAY_32BIT | INSN2_BRANCH_DELAY_16BIT))
8822 {
8823 case INSN2_BRANCH_DELAY_32BIT:
8824 mips_macro_warning.delay_slot_length = 4;
8825 break;
8826 case INSN2_BRANCH_DELAY_16BIT:
8827 mips_macro_warning.delay_slot_length = 2;
8828 break;
8829 default:
8830 mips_macro_warning.delay_slot_length = 0;
8831 break;
8832 }
8833 mips_macro_warning.first_frag = NULL;
8834 }
8835
8836 /* Given that a macro is longer than one instruction or of the wrong size,
8837 return the appropriate warning for it. Return null if no warning is
8838 needed. SUBTYPE is a bitmask of RELAX_DELAY_SLOT, RELAX_DELAY_SLOT_16BIT,
8839 RELAX_DELAY_SLOT_SIZE_FIRST, RELAX_DELAY_SLOT_SIZE_SECOND,
8840 and RELAX_NOMACRO. */
8841
8842 static const char *
8843 macro_warning (relax_substateT subtype)
8844 {
8845 if (subtype & RELAX_DELAY_SLOT)
8846 return _("macro instruction expanded into multiple instructions"
8847 " in a branch delay slot");
8848 else if (subtype & RELAX_NOMACRO)
8849 return _("macro instruction expanded into multiple instructions");
8850 else if (subtype & (RELAX_DELAY_SLOT_SIZE_FIRST
8851 | RELAX_DELAY_SLOT_SIZE_SECOND))
8852 return ((subtype & RELAX_DELAY_SLOT_16BIT)
8853 ? _("macro instruction expanded into a wrong size instruction"
8854 " in a 16-bit branch delay slot")
8855 : _("macro instruction expanded into a wrong size instruction"
8856 " in a 32-bit branch delay slot"));
8857 else
8858 return 0;
8859 }
8860
8861 /* Finish up a macro. Emit warnings as appropriate. */
8862
8863 static void
8864 macro_end (void)
8865 {
8866 /* Relaxation warning flags. */
8867 relax_substateT subtype = 0;
8868
8869 /* Check delay slot size requirements. */
8870 if (mips_macro_warning.delay_slot_length == 2)
8871 subtype |= RELAX_DELAY_SLOT_16BIT;
8872 if (mips_macro_warning.delay_slot_length != 0)
8873 {
8874 if (mips_macro_warning.delay_slot_length
8875 != mips_macro_warning.first_insn_sizes[0])
8876 subtype |= RELAX_DELAY_SLOT_SIZE_FIRST;
8877 if (mips_macro_warning.delay_slot_length
8878 != mips_macro_warning.first_insn_sizes[1])
8879 subtype |= RELAX_DELAY_SLOT_SIZE_SECOND;
8880 }
8881
8882 /* Check instruction count requirements. */
8883 if (mips_macro_warning.insns[0] > 1 || mips_macro_warning.insns[1] > 1)
8884 {
8885 if (mips_macro_warning.insns[1] > mips_macro_warning.insns[0])
8886 subtype |= RELAX_SECOND_LONGER;
8887 if (mips_opts.warn_about_macros)
8888 subtype |= RELAX_NOMACRO;
8889 if (mips_macro_warning.delay_slot_p)
8890 subtype |= RELAX_DELAY_SLOT;
8891 }
8892
8893 /* If both alternatives fail to fill a delay slot correctly,
8894 emit the warning now. */
8895 if ((subtype & RELAX_DELAY_SLOT_SIZE_FIRST) != 0
8896 && (subtype & RELAX_DELAY_SLOT_SIZE_SECOND) != 0)
8897 {
8898 relax_substateT s;
8899 const char *msg;
8900
8901 s = subtype & (RELAX_DELAY_SLOT_16BIT
8902 | RELAX_DELAY_SLOT_SIZE_FIRST
8903 | RELAX_DELAY_SLOT_SIZE_SECOND);
8904 msg = macro_warning (s);
8905 if (msg != NULL)
8906 as_warn ("%s", msg);
8907 subtype &= ~s;
8908 }
8909
8910 /* If both implementations are longer than 1 instruction, then emit the
8911 warning now. */
8912 if (mips_macro_warning.insns[0] > 1 && mips_macro_warning.insns[1] > 1)
8913 {
8914 relax_substateT s;
8915 const char *msg;
8916
8917 s = subtype & (RELAX_SECOND_LONGER | RELAX_NOMACRO | RELAX_DELAY_SLOT);
8918 msg = macro_warning (s);
8919 if (msg != NULL)
8920 as_warn ("%s", msg);
8921 subtype &= ~s;
8922 }
8923
8924 /* If any flags still set, then one implementation might need a warning
8925 and the other either will need one of a different kind or none at all.
8926 Pass any remaining flags over to relaxation. */
8927 if (mips_macro_warning.first_frag != NULL)
8928 mips_macro_warning.first_frag->fr_subtype |= subtype;
8929 }
8930
8931 /* Instruction operand formats used in macros that vary between
8932 standard MIPS and microMIPS code. */
8933
8934 static const char * const brk_fmt[2][2] = { { "c", "c" }, { "mF", "c" } };
8935 static const char * const cop12_fmt[2] = { "E,o(b)", "E,~(b)" };
8936 static const char * const jalr_fmt[2] = { "d,s", "t,s" };
8937 static const char * const lui_fmt[2] = { "t,u", "s,u" };
8938 static const char * const mem12_fmt[2] = { "t,o(b)", "t,~(b)" };
8939 static const char * const mfhl_fmt[2][2] = { { "d", "d" }, { "mj", "s" } };
8940 static const char * const shft_fmt[2] = { "d,w,<", "t,r,<" };
8941 static const char * const trap_fmt[2] = { "s,t,q", "s,t,|" };
8942
8943 #define BRK_FMT (brk_fmt[mips_opts.micromips][mips_opts.insn32])
8944 #define COP12_FMT (ISA_IS_R6 (mips_opts.isa) ? "E,+:(d)" \
8945 : cop12_fmt[mips_opts.micromips])
8946 #define JALR_FMT (jalr_fmt[mips_opts.micromips])
8947 #define LUI_FMT (lui_fmt[mips_opts.micromips])
8948 #define MEM12_FMT (mem12_fmt[mips_opts.micromips])
8949 #define LL_SC_FMT (ISA_IS_R6 (mips_opts.isa) ? "t,+j(b)" \
8950 : mem12_fmt[mips_opts.micromips])
8951 #define MFHL_FMT (mfhl_fmt[mips_opts.micromips][mips_opts.insn32])
8952 #define SHFT_FMT (shft_fmt[mips_opts.micromips])
8953 #define TRAP_FMT (trap_fmt[mips_opts.micromips])
8954
8955 /* Read a macro's relocation codes from *ARGS and store them in *R.
8956 The first argument in *ARGS will be either the code for a single
8957 relocation or -1 followed by the three codes that make up a
8958 composite relocation. */
8959
8960 static void
8961 macro_read_relocs (va_list *args, bfd_reloc_code_real_type *r)
8962 {
8963 int i, next;
8964
8965 next = va_arg (*args, int);
8966 if (next >= 0)
8967 r[0] = (bfd_reloc_code_real_type) next;
8968 else
8969 {
8970 for (i = 0; i < 3; i++)
8971 r[i] = (bfd_reloc_code_real_type) va_arg (*args, int);
8972 /* This function is only used for 16-bit relocation fields.
8973 To make the macro code simpler, treat an unrelocated value
8974 in the same way as BFD_RELOC_LO16. */
8975 if (r[0] == BFD_RELOC_UNUSED)
8976 r[0] = BFD_RELOC_LO16;
8977 }
8978 }
8979
8980 /* Build an instruction created by a macro expansion. This is passed
8981 a pointer to the count of instructions created so far, an
8982 expression, the name of the instruction to build, an operand format
8983 string, and corresponding arguments. */
8984
8985 static void
8986 macro_build (expressionS *ep, const char *name, const char *fmt, ...)
8987 {
8988 const struct mips_opcode *mo = NULL;
8989 bfd_reloc_code_real_type r[3];
8990 const struct mips_opcode *amo;
8991 const struct mips_operand *operand;
8992 struct hash_control *hash;
8993 struct mips_cl_insn insn;
8994 va_list args;
8995 unsigned int uval;
8996
8997 va_start (args, fmt);
8998
8999 if (mips_opts.mips16)
9000 {
9001 mips16_macro_build (ep, name, fmt, &args);
9002 va_end (args);
9003 return;
9004 }
9005
9006 r[0] = BFD_RELOC_UNUSED;
9007 r[1] = BFD_RELOC_UNUSED;
9008 r[2] = BFD_RELOC_UNUSED;
9009 hash = mips_opts.micromips ? micromips_op_hash : op_hash;
9010 amo = (struct mips_opcode *) hash_find (hash, name);
9011 gas_assert (amo);
9012 gas_assert (strcmp (name, amo->name) == 0);
9013
9014 do
9015 {
9016 /* Search until we get a match for NAME. It is assumed here that
9017 macros will never generate MDMX, MIPS-3D, or MT instructions.
9018 We try to match an instruction that fulfills the branch delay
9019 slot instruction length requirement (if any) of the previous
9020 instruction. While doing this we record the first instruction
9021 seen that matches all the other conditions and use it anyway
9022 if the requirement cannot be met; we will issue an appropriate
9023 warning later on. */
9024 if (strcmp (fmt, amo->args) == 0
9025 && amo->pinfo != INSN_MACRO
9026 && is_opcode_valid (amo)
9027 && is_size_valid (amo))
9028 {
9029 if (is_delay_slot_valid (amo))
9030 {
9031 mo = amo;
9032 break;
9033 }
9034 else if (!mo)
9035 mo = amo;
9036 }
9037
9038 ++amo;
9039 gas_assert (amo->name);
9040 }
9041 while (strcmp (name, amo->name) == 0);
9042
9043 gas_assert (mo);
9044 create_insn (&insn, mo);
9045 for (; *fmt; ++fmt)
9046 {
9047 switch (*fmt)
9048 {
9049 case ',':
9050 case '(':
9051 case ')':
9052 case 'z':
9053 break;
9054
9055 case 'i':
9056 case 'j':
9057 macro_read_relocs (&args, r);
9058 gas_assert (*r == BFD_RELOC_GPREL16
9059 || *r == BFD_RELOC_MIPS_HIGHER
9060 || *r == BFD_RELOC_HI16_S
9061 || *r == BFD_RELOC_LO16
9062 || *r == BFD_RELOC_MIPS_GOT_OFST
9063 || (mips_opts.micromips
9064 && (*r == BFD_RELOC_16
9065 || *r == BFD_RELOC_MIPS_GOT16
9066 || *r == BFD_RELOC_MIPS_CALL16
9067 || *r == BFD_RELOC_MIPS_GOT_HI16
9068 || *r == BFD_RELOC_MIPS_GOT_LO16
9069 || *r == BFD_RELOC_MIPS_CALL_HI16
9070 || *r == BFD_RELOC_MIPS_CALL_LO16
9071 || *r == BFD_RELOC_MIPS_SUB
9072 || *r == BFD_RELOC_MIPS_GOT_PAGE
9073 || *r == BFD_RELOC_MIPS_HIGHEST
9074 || *r == BFD_RELOC_MIPS_GOT_DISP
9075 || *r == BFD_RELOC_MIPS_TLS_GD
9076 || *r == BFD_RELOC_MIPS_TLS_LDM
9077 || *r == BFD_RELOC_MIPS_TLS_DTPREL_HI16
9078 || *r == BFD_RELOC_MIPS_TLS_DTPREL_LO16
9079 || *r == BFD_RELOC_MIPS_TLS_GOTTPREL
9080 || *r == BFD_RELOC_MIPS_TLS_TPREL_HI16
9081 || *r == BFD_RELOC_MIPS_TLS_TPREL_LO16)));
9082 break;
9083
9084 case 'o':
9085 macro_read_relocs (&args, r);
9086 break;
9087
9088 case 'u':
9089 macro_read_relocs (&args, r);
9090 gas_assert (ep != NULL
9091 && (ep->X_op == O_constant
9092 || (ep->X_op == O_symbol
9093 && (*r == BFD_RELOC_MIPS_HIGHEST
9094 || *r == BFD_RELOC_HI16_S
9095 || *r == BFD_RELOC_HI16
9096 || *r == BFD_RELOC_GPREL16
9097 || *r == BFD_RELOC_MIPS_GOT_HI16
9098 || *r == BFD_RELOC_MIPS_CALL_HI16))));
9099 break;
9100
9101 case 'p':
9102 gas_assert (ep != NULL);
9103
9104 /*
9105 * This allows macro() to pass an immediate expression for
9106 * creating short branches without creating a symbol.
9107 *
9108 * We don't allow branch relaxation for these branches, as
9109 * they should only appear in ".set nomacro" anyway.
9110 */
9111 if (ep->X_op == O_constant)
9112 {
9113 /* For microMIPS we always use relocations for branches.
9114 So we should not resolve immediate values. */
9115 gas_assert (!mips_opts.micromips);
9116
9117 if ((ep->X_add_number & 3) != 0)
9118 as_bad (_("branch to misaligned address (0x%lx)"),
9119 (unsigned long) ep->X_add_number);
9120 if ((ep->X_add_number + 0x20000) & ~0x3ffff)
9121 as_bad (_("branch address range overflow (0x%lx)"),
9122 (unsigned long) ep->X_add_number);
9123 insn.insn_opcode |= (ep->X_add_number >> 2) & 0xffff;
9124 ep = NULL;
9125 }
9126 else
9127 *r = BFD_RELOC_16_PCREL_S2;
9128 break;
9129
9130 case 'a':
9131 gas_assert (ep != NULL);
9132 *r = BFD_RELOC_MIPS_JMP;
9133 break;
9134
9135 default:
9136 operand = (mips_opts.micromips
9137 ? decode_micromips_operand (fmt)
9138 : decode_mips_operand (fmt));
9139 if (!operand)
9140 abort ();
9141
9142 uval = va_arg (args, int);
9143 if (operand->type == OP_CLO_CLZ_DEST)
9144 uval |= (uval << 5);
9145 insn_insert_operand (&insn, operand, uval);
9146
9147 if (*fmt == '+' || *fmt == 'm' || *fmt == '-')
9148 ++fmt;
9149 break;
9150 }
9151 }
9152 va_end (args);
9153 gas_assert (*r == BFD_RELOC_UNUSED ? ep == NULL : ep != NULL);
9154
9155 append_insn (&insn, ep, r, TRUE);
9156 }
9157
9158 static void
9159 mips16_macro_build (expressionS *ep, const char *name, const char *fmt,
9160 va_list *args)
9161 {
9162 struct mips_opcode *mo;
9163 struct mips_cl_insn insn;
9164 const struct mips_operand *operand;
9165 bfd_reloc_code_real_type r[3]
9166 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
9167
9168 mo = (struct mips_opcode *) hash_find (mips16_op_hash, name);
9169 gas_assert (mo);
9170 gas_assert (strcmp (name, mo->name) == 0);
9171
9172 while (strcmp (fmt, mo->args) != 0 || mo->pinfo == INSN_MACRO)
9173 {
9174 ++mo;
9175 gas_assert (mo->name);
9176 gas_assert (strcmp (name, mo->name) == 0);
9177 }
9178
9179 create_insn (&insn, mo);
9180 for (; *fmt; ++fmt)
9181 {
9182 int c;
9183
9184 c = *fmt;
9185 switch (c)
9186 {
9187 case ',':
9188 case '(':
9189 case ')':
9190 break;
9191
9192 case '.':
9193 case 'S':
9194 case 'P':
9195 case 'R':
9196 break;
9197
9198 case '<':
9199 case '5':
9200 case 'F':
9201 case 'H':
9202 case 'W':
9203 case 'D':
9204 case 'j':
9205 case '8':
9206 case 'V':
9207 case 'C':
9208 case 'U':
9209 case 'k':
9210 case 'K':
9211 case 'p':
9212 case 'q':
9213 {
9214 offsetT value;
9215
9216 gas_assert (ep != NULL);
9217
9218 if (ep->X_op != O_constant)
9219 *r = (int) BFD_RELOC_UNUSED + c;
9220 else if (calculate_reloc (*r, ep->X_add_number, &value))
9221 {
9222 mips16_immed (NULL, 0, c, *r, value, 0, &insn.insn_opcode);
9223 ep = NULL;
9224 *r = BFD_RELOC_UNUSED;
9225 }
9226 }
9227 break;
9228
9229 default:
9230 operand = decode_mips16_operand (c, FALSE);
9231 if (!operand)
9232 abort ();
9233
9234 insn_insert_operand (&insn, operand, va_arg (*args, int));
9235 break;
9236 }
9237 }
9238
9239 gas_assert (*r == BFD_RELOC_UNUSED ? ep == NULL : ep != NULL);
9240
9241 append_insn (&insn, ep, r, TRUE);
9242 }
9243
9244 /*
9245 * Generate a "jalr" instruction with a relocation hint to the called
9246 * function. This occurs in NewABI PIC code.
9247 */
9248 static void
9249 macro_build_jalr (expressionS *ep, int cprestore)
9250 {
9251 static const bfd_reloc_code_real_type jalr_relocs[2]
9252 = { BFD_RELOC_MIPS_JALR, BFD_RELOC_MICROMIPS_JALR };
9253 bfd_reloc_code_real_type jalr_reloc = jalr_relocs[mips_opts.micromips];
9254 const char *jalr;
9255 char *f = NULL;
9256
9257 if (MIPS_JALR_HINT_P (ep))
9258 {
9259 frag_grow (8);
9260 f = frag_more (0);
9261 }
9262 if (mips_opts.micromips)
9263 {
9264 jalr = ((mips_opts.noreorder && !cprestore) || mips_opts.insn32
9265 ? "jalr" : "jalrs");
9266 if (MIPS_JALR_HINT_P (ep)
9267 || mips_opts.insn32
9268 || (history[0].insn_mo->pinfo2 & INSN2_BRANCH_DELAY_32BIT))
9269 macro_build (NULL, jalr, "t,s", RA, PIC_CALL_REG);
9270 else
9271 macro_build (NULL, jalr, "mj", PIC_CALL_REG);
9272 }
9273 else
9274 macro_build (NULL, "jalr", "d,s", RA, PIC_CALL_REG);
9275 if (MIPS_JALR_HINT_P (ep))
9276 fix_new_exp (frag_now, f - frag_now->fr_literal, 4, ep, FALSE, jalr_reloc);
9277 }
9278
9279 /*
9280 * Generate a "lui" instruction.
9281 */
9282 static void
9283 macro_build_lui (expressionS *ep, int regnum)
9284 {
9285 gas_assert (! mips_opts.mips16);
9286
9287 if (ep->X_op != O_constant)
9288 {
9289 gas_assert (ep->X_op == O_symbol);
9290 /* _gp_disp is a special case, used from s_cpload.
9291 __gnu_local_gp is used if mips_no_shared. */
9292 gas_assert (mips_pic == NO_PIC
9293 || (! HAVE_NEWABI
9294 && strcmp (S_GET_NAME (ep->X_add_symbol), "_gp_disp") == 0)
9295 || (! mips_in_shared
9296 && strcmp (S_GET_NAME (ep->X_add_symbol),
9297 "__gnu_local_gp") == 0));
9298 }
9299
9300 macro_build (ep, "lui", LUI_FMT, regnum, BFD_RELOC_HI16_S);
9301 }
9302
9303 /* Generate a sequence of instructions to do a load or store from a constant
9304 offset off of a base register (breg) into/from a target register (treg),
9305 using AT if necessary. */
9306 static void
9307 macro_build_ldst_constoffset (expressionS *ep, const char *op,
9308 int treg, int breg, int dbl)
9309 {
9310 gas_assert (ep->X_op == O_constant);
9311
9312 /* Sign-extending 32-bit constants makes their handling easier. */
9313 if (!dbl)
9314 normalize_constant_expr (ep);
9315
9316 /* Right now, this routine can only handle signed 32-bit constants. */
9317 if (! IS_SEXT_32BIT_NUM(ep->X_add_number + 0x8000))
9318 as_warn (_("operand overflow"));
9319
9320 if (IS_SEXT_16BIT_NUM(ep->X_add_number))
9321 {
9322 /* Signed 16-bit offset will fit in the op. Easy! */
9323 macro_build (ep, op, "t,o(b)", treg, BFD_RELOC_LO16, breg);
9324 }
9325 else
9326 {
9327 /* 32-bit offset, need multiple instructions and AT, like:
9328 lui $tempreg,const_hi (BFD_RELOC_HI16_S)
9329 addu $tempreg,$tempreg,$breg
9330 <op> $treg,const_lo($tempreg) (BFD_RELOC_LO16)
9331 to handle the complete offset. */
9332 macro_build_lui (ep, AT);
9333 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", AT, AT, breg);
9334 macro_build (ep, op, "t,o(b)", treg, BFD_RELOC_LO16, AT);
9335
9336 if (!mips_opts.at)
9337 as_bad (_("macro used $at after \".set noat\""));
9338 }
9339 }
9340
9341 /* set_at()
9342 * Generates code to set the $at register to true (one)
9343 * if reg is less than the immediate expression.
9344 */
9345 static void
9346 set_at (int reg, int unsignedp)
9347 {
9348 if (imm_expr.X_add_number >= -0x8000
9349 && imm_expr.X_add_number < 0x8000)
9350 macro_build (&imm_expr, unsignedp ? "sltiu" : "slti", "t,r,j",
9351 AT, reg, BFD_RELOC_LO16);
9352 else
9353 {
9354 load_register (AT, &imm_expr, GPR_SIZE == 64);
9355 macro_build (NULL, unsignedp ? "sltu" : "slt", "d,v,t", AT, reg, AT);
9356 }
9357 }
9358
9359 /* Count the leading zeroes by performing a binary chop. This is a
9360 bulky bit of source, but performance is a LOT better for the
9361 majority of values than a simple loop to count the bits:
9362 for (lcnt = 0; (lcnt < 32); lcnt++)
9363 if ((v) & (1 << (31 - lcnt)))
9364 break;
9365 However it is not code size friendly, and the gain will drop a bit
9366 on certain cached systems.
9367 */
9368 #define COUNT_TOP_ZEROES(v) \
9369 (((v) & ~0xffff) == 0 \
9370 ? ((v) & ~0xff) == 0 \
9371 ? ((v) & ~0xf) == 0 \
9372 ? ((v) & ~0x3) == 0 \
9373 ? ((v) & ~0x1) == 0 \
9374 ? !(v) \
9375 ? 32 \
9376 : 31 \
9377 : 30 \
9378 : ((v) & ~0x7) == 0 \
9379 ? 29 \
9380 : 28 \
9381 : ((v) & ~0x3f) == 0 \
9382 ? ((v) & ~0x1f) == 0 \
9383 ? 27 \
9384 : 26 \
9385 : ((v) & ~0x7f) == 0 \
9386 ? 25 \
9387 : 24 \
9388 : ((v) & ~0xfff) == 0 \
9389 ? ((v) & ~0x3ff) == 0 \
9390 ? ((v) & ~0x1ff) == 0 \
9391 ? 23 \
9392 : 22 \
9393 : ((v) & ~0x7ff) == 0 \
9394 ? 21 \
9395 : 20 \
9396 : ((v) & ~0x3fff) == 0 \
9397 ? ((v) & ~0x1fff) == 0 \
9398 ? 19 \
9399 : 18 \
9400 : ((v) & ~0x7fff) == 0 \
9401 ? 17 \
9402 : 16 \
9403 : ((v) & ~0xffffff) == 0 \
9404 ? ((v) & ~0xfffff) == 0 \
9405 ? ((v) & ~0x3ffff) == 0 \
9406 ? ((v) & ~0x1ffff) == 0 \
9407 ? 15 \
9408 : 14 \
9409 : ((v) & ~0x7ffff) == 0 \
9410 ? 13 \
9411 : 12 \
9412 : ((v) & ~0x3fffff) == 0 \
9413 ? ((v) & ~0x1fffff) == 0 \
9414 ? 11 \
9415 : 10 \
9416 : ((v) & ~0x7fffff) == 0 \
9417 ? 9 \
9418 : 8 \
9419 : ((v) & ~0xfffffff) == 0 \
9420 ? ((v) & ~0x3ffffff) == 0 \
9421 ? ((v) & ~0x1ffffff) == 0 \
9422 ? 7 \
9423 : 6 \
9424 : ((v) & ~0x7ffffff) == 0 \
9425 ? 5 \
9426 : 4 \
9427 : ((v) & ~0x3fffffff) == 0 \
9428 ? ((v) & ~0x1fffffff) == 0 \
9429 ? 3 \
9430 : 2 \
9431 : ((v) & ~0x7fffffff) == 0 \
9432 ? 1 \
9433 : 0)
9434
9435 /* load_register()
9436 * This routine generates the least number of instructions necessary to load
9437 * an absolute expression value into a register.
9438 */
9439 static void
9440 load_register (int reg, expressionS *ep, int dbl)
9441 {
9442 int freg;
9443 expressionS hi32, lo32;
9444
9445 if (ep->X_op != O_big)
9446 {
9447 gas_assert (ep->X_op == O_constant);
9448
9449 /* Sign-extending 32-bit constants makes their handling easier. */
9450 if (!dbl)
9451 normalize_constant_expr (ep);
9452
9453 if (IS_SEXT_16BIT_NUM (ep->X_add_number))
9454 {
9455 /* We can handle 16 bit signed values with an addiu to
9456 $zero. No need to ever use daddiu here, since $zero and
9457 the result are always correct in 32 bit mode. */
9458 macro_build (ep, "addiu", "t,r,j", reg, 0, BFD_RELOC_LO16);
9459 return;
9460 }
9461 else if (ep->X_add_number >= 0 && ep->X_add_number < 0x10000)
9462 {
9463 /* We can handle 16 bit unsigned values with an ori to
9464 $zero. */
9465 macro_build (ep, "ori", "t,r,i", reg, 0, BFD_RELOC_LO16);
9466 return;
9467 }
9468 else if ((IS_SEXT_32BIT_NUM (ep->X_add_number)))
9469 {
9470 /* 32 bit values require an lui. */
9471 macro_build (ep, "lui", LUI_FMT, reg, BFD_RELOC_HI16);
9472 if ((ep->X_add_number & 0xffff) != 0)
9473 macro_build (ep, "ori", "t,r,i", reg, reg, BFD_RELOC_LO16);
9474 return;
9475 }
9476 }
9477
9478 /* The value is larger than 32 bits. */
9479
9480 if (!dbl || GPR_SIZE == 32)
9481 {
9482 char value[32];
9483
9484 sprintf_vma (value, ep->X_add_number);
9485 as_bad (_("number (0x%s) larger than 32 bits"), value);
9486 macro_build (ep, "addiu", "t,r,j", reg, 0, BFD_RELOC_LO16);
9487 return;
9488 }
9489
9490 if (ep->X_op != O_big)
9491 {
9492 hi32 = *ep;
9493 hi32.X_add_number = (valueT) hi32.X_add_number >> 16;
9494 hi32.X_add_number = (valueT) hi32.X_add_number >> 16;
9495 hi32.X_add_number &= 0xffffffff;
9496 lo32 = *ep;
9497 lo32.X_add_number &= 0xffffffff;
9498 }
9499 else
9500 {
9501 gas_assert (ep->X_add_number > 2);
9502 if (ep->X_add_number == 3)
9503 generic_bignum[3] = 0;
9504 else if (ep->X_add_number > 4)
9505 as_bad (_("number larger than 64 bits"));
9506 lo32.X_op = O_constant;
9507 lo32.X_add_number = generic_bignum[0] + (generic_bignum[1] << 16);
9508 hi32.X_op = O_constant;
9509 hi32.X_add_number = generic_bignum[2] + (generic_bignum[3] << 16);
9510 }
9511
9512 if (hi32.X_add_number == 0)
9513 freg = 0;
9514 else
9515 {
9516 int shift, bit;
9517 unsigned long hi, lo;
9518
9519 if (hi32.X_add_number == (offsetT) 0xffffffff)
9520 {
9521 if ((lo32.X_add_number & 0xffff8000) == 0xffff8000)
9522 {
9523 macro_build (&lo32, "addiu", "t,r,j", reg, 0, BFD_RELOC_LO16);
9524 return;
9525 }
9526 if (lo32.X_add_number & 0x80000000)
9527 {
9528 macro_build (&lo32, "lui", LUI_FMT, reg, BFD_RELOC_HI16);
9529 if (lo32.X_add_number & 0xffff)
9530 macro_build (&lo32, "ori", "t,r,i", reg, reg, BFD_RELOC_LO16);
9531 return;
9532 }
9533 }
9534
9535 /* Check for 16bit shifted constant. We know that hi32 is
9536 non-zero, so start the mask on the first bit of the hi32
9537 value. */
9538 shift = 17;
9539 do
9540 {
9541 unsigned long himask, lomask;
9542
9543 if (shift < 32)
9544 {
9545 himask = 0xffff >> (32 - shift);
9546 lomask = (0xffff << shift) & 0xffffffff;
9547 }
9548 else
9549 {
9550 himask = 0xffff << (shift - 32);
9551 lomask = 0;
9552 }
9553 if ((hi32.X_add_number & ~(offsetT) himask) == 0
9554 && (lo32.X_add_number & ~(offsetT) lomask) == 0)
9555 {
9556 expressionS tmp;
9557
9558 tmp.X_op = O_constant;
9559 if (shift < 32)
9560 tmp.X_add_number = ((hi32.X_add_number << (32 - shift))
9561 | (lo32.X_add_number >> shift));
9562 else
9563 tmp.X_add_number = hi32.X_add_number >> (shift - 32);
9564 macro_build (&tmp, "ori", "t,r,i", reg, 0, BFD_RELOC_LO16);
9565 macro_build (NULL, (shift >= 32) ? "dsll32" : "dsll", SHFT_FMT,
9566 reg, reg, (shift >= 32) ? shift - 32 : shift);
9567 return;
9568 }
9569 ++shift;
9570 }
9571 while (shift <= (64 - 16));
9572
9573 /* Find the bit number of the lowest one bit, and store the
9574 shifted value in hi/lo. */
9575 hi = (unsigned long) (hi32.X_add_number & 0xffffffff);
9576 lo = (unsigned long) (lo32.X_add_number & 0xffffffff);
9577 if (lo != 0)
9578 {
9579 bit = 0;
9580 while ((lo & 1) == 0)
9581 {
9582 lo >>= 1;
9583 ++bit;
9584 }
9585 lo |= (hi & (((unsigned long) 1 << bit) - 1)) << (32 - bit);
9586 hi >>= bit;
9587 }
9588 else
9589 {
9590 bit = 32;
9591 while ((hi & 1) == 0)
9592 {
9593 hi >>= 1;
9594 ++bit;
9595 }
9596 lo = hi;
9597 hi = 0;
9598 }
9599
9600 /* Optimize if the shifted value is a (power of 2) - 1. */
9601 if ((hi == 0 && ((lo + 1) & lo) == 0)
9602 || (lo == 0xffffffff && ((hi + 1) & hi) == 0))
9603 {
9604 shift = COUNT_TOP_ZEROES ((unsigned int) hi32.X_add_number);
9605 if (shift != 0)
9606 {
9607 expressionS tmp;
9608
9609 /* This instruction will set the register to be all
9610 ones. */
9611 tmp.X_op = O_constant;
9612 tmp.X_add_number = (offsetT) -1;
9613 macro_build (&tmp, "addiu", "t,r,j", reg, 0, BFD_RELOC_LO16);
9614 if (bit != 0)
9615 {
9616 bit += shift;
9617 macro_build (NULL, (bit >= 32) ? "dsll32" : "dsll", SHFT_FMT,
9618 reg, reg, (bit >= 32) ? bit - 32 : bit);
9619 }
9620 macro_build (NULL, (shift >= 32) ? "dsrl32" : "dsrl", SHFT_FMT,
9621 reg, reg, (shift >= 32) ? shift - 32 : shift);
9622 return;
9623 }
9624 }
9625
9626 /* Sign extend hi32 before calling load_register, because we can
9627 generally get better code when we load a sign extended value. */
9628 if ((hi32.X_add_number & 0x80000000) != 0)
9629 hi32.X_add_number |= ~(offsetT) 0xffffffff;
9630 load_register (reg, &hi32, 0);
9631 freg = reg;
9632 }
9633 if ((lo32.X_add_number & 0xffff0000) == 0)
9634 {
9635 if (freg != 0)
9636 {
9637 macro_build (NULL, "dsll32", SHFT_FMT, reg, freg, 0);
9638 freg = reg;
9639 }
9640 }
9641 else
9642 {
9643 expressionS mid16;
9644
9645 if ((freg == 0) && (lo32.X_add_number == (offsetT) 0xffffffff))
9646 {
9647 macro_build (&lo32, "lui", LUI_FMT, reg, BFD_RELOC_HI16);
9648 macro_build (NULL, "dsrl32", SHFT_FMT, reg, reg, 0);
9649 return;
9650 }
9651
9652 if (freg != 0)
9653 {
9654 macro_build (NULL, "dsll", SHFT_FMT, reg, freg, 16);
9655 freg = reg;
9656 }
9657 mid16 = lo32;
9658 mid16.X_add_number >>= 16;
9659 macro_build (&mid16, "ori", "t,r,i", reg, freg, BFD_RELOC_LO16);
9660 macro_build (NULL, "dsll", SHFT_FMT, reg, reg, 16);
9661 freg = reg;
9662 }
9663 if ((lo32.X_add_number & 0xffff) != 0)
9664 macro_build (&lo32, "ori", "t,r,i", reg, freg, BFD_RELOC_LO16);
9665 }
9666
9667 static inline void
9668 load_delay_nop (void)
9669 {
9670 if (!gpr_interlocks)
9671 macro_build (NULL, "nop", "");
9672 }
9673
9674 /* Load an address into a register. */
9675
9676 static void
9677 load_address (int reg, expressionS *ep, int *used_at)
9678 {
9679 if (ep->X_op != O_constant
9680 && ep->X_op != O_symbol)
9681 {
9682 as_bad (_("expression too complex"));
9683 ep->X_op = O_constant;
9684 }
9685
9686 if (ep->X_op == O_constant)
9687 {
9688 load_register (reg, ep, HAVE_64BIT_ADDRESSES);
9689 return;
9690 }
9691
9692 if (mips_pic == NO_PIC)
9693 {
9694 /* If this is a reference to a GP relative symbol, we want
9695 addiu $reg,$gp,<sym> (BFD_RELOC_GPREL16)
9696 Otherwise we want
9697 lui $reg,<sym> (BFD_RELOC_HI16_S)
9698 addiu $reg,$reg,<sym> (BFD_RELOC_LO16)
9699 If we have an addend, we always use the latter form.
9700
9701 With 64bit address space and a usable $at we want
9702 lui $reg,<sym> (BFD_RELOC_MIPS_HIGHEST)
9703 lui $at,<sym> (BFD_RELOC_HI16_S)
9704 daddiu $reg,<sym> (BFD_RELOC_MIPS_HIGHER)
9705 daddiu $at,<sym> (BFD_RELOC_LO16)
9706 dsll32 $reg,0
9707 daddu $reg,$reg,$at
9708
9709 If $at is already in use, we use a path which is suboptimal
9710 on superscalar processors.
9711 lui $reg,<sym> (BFD_RELOC_MIPS_HIGHEST)
9712 daddiu $reg,<sym> (BFD_RELOC_MIPS_HIGHER)
9713 dsll $reg,16
9714 daddiu $reg,<sym> (BFD_RELOC_HI16_S)
9715 dsll $reg,16
9716 daddiu $reg,<sym> (BFD_RELOC_LO16)
9717
9718 For GP relative symbols in 64bit address space we can use
9719 the same sequence as in 32bit address space. */
9720 if (HAVE_64BIT_SYMBOLS)
9721 {
9722 if ((valueT) ep->X_add_number <= MAX_GPREL_OFFSET
9723 && !nopic_need_relax (ep->X_add_symbol, 1))
9724 {
9725 relax_start (ep->X_add_symbol);
9726 macro_build (ep, ADDRESS_ADDI_INSN, "t,r,j", reg,
9727 mips_gp_register, BFD_RELOC_GPREL16);
9728 relax_switch ();
9729 }
9730
9731 if (*used_at == 0 && mips_opts.at)
9732 {
9733 macro_build (ep, "lui", LUI_FMT, reg, BFD_RELOC_MIPS_HIGHEST);
9734 macro_build (ep, "lui", LUI_FMT, AT, BFD_RELOC_HI16_S);
9735 macro_build (ep, "daddiu", "t,r,j", reg, reg,
9736 BFD_RELOC_MIPS_HIGHER);
9737 macro_build (ep, "daddiu", "t,r,j", AT, AT, BFD_RELOC_LO16);
9738 macro_build (NULL, "dsll32", SHFT_FMT, reg, reg, 0);
9739 macro_build (NULL, "daddu", "d,v,t", reg, reg, AT);
9740 *used_at = 1;
9741 }
9742 else
9743 {
9744 macro_build (ep, "lui", LUI_FMT, reg, BFD_RELOC_MIPS_HIGHEST);
9745 macro_build (ep, "daddiu", "t,r,j", reg, reg,
9746 BFD_RELOC_MIPS_HIGHER);
9747 macro_build (NULL, "dsll", SHFT_FMT, reg, reg, 16);
9748 macro_build (ep, "daddiu", "t,r,j", reg, reg, BFD_RELOC_HI16_S);
9749 macro_build (NULL, "dsll", SHFT_FMT, reg, reg, 16);
9750 macro_build (ep, "daddiu", "t,r,j", reg, reg, BFD_RELOC_LO16);
9751 }
9752
9753 if (mips_relax.sequence)
9754 relax_end ();
9755 }
9756 else
9757 {
9758 if ((valueT) ep->X_add_number <= MAX_GPREL_OFFSET
9759 && !nopic_need_relax (ep->X_add_symbol, 1))
9760 {
9761 relax_start (ep->X_add_symbol);
9762 macro_build (ep, ADDRESS_ADDI_INSN, "t,r,j", reg,
9763 mips_gp_register, BFD_RELOC_GPREL16);
9764 relax_switch ();
9765 }
9766 macro_build_lui (ep, reg);
9767 macro_build (ep, ADDRESS_ADDI_INSN, "t,r,j",
9768 reg, reg, BFD_RELOC_LO16);
9769 if (mips_relax.sequence)
9770 relax_end ();
9771 }
9772 }
9773 else if (!mips_big_got)
9774 {
9775 expressionS ex;
9776
9777 /* If this is a reference to an external symbol, we want
9778 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
9779 Otherwise we want
9780 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
9781 nop
9782 addiu $reg,$reg,<sym> (BFD_RELOC_LO16)
9783 If there is a constant, it must be added in after.
9784
9785 If we have NewABI, we want
9786 lw $reg,<sym+cst>($gp) (BFD_RELOC_MIPS_GOT_DISP)
9787 unless we're referencing a global symbol with a non-zero
9788 offset, in which case cst must be added separately. */
9789 if (HAVE_NEWABI)
9790 {
9791 if (ep->X_add_number)
9792 {
9793 ex.X_add_number = ep->X_add_number;
9794 ep->X_add_number = 0;
9795 relax_start (ep->X_add_symbol);
9796 macro_build (ep, ADDRESS_LOAD_INSN, "t,o(b)", reg,
9797 BFD_RELOC_MIPS_GOT_DISP, mips_gp_register);
9798 if (ex.X_add_number < -0x8000 || ex.X_add_number >= 0x8000)
9799 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
9800 ex.X_op = O_constant;
9801 macro_build (&ex, ADDRESS_ADDI_INSN, "t,r,j",
9802 reg, reg, BFD_RELOC_LO16);
9803 ep->X_add_number = ex.X_add_number;
9804 relax_switch ();
9805 }
9806 macro_build (ep, ADDRESS_LOAD_INSN, "t,o(b)", reg,
9807 BFD_RELOC_MIPS_GOT_DISP, mips_gp_register);
9808 if (mips_relax.sequence)
9809 relax_end ();
9810 }
9811 else
9812 {
9813 ex.X_add_number = ep->X_add_number;
9814 ep->X_add_number = 0;
9815 macro_build (ep, ADDRESS_LOAD_INSN, "t,o(b)", reg,
9816 BFD_RELOC_MIPS_GOT16, mips_gp_register);
9817 load_delay_nop ();
9818 relax_start (ep->X_add_symbol);
9819 relax_switch ();
9820 macro_build (ep, ADDRESS_ADDI_INSN, "t,r,j", reg, reg,
9821 BFD_RELOC_LO16);
9822 relax_end ();
9823
9824 if (ex.X_add_number != 0)
9825 {
9826 if (ex.X_add_number < -0x8000 || ex.X_add_number >= 0x8000)
9827 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
9828 ex.X_op = O_constant;
9829 macro_build (&ex, ADDRESS_ADDI_INSN, "t,r,j",
9830 reg, reg, BFD_RELOC_LO16);
9831 }
9832 }
9833 }
9834 else if (mips_big_got)
9835 {
9836 expressionS ex;
9837
9838 /* This is the large GOT case. If this is a reference to an
9839 external symbol, we want
9840 lui $reg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
9841 addu $reg,$reg,$gp
9842 lw $reg,<sym>($reg) (BFD_RELOC_MIPS_GOT_LO16)
9843
9844 Otherwise, for a reference to a local symbol in old ABI, we want
9845 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
9846 nop
9847 addiu $reg,$reg,<sym> (BFD_RELOC_LO16)
9848 If there is a constant, it must be added in after.
9849
9850 In the NewABI, for local symbols, with or without offsets, we want:
9851 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT_PAGE)
9852 addiu $reg,$reg,<sym> (BFD_RELOC_MIPS_GOT_OFST)
9853 */
9854 if (HAVE_NEWABI)
9855 {
9856 ex.X_add_number = ep->X_add_number;
9857 ep->X_add_number = 0;
9858 relax_start (ep->X_add_symbol);
9859 macro_build (ep, "lui", LUI_FMT, reg, BFD_RELOC_MIPS_GOT_HI16);
9860 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
9861 reg, reg, mips_gp_register);
9862 macro_build (ep, ADDRESS_LOAD_INSN, "t,o(b)",
9863 reg, BFD_RELOC_MIPS_GOT_LO16, reg);
9864 if (ex.X_add_number < -0x8000 || ex.X_add_number >= 0x8000)
9865 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
9866 else if (ex.X_add_number)
9867 {
9868 ex.X_op = O_constant;
9869 macro_build (&ex, ADDRESS_ADDI_INSN, "t,r,j", reg, reg,
9870 BFD_RELOC_LO16);
9871 }
9872
9873 ep->X_add_number = ex.X_add_number;
9874 relax_switch ();
9875 macro_build (ep, ADDRESS_LOAD_INSN, "t,o(b)", reg,
9876 BFD_RELOC_MIPS_GOT_PAGE, mips_gp_register);
9877 macro_build (ep, ADDRESS_ADDI_INSN, "t,r,j", reg, reg,
9878 BFD_RELOC_MIPS_GOT_OFST);
9879 relax_end ();
9880 }
9881 else
9882 {
9883 ex.X_add_number = ep->X_add_number;
9884 ep->X_add_number = 0;
9885 relax_start (ep->X_add_symbol);
9886 macro_build (ep, "lui", LUI_FMT, reg, BFD_RELOC_MIPS_GOT_HI16);
9887 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
9888 reg, reg, mips_gp_register);
9889 macro_build (ep, ADDRESS_LOAD_INSN, "t,o(b)",
9890 reg, BFD_RELOC_MIPS_GOT_LO16, reg);
9891 relax_switch ();
9892 if (reg_needs_delay (mips_gp_register))
9893 {
9894 /* We need a nop before loading from $gp. This special
9895 check is required because the lui which starts the main
9896 instruction stream does not refer to $gp, and so will not
9897 insert the nop which may be required. */
9898 macro_build (NULL, "nop", "");
9899 }
9900 macro_build (ep, ADDRESS_LOAD_INSN, "t,o(b)", reg,
9901 BFD_RELOC_MIPS_GOT16, mips_gp_register);
9902 load_delay_nop ();
9903 macro_build (ep, ADDRESS_ADDI_INSN, "t,r,j", reg, reg,
9904 BFD_RELOC_LO16);
9905 relax_end ();
9906
9907 if (ex.X_add_number != 0)
9908 {
9909 if (ex.X_add_number < -0x8000 || ex.X_add_number >= 0x8000)
9910 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
9911 ex.X_op = O_constant;
9912 macro_build (&ex, ADDRESS_ADDI_INSN, "t,r,j", reg, reg,
9913 BFD_RELOC_LO16);
9914 }
9915 }
9916 }
9917 else
9918 abort ();
9919
9920 if (!mips_opts.at && *used_at == 1)
9921 as_bad (_("macro used $at after \".set noat\""));
9922 }
9923
9924 /* Move the contents of register SOURCE into register DEST. */
9925
9926 static void
9927 move_register (int dest, int source)
9928 {
9929 /* Prefer to use a 16-bit microMIPS instruction unless the previous
9930 instruction specifically requires a 32-bit one. */
9931 if (mips_opts.micromips
9932 && !mips_opts.insn32
9933 && !(history[0].insn_mo->pinfo2 & INSN2_BRANCH_DELAY_32BIT))
9934 macro_build (NULL, "move", "mp,mj", dest, source);
9935 else
9936 macro_build (NULL, "or", "d,v,t", dest, source, 0);
9937 }
9938
9939 /* Emit an SVR4 PIC sequence to load address LOCAL into DEST, where
9940 LOCAL is the sum of a symbol and a 16-bit or 32-bit displacement.
9941 The two alternatives are:
9942
9943 Global symbol Local symbol
9944 ------------- ------------
9945 lw DEST,%got(SYMBOL) lw DEST,%got(SYMBOL + OFFSET)
9946 ... ...
9947 addiu DEST,DEST,OFFSET addiu DEST,DEST,%lo(SYMBOL + OFFSET)
9948
9949 load_got_offset emits the first instruction and add_got_offset
9950 emits the second for a 16-bit offset or add_got_offset_hilo emits
9951 a sequence to add a 32-bit offset using a scratch register. */
9952
9953 static void
9954 load_got_offset (int dest, expressionS *local)
9955 {
9956 expressionS global;
9957
9958 global = *local;
9959 global.X_add_number = 0;
9960
9961 relax_start (local->X_add_symbol);
9962 macro_build (&global, ADDRESS_LOAD_INSN, "t,o(b)", dest,
9963 BFD_RELOC_MIPS_GOT16, mips_gp_register);
9964 relax_switch ();
9965 macro_build (local, ADDRESS_LOAD_INSN, "t,o(b)", dest,
9966 BFD_RELOC_MIPS_GOT16, mips_gp_register);
9967 relax_end ();
9968 }
9969
9970 static void
9971 add_got_offset (int dest, expressionS *local)
9972 {
9973 expressionS global;
9974
9975 global.X_op = O_constant;
9976 global.X_op_symbol = NULL;
9977 global.X_add_symbol = NULL;
9978 global.X_add_number = local->X_add_number;
9979
9980 relax_start (local->X_add_symbol);
9981 macro_build (&global, ADDRESS_ADDI_INSN, "t,r,j",
9982 dest, dest, BFD_RELOC_LO16);
9983 relax_switch ();
9984 macro_build (local, ADDRESS_ADDI_INSN, "t,r,j", dest, dest, BFD_RELOC_LO16);
9985 relax_end ();
9986 }
9987
9988 static void
9989 add_got_offset_hilo (int dest, expressionS *local, int tmp)
9990 {
9991 expressionS global;
9992 int hold_mips_optimize;
9993
9994 global.X_op = O_constant;
9995 global.X_op_symbol = NULL;
9996 global.X_add_symbol = NULL;
9997 global.X_add_number = local->X_add_number;
9998
9999 relax_start (local->X_add_symbol);
10000 load_register (tmp, &global, HAVE_64BIT_ADDRESSES);
10001 relax_switch ();
10002 /* Set mips_optimize around the lui instruction to avoid
10003 inserting an unnecessary nop after the lw. */
10004 hold_mips_optimize = mips_optimize;
10005 mips_optimize = 2;
10006 macro_build_lui (&global, tmp);
10007 mips_optimize = hold_mips_optimize;
10008 macro_build (local, ADDRESS_ADDI_INSN, "t,r,j", tmp, tmp, BFD_RELOC_LO16);
10009 relax_end ();
10010
10011 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", dest, dest, tmp);
10012 }
10013
10014 /* Emit a sequence of instructions to emulate a branch likely operation.
10015 BR is an ordinary branch corresponding to one to be emulated. BRNEG
10016 is its complementing branch with the original condition negated.
10017 CALL is set if the original branch specified the link operation.
10018 EP, FMT, SREG and TREG specify the usual macro_build() parameters.
10019
10020 Code like this is produced in the noreorder mode:
10021
10022 BRNEG <args>, 1f
10023 nop
10024 b <sym>
10025 delay slot (executed only if branch taken)
10026 1:
10027
10028 or, if CALL is set:
10029
10030 BRNEG <args>, 1f
10031 nop
10032 bal <sym>
10033 delay slot (executed only if branch taken)
10034 1:
10035
10036 In the reorder mode the delay slot would be filled with a nop anyway,
10037 so code produced is simply:
10038
10039 BR <args>, <sym>
10040 nop
10041
10042 This function is used when producing code for the microMIPS ASE that
10043 does not implement branch likely instructions in hardware. */
10044
10045 static void
10046 macro_build_branch_likely (const char *br, const char *brneg,
10047 int call, expressionS *ep, const char *fmt,
10048 unsigned int sreg, unsigned int treg)
10049 {
10050 int noreorder = mips_opts.noreorder;
10051 expressionS expr1;
10052
10053 gas_assert (mips_opts.micromips);
10054 start_noreorder ();
10055 if (noreorder)
10056 {
10057 micromips_label_expr (&expr1);
10058 macro_build (&expr1, brneg, fmt, sreg, treg);
10059 macro_build (NULL, "nop", "");
10060 macro_build (ep, call ? "bal" : "b", "p");
10061
10062 /* Set to true so that append_insn adds a label. */
10063 emit_branch_likely_macro = TRUE;
10064 }
10065 else
10066 {
10067 macro_build (ep, br, fmt, sreg, treg);
10068 macro_build (NULL, "nop", "");
10069 }
10070 end_noreorder ();
10071 }
10072
10073 /* Emit a coprocessor branch-likely macro specified by TYPE, using CC as
10074 the condition code tested. EP specifies the branch target. */
10075
10076 static void
10077 macro_build_branch_ccl (int type, expressionS *ep, unsigned int cc)
10078 {
10079 const int call = 0;
10080 const char *brneg;
10081 const char *br;
10082
10083 switch (type)
10084 {
10085 case M_BC1FL:
10086 br = "bc1f";
10087 brneg = "bc1t";
10088 break;
10089 case M_BC1TL:
10090 br = "bc1t";
10091 brneg = "bc1f";
10092 break;
10093 case M_BC2FL:
10094 br = "bc2f";
10095 brneg = "bc2t";
10096 break;
10097 case M_BC2TL:
10098 br = "bc2t";
10099 brneg = "bc2f";
10100 break;
10101 default:
10102 abort ();
10103 }
10104 macro_build_branch_likely (br, brneg, call, ep, "N,p", cc, ZERO);
10105 }
10106
10107 /* Emit a two-argument branch macro specified by TYPE, using SREG as
10108 the register tested. EP specifies the branch target. */
10109
10110 static void
10111 macro_build_branch_rs (int type, expressionS *ep, unsigned int sreg)
10112 {
10113 const char *brneg = NULL;
10114 const char *br;
10115 int call = 0;
10116
10117 switch (type)
10118 {
10119 case M_BGEZ:
10120 br = "bgez";
10121 break;
10122 case M_BGEZL:
10123 br = mips_opts.micromips ? "bgez" : "bgezl";
10124 brneg = "bltz";
10125 break;
10126 case M_BGEZALL:
10127 gas_assert (mips_opts.micromips);
10128 br = mips_opts.insn32 ? "bgezal" : "bgezals";
10129 brneg = "bltz";
10130 call = 1;
10131 break;
10132 case M_BGTZ:
10133 br = "bgtz";
10134 break;
10135 case M_BGTZL:
10136 br = mips_opts.micromips ? "bgtz" : "bgtzl";
10137 brneg = "blez";
10138 break;
10139 case M_BLEZ:
10140 br = "blez";
10141 break;
10142 case M_BLEZL:
10143 br = mips_opts.micromips ? "blez" : "blezl";
10144 brneg = "bgtz";
10145 break;
10146 case M_BLTZ:
10147 br = "bltz";
10148 break;
10149 case M_BLTZL:
10150 br = mips_opts.micromips ? "bltz" : "bltzl";
10151 brneg = "bgez";
10152 break;
10153 case M_BLTZALL:
10154 gas_assert (mips_opts.micromips);
10155 br = mips_opts.insn32 ? "bltzal" : "bltzals";
10156 brneg = "bgez";
10157 call = 1;
10158 break;
10159 default:
10160 abort ();
10161 }
10162 if (mips_opts.micromips && brneg)
10163 macro_build_branch_likely (br, brneg, call, ep, "s,p", sreg, ZERO);
10164 else
10165 macro_build (ep, br, "s,p", sreg);
10166 }
10167
10168 /* Emit a three-argument branch macro specified by TYPE, using SREG and
10169 TREG as the registers tested. EP specifies the branch target. */
10170
10171 static void
10172 macro_build_branch_rsrt (int type, expressionS *ep,
10173 unsigned int sreg, unsigned int treg)
10174 {
10175 const char *brneg = NULL;
10176 const int call = 0;
10177 const char *br;
10178
10179 switch (type)
10180 {
10181 case M_BEQ:
10182 case M_BEQ_I:
10183 br = "beq";
10184 break;
10185 case M_BEQL:
10186 case M_BEQL_I:
10187 br = mips_opts.micromips ? "beq" : "beql";
10188 brneg = "bne";
10189 break;
10190 case M_BNE:
10191 case M_BNE_I:
10192 br = "bne";
10193 break;
10194 case M_BNEL:
10195 case M_BNEL_I:
10196 br = mips_opts.micromips ? "bne" : "bnel";
10197 brneg = "beq";
10198 break;
10199 default:
10200 abort ();
10201 }
10202 if (mips_opts.micromips && brneg)
10203 macro_build_branch_likely (br, brneg, call, ep, "s,t,p", sreg, treg);
10204 else
10205 macro_build (ep, br, "s,t,p", sreg, treg);
10206 }
10207
10208 /* Return the high part that should be loaded in order to make the low
10209 part of VALUE accessible using an offset of OFFBITS bits. */
10210
10211 static offsetT
10212 offset_high_part (offsetT value, unsigned int offbits)
10213 {
10214 offsetT bias;
10215 addressT low_mask;
10216
10217 if (offbits == 0)
10218 return value;
10219 bias = 1 << (offbits - 1);
10220 low_mask = bias * 2 - 1;
10221 return (value + bias) & ~low_mask;
10222 }
10223
10224 /* Return true if the value stored in offset_expr and offset_reloc
10225 fits into a signed offset of OFFBITS bits. RANGE is the maximum
10226 amount that the caller wants to add without inducing overflow
10227 and ALIGN is the known alignment of the value in bytes. */
10228
10229 static bfd_boolean
10230 small_offset_p (unsigned int range, unsigned int align, unsigned int offbits)
10231 {
10232 if (offbits == 16)
10233 {
10234 /* Accept any relocation operator if overflow isn't a concern. */
10235 if (range < align && *offset_reloc != BFD_RELOC_UNUSED)
10236 return TRUE;
10237
10238 /* These relocations are guaranteed not to overflow in correct links. */
10239 if (*offset_reloc == BFD_RELOC_MIPS_LITERAL
10240 || gprel16_reloc_p (*offset_reloc))
10241 return TRUE;
10242 }
10243 if (offset_expr.X_op == O_constant
10244 && offset_high_part (offset_expr.X_add_number, offbits) == 0
10245 && offset_high_part (offset_expr.X_add_number + range, offbits) == 0)
10246 return TRUE;
10247 return FALSE;
10248 }
10249
10250 /*
10251 * Build macros
10252 * This routine implements the seemingly endless macro or synthesized
10253 * instructions and addressing modes in the mips assembly language. Many
10254 * of these macros are simple and are similar to each other. These could
10255 * probably be handled by some kind of table or grammar approach instead of
10256 * this verbose method. Others are not simple macros but are more like
10257 * optimizing code generation.
10258 * One interesting optimization is when several store macros appear
10259 * consecutively that would load AT with the upper half of the same address.
10260 * The ensuing load upper instructions are omitted. This implies some kind
10261 * of global optimization. We currently only optimize within a single macro.
10262 * For many of the load and store macros if the address is specified as a
10263 * constant expression in the first 64k of memory (ie ld $2,0x4000c) we
10264 * first load register 'at' with zero and use it as the base register. The
10265 * mips assembler simply uses register $zero. Just one tiny optimization
10266 * we're missing.
10267 */
10268 static void
10269 macro (struct mips_cl_insn *ip, char *str)
10270 {
10271 const struct mips_operand_array *operands;
10272 unsigned int breg, i;
10273 unsigned int tempreg;
10274 int mask;
10275 int used_at = 0;
10276 expressionS label_expr;
10277 expressionS expr1;
10278 expressionS *ep;
10279 const char *s;
10280 const char *s2;
10281 const char *fmt;
10282 int likely = 0;
10283 int coproc = 0;
10284 int offbits = 16;
10285 int call = 0;
10286 int jals = 0;
10287 int dbl = 0;
10288 int imm = 0;
10289 int ust = 0;
10290 int lp = 0;
10291 int ll_sc_paired = 0;
10292 bfd_boolean large_offset;
10293 int off;
10294 int hold_mips_optimize;
10295 unsigned int align;
10296 unsigned int op[MAX_OPERANDS];
10297
10298 gas_assert (! mips_opts.mips16);
10299
10300 operands = insn_operands (ip);
10301 for (i = 0; i < MAX_OPERANDS; i++)
10302 if (operands->operand[i])
10303 op[i] = insn_extract_operand (ip, operands->operand[i]);
10304 else
10305 op[i] = -1;
10306
10307 mask = ip->insn_mo->mask;
10308
10309 label_expr.X_op = O_constant;
10310 label_expr.X_op_symbol = NULL;
10311 label_expr.X_add_symbol = NULL;
10312 label_expr.X_add_number = 0;
10313
10314 expr1.X_op = O_constant;
10315 expr1.X_op_symbol = NULL;
10316 expr1.X_add_symbol = NULL;
10317 expr1.X_add_number = 1;
10318 align = 1;
10319
10320 switch (mask)
10321 {
10322 case M_DABS:
10323 dbl = 1;
10324 /* Fall through. */
10325 case M_ABS:
10326 /* bgez $a0,1f
10327 move v0,$a0
10328 sub v0,$zero,$a0
10329 1:
10330 */
10331
10332 start_noreorder ();
10333
10334 if (mips_opts.micromips)
10335 micromips_label_expr (&label_expr);
10336 else
10337 label_expr.X_add_number = 8;
10338 macro_build (&label_expr, "bgez", "s,p", op[1]);
10339 if (op[0] == op[1])
10340 macro_build (NULL, "nop", "");
10341 else
10342 move_register (op[0], op[1]);
10343 macro_build (NULL, dbl ? "dsub" : "sub", "d,v,t", op[0], 0, op[1]);
10344 if (mips_opts.micromips)
10345 micromips_add_label ();
10346
10347 end_noreorder ();
10348 break;
10349
10350 case M_ADD_I:
10351 s = "addi";
10352 s2 = "add";
10353 goto do_addi;
10354 case M_ADDU_I:
10355 s = "addiu";
10356 s2 = "addu";
10357 goto do_addi;
10358 case M_DADD_I:
10359 dbl = 1;
10360 s = "daddi";
10361 s2 = "dadd";
10362 if (!mips_opts.micromips)
10363 goto do_addi;
10364 if (imm_expr.X_add_number >= -0x200
10365 && imm_expr.X_add_number < 0x200)
10366 {
10367 macro_build (NULL, s, "t,r,.", op[0], op[1],
10368 (int) imm_expr.X_add_number);
10369 break;
10370 }
10371 goto do_addi_i;
10372 case M_DADDU_I:
10373 dbl = 1;
10374 s = "daddiu";
10375 s2 = "daddu";
10376 do_addi:
10377 if (imm_expr.X_add_number >= -0x8000
10378 && imm_expr.X_add_number < 0x8000)
10379 {
10380 macro_build (&imm_expr, s, "t,r,j", op[0], op[1], BFD_RELOC_LO16);
10381 break;
10382 }
10383 do_addi_i:
10384 used_at = 1;
10385 load_register (AT, &imm_expr, dbl);
10386 macro_build (NULL, s2, "d,v,t", op[0], op[1], AT);
10387 break;
10388
10389 case M_AND_I:
10390 s = "andi";
10391 s2 = "and";
10392 goto do_bit;
10393 case M_OR_I:
10394 s = "ori";
10395 s2 = "or";
10396 goto do_bit;
10397 case M_NOR_I:
10398 s = "";
10399 s2 = "nor";
10400 goto do_bit;
10401 case M_XOR_I:
10402 s = "xori";
10403 s2 = "xor";
10404 do_bit:
10405 if (imm_expr.X_add_number >= 0
10406 && imm_expr.X_add_number < 0x10000)
10407 {
10408 if (mask != M_NOR_I)
10409 macro_build (&imm_expr, s, "t,r,i", op[0], op[1], BFD_RELOC_LO16);
10410 else
10411 {
10412 macro_build (&imm_expr, "ori", "t,r,i",
10413 op[0], op[1], BFD_RELOC_LO16);
10414 macro_build (NULL, "nor", "d,v,t", op[0], op[0], 0);
10415 }
10416 break;
10417 }
10418
10419 used_at = 1;
10420 load_register (AT, &imm_expr, GPR_SIZE == 64);
10421 macro_build (NULL, s2, "d,v,t", op[0], op[1], AT);
10422 break;
10423
10424 case M_BALIGN:
10425 switch (imm_expr.X_add_number)
10426 {
10427 case 0:
10428 macro_build (NULL, "nop", "");
10429 break;
10430 case 2:
10431 macro_build (NULL, "packrl.ph", "d,s,t", op[0], op[0], op[1]);
10432 break;
10433 case 1:
10434 case 3:
10435 macro_build (NULL, "balign", "t,s,2", op[0], op[1],
10436 (int) imm_expr.X_add_number);
10437 break;
10438 default:
10439 as_bad (_("BALIGN immediate not 0, 1, 2 or 3 (%lu)"),
10440 (unsigned long) imm_expr.X_add_number);
10441 break;
10442 }
10443 break;
10444
10445 case M_BC1FL:
10446 case M_BC1TL:
10447 case M_BC2FL:
10448 case M_BC2TL:
10449 gas_assert (mips_opts.micromips);
10450 macro_build_branch_ccl (mask, &offset_expr,
10451 EXTRACT_OPERAND (1, BCC, *ip));
10452 break;
10453
10454 case M_BEQ_I:
10455 case M_BEQL_I:
10456 case M_BNE_I:
10457 case M_BNEL_I:
10458 if (imm_expr.X_add_number == 0)
10459 op[1] = 0;
10460 else
10461 {
10462 op[1] = AT;
10463 used_at = 1;
10464 load_register (op[1], &imm_expr, GPR_SIZE == 64);
10465 }
10466 /* Fall through. */
10467 case M_BEQL:
10468 case M_BNEL:
10469 macro_build_branch_rsrt (mask, &offset_expr, op[0], op[1]);
10470 break;
10471
10472 case M_BGEL:
10473 likely = 1;
10474 /* Fall through. */
10475 case M_BGE:
10476 if (op[1] == 0)
10477 macro_build_branch_rs (likely ? M_BGEZL : M_BGEZ, &offset_expr, op[0]);
10478 else if (op[0] == 0)
10479 macro_build_branch_rs (likely ? M_BLEZL : M_BLEZ, &offset_expr, op[1]);
10480 else
10481 {
10482 used_at = 1;
10483 macro_build (NULL, "slt", "d,v,t", AT, op[0], op[1]);
10484 macro_build_branch_rsrt (likely ? M_BEQL : M_BEQ,
10485 &offset_expr, AT, ZERO);
10486 }
10487 break;
10488
10489 case M_BGEZL:
10490 case M_BGEZALL:
10491 case M_BGTZL:
10492 case M_BLEZL:
10493 case M_BLTZL:
10494 case M_BLTZALL:
10495 macro_build_branch_rs (mask, &offset_expr, op[0]);
10496 break;
10497
10498 case M_BGTL_I:
10499 likely = 1;
10500 /* Fall through. */
10501 case M_BGT_I:
10502 /* Check for > max integer. */
10503 if (imm_expr.X_add_number >= GPR_SMAX)
10504 {
10505 do_false:
10506 /* Result is always false. */
10507 if (! likely)
10508 macro_build (NULL, "nop", "");
10509 else
10510 macro_build_branch_rsrt (M_BNEL, &offset_expr, ZERO, ZERO);
10511 break;
10512 }
10513 ++imm_expr.X_add_number;
10514 /* Fall through. */
10515 case M_BGE_I:
10516 case M_BGEL_I:
10517 if (mask == M_BGEL_I)
10518 likely = 1;
10519 if (imm_expr.X_add_number == 0)
10520 {
10521 macro_build_branch_rs (likely ? M_BGEZL : M_BGEZ,
10522 &offset_expr, op[0]);
10523 break;
10524 }
10525 if (imm_expr.X_add_number == 1)
10526 {
10527 macro_build_branch_rs (likely ? M_BGTZL : M_BGTZ,
10528 &offset_expr, op[0]);
10529 break;
10530 }
10531 if (imm_expr.X_add_number <= GPR_SMIN)
10532 {
10533 do_true:
10534 /* Result is always true. */
10535 as_warn (_("branch %s is always true"), ip->insn_mo->name);
10536 macro_build (&offset_expr, "b", "p");
10537 break;
10538 }
10539 used_at = 1;
10540 set_at (op[0], 0);
10541 macro_build_branch_rsrt (likely ? M_BEQL : M_BEQ,
10542 &offset_expr, AT, ZERO);
10543 break;
10544
10545 case M_BGEUL:
10546 likely = 1;
10547 /* Fall through. */
10548 case M_BGEU:
10549 if (op[1] == 0)
10550 goto do_true;
10551 else if (op[0] == 0)
10552 macro_build_branch_rsrt (likely ? M_BEQL : M_BEQ,
10553 &offset_expr, ZERO, op[1]);
10554 else
10555 {
10556 used_at = 1;
10557 macro_build (NULL, "sltu", "d,v,t", AT, op[0], op[1]);
10558 macro_build_branch_rsrt (likely ? M_BEQL : M_BEQ,
10559 &offset_expr, AT, ZERO);
10560 }
10561 break;
10562
10563 case M_BGTUL_I:
10564 likely = 1;
10565 /* Fall through. */
10566 case M_BGTU_I:
10567 if (op[0] == 0
10568 || (GPR_SIZE == 32
10569 && imm_expr.X_add_number == -1))
10570 goto do_false;
10571 ++imm_expr.X_add_number;
10572 /* Fall through. */
10573 case M_BGEU_I:
10574 case M_BGEUL_I:
10575 if (mask == M_BGEUL_I)
10576 likely = 1;
10577 if (imm_expr.X_add_number == 0)
10578 goto do_true;
10579 else if (imm_expr.X_add_number == 1)
10580 macro_build_branch_rsrt (likely ? M_BNEL : M_BNE,
10581 &offset_expr, op[0], ZERO);
10582 else
10583 {
10584 used_at = 1;
10585 set_at (op[0], 1);
10586 macro_build_branch_rsrt (likely ? M_BEQL : M_BEQ,
10587 &offset_expr, AT, ZERO);
10588 }
10589 break;
10590
10591 case M_BGTL:
10592 likely = 1;
10593 /* Fall through. */
10594 case M_BGT:
10595 if (op[1] == 0)
10596 macro_build_branch_rs (likely ? M_BGTZL : M_BGTZ, &offset_expr, op[0]);
10597 else if (op[0] == 0)
10598 macro_build_branch_rs (likely ? M_BLTZL : M_BLTZ, &offset_expr, op[1]);
10599 else
10600 {
10601 used_at = 1;
10602 macro_build (NULL, "slt", "d,v,t", AT, op[1], op[0]);
10603 macro_build_branch_rsrt (likely ? M_BNEL : M_BNE,
10604 &offset_expr, AT, ZERO);
10605 }
10606 break;
10607
10608 case M_BGTUL:
10609 likely = 1;
10610 /* Fall through. */
10611 case M_BGTU:
10612 if (op[1] == 0)
10613 macro_build_branch_rsrt (likely ? M_BNEL : M_BNE,
10614 &offset_expr, op[0], ZERO);
10615 else if (op[0] == 0)
10616 goto do_false;
10617 else
10618 {
10619 used_at = 1;
10620 macro_build (NULL, "sltu", "d,v,t", AT, op[1], op[0]);
10621 macro_build_branch_rsrt (likely ? M_BNEL : M_BNE,
10622 &offset_expr, AT, ZERO);
10623 }
10624 break;
10625
10626 case M_BLEL:
10627 likely = 1;
10628 /* Fall through. */
10629 case M_BLE:
10630 if (op[1] == 0)
10631 macro_build_branch_rs (likely ? M_BLEZL : M_BLEZ, &offset_expr, op[0]);
10632 else if (op[0] == 0)
10633 macro_build_branch_rs (likely ? M_BGEZL : M_BGEZ, &offset_expr, op[1]);
10634 else
10635 {
10636 used_at = 1;
10637 macro_build (NULL, "slt", "d,v,t", AT, op[1], op[0]);
10638 macro_build_branch_rsrt (likely ? M_BEQL : M_BEQ,
10639 &offset_expr, AT, ZERO);
10640 }
10641 break;
10642
10643 case M_BLEL_I:
10644 likely = 1;
10645 /* Fall through. */
10646 case M_BLE_I:
10647 if (imm_expr.X_add_number >= GPR_SMAX)
10648 goto do_true;
10649 ++imm_expr.X_add_number;
10650 /* Fall through. */
10651 case M_BLT_I:
10652 case M_BLTL_I:
10653 if (mask == M_BLTL_I)
10654 likely = 1;
10655 if (imm_expr.X_add_number == 0)
10656 macro_build_branch_rs (likely ? M_BLTZL : M_BLTZ, &offset_expr, op[0]);
10657 else if (imm_expr.X_add_number == 1)
10658 macro_build_branch_rs (likely ? M_BLEZL : M_BLEZ, &offset_expr, op[0]);
10659 else
10660 {
10661 used_at = 1;
10662 set_at (op[0], 0);
10663 macro_build_branch_rsrt (likely ? M_BNEL : M_BNE,
10664 &offset_expr, AT, ZERO);
10665 }
10666 break;
10667
10668 case M_BLEUL:
10669 likely = 1;
10670 /* Fall through. */
10671 case M_BLEU:
10672 if (op[1] == 0)
10673 macro_build_branch_rsrt (likely ? M_BEQL : M_BEQ,
10674 &offset_expr, op[0], ZERO);
10675 else if (op[0] == 0)
10676 goto do_true;
10677 else
10678 {
10679 used_at = 1;
10680 macro_build (NULL, "sltu", "d,v,t", AT, op[1], op[0]);
10681 macro_build_branch_rsrt (likely ? M_BEQL : M_BEQ,
10682 &offset_expr, AT, ZERO);
10683 }
10684 break;
10685
10686 case M_BLEUL_I:
10687 likely = 1;
10688 /* Fall through. */
10689 case M_BLEU_I:
10690 if (op[0] == 0
10691 || (GPR_SIZE == 32
10692 && imm_expr.X_add_number == -1))
10693 goto do_true;
10694 ++imm_expr.X_add_number;
10695 /* Fall through. */
10696 case M_BLTU_I:
10697 case M_BLTUL_I:
10698 if (mask == M_BLTUL_I)
10699 likely = 1;
10700 if (imm_expr.X_add_number == 0)
10701 goto do_false;
10702 else if (imm_expr.X_add_number == 1)
10703 macro_build_branch_rsrt (likely ? M_BEQL : M_BEQ,
10704 &offset_expr, op[0], ZERO);
10705 else
10706 {
10707 used_at = 1;
10708 set_at (op[0], 1);
10709 macro_build_branch_rsrt (likely ? M_BNEL : M_BNE,
10710 &offset_expr, AT, ZERO);
10711 }
10712 break;
10713
10714 case M_BLTL:
10715 likely = 1;
10716 /* Fall through. */
10717 case M_BLT:
10718 if (op[1] == 0)
10719 macro_build_branch_rs (likely ? M_BLTZL : M_BLTZ, &offset_expr, op[0]);
10720 else if (op[0] == 0)
10721 macro_build_branch_rs (likely ? M_BGTZL : M_BGTZ, &offset_expr, op[1]);
10722 else
10723 {
10724 used_at = 1;
10725 macro_build (NULL, "slt", "d,v,t", AT, op[0], op[1]);
10726 macro_build_branch_rsrt (likely ? M_BNEL : M_BNE,
10727 &offset_expr, AT, ZERO);
10728 }
10729 break;
10730
10731 case M_BLTUL:
10732 likely = 1;
10733 /* Fall through. */
10734 case M_BLTU:
10735 if (op[1] == 0)
10736 goto do_false;
10737 else if (op[0] == 0)
10738 macro_build_branch_rsrt (likely ? M_BNEL : M_BNE,
10739 &offset_expr, ZERO, op[1]);
10740 else
10741 {
10742 used_at = 1;
10743 macro_build (NULL, "sltu", "d,v,t", AT, op[0], op[1]);
10744 macro_build_branch_rsrt (likely ? M_BNEL : M_BNE,
10745 &offset_expr, AT, ZERO);
10746 }
10747 break;
10748
10749 case M_DDIV_3:
10750 dbl = 1;
10751 /* Fall through. */
10752 case M_DIV_3:
10753 s = "mflo";
10754 goto do_div3;
10755 case M_DREM_3:
10756 dbl = 1;
10757 /* Fall through. */
10758 case M_REM_3:
10759 s = "mfhi";
10760 do_div3:
10761 if (op[2] == 0)
10762 {
10763 as_warn (_("divide by zero"));
10764 if (mips_trap)
10765 macro_build (NULL, "teq", TRAP_FMT, ZERO, ZERO, 7);
10766 else
10767 macro_build (NULL, "break", BRK_FMT, 7);
10768 break;
10769 }
10770
10771 start_noreorder ();
10772 if (mips_trap)
10773 {
10774 macro_build (NULL, "teq", TRAP_FMT, op[2], ZERO, 7);
10775 macro_build (NULL, dbl ? "ddiv" : "div", "z,s,t", op[1], op[2]);
10776 }
10777 else
10778 {
10779 if (mips_opts.micromips)
10780 micromips_label_expr (&label_expr);
10781 else
10782 label_expr.X_add_number = 8;
10783 macro_build (&label_expr, "bne", "s,t,p", op[2], ZERO);
10784 macro_build (NULL, dbl ? "ddiv" : "div", "z,s,t", op[1], op[2]);
10785 macro_build (NULL, "break", BRK_FMT, 7);
10786 if (mips_opts.micromips)
10787 micromips_add_label ();
10788 }
10789 expr1.X_add_number = -1;
10790 used_at = 1;
10791 load_register (AT, &expr1, dbl);
10792 if (mips_opts.micromips)
10793 micromips_label_expr (&label_expr);
10794 else
10795 label_expr.X_add_number = mips_trap ? (dbl ? 12 : 8) : (dbl ? 20 : 16);
10796 macro_build (&label_expr, "bne", "s,t,p", op[2], AT);
10797 if (dbl)
10798 {
10799 expr1.X_add_number = 1;
10800 load_register (AT, &expr1, dbl);
10801 macro_build (NULL, "dsll32", SHFT_FMT, AT, AT, 31);
10802 }
10803 else
10804 {
10805 expr1.X_add_number = 0x80000000;
10806 macro_build (&expr1, "lui", LUI_FMT, AT, BFD_RELOC_HI16);
10807 }
10808 if (mips_trap)
10809 {
10810 macro_build (NULL, "teq", TRAP_FMT, op[1], AT, 6);
10811 /* We want to close the noreorder block as soon as possible, so
10812 that later insns are available for delay slot filling. */
10813 end_noreorder ();
10814 }
10815 else
10816 {
10817 if (mips_opts.micromips)
10818 micromips_label_expr (&label_expr);
10819 else
10820 label_expr.X_add_number = 8;
10821 macro_build (&label_expr, "bne", "s,t,p", op[1], AT);
10822 macro_build (NULL, "nop", "");
10823
10824 /* We want to close the noreorder block as soon as possible, so
10825 that later insns are available for delay slot filling. */
10826 end_noreorder ();
10827
10828 macro_build (NULL, "break", BRK_FMT, 6);
10829 }
10830 if (mips_opts.micromips)
10831 micromips_add_label ();
10832 macro_build (NULL, s, MFHL_FMT, op[0]);
10833 break;
10834
10835 case M_DIV_3I:
10836 s = "div";
10837 s2 = "mflo";
10838 goto do_divi;
10839 case M_DIVU_3I:
10840 s = "divu";
10841 s2 = "mflo";
10842 goto do_divi;
10843 case M_REM_3I:
10844 s = "div";
10845 s2 = "mfhi";
10846 goto do_divi;
10847 case M_REMU_3I:
10848 s = "divu";
10849 s2 = "mfhi";
10850 goto do_divi;
10851 case M_DDIV_3I:
10852 dbl = 1;
10853 s = "ddiv";
10854 s2 = "mflo";
10855 goto do_divi;
10856 case M_DDIVU_3I:
10857 dbl = 1;
10858 s = "ddivu";
10859 s2 = "mflo";
10860 goto do_divi;
10861 case M_DREM_3I:
10862 dbl = 1;
10863 s = "ddiv";
10864 s2 = "mfhi";
10865 goto do_divi;
10866 case M_DREMU_3I:
10867 dbl = 1;
10868 s = "ddivu";
10869 s2 = "mfhi";
10870 do_divi:
10871 if (imm_expr.X_add_number == 0)
10872 {
10873 as_warn (_("divide by zero"));
10874 if (mips_trap)
10875 macro_build (NULL, "teq", TRAP_FMT, ZERO, ZERO, 7);
10876 else
10877 macro_build (NULL, "break", BRK_FMT, 7);
10878 break;
10879 }
10880 if (imm_expr.X_add_number == 1)
10881 {
10882 if (strcmp (s2, "mflo") == 0)
10883 move_register (op[0], op[1]);
10884 else
10885 move_register (op[0], ZERO);
10886 break;
10887 }
10888 if (imm_expr.X_add_number == -1 && s[strlen (s) - 1] != 'u')
10889 {
10890 if (strcmp (s2, "mflo") == 0)
10891 macro_build (NULL, dbl ? "dneg" : "neg", "d,w", op[0], op[1]);
10892 else
10893 move_register (op[0], ZERO);
10894 break;
10895 }
10896
10897 used_at = 1;
10898 load_register (AT, &imm_expr, dbl);
10899 macro_build (NULL, s, "z,s,t", op[1], AT);
10900 macro_build (NULL, s2, MFHL_FMT, op[0]);
10901 break;
10902
10903 case M_DIVU_3:
10904 s = "divu";
10905 s2 = "mflo";
10906 goto do_divu3;
10907 case M_REMU_3:
10908 s = "divu";
10909 s2 = "mfhi";
10910 goto do_divu3;
10911 case M_DDIVU_3:
10912 s = "ddivu";
10913 s2 = "mflo";
10914 goto do_divu3;
10915 case M_DREMU_3:
10916 s = "ddivu";
10917 s2 = "mfhi";
10918 do_divu3:
10919 start_noreorder ();
10920 if (mips_trap)
10921 {
10922 macro_build (NULL, "teq", TRAP_FMT, op[2], ZERO, 7);
10923 macro_build (NULL, s, "z,s,t", op[1], op[2]);
10924 /* We want to close the noreorder block as soon as possible, so
10925 that later insns are available for delay slot filling. */
10926 end_noreorder ();
10927 }
10928 else
10929 {
10930 if (mips_opts.micromips)
10931 micromips_label_expr (&label_expr);
10932 else
10933 label_expr.X_add_number = 8;
10934 macro_build (&label_expr, "bne", "s,t,p", op[2], ZERO);
10935 macro_build (NULL, s, "z,s,t", op[1], op[2]);
10936
10937 /* We want to close the noreorder block as soon as possible, so
10938 that later insns are available for delay slot filling. */
10939 end_noreorder ();
10940 macro_build (NULL, "break", BRK_FMT, 7);
10941 if (mips_opts.micromips)
10942 micromips_add_label ();
10943 }
10944 macro_build (NULL, s2, MFHL_FMT, op[0]);
10945 break;
10946
10947 case M_DLCA_AB:
10948 dbl = 1;
10949 /* Fall through. */
10950 case M_LCA_AB:
10951 call = 1;
10952 goto do_la;
10953 case M_DLA_AB:
10954 dbl = 1;
10955 /* Fall through. */
10956 case M_LA_AB:
10957 do_la:
10958 /* Load the address of a symbol into a register. If breg is not
10959 zero, we then add a base register to it. */
10960
10961 breg = op[2];
10962 if (dbl && GPR_SIZE == 32)
10963 as_warn (_("dla used to load 32-bit register; recommend using la "
10964 "instead"));
10965
10966 if (!dbl && HAVE_64BIT_OBJECTS)
10967 as_warn (_("la used to load 64-bit address; recommend using dla "
10968 "instead"));
10969
10970 if (small_offset_p (0, align, 16))
10971 {
10972 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j", op[0], breg,
10973 -1, offset_reloc[0], offset_reloc[1], offset_reloc[2]);
10974 break;
10975 }
10976
10977 if (mips_opts.at && (op[0] == breg))
10978 {
10979 tempreg = AT;
10980 used_at = 1;
10981 }
10982 else
10983 tempreg = op[0];
10984
10985 if (offset_expr.X_op != O_symbol
10986 && offset_expr.X_op != O_constant)
10987 {
10988 as_bad (_("expression too complex"));
10989 offset_expr.X_op = O_constant;
10990 }
10991
10992 if (offset_expr.X_op == O_constant)
10993 load_register (tempreg, &offset_expr, HAVE_64BIT_ADDRESSES);
10994 else if (mips_pic == NO_PIC)
10995 {
10996 /* If this is a reference to a GP relative symbol, we want
10997 addiu $tempreg,$gp,<sym> (BFD_RELOC_GPREL16)
10998 Otherwise we want
10999 lui $tempreg,<sym> (BFD_RELOC_HI16_S)
11000 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
11001 If we have a constant, we need two instructions anyhow,
11002 so we may as well always use the latter form.
11003
11004 With 64bit address space and a usable $at we want
11005 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
11006 lui $at,<sym> (BFD_RELOC_HI16_S)
11007 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
11008 daddiu $at,<sym> (BFD_RELOC_LO16)
11009 dsll32 $tempreg,0
11010 daddu $tempreg,$tempreg,$at
11011
11012 If $at is already in use, we use a path which is suboptimal
11013 on superscalar processors.
11014 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
11015 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
11016 dsll $tempreg,16
11017 daddiu $tempreg,<sym> (BFD_RELOC_HI16_S)
11018 dsll $tempreg,16
11019 daddiu $tempreg,<sym> (BFD_RELOC_LO16)
11020
11021 For GP relative symbols in 64bit address space we can use
11022 the same sequence as in 32bit address space. */
11023 if (HAVE_64BIT_SYMBOLS)
11024 {
11025 if ((valueT) offset_expr.X_add_number <= MAX_GPREL_OFFSET
11026 && !nopic_need_relax (offset_expr.X_add_symbol, 1))
11027 {
11028 relax_start (offset_expr.X_add_symbol);
11029 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
11030 tempreg, mips_gp_register, BFD_RELOC_GPREL16);
11031 relax_switch ();
11032 }
11033
11034 if (used_at == 0 && mips_opts.at)
11035 {
11036 macro_build (&offset_expr, "lui", LUI_FMT,
11037 tempreg, BFD_RELOC_MIPS_HIGHEST);
11038 macro_build (&offset_expr, "lui", LUI_FMT,
11039 AT, BFD_RELOC_HI16_S);
11040 macro_build (&offset_expr, "daddiu", "t,r,j",
11041 tempreg, tempreg, BFD_RELOC_MIPS_HIGHER);
11042 macro_build (&offset_expr, "daddiu", "t,r,j",
11043 AT, AT, BFD_RELOC_LO16);
11044 macro_build (NULL, "dsll32", SHFT_FMT, tempreg, tempreg, 0);
11045 macro_build (NULL, "daddu", "d,v,t", tempreg, tempreg, AT);
11046 used_at = 1;
11047 }
11048 else
11049 {
11050 macro_build (&offset_expr, "lui", LUI_FMT,
11051 tempreg, BFD_RELOC_MIPS_HIGHEST);
11052 macro_build (&offset_expr, "daddiu", "t,r,j",
11053 tempreg, tempreg, BFD_RELOC_MIPS_HIGHER);
11054 macro_build (NULL, "dsll", SHFT_FMT, tempreg, tempreg, 16);
11055 macro_build (&offset_expr, "daddiu", "t,r,j",
11056 tempreg, tempreg, BFD_RELOC_HI16_S);
11057 macro_build (NULL, "dsll", SHFT_FMT, tempreg, tempreg, 16);
11058 macro_build (&offset_expr, "daddiu", "t,r,j",
11059 tempreg, tempreg, BFD_RELOC_LO16);
11060 }
11061
11062 if (mips_relax.sequence)
11063 relax_end ();
11064 }
11065 else
11066 {
11067 if ((valueT) offset_expr.X_add_number <= MAX_GPREL_OFFSET
11068 && !nopic_need_relax (offset_expr.X_add_symbol, 1))
11069 {
11070 relax_start (offset_expr.X_add_symbol);
11071 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
11072 tempreg, mips_gp_register, BFD_RELOC_GPREL16);
11073 relax_switch ();
11074 }
11075 if (!IS_SEXT_32BIT_NUM (offset_expr.X_add_number))
11076 as_bad (_("offset too large"));
11077 macro_build_lui (&offset_expr, tempreg);
11078 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
11079 tempreg, tempreg, BFD_RELOC_LO16);
11080 if (mips_relax.sequence)
11081 relax_end ();
11082 }
11083 }
11084 else if (!mips_big_got && !HAVE_NEWABI)
11085 {
11086 int lw_reloc_type = (int) BFD_RELOC_MIPS_GOT16;
11087
11088 /* If this is a reference to an external symbol, and there
11089 is no constant, we want
11090 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
11091 or for lca or if tempreg is PIC_CALL_REG
11092 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_CALL16)
11093 For a local symbol, we want
11094 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
11095 nop
11096 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
11097
11098 If we have a small constant, and this is a reference to
11099 an external symbol, we want
11100 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
11101 nop
11102 addiu $tempreg,$tempreg,<constant>
11103 For a local symbol, we want the same instruction
11104 sequence, but we output a BFD_RELOC_LO16 reloc on the
11105 addiu instruction.
11106
11107 If we have a large constant, and this is a reference to
11108 an external symbol, we want
11109 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
11110 lui $at,<hiconstant>
11111 addiu $at,$at,<loconstant>
11112 addu $tempreg,$tempreg,$at
11113 For a local symbol, we want the same instruction
11114 sequence, but we output a BFD_RELOC_LO16 reloc on the
11115 addiu instruction.
11116 */
11117
11118 if (offset_expr.X_add_number == 0)
11119 {
11120 if (mips_pic == SVR4_PIC
11121 && breg == 0
11122 && (call || tempreg == PIC_CALL_REG))
11123 lw_reloc_type = (int) BFD_RELOC_MIPS_CALL16;
11124
11125 relax_start (offset_expr.X_add_symbol);
11126 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
11127 lw_reloc_type, mips_gp_register);
11128 if (breg != 0)
11129 {
11130 /* We're going to put in an addu instruction using
11131 tempreg, so we may as well insert the nop right
11132 now. */
11133 load_delay_nop ();
11134 }
11135 relax_switch ();
11136 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
11137 tempreg, BFD_RELOC_MIPS_GOT16, mips_gp_register);
11138 load_delay_nop ();
11139 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
11140 tempreg, tempreg, BFD_RELOC_LO16);
11141 relax_end ();
11142 /* FIXME: If breg == 0, and the next instruction uses
11143 $tempreg, then if this variant case is used an extra
11144 nop will be generated. */
11145 }
11146 else if (offset_expr.X_add_number >= -0x8000
11147 && offset_expr.X_add_number < 0x8000)
11148 {
11149 load_got_offset (tempreg, &offset_expr);
11150 load_delay_nop ();
11151 add_got_offset (tempreg, &offset_expr);
11152 }
11153 else
11154 {
11155 expr1.X_add_number = offset_expr.X_add_number;
11156 offset_expr.X_add_number =
11157 SEXT_16BIT (offset_expr.X_add_number);
11158 load_got_offset (tempreg, &offset_expr);
11159 offset_expr.X_add_number = expr1.X_add_number;
11160 /* If we are going to add in a base register, and the
11161 target register and the base register are the same,
11162 then we are using AT as a temporary register. Since
11163 we want to load the constant into AT, we add our
11164 current AT (from the global offset table) and the
11165 register into the register now, and pretend we were
11166 not using a base register. */
11167 if (breg == op[0])
11168 {
11169 load_delay_nop ();
11170 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
11171 op[0], AT, breg);
11172 breg = 0;
11173 tempreg = op[0];
11174 }
11175 add_got_offset_hilo (tempreg, &offset_expr, AT);
11176 used_at = 1;
11177 }
11178 }
11179 else if (!mips_big_got && HAVE_NEWABI)
11180 {
11181 int add_breg_early = 0;
11182
11183 /* If this is a reference to an external, and there is no
11184 constant, or local symbol (*), with or without a
11185 constant, we want
11186 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT_DISP)
11187 or for lca or if tempreg is PIC_CALL_REG
11188 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_CALL16)
11189
11190 If we have a small constant, and this is a reference to
11191 an external symbol, we want
11192 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT_DISP)
11193 addiu $tempreg,$tempreg,<constant>
11194
11195 If we have a large constant, and this is a reference to
11196 an external symbol, we want
11197 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT_DISP)
11198 lui $at,<hiconstant>
11199 addiu $at,$at,<loconstant>
11200 addu $tempreg,$tempreg,$at
11201
11202 (*) Other assemblers seem to prefer GOT_PAGE/GOT_OFST for
11203 local symbols, even though it introduces an additional
11204 instruction. */
11205
11206 if (offset_expr.X_add_number)
11207 {
11208 expr1.X_add_number = offset_expr.X_add_number;
11209 offset_expr.X_add_number = 0;
11210
11211 relax_start (offset_expr.X_add_symbol);
11212 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
11213 BFD_RELOC_MIPS_GOT_DISP, mips_gp_register);
11214
11215 if (expr1.X_add_number >= -0x8000
11216 && expr1.X_add_number < 0x8000)
11217 {
11218 macro_build (&expr1, ADDRESS_ADDI_INSN, "t,r,j",
11219 tempreg, tempreg, BFD_RELOC_LO16);
11220 }
11221 else if (IS_SEXT_32BIT_NUM (expr1.X_add_number + 0x8000))
11222 {
11223 unsigned int dreg;
11224
11225 /* If we are going to add in a base register, and the
11226 target register and the base register are the same,
11227 then we are using AT as a temporary register. Since
11228 we want to load the constant into AT, we add our
11229 current AT (from the global offset table) and the
11230 register into the register now, and pretend we were
11231 not using a base register. */
11232 if (breg != op[0])
11233 dreg = tempreg;
11234 else
11235 {
11236 gas_assert (tempreg == AT);
11237 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
11238 op[0], AT, breg);
11239 dreg = op[0];
11240 add_breg_early = 1;
11241 }
11242
11243 load_register (AT, &expr1, HAVE_64BIT_ADDRESSES);
11244 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
11245 dreg, dreg, AT);
11246
11247 used_at = 1;
11248 }
11249 else
11250 as_bad (_("PIC code offset overflow (max 32 signed bits)"));
11251
11252 relax_switch ();
11253 offset_expr.X_add_number = expr1.X_add_number;
11254
11255 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
11256 BFD_RELOC_MIPS_GOT_DISP, mips_gp_register);
11257 if (add_breg_early)
11258 {
11259 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
11260 op[0], tempreg, breg);
11261 breg = 0;
11262 tempreg = op[0];
11263 }
11264 relax_end ();
11265 }
11266 else if (breg == 0 && (call || tempreg == PIC_CALL_REG))
11267 {
11268 relax_start (offset_expr.X_add_symbol);
11269 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
11270 BFD_RELOC_MIPS_CALL16, mips_gp_register);
11271 relax_switch ();
11272 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
11273 BFD_RELOC_MIPS_GOT_DISP, mips_gp_register);
11274 relax_end ();
11275 }
11276 else
11277 {
11278 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
11279 BFD_RELOC_MIPS_GOT_DISP, mips_gp_register);
11280 }
11281 }
11282 else if (mips_big_got && !HAVE_NEWABI)
11283 {
11284 int gpdelay;
11285 int lui_reloc_type = (int) BFD_RELOC_MIPS_GOT_HI16;
11286 int lw_reloc_type = (int) BFD_RELOC_MIPS_GOT_LO16;
11287 int local_reloc_type = (int) BFD_RELOC_MIPS_GOT16;
11288
11289 /* This is the large GOT case. If this is a reference to an
11290 external symbol, and there is no constant, we want
11291 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
11292 addu $tempreg,$tempreg,$gp
11293 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
11294 or for lca or if tempreg is PIC_CALL_REG
11295 lui $tempreg,<sym> (BFD_RELOC_MIPS_CALL_HI16)
11296 addu $tempreg,$tempreg,$gp
11297 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_CALL_LO16)
11298 For a local symbol, we want
11299 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
11300 nop
11301 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
11302
11303 If we have a small constant, and this is a reference to
11304 an external symbol, we want
11305 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
11306 addu $tempreg,$tempreg,$gp
11307 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
11308 nop
11309 addiu $tempreg,$tempreg,<constant>
11310 For a local symbol, we want
11311 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
11312 nop
11313 addiu $tempreg,$tempreg,<constant> (BFD_RELOC_LO16)
11314
11315 If we have a large constant, and this is a reference to
11316 an external symbol, we want
11317 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
11318 addu $tempreg,$tempreg,$gp
11319 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
11320 lui $at,<hiconstant>
11321 addiu $at,$at,<loconstant>
11322 addu $tempreg,$tempreg,$at
11323 For a local symbol, we want
11324 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
11325 lui $at,<hiconstant>
11326 addiu $at,$at,<loconstant> (BFD_RELOC_LO16)
11327 addu $tempreg,$tempreg,$at
11328 */
11329
11330 expr1.X_add_number = offset_expr.X_add_number;
11331 offset_expr.X_add_number = 0;
11332 relax_start (offset_expr.X_add_symbol);
11333 gpdelay = reg_needs_delay (mips_gp_register);
11334 if (expr1.X_add_number == 0 && breg == 0
11335 && (call || tempreg == PIC_CALL_REG))
11336 {
11337 lui_reloc_type = (int) BFD_RELOC_MIPS_CALL_HI16;
11338 lw_reloc_type = (int) BFD_RELOC_MIPS_CALL_LO16;
11339 }
11340 macro_build (&offset_expr, "lui", LUI_FMT, tempreg, lui_reloc_type);
11341 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
11342 tempreg, tempreg, mips_gp_register);
11343 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
11344 tempreg, lw_reloc_type, tempreg);
11345 if (expr1.X_add_number == 0)
11346 {
11347 if (breg != 0)
11348 {
11349 /* We're going to put in an addu instruction using
11350 tempreg, so we may as well insert the nop right
11351 now. */
11352 load_delay_nop ();
11353 }
11354 }
11355 else if (expr1.X_add_number >= -0x8000
11356 && expr1.X_add_number < 0x8000)
11357 {
11358 load_delay_nop ();
11359 macro_build (&expr1, ADDRESS_ADDI_INSN, "t,r,j",
11360 tempreg, tempreg, BFD_RELOC_LO16);
11361 }
11362 else
11363 {
11364 unsigned int dreg;
11365
11366 /* If we are going to add in a base register, and the
11367 target register and the base register are the same,
11368 then we are using AT as a temporary register. Since
11369 we want to load the constant into AT, we add our
11370 current AT (from the global offset table) and the
11371 register into the register now, and pretend we were
11372 not using a base register. */
11373 if (breg != op[0])
11374 dreg = tempreg;
11375 else
11376 {
11377 gas_assert (tempreg == AT);
11378 load_delay_nop ();
11379 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
11380 op[0], AT, breg);
11381 dreg = op[0];
11382 }
11383
11384 load_register (AT, &expr1, HAVE_64BIT_ADDRESSES);
11385 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", dreg, dreg, AT);
11386
11387 used_at = 1;
11388 }
11389 offset_expr.X_add_number = SEXT_16BIT (expr1.X_add_number);
11390 relax_switch ();
11391
11392 if (gpdelay)
11393 {
11394 /* This is needed because this instruction uses $gp, but
11395 the first instruction on the main stream does not. */
11396 macro_build (NULL, "nop", "");
11397 }
11398
11399 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
11400 local_reloc_type, mips_gp_register);
11401 if (expr1.X_add_number >= -0x8000
11402 && expr1.X_add_number < 0x8000)
11403 {
11404 load_delay_nop ();
11405 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
11406 tempreg, tempreg, BFD_RELOC_LO16);
11407 /* FIXME: If add_number is 0, and there was no base
11408 register, the external symbol case ended with a load,
11409 so if the symbol turns out to not be external, and
11410 the next instruction uses tempreg, an unnecessary nop
11411 will be inserted. */
11412 }
11413 else
11414 {
11415 if (breg == op[0])
11416 {
11417 /* We must add in the base register now, as in the
11418 external symbol case. */
11419 gas_assert (tempreg == AT);
11420 load_delay_nop ();
11421 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
11422 op[0], AT, breg);
11423 tempreg = op[0];
11424 /* We set breg to 0 because we have arranged to add
11425 it in in both cases. */
11426 breg = 0;
11427 }
11428
11429 macro_build_lui (&expr1, AT);
11430 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
11431 AT, AT, BFD_RELOC_LO16);
11432 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
11433 tempreg, tempreg, AT);
11434 used_at = 1;
11435 }
11436 relax_end ();
11437 }
11438 else if (mips_big_got && HAVE_NEWABI)
11439 {
11440 int lui_reloc_type = (int) BFD_RELOC_MIPS_GOT_HI16;
11441 int lw_reloc_type = (int) BFD_RELOC_MIPS_GOT_LO16;
11442 int add_breg_early = 0;
11443
11444 /* This is the large GOT case. If this is a reference to an
11445 external symbol, and there is no constant, we want
11446 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
11447 add $tempreg,$tempreg,$gp
11448 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
11449 or for lca or if tempreg is PIC_CALL_REG
11450 lui $tempreg,<sym> (BFD_RELOC_MIPS_CALL_HI16)
11451 add $tempreg,$tempreg,$gp
11452 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_CALL_LO16)
11453
11454 If we have a small constant, and this is a reference to
11455 an external symbol, we want
11456 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
11457 add $tempreg,$tempreg,$gp
11458 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
11459 addi $tempreg,$tempreg,<constant>
11460
11461 If we have a large constant, and this is a reference to
11462 an external symbol, we want
11463 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
11464 addu $tempreg,$tempreg,$gp
11465 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
11466 lui $at,<hiconstant>
11467 addi $at,$at,<loconstant>
11468 add $tempreg,$tempreg,$at
11469
11470 If we have NewABI, and we know it's a local symbol, we want
11471 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT_PAGE)
11472 addiu $reg,$reg,<sym> (BFD_RELOC_MIPS_GOT_OFST)
11473 otherwise we have to resort to GOT_HI16/GOT_LO16. */
11474
11475 relax_start (offset_expr.X_add_symbol);
11476
11477 expr1.X_add_number = offset_expr.X_add_number;
11478 offset_expr.X_add_number = 0;
11479
11480 if (expr1.X_add_number == 0 && breg == 0
11481 && (call || tempreg == PIC_CALL_REG))
11482 {
11483 lui_reloc_type = (int) BFD_RELOC_MIPS_CALL_HI16;
11484 lw_reloc_type = (int) BFD_RELOC_MIPS_CALL_LO16;
11485 }
11486 macro_build (&offset_expr, "lui", LUI_FMT, tempreg, lui_reloc_type);
11487 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
11488 tempreg, tempreg, mips_gp_register);
11489 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
11490 tempreg, lw_reloc_type, tempreg);
11491
11492 if (expr1.X_add_number == 0)
11493 ;
11494 else if (expr1.X_add_number >= -0x8000
11495 && expr1.X_add_number < 0x8000)
11496 {
11497 macro_build (&expr1, ADDRESS_ADDI_INSN, "t,r,j",
11498 tempreg, tempreg, BFD_RELOC_LO16);
11499 }
11500 else if (IS_SEXT_32BIT_NUM (expr1.X_add_number + 0x8000))
11501 {
11502 unsigned int dreg;
11503
11504 /* If we are going to add in a base register, and the
11505 target register and the base register are the same,
11506 then we are using AT as a temporary register. Since
11507 we want to load the constant into AT, we add our
11508 current AT (from the global offset table) and the
11509 register into the register now, and pretend we were
11510 not using a base register. */
11511 if (breg != op[0])
11512 dreg = tempreg;
11513 else
11514 {
11515 gas_assert (tempreg == AT);
11516 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
11517 op[0], AT, breg);
11518 dreg = op[0];
11519 add_breg_early = 1;
11520 }
11521
11522 load_register (AT, &expr1, HAVE_64BIT_ADDRESSES);
11523 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", dreg, dreg, AT);
11524
11525 used_at = 1;
11526 }
11527 else
11528 as_bad (_("PIC code offset overflow (max 32 signed bits)"));
11529
11530 relax_switch ();
11531 offset_expr.X_add_number = expr1.X_add_number;
11532 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
11533 BFD_RELOC_MIPS_GOT_PAGE, mips_gp_register);
11534 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j", tempreg,
11535 tempreg, BFD_RELOC_MIPS_GOT_OFST);
11536 if (add_breg_early)
11537 {
11538 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
11539 op[0], tempreg, breg);
11540 breg = 0;
11541 tempreg = op[0];
11542 }
11543 relax_end ();
11544 }
11545 else
11546 abort ();
11547
11548 if (breg != 0)
11549 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", op[0], tempreg, breg);
11550 break;
11551
11552 case M_MSGSND:
11553 gas_assert (!mips_opts.micromips);
11554 macro_build (NULL, "c2", "C", (op[0] << 16) | 0x01);
11555 break;
11556
11557 case M_MSGLD:
11558 gas_assert (!mips_opts.micromips);
11559 macro_build (NULL, "c2", "C", 0x02);
11560 break;
11561
11562 case M_MSGLD_T:
11563 gas_assert (!mips_opts.micromips);
11564 macro_build (NULL, "c2", "C", (op[0] << 16) | 0x02);
11565 break;
11566
11567 case M_MSGWAIT:
11568 gas_assert (!mips_opts.micromips);
11569 macro_build (NULL, "c2", "C", 3);
11570 break;
11571
11572 case M_MSGWAIT_T:
11573 gas_assert (!mips_opts.micromips);
11574 macro_build (NULL, "c2", "C", (op[0] << 16) | 0x03);
11575 break;
11576
11577 case M_J_A:
11578 /* The j instruction may not be used in PIC code, since it
11579 requires an absolute address. We convert it to a b
11580 instruction. */
11581 if (mips_pic == NO_PIC)
11582 macro_build (&offset_expr, "j", "a");
11583 else
11584 macro_build (&offset_expr, "b", "p");
11585 break;
11586
11587 /* The jal instructions must be handled as macros because when
11588 generating PIC code they expand to multi-instruction
11589 sequences. Normally they are simple instructions. */
11590 case M_JALS_1:
11591 op[1] = op[0];
11592 op[0] = RA;
11593 /* Fall through. */
11594 case M_JALS_2:
11595 gas_assert (mips_opts.micromips);
11596 if (mips_opts.insn32)
11597 {
11598 as_bad (_("opcode not supported in the `insn32' mode `%s'"), str);
11599 break;
11600 }
11601 jals = 1;
11602 goto jal;
11603 case M_JAL_1:
11604 op[1] = op[0];
11605 op[0] = RA;
11606 /* Fall through. */
11607 case M_JAL_2:
11608 jal:
11609 if (mips_pic == NO_PIC)
11610 {
11611 s = jals ? "jalrs" : "jalr";
11612 if (mips_opts.micromips
11613 && !mips_opts.insn32
11614 && op[0] == RA
11615 && !(history[0].insn_mo->pinfo2 & INSN2_BRANCH_DELAY_32BIT))
11616 macro_build (NULL, s, "mj", op[1]);
11617 else
11618 macro_build (NULL, s, JALR_FMT, op[0], op[1]);
11619 }
11620 else
11621 {
11622 int cprestore = (mips_pic == SVR4_PIC && !HAVE_NEWABI
11623 && mips_cprestore_offset >= 0);
11624
11625 if (op[1] != PIC_CALL_REG)
11626 as_warn (_("MIPS PIC call to register other than $25"));
11627
11628 s = ((mips_opts.micromips
11629 && !mips_opts.insn32
11630 && (!mips_opts.noreorder || cprestore))
11631 ? "jalrs" : "jalr");
11632 if (mips_opts.micromips
11633 && !mips_opts.insn32
11634 && op[0] == RA
11635 && !(history[0].insn_mo->pinfo2 & INSN2_BRANCH_DELAY_32BIT))
11636 macro_build (NULL, s, "mj", op[1]);
11637 else
11638 macro_build (NULL, s, JALR_FMT, op[0], op[1]);
11639 if (mips_pic == SVR4_PIC && !HAVE_NEWABI)
11640 {
11641 if (mips_cprestore_offset < 0)
11642 as_warn (_("no .cprestore pseudo-op used in PIC code"));
11643 else
11644 {
11645 if (!mips_frame_reg_valid)
11646 {
11647 as_warn (_("no .frame pseudo-op used in PIC code"));
11648 /* Quiet this warning. */
11649 mips_frame_reg_valid = 1;
11650 }
11651 if (!mips_cprestore_valid)
11652 {
11653 as_warn (_("no .cprestore pseudo-op used in PIC code"));
11654 /* Quiet this warning. */
11655 mips_cprestore_valid = 1;
11656 }
11657 if (mips_opts.noreorder)
11658 macro_build (NULL, "nop", "");
11659 expr1.X_add_number = mips_cprestore_offset;
11660 macro_build_ldst_constoffset (&expr1, ADDRESS_LOAD_INSN,
11661 mips_gp_register,
11662 mips_frame_reg,
11663 HAVE_64BIT_ADDRESSES);
11664 }
11665 }
11666 }
11667
11668 break;
11669
11670 case M_JALS_A:
11671 gas_assert (mips_opts.micromips);
11672 if (mips_opts.insn32)
11673 {
11674 as_bad (_("opcode not supported in the `insn32' mode `%s'"), str);
11675 break;
11676 }
11677 jals = 1;
11678 /* Fall through. */
11679 case M_JAL_A:
11680 if (mips_pic == NO_PIC)
11681 macro_build (&offset_expr, jals ? "jals" : "jal", "a");
11682 else if (mips_pic == SVR4_PIC)
11683 {
11684 /* If this is a reference to an external symbol, and we are
11685 using a small GOT, we want
11686 lw $25,<sym>($gp) (BFD_RELOC_MIPS_CALL16)
11687 nop
11688 jalr $ra,$25
11689 nop
11690 lw $gp,cprestore($sp)
11691 The cprestore value is set using the .cprestore
11692 pseudo-op. If we are using a big GOT, we want
11693 lui $25,<sym> (BFD_RELOC_MIPS_CALL_HI16)
11694 addu $25,$25,$gp
11695 lw $25,<sym>($25) (BFD_RELOC_MIPS_CALL_LO16)
11696 nop
11697 jalr $ra,$25
11698 nop
11699 lw $gp,cprestore($sp)
11700 If the symbol is not external, we want
11701 lw $25,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
11702 nop
11703 addiu $25,$25,<sym> (BFD_RELOC_LO16)
11704 jalr $ra,$25
11705 nop
11706 lw $gp,cprestore($sp)
11707
11708 For NewABI, we use the same CALL16 or CALL_HI16/CALL_LO16
11709 sequences above, minus nops, unless the symbol is local,
11710 which enables us to use GOT_PAGE/GOT_OFST (big got) or
11711 GOT_DISP. */
11712 if (HAVE_NEWABI)
11713 {
11714 if (!mips_big_got)
11715 {
11716 relax_start (offset_expr.X_add_symbol);
11717 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
11718 PIC_CALL_REG, BFD_RELOC_MIPS_CALL16,
11719 mips_gp_register);
11720 relax_switch ();
11721 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
11722 PIC_CALL_REG, BFD_RELOC_MIPS_GOT_DISP,
11723 mips_gp_register);
11724 relax_end ();
11725 }
11726 else
11727 {
11728 relax_start (offset_expr.X_add_symbol);
11729 macro_build (&offset_expr, "lui", LUI_FMT, PIC_CALL_REG,
11730 BFD_RELOC_MIPS_CALL_HI16);
11731 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", PIC_CALL_REG,
11732 PIC_CALL_REG, mips_gp_register);
11733 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
11734 PIC_CALL_REG, BFD_RELOC_MIPS_CALL_LO16,
11735 PIC_CALL_REG);
11736 relax_switch ();
11737 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
11738 PIC_CALL_REG, BFD_RELOC_MIPS_GOT_PAGE,
11739 mips_gp_register);
11740 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
11741 PIC_CALL_REG, PIC_CALL_REG,
11742 BFD_RELOC_MIPS_GOT_OFST);
11743 relax_end ();
11744 }
11745
11746 macro_build_jalr (&offset_expr, 0);
11747 }
11748 else
11749 {
11750 relax_start (offset_expr.X_add_symbol);
11751 if (!mips_big_got)
11752 {
11753 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
11754 PIC_CALL_REG, BFD_RELOC_MIPS_CALL16,
11755 mips_gp_register);
11756 load_delay_nop ();
11757 relax_switch ();
11758 }
11759 else
11760 {
11761 int gpdelay;
11762
11763 gpdelay = reg_needs_delay (mips_gp_register);
11764 macro_build (&offset_expr, "lui", LUI_FMT, PIC_CALL_REG,
11765 BFD_RELOC_MIPS_CALL_HI16);
11766 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", PIC_CALL_REG,
11767 PIC_CALL_REG, mips_gp_register);
11768 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
11769 PIC_CALL_REG, BFD_RELOC_MIPS_CALL_LO16,
11770 PIC_CALL_REG);
11771 load_delay_nop ();
11772 relax_switch ();
11773 if (gpdelay)
11774 macro_build (NULL, "nop", "");
11775 }
11776 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
11777 PIC_CALL_REG, BFD_RELOC_MIPS_GOT16,
11778 mips_gp_register);
11779 load_delay_nop ();
11780 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
11781 PIC_CALL_REG, PIC_CALL_REG, BFD_RELOC_LO16);
11782 relax_end ();
11783 macro_build_jalr (&offset_expr, mips_cprestore_offset >= 0);
11784
11785 if (mips_cprestore_offset < 0)
11786 as_warn (_("no .cprestore pseudo-op used in PIC code"));
11787 else
11788 {
11789 if (!mips_frame_reg_valid)
11790 {
11791 as_warn (_("no .frame pseudo-op used in PIC code"));
11792 /* Quiet this warning. */
11793 mips_frame_reg_valid = 1;
11794 }
11795 if (!mips_cprestore_valid)
11796 {
11797 as_warn (_("no .cprestore pseudo-op used in PIC code"));
11798 /* Quiet this warning. */
11799 mips_cprestore_valid = 1;
11800 }
11801 if (mips_opts.noreorder)
11802 macro_build (NULL, "nop", "");
11803 expr1.X_add_number = mips_cprestore_offset;
11804 macro_build_ldst_constoffset (&expr1, ADDRESS_LOAD_INSN,
11805 mips_gp_register,
11806 mips_frame_reg,
11807 HAVE_64BIT_ADDRESSES);
11808 }
11809 }
11810 }
11811 else if (mips_pic == VXWORKS_PIC)
11812 as_bad (_("non-PIC jump used in PIC library"));
11813 else
11814 abort ();
11815
11816 break;
11817
11818 case M_LBUE_AB:
11819 s = "lbue";
11820 fmt = "t,+j(b)";
11821 offbits = 9;
11822 goto ld_st;
11823 case M_LHUE_AB:
11824 s = "lhue";
11825 fmt = "t,+j(b)";
11826 offbits = 9;
11827 goto ld_st;
11828 case M_LBE_AB:
11829 s = "lbe";
11830 fmt = "t,+j(b)";
11831 offbits = 9;
11832 goto ld_st;
11833 case M_LHE_AB:
11834 s = "lhe";
11835 fmt = "t,+j(b)";
11836 offbits = 9;
11837 goto ld_st;
11838 case M_LLE_AB:
11839 s = "lle";
11840 fmt = "t,+j(b)";
11841 offbits = 9;
11842 goto ld_st;
11843 case M_LWE_AB:
11844 s = "lwe";
11845 fmt = "t,+j(b)";
11846 offbits = 9;
11847 goto ld_st;
11848 case M_LWLE_AB:
11849 s = "lwle";
11850 fmt = "t,+j(b)";
11851 offbits = 9;
11852 goto ld_st;
11853 case M_LWRE_AB:
11854 s = "lwre";
11855 fmt = "t,+j(b)";
11856 offbits = 9;
11857 goto ld_st;
11858 case M_SBE_AB:
11859 s = "sbe";
11860 fmt = "t,+j(b)";
11861 offbits = 9;
11862 goto ld_st;
11863 case M_SCE_AB:
11864 s = "sce";
11865 fmt = "t,+j(b)";
11866 offbits = 9;
11867 goto ld_st;
11868 case M_SHE_AB:
11869 s = "she";
11870 fmt = "t,+j(b)";
11871 offbits = 9;
11872 goto ld_st;
11873 case M_SWE_AB:
11874 s = "swe";
11875 fmt = "t,+j(b)";
11876 offbits = 9;
11877 goto ld_st;
11878 case M_SWLE_AB:
11879 s = "swle";
11880 fmt = "t,+j(b)";
11881 offbits = 9;
11882 goto ld_st;
11883 case M_SWRE_AB:
11884 s = "swre";
11885 fmt = "t,+j(b)";
11886 offbits = 9;
11887 goto ld_st;
11888 case M_ACLR_AB:
11889 s = "aclr";
11890 fmt = "\\,~(b)";
11891 offbits = 12;
11892 goto ld_st;
11893 case M_ASET_AB:
11894 s = "aset";
11895 fmt = "\\,~(b)";
11896 offbits = 12;
11897 goto ld_st;
11898 case M_LB_AB:
11899 s = "lb";
11900 fmt = "t,o(b)";
11901 goto ld;
11902 case M_LBU_AB:
11903 s = "lbu";
11904 fmt = "t,o(b)";
11905 goto ld;
11906 case M_LH_AB:
11907 s = "lh";
11908 fmt = "t,o(b)";
11909 goto ld;
11910 case M_LHU_AB:
11911 s = "lhu";
11912 fmt = "t,o(b)";
11913 goto ld;
11914 case M_LW_AB:
11915 s = "lw";
11916 fmt = "t,o(b)";
11917 goto ld;
11918 case M_LWC0_AB:
11919 gas_assert (!mips_opts.micromips);
11920 s = "lwc0";
11921 fmt = "E,o(b)";
11922 /* Itbl support may require additional care here. */
11923 coproc = 1;
11924 goto ld_st;
11925 case M_LWC1_AB:
11926 s = "lwc1";
11927 fmt = "T,o(b)";
11928 /* Itbl support may require additional care here. */
11929 coproc = 1;
11930 goto ld_st;
11931 case M_LWC2_AB:
11932 s = "lwc2";
11933 fmt = COP12_FMT;
11934 offbits = (mips_opts.micromips ? 12
11935 : ISA_IS_R6 (mips_opts.isa) ? 11
11936 : 16);
11937 /* Itbl support may require additional care here. */
11938 coproc = 1;
11939 goto ld_st;
11940 case M_LWC3_AB:
11941 gas_assert (!mips_opts.micromips);
11942 s = "lwc3";
11943 fmt = "E,o(b)";
11944 /* Itbl support may require additional care here. */
11945 coproc = 1;
11946 goto ld_st;
11947 case M_LWL_AB:
11948 s = "lwl";
11949 fmt = MEM12_FMT;
11950 offbits = (mips_opts.micromips ? 12 : 16);
11951 goto ld_st;
11952 case M_LWR_AB:
11953 s = "lwr";
11954 fmt = MEM12_FMT;
11955 offbits = (mips_opts.micromips ? 12 : 16);
11956 goto ld_st;
11957 case M_LDC1_AB:
11958 s = "ldc1";
11959 fmt = "T,o(b)";
11960 /* Itbl support may require additional care here. */
11961 coproc = 1;
11962 goto ld_st;
11963 case M_LDC2_AB:
11964 s = "ldc2";
11965 fmt = COP12_FMT;
11966 offbits = (mips_opts.micromips ? 12
11967 : ISA_IS_R6 (mips_opts.isa) ? 11
11968 : 16);
11969 /* Itbl support may require additional care here. */
11970 coproc = 1;
11971 goto ld_st;
11972 case M_LQC2_AB:
11973 s = "lqc2";
11974 fmt = "+7,o(b)";
11975 /* Itbl support may require additional care here. */
11976 coproc = 1;
11977 goto ld_st;
11978 case M_LDC3_AB:
11979 s = "ldc3";
11980 fmt = "E,o(b)";
11981 /* Itbl support may require additional care here. */
11982 coproc = 1;
11983 goto ld_st;
11984 case M_LDL_AB:
11985 s = "ldl";
11986 fmt = MEM12_FMT;
11987 offbits = (mips_opts.micromips ? 12 : 16);
11988 goto ld_st;
11989 case M_LDR_AB:
11990 s = "ldr";
11991 fmt = MEM12_FMT;
11992 offbits = (mips_opts.micromips ? 12 : 16);
11993 goto ld_st;
11994 case M_LL_AB:
11995 s = "ll";
11996 fmt = LL_SC_FMT;
11997 offbits = (mips_opts.micromips ? 12
11998 : ISA_IS_R6 (mips_opts.isa) ? 9
11999 : 16);
12000 goto ld;
12001 case M_LLD_AB:
12002 s = "lld";
12003 fmt = LL_SC_FMT;
12004 offbits = (mips_opts.micromips ? 12
12005 : ISA_IS_R6 (mips_opts.isa) ? 9
12006 : 16);
12007 goto ld;
12008 case M_LWU_AB:
12009 s = "lwu";
12010 fmt = MEM12_FMT;
12011 offbits = (mips_opts.micromips ? 12 : 16);
12012 goto ld;
12013 case M_LWP_AB:
12014 gas_assert (mips_opts.micromips);
12015 s = "lwp";
12016 fmt = "t,~(b)";
12017 offbits = 12;
12018 lp = 1;
12019 goto ld;
12020 case M_LDP_AB:
12021 gas_assert (mips_opts.micromips);
12022 s = "ldp";
12023 fmt = "t,~(b)";
12024 offbits = 12;
12025 lp = 1;
12026 goto ld;
12027 case M_LLDP_AB:
12028 case M_LLWP_AB:
12029 case M_LLWPE_AB:
12030 s = ip->insn_mo->name;
12031 fmt = "t,d,s";
12032 ll_sc_paired = 1;
12033 offbits = 0;
12034 goto ld;
12035 case M_LWM_AB:
12036 gas_assert (mips_opts.micromips);
12037 s = "lwm";
12038 fmt = "n,~(b)";
12039 offbits = 12;
12040 goto ld_st;
12041 case M_LDM_AB:
12042 gas_assert (mips_opts.micromips);
12043 s = "ldm";
12044 fmt = "n,~(b)";
12045 offbits = 12;
12046 goto ld_st;
12047
12048 ld:
12049 /* Try to use one the the load registers to compute the base address.
12050 We don't want to use $0 as tempreg. */
12051 if (ll_sc_paired)
12052 {
12053 if ((op[0] == ZERO && op[3] == op[1])
12054 || (op[1] == ZERO && op[3] == op[0])
12055 || (op[0] == ZERO && op[1] == ZERO))
12056 goto ld_st;
12057 else if (op[0] != op[3] && op[0] != ZERO)
12058 tempreg = op[0];
12059 else
12060 tempreg = op[1];
12061 }
12062 else
12063 {
12064 if (op[2] == op[0] + lp || op[0] + lp == ZERO)
12065 goto ld_st;
12066 else
12067 tempreg = op[0] + lp;
12068 }
12069 goto ld_noat;
12070
12071 case M_SB_AB:
12072 s = "sb";
12073 fmt = "t,o(b)";
12074 goto ld_st;
12075 case M_SH_AB:
12076 s = "sh";
12077 fmt = "t,o(b)";
12078 goto ld_st;
12079 case M_SW_AB:
12080 s = "sw";
12081 fmt = "t,o(b)";
12082 goto ld_st;
12083 case M_SWC0_AB:
12084 gas_assert (!mips_opts.micromips);
12085 s = "swc0";
12086 fmt = "E,o(b)";
12087 /* Itbl support may require additional care here. */
12088 coproc = 1;
12089 goto ld_st;
12090 case M_SWC1_AB:
12091 s = "swc1";
12092 fmt = "T,o(b)";
12093 /* Itbl support may require additional care here. */
12094 coproc = 1;
12095 goto ld_st;
12096 case M_SWC2_AB:
12097 s = "swc2";
12098 fmt = COP12_FMT;
12099 offbits = (mips_opts.micromips ? 12
12100 : ISA_IS_R6 (mips_opts.isa) ? 11
12101 : 16);
12102 /* Itbl support may require additional care here. */
12103 coproc = 1;
12104 goto ld_st;
12105 case M_SWC3_AB:
12106 gas_assert (!mips_opts.micromips);
12107 s = "swc3";
12108 fmt = "E,o(b)";
12109 /* Itbl support may require additional care here. */
12110 coproc = 1;
12111 goto ld_st;
12112 case M_SWL_AB:
12113 s = "swl";
12114 fmt = MEM12_FMT;
12115 offbits = (mips_opts.micromips ? 12 : 16);
12116 goto ld_st;
12117 case M_SWR_AB:
12118 s = "swr";
12119 fmt = MEM12_FMT;
12120 offbits = (mips_opts.micromips ? 12 : 16);
12121 goto ld_st;
12122 case M_SC_AB:
12123 s = "sc";
12124 fmt = LL_SC_FMT;
12125 offbits = (mips_opts.micromips ? 12
12126 : ISA_IS_R6 (mips_opts.isa) ? 9
12127 : 16);
12128 goto ld_st;
12129 case M_SCD_AB:
12130 s = "scd";
12131 fmt = LL_SC_FMT;
12132 offbits = (mips_opts.micromips ? 12
12133 : ISA_IS_R6 (mips_opts.isa) ? 9
12134 : 16);
12135 goto ld_st;
12136 case M_SCDP_AB:
12137 case M_SCWP_AB:
12138 case M_SCWPE_AB:
12139 s = ip->insn_mo->name;
12140 fmt = "t,d,s";
12141 ll_sc_paired = 1;
12142 offbits = 0;
12143 goto ld_st;
12144 case M_CACHE_AB:
12145 s = "cache";
12146 fmt = (mips_opts.micromips ? "k,~(b)"
12147 : ISA_IS_R6 (mips_opts.isa) ? "k,+j(b)"
12148 : "k,o(b)");
12149 offbits = (mips_opts.micromips ? 12
12150 : ISA_IS_R6 (mips_opts.isa) ? 9
12151 : 16);
12152 goto ld_st;
12153 case M_CACHEE_AB:
12154 s = "cachee";
12155 fmt = "k,+j(b)";
12156 offbits = 9;
12157 goto ld_st;
12158 case M_PREF_AB:
12159 s = "pref";
12160 fmt = (mips_opts.micromips ? "k,~(b)"
12161 : ISA_IS_R6 (mips_opts.isa) ? "k,+j(b)"
12162 : "k,o(b)");
12163 offbits = (mips_opts.micromips ? 12
12164 : ISA_IS_R6 (mips_opts.isa) ? 9
12165 : 16);
12166 goto ld_st;
12167 case M_PREFE_AB:
12168 s = "prefe";
12169 fmt = "k,+j(b)";
12170 offbits = 9;
12171 goto ld_st;
12172 case M_SDC1_AB:
12173 s = "sdc1";
12174 fmt = "T,o(b)";
12175 coproc = 1;
12176 /* Itbl support may require additional care here. */
12177 goto ld_st;
12178 case M_SDC2_AB:
12179 s = "sdc2";
12180 fmt = COP12_FMT;
12181 offbits = (mips_opts.micromips ? 12
12182 : ISA_IS_R6 (mips_opts.isa) ? 11
12183 : 16);
12184 /* Itbl support may require additional care here. */
12185 coproc = 1;
12186 goto ld_st;
12187 case M_SQC2_AB:
12188 s = "sqc2";
12189 fmt = "+7,o(b)";
12190 /* Itbl support may require additional care here. */
12191 coproc = 1;
12192 goto ld_st;
12193 case M_SDC3_AB:
12194 gas_assert (!mips_opts.micromips);
12195 s = "sdc3";
12196 fmt = "E,o(b)";
12197 /* Itbl support may require additional care here. */
12198 coproc = 1;
12199 goto ld_st;
12200 case M_SDL_AB:
12201 s = "sdl";
12202 fmt = MEM12_FMT;
12203 offbits = (mips_opts.micromips ? 12 : 16);
12204 goto ld_st;
12205 case M_SDR_AB:
12206 s = "sdr";
12207 fmt = MEM12_FMT;
12208 offbits = (mips_opts.micromips ? 12 : 16);
12209 goto ld_st;
12210 case M_SWP_AB:
12211 gas_assert (mips_opts.micromips);
12212 s = "swp";
12213 fmt = "t,~(b)";
12214 offbits = 12;
12215 goto ld_st;
12216 case M_SDP_AB:
12217 gas_assert (mips_opts.micromips);
12218 s = "sdp";
12219 fmt = "t,~(b)";
12220 offbits = 12;
12221 goto ld_st;
12222 case M_SWM_AB:
12223 gas_assert (mips_opts.micromips);
12224 s = "swm";
12225 fmt = "n,~(b)";
12226 offbits = 12;
12227 goto ld_st;
12228 case M_SDM_AB:
12229 gas_assert (mips_opts.micromips);
12230 s = "sdm";
12231 fmt = "n,~(b)";
12232 offbits = 12;
12233
12234 ld_st:
12235 tempreg = AT;
12236 ld_noat:
12237 breg = ll_sc_paired ? op[3] : op[2];
12238 if (small_offset_p (0, align, 16))
12239 {
12240 /* The first case exists for M_LD_AB and M_SD_AB, which are
12241 macros for o32 but which should act like normal instructions
12242 otherwise. */
12243 if (offbits == 16)
12244 macro_build (&offset_expr, s, fmt, op[0], -1, offset_reloc[0],
12245 offset_reloc[1], offset_reloc[2], breg);
12246 else if (small_offset_p (0, align, offbits))
12247 {
12248 if (offbits == 0)
12249 {
12250 if (ll_sc_paired)
12251 macro_build (NULL, s, fmt, op[0], op[1], breg);
12252 else
12253 macro_build (NULL, s, fmt, op[0], breg);
12254 }
12255 else
12256 macro_build (NULL, s, fmt, op[0],
12257 (int) offset_expr.X_add_number, breg);
12258 }
12259 else
12260 {
12261 if (tempreg == AT)
12262 used_at = 1;
12263 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
12264 tempreg, breg, -1, offset_reloc[0],
12265 offset_reloc[1], offset_reloc[2]);
12266 if (offbits == 0)
12267 {
12268 if (ll_sc_paired)
12269 macro_build (NULL, s, fmt, op[0], op[1], tempreg);
12270 else
12271 macro_build (NULL, s, fmt, op[0], tempreg);
12272 }
12273 else
12274 macro_build (NULL, s, fmt, op[0], 0, tempreg);
12275 }
12276 break;
12277 }
12278
12279 if (tempreg == AT)
12280 used_at = 1;
12281
12282 if (offset_expr.X_op != O_constant
12283 && offset_expr.X_op != O_symbol)
12284 {
12285 as_bad (_("expression too complex"));
12286 offset_expr.X_op = O_constant;
12287 }
12288
12289 if (HAVE_32BIT_ADDRESSES
12290 && !IS_SEXT_32BIT_NUM (offset_expr.X_add_number))
12291 {
12292 char value [32];
12293
12294 sprintf_vma (value, offset_expr.X_add_number);
12295 as_bad (_("number (0x%s) larger than 32 bits"), value);
12296 }
12297
12298 /* A constant expression in PIC code can be handled just as it
12299 is in non PIC code. */
12300 if (offset_expr.X_op == O_constant)
12301 {
12302 expr1.X_add_number = offset_high_part (offset_expr.X_add_number,
12303 offbits == 0 ? 16 : offbits);
12304 offset_expr.X_add_number -= expr1.X_add_number;
12305
12306 load_register (tempreg, &expr1, HAVE_64BIT_ADDRESSES);
12307 if (breg != 0)
12308 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
12309 tempreg, tempreg, breg);
12310 if (offbits == 0)
12311 {
12312 if (offset_expr.X_add_number != 0)
12313 macro_build (&offset_expr, ADDRESS_ADDI_INSN,
12314 "t,r,j", tempreg, tempreg, BFD_RELOC_LO16);
12315 if (ll_sc_paired)
12316 macro_build (NULL, s, fmt, op[0], op[1], tempreg);
12317 else
12318 macro_build (NULL, s, fmt, op[0], tempreg);
12319 }
12320 else if (offbits == 16)
12321 macro_build (&offset_expr, s, fmt, op[0], BFD_RELOC_LO16, tempreg);
12322 else
12323 macro_build (NULL, s, fmt, op[0],
12324 (int) offset_expr.X_add_number, tempreg);
12325 }
12326 else if (offbits != 16)
12327 {
12328 /* The offset field is too narrow to be used for a low-part
12329 relocation, so load the whole address into the auxiliary
12330 register. */
12331 load_address (tempreg, &offset_expr, &used_at);
12332 if (breg != 0)
12333 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
12334 tempreg, tempreg, breg);
12335 if (offbits == 0)
12336 {
12337 if (ll_sc_paired)
12338 macro_build (NULL, s, fmt, op[0], op[1], tempreg);
12339 else
12340 macro_build (NULL, s, fmt, op[0], tempreg);
12341 }
12342 else
12343 macro_build (NULL, s, fmt, op[0], 0, tempreg);
12344 }
12345 else if (mips_pic == NO_PIC)
12346 {
12347 /* If this is a reference to a GP relative symbol, and there
12348 is no base register, we want
12349 <op> op[0],<sym>($gp) (BFD_RELOC_GPREL16)
12350 Otherwise, if there is no base register, we want
12351 lui $tempreg,<sym> (BFD_RELOC_HI16_S)
12352 <op> op[0],<sym>($tempreg) (BFD_RELOC_LO16)
12353 If we have a constant, we need two instructions anyhow,
12354 so we always use the latter form.
12355
12356 If we have a base register, and this is a reference to a
12357 GP relative symbol, we want
12358 addu $tempreg,$breg,$gp
12359 <op> op[0],<sym>($tempreg) (BFD_RELOC_GPREL16)
12360 Otherwise we want
12361 lui $tempreg,<sym> (BFD_RELOC_HI16_S)
12362 addu $tempreg,$tempreg,$breg
12363 <op> op[0],<sym>($tempreg) (BFD_RELOC_LO16)
12364 With a constant we always use the latter case.
12365
12366 With 64bit address space and no base register and $at usable,
12367 we want
12368 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
12369 lui $at,<sym> (BFD_RELOC_HI16_S)
12370 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
12371 dsll32 $tempreg,0
12372 daddu $tempreg,$at
12373 <op> op[0],<sym>($tempreg) (BFD_RELOC_LO16)
12374 If we have a base register, we want
12375 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
12376 lui $at,<sym> (BFD_RELOC_HI16_S)
12377 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
12378 daddu $at,$breg
12379 dsll32 $tempreg,0
12380 daddu $tempreg,$at
12381 <op> op[0],<sym>($tempreg) (BFD_RELOC_LO16)
12382
12383 Without $at we can't generate the optimal path for superscalar
12384 processors here since this would require two temporary registers.
12385 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
12386 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
12387 dsll $tempreg,16
12388 daddiu $tempreg,<sym> (BFD_RELOC_HI16_S)
12389 dsll $tempreg,16
12390 <op> op[0],<sym>($tempreg) (BFD_RELOC_LO16)
12391 If we have a base register, we want
12392 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
12393 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
12394 dsll $tempreg,16
12395 daddiu $tempreg,<sym> (BFD_RELOC_HI16_S)
12396 dsll $tempreg,16
12397 daddu $tempreg,$tempreg,$breg
12398 <op> op[0],<sym>($tempreg) (BFD_RELOC_LO16)
12399
12400 For GP relative symbols in 64bit address space we can use
12401 the same sequence as in 32bit address space. */
12402 if (HAVE_64BIT_SYMBOLS)
12403 {
12404 if ((valueT) offset_expr.X_add_number <= MAX_GPREL_OFFSET
12405 && !nopic_need_relax (offset_expr.X_add_symbol, 1))
12406 {
12407 relax_start (offset_expr.X_add_symbol);
12408 if (breg == 0)
12409 {
12410 macro_build (&offset_expr, s, fmt, op[0],
12411 BFD_RELOC_GPREL16, mips_gp_register);
12412 }
12413 else
12414 {
12415 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
12416 tempreg, breg, mips_gp_register);
12417 macro_build (&offset_expr, s, fmt, op[0],
12418 BFD_RELOC_GPREL16, tempreg);
12419 }
12420 relax_switch ();
12421 }
12422
12423 if (used_at == 0 && mips_opts.at)
12424 {
12425 macro_build (&offset_expr, "lui", LUI_FMT, tempreg,
12426 BFD_RELOC_MIPS_HIGHEST);
12427 macro_build (&offset_expr, "lui", LUI_FMT, AT,
12428 BFD_RELOC_HI16_S);
12429 macro_build (&offset_expr, "daddiu", "t,r,j", tempreg,
12430 tempreg, BFD_RELOC_MIPS_HIGHER);
12431 if (breg != 0)
12432 macro_build (NULL, "daddu", "d,v,t", AT, AT, breg);
12433 macro_build (NULL, "dsll32", SHFT_FMT, tempreg, tempreg, 0);
12434 macro_build (NULL, "daddu", "d,v,t", tempreg, tempreg, AT);
12435 macro_build (&offset_expr, s, fmt, op[0], BFD_RELOC_LO16,
12436 tempreg);
12437 used_at = 1;
12438 }
12439 else
12440 {
12441 macro_build (&offset_expr, "lui", LUI_FMT, tempreg,
12442 BFD_RELOC_MIPS_HIGHEST);
12443 macro_build (&offset_expr, "daddiu", "t,r,j", tempreg,
12444 tempreg, BFD_RELOC_MIPS_HIGHER);
12445 macro_build (NULL, "dsll", SHFT_FMT, tempreg, tempreg, 16);
12446 macro_build (&offset_expr, "daddiu", "t,r,j", tempreg,
12447 tempreg, BFD_RELOC_HI16_S);
12448 macro_build (NULL, "dsll", SHFT_FMT, tempreg, tempreg, 16);
12449 if (breg != 0)
12450 macro_build (NULL, "daddu", "d,v,t",
12451 tempreg, tempreg, breg);
12452 macro_build (&offset_expr, s, fmt, op[0],
12453 BFD_RELOC_LO16, tempreg);
12454 }
12455
12456 if (mips_relax.sequence)
12457 relax_end ();
12458 break;
12459 }
12460
12461 if (breg == 0)
12462 {
12463 if ((valueT) offset_expr.X_add_number <= MAX_GPREL_OFFSET
12464 && !nopic_need_relax (offset_expr.X_add_symbol, 1))
12465 {
12466 relax_start (offset_expr.X_add_symbol);
12467 macro_build (&offset_expr, s, fmt, op[0], BFD_RELOC_GPREL16,
12468 mips_gp_register);
12469 relax_switch ();
12470 }
12471 macro_build_lui (&offset_expr, tempreg);
12472 macro_build (&offset_expr, s, fmt, op[0],
12473 BFD_RELOC_LO16, tempreg);
12474 if (mips_relax.sequence)
12475 relax_end ();
12476 }
12477 else
12478 {
12479 if ((valueT) offset_expr.X_add_number <= MAX_GPREL_OFFSET
12480 && !nopic_need_relax (offset_expr.X_add_symbol, 1))
12481 {
12482 relax_start (offset_expr.X_add_symbol);
12483 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
12484 tempreg, breg, mips_gp_register);
12485 macro_build (&offset_expr, s, fmt, op[0],
12486 BFD_RELOC_GPREL16, tempreg);
12487 relax_switch ();
12488 }
12489 macro_build_lui (&offset_expr, tempreg);
12490 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
12491 tempreg, tempreg, breg);
12492 macro_build (&offset_expr, s, fmt, op[0],
12493 BFD_RELOC_LO16, tempreg);
12494 if (mips_relax.sequence)
12495 relax_end ();
12496 }
12497 }
12498 else if (!mips_big_got)
12499 {
12500 int lw_reloc_type = (int) BFD_RELOC_MIPS_GOT16;
12501
12502 /* If this is a reference to an external symbol, we want
12503 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
12504 nop
12505 <op> op[0],0($tempreg)
12506 Otherwise we want
12507 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
12508 nop
12509 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
12510 <op> op[0],0($tempreg)
12511
12512 For NewABI, we want
12513 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT_PAGE)
12514 <op> op[0],<sym>($tempreg) (BFD_RELOC_MIPS_GOT_OFST)
12515
12516 If there is a base register, we add it to $tempreg before
12517 the <op>. If there is a constant, we stick it in the
12518 <op> instruction. We don't handle constants larger than
12519 16 bits, because we have no way to load the upper 16 bits
12520 (actually, we could handle them for the subset of cases
12521 in which we are not using $at). */
12522 gas_assert (offset_expr.X_op == O_symbol);
12523 if (HAVE_NEWABI)
12524 {
12525 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
12526 BFD_RELOC_MIPS_GOT_PAGE, mips_gp_register);
12527 if (breg != 0)
12528 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
12529 tempreg, tempreg, breg);
12530 macro_build (&offset_expr, s, fmt, op[0],
12531 BFD_RELOC_MIPS_GOT_OFST, tempreg);
12532 break;
12533 }
12534 expr1.X_add_number = offset_expr.X_add_number;
12535 offset_expr.X_add_number = 0;
12536 if (expr1.X_add_number < -0x8000
12537 || expr1.X_add_number >= 0x8000)
12538 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
12539 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
12540 lw_reloc_type, mips_gp_register);
12541 load_delay_nop ();
12542 relax_start (offset_expr.X_add_symbol);
12543 relax_switch ();
12544 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j", tempreg,
12545 tempreg, BFD_RELOC_LO16);
12546 relax_end ();
12547 if (breg != 0)
12548 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
12549 tempreg, tempreg, breg);
12550 macro_build (&expr1, s, fmt, op[0], BFD_RELOC_LO16, tempreg);
12551 }
12552 else if (mips_big_got && !HAVE_NEWABI)
12553 {
12554 int gpdelay;
12555
12556 /* If this is a reference to an external symbol, we want
12557 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
12558 addu $tempreg,$tempreg,$gp
12559 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
12560 <op> op[0],0($tempreg)
12561 Otherwise we want
12562 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
12563 nop
12564 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
12565 <op> op[0],0($tempreg)
12566 If there is a base register, we add it to $tempreg before
12567 the <op>. If there is a constant, we stick it in the
12568 <op> instruction. We don't handle constants larger than
12569 16 bits, because we have no way to load the upper 16 bits
12570 (actually, we could handle them for the subset of cases
12571 in which we are not using $at). */
12572 gas_assert (offset_expr.X_op == O_symbol);
12573 expr1.X_add_number = offset_expr.X_add_number;
12574 offset_expr.X_add_number = 0;
12575 if (expr1.X_add_number < -0x8000
12576 || expr1.X_add_number >= 0x8000)
12577 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
12578 gpdelay = reg_needs_delay (mips_gp_register);
12579 relax_start (offset_expr.X_add_symbol);
12580 macro_build (&offset_expr, "lui", LUI_FMT, tempreg,
12581 BFD_RELOC_MIPS_GOT_HI16);
12582 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", tempreg, tempreg,
12583 mips_gp_register);
12584 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
12585 BFD_RELOC_MIPS_GOT_LO16, tempreg);
12586 relax_switch ();
12587 if (gpdelay)
12588 macro_build (NULL, "nop", "");
12589 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
12590 BFD_RELOC_MIPS_GOT16, mips_gp_register);
12591 load_delay_nop ();
12592 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j", tempreg,
12593 tempreg, BFD_RELOC_LO16);
12594 relax_end ();
12595
12596 if (breg != 0)
12597 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
12598 tempreg, tempreg, breg);
12599 macro_build (&expr1, s, fmt, op[0], BFD_RELOC_LO16, tempreg);
12600 }
12601 else if (mips_big_got && HAVE_NEWABI)
12602 {
12603 /* If this is a reference to an external symbol, we want
12604 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
12605 add $tempreg,$tempreg,$gp
12606 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
12607 <op> op[0],<ofst>($tempreg)
12608 Otherwise, for local symbols, we want:
12609 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT_PAGE)
12610 <op> op[0],<sym>($tempreg) (BFD_RELOC_MIPS_GOT_OFST) */
12611 gas_assert (offset_expr.X_op == O_symbol);
12612 expr1.X_add_number = offset_expr.X_add_number;
12613 offset_expr.X_add_number = 0;
12614 if (expr1.X_add_number < -0x8000
12615 || expr1.X_add_number >= 0x8000)
12616 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
12617 relax_start (offset_expr.X_add_symbol);
12618 macro_build (&offset_expr, "lui", LUI_FMT, tempreg,
12619 BFD_RELOC_MIPS_GOT_HI16);
12620 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", tempreg, tempreg,
12621 mips_gp_register);
12622 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
12623 BFD_RELOC_MIPS_GOT_LO16, tempreg);
12624 if (breg != 0)
12625 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
12626 tempreg, tempreg, breg);
12627 macro_build (&expr1, s, fmt, op[0], BFD_RELOC_LO16, tempreg);
12628
12629 relax_switch ();
12630 offset_expr.X_add_number = expr1.X_add_number;
12631 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
12632 BFD_RELOC_MIPS_GOT_PAGE, mips_gp_register);
12633 if (breg != 0)
12634 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
12635 tempreg, tempreg, breg);
12636 macro_build (&offset_expr, s, fmt, op[0],
12637 BFD_RELOC_MIPS_GOT_OFST, tempreg);
12638 relax_end ();
12639 }
12640 else
12641 abort ();
12642
12643 break;
12644
12645 case M_JRADDIUSP:
12646 gas_assert (mips_opts.micromips);
12647 gas_assert (mips_opts.insn32);
12648 start_noreorder ();
12649 macro_build (NULL, "jr", "s", RA);
12650 expr1.X_add_number = op[0] << 2;
12651 macro_build (&expr1, "addiu", "t,r,j", SP, SP, BFD_RELOC_LO16);
12652 end_noreorder ();
12653 break;
12654
12655 case M_JRC:
12656 gas_assert (mips_opts.micromips);
12657 gas_assert (mips_opts.insn32);
12658 macro_build (NULL, "jr", "s", op[0]);
12659 if (mips_opts.noreorder)
12660 macro_build (NULL, "nop", "");
12661 break;
12662
12663 case M_LI:
12664 case M_LI_S:
12665 load_register (op[0], &imm_expr, 0);
12666 break;
12667
12668 case M_DLI:
12669 load_register (op[0], &imm_expr, 1);
12670 break;
12671
12672 case M_LI_SS:
12673 if (imm_expr.X_op == O_constant)
12674 {
12675 used_at = 1;
12676 load_register (AT, &imm_expr, 0);
12677 macro_build (NULL, "mtc1", "t,G", AT, op[0]);
12678 break;
12679 }
12680 else
12681 {
12682 gas_assert (imm_expr.X_op == O_absent
12683 && offset_expr.X_op == O_symbol
12684 && strcmp (segment_name (S_GET_SEGMENT
12685 (offset_expr.X_add_symbol)),
12686 ".lit4") == 0
12687 && offset_expr.X_add_number == 0);
12688 macro_build (&offset_expr, "lwc1", "T,o(b)", op[0],
12689 BFD_RELOC_MIPS_LITERAL, mips_gp_register);
12690 break;
12691 }
12692
12693 case M_LI_D:
12694 /* Check if we have a constant in IMM_EXPR. If the GPRs are 64 bits
12695 wide, IMM_EXPR is the entire value. Otherwise IMM_EXPR is the high
12696 order 32 bits of the value and the low order 32 bits are either
12697 zero or in OFFSET_EXPR. */
12698 if (imm_expr.X_op == O_constant)
12699 {
12700 if (GPR_SIZE == 64)
12701 load_register (op[0], &imm_expr, 1);
12702 else
12703 {
12704 int hreg, lreg;
12705
12706 if (target_big_endian)
12707 {
12708 hreg = op[0];
12709 lreg = op[0] + 1;
12710 }
12711 else
12712 {
12713 hreg = op[0] + 1;
12714 lreg = op[0];
12715 }
12716
12717 if (hreg <= 31)
12718 load_register (hreg, &imm_expr, 0);
12719 if (lreg <= 31)
12720 {
12721 if (offset_expr.X_op == O_absent)
12722 move_register (lreg, 0);
12723 else
12724 {
12725 gas_assert (offset_expr.X_op == O_constant);
12726 load_register (lreg, &offset_expr, 0);
12727 }
12728 }
12729 }
12730 break;
12731 }
12732 gas_assert (imm_expr.X_op == O_absent);
12733
12734 /* We know that sym is in the .rdata section. First we get the
12735 upper 16 bits of the address. */
12736 if (mips_pic == NO_PIC)
12737 {
12738 macro_build_lui (&offset_expr, AT);
12739 used_at = 1;
12740 }
12741 else
12742 {
12743 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", AT,
12744 BFD_RELOC_MIPS_GOT16, mips_gp_register);
12745 used_at = 1;
12746 }
12747
12748 /* Now we load the register(s). */
12749 if (GPR_SIZE == 64)
12750 {
12751 used_at = 1;
12752 macro_build (&offset_expr, "ld", "t,o(b)", op[0],
12753 BFD_RELOC_LO16, AT);
12754 }
12755 else
12756 {
12757 used_at = 1;
12758 macro_build (&offset_expr, "lw", "t,o(b)", op[0],
12759 BFD_RELOC_LO16, AT);
12760 if (op[0] != RA)
12761 {
12762 /* FIXME: How in the world do we deal with the possible
12763 overflow here? */
12764 offset_expr.X_add_number += 4;
12765 macro_build (&offset_expr, "lw", "t,o(b)",
12766 op[0] + 1, BFD_RELOC_LO16, AT);
12767 }
12768 }
12769 break;
12770
12771 case M_LI_DD:
12772 /* Check if we have a constant in IMM_EXPR. If the FPRs are 64 bits
12773 wide, IMM_EXPR is the entire value and the GPRs are known to be 64
12774 bits wide as well. Otherwise IMM_EXPR is the high order 32 bits of
12775 the value and the low order 32 bits are either zero or in
12776 OFFSET_EXPR. */
12777 if (imm_expr.X_op == O_constant)
12778 {
12779 used_at = 1;
12780 load_register (AT, &imm_expr, FPR_SIZE == 64);
12781 if (FPR_SIZE == 64 && GPR_SIZE == 64)
12782 macro_build (NULL, "dmtc1", "t,S", AT, op[0]);
12783 else
12784 {
12785 if (ISA_HAS_MXHC1 (mips_opts.isa))
12786 macro_build (NULL, "mthc1", "t,G", AT, op[0]);
12787 else if (FPR_SIZE != 32)
12788 as_bad (_("Unable to generate `%s' compliant code "
12789 "without mthc1"),
12790 (FPR_SIZE == 64) ? "fp64" : "fpxx");
12791 else
12792 macro_build (NULL, "mtc1", "t,G", AT, op[0] + 1);
12793 if (offset_expr.X_op == O_absent)
12794 macro_build (NULL, "mtc1", "t,G", 0, op[0]);
12795 else
12796 {
12797 gas_assert (offset_expr.X_op == O_constant);
12798 load_register (AT, &offset_expr, 0);
12799 macro_build (NULL, "mtc1", "t,G", AT, op[0]);
12800 }
12801 }
12802 break;
12803 }
12804
12805 gas_assert (imm_expr.X_op == O_absent
12806 && offset_expr.X_op == O_symbol
12807 && offset_expr.X_add_number == 0);
12808 s = segment_name (S_GET_SEGMENT (offset_expr.X_add_symbol));
12809 if (strcmp (s, ".lit8") == 0)
12810 {
12811 op[2] = mips_gp_register;
12812 offset_reloc[0] = BFD_RELOC_MIPS_LITERAL;
12813 offset_reloc[1] = BFD_RELOC_UNUSED;
12814 offset_reloc[2] = BFD_RELOC_UNUSED;
12815 }
12816 else
12817 {
12818 gas_assert (strcmp (s, RDATA_SECTION_NAME) == 0);
12819 used_at = 1;
12820 if (mips_pic != NO_PIC)
12821 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", AT,
12822 BFD_RELOC_MIPS_GOT16, mips_gp_register);
12823 else
12824 {
12825 /* FIXME: This won't work for a 64 bit address. */
12826 macro_build_lui (&offset_expr, AT);
12827 }
12828
12829 op[2] = AT;
12830 offset_reloc[0] = BFD_RELOC_LO16;
12831 offset_reloc[1] = BFD_RELOC_UNUSED;
12832 offset_reloc[2] = BFD_RELOC_UNUSED;
12833 }
12834 align = 8;
12835 /* Fall through. */
12836
12837 case M_L_DAB:
12838 /* The MIPS assembler seems to check for X_add_number not
12839 being double aligned and generating:
12840 lui at,%hi(foo+1)
12841 addu at,at,v1
12842 addiu at,at,%lo(foo+1)
12843 lwc1 f2,0(at)
12844 lwc1 f3,4(at)
12845 But, the resulting address is the same after relocation so why
12846 generate the extra instruction? */
12847 /* Itbl support may require additional care here. */
12848 coproc = 1;
12849 fmt = "T,o(b)";
12850 if (CPU_HAS_LDC1_SDC1 (mips_opts.arch))
12851 {
12852 s = "ldc1";
12853 goto ld_st;
12854 }
12855 s = "lwc1";
12856 goto ldd_std;
12857
12858 case M_S_DAB:
12859 gas_assert (!mips_opts.micromips);
12860 /* Itbl support may require additional care here. */
12861 coproc = 1;
12862 fmt = "T,o(b)";
12863 if (CPU_HAS_LDC1_SDC1 (mips_opts.arch))
12864 {
12865 s = "sdc1";
12866 goto ld_st;
12867 }
12868 s = "swc1";
12869 goto ldd_std;
12870
12871 case M_LQ_AB:
12872 fmt = "t,o(b)";
12873 s = "lq";
12874 goto ld;
12875
12876 case M_SQ_AB:
12877 fmt = "t,o(b)";
12878 s = "sq";
12879 goto ld_st;
12880
12881 case M_LD_AB:
12882 fmt = "t,o(b)";
12883 if (GPR_SIZE == 64)
12884 {
12885 s = "ld";
12886 goto ld;
12887 }
12888 s = "lw";
12889 goto ldd_std;
12890
12891 case M_SD_AB:
12892 fmt = "t,o(b)";
12893 if (GPR_SIZE == 64)
12894 {
12895 s = "sd";
12896 goto ld_st;
12897 }
12898 s = "sw";
12899
12900 ldd_std:
12901 /* Even on a big endian machine $fn comes before $fn+1. We have
12902 to adjust when loading from memory. We set coproc if we must
12903 load $fn+1 first. */
12904 /* Itbl support may require additional care here. */
12905 if (!target_big_endian)
12906 coproc = 0;
12907
12908 breg = op[2];
12909 if (small_offset_p (0, align, 16))
12910 {
12911 ep = &offset_expr;
12912 if (!small_offset_p (4, align, 16))
12913 {
12914 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j", AT, breg,
12915 -1, offset_reloc[0], offset_reloc[1],
12916 offset_reloc[2]);
12917 expr1.X_add_number = 0;
12918 ep = &expr1;
12919 breg = AT;
12920 used_at = 1;
12921 offset_reloc[0] = BFD_RELOC_LO16;
12922 offset_reloc[1] = BFD_RELOC_UNUSED;
12923 offset_reloc[2] = BFD_RELOC_UNUSED;
12924 }
12925 if (strcmp (s, "lw") == 0 && op[0] == breg)
12926 {
12927 ep->X_add_number += 4;
12928 macro_build (ep, s, fmt, op[0] + 1, -1, offset_reloc[0],
12929 offset_reloc[1], offset_reloc[2], breg);
12930 ep->X_add_number -= 4;
12931 macro_build (ep, s, fmt, op[0], -1, offset_reloc[0],
12932 offset_reloc[1], offset_reloc[2], breg);
12933 }
12934 else
12935 {
12936 macro_build (ep, s, fmt, coproc ? op[0] + 1 : op[0], -1,
12937 offset_reloc[0], offset_reloc[1], offset_reloc[2],
12938 breg);
12939 ep->X_add_number += 4;
12940 macro_build (ep, s, fmt, coproc ? op[0] : op[0] + 1, -1,
12941 offset_reloc[0], offset_reloc[1], offset_reloc[2],
12942 breg);
12943 }
12944 break;
12945 }
12946
12947 if (offset_expr.X_op != O_symbol
12948 && offset_expr.X_op != O_constant)
12949 {
12950 as_bad (_("expression too complex"));
12951 offset_expr.X_op = O_constant;
12952 }
12953
12954 if (HAVE_32BIT_ADDRESSES
12955 && !IS_SEXT_32BIT_NUM (offset_expr.X_add_number))
12956 {
12957 char value [32];
12958
12959 sprintf_vma (value, offset_expr.X_add_number);
12960 as_bad (_("number (0x%s) larger than 32 bits"), value);
12961 }
12962
12963 if (mips_pic == NO_PIC || offset_expr.X_op == O_constant)
12964 {
12965 /* If this is a reference to a GP relative symbol, we want
12966 <op> op[0],<sym>($gp) (BFD_RELOC_GPREL16)
12967 <op> op[0]+1,<sym>+4($gp) (BFD_RELOC_GPREL16)
12968 If we have a base register, we use this
12969 addu $at,$breg,$gp
12970 <op> op[0],<sym>($at) (BFD_RELOC_GPREL16)
12971 <op> op[0]+1,<sym>+4($at) (BFD_RELOC_GPREL16)
12972 If this is not a GP relative symbol, we want
12973 lui $at,<sym> (BFD_RELOC_HI16_S)
12974 <op> op[0],<sym>($at) (BFD_RELOC_LO16)
12975 <op> op[0]+1,<sym>+4($at) (BFD_RELOC_LO16)
12976 If there is a base register, we add it to $at after the
12977 lui instruction. If there is a constant, we always use
12978 the last case. */
12979 if (offset_expr.X_op == O_symbol
12980 && (valueT) offset_expr.X_add_number <= MAX_GPREL_OFFSET
12981 && !nopic_need_relax (offset_expr.X_add_symbol, 1))
12982 {
12983 relax_start (offset_expr.X_add_symbol);
12984 if (breg == 0)
12985 {
12986 tempreg = mips_gp_register;
12987 }
12988 else
12989 {
12990 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
12991 AT, breg, mips_gp_register);
12992 tempreg = AT;
12993 used_at = 1;
12994 }
12995
12996 /* Itbl support may require additional care here. */
12997 macro_build (&offset_expr, s, fmt, coproc ? op[0] + 1 : op[0],
12998 BFD_RELOC_GPREL16, tempreg);
12999 offset_expr.X_add_number += 4;
13000
13001 /* Set mips_optimize to 2 to avoid inserting an
13002 undesired nop. */
13003 hold_mips_optimize = mips_optimize;
13004 mips_optimize = 2;
13005 /* Itbl support may require additional care here. */
13006 macro_build (&offset_expr, s, fmt, coproc ? op[0] : op[0] + 1,
13007 BFD_RELOC_GPREL16, tempreg);
13008 mips_optimize = hold_mips_optimize;
13009
13010 relax_switch ();
13011
13012 offset_expr.X_add_number -= 4;
13013 }
13014 used_at = 1;
13015 if (offset_high_part (offset_expr.X_add_number, 16)
13016 != offset_high_part (offset_expr.X_add_number + 4, 16))
13017 {
13018 load_address (AT, &offset_expr, &used_at);
13019 offset_expr.X_op = O_constant;
13020 offset_expr.X_add_number = 0;
13021 }
13022 else
13023 macro_build_lui (&offset_expr, AT);
13024 if (breg != 0)
13025 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", AT, breg, AT);
13026 /* Itbl support may require additional care here. */
13027 macro_build (&offset_expr, s, fmt, coproc ? op[0] + 1 : op[0],
13028 BFD_RELOC_LO16, AT);
13029 /* FIXME: How do we handle overflow here? */
13030 offset_expr.X_add_number += 4;
13031 /* Itbl support may require additional care here. */
13032 macro_build (&offset_expr, s, fmt, coproc ? op[0] : op[0] + 1,
13033 BFD_RELOC_LO16, AT);
13034 if (mips_relax.sequence)
13035 relax_end ();
13036 }
13037 else if (!mips_big_got)
13038 {
13039 /* If this is a reference to an external symbol, we want
13040 lw $at,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
13041 nop
13042 <op> op[0],0($at)
13043 <op> op[0]+1,4($at)
13044 Otherwise we want
13045 lw $at,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
13046 nop
13047 <op> op[0],<sym>($at) (BFD_RELOC_LO16)
13048 <op> op[0]+1,<sym>+4($at) (BFD_RELOC_LO16)
13049 If there is a base register we add it to $at before the
13050 lwc1 instructions. If there is a constant we include it
13051 in the lwc1 instructions. */
13052 used_at = 1;
13053 expr1.X_add_number = offset_expr.X_add_number;
13054 if (expr1.X_add_number < -0x8000
13055 || expr1.X_add_number >= 0x8000 - 4)
13056 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
13057 load_got_offset (AT, &offset_expr);
13058 load_delay_nop ();
13059 if (breg != 0)
13060 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", AT, breg, AT);
13061
13062 /* Set mips_optimize to 2 to avoid inserting an undesired
13063 nop. */
13064 hold_mips_optimize = mips_optimize;
13065 mips_optimize = 2;
13066
13067 /* Itbl support may require additional care here. */
13068 relax_start (offset_expr.X_add_symbol);
13069 macro_build (&expr1, s, fmt, coproc ? op[0] + 1 : op[0],
13070 BFD_RELOC_LO16, AT);
13071 expr1.X_add_number += 4;
13072 macro_build (&expr1, s, fmt, coproc ? op[0] : op[0] + 1,
13073 BFD_RELOC_LO16, AT);
13074 relax_switch ();
13075 macro_build (&offset_expr, s, fmt, coproc ? op[0] + 1 : op[0],
13076 BFD_RELOC_LO16, AT);
13077 offset_expr.X_add_number += 4;
13078 macro_build (&offset_expr, s, fmt, coproc ? op[0] : op[0] + 1,
13079 BFD_RELOC_LO16, AT);
13080 relax_end ();
13081
13082 mips_optimize = hold_mips_optimize;
13083 }
13084 else if (mips_big_got)
13085 {
13086 int gpdelay;
13087
13088 /* If this is a reference to an external symbol, we want
13089 lui $at,<sym> (BFD_RELOC_MIPS_GOT_HI16)
13090 addu $at,$at,$gp
13091 lw $at,<sym>($at) (BFD_RELOC_MIPS_GOT_LO16)
13092 nop
13093 <op> op[0],0($at)
13094 <op> op[0]+1,4($at)
13095 Otherwise we want
13096 lw $at,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
13097 nop
13098 <op> op[0],<sym>($at) (BFD_RELOC_LO16)
13099 <op> op[0]+1,<sym>+4($at) (BFD_RELOC_LO16)
13100 If there is a base register we add it to $at before the
13101 lwc1 instructions. If there is a constant we include it
13102 in the lwc1 instructions. */
13103 used_at = 1;
13104 expr1.X_add_number = offset_expr.X_add_number;
13105 offset_expr.X_add_number = 0;
13106 if (expr1.X_add_number < -0x8000
13107 || expr1.X_add_number >= 0x8000 - 4)
13108 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
13109 gpdelay = reg_needs_delay (mips_gp_register);
13110 relax_start (offset_expr.X_add_symbol);
13111 macro_build (&offset_expr, "lui", LUI_FMT,
13112 AT, BFD_RELOC_MIPS_GOT_HI16);
13113 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
13114 AT, AT, mips_gp_register);
13115 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
13116 AT, BFD_RELOC_MIPS_GOT_LO16, AT);
13117 load_delay_nop ();
13118 if (breg != 0)
13119 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", AT, breg, AT);
13120 /* Itbl support may require additional care here. */
13121 macro_build (&expr1, s, fmt, coproc ? op[0] + 1 : op[0],
13122 BFD_RELOC_LO16, AT);
13123 expr1.X_add_number += 4;
13124
13125 /* Set mips_optimize to 2 to avoid inserting an undesired
13126 nop. */
13127 hold_mips_optimize = mips_optimize;
13128 mips_optimize = 2;
13129 /* Itbl support may require additional care here. */
13130 macro_build (&expr1, s, fmt, coproc ? op[0] : op[0] + 1,
13131 BFD_RELOC_LO16, AT);
13132 mips_optimize = hold_mips_optimize;
13133 expr1.X_add_number -= 4;
13134
13135 relax_switch ();
13136 offset_expr.X_add_number = expr1.X_add_number;
13137 if (gpdelay)
13138 macro_build (NULL, "nop", "");
13139 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", AT,
13140 BFD_RELOC_MIPS_GOT16, mips_gp_register);
13141 load_delay_nop ();
13142 if (breg != 0)
13143 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", AT, breg, AT);
13144 /* Itbl support may require additional care here. */
13145 macro_build (&offset_expr, s, fmt, coproc ? op[0] + 1 : op[0],
13146 BFD_RELOC_LO16, AT);
13147 offset_expr.X_add_number += 4;
13148
13149 /* Set mips_optimize to 2 to avoid inserting an undesired
13150 nop. */
13151 hold_mips_optimize = mips_optimize;
13152 mips_optimize = 2;
13153 /* Itbl support may require additional care here. */
13154 macro_build (&offset_expr, s, fmt, coproc ? op[0] : op[0] + 1,
13155 BFD_RELOC_LO16, AT);
13156 mips_optimize = hold_mips_optimize;
13157 relax_end ();
13158 }
13159 else
13160 abort ();
13161
13162 break;
13163
13164 case M_SAA_AB:
13165 s = "saa";
13166 goto saa_saad;
13167 case M_SAAD_AB:
13168 s = "saad";
13169 saa_saad:
13170 gas_assert (!mips_opts.micromips);
13171 offbits = 0;
13172 fmt = "t,(b)";
13173 goto ld_st;
13174
13175 /* New code added to support COPZ instructions.
13176 This code builds table entries out of the macros in mip_opcodes.
13177 R4000 uses interlocks to handle coproc delays.
13178 Other chips (like the R3000) require nops to be inserted for delays.
13179
13180 FIXME: Currently, we require that the user handle delays.
13181 In order to fill delay slots for non-interlocked chips,
13182 we must have a way to specify delays based on the coprocessor.
13183 Eg. 4 cycles if load coproc reg from memory, 1 if in cache, etc.
13184 What are the side-effects of the cop instruction?
13185 What cache support might we have and what are its effects?
13186 Both coprocessor & memory require delays. how long???
13187 What registers are read/set/modified?
13188
13189 If an itbl is provided to interpret cop instructions,
13190 this knowledge can be encoded in the itbl spec. */
13191
13192 case M_COP0:
13193 s = "c0";
13194 goto copz;
13195 case M_COP1:
13196 s = "c1";
13197 goto copz;
13198 case M_COP2:
13199 s = "c2";
13200 goto copz;
13201 case M_COP3:
13202 s = "c3";
13203 copz:
13204 gas_assert (!mips_opts.micromips);
13205 /* For now we just do C (same as Cz). The parameter will be
13206 stored in insn_opcode by mips_ip. */
13207 macro_build (NULL, s, "C", (int) ip->insn_opcode);
13208 break;
13209
13210 case M_MOVE:
13211 move_register (op[0], op[1]);
13212 break;
13213
13214 case M_MOVEP:
13215 gas_assert (mips_opts.micromips);
13216 gas_assert (mips_opts.insn32);
13217 move_register (micromips_to_32_reg_h_map1[op[0]],
13218 micromips_to_32_reg_m_map[op[1]]);
13219 move_register (micromips_to_32_reg_h_map2[op[0]],
13220 micromips_to_32_reg_n_map[op[2]]);
13221 break;
13222
13223 case M_DMUL:
13224 dbl = 1;
13225 /* Fall through. */
13226 case M_MUL:
13227 if (mips_opts.arch == CPU_R5900)
13228 macro_build (NULL, dbl ? "dmultu" : "multu", "d,s,t", op[0], op[1],
13229 op[2]);
13230 else
13231 {
13232 macro_build (NULL, dbl ? "dmultu" : "multu", "s,t", op[1], op[2]);
13233 macro_build (NULL, "mflo", MFHL_FMT, op[0]);
13234 }
13235 break;
13236
13237 case M_DMUL_I:
13238 dbl = 1;
13239 /* Fall through. */
13240 case M_MUL_I:
13241 /* The MIPS assembler some times generates shifts and adds. I'm
13242 not trying to be that fancy. GCC should do this for us
13243 anyway. */
13244 used_at = 1;
13245 load_register (AT, &imm_expr, dbl);
13246 macro_build (NULL, dbl ? "dmult" : "mult", "s,t", op[1], AT);
13247 macro_build (NULL, "mflo", MFHL_FMT, op[0]);
13248 break;
13249
13250 case M_DMULO_I:
13251 dbl = 1;
13252 /* Fall through. */
13253 case M_MULO_I:
13254 imm = 1;
13255 goto do_mulo;
13256
13257 case M_DMULO:
13258 dbl = 1;
13259 /* Fall through. */
13260 case M_MULO:
13261 do_mulo:
13262 start_noreorder ();
13263 used_at = 1;
13264 if (imm)
13265 load_register (AT, &imm_expr, dbl);
13266 macro_build (NULL, dbl ? "dmult" : "mult", "s,t",
13267 op[1], imm ? AT : op[2]);
13268 macro_build (NULL, "mflo", MFHL_FMT, op[0]);
13269 macro_build (NULL, dbl ? "dsra32" : "sra", SHFT_FMT, op[0], op[0], 31);
13270 macro_build (NULL, "mfhi", MFHL_FMT, AT);
13271 if (mips_trap)
13272 macro_build (NULL, "tne", TRAP_FMT, op[0], AT, 6);
13273 else
13274 {
13275 if (mips_opts.micromips)
13276 micromips_label_expr (&label_expr);
13277 else
13278 label_expr.X_add_number = 8;
13279 macro_build (&label_expr, "beq", "s,t,p", op[0], AT);
13280 macro_build (NULL, "nop", "");
13281 macro_build (NULL, "break", BRK_FMT, 6);
13282 if (mips_opts.micromips)
13283 micromips_add_label ();
13284 }
13285 end_noreorder ();
13286 macro_build (NULL, "mflo", MFHL_FMT, op[0]);
13287 break;
13288
13289 case M_DMULOU_I:
13290 dbl = 1;
13291 /* Fall through. */
13292 case M_MULOU_I:
13293 imm = 1;
13294 goto do_mulou;
13295
13296 case M_DMULOU:
13297 dbl = 1;
13298 /* Fall through. */
13299 case M_MULOU:
13300 do_mulou:
13301 start_noreorder ();
13302 used_at = 1;
13303 if (imm)
13304 load_register (AT, &imm_expr, dbl);
13305 macro_build (NULL, dbl ? "dmultu" : "multu", "s,t",
13306 op[1], imm ? AT : op[2]);
13307 macro_build (NULL, "mfhi", MFHL_FMT, AT);
13308 macro_build (NULL, "mflo", MFHL_FMT, op[0]);
13309 if (mips_trap)
13310 macro_build (NULL, "tne", TRAP_FMT, AT, ZERO, 6);
13311 else
13312 {
13313 if (mips_opts.micromips)
13314 micromips_label_expr (&label_expr);
13315 else
13316 label_expr.X_add_number = 8;
13317 macro_build (&label_expr, "beq", "s,t,p", AT, ZERO);
13318 macro_build (NULL, "nop", "");
13319 macro_build (NULL, "break", BRK_FMT, 6);
13320 if (mips_opts.micromips)
13321 micromips_add_label ();
13322 }
13323 end_noreorder ();
13324 break;
13325
13326 case M_DROL:
13327 if (ISA_HAS_DROR (mips_opts.isa) || CPU_HAS_DROR (mips_opts.arch))
13328 {
13329 if (op[0] == op[1])
13330 {
13331 tempreg = AT;
13332 used_at = 1;
13333 }
13334 else
13335 tempreg = op[0];
13336 macro_build (NULL, "dnegu", "d,w", tempreg, op[2]);
13337 macro_build (NULL, "drorv", "d,t,s", op[0], op[1], tempreg);
13338 break;
13339 }
13340 used_at = 1;
13341 macro_build (NULL, "dsubu", "d,v,t", AT, ZERO, op[2]);
13342 macro_build (NULL, "dsrlv", "d,t,s", AT, op[1], AT);
13343 macro_build (NULL, "dsllv", "d,t,s", op[0], op[1], op[2]);
13344 macro_build (NULL, "or", "d,v,t", op[0], op[0], AT);
13345 break;
13346
13347 case M_ROL:
13348 if (ISA_HAS_ROR (mips_opts.isa) || CPU_HAS_ROR (mips_opts.arch))
13349 {
13350 if (op[0] == op[1])
13351 {
13352 tempreg = AT;
13353 used_at = 1;
13354 }
13355 else
13356 tempreg = op[0];
13357 macro_build (NULL, "negu", "d,w", tempreg, op[2]);
13358 macro_build (NULL, "rorv", "d,t,s", op[0], op[1], tempreg);
13359 break;
13360 }
13361 used_at = 1;
13362 macro_build (NULL, "subu", "d,v,t", AT, ZERO, op[2]);
13363 macro_build (NULL, "srlv", "d,t,s", AT, op[1], AT);
13364 macro_build (NULL, "sllv", "d,t,s", op[0], op[1], op[2]);
13365 macro_build (NULL, "or", "d,v,t", op[0], op[0], AT);
13366 break;
13367
13368 case M_DROL_I:
13369 {
13370 unsigned int rot;
13371 const char *l;
13372 const char *rr;
13373
13374 rot = imm_expr.X_add_number & 0x3f;
13375 if (ISA_HAS_DROR (mips_opts.isa) || CPU_HAS_DROR (mips_opts.arch))
13376 {
13377 rot = (64 - rot) & 0x3f;
13378 if (rot >= 32)
13379 macro_build (NULL, "dror32", SHFT_FMT, op[0], op[1], rot - 32);
13380 else
13381 macro_build (NULL, "dror", SHFT_FMT, op[0], op[1], rot);
13382 break;
13383 }
13384 if (rot == 0)
13385 {
13386 macro_build (NULL, "dsrl", SHFT_FMT, op[0], op[1], 0);
13387 break;
13388 }
13389 l = (rot < 0x20) ? "dsll" : "dsll32";
13390 rr = ((0x40 - rot) < 0x20) ? "dsrl" : "dsrl32";
13391 rot &= 0x1f;
13392 used_at = 1;
13393 macro_build (NULL, l, SHFT_FMT, AT, op[1], rot);
13394 macro_build (NULL, rr, SHFT_FMT, op[0], op[1], (0x20 - rot) & 0x1f);
13395 macro_build (NULL, "or", "d,v,t", op[0], op[0], AT);
13396 }
13397 break;
13398
13399 case M_ROL_I:
13400 {
13401 unsigned int rot;
13402
13403 rot = imm_expr.X_add_number & 0x1f;
13404 if (ISA_HAS_ROR (mips_opts.isa) || CPU_HAS_ROR (mips_opts.arch))
13405 {
13406 macro_build (NULL, "ror", SHFT_FMT, op[0], op[1],
13407 (32 - rot) & 0x1f);
13408 break;
13409 }
13410 if (rot == 0)
13411 {
13412 macro_build (NULL, "srl", SHFT_FMT, op[0], op[1], 0);
13413 break;
13414 }
13415 used_at = 1;
13416 macro_build (NULL, "sll", SHFT_FMT, AT, op[1], rot);
13417 macro_build (NULL, "srl", SHFT_FMT, op[0], op[1], (0x20 - rot) & 0x1f);
13418 macro_build (NULL, "or", "d,v,t", op[0], op[0], AT);
13419 }
13420 break;
13421
13422 case M_DROR:
13423 if (ISA_HAS_DROR (mips_opts.isa) || CPU_HAS_DROR (mips_opts.arch))
13424 {
13425 macro_build (NULL, "drorv", "d,t,s", op[0], op[1], op[2]);
13426 break;
13427 }
13428 used_at = 1;
13429 macro_build (NULL, "dsubu", "d,v,t", AT, ZERO, op[2]);
13430 macro_build (NULL, "dsllv", "d,t,s", AT, op[1], AT);
13431 macro_build (NULL, "dsrlv", "d,t,s", op[0], op[1], op[2]);
13432 macro_build (NULL, "or", "d,v,t", op[0], op[0], AT);
13433 break;
13434
13435 case M_ROR:
13436 if (ISA_HAS_ROR (mips_opts.isa) || CPU_HAS_ROR (mips_opts.arch))
13437 {
13438 macro_build (NULL, "rorv", "d,t,s", op[0], op[1], op[2]);
13439 break;
13440 }
13441 used_at = 1;
13442 macro_build (NULL, "subu", "d,v,t", AT, ZERO, op[2]);
13443 macro_build (NULL, "sllv", "d,t,s", AT, op[1], AT);
13444 macro_build (NULL, "srlv", "d,t,s", op[0], op[1], op[2]);
13445 macro_build (NULL, "or", "d,v,t", op[0], op[0], AT);
13446 break;
13447
13448 case M_DROR_I:
13449 {
13450 unsigned int rot;
13451 const char *l;
13452 const char *rr;
13453
13454 rot = imm_expr.X_add_number & 0x3f;
13455 if (ISA_HAS_DROR (mips_opts.isa) || CPU_HAS_DROR (mips_opts.arch))
13456 {
13457 if (rot >= 32)
13458 macro_build (NULL, "dror32", SHFT_FMT, op[0], op[1], rot - 32);
13459 else
13460 macro_build (NULL, "dror", SHFT_FMT, op[0], op[1], rot);
13461 break;
13462 }
13463 if (rot == 0)
13464 {
13465 macro_build (NULL, "dsrl", SHFT_FMT, op[0], op[1], 0);
13466 break;
13467 }
13468 rr = (rot < 0x20) ? "dsrl" : "dsrl32";
13469 l = ((0x40 - rot) < 0x20) ? "dsll" : "dsll32";
13470 rot &= 0x1f;
13471 used_at = 1;
13472 macro_build (NULL, rr, SHFT_FMT, AT, op[1], rot);
13473 macro_build (NULL, l, SHFT_FMT, op[0], op[1], (0x20 - rot) & 0x1f);
13474 macro_build (NULL, "or", "d,v,t", op[0], op[0], AT);
13475 }
13476 break;
13477
13478 case M_ROR_I:
13479 {
13480 unsigned int rot;
13481
13482 rot = imm_expr.X_add_number & 0x1f;
13483 if (ISA_HAS_ROR (mips_opts.isa) || CPU_HAS_ROR (mips_opts.arch))
13484 {
13485 macro_build (NULL, "ror", SHFT_FMT, op[0], op[1], rot);
13486 break;
13487 }
13488 if (rot == 0)
13489 {
13490 macro_build (NULL, "srl", SHFT_FMT, op[0], op[1], 0);
13491 break;
13492 }
13493 used_at = 1;
13494 macro_build (NULL, "srl", SHFT_FMT, AT, op[1], rot);
13495 macro_build (NULL, "sll", SHFT_FMT, op[0], op[1], (0x20 - rot) & 0x1f);
13496 macro_build (NULL, "or", "d,v,t", op[0], op[0], AT);
13497 }
13498 break;
13499
13500 case M_SEQ:
13501 if (op[1] == 0)
13502 macro_build (&expr1, "sltiu", "t,r,j", op[0], op[2], BFD_RELOC_LO16);
13503 else if (op[2] == 0)
13504 macro_build (&expr1, "sltiu", "t,r,j", op[0], op[1], BFD_RELOC_LO16);
13505 else
13506 {
13507 macro_build (NULL, "xor", "d,v,t", op[0], op[1], op[2]);
13508 macro_build (&expr1, "sltiu", "t,r,j", op[0], op[0], BFD_RELOC_LO16);
13509 }
13510 break;
13511
13512 case M_SEQ_I:
13513 if (imm_expr.X_add_number == 0)
13514 {
13515 macro_build (&expr1, "sltiu", "t,r,j", op[0], op[1], BFD_RELOC_LO16);
13516 break;
13517 }
13518 if (op[1] == 0)
13519 {
13520 as_warn (_("instruction %s: result is always false"),
13521 ip->insn_mo->name);
13522 move_register (op[0], 0);
13523 break;
13524 }
13525 if (CPU_HAS_SEQ (mips_opts.arch)
13526 && -512 <= imm_expr.X_add_number
13527 && imm_expr.X_add_number < 512)
13528 {
13529 macro_build (NULL, "seqi", "t,r,+Q", op[0], op[1],
13530 (int) imm_expr.X_add_number);
13531 break;
13532 }
13533 if (imm_expr.X_add_number >= 0
13534 && imm_expr.X_add_number < 0x10000)
13535 macro_build (&imm_expr, "xori", "t,r,i", op[0], op[1], BFD_RELOC_LO16);
13536 else if (imm_expr.X_add_number > -0x8000
13537 && imm_expr.X_add_number < 0)
13538 {
13539 imm_expr.X_add_number = -imm_expr.X_add_number;
13540 macro_build (&imm_expr, GPR_SIZE == 32 ? "addiu" : "daddiu",
13541 "t,r,j", op[0], op[1], BFD_RELOC_LO16);
13542 }
13543 else if (CPU_HAS_SEQ (mips_opts.arch))
13544 {
13545 used_at = 1;
13546 load_register (AT, &imm_expr, GPR_SIZE == 64);
13547 macro_build (NULL, "seq", "d,v,t", op[0], op[1], AT);
13548 break;
13549 }
13550 else
13551 {
13552 load_register (AT, &imm_expr, GPR_SIZE == 64);
13553 macro_build (NULL, "xor", "d,v,t", op[0], op[1], AT);
13554 used_at = 1;
13555 }
13556 macro_build (&expr1, "sltiu", "t,r,j", op[0], op[0], BFD_RELOC_LO16);
13557 break;
13558
13559 case M_SGE: /* X >= Y <==> not (X < Y) */
13560 s = "slt";
13561 goto sge;
13562 case M_SGEU:
13563 s = "sltu";
13564 sge:
13565 macro_build (NULL, s, "d,v,t", op[0], op[1], op[2]);
13566 macro_build (&expr1, "xori", "t,r,i", op[0], op[0], BFD_RELOC_LO16);
13567 break;
13568
13569 case M_SGE_I: /* X >= I <==> not (X < I). */
13570 case M_SGEU_I:
13571 if (imm_expr.X_add_number >= -0x8000
13572 && imm_expr.X_add_number < 0x8000)
13573 macro_build (&imm_expr, mask == M_SGE_I ? "slti" : "sltiu", "t,r,j",
13574 op[0], op[1], BFD_RELOC_LO16);
13575 else
13576 {
13577 load_register (AT, &imm_expr, GPR_SIZE == 64);
13578 macro_build (NULL, mask == M_SGE_I ? "slt" : "sltu", "d,v,t",
13579 op[0], op[1], AT);
13580 used_at = 1;
13581 }
13582 macro_build (&expr1, "xori", "t,r,i", op[0], op[0], BFD_RELOC_LO16);
13583 break;
13584
13585 case M_SGT: /* X > Y <==> Y < X. */
13586 s = "slt";
13587 goto sgt;
13588 case M_SGTU:
13589 s = "sltu";
13590 sgt:
13591 macro_build (NULL, s, "d,v,t", op[0], op[2], op[1]);
13592 break;
13593
13594 case M_SGT_I: /* X > I <==> I < X. */
13595 s = "slt";
13596 goto sgti;
13597 case M_SGTU_I:
13598 s = "sltu";
13599 sgti:
13600 used_at = 1;
13601 load_register (AT, &imm_expr, GPR_SIZE == 64);
13602 macro_build (NULL, s, "d,v,t", op[0], AT, op[1]);
13603 break;
13604
13605 case M_SLE: /* X <= Y <==> Y >= X <==> not (Y < X). */
13606 s = "slt";
13607 goto sle;
13608 case M_SLEU:
13609 s = "sltu";
13610 sle:
13611 macro_build (NULL, s, "d,v,t", op[0], op[2], op[1]);
13612 macro_build (&expr1, "xori", "t,r,i", op[0], op[0], BFD_RELOC_LO16);
13613 break;
13614
13615 case M_SLE_I: /* X <= I <==> I >= X <==> not (I < X) */
13616 s = "slt";
13617 goto slei;
13618 case M_SLEU_I:
13619 s = "sltu";
13620 slei:
13621 used_at = 1;
13622 load_register (AT, &imm_expr, GPR_SIZE == 64);
13623 macro_build (NULL, s, "d,v,t", op[0], AT, op[1]);
13624 macro_build (&expr1, "xori", "t,r,i", op[0], op[0], BFD_RELOC_LO16);
13625 break;
13626
13627 case M_SLT_I:
13628 if (imm_expr.X_add_number >= -0x8000
13629 && imm_expr.X_add_number < 0x8000)
13630 {
13631 macro_build (&imm_expr, "slti", "t,r,j", op[0], op[1],
13632 BFD_RELOC_LO16);
13633 break;
13634 }
13635 used_at = 1;
13636 load_register (AT, &imm_expr, GPR_SIZE == 64);
13637 macro_build (NULL, "slt", "d,v,t", op[0], op[1], AT);
13638 break;
13639
13640 case M_SLTU_I:
13641 if (imm_expr.X_add_number >= -0x8000
13642 && imm_expr.X_add_number < 0x8000)
13643 {
13644 macro_build (&imm_expr, "sltiu", "t,r,j", op[0], op[1],
13645 BFD_RELOC_LO16);
13646 break;
13647 }
13648 used_at = 1;
13649 load_register (AT, &imm_expr, GPR_SIZE == 64);
13650 macro_build (NULL, "sltu", "d,v,t", op[0], op[1], AT);
13651 break;
13652
13653 case M_SNE:
13654 if (op[1] == 0)
13655 macro_build (NULL, "sltu", "d,v,t", op[0], 0, op[2]);
13656 else if (op[2] == 0)
13657 macro_build (NULL, "sltu", "d,v,t", op[0], 0, op[1]);
13658 else
13659 {
13660 macro_build (NULL, "xor", "d,v,t", op[0], op[1], op[2]);
13661 macro_build (NULL, "sltu", "d,v,t", op[0], 0, op[0]);
13662 }
13663 break;
13664
13665 case M_SNE_I:
13666 if (imm_expr.X_add_number == 0)
13667 {
13668 macro_build (NULL, "sltu", "d,v,t", op[0], 0, op[1]);
13669 break;
13670 }
13671 if (op[1] == 0)
13672 {
13673 as_warn (_("instruction %s: result is always true"),
13674 ip->insn_mo->name);
13675 macro_build (&expr1, GPR_SIZE == 32 ? "addiu" : "daddiu", "t,r,j",
13676 op[0], 0, BFD_RELOC_LO16);
13677 break;
13678 }
13679 if (CPU_HAS_SEQ (mips_opts.arch)
13680 && -512 <= imm_expr.X_add_number
13681 && imm_expr.X_add_number < 512)
13682 {
13683 macro_build (NULL, "snei", "t,r,+Q", op[0], op[1],
13684 (int) imm_expr.X_add_number);
13685 break;
13686 }
13687 if (imm_expr.X_add_number >= 0
13688 && imm_expr.X_add_number < 0x10000)
13689 {
13690 macro_build (&imm_expr, "xori", "t,r,i", op[0], op[1],
13691 BFD_RELOC_LO16);
13692 }
13693 else if (imm_expr.X_add_number > -0x8000
13694 && imm_expr.X_add_number < 0)
13695 {
13696 imm_expr.X_add_number = -imm_expr.X_add_number;
13697 macro_build (&imm_expr, GPR_SIZE == 32 ? "addiu" : "daddiu",
13698 "t,r,j", op[0], op[1], BFD_RELOC_LO16);
13699 }
13700 else if (CPU_HAS_SEQ (mips_opts.arch))
13701 {
13702 used_at = 1;
13703 load_register (AT, &imm_expr, GPR_SIZE == 64);
13704 macro_build (NULL, "sne", "d,v,t", op[0], op[1], AT);
13705 break;
13706 }
13707 else
13708 {
13709 load_register (AT, &imm_expr, GPR_SIZE == 64);
13710 macro_build (NULL, "xor", "d,v,t", op[0], op[1], AT);
13711 used_at = 1;
13712 }
13713 macro_build (NULL, "sltu", "d,v,t", op[0], 0, op[0]);
13714 break;
13715
13716 case M_SUB_I:
13717 s = "addi";
13718 s2 = "sub";
13719 goto do_subi;
13720 case M_SUBU_I:
13721 s = "addiu";
13722 s2 = "subu";
13723 goto do_subi;
13724 case M_DSUB_I:
13725 dbl = 1;
13726 s = "daddi";
13727 s2 = "dsub";
13728 if (!mips_opts.micromips)
13729 goto do_subi;
13730 if (imm_expr.X_add_number > -0x200
13731 && imm_expr.X_add_number <= 0x200)
13732 {
13733 macro_build (NULL, s, "t,r,.", op[0], op[1],
13734 (int) -imm_expr.X_add_number);
13735 break;
13736 }
13737 goto do_subi_i;
13738 case M_DSUBU_I:
13739 dbl = 1;
13740 s = "daddiu";
13741 s2 = "dsubu";
13742 do_subi:
13743 if (imm_expr.X_add_number > -0x8000
13744 && imm_expr.X_add_number <= 0x8000)
13745 {
13746 imm_expr.X_add_number = -imm_expr.X_add_number;
13747 macro_build (&imm_expr, s, "t,r,j", op[0], op[1], BFD_RELOC_LO16);
13748 break;
13749 }
13750 do_subi_i:
13751 used_at = 1;
13752 load_register (AT, &imm_expr, dbl);
13753 macro_build (NULL, s2, "d,v,t", op[0], op[1], AT);
13754 break;
13755
13756 case M_TEQ_I:
13757 s = "teq";
13758 goto trap;
13759 case M_TGE_I:
13760 s = "tge";
13761 goto trap;
13762 case M_TGEU_I:
13763 s = "tgeu";
13764 goto trap;
13765 case M_TLT_I:
13766 s = "tlt";
13767 goto trap;
13768 case M_TLTU_I:
13769 s = "tltu";
13770 goto trap;
13771 case M_TNE_I:
13772 s = "tne";
13773 trap:
13774 used_at = 1;
13775 load_register (AT, &imm_expr, GPR_SIZE == 64);
13776 macro_build (NULL, s, "s,t", op[0], AT);
13777 break;
13778
13779 case M_TRUNCWS:
13780 case M_TRUNCWD:
13781 gas_assert (!mips_opts.micromips);
13782 gas_assert (mips_opts.isa == ISA_MIPS1);
13783 used_at = 1;
13784
13785 /*
13786 * Is the double cfc1 instruction a bug in the mips assembler;
13787 * or is there a reason for it?
13788 */
13789 start_noreorder ();
13790 macro_build (NULL, "cfc1", "t,G", op[2], RA);
13791 macro_build (NULL, "cfc1", "t,G", op[2], RA);
13792 macro_build (NULL, "nop", "");
13793 expr1.X_add_number = 3;
13794 macro_build (&expr1, "ori", "t,r,i", AT, op[2], BFD_RELOC_LO16);
13795 expr1.X_add_number = 2;
13796 macro_build (&expr1, "xori", "t,r,i", AT, AT, BFD_RELOC_LO16);
13797 macro_build (NULL, "ctc1", "t,G", AT, RA);
13798 macro_build (NULL, "nop", "");
13799 macro_build (NULL, mask == M_TRUNCWD ? "cvt.w.d" : "cvt.w.s", "D,S",
13800 op[0], op[1]);
13801 macro_build (NULL, "ctc1", "t,G", op[2], RA);
13802 macro_build (NULL, "nop", "");
13803 end_noreorder ();
13804 break;
13805
13806 case M_ULH_AB:
13807 s = "lb";
13808 s2 = "lbu";
13809 off = 1;
13810 goto uld_st;
13811 case M_ULHU_AB:
13812 s = "lbu";
13813 s2 = "lbu";
13814 off = 1;
13815 goto uld_st;
13816 case M_ULW_AB:
13817 s = "lwl";
13818 s2 = "lwr";
13819 offbits = (mips_opts.micromips ? 12 : 16);
13820 off = 3;
13821 goto uld_st;
13822 case M_ULD_AB:
13823 s = "ldl";
13824 s2 = "ldr";
13825 offbits = (mips_opts.micromips ? 12 : 16);
13826 off = 7;
13827 goto uld_st;
13828 case M_USH_AB:
13829 s = "sb";
13830 s2 = "sb";
13831 off = 1;
13832 ust = 1;
13833 goto uld_st;
13834 case M_USW_AB:
13835 s = "swl";
13836 s2 = "swr";
13837 offbits = (mips_opts.micromips ? 12 : 16);
13838 off = 3;
13839 ust = 1;
13840 goto uld_st;
13841 case M_USD_AB:
13842 s = "sdl";
13843 s2 = "sdr";
13844 offbits = (mips_opts.micromips ? 12 : 16);
13845 off = 7;
13846 ust = 1;
13847
13848 uld_st:
13849 breg = op[2];
13850 large_offset = !small_offset_p (off, align, offbits);
13851 ep = &offset_expr;
13852 expr1.X_add_number = 0;
13853 if (large_offset)
13854 {
13855 used_at = 1;
13856 tempreg = AT;
13857 if (small_offset_p (0, align, 16))
13858 macro_build (ep, ADDRESS_ADDI_INSN, "t,r,j", tempreg, breg, -1,
13859 offset_reloc[0], offset_reloc[1], offset_reloc[2]);
13860 else
13861 {
13862 load_address (tempreg, ep, &used_at);
13863 if (breg != 0)
13864 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
13865 tempreg, tempreg, breg);
13866 }
13867 offset_reloc[0] = BFD_RELOC_LO16;
13868 offset_reloc[1] = BFD_RELOC_UNUSED;
13869 offset_reloc[2] = BFD_RELOC_UNUSED;
13870 breg = tempreg;
13871 tempreg = op[0];
13872 ep = &expr1;
13873 }
13874 else if (!ust && op[0] == breg)
13875 {
13876 used_at = 1;
13877 tempreg = AT;
13878 }
13879 else
13880 tempreg = op[0];
13881
13882 if (off == 1)
13883 goto ulh_sh;
13884
13885 if (!target_big_endian)
13886 ep->X_add_number += off;
13887 if (offbits == 12)
13888 macro_build (NULL, s, "t,~(b)", tempreg, (int) ep->X_add_number, breg);
13889 else
13890 macro_build (ep, s, "t,o(b)", tempreg, -1,
13891 offset_reloc[0], offset_reloc[1], offset_reloc[2], breg);
13892
13893 if (!target_big_endian)
13894 ep->X_add_number -= off;
13895 else
13896 ep->X_add_number += off;
13897 if (offbits == 12)
13898 macro_build (NULL, s2, "t,~(b)",
13899 tempreg, (int) ep->X_add_number, breg);
13900 else
13901 macro_build (ep, s2, "t,o(b)", tempreg, -1,
13902 offset_reloc[0], offset_reloc[1], offset_reloc[2], breg);
13903
13904 /* If necessary, move the result in tempreg to the final destination. */
13905 if (!ust && op[0] != tempreg)
13906 {
13907 /* Protect second load's delay slot. */
13908 load_delay_nop ();
13909 move_register (op[0], tempreg);
13910 }
13911 break;
13912
13913 ulh_sh:
13914 used_at = 1;
13915 if (target_big_endian == ust)
13916 ep->X_add_number += off;
13917 tempreg = ust || large_offset ? op[0] : AT;
13918 macro_build (ep, s, "t,o(b)", tempreg, -1,
13919 offset_reloc[0], offset_reloc[1], offset_reloc[2], breg);
13920
13921 /* For halfword transfers we need a temporary register to shuffle
13922 bytes. Unfortunately for M_USH_A we have none available before
13923 the next store as AT holds the base address. We deal with this
13924 case by clobbering TREG and then restoring it as with ULH. */
13925 tempreg = ust == large_offset ? op[0] : AT;
13926 if (ust)
13927 macro_build (NULL, "srl", SHFT_FMT, tempreg, op[0], 8);
13928
13929 if (target_big_endian == ust)
13930 ep->X_add_number -= off;
13931 else
13932 ep->X_add_number += off;
13933 macro_build (ep, s2, "t,o(b)", tempreg, -1,
13934 offset_reloc[0], offset_reloc[1], offset_reloc[2], breg);
13935
13936 /* For M_USH_A re-retrieve the LSB. */
13937 if (ust && large_offset)
13938 {
13939 if (target_big_endian)
13940 ep->X_add_number += off;
13941 else
13942 ep->X_add_number -= off;
13943 macro_build (&expr1, "lbu", "t,o(b)", AT, -1,
13944 offset_reloc[0], offset_reloc[1], offset_reloc[2], AT);
13945 }
13946 /* For ULH and M_USH_A OR the LSB in. */
13947 if (!ust || large_offset)
13948 {
13949 tempreg = !large_offset ? AT : op[0];
13950 macro_build (NULL, "sll", SHFT_FMT, tempreg, tempreg, 8);
13951 macro_build (NULL, "or", "d,v,t", op[0], op[0], AT);
13952 }
13953 break;
13954
13955 default:
13956 /* FIXME: Check if this is one of the itbl macros, since they
13957 are added dynamically. */
13958 as_bad (_("macro %s not implemented yet"), ip->insn_mo->name);
13959 break;
13960 }
13961 if (!mips_opts.at && used_at)
13962 as_bad (_("macro used $at after \".set noat\""));
13963 }
13964
13965 /* Implement macros in mips16 mode. */
13966
13967 static void
13968 mips16_macro (struct mips_cl_insn *ip)
13969 {
13970 const struct mips_operand_array *operands;
13971 int mask;
13972 int tmp;
13973 expressionS expr1;
13974 int dbl;
13975 const char *s, *s2, *s3;
13976 unsigned int op[MAX_OPERANDS];
13977 unsigned int i;
13978
13979 mask = ip->insn_mo->mask;
13980
13981 operands = insn_operands (ip);
13982 for (i = 0; i < MAX_OPERANDS; i++)
13983 if (operands->operand[i])
13984 op[i] = insn_extract_operand (ip, operands->operand[i]);
13985 else
13986 op[i] = -1;
13987
13988 expr1.X_op = O_constant;
13989 expr1.X_op_symbol = NULL;
13990 expr1.X_add_symbol = NULL;
13991 expr1.X_add_number = 1;
13992
13993 dbl = 0;
13994
13995 switch (mask)
13996 {
13997 default:
13998 abort ();
13999
14000 case M_DDIV_3:
14001 dbl = 1;
14002 /* Fall through. */
14003 case M_DIV_3:
14004 s = "mflo";
14005 goto do_div3;
14006 case M_DREM_3:
14007 dbl = 1;
14008 /* Fall through. */
14009 case M_REM_3:
14010 s = "mfhi";
14011 do_div3:
14012 start_noreorder ();
14013 macro_build (NULL, dbl ? "ddiv" : "div", ".,x,y", op[1], op[2]);
14014 expr1.X_add_number = 2;
14015 macro_build (&expr1, "bnez", "x,p", op[2]);
14016 macro_build (NULL, "break", "6", 7);
14017
14018 /* FIXME: The normal code checks for of -1 / -0x80000000 here,
14019 since that causes an overflow. We should do that as well,
14020 but I don't see how to do the comparisons without a temporary
14021 register. */
14022 end_noreorder ();
14023 macro_build (NULL, s, "x", op[0]);
14024 break;
14025
14026 case M_DIVU_3:
14027 s = "divu";
14028 s2 = "mflo";
14029 goto do_divu3;
14030 case M_REMU_3:
14031 s = "divu";
14032 s2 = "mfhi";
14033 goto do_divu3;
14034 case M_DDIVU_3:
14035 s = "ddivu";
14036 s2 = "mflo";
14037 goto do_divu3;
14038 case M_DREMU_3:
14039 s = "ddivu";
14040 s2 = "mfhi";
14041 do_divu3:
14042 start_noreorder ();
14043 macro_build (NULL, s, ".,x,y", op[1], op[2]);
14044 expr1.X_add_number = 2;
14045 macro_build (&expr1, "bnez", "x,p", op[2]);
14046 macro_build (NULL, "break", "6", 7);
14047 end_noreorder ();
14048 macro_build (NULL, s2, "x", op[0]);
14049 break;
14050
14051 case M_DMUL:
14052 dbl = 1;
14053 /* Fall through. */
14054 case M_MUL:
14055 macro_build (NULL, dbl ? "dmultu" : "multu", "x,y", op[1], op[2]);
14056 macro_build (NULL, "mflo", "x", op[0]);
14057 break;
14058
14059 case M_DSUBU_I:
14060 dbl = 1;
14061 goto do_subu;
14062 case M_SUBU_I:
14063 do_subu:
14064 imm_expr.X_add_number = -imm_expr.X_add_number;
14065 macro_build (&imm_expr, dbl ? "daddiu" : "addiu", "y,x,F", op[0], op[1]);
14066 break;
14067
14068 case M_SUBU_I_2:
14069 imm_expr.X_add_number = -imm_expr.X_add_number;
14070 macro_build (&imm_expr, "addiu", "x,k", op[0]);
14071 break;
14072
14073 case M_DSUBU_I_2:
14074 imm_expr.X_add_number = -imm_expr.X_add_number;
14075 macro_build (&imm_expr, "daddiu", "y,j", op[0]);
14076 break;
14077
14078 case M_BEQ:
14079 s = "cmp";
14080 s2 = "bteqz";
14081 goto do_branch;
14082 case M_BNE:
14083 s = "cmp";
14084 s2 = "btnez";
14085 goto do_branch;
14086 case M_BLT:
14087 s = "slt";
14088 s2 = "btnez";
14089 goto do_branch;
14090 case M_BLTU:
14091 s = "sltu";
14092 s2 = "btnez";
14093 goto do_branch;
14094 case M_BLE:
14095 s = "slt";
14096 s2 = "bteqz";
14097 goto do_reverse_branch;
14098 case M_BLEU:
14099 s = "sltu";
14100 s2 = "bteqz";
14101 goto do_reverse_branch;
14102 case M_BGE:
14103 s = "slt";
14104 s2 = "bteqz";
14105 goto do_branch;
14106 case M_BGEU:
14107 s = "sltu";
14108 s2 = "bteqz";
14109 goto do_branch;
14110 case M_BGT:
14111 s = "slt";
14112 s2 = "btnez";
14113 goto do_reverse_branch;
14114 case M_BGTU:
14115 s = "sltu";
14116 s2 = "btnez";
14117
14118 do_reverse_branch:
14119 tmp = op[1];
14120 op[1] = op[0];
14121 op[0] = tmp;
14122
14123 do_branch:
14124 macro_build (NULL, s, "x,y", op[0], op[1]);
14125 macro_build (&offset_expr, s2, "p");
14126 break;
14127
14128 case M_BEQ_I:
14129 s = "cmpi";
14130 s2 = "bteqz";
14131 s3 = "x,U";
14132 goto do_branch_i;
14133 case M_BNE_I:
14134 s = "cmpi";
14135 s2 = "btnez";
14136 s3 = "x,U";
14137 goto do_branch_i;
14138 case M_BLT_I:
14139 s = "slti";
14140 s2 = "btnez";
14141 s3 = "x,8";
14142 goto do_branch_i;
14143 case M_BLTU_I:
14144 s = "sltiu";
14145 s2 = "btnez";
14146 s3 = "x,8";
14147 goto do_branch_i;
14148 case M_BLE_I:
14149 s = "slti";
14150 s2 = "btnez";
14151 s3 = "x,8";
14152 goto do_addone_branch_i;
14153 case M_BLEU_I:
14154 s = "sltiu";
14155 s2 = "btnez";
14156 s3 = "x,8";
14157 goto do_addone_branch_i;
14158 case M_BGE_I:
14159 s = "slti";
14160 s2 = "bteqz";
14161 s3 = "x,8";
14162 goto do_branch_i;
14163 case M_BGEU_I:
14164 s = "sltiu";
14165 s2 = "bteqz";
14166 s3 = "x,8";
14167 goto do_branch_i;
14168 case M_BGT_I:
14169 s = "slti";
14170 s2 = "bteqz";
14171 s3 = "x,8";
14172 goto do_addone_branch_i;
14173 case M_BGTU_I:
14174 s = "sltiu";
14175 s2 = "bteqz";
14176 s3 = "x,8";
14177
14178 do_addone_branch_i:
14179 ++imm_expr.X_add_number;
14180
14181 do_branch_i:
14182 macro_build (&imm_expr, s, s3, op[0]);
14183 macro_build (&offset_expr, s2, "p");
14184 break;
14185
14186 case M_ABS:
14187 expr1.X_add_number = 0;
14188 macro_build (&expr1, "slti", "x,8", op[1]);
14189 if (op[0] != op[1])
14190 macro_build (NULL, "move", "y,X", op[0], mips16_to_32_reg_map[op[1]]);
14191 expr1.X_add_number = 2;
14192 macro_build (&expr1, "bteqz", "p");
14193 macro_build (NULL, "neg", "x,w", op[0], op[0]);
14194 break;
14195 }
14196 }
14197
14198 /* Look up instruction [START, START + LENGTH) in HASH. Record any extra
14199 opcode bits in *OPCODE_EXTRA. */
14200
14201 static struct mips_opcode *
14202 mips_lookup_insn (struct hash_control *hash, const char *start,
14203 ssize_t length, unsigned int *opcode_extra)
14204 {
14205 char *name, *dot, *p;
14206 unsigned int mask, suffix;
14207 ssize_t opend;
14208 struct mips_opcode *insn;
14209
14210 /* Make a copy of the instruction so that we can fiddle with it. */
14211 name = xstrndup (start, length);
14212
14213 /* Look up the instruction as-is. */
14214 insn = (struct mips_opcode *) hash_find (hash, name);
14215 if (insn)
14216 goto end;
14217
14218 dot = strchr (name, '.');
14219 if (dot && dot[1])
14220 {
14221 /* Try to interpret the text after the dot as a VU0 channel suffix. */
14222 p = mips_parse_vu0_channels (dot + 1, &mask);
14223 if (*p == 0 && mask != 0)
14224 {
14225 *dot = 0;
14226 insn = (struct mips_opcode *) hash_find (hash, name);
14227 *dot = '.';
14228 if (insn && (insn->pinfo2 & INSN2_VU0_CHANNEL_SUFFIX) != 0)
14229 {
14230 *opcode_extra |= mask << mips_vu0_channel_mask.lsb;
14231 goto end;
14232 }
14233 }
14234 }
14235
14236 if (mips_opts.micromips)
14237 {
14238 /* See if there's an instruction size override suffix,
14239 either `16' or `32', at the end of the mnemonic proper,
14240 that defines the operation, i.e. before the first `.'
14241 character if any. Strip it and retry. */
14242 opend = dot != NULL ? dot - name : length;
14243 if (opend >= 3 && name[opend - 2] == '1' && name[opend - 1] == '6')
14244 suffix = 2;
14245 else if (name[opend - 2] == '3' && name[opend - 1] == '2')
14246 suffix = 4;
14247 else
14248 suffix = 0;
14249 if (suffix)
14250 {
14251 memmove (name + opend - 2, name + opend, length - opend + 1);
14252 insn = (struct mips_opcode *) hash_find (hash, name);
14253 if (insn)
14254 {
14255 forced_insn_length = suffix;
14256 goto end;
14257 }
14258 }
14259 }
14260
14261 insn = NULL;
14262 end:
14263 free (name);
14264 return insn;
14265 }
14266
14267 /* Assemble an instruction into its binary format. If the instruction
14268 is a macro, set imm_expr and offset_expr to the values associated
14269 with "I" and "A" operands respectively. Otherwise store the value
14270 of the relocatable field (if any) in offset_expr. In both cases
14271 set offset_reloc to the relocation operators applied to offset_expr. */
14272
14273 static void
14274 mips_ip (char *str, struct mips_cl_insn *insn)
14275 {
14276 const struct mips_opcode *first, *past;
14277 struct hash_control *hash;
14278 char format;
14279 size_t end;
14280 struct mips_operand_token *tokens;
14281 unsigned int opcode_extra;
14282
14283 if (mips_opts.micromips)
14284 {
14285 hash = micromips_op_hash;
14286 past = &micromips_opcodes[bfd_micromips_num_opcodes];
14287 }
14288 else
14289 {
14290 hash = op_hash;
14291 past = &mips_opcodes[NUMOPCODES];
14292 }
14293 forced_insn_length = 0;
14294 opcode_extra = 0;
14295
14296 /* We first try to match an instruction up to a space or to the end. */
14297 for (end = 0; str[end] != '\0' && !ISSPACE (str[end]); end++)
14298 continue;
14299
14300 first = mips_lookup_insn (hash, str, end, &opcode_extra);
14301 if (first == NULL)
14302 {
14303 set_insn_error (0, _("unrecognized opcode"));
14304 return;
14305 }
14306
14307 if (strcmp (first->name, "li.s") == 0)
14308 format = 'f';
14309 else if (strcmp (first->name, "li.d") == 0)
14310 format = 'd';
14311 else
14312 format = 0;
14313 tokens = mips_parse_arguments (str + end, format);
14314 if (!tokens)
14315 return;
14316
14317 if (!match_insns (insn, first, past, tokens, opcode_extra, FALSE)
14318 && !match_insns (insn, first, past, tokens, opcode_extra, TRUE))
14319 set_insn_error (0, _("invalid operands"));
14320
14321 obstack_free (&mips_operand_tokens, tokens);
14322 }
14323
14324 /* As for mips_ip, but used when assembling MIPS16 code.
14325 Also set forced_insn_length to the resulting instruction size in
14326 bytes if the user explicitly requested a small or extended instruction. */
14327
14328 static void
14329 mips16_ip (char *str, struct mips_cl_insn *insn)
14330 {
14331 char *end, *s, c;
14332 struct mips_opcode *first;
14333 struct mips_operand_token *tokens;
14334 unsigned int l;
14335
14336 for (s = str; *s != '\0' && *s != '.' && *s != ' '; ++s)
14337 ;
14338 end = s;
14339 c = *end;
14340
14341 l = 0;
14342 switch (c)
14343 {
14344 case '\0':
14345 break;
14346
14347 case ' ':
14348 s++;
14349 break;
14350
14351 case '.':
14352 s++;
14353 if (*s == 't')
14354 {
14355 l = 2;
14356 s++;
14357 }
14358 else if (*s == 'e')
14359 {
14360 l = 4;
14361 s++;
14362 }
14363 if (*s == '\0')
14364 break;
14365 else if (*s++ == ' ')
14366 break;
14367 set_insn_error (0, _("unrecognized opcode"));
14368 return;
14369 }
14370 forced_insn_length = l;
14371
14372 *end = 0;
14373 first = (struct mips_opcode *) hash_find (mips16_op_hash, str);
14374 *end = c;
14375
14376 if (!first)
14377 {
14378 set_insn_error (0, _("unrecognized opcode"));
14379 return;
14380 }
14381
14382 tokens = mips_parse_arguments (s, 0);
14383 if (!tokens)
14384 return;
14385
14386 if (!match_mips16_insns (insn, first, tokens))
14387 set_insn_error (0, _("invalid operands"));
14388
14389 obstack_free (&mips_operand_tokens, tokens);
14390 }
14391
14392 /* Marshal immediate value VAL for an extended MIPS16 instruction.
14393 NBITS is the number of significant bits in VAL. */
14394
14395 static unsigned long
14396 mips16_immed_extend (offsetT val, unsigned int nbits)
14397 {
14398 int extval;
14399
14400 extval = 0;
14401 val &= (1U << nbits) - 1;
14402 if (nbits == 16 || nbits == 9)
14403 {
14404 extval = ((val >> 11) & 0x1f) | (val & 0x7e0);
14405 val &= 0x1f;
14406 }
14407 else if (nbits == 15)
14408 {
14409 extval = ((val >> 11) & 0xf) | (val & 0x7f0);
14410 val &= 0xf;
14411 }
14412 else if (nbits == 6)
14413 {
14414 extval = ((val & 0x1f) << 6) | (val & 0x20);
14415 val = 0;
14416 }
14417 return (extval << 16) | val;
14418 }
14419
14420 /* Like decode_mips16_operand, but require the operand to be defined and
14421 require it to be an integer. */
14422
14423 static const struct mips_int_operand *
14424 mips16_immed_operand (int type, bfd_boolean extended_p)
14425 {
14426 const struct mips_operand *operand;
14427
14428 operand = decode_mips16_operand (type, extended_p);
14429 if (!operand || (operand->type != OP_INT && operand->type != OP_PCREL))
14430 abort ();
14431 return (const struct mips_int_operand *) operand;
14432 }
14433
14434 /* Return true if SVAL fits OPERAND. RELOC is as for mips16_immed. */
14435
14436 static bfd_boolean
14437 mips16_immed_in_range_p (const struct mips_int_operand *operand,
14438 bfd_reloc_code_real_type reloc, offsetT sval)
14439 {
14440 int min_val, max_val;
14441
14442 min_val = mips_int_operand_min (operand);
14443 max_val = mips_int_operand_max (operand);
14444 if (reloc != BFD_RELOC_UNUSED)
14445 {
14446 if (min_val < 0)
14447 sval = SEXT_16BIT (sval);
14448 else
14449 sval &= 0xffff;
14450 }
14451
14452 return (sval >= min_val
14453 && sval <= max_val
14454 && (sval & ((1 << operand->shift) - 1)) == 0);
14455 }
14456
14457 /* Install immediate value VAL into MIPS16 instruction *INSN,
14458 extending it if necessary. The instruction in *INSN may
14459 already be extended.
14460
14461 RELOC is the relocation that produced VAL, or BFD_RELOC_UNUSED
14462 if none. In the former case, VAL is a 16-bit number with no
14463 defined signedness.
14464
14465 TYPE is the type of the immediate field. USER_INSN_LENGTH
14466 is the length that the user requested, or 0 if none. */
14467
14468 static void
14469 mips16_immed (const char *file, unsigned int line, int type,
14470 bfd_reloc_code_real_type reloc, offsetT val,
14471 unsigned int user_insn_length, unsigned long *insn)
14472 {
14473 const struct mips_int_operand *operand;
14474 unsigned int uval, length;
14475
14476 operand = mips16_immed_operand (type, FALSE);
14477 if (!mips16_immed_in_range_p (operand, reloc, val))
14478 {
14479 /* We need an extended instruction. */
14480 if (user_insn_length == 2)
14481 as_bad_where (file, line, _("invalid unextended operand value"));
14482 else
14483 *insn |= MIPS16_EXTEND;
14484 }
14485 else if (user_insn_length == 4)
14486 {
14487 /* The operand doesn't force an unextended instruction to be extended.
14488 Warn if the user wanted an extended instruction anyway. */
14489 *insn |= MIPS16_EXTEND;
14490 as_warn_where (file, line,
14491 _("extended operand requested but not required"));
14492 }
14493
14494 length = mips16_opcode_length (*insn);
14495 if (length == 4)
14496 {
14497 operand = mips16_immed_operand (type, TRUE);
14498 if (!mips16_immed_in_range_p (operand, reloc, val))
14499 as_bad_where (file, line,
14500 _("operand value out of range for instruction"));
14501 }
14502 uval = ((unsigned int) val >> operand->shift) - operand->bias;
14503 if (length == 2 || operand->root.lsb != 0)
14504 *insn = mips_insert_operand (&operand->root, *insn, uval);
14505 else
14506 *insn |= mips16_immed_extend (uval, operand->root.size);
14507 }
14508 \f
14509 struct percent_op_match
14510 {
14511 const char *str;
14512 bfd_reloc_code_real_type reloc;
14513 };
14514
14515 static const struct percent_op_match mips_percent_op[] =
14516 {
14517 {"%lo", BFD_RELOC_LO16},
14518 {"%call_hi", BFD_RELOC_MIPS_CALL_HI16},
14519 {"%call_lo", BFD_RELOC_MIPS_CALL_LO16},
14520 {"%call16", BFD_RELOC_MIPS_CALL16},
14521 {"%got_disp", BFD_RELOC_MIPS_GOT_DISP},
14522 {"%got_page", BFD_RELOC_MIPS_GOT_PAGE},
14523 {"%got_ofst", BFD_RELOC_MIPS_GOT_OFST},
14524 {"%got_hi", BFD_RELOC_MIPS_GOT_HI16},
14525 {"%got_lo", BFD_RELOC_MIPS_GOT_LO16},
14526 {"%got", BFD_RELOC_MIPS_GOT16},
14527 {"%gp_rel", BFD_RELOC_GPREL16},
14528 {"%gprel", BFD_RELOC_GPREL16},
14529 {"%half", BFD_RELOC_16},
14530 {"%highest", BFD_RELOC_MIPS_HIGHEST},
14531 {"%higher", BFD_RELOC_MIPS_HIGHER},
14532 {"%neg", BFD_RELOC_MIPS_SUB},
14533 {"%tlsgd", BFD_RELOC_MIPS_TLS_GD},
14534 {"%tlsldm", BFD_RELOC_MIPS_TLS_LDM},
14535 {"%dtprel_hi", BFD_RELOC_MIPS_TLS_DTPREL_HI16},
14536 {"%dtprel_lo", BFD_RELOC_MIPS_TLS_DTPREL_LO16},
14537 {"%tprel_hi", BFD_RELOC_MIPS_TLS_TPREL_HI16},
14538 {"%tprel_lo", BFD_RELOC_MIPS_TLS_TPREL_LO16},
14539 {"%gottprel", BFD_RELOC_MIPS_TLS_GOTTPREL},
14540 {"%hi", BFD_RELOC_HI16_S},
14541 {"%pcrel_hi", BFD_RELOC_HI16_S_PCREL},
14542 {"%pcrel_lo", BFD_RELOC_LO16_PCREL}
14543 };
14544
14545 static const struct percent_op_match mips16_percent_op[] =
14546 {
14547 {"%lo", BFD_RELOC_MIPS16_LO16},
14548 {"%gp_rel", BFD_RELOC_MIPS16_GPREL},
14549 {"%gprel", BFD_RELOC_MIPS16_GPREL},
14550 {"%got", BFD_RELOC_MIPS16_GOT16},
14551 {"%call16", BFD_RELOC_MIPS16_CALL16},
14552 {"%hi", BFD_RELOC_MIPS16_HI16_S},
14553 {"%tlsgd", BFD_RELOC_MIPS16_TLS_GD},
14554 {"%tlsldm", BFD_RELOC_MIPS16_TLS_LDM},
14555 {"%dtprel_hi", BFD_RELOC_MIPS16_TLS_DTPREL_HI16},
14556 {"%dtprel_lo", BFD_RELOC_MIPS16_TLS_DTPREL_LO16},
14557 {"%tprel_hi", BFD_RELOC_MIPS16_TLS_TPREL_HI16},
14558 {"%tprel_lo", BFD_RELOC_MIPS16_TLS_TPREL_LO16},
14559 {"%gottprel", BFD_RELOC_MIPS16_TLS_GOTTPREL}
14560 };
14561
14562
14563 /* Return true if *STR points to a relocation operator. When returning true,
14564 move *STR over the operator and store its relocation code in *RELOC.
14565 Leave both *STR and *RELOC alone when returning false. */
14566
14567 static bfd_boolean
14568 parse_relocation (char **str, bfd_reloc_code_real_type *reloc)
14569 {
14570 const struct percent_op_match *percent_op;
14571 size_t limit, i;
14572
14573 if (mips_opts.mips16)
14574 {
14575 percent_op = mips16_percent_op;
14576 limit = ARRAY_SIZE (mips16_percent_op);
14577 }
14578 else
14579 {
14580 percent_op = mips_percent_op;
14581 limit = ARRAY_SIZE (mips_percent_op);
14582 }
14583
14584 for (i = 0; i < limit; i++)
14585 if (strncasecmp (*str, percent_op[i].str, strlen (percent_op[i].str)) == 0)
14586 {
14587 int len = strlen (percent_op[i].str);
14588
14589 if (!ISSPACE ((*str)[len]) && (*str)[len] != '(')
14590 continue;
14591
14592 *str += strlen (percent_op[i].str);
14593 *reloc = percent_op[i].reloc;
14594
14595 /* Check whether the output BFD supports this relocation.
14596 If not, issue an error and fall back on something safe. */
14597 if (!bfd_reloc_type_lookup (stdoutput, percent_op[i].reloc))
14598 {
14599 as_bad (_("relocation %s isn't supported by the current ABI"),
14600 percent_op[i].str);
14601 *reloc = BFD_RELOC_UNUSED;
14602 }
14603 return TRUE;
14604 }
14605 return FALSE;
14606 }
14607
14608
14609 /* Parse string STR as a 16-bit relocatable operand. Store the
14610 expression in *EP and the relocations in the array starting
14611 at RELOC. Return the number of relocation operators used.
14612
14613 On exit, EXPR_END points to the first character after the expression. */
14614
14615 static size_t
14616 my_getSmallExpression (expressionS *ep, bfd_reloc_code_real_type *reloc,
14617 char *str)
14618 {
14619 bfd_reloc_code_real_type reversed_reloc[3];
14620 size_t reloc_index, i;
14621 int crux_depth, str_depth;
14622 char *crux;
14623
14624 /* Search for the start of the main expression, recoding relocations
14625 in REVERSED_RELOC. End the loop with CRUX pointing to the start
14626 of the main expression and with CRUX_DEPTH containing the number
14627 of open brackets at that point. */
14628 reloc_index = -1;
14629 str_depth = 0;
14630 do
14631 {
14632 reloc_index++;
14633 crux = str;
14634 crux_depth = str_depth;
14635
14636 /* Skip over whitespace and brackets, keeping count of the number
14637 of brackets. */
14638 while (*str == ' ' || *str == '\t' || *str == '(')
14639 if (*str++ == '(')
14640 str_depth++;
14641 }
14642 while (*str == '%'
14643 && reloc_index < (HAVE_NEWABI ? 3 : 1)
14644 && parse_relocation (&str, &reversed_reloc[reloc_index]));
14645
14646 my_getExpression (ep, crux);
14647 str = expr_end;
14648
14649 /* Match every open bracket. */
14650 while (crux_depth > 0 && (*str == ')' || *str == ' ' || *str == '\t'))
14651 if (*str++ == ')')
14652 crux_depth--;
14653
14654 if (crux_depth > 0)
14655 as_bad (_("unclosed '('"));
14656
14657 expr_end = str;
14658
14659 if (reloc_index != 0)
14660 {
14661 prev_reloc_op_frag = frag_now;
14662 for (i = 0; i < reloc_index; i++)
14663 reloc[i] = reversed_reloc[reloc_index - 1 - i];
14664 }
14665
14666 return reloc_index;
14667 }
14668
14669 static void
14670 my_getExpression (expressionS *ep, char *str)
14671 {
14672 char *save_in;
14673
14674 save_in = input_line_pointer;
14675 input_line_pointer = str;
14676 expression (ep);
14677 expr_end = input_line_pointer;
14678 input_line_pointer = save_in;
14679 }
14680
14681 const char *
14682 md_atof (int type, char *litP, int *sizeP)
14683 {
14684 return ieee_md_atof (type, litP, sizeP, target_big_endian);
14685 }
14686
14687 void
14688 md_number_to_chars (char *buf, valueT val, int n)
14689 {
14690 if (target_big_endian)
14691 number_to_chars_bigendian (buf, val, n);
14692 else
14693 number_to_chars_littleendian (buf, val, n);
14694 }
14695 \f
14696 static int support_64bit_objects(void)
14697 {
14698 const char **list, **l;
14699 int yes;
14700
14701 list = bfd_target_list ();
14702 for (l = list; *l != NULL; l++)
14703 if (strcmp (*l, ELF_TARGET ("elf64-", "big")) == 0
14704 || strcmp (*l, ELF_TARGET ("elf64-", "little")) == 0)
14705 break;
14706 yes = (*l != NULL);
14707 free (list);
14708 return yes;
14709 }
14710
14711 /* Set STRING_PTR (either &mips_arch_string or &mips_tune_string) to
14712 NEW_VALUE. Warn if another value was already specified. Note:
14713 we have to defer parsing the -march and -mtune arguments in order
14714 to handle 'from-abi' correctly, since the ABI might be specified
14715 in a later argument. */
14716
14717 static void
14718 mips_set_option_string (const char **string_ptr, const char *new_value)
14719 {
14720 if (*string_ptr != 0 && strcasecmp (*string_ptr, new_value) != 0)
14721 as_warn (_("a different %s was already specified, is now %s"),
14722 string_ptr == &mips_arch_string ? "-march" : "-mtune",
14723 new_value);
14724
14725 *string_ptr = new_value;
14726 }
14727
14728 int
14729 md_parse_option (int c, const char *arg)
14730 {
14731 unsigned int i;
14732
14733 for (i = 0; i < ARRAY_SIZE (mips_ases); i++)
14734 if (c == mips_ases[i].option_on || c == mips_ases[i].option_off)
14735 {
14736 file_ase_explicit |= mips_set_ase (&mips_ases[i], &file_mips_opts,
14737 c == mips_ases[i].option_on);
14738 return 1;
14739 }
14740
14741 switch (c)
14742 {
14743 case OPTION_CONSTRUCT_FLOATS:
14744 mips_disable_float_construction = 0;
14745 break;
14746
14747 case OPTION_NO_CONSTRUCT_FLOATS:
14748 mips_disable_float_construction = 1;
14749 break;
14750
14751 case OPTION_TRAP:
14752 mips_trap = 1;
14753 break;
14754
14755 case OPTION_BREAK:
14756 mips_trap = 0;
14757 break;
14758
14759 case OPTION_EB:
14760 target_big_endian = 1;
14761 break;
14762
14763 case OPTION_EL:
14764 target_big_endian = 0;
14765 break;
14766
14767 case 'O':
14768 if (arg == NULL)
14769 mips_optimize = 1;
14770 else if (arg[0] == '0')
14771 mips_optimize = 0;
14772 else if (arg[0] == '1')
14773 mips_optimize = 1;
14774 else
14775 mips_optimize = 2;
14776 break;
14777
14778 case 'g':
14779 if (arg == NULL)
14780 mips_debug = 2;
14781 else
14782 mips_debug = atoi (arg);
14783 break;
14784
14785 case OPTION_MIPS1:
14786 file_mips_opts.isa = ISA_MIPS1;
14787 break;
14788
14789 case OPTION_MIPS2:
14790 file_mips_opts.isa = ISA_MIPS2;
14791 break;
14792
14793 case OPTION_MIPS3:
14794 file_mips_opts.isa = ISA_MIPS3;
14795 break;
14796
14797 case OPTION_MIPS4:
14798 file_mips_opts.isa = ISA_MIPS4;
14799 break;
14800
14801 case OPTION_MIPS5:
14802 file_mips_opts.isa = ISA_MIPS5;
14803 break;
14804
14805 case OPTION_MIPS32:
14806 file_mips_opts.isa = ISA_MIPS32;
14807 break;
14808
14809 case OPTION_MIPS32R2:
14810 file_mips_opts.isa = ISA_MIPS32R2;
14811 break;
14812
14813 case OPTION_MIPS32R3:
14814 file_mips_opts.isa = ISA_MIPS32R3;
14815 break;
14816
14817 case OPTION_MIPS32R5:
14818 file_mips_opts.isa = ISA_MIPS32R5;
14819 break;
14820
14821 case OPTION_MIPS32R6:
14822 file_mips_opts.isa = ISA_MIPS32R6;
14823 break;
14824
14825 case OPTION_MIPS64R2:
14826 file_mips_opts.isa = ISA_MIPS64R2;
14827 break;
14828
14829 case OPTION_MIPS64R3:
14830 file_mips_opts.isa = ISA_MIPS64R3;
14831 break;
14832
14833 case OPTION_MIPS64R5:
14834 file_mips_opts.isa = ISA_MIPS64R5;
14835 break;
14836
14837 case OPTION_MIPS64R6:
14838 file_mips_opts.isa = ISA_MIPS64R6;
14839 break;
14840
14841 case OPTION_MIPS64:
14842 file_mips_opts.isa = ISA_MIPS64;
14843 break;
14844
14845 case OPTION_MTUNE:
14846 mips_set_option_string (&mips_tune_string, arg);
14847 break;
14848
14849 case OPTION_MARCH:
14850 mips_set_option_string (&mips_arch_string, arg);
14851 break;
14852
14853 case OPTION_M4650:
14854 mips_set_option_string (&mips_arch_string, "4650");
14855 mips_set_option_string (&mips_tune_string, "4650");
14856 break;
14857
14858 case OPTION_NO_M4650:
14859 break;
14860
14861 case OPTION_M4010:
14862 mips_set_option_string (&mips_arch_string, "4010");
14863 mips_set_option_string (&mips_tune_string, "4010");
14864 break;
14865
14866 case OPTION_NO_M4010:
14867 break;
14868
14869 case OPTION_M4100:
14870 mips_set_option_string (&mips_arch_string, "4100");
14871 mips_set_option_string (&mips_tune_string, "4100");
14872 break;
14873
14874 case OPTION_NO_M4100:
14875 break;
14876
14877 case OPTION_M3900:
14878 mips_set_option_string (&mips_arch_string, "3900");
14879 mips_set_option_string (&mips_tune_string, "3900");
14880 break;
14881
14882 case OPTION_NO_M3900:
14883 break;
14884
14885 case OPTION_MICROMIPS:
14886 if (file_mips_opts.mips16 == 1)
14887 {
14888 as_bad (_("-mmicromips cannot be used with -mips16"));
14889 return 0;
14890 }
14891 file_mips_opts.micromips = 1;
14892 mips_no_prev_insn ();
14893 break;
14894
14895 case OPTION_NO_MICROMIPS:
14896 file_mips_opts.micromips = 0;
14897 mips_no_prev_insn ();
14898 break;
14899
14900 case OPTION_MIPS16:
14901 if (file_mips_opts.micromips == 1)
14902 {
14903 as_bad (_("-mips16 cannot be used with -micromips"));
14904 return 0;
14905 }
14906 file_mips_opts.mips16 = 1;
14907 mips_no_prev_insn ();
14908 break;
14909
14910 case OPTION_NO_MIPS16:
14911 file_mips_opts.mips16 = 0;
14912 mips_no_prev_insn ();
14913 break;
14914
14915 case OPTION_FIX_24K:
14916 mips_fix_24k = 1;
14917 break;
14918
14919 case OPTION_NO_FIX_24K:
14920 mips_fix_24k = 0;
14921 break;
14922
14923 case OPTION_FIX_RM7000:
14924 mips_fix_rm7000 = 1;
14925 break;
14926
14927 case OPTION_NO_FIX_RM7000:
14928 mips_fix_rm7000 = 0;
14929 break;
14930
14931 case OPTION_FIX_LOONGSON3_LLSC:
14932 mips_fix_loongson3_llsc = TRUE;
14933 break;
14934
14935 case OPTION_NO_FIX_LOONGSON3_LLSC:
14936 mips_fix_loongson3_llsc = FALSE;
14937 break;
14938
14939 case OPTION_FIX_LOONGSON2F_JUMP:
14940 mips_fix_loongson2f_jump = TRUE;
14941 break;
14942
14943 case OPTION_NO_FIX_LOONGSON2F_JUMP:
14944 mips_fix_loongson2f_jump = FALSE;
14945 break;
14946
14947 case OPTION_FIX_LOONGSON2F_NOP:
14948 mips_fix_loongson2f_nop = TRUE;
14949 break;
14950
14951 case OPTION_NO_FIX_LOONGSON2F_NOP:
14952 mips_fix_loongson2f_nop = FALSE;
14953 break;
14954
14955 case OPTION_FIX_VR4120:
14956 mips_fix_vr4120 = 1;
14957 break;
14958
14959 case OPTION_NO_FIX_VR4120:
14960 mips_fix_vr4120 = 0;
14961 break;
14962
14963 case OPTION_FIX_VR4130:
14964 mips_fix_vr4130 = 1;
14965 break;
14966
14967 case OPTION_NO_FIX_VR4130:
14968 mips_fix_vr4130 = 0;
14969 break;
14970
14971 case OPTION_FIX_CN63XXP1:
14972 mips_fix_cn63xxp1 = TRUE;
14973 break;
14974
14975 case OPTION_NO_FIX_CN63XXP1:
14976 mips_fix_cn63xxp1 = FALSE;
14977 break;
14978
14979 case OPTION_FIX_R5900:
14980 mips_fix_r5900 = TRUE;
14981 mips_fix_r5900_explicit = TRUE;
14982 break;
14983
14984 case OPTION_NO_FIX_R5900:
14985 mips_fix_r5900 = FALSE;
14986 mips_fix_r5900_explicit = TRUE;
14987 break;
14988
14989 case OPTION_RELAX_BRANCH:
14990 mips_relax_branch = 1;
14991 break;
14992
14993 case OPTION_NO_RELAX_BRANCH:
14994 mips_relax_branch = 0;
14995 break;
14996
14997 case OPTION_IGNORE_BRANCH_ISA:
14998 mips_ignore_branch_isa = TRUE;
14999 break;
15000
15001 case OPTION_NO_IGNORE_BRANCH_ISA:
15002 mips_ignore_branch_isa = FALSE;
15003 break;
15004
15005 case OPTION_INSN32:
15006 file_mips_opts.insn32 = TRUE;
15007 break;
15008
15009 case OPTION_NO_INSN32:
15010 file_mips_opts.insn32 = FALSE;
15011 break;
15012
15013 case OPTION_MSHARED:
15014 mips_in_shared = TRUE;
15015 break;
15016
15017 case OPTION_MNO_SHARED:
15018 mips_in_shared = FALSE;
15019 break;
15020
15021 case OPTION_MSYM32:
15022 file_mips_opts.sym32 = TRUE;
15023 break;
15024
15025 case OPTION_MNO_SYM32:
15026 file_mips_opts.sym32 = FALSE;
15027 break;
15028
15029 /* When generating ELF code, we permit -KPIC and -call_shared to
15030 select SVR4_PIC, and -non_shared to select no PIC. This is
15031 intended to be compatible with Irix 5. */
15032 case OPTION_CALL_SHARED:
15033 mips_pic = SVR4_PIC;
15034 mips_abicalls = TRUE;
15035 break;
15036
15037 case OPTION_CALL_NONPIC:
15038 mips_pic = NO_PIC;
15039 mips_abicalls = TRUE;
15040 break;
15041
15042 case OPTION_NON_SHARED:
15043 mips_pic = NO_PIC;
15044 mips_abicalls = FALSE;
15045 break;
15046
15047 /* The -xgot option tells the assembler to use 32 bit offsets
15048 when accessing the got in SVR4_PIC mode. It is for Irix
15049 compatibility. */
15050 case OPTION_XGOT:
15051 mips_big_got = 1;
15052 break;
15053
15054 case 'G':
15055 g_switch_value = atoi (arg);
15056 g_switch_seen = 1;
15057 break;
15058
15059 /* The -32, -n32 and -64 options are shortcuts for -mabi=32, -mabi=n32
15060 and -mabi=64. */
15061 case OPTION_32:
15062 mips_abi = O32_ABI;
15063 break;
15064
15065 case OPTION_N32:
15066 mips_abi = N32_ABI;
15067 break;
15068
15069 case OPTION_64:
15070 mips_abi = N64_ABI;
15071 if (!support_64bit_objects())
15072 as_fatal (_("no compiled in support for 64 bit object file format"));
15073 break;
15074
15075 case OPTION_GP32:
15076 file_mips_opts.gp = 32;
15077 break;
15078
15079 case OPTION_GP64:
15080 file_mips_opts.gp = 64;
15081 break;
15082
15083 case OPTION_FP32:
15084 file_mips_opts.fp = 32;
15085 break;
15086
15087 case OPTION_FPXX:
15088 file_mips_opts.fp = 0;
15089 break;
15090
15091 case OPTION_FP64:
15092 file_mips_opts.fp = 64;
15093 break;
15094
15095 case OPTION_ODD_SPREG:
15096 file_mips_opts.oddspreg = 1;
15097 break;
15098
15099 case OPTION_NO_ODD_SPREG:
15100 file_mips_opts.oddspreg = 0;
15101 break;
15102
15103 case OPTION_SINGLE_FLOAT:
15104 file_mips_opts.single_float = 1;
15105 break;
15106
15107 case OPTION_DOUBLE_FLOAT:
15108 file_mips_opts.single_float = 0;
15109 break;
15110
15111 case OPTION_SOFT_FLOAT:
15112 file_mips_opts.soft_float = 1;
15113 break;
15114
15115 case OPTION_HARD_FLOAT:
15116 file_mips_opts.soft_float = 0;
15117 break;
15118
15119 case OPTION_MABI:
15120 if (strcmp (arg, "32") == 0)
15121 mips_abi = O32_ABI;
15122 else if (strcmp (arg, "o64") == 0)
15123 mips_abi = O64_ABI;
15124 else if (strcmp (arg, "n32") == 0)
15125 mips_abi = N32_ABI;
15126 else if (strcmp (arg, "64") == 0)
15127 {
15128 mips_abi = N64_ABI;
15129 if (! support_64bit_objects())
15130 as_fatal (_("no compiled in support for 64 bit object file "
15131 "format"));
15132 }
15133 else if (strcmp (arg, "eabi") == 0)
15134 mips_abi = EABI_ABI;
15135 else
15136 {
15137 as_fatal (_("invalid abi -mabi=%s"), arg);
15138 return 0;
15139 }
15140 break;
15141
15142 case OPTION_M7000_HILO_FIX:
15143 mips_7000_hilo_fix = TRUE;
15144 break;
15145
15146 case OPTION_MNO_7000_HILO_FIX:
15147 mips_7000_hilo_fix = FALSE;
15148 break;
15149
15150 case OPTION_MDEBUG:
15151 mips_flag_mdebug = TRUE;
15152 break;
15153
15154 case OPTION_NO_MDEBUG:
15155 mips_flag_mdebug = FALSE;
15156 break;
15157
15158 case OPTION_PDR:
15159 mips_flag_pdr = TRUE;
15160 break;
15161
15162 case OPTION_NO_PDR:
15163 mips_flag_pdr = FALSE;
15164 break;
15165
15166 case OPTION_MVXWORKS_PIC:
15167 mips_pic = VXWORKS_PIC;
15168 break;
15169
15170 case OPTION_NAN:
15171 if (strcmp (arg, "2008") == 0)
15172 mips_nan2008 = 1;
15173 else if (strcmp (arg, "legacy") == 0)
15174 mips_nan2008 = 0;
15175 else
15176 {
15177 as_fatal (_("invalid NaN setting -mnan=%s"), arg);
15178 return 0;
15179 }
15180 break;
15181
15182 default:
15183 return 0;
15184 }
15185
15186 mips_fix_loongson2f = mips_fix_loongson2f_nop || mips_fix_loongson2f_jump;
15187
15188 return 1;
15189 }
15190 \f
15191 /* Set up globals to tune for the ISA or processor described by INFO. */
15192
15193 static void
15194 mips_set_tune (const struct mips_cpu_info *info)
15195 {
15196 if (info != 0)
15197 mips_tune = info->cpu;
15198 }
15199
15200
15201 void
15202 mips_after_parse_args (void)
15203 {
15204 const struct mips_cpu_info *arch_info = 0;
15205 const struct mips_cpu_info *tune_info = 0;
15206
15207 /* GP relative stuff not working for PE. */
15208 if (strncmp (TARGET_OS, "pe", 2) == 0)
15209 {
15210 if (g_switch_seen && g_switch_value != 0)
15211 as_bad (_("-G not supported in this configuration"));
15212 g_switch_value = 0;
15213 }
15214
15215 if (mips_abi == NO_ABI)
15216 mips_abi = MIPS_DEFAULT_ABI;
15217
15218 /* The following code determines the architecture.
15219 Similar code was added to GCC 3.3 (see override_options() in
15220 config/mips/mips.c). The GAS and GCC code should be kept in sync
15221 as much as possible. */
15222
15223 if (mips_arch_string != 0)
15224 arch_info = mips_parse_cpu ("-march", mips_arch_string);
15225
15226 if (file_mips_opts.isa != ISA_UNKNOWN)
15227 {
15228 /* Handle -mipsN. At this point, file_mips_opts.isa contains the
15229 ISA level specified by -mipsN, while arch_info->isa contains
15230 the -march selection (if any). */
15231 if (arch_info != 0)
15232 {
15233 /* -march takes precedence over -mipsN, since it is more descriptive.
15234 There's no harm in specifying both as long as the ISA levels
15235 are the same. */
15236 if (file_mips_opts.isa != arch_info->isa)
15237 as_bad (_("-%s conflicts with the other architecture options,"
15238 " which imply -%s"),
15239 mips_cpu_info_from_isa (file_mips_opts.isa)->name,
15240 mips_cpu_info_from_isa (arch_info->isa)->name);
15241 }
15242 else
15243 arch_info = mips_cpu_info_from_isa (file_mips_opts.isa);
15244 }
15245
15246 if (arch_info == 0)
15247 {
15248 arch_info = mips_parse_cpu ("default CPU", MIPS_CPU_STRING_DEFAULT);
15249 gas_assert (arch_info);
15250 }
15251
15252 if (ABI_NEEDS_64BIT_REGS (mips_abi) && !ISA_HAS_64BIT_REGS (arch_info->isa))
15253 as_bad (_("-march=%s is not compatible with the selected ABI"),
15254 arch_info->name);
15255
15256 file_mips_opts.arch = arch_info->cpu;
15257 file_mips_opts.isa = arch_info->isa;
15258 file_mips_opts.init_ase = arch_info->ase;
15259
15260 /* The EVA Extension has instructions which are only valid when the R6 ISA
15261 is enabled. This sets the ASE_EVA_R6 flag when both EVA and R6 ISA are
15262 present. */
15263 if (((file_mips_opts.ase & ASE_EVA) != 0) && ISA_IS_R6 (file_mips_opts.isa))
15264 file_mips_opts.ase |= ASE_EVA_R6;
15265
15266 /* Set up initial mips_opts state. */
15267 mips_opts = file_mips_opts;
15268
15269 /* For the R5900 default to `-mfix-r5900' unless the user told otherwise. */
15270 if (!mips_fix_r5900_explicit)
15271 mips_fix_r5900 = file_mips_opts.arch == CPU_R5900;
15272
15273 /* The register size inference code is now placed in
15274 file_mips_check_options. */
15275
15276 /* Optimize for file_mips_opts.arch, unless -mtune selects a different
15277 processor. */
15278 if (mips_tune_string != 0)
15279 tune_info = mips_parse_cpu ("-mtune", mips_tune_string);
15280
15281 if (tune_info == 0)
15282 mips_set_tune (arch_info);
15283 else
15284 mips_set_tune (tune_info);
15285
15286 if (mips_flag_mdebug < 0)
15287 mips_flag_mdebug = 0;
15288 }
15289 \f
15290 void
15291 mips_init_after_args (void)
15292 {
15293 /* Initialize opcodes. */
15294 bfd_mips_num_opcodes = bfd_mips_num_builtin_opcodes;
15295 mips_opcodes = (struct mips_opcode *) mips_builtin_opcodes;
15296 }
15297
15298 long
15299 md_pcrel_from (fixS *fixP)
15300 {
15301 valueT addr = fixP->fx_where + fixP->fx_frag->fr_address;
15302
15303 switch (fixP->fx_r_type)
15304 {
15305 case BFD_RELOC_MICROMIPS_7_PCREL_S1:
15306 case BFD_RELOC_MICROMIPS_10_PCREL_S1:
15307 /* Return the address of the delay slot. */
15308 return addr + 2;
15309
15310 case BFD_RELOC_MICROMIPS_16_PCREL_S1:
15311 case BFD_RELOC_MICROMIPS_JMP:
15312 case BFD_RELOC_MIPS16_16_PCREL_S1:
15313 case BFD_RELOC_16_PCREL_S2:
15314 case BFD_RELOC_MIPS_21_PCREL_S2:
15315 case BFD_RELOC_MIPS_26_PCREL_S2:
15316 case BFD_RELOC_MIPS_JMP:
15317 /* Return the address of the delay slot. */
15318 return addr + 4;
15319
15320 case BFD_RELOC_MIPS_18_PCREL_S3:
15321 /* Return the aligned address of the doubleword containing
15322 the instruction. */
15323 return addr & ~7;
15324
15325 default:
15326 return addr;
15327 }
15328 }
15329
15330 /* This is called before the symbol table is processed. In order to
15331 work with gcc when using mips-tfile, we must keep all local labels.
15332 However, in other cases, we want to discard them. If we were
15333 called with -g, but we didn't see any debugging information, it may
15334 mean that gcc is smuggling debugging information through to
15335 mips-tfile, in which case we must generate all local labels. */
15336
15337 void
15338 mips_frob_file_before_adjust (void)
15339 {
15340 #ifndef NO_ECOFF_DEBUGGING
15341 if (ECOFF_DEBUGGING
15342 && mips_debug != 0
15343 && ! ecoff_debugging_seen)
15344 flag_keep_locals = 1;
15345 #endif
15346 }
15347
15348 /* Sort any unmatched HI16 and GOT16 relocs so that they immediately precede
15349 the corresponding LO16 reloc. This is called before md_apply_fix and
15350 tc_gen_reloc. Unmatched relocs can only be generated by use of explicit
15351 relocation operators.
15352
15353 For our purposes, a %lo() expression matches a %got() or %hi()
15354 expression if:
15355
15356 (a) it refers to the same symbol; and
15357 (b) the offset applied in the %lo() expression is no lower than
15358 the offset applied in the %got() or %hi().
15359
15360 (b) allows us to cope with code like:
15361
15362 lui $4,%hi(foo)
15363 lh $4,%lo(foo+2)($4)
15364
15365 ...which is legal on RELA targets, and has a well-defined behaviour
15366 if the user knows that adding 2 to "foo" will not induce a carry to
15367 the high 16 bits.
15368
15369 When several %lo()s match a particular %got() or %hi(), we use the
15370 following rules to distinguish them:
15371
15372 (1) %lo()s with smaller offsets are a better match than %lo()s with
15373 higher offsets.
15374
15375 (2) %lo()s with no matching %got() or %hi() are better than those
15376 that already have a matching %got() or %hi().
15377
15378 (3) later %lo()s are better than earlier %lo()s.
15379
15380 These rules are applied in order.
15381
15382 (1) means, among other things, that %lo()s with identical offsets are
15383 chosen if they exist.
15384
15385 (2) means that we won't associate several high-part relocations with
15386 the same low-part relocation unless there's no alternative. Having
15387 several high parts for the same low part is a GNU extension; this rule
15388 allows careful users to avoid it.
15389
15390 (3) is purely cosmetic. mips_hi_fixup_list is is in reverse order,
15391 with the last high-part relocation being at the front of the list.
15392 It therefore makes sense to choose the last matching low-part
15393 relocation, all other things being equal. It's also easier
15394 to code that way. */
15395
15396 void
15397 mips_frob_file (void)
15398 {
15399 struct mips_hi_fixup *l;
15400 bfd_reloc_code_real_type looking_for_rtype = BFD_RELOC_UNUSED;
15401
15402 for (l = mips_hi_fixup_list; l != NULL; l = l->next)
15403 {
15404 segment_info_type *seginfo;
15405 bfd_boolean matched_lo_p;
15406 fixS **hi_pos, **lo_pos, **pos;
15407
15408 gas_assert (reloc_needs_lo_p (l->fixp->fx_r_type));
15409
15410 /* If a GOT16 relocation turns out to be against a global symbol,
15411 there isn't supposed to be a matching LO. Ignore %gots against
15412 constants; we'll report an error for those later. */
15413 if (got16_reloc_p (l->fixp->fx_r_type)
15414 && !(l->fixp->fx_addsy
15415 && pic_need_relax (l->fixp->fx_addsy)))
15416 continue;
15417
15418 /* Check quickly whether the next fixup happens to be a matching %lo. */
15419 if (fixup_has_matching_lo_p (l->fixp))
15420 continue;
15421
15422 seginfo = seg_info (l->seg);
15423
15424 /* Set HI_POS to the position of this relocation in the chain.
15425 Set LO_POS to the position of the chosen low-part relocation.
15426 MATCHED_LO_P is true on entry to the loop if *POS is a low-part
15427 relocation that matches an immediately-preceding high-part
15428 relocation. */
15429 hi_pos = NULL;
15430 lo_pos = NULL;
15431 matched_lo_p = FALSE;
15432 looking_for_rtype = matching_lo_reloc (l->fixp->fx_r_type);
15433
15434 for (pos = &seginfo->fix_root; *pos != NULL; pos = &(*pos)->fx_next)
15435 {
15436 if (*pos == l->fixp)
15437 hi_pos = pos;
15438
15439 if ((*pos)->fx_r_type == looking_for_rtype
15440 && symbol_same_p ((*pos)->fx_addsy, l->fixp->fx_addsy)
15441 && (*pos)->fx_offset >= l->fixp->fx_offset
15442 && (lo_pos == NULL
15443 || (*pos)->fx_offset < (*lo_pos)->fx_offset
15444 || (!matched_lo_p
15445 && (*pos)->fx_offset == (*lo_pos)->fx_offset)))
15446 lo_pos = pos;
15447
15448 matched_lo_p = (reloc_needs_lo_p ((*pos)->fx_r_type)
15449 && fixup_has_matching_lo_p (*pos));
15450 }
15451
15452 /* If we found a match, remove the high-part relocation from its
15453 current position and insert it before the low-part relocation.
15454 Make the offsets match so that fixup_has_matching_lo_p()
15455 will return true.
15456
15457 We don't warn about unmatched high-part relocations since some
15458 versions of gcc have been known to emit dead "lui ...%hi(...)"
15459 instructions. */
15460 if (lo_pos != NULL)
15461 {
15462 l->fixp->fx_offset = (*lo_pos)->fx_offset;
15463 if (l->fixp->fx_next != *lo_pos)
15464 {
15465 *hi_pos = l->fixp->fx_next;
15466 l->fixp->fx_next = *lo_pos;
15467 *lo_pos = l->fixp;
15468 }
15469 }
15470 }
15471 }
15472
15473 int
15474 mips_force_relocation (fixS *fixp)
15475 {
15476 if (generic_force_reloc (fixp))
15477 return 1;
15478
15479 /* We want to keep BFD_RELOC_MICROMIPS_*_PCREL_S1 relocation,
15480 so that the linker relaxation can update targets. */
15481 if (fixp->fx_r_type == BFD_RELOC_MICROMIPS_7_PCREL_S1
15482 || fixp->fx_r_type == BFD_RELOC_MICROMIPS_10_PCREL_S1
15483 || fixp->fx_r_type == BFD_RELOC_MICROMIPS_16_PCREL_S1)
15484 return 1;
15485
15486 /* We want to keep BFD_RELOC_16_PCREL_S2 BFD_RELOC_MIPS_21_PCREL_S2
15487 and BFD_RELOC_MIPS_26_PCREL_S2 relocations against MIPS16 and
15488 microMIPS symbols so that we can do cross-mode branch diagnostics
15489 and BAL to JALX conversion by the linker. */
15490 if ((fixp->fx_r_type == BFD_RELOC_16_PCREL_S2
15491 || fixp->fx_r_type == BFD_RELOC_MIPS_21_PCREL_S2
15492 || fixp->fx_r_type == BFD_RELOC_MIPS_26_PCREL_S2)
15493 && fixp->fx_addsy
15494 && ELF_ST_IS_COMPRESSED (S_GET_OTHER (fixp->fx_addsy)))
15495 return 1;
15496
15497 /* We want all PC-relative relocations to be kept for R6 relaxation. */
15498 if (ISA_IS_R6 (file_mips_opts.isa)
15499 && (fixp->fx_r_type == BFD_RELOC_16_PCREL_S2
15500 || fixp->fx_r_type == BFD_RELOC_MIPS_21_PCREL_S2
15501 || fixp->fx_r_type == BFD_RELOC_MIPS_26_PCREL_S2
15502 || fixp->fx_r_type == BFD_RELOC_MIPS_18_PCREL_S3
15503 || fixp->fx_r_type == BFD_RELOC_MIPS_19_PCREL_S2
15504 || fixp->fx_r_type == BFD_RELOC_HI16_S_PCREL
15505 || fixp->fx_r_type == BFD_RELOC_LO16_PCREL))
15506 return 1;
15507
15508 return 0;
15509 }
15510
15511 /* Implement TC_FORCE_RELOCATION_ABS. */
15512
15513 bfd_boolean
15514 mips_force_relocation_abs (fixS *fixp)
15515 {
15516 if (generic_force_reloc (fixp))
15517 return TRUE;
15518
15519 /* These relocations do not have enough bits in the in-place addend
15520 to hold an arbitrary absolute section's offset. */
15521 if (HAVE_IN_PLACE_ADDENDS && limited_pcrel_reloc_p (fixp->fx_r_type))
15522 return TRUE;
15523
15524 return FALSE;
15525 }
15526
15527 /* Read the instruction associated with RELOC from BUF. */
15528
15529 static unsigned int
15530 read_reloc_insn (char *buf, bfd_reloc_code_real_type reloc)
15531 {
15532 if (mips16_reloc_p (reloc) || micromips_reloc_p (reloc))
15533 return read_compressed_insn (buf, 4);
15534 else
15535 return read_insn (buf);
15536 }
15537
15538 /* Write instruction INSN to BUF, given that it has been relocated
15539 by RELOC. */
15540
15541 static void
15542 write_reloc_insn (char *buf, bfd_reloc_code_real_type reloc,
15543 unsigned long insn)
15544 {
15545 if (mips16_reloc_p (reloc) || micromips_reloc_p (reloc))
15546 write_compressed_insn (buf, insn, 4);
15547 else
15548 write_insn (buf, insn);
15549 }
15550
15551 /* Return TRUE if the instruction pointed to by FIXP is an invalid jump
15552 to a symbol in another ISA mode, which cannot be converted to JALX. */
15553
15554 static bfd_boolean
15555 fix_bad_cross_mode_jump_p (fixS *fixP)
15556 {
15557 unsigned long opcode;
15558 int other;
15559 char *buf;
15560
15561 if (!fixP->fx_addsy || S_FORCE_RELOC (fixP->fx_addsy, TRUE))
15562 return FALSE;
15563
15564 other = S_GET_OTHER (fixP->fx_addsy);
15565 buf = fixP->fx_frag->fr_literal + fixP->fx_where;
15566 opcode = read_reloc_insn (buf, fixP->fx_r_type) >> 26;
15567 switch (fixP->fx_r_type)
15568 {
15569 case BFD_RELOC_MIPS_JMP:
15570 return opcode != 0x1d && opcode != 0x03 && ELF_ST_IS_COMPRESSED (other);
15571 case BFD_RELOC_MICROMIPS_JMP:
15572 return opcode != 0x3c && opcode != 0x3d && !ELF_ST_IS_MICROMIPS (other);
15573 default:
15574 return FALSE;
15575 }
15576 }
15577
15578 /* Return TRUE if the instruction pointed to by FIXP is an invalid JALX
15579 jump to a symbol in the same ISA mode. */
15580
15581 static bfd_boolean
15582 fix_bad_same_mode_jalx_p (fixS *fixP)
15583 {
15584 unsigned long opcode;
15585 int other;
15586 char *buf;
15587
15588 if (!fixP->fx_addsy || S_FORCE_RELOC (fixP->fx_addsy, TRUE))
15589 return FALSE;
15590
15591 other = S_GET_OTHER (fixP->fx_addsy);
15592 buf = fixP->fx_frag->fr_literal + fixP->fx_where;
15593 opcode = read_reloc_insn (buf, fixP->fx_r_type) >> 26;
15594 switch (fixP->fx_r_type)
15595 {
15596 case BFD_RELOC_MIPS_JMP:
15597 return opcode == 0x1d && !ELF_ST_IS_COMPRESSED (other);
15598 case BFD_RELOC_MIPS16_JMP:
15599 return opcode == 0x07 && ELF_ST_IS_COMPRESSED (other);
15600 case BFD_RELOC_MICROMIPS_JMP:
15601 return opcode == 0x3c && ELF_ST_IS_COMPRESSED (other);
15602 default:
15603 return FALSE;
15604 }
15605 }
15606
15607 /* Return TRUE if the instruction pointed to by FIXP is an invalid jump
15608 to a symbol whose value plus addend is not aligned according to the
15609 ultimate (after linker relaxation) jump instruction's immediate field
15610 requirement, either to (1 << SHIFT), or, for jumps from microMIPS to
15611 regular MIPS code, to (1 << 2). */
15612
15613 static bfd_boolean
15614 fix_bad_misaligned_jump_p (fixS *fixP, int shift)
15615 {
15616 bfd_boolean micro_to_mips_p;
15617 valueT val;
15618 int other;
15619
15620 if (!fixP->fx_addsy || S_FORCE_RELOC (fixP->fx_addsy, TRUE))
15621 return FALSE;
15622
15623 other = S_GET_OTHER (fixP->fx_addsy);
15624 val = S_GET_VALUE (fixP->fx_addsy) | ELF_ST_IS_COMPRESSED (other);
15625 val += fixP->fx_offset;
15626 micro_to_mips_p = (fixP->fx_r_type == BFD_RELOC_MICROMIPS_JMP
15627 && !ELF_ST_IS_MICROMIPS (other));
15628 return ((val & ((1 << (micro_to_mips_p ? 2 : shift)) - 1))
15629 != ELF_ST_IS_COMPRESSED (other));
15630 }
15631
15632 /* Return TRUE if the instruction pointed to by FIXP is an invalid branch
15633 to a symbol whose annotation indicates another ISA mode. For absolute
15634 symbols check the ISA bit instead.
15635
15636 We accept BFD_RELOC_16_PCREL_S2 relocations against MIPS16 and microMIPS
15637 symbols or BFD_RELOC_MICROMIPS_16_PCREL_S1 relocations against regular
15638 MIPS symbols and associated with BAL instructions as these instructions
15639 may be converted to JALX by the linker. */
15640
15641 static bfd_boolean
15642 fix_bad_cross_mode_branch_p (fixS *fixP)
15643 {
15644 bfd_boolean absolute_p;
15645 unsigned long opcode;
15646 asection *symsec;
15647 valueT val;
15648 int other;
15649 char *buf;
15650
15651 if (mips_ignore_branch_isa)
15652 return FALSE;
15653
15654 if (!fixP->fx_addsy || S_FORCE_RELOC (fixP->fx_addsy, TRUE))
15655 return FALSE;
15656
15657 symsec = S_GET_SEGMENT (fixP->fx_addsy);
15658 absolute_p = bfd_is_abs_section (symsec);
15659
15660 val = S_GET_VALUE (fixP->fx_addsy) + fixP->fx_offset;
15661 other = S_GET_OTHER (fixP->fx_addsy);
15662
15663 buf = fixP->fx_frag->fr_literal + fixP->fx_where;
15664 opcode = read_reloc_insn (buf, fixP->fx_r_type) >> 16;
15665 switch (fixP->fx_r_type)
15666 {
15667 case BFD_RELOC_16_PCREL_S2:
15668 return ((absolute_p ? val & 1 : ELF_ST_IS_COMPRESSED (other))
15669 && opcode != 0x0411);
15670 case BFD_RELOC_MICROMIPS_16_PCREL_S1:
15671 return ((absolute_p ? !(val & 1) : !ELF_ST_IS_MICROMIPS (other))
15672 && opcode != 0x4060);
15673 case BFD_RELOC_MIPS_21_PCREL_S2:
15674 case BFD_RELOC_MIPS_26_PCREL_S2:
15675 return absolute_p ? val & 1 : ELF_ST_IS_COMPRESSED (other);
15676 case BFD_RELOC_MIPS16_16_PCREL_S1:
15677 return absolute_p ? !(val & 1) : !ELF_ST_IS_MIPS16 (other);
15678 case BFD_RELOC_MICROMIPS_7_PCREL_S1:
15679 case BFD_RELOC_MICROMIPS_10_PCREL_S1:
15680 return absolute_p ? !(val & 1) : !ELF_ST_IS_MICROMIPS (other);
15681 default:
15682 abort ();
15683 }
15684 }
15685
15686 /* Return TRUE if the symbol plus addend associated with a regular MIPS
15687 branch instruction pointed to by FIXP is not aligned according to the
15688 branch instruction's immediate field requirement. We need the addend
15689 to preserve the ISA bit and also the sum must not have bit 2 set. We
15690 must explicitly OR in the ISA bit from symbol annotation as the bit
15691 won't be set in the symbol's value then. */
15692
15693 static bfd_boolean
15694 fix_bad_misaligned_branch_p (fixS *fixP)
15695 {
15696 bfd_boolean absolute_p;
15697 asection *symsec;
15698 valueT isa_bit;
15699 valueT val;
15700 valueT off;
15701 int other;
15702
15703 if (!fixP->fx_addsy || S_FORCE_RELOC (fixP->fx_addsy, TRUE))
15704 return FALSE;
15705
15706 symsec = S_GET_SEGMENT (fixP->fx_addsy);
15707 absolute_p = bfd_is_abs_section (symsec);
15708
15709 val = S_GET_VALUE (fixP->fx_addsy);
15710 other = S_GET_OTHER (fixP->fx_addsy);
15711 off = fixP->fx_offset;
15712
15713 isa_bit = absolute_p ? (val + off) & 1 : ELF_ST_IS_COMPRESSED (other);
15714 val |= ELF_ST_IS_COMPRESSED (other);
15715 val += off;
15716 return (val & 0x3) != isa_bit;
15717 }
15718
15719 /* Make the necessary checks on a regular MIPS branch pointed to by FIXP
15720 and its calculated value VAL. */
15721
15722 static void
15723 fix_validate_branch (fixS *fixP, valueT val)
15724 {
15725 if (fixP->fx_done && (val & 0x3) != 0)
15726 as_bad_where (fixP->fx_file, fixP->fx_line,
15727 _("branch to misaligned address (0x%lx)"),
15728 (long) (val + md_pcrel_from (fixP)));
15729 else if (fix_bad_cross_mode_branch_p (fixP))
15730 as_bad_where (fixP->fx_file, fixP->fx_line,
15731 _("branch to a symbol in another ISA mode"));
15732 else if (fix_bad_misaligned_branch_p (fixP))
15733 as_bad_where (fixP->fx_file, fixP->fx_line,
15734 _("branch to misaligned address (0x%lx)"),
15735 (long) (S_GET_VALUE (fixP->fx_addsy) + fixP->fx_offset));
15736 else if (HAVE_IN_PLACE_ADDENDS && (fixP->fx_offset & 0x3) != 0)
15737 as_bad_where (fixP->fx_file, fixP->fx_line,
15738 _("cannot encode misaligned addend "
15739 "in the relocatable field (0x%lx)"),
15740 (long) fixP->fx_offset);
15741 }
15742
15743 /* Apply a fixup to the object file. */
15744
15745 void
15746 md_apply_fix (fixS *fixP, valueT *valP, segT seg ATTRIBUTE_UNUSED)
15747 {
15748 char *buf;
15749 unsigned long insn;
15750 reloc_howto_type *howto;
15751
15752 if (fixP->fx_pcrel)
15753 switch (fixP->fx_r_type)
15754 {
15755 case BFD_RELOC_16_PCREL_S2:
15756 case BFD_RELOC_MIPS16_16_PCREL_S1:
15757 case BFD_RELOC_MICROMIPS_7_PCREL_S1:
15758 case BFD_RELOC_MICROMIPS_10_PCREL_S1:
15759 case BFD_RELOC_MICROMIPS_16_PCREL_S1:
15760 case BFD_RELOC_32_PCREL:
15761 case BFD_RELOC_MIPS_21_PCREL_S2:
15762 case BFD_RELOC_MIPS_26_PCREL_S2:
15763 case BFD_RELOC_MIPS_18_PCREL_S3:
15764 case BFD_RELOC_MIPS_19_PCREL_S2:
15765 case BFD_RELOC_HI16_S_PCREL:
15766 case BFD_RELOC_LO16_PCREL:
15767 break;
15768
15769 case BFD_RELOC_32:
15770 fixP->fx_r_type = BFD_RELOC_32_PCREL;
15771 break;
15772
15773 default:
15774 as_bad_where (fixP->fx_file, fixP->fx_line,
15775 _("PC-relative reference to a different section"));
15776 break;
15777 }
15778
15779 /* Handle BFD_RELOC_8, since it's easy. Punt on other bfd relocations
15780 that have no MIPS ELF equivalent. */
15781 if (fixP->fx_r_type != BFD_RELOC_8)
15782 {
15783 howto = bfd_reloc_type_lookup (stdoutput, fixP->fx_r_type);
15784 if (!howto)
15785 return;
15786 }
15787
15788 gas_assert (fixP->fx_size == 2
15789 || fixP->fx_size == 4
15790 || fixP->fx_r_type == BFD_RELOC_8
15791 || fixP->fx_r_type == BFD_RELOC_16
15792 || fixP->fx_r_type == BFD_RELOC_64
15793 || fixP->fx_r_type == BFD_RELOC_CTOR
15794 || fixP->fx_r_type == BFD_RELOC_MIPS_SUB
15795 || fixP->fx_r_type == BFD_RELOC_MICROMIPS_SUB
15796 || fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
15797 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY
15798 || fixP->fx_r_type == BFD_RELOC_MIPS_TLS_DTPREL64
15799 || fixP->fx_r_type == BFD_RELOC_NONE);
15800
15801 buf = fixP->fx_frag->fr_literal + fixP->fx_where;
15802
15803 /* Don't treat parts of a composite relocation as done. There are two
15804 reasons for this:
15805
15806 (1) The second and third parts will be against 0 (RSS_UNDEF) but
15807 should nevertheless be emitted if the first part is.
15808
15809 (2) In normal usage, composite relocations are never assembly-time
15810 constants. The easiest way of dealing with the pathological
15811 exceptions is to generate a relocation against STN_UNDEF and
15812 leave everything up to the linker. */
15813 if (fixP->fx_addsy == NULL && !fixP->fx_pcrel && fixP->fx_tcbit == 0)
15814 fixP->fx_done = 1;
15815
15816 switch (fixP->fx_r_type)
15817 {
15818 case BFD_RELOC_MIPS_TLS_GD:
15819 case BFD_RELOC_MIPS_TLS_LDM:
15820 case BFD_RELOC_MIPS_TLS_DTPREL32:
15821 case BFD_RELOC_MIPS_TLS_DTPREL64:
15822 case BFD_RELOC_MIPS_TLS_DTPREL_HI16:
15823 case BFD_RELOC_MIPS_TLS_DTPREL_LO16:
15824 case BFD_RELOC_MIPS_TLS_GOTTPREL:
15825 case BFD_RELOC_MIPS_TLS_TPREL32:
15826 case BFD_RELOC_MIPS_TLS_TPREL64:
15827 case BFD_RELOC_MIPS_TLS_TPREL_HI16:
15828 case BFD_RELOC_MIPS_TLS_TPREL_LO16:
15829 case BFD_RELOC_MICROMIPS_TLS_GD:
15830 case BFD_RELOC_MICROMIPS_TLS_LDM:
15831 case BFD_RELOC_MICROMIPS_TLS_DTPREL_HI16:
15832 case BFD_RELOC_MICROMIPS_TLS_DTPREL_LO16:
15833 case BFD_RELOC_MICROMIPS_TLS_GOTTPREL:
15834 case BFD_RELOC_MICROMIPS_TLS_TPREL_HI16:
15835 case BFD_RELOC_MICROMIPS_TLS_TPREL_LO16:
15836 case BFD_RELOC_MIPS16_TLS_GD:
15837 case BFD_RELOC_MIPS16_TLS_LDM:
15838 case BFD_RELOC_MIPS16_TLS_DTPREL_HI16:
15839 case BFD_RELOC_MIPS16_TLS_DTPREL_LO16:
15840 case BFD_RELOC_MIPS16_TLS_GOTTPREL:
15841 case BFD_RELOC_MIPS16_TLS_TPREL_HI16:
15842 case BFD_RELOC_MIPS16_TLS_TPREL_LO16:
15843 if (fixP->fx_addsy)
15844 S_SET_THREAD_LOCAL (fixP->fx_addsy);
15845 else
15846 as_bad_where (fixP->fx_file, fixP->fx_line,
15847 _("TLS relocation against a constant"));
15848 break;
15849
15850 case BFD_RELOC_MIPS_JMP:
15851 case BFD_RELOC_MIPS16_JMP:
15852 case BFD_RELOC_MICROMIPS_JMP:
15853 {
15854 int shift;
15855
15856 gas_assert (!fixP->fx_done);
15857
15858 /* Shift is 2, unusually, for microMIPS JALX. */
15859 if (fixP->fx_r_type == BFD_RELOC_MICROMIPS_JMP
15860 && (read_compressed_insn (buf, 4) >> 26) != 0x3c)
15861 shift = 1;
15862 else
15863 shift = 2;
15864
15865 if (fix_bad_cross_mode_jump_p (fixP))
15866 as_bad_where (fixP->fx_file, fixP->fx_line,
15867 _("jump to a symbol in another ISA mode"));
15868 else if (fix_bad_same_mode_jalx_p (fixP))
15869 as_bad_where (fixP->fx_file, fixP->fx_line,
15870 _("JALX to a symbol in the same ISA mode"));
15871 else if (fix_bad_misaligned_jump_p (fixP, shift))
15872 as_bad_where (fixP->fx_file, fixP->fx_line,
15873 _("jump to misaligned address (0x%lx)"),
15874 (long) (S_GET_VALUE (fixP->fx_addsy)
15875 + fixP->fx_offset));
15876 else if (HAVE_IN_PLACE_ADDENDS
15877 && (fixP->fx_offset & ((1 << shift) - 1)) != 0)
15878 as_bad_where (fixP->fx_file, fixP->fx_line,
15879 _("cannot encode misaligned addend "
15880 "in the relocatable field (0x%lx)"),
15881 (long) fixP->fx_offset);
15882 }
15883 /* Fall through. */
15884
15885 case BFD_RELOC_MIPS_SHIFT5:
15886 case BFD_RELOC_MIPS_SHIFT6:
15887 case BFD_RELOC_MIPS_GOT_DISP:
15888 case BFD_RELOC_MIPS_GOT_PAGE:
15889 case BFD_RELOC_MIPS_GOT_OFST:
15890 case BFD_RELOC_MIPS_SUB:
15891 case BFD_RELOC_MIPS_INSERT_A:
15892 case BFD_RELOC_MIPS_INSERT_B:
15893 case BFD_RELOC_MIPS_DELETE:
15894 case BFD_RELOC_MIPS_HIGHEST:
15895 case BFD_RELOC_MIPS_HIGHER:
15896 case BFD_RELOC_MIPS_SCN_DISP:
15897 case BFD_RELOC_MIPS_REL16:
15898 case BFD_RELOC_MIPS_RELGOT:
15899 case BFD_RELOC_MIPS_JALR:
15900 case BFD_RELOC_HI16:
15901 case BFD_RELOC_HI16_S:
15902 case BFD_RELOC_LO16:
15903 case BFD_RELOC_GPREL16:
15904 case BFD_RELOC_MIPS_LITERAL:
15905 case BFD_RELOC_MIPS_CALL16:
15906 case BFD_RELOC_MIPS_GOT16:
15907 case BFD_RELOC_GPREL32:
15908 case BFD_RELOC_MIPS_GOT_HI16:
15909 case BFD_RELOC_MIPS_GOT_LO16:
15910 case BFD_RELOC_MIPS_CALL_HI16:
15911 case BFD_RELOC_MIPS_CALL_LO16:
15912 case BFD_RELOC_HI16_S_PCREL:
15913 case BFD_RELOC_LO16_PCREL:
15914 case BFD_RELOC_MIPS16_GPREL:
15915 case BFD_RELOC_MIPS16_GOT16:
15916 case BFD_RELOC_MIPS16_CALL16:
15917 case BFD_RELOC_MIPS16_HI16:
15918 case BFD_RELOC_MIPS16_HI16_S:
15919 case BFD_RELOC_MIPS16_LO16:
15920 case BFD_RELOC_MICROMIPS_GOT_DISP:
15921 case BFD_RELOC_MICROMIPS_GOT_PAGE:
15922 case BFD_RELOC_MICROMIPS_GOT_OFST:
15923 case BFD_RELOC_MICROMIPS_SUB:
15924 case BFD_RELOC_MICROMIPS_HIGHEST:
15925 case BFD_RELOC_MICROMIPS_HIGHER:
15926 case BFD_RELOC_MICROMIPS_SCN_DISP:
15927 case BFD_RELOC_MICROMIPS_JALR:
15928 case BFD_RELOC_MICROMIPS_HI16:
15929 case BFD_RELOC_MICROMIPS_HI16_S:
15930 case BFD_RELOC_MICROMIPS_LO16:
15931 case BFD_RELOC_MICROMIPS_GPREL16:
15932 case BFD_RELOC_MICROMIPS_LITERAL:
15933 case BFD_RELOC_MICROMIPS_CALL16:
15934 case BFD_RELOC_MICROMIPS_GOT16:
15935 case BFD_RELOC_MICROMIPS_GOT_HI16:
15936 case BFD_RELOC_MICROMIPS_GOT_LO16:
15937 case BFD_RELOC_MICROMIPS_CALL_HI16:
15938 case BFD_RELOC_MICROMIPS_CALL_LO16:
15939 case BFD_RELOC_MIPS_EH:
15940 if (fixP->fx_done)
15941 {
15942 offsetT value;
15943
15944 if (calculate_reloc (fixP->fx_r_type, *valP, &value))
15945 {
15946 insn = read_reloc_insn (buf, fixP->fx_r_type);
15947 if (mips16_reloc_p (fixP->fx_r_type))
15948 insn |= mips16_immed_extend (value, 16);
15949 else
15950 insn |= (value & 0xffff);
15951 write_reloc_insn (buf, fixP->fx_r_type, insn);
15952 }
15953 else
15954 as_bad_where (fixP->fx_file, fixP->fx_line,
15955 _("unsupported constant in relocation"));
15956 }
15957 break;
15958
15959 case BFD_RELOC_64:
15960 /* This is handled like BFD_RELOC_32, but we output a sign
15961 extended value if we are only 32 bits. */
15962 if (fixP->fx_done)
15963 {
15964 if (8 <= sizeof (valueT))
15965 md_number_to_chars (buf, *valP, 8);
15966 else
15967 {
15968 valueT hiv;
15969
15970 if ((*valP & 0x80000000) != 0)
15971 hiv = 0xffffffff;
15972 else
15973 hiv = 0;
15974 md_number_to_chars (buf + (target_big_endian ? 4 : 0), *valP, 4);
15975 md_number_to_chars (buf + (target_big_endian ? 0 : 4), hiv, 4);
15976 }
15977 }
15978 break;
15979
15980 case BFD_RELOC_RVA:
15981 case BFD_RELOC_32:
15982 case BFD_RELOC_32_PCREL:
15983 case BFD_RELOC_16:
15984 case BFD_RELOC_8:
15985 /* If we are deleting this reloc entry, we must fill in the
15986 value now. This can happen if we have a .word which is not
15987 resolved when it appears but is later defined. */
15988 if (fixP->fx_done)
15989 md_number_to_chars (buf, *valP, fixP->fx_size);
15990 break;
15991
15992 case BFD_RELOC_MIPS_21_PCREL_S2:
15993 fix_validate_branch (fixP, *valP);
15994 if (!fixP->fx_done)
15995 break;
15996
15997 if (*valP + 0x400000 <= 0x7fffff)
15998 {
15999 insn = read_insn (buf);
16000 insn |= (*valP >> 2) & 0x1fffff;
16001 write_insn (buf, insn);
16002 }
16003 else
16004 as_bad_where (fixP->fx_file, fixP->fx_line,
16005 _("branch out of range"));
16006 break;
16007
16008 case BFD_RELOC_MIPS_26_PCREL_S2:
16009 fix_validate_branch (fixP, *valP);
16010 if (!fixP->fx_done)
16011 break;
16012
16013 if (*valP + 0x8000000 <= 0xfffffff)
16014 {
16015 insn = read_insn (buf);
16016 insn |= (*valP >> 2) & 0x3ffffff;
16017 write_insn (buf, insn);
16018 }
16019 else
16020 as_bad_where (fixP->fx_file, fixP->fx_line,
16021 _("branch out of range"));
16022 break;
16023
16024 case BFD_RELOC_MIPS_18_PCREL_S3:
16025 if (fixP->fx_addsy && (S_GET_VALUE (fixP->fx_addsy) & 0x7) != 0)
16026 as_bad_where (fixP->fx_file, fixP->fx_line,
16027 _("PC-relative access using misaligned symbol (%lx)"),
16028 (long) S_GET_VALUE (fixP->fx_addsy));
16029 if ((fixP->fx_offset & 0x7) != 0)
16030 as_bad_where (fixP->fx_file, fixP->fx_line,
16031 _("PC-relative access using misaligned offset (%lx)"),
16032 (long) fixP->fx_offset);
16033 if (!fixP->fx_done)
16034 break;
16035
16036 if (*valP + 0x100000 <= 0x1fffff)
16037 {
16038 insn = read_insn (buf);
16039 insn |= (*valP >> 3) & 0x3ffff;
16040 write_insn (buf, insn);
16041 }
16042 else
16043 as_bad_where (fixP->fx_file, fixP->fx_line,
16044 _("PC-relative access out of range"));
16045 break;
16046
16047 case BFD_RELOC_MIPS_19_PCREL_S2:
16048 if ((*valP & 0x3) != 0)
16049 as_bad_where (fixP->fx_file, fixP->fx_line,
16050 _("PC-relative access to misaligned address (%lx)"),
16051 (long) *valP);
16052 if (!fixP->fx_done)
16053 break;
16054
16055 if (*valP + 0x100000 <= 0x1fffff)
16056 {
16057 insn = read_insn (buf);
16058 insn |= (*valP >> 2) & 0x7ffff;
16059 write_insn (buf, insn);
16060 }
16061 else
16062 as_bad_where (fixP->fx_file, fixP->fx_line,
16063 _("PC-relative access out of range"));
16064 break;
16065
16066 case BFD_RELOC_16_PCREL_S2:
16067 fix_validate_branch (fixP, *valP);
16068
16069 /* We need to save the bits in the instruction since fixup_segment()
16070 might be deleting the relocation entry (i.e., a branch within
16071 the current segment). */
16072 if (! fixP->fx_done)
16073 break;
16074
16075 /* Update old instruction data. */
16076 insn = read_insn (buf);
16077
16078 if (*valP + 0x20000 <= 0x3ffff)
16079 {
16080 insn |= (*valP >> 2) & 0xffff;
16081 write_insn (buf, insn);
16082 }
16083 else if (fixP->fx_tcbit2
16084 && fixP->fx_done
16085 && fixP->fx_frag->fr_address >= text_section->vma
16086 && (fixP->fx_frag->fr_address
16087 < text_section->vma + bfd_get_section_size (text_section))
16088 && ((insn & 0xffff0000) == 0x10000000 /* beq $0,$0 */
16089 || (insn & 0xffff0000) == 0x04010000 /* bgez $0 */
16090 || (insn & 0xffff0000) == 0x04110000)) /* bgezal $0 */
16091 {
16092 /* The branch offset is too large. If this is an
16093 unconditional branch, and we are not generating PIC code,
16094 we can convert it to an absolute jump instruction. */
16095 if ((insn & 0xffff0000) == 0x04110000) /* bgezal $0 */
16096 insn = 0x0c000000; /* jal */
16097 else
16098 insn = 0x08000000; /* j */
16099 fixP->fx_r_type = BFD_RELOC_MIPS_JMP;
16100 fixP->fx_done = 0;
16101 fixP->fx_addsy = section_symbol (text_section);
16102 *valP += md_pcrel_from (fixP);
16103 write_insn (buf, insn);
16104 }
16105 else
16106 {
16107 /* If we got here, we have branch-relaxation disabled,
16108 and there's nothing we can do to fix this instruction
16109 without turning it into a longer sequence. */
16110 as_bad_where (fixP->fx_file, fixP->fx_line,
16111 _("branch out of range"));
16112 }
16113 break;
16114
16115 case BFD_RELOC_MIPS16_16_PCREL_S1:
16116 case BFD_RELOC_MICROMIPS_7_PCREL_S1:
16117 case BFD_RELOC_MICROMIPS_10_PCREL_S1:
16118 case BFD_RELOC_MICROMIPS_16_PCREL_S1:
16119 gas_assert (!fixP->fx_done);
16120 if (fix_bad_cross_mode_branch_p (fixP))
16121 as_bad_where (fixP->fx_file, fixP->fx_line,
16122 _("branch to a symbol in another ISA mode"));
16123 else if (fixP->fx_addsy
16124 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
16125 && !bfd_is_abs_section (S_GET_SEGMENT (fixP->fx_addsy))
16126 && (fixP->fx_offset & 0x1) != 0)
16127 as_bad_where (fixP->fx_file, fixP->fx_line,
16128 _("branch to misaligned address (0x%lx)"),
16129 (long) (S_GET_VALUE (fixP->fx_addsy) + fixP->fx_offset));
16130 else if (HAVE_IN_PLACE_ADDENDS && (fixP->fx_offset & 0x1) != 0)
16131 as_bad_where (fixP->fx_file, fixP->fx_line,
16132 _("cannot encode misaligned addend "
16133 "in the relocatable field (0x%lx)"),
16134 (long) fixP->fx_offset);
16135 break;
16136
16137 case BFD_RELOC_VTABLE_INHERIT:
16138 fixP->fx_done = 0;
16139 if (fixP->fx_addsy
16140 && !S_IS_DEFINED (fixP->fx_addsy)
16141 && !S_IS_WEAK (fixP->fx_addsy))
16142 S_SET_WEAK (fixP->fx_addsy);
16143 break;
16144
16145 case BFD_RELOC_NONE:
16146 case BFD_RELOC_VTABLE_ENTRY:
16147 fixP->fx_done = 0;
16148 break;
16149
16150 default:
16151 abort ();
16152 }
16153
16154 /* Remember value for tc_gen_reloc. */
16155 fixP->fx_addnumber = *valP;
16156 }
16157
16158 static symbolS *
16159 get_symbol (void)
16160 {
16161 int c;
16162 char *name;
16163 symbolS *p;
16164
16165 c = get_symbol_name (&name);
16166 p = (symbolS *) symbol_find_or_make (name);
16167 (void) restore_line_pointer (c);
16168 return p;
16169 }
16170
16171 /* Align the current frag to a given power of two. If a particular
16172 fill byte should be used, FILL points to an integer that contains
16173 that byte, otherwise FILL is null.
16174
16175 This function used to have the comment:
16176
16177 The MIPS assembler also automatically adjusts any preceding label.
16178
16179 The implementation therefore applied the adjustment to a maximum of
16180 one label. However, other label adjustments are applied to batches
16181 of labels, and adjusting just one caused problems when new labels
16182 were added for the sake of debugging or unwind information.
16183 We therefore adjust all preceding labels (given as LABELS) instead. */
16184
16185 static void
16186 mips_align (int to, int *fill, struct insn_label_list *labels)
16187 {
16188 mips_emit_delays ();
16189 mips_record_compressed_mode ();
16190 if (fill == NULL && subseg_text_p (now_seg))
16191 frag_align_code (to, 0);
16192 else
16193 frag_align (to, fill ? *fill : 0, 0);
16194 record_alignment (now_seg, to);
16195 mips_move_labels (labels, FALSE);
16196 }
16197
16198 /* Align to a given power of two. .align 0 turns off the automatic
16199 alignment used by the data creating pseudo-ops. */
16200
16201 static void
16202 s_align (int x ATTRIBUTE_UNUSED)
16203 {
16204 int temp, fill_value, *fill_ptr;
16205 long max_alignment = 28;
16206
16207 /* o Note that the assembler pulls down any immediately preceding label
16208 to the aligned address.
16209 o It's not documented but auto alignment is reinstated by
16210 a .align pseudo instruction.
16211 o Note also that after auto alignment is turned off the mips assembler
16212 issues an error on attempt to assemble an improperly aligned data item.
16213 We don't. */
16214
16215 temp = get_absolute_expression ();
16216 if (temp > max_alignment)
16217 as_bad (_("alignment too large, %d assumed"), temp = max_alignment);
16218 else if (temp < 0)
16219 {
16220 as_warn (_("alignment negative, 0 assumed"));
16221 temp = 0;
16222 }
16223 if (*input_line_pointer == ',')
16224 {
16225 ++input_line_pointer;
16226 fill_value = get_absolute_expression ();
16227 fill_ptr = &fill_value;
16228 }
16229 else
16230 fill_ptr = 0;
16231 if (temp)
16232 {
16233 segment_info_type *si = seg_info (now_seg);
16234 struct insn_label_list *l = si->label_list;
16235 /* Auto alignment should be switched on by next section change. */
16236 auto_align = 1;
16237 mips_align (temp, fill_ptr, l);
16238 }
16239 else
16240 {
16241 auto_align = 0;
16242 }
16243
16244 demand_empty_rest_of_line ();
16245 }
16246
16247 static void
16248 s_change_sec (int sec)
16249 {
16250 segT seg;
16251
16252 /* The ELF backend needs to know that we are changing sections, so
16253 that .previous works correctly. We could do something like check
16254 for an obj_section_change_hook macro, but that might be confusing
16255 as it would not be appropriate to use it in the section changing
16256 functions in read.c, since obj-elf.c intercepts those. FIXME:
16257 This should be cleaner, somehow. */
16258 obj_elf_section_change_hook ();
16259
16260 mips_emit_delays ();
16261
16262 switch (sec)
16263 {
16264 case 't':
16265 s_text (0);
16266 break;
16267 case 'd':
16268 s_data (0);
16269 break;
16270 case 'b':
16271 subseg_set (bss_section, (subsegT) get_absolute_expression ());
16272 demand_empty_rest_of_line ();
16273 break;
16274
16275 case 'r':
16276 seg = subseg_new (RDATA_SECTION_NAME,
16277 (subsegT) get_absolute_expression ());
16278 bfd_set_section_flags (stdoutput, seg, (SEC_ALLOC | SEC_LOAD
16279 | SEC_READONLY | SEC_RELOC
16280 | SEC_DATA));
16281 if (strncmp (TARGET_OS, "elf", 3) != 0)
16282 record_alignment (seg, 4);
16283 demand_empty_rest_of_line ();
16284 break;
16285
16286 case 's':
16287 seg = subseg_new (".sdata", (subsegT) get_absolute_expression ());
16288 bfd_set_section_flags (stdoutput, seg,
16289 SEC_ALLOC | SEC_LOAD | SEC_RELOC | SEC_DATA);
16290 if (strncmp (TARGET_OS, "elf", 3) != 0)
16291 record_alignment (seg, 4);
16292 demand_empty_rest_of_line ();
16293 break;
16294
16295 case 'B':
16296 seg = subseg_new (".sbss", (subsegT) get_absolute_expression ());
16297 bfd_set_section_flags (stdoutput, seg, SEC_ALLOC);
16298 if (strncmp (TARGET_OS, "elf", 3) != 0)
16299 record_alignment (seg, 4);
16300 demand_empty_rest_of_line ();
16301 break;
16302 }
16303
16304 auto_align = 1;
16305 }
16306
16307 void
16308 s_change_section (int ignore ATTRIBUTE_UNUSED)
16309 {
16310 char *saved_ilp;
16311 char *section_name;
16312 char c, endc;
16313 char next_c = 0;
16314 int section_type;
16315 int section_flag;
16316 int section_entry_size;
16317 int section_alignment;
16318
16319 saved_ilp = input_line_pointer;
16320 endc = get_symbol_name (&section_name);
16321 c = (endc == '"' ? input_line_pointer[1] : endc);
16322 if (c)
16323 next_c = input_line_pointer [(endc == '"' ? 2 : 1)];
16324
16325 /* Do we have .section Name<,"flags">? */
16326 if (c != ',' || (c == ',' && next_c == '"'))
16327 {
16328 /* Just after name is now '\0'. */
16329 (void) restore_line_pointer (endc);
16330 input_line_pointer = saved_ilp;
16331 obj_elf_section (ignore);
16332 return;
16333 }
16334
16335 section_name = xstrdup (section_name);
16336 c = restore_line_pointer (endc);
16337
16338 input_line_pointer++;
16339
16340 /* Do we have .section Name<,type><,flag><,entry_size><,alignment> */
16341 if (c == ',')
16342 section_type = get_absolute_expression ();
16343 else
16344 section_type = 0;
16345
16346 if (*input_line_pointer++ == ',')
16347 section_flag = get_absolute_expression ();
16348 else
16349 section_flag = 0;
16350
16351 if (*input_line_pointer++ == ',')
16352 section_entry_size = get_absolute_expression ();
16353 else
16354 section_entry_size = 0;
16355
16356 if (*input_line_pointer++ == ',')
16357 section_alignment = get_absolute_expression ();
16358 else
16359 section_alignment = 0;
16360
16361 /* FIXME: really ignore? */
16362 (void) section_alignment;
16363
16364 /* When using the generic form of .section (as implemented by obj-elf.c),
16365 there's no way to set the section type to SHT_MIPS_DWARF. Users have
16366 traditionally had to fall back on the more common @progbits instead.
16367
16368 There's nothing really harmful in this, since bfd will correct
16369 SHT_PROGBITS to SHT_MIPS_DWARF before writing out the file. But it
16370 means that, for backwards compatibility, the special_section entries
16371 for dwarf sections must use SHT_PROGBITS rather than SHT_MIPS_DWARF.
16372
16373 Even so, we shouldn't force users of the MIPS .section syntax to
16374 incorrectly label the sections as SHT_PROGBITS. The best compromise
16375 seems to be to map SHT_MIPS_DWARF to SHT_PROGBITS before calling the
16376 generic type-checking code. */
16377 if (section_type == SHT_MIPS_DWARF)
16378 section_type = SHT_PROGBITS;
16379
16380 obj_elf_change_section (section_name, section_type, 0, section_flag,
16381 section_entry_size, 0, 0, 0);
16382
16383 if (now_seg->name != section_name)
16384 free (section_name);
16385 }
16386
16387 void
16388 mips_enable_auto_align (void)
16389 {
16390 auto_align = 1;
16391 }
16392
16393 static void
16394 s_cons (int log_size)
16395 {
16396 segment_info_type *si = seg_info (now_seg);
16397 struct insn_label_list *l = si->label_list;
16398
16399 mips_emit_delays ();
16400 if (log_size > 0 && auto_align)
16401 mips_align (log_size, 0, l);
16402 cons (1 << log_size);
16403 mips_clear_insn_labels ();
16404 }
16405
16406 static void
16407 s_float_cons (int type)
16408 {
16409 segment_info_type *si = seg_info (now_seg);
16410 struct insn_label_list *l = si->label_list;
16411
16412 mips_emit_delays ();
16413
16414 if (auto_align)
16415 {
16416 if (type == 'd')
16417 mips_align (3, 0, l);
16418 else
16419 mips_align (2, 0, l);
16420 }
16421
16422 float_cons (type);
16423 mips_clear_insn_labels ();
16424 }
16425
16426 /* Handle .globl. We need to override it because on Irix 5 you are
16427 permitted to say
16428 .globl foo .text
16429 where foo is an undefined symbol, to mean that foo should be
16430 considered to be the address of a function. */
16431
16432 static void
16433 s_mips_globl (int x ATTRIBUTE_UNUSED)
16434 {
16435 char *name;
16436 int c;
16437 symbolS *symbolP;
16438 flagword flag;
16439
16440 do
16441 {
16442 c = get_symbol_name (&name);
16443 symbolP = symbol_find_or_make (name);
16444 S_SET_EXTERNAL (symbolP);
16445
16446 *input_line_pointer = c;
16447 SKIP_WHITESPACE_AFTER_NAME ();
16448
16449 /* On Irix 5, every global symbol that is not explicitly labelled as
16450 being a function is apparently labelled as being an object. */
16451 flag = BSF_OBJECT;
16452
16453 if (!is_end_of_line[(unsigned char) *input_line_pointer]
16454 && (*input_line_pointer != ','))
16455 {
16456 char *secname;
16457 asection *sec;
16458
16459 c = get_symbol_name (&secname);
16460 sec = bfd_get_section_by_name (stdoutput, secname);
16461 if (sec == NULL)
16462 as_bad (_("%s: no such section"), secname);
16463 (void) restore_line_pointer (c);
16464
16465 if (sec != NULL && (sec->flags & SEC_CODE) != 0)
16466 flag = BSF_FUNCTION;
16467 }
16468
16469 symbol_get_bfdsym (symbolP)->flags |= flag;
16470
16471 c = *input_line_pointer;
16472 if (c == ',')
16473 {
16474 input_line_pointer++;
16475 SKIP_WHITESPACE ();
16476 if (is_end_of_line[(unsigned char) *input_line_pointer])
16477 c = '\n';
16478 }
16479 }
16480 while (c == ',');
16481
16482 demand_empty_rest_of_line ();
16483 }
16484
16485 static void
16486 s_option (int x ATTRIBUTE_UNUSED)
16487 {
16488 char *opt;
16489 char c;
16490
16491 c = get_symbol_name (&opt);
16492
16493 if (*opt == 'O')
16494 {
16495 /* FIXME: What does this mean? */
16496 }
16497 else if (strncmp (opt, "pic", 3) == 0 && ISDIGIT (opt[3]) && opt[4] == '\0')
16498 {
16499 int i;
16500
16501 i = atoi (opt + 3);
16502 if (i != 0 && i != 2)
16503 as_bad (_(".option pic%d not supported"), i);
16504 else if (mips_pic == VXWORKS_PIC)
16505 as_bad (_(".option pic%d not supported in VxWorks PIC mode"), i);
16506 else if (i == 0)
16507 mips_pic = NO_PIC;
16508 else if (i == 2)
16509 {
16510 mips_pic = SVR4_PIC;
16511 mips_abicalls = TRUE;
16512 }
16513
16514 if (mips_pic == SVR4_PIC)
16515 {
16516 if (g_switch_seen && g_switch_value != 0)
16517 as_warn (_("-G may not be used with SVR4 PIC code"));
16518 g_switch_value = 0;
16519 bfd_set_gp_size (stdoutput, 0);
16520 }
16521 }
16522 else
16523 as_warn (_("unrecognized option \"%s\""), opt);
16524
16525 (void) restore_line_pointer (c);
16526 demand_empty_rest_of_line ();
16527 }
16528
16529 /* This structure is used to hold a stack of .set values. */
16530
16531 struct mips_option_stack
16532 {
16533 struct mips_option_stack *next;
16534 struct mips_set_options options;
16535 };
16536
16537 static struct mips_option_stack *mips_opts_stack;
16538
16539 /* Return status for .set/.module option handling. */
16540
16541 enum code_option_type
16542 {
16543 /* Unrecognized option. */
16544 OPTION_TYPE_BAD = -1,
16545
16546 /* Ordinary option. */
16547 OPTION_TYPE_NORMAL,
16548
16549 /* ISA changing option. */
16550 OPTION_TYPE_ISA
16551 };
16552
16553 /* Handle common .set/.module options. Return status indicating option
16554 type. */
16555
16556 static enum code_option_type
16557 parse_code_option (char * name)
16558 {
16559 bfd_boolean isa_set = FALSE;
16560 const struct mips_ase *ase;
16561
16562 if (strncmp (name, "at=", 3) == 0)
16563 {
16564 char *s = name + 3;
16565
16566 if (!reg_lookup (&s, RTYPE_NUM | RTYPE_GP, &mips_opts.at))
16567 as_bad (_("unrecognized register name `%s'"), s);
16568 }
16569 else if (strcmp (name, "at") == 0)
16570 mips_opts.at = ATREG;
16571 else if (strcmp (name, "noat") == 0)
16572 mips_opts.at = ZERO;
16573 else if (strcmp (name, "move") == 0 || strcmp (name, "novolatile") == 0)
16574 mips_opts.nomove = 0;
16575 else if (strcmp (name, "nomove") == 0 || strcmp (name, "volatile") == 0)
16576 mips_opts.nomove = 1;
16577 else if (strcmp (name, "bopt") == 0)
16578 mips_opts.nobopt = 0;
16579 else if (strcmp (name, "nobopt") == 0)
16580 mips_opts.nobopt = 1;
16581 else if (strcmp (name, "gp=32") == 0)
16582 mips_opts.gp = 32;
16583 else if (strcmp (name, "gp=64") == 0)
16584 mips_opts.gp = 64;
16585 else if (strcmp (name, "fp=32") == 0)
16586 mips_opts.fp = 32;
16587 else if (strcmp (name, "fp=xx") == 0)
16588 mips_opts.fp = 0;
16589 else if (strcmp (name, "fp=64") == 0)
16590 mips_opts.fp = 64;
16591 else if (strcmp (name, "softfloat") == 0)
16592 mips_opts.soft_float = 1;
16593 else if (strcmp (name, "hardfloat") == 0)
16594 mips_opts.soft_float = 0;
16595 else if (strcmp (name, "singlefloat") == 0)
16596 mips_opts.single_float = 1;
16597 else if (strcmp (name, "doublefloat") == 0)
16598 mips_opts.single_float = 0;
16599 else if (strcmp (name, "nooddspreg") == 0)
16600 mips_opts.oddspreg = 0;
16601 else if (strcmp (name, "oddspreg") == 0)
16602 mips_opts.oddspreg = 1;
16603 else if (strcmp (name, "mips16") == 0
16604 || strcmp (name, "MIPS-16") == 0)
16605 mips_opts.mips16 = 1;
16606 else if (strcmp (name, "nomips16") == 0
16607 || strcmp (name, "noMIPS-16") == 0)
16608 mips_opts.mips16 = 0;
16609 else if (strcmp (name, "micromips") == 0)
16610 mips_opts.micromips = 1;
16611 else if (strcmp (name, "nomicromips") == 0)
16612 mips_opts.micromips = 0;
16613 else if (name[0] == 'n'
16614 && name[1] == 'o'
16615 && (ase = mips_lookup_ase (name + 2)))
16616 mips_set_ase (ase, &mips_opts, FALSE);
16617 else if ((ase = mips_lookup_ase (name)))
16618 mips_set_ase (ase, &mips_opts, TRUE);
16619 else if (strncmp (name, "mips", 4) == 0 || strncmp (name, "arch=", 5) == 0)
16620 {
16621 /* Permit the user to change the ISA and architecture on the fly.
16622 Needless to say, misuse can cause serious problems. */
16623 if (strncmp (name, "arch=", 5) == 0)
16624 {
16625 const struct mips_cpu_info *p;
16626
16627 p = mips_parse_cpu ("internal use", name + 5);
16628 if (!p)
16629 as_bad (_("unknown architecture %s"), name + 5);
16630 else
16631 {
16632 mips_opts.arch = p->cpu;
16633 mips_opts.isa = p->isa;
16634 isa_set = TRUE;
16635 mips_opts.init_ase = p->ase;
16636 }
16637 }
16638 else if (strncmp (name, "mips", 4) == 0)
16639 {
16640 const struct mips_cpu_info *p;
16641
16642 p = mips_parse_cpu ("internal use", name);
16643 if (!p)
16644 as_bad (_("unknown ISA level %s"), name + 4);
16645 else
16646 {
16647 mips_opts.arch = p->cpu;
16648 mips_opts.isa = p->isa;
16649 isa_set = TRUE;
16650 mips_opts.init_ase = p->ase;
16651 }
16652 }
16653 else
16654 as_bad (_("unknown ISA or architecture %s"), name);
16655 }
16656 else if (strcmp (name, "autoextend") == 0)
16657 mips_opts.noautoextend = 0;
16658 else if (strcmp (name, "noautoextend") == 0)
16659 mips_opts.noautoextend = 1;
16660 else if (strcmp (name, "insn32") == 0)
16661 mips_opts.insn32 = TRUE;
16662 else if (strcmp (name, "noinsn32") == 0)
16663 mips_opts.insn32 = FALSE;
16664 else if (strcmp (name, "sym32") == 0)
16665 mips_opts.sym32 = TRUE;
16666 else if (strcmp (name, "nosym32") == 0)
16667 mips_opts.sym32 = FALSE;
16668 else
16669 return OPTION_TYPE_BAD;
16670
16671 return isa_set ? OPTION_TYPE_ISA : OPTION_TYPE_NORMAL;
16672 }
16673
16674 /* Handle the .set pseudo-op. */
16675
16676 static void
16677 s_mipsset (int x ATTRIBUTE_UNUSED)
16678 {
16679 enum code_option_type type = OPTION_TYPE_NORMAL;
16680 char *name = input_line_pointer, ch;
16681
16682 file_mips_check_options ();
16683
16684 while (!is_end_of_line[(unsigned char) *input_line_pointer])
16685 ++input_line_pointer;
16686 ch = *input_line_pointer;
16687 *input_line_pointer = '\0';
16688
16689 if (strchr (name, ','))
16690 {
16691 /* Generic ".set" directive; use the generic handler. */
16692 *input_line_pointer = ch;
16693 input_line_pointer = name;
16694 s_set (0);
16695 return;
16696 }
16697
16698 if (strcmp (name, "reorder") == 0)
16699 {
16700 if (mips_opts.noreorder)
16701 end_noreorder ();
16702 }
16703 else if (strcmp (name, "noreorder") == 0)
16704 {
16705 if (!mips_opts.noreorder)
16706 start_noreorder ();
16707 }
16708 else if (strcmp (name, "macro") == 0)
16709 mips_opts.warn_about_macros = 0;
16710 else if (strcmp (name, "nomacro") == 0)
16711 {
16712 if (mips_opts.noreorder == 0)
16713 as_bad (_("`noreorder' must be set before `nomacro'"));
16714 mips_opts.warn_about_macros = 1;
16715 }
16716 else if (strcmp (name, "gp=default") == 0)
16717 mips_opts.gp = file_mips_opts.gp;
16718 else if (strcmp (name, "fp=default") == 0)
16719 mips_opts.fp = file_mips_opts.fp;
16720 else if (strcmp (name, "mips0") == 0 || strcmp (name, "arch=default") == 0)
16721 {
16722 mips_opts.isa = file_mips_opts.isa;
16723 mips_opts.arch = file_mips_opts.arch;
16724 mips_opts.init_ase = file_mips_opts.init_ase;
16725 mips_opts.gp = file_mips_opts.gp;
16726 mips_opts.fp = file_mips_opts.fp;
16727 }
16728 else if (strcmp (name, "push") == 0)
16729 {
16730 struct mips_option_stack *s;
16731
16732 s = XNEW (struct mips_option_stack);
16733 s->next = mips_opts_stack;
16734 s->options = mips_opts;
16735 mips_opts_stack = s;
16736 }
16737 else if (strcmp (name, "pop") == 0)
16738 {
16739 struct mips_option_stack *s;
16740
16741 s = mips_opts_stack;
16742 if (s == NULL)
16743 as_bad (_(".set pop with no .set push"));
16744 else
16745 {
16746 /* If we're changing the reorder mode we need to handle
16747 delay slots correctly. */
16748 if (s->options.noreorder && ! mips_opts.noreorder)
16749 start_noreorder ();
16750 else if (! s->options.noreorder && mips_opts.noreorder)
16751 end_noreorder ();
16752
16753 mips_opts = s->options;
16754 mips_opts_stack = s->next;
16755 free (s);
16756 }
16757 }
16758 else
16759 {
16760 type = parse_code_option (name);
16761 if (type == OPTION_TYPE_BAD)
16762 as_warn (_("tried to set unrecognized symbol: %s\n"), name);
16763 }
16764
16765 /* The use of .set [arch|cpu]= historically 'fixes' the width of gp and fp
16766 registers based on what is supported by the arch/cpu. */
16767 if (type == OPTION_TYPE_ISA)
16768 {
16769 switch (mips_opts.isa)
16770 {
16771 case 0:
16772 break;
16773 case ISA_MIPS1:
16774 /* MIPS I cannot support FPXX. */
16775 mips_opts.fp = 32;
16776 /* fall-through. */
16777 case ISA_MIPS2:
16778 case ISA_MIPS32:
16779 case ISA_MIPS32R2:
16780 case ISA_MIPS32R3:
16781 case ISA_MIPS32R5:
16782 mips_opts.gp = 32;
16783 if (mips_opts.fp != 0)
16784 mips_opts.fp = 32;
16785 break;
16786 case ISA_MIPS32R6:
16787 mips_opts.gp = 32;
16788 mips_opts.fp = 64;
16789 break;
16790 case ISA_MIPS3:
16791 case ISA_MIPS4:
16792 case ISA_MIPS5:
16793 case ISA_MIPS64:
16794 case ISA_MIPS64R2:
16795 case ISA_MIPS64R3:
16796 case ISA_MIPS64R5:
16797 case ISA_MIPS64R6:
16798 mips_opts.gp = 64;
16799 if (mips_opts.fp != 0)
16800 {
16801 if (mips_opts.arch == CPU_R5900)
16802 mips_opts.fp = 32;
16803 else
16804 mips_opts.fp = 64;
16805 }
16806 break;
16807 default:
16808 as_bad (_("unknown ISA level %s"), name + 4);
16809 break;
16810 }
16811 }
16812
16813 mips_check_options (&mips_opts, FALSE);
16814
16815 mips_check_isa_supports_ases ();
16816 *input_line_pointer = ch;
16817 demand_empty_rest_of_line ();
16818 }
16819
16820 /* Handle the .module pseudo-op. */
16821
16822 static void
16823 s_module (int ignore ATTRIBUTE_UNUSED)
16824 {
16825 char *name = input_line_pointer, ch;
16826
16827 while (!is_end_of_line[(unsigned char) *input_line_pointer])
16828 ++input_line_pointer;
16829 ch = *input_line_pointer;
16830 *input_line_pointer = '\0';
16831
16832 if (!file_mips_opts_checked)
16833 {
16834 if (parse_code_option (name) == OPTION_TYPE_BAD)
16835 as_bad (_(".module used with unrecognized symbol: %s\n"), name);
16836
16837 /* Update module level settings from mips_opts. */
16838 file_mips_opts = mips_opts;
16839 }
16840 else
16841 as_bad (_(".module is not permitted after generating code"));
16842
16843 *input_line_pointer = ch;
16844 demand_empty_rest_of_line ();
16845 }
16846
16847 /* Handle the .abicalls pseudo-op. I believe this is equivalent to
16848 .option pic2. It means to generate SVR4 PIC calls. */
16849
16850 static void
16851 s_abicalls (int ignore ATTRIBUTE_UNUSED)
16852 {
16853 mips_pic = SVR4_PIC;
16854 mips_abicalls = TRUE;
16855
16856 if (g_switch_seen && g_switch_value != 0)
16857 as_warn (_("-G may not be used with SVR4 PIC code"));
16858 g_switch_value = 0;
16859
16860 bfd_set_gp_size (stdoutput, 0);
16861 demand_empty_rest_of_line ();
16862 }
16863
16864 /* Handle the .cpload pseudo-op. This is used when generating SVR4
16865 PIC code. It sets the $gp register for the function based on the
16866 function address, which is in the register named in the argument.
16867 This uses a relocation against _gp_disp, which is handled specially
16868 by the linker. The result is:
16869 lui $gp,%hi(_gp_disp)
16870 addiu $gp,$gp,%lo(_gp_disp)
16871 addu $gp,$gp,.cpload argument
16872 The .cpload argument is normally $25 == $t9.
16873
16874 The -mno-shared option changes this to:
16875 lui $gp,%hi(__gnu_local_gp)
16876 addiu $gp,$gp,%lo(__gnu_local_gp)
16877 and the argument is ignored. This saves an instruction, but the
16878 resulting code is not position independent; it uses an absolute
16879 address for __gnu_local_gp. Thus code assembled with -mno-shared
16880 can go into an ordinary executable, but not into a shared library. */
16881
16882 static void
16883 s_cpload (int ignore ATTRIBUTE_UNUSED)
16884 {
16885 expressionS ex;
16886 int reg;
16887 int in_shared;
16888
16889 file_mips_check_options ();
16890
16891 /* If we are not generating SVR4 PIC code, or if this is NewABI code,
16892 .cpload is ignored. */
16893 if (mips_pic != SVR4_PIC || HAVE_NEWABI)
16894 {
16895 s_ignore (0);
16896 return;
16897 }
16898
16899 if (mips_opts.mips16)
16900 {
16901 as_bad (_("%s not supported in MIPS16 mode"), ".cpload");
16902 ignore_rest_of_line ();
16903 return;
16904 }
16905
16906 /* .cpload should be in a .set noreorder section. */
16907 if (mips_opts.noreorder == 0)
16908 as_warn (_(".cpload not in noreorder section"));
16909
16910 reg = tc_get_register (0);
16911
16912 /* If we need to produce a 64-bit address, we are better off using
16913 the default instruction sequence. */
16914 in_shared = mips_in_shared || HAVE_64BIT_SYMBOLS;
16915
16916 ex.X_op = O_symbol;
16917 ex.X_add_symbol = symbol_find_or_make (in_shared ? "_gp_disp" :
16918 "__gnu_local_gp");
16919 ex.X_op_symbol = NULL;
16920 ex.X_add_number = 0;
16921
16922 /* In ELF, this symbol is implicitly an STT_OBJECT symbol. */
16923 symbol_get_bfdsym (ex.X_add_symbol)->flags |= BSF_OBJECT;
16924
16925 mips_mark_labels ();
16926 mips_assembling_insn = TRUE;
16927
16928 macro_start ();
16929 macro_build_lui (&ex, mips_gp_register);
16930 macro_build (&ex, "addiu", "t,r,j", mips_gp_register,
16931 mips_gp_register, BFD_RELOC_LO16);
16932 if (in_shared)
16933 macro_build (NULL, "addu", "d,v,t", mips_gp_register,
16934 mips_gp_register, reg);
16935 macro_end ();
16936
16937 mips_assembling_insn = FALSE;
16938 demand_empty_rest_of_line ();
16939 }
16940
16941 /* Handle the .cpsetup pseudo-op defined for NewABI PIC code. The syntax is:
16942 .cpsetup $reg1, offset|$reg2, label
16943
16944 If offset is given, this results in:
16945 sd $gp, offset($sp)
16946 lui $gp, %hi(%neg(%gp_rel(label)))
16947 addiu $gp, $gp, %lo(%neg(%gp_rel(label)))
16948 daddu $gp, $gp, $reg1
16949
16950 If $reg2 is given, this results in:
16951 or $reg2, $gp, $0
16952 lui $gp, %hi(%neg(%gp_rel(label)))
16953 addiu $gp, $gp, %lo(%neg(%gp_rel(label)))
16954 daddu $gp, $gp, $reg1
16955 $reg1 is normally $25 == $t9.
16956
16957 The -mno-shared option replaces the last three instructions with
16958 lui $gp,%hi(_gp)
16959 addiu $gp,$gp,%lo(_gp) */
16960
16961 static void
16962 s_cpsetup (int ignore ATTRIBUTE_UNUSED)
16963 {
16964 expressionS ex_off;
16965 expressionS ex_sym;
16966 int reg1;
16967
16968 file_mips_check_options ();
16969
16970 /* If we are not generating SVR4 PIC code, .cpsetup is ignored.
16971 We also need NewABI support. */
16972 if (mips_pic != SVR4_PIC || ! HAVE_NEWABI)
16973 {
16974 s_ignore (0);
16975 return;
16976 }
16977
16978 if (mips_opts.mips16)
16979 {
16980 as_bad (_("%s not supported in MIPS16 mode"), ".cpsetup");
16981 ignore_rest_of_line ();
16982 return;
16983 }
16984
16985 reg1 = tc_get_register (0);
16986 SKIP_WHITESPACE ();
16987 if (*input_line_pointer != ',')
16988 {
16989 as_bad (_("missing argument separator ',' for .cpsetup"));
16990 return;
16991 }
16992 else
16993 ++input_line_pointer;
16994 SKIP_WHITESPACE ();
16995 if (*input_line_pointer == '$')
16996 {
16997 mips_cpreturn_register = tc_get_register (0);
16998 mips_cpreturn_offset = -1;
16999 }
17000 else
17001 {
17002 mips_cpreturn_offset = get_absolute_expression ();
17003 mips_cpreturn_register = -1;
17004 }
17005 SKIP_WHITESPACE ();
17006 if (*input_line_pointer != ',')
17007 {
17008 as_bad (_("missing argument separator ',' for .cpsetup"));
17009 return;
17010 }
17011 else
17012 ++input_line_pointer;
17013 SKIP_WHITESPACE ();
17014 expression (&ex_sym);
17015
17016 mips_mark_labels ();
17017 mips_assembling_insn = TRUE;
17018
17019 macro_start ();
17020 if (mips_cpreturn_register == -1)
17021 {
17022 ex_off.X_op = O_constant;
17023 ex_off.X_add_symbol = NULL;
17024 ex_off.X_op_symbol = NULL;
17025 ex_off.X_add_number = mips_cpreturn_offset;
17026
17027 macro_build (&ex_off, "sd", "t,o(b)", mips_gp_register,
17028 BFD_RELOC_LO16, SP);
17029 }
17030 else
17031 move_register (mips_cpreturn_register, mips_gp_register);
17032
17033 if (mips_in_shared || HAVE_64BIT_SYMBOLS)
17034 {
17035 macro_build (&ex_sym, "lui", LUI_FMT, mips_gp_register,
17036 -1, BFD_RELOC_GPREL16, BFD_RELOC_MIPS_SUB,
17037 BFD_RELOC_HI16_S);
17038
17039 macro_build (&ex_sym, "addiu", "t,r,j", mips_gp_register,
17040 mips_gp_register, -1, BFD_RELOC_GPREL16,
17041 BFD_RELOC_MIPS_SUB, BFD_RELOC_LO16);
17042
17043 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", mips_gp_register,
17044 mips_gp_register, reg1);
17045 }
17046 else
17047 {
17048 expressionS ex;
17049
17050 ex.X_op = O_symbol;
17051 ex.X_add_symbol = symbol_find_or_make ("__gnu_local_gp");
17052 ex.X_op_symbol = NULL;
17053 ex.X_add_number = 0;
17054
17055 /* In ELF, this symbol is implicitly an STT_OBJECT symbol. */
17056 symbol_get_bfdsym (ex.X_add_symbol)->flags |= BSF_OBJECT;
17057
17058 macro_build_lui (&ex, mips_gp_register);
17059 macro_build (&ex, "addiu", "t,r,j", mips_gp_register,
17060 mips_gp_register, BFD_RELOC_LO16);
17061 }
17062
17063 macro_end ();
17064
17065 mips_assembling_insn = FALSE;
17066 demand_empty_rest_of_line ();
17067 }
17068
17069 static void
17070 s_cplocal (int ignore ATTRIBUTE_UNUSED)
17071 {
17072 file_mips_check_options ();
17073
17074 /* If we are not generating SVR4 PIC code, or if this is not NewABI code,
17075 .cplocal is ignored. */
17076 if (mips_pic != SVR4_PIC || ! HAVE_NEWABI)
17077 {
17078 s_ignore (0);
17079 return;
17080 }
17081
17082 if (mips_opts.mips16)
17083 {
17084 as_bad (_("%s not supported in MIPS16 mode"), ".cplocal");
17085 ignore_rest_of_line ();
17086 return;
17087 }
17088
17089 mips_gp_register = tc_get_register (0);
17090 demand_empty_rest_of_line ();
17091 }
17092
17093 /* Handle the .cprestore pseudo-op. This stores $gp into a given
17094 offset from $sp. The offset is remembered, and after making a PIC
17095 call $gp is restored from that location. */
17096
17097 static void
17098 s_cprestore (int ignore ATTRIBUTE_UNUSED)
17099 {
17100 expressionS ex;
17101
17102 file_mips_check_options ();
17103
17104 /* If we are not generating SVR4 PIC code, or if this is NewABI code,
17105 .cprestore is ignored. */
17106 if (mips_pic != SVR4_PIC || HAVE_NEWABI)
17107 {
17108 s_ignore (0);
17109 return;
17110 }
17111
17112 if (mips_opts.mips16)
17113 {
17114 as_bad (_("%s not supported in MIPS16 mode"), ".cprestore");
17115 ignore_rest_of_line ();
17116 return;
17117 }
17118
17119 mips_cprestore_offset = get_absolute_expression ();
17120 mips_cprestore_valid = 1;
17121
17122 ex.X_op = O_constant;
17123 ex.X_add_symbol = NULL;
17124 ex.X_op_symbol = NULL;
17125 ex.X_add_number = mips_cprestore_offset;
17126
17127 mips_mark_labels ();
17128 mips_assembling_insn = TRUE;
17129
17130 macro_start ();
17131 macro_build_ldst_constoffset (&ex, ADDRESS_STORE_INSN, mips_gp_register,
17132 SP, HAVE_64BIT_ADDRESSES);
17133 macro_end ();
17134
17135 mips_assembling_insn = FALSE;
17136 demand_empty_rest_of_line ();
17137 }
17138
17139 /* Handle the .cpreturn pseudo-op defined for NewABI PIC code. If an offset
17140 was given in the preceding .cpsetup, it results in:
17141 ld $gp, offset($sp)
17142
17143 If a register $reg2 was given there, it results in:
17144 or $gp, $reg2, $0 */
17145
17146 static void
17147 s_cpreturn (int ignore ATTRIBUTE_UNUSED)
17148 {
17149 expressionS ex;
17150
17151 file_mips_check_options ();
17152
17153 /* If we are not generating SVR4 PIC code, .cpreturn is ignored.
17154 We also need NewABI support. */
17155 if (mips_pic != SVR4_PIC || ! HAVE_NEWABI)
17156 {
17157 s_ignore (0);
17158 return;
17159 }
17160
17161 if (mips_opts.mips16)
17162 {
17163 as_bad (_("%s not supported in MIPS16 mode"), ".cpreturn");
17164 ignore_rest_of_line ();
17165 return;
17166 }
17167
17168 mips_mark_labels ();
17169 mips_assembling_insn = TRUE;
17170
17171 macro_start ();
17172 if (mips_cpreturn_register == -1)
17173 {
17174 ex.X_op = O_constant;
17175 ex.X_add_symbol = NULL;
17176 ex.X_op_symbol = NULL;
17177 ex.X_add_number = mips_cpreturn_offset;
17178
17179 macro_build (&ex, "ld", "t,o(b)", mips_gp_register, BFD_RELOC_LO16, SP);
17180 }
17181 else
17182 move_register (mips_gp_register, mips_cpreturn_register);
17183
17184 macro_end ();
17185
17186 mips_assembling_insn = FALSE;
17187 demand_empty_rest_of_line ();
17188 }
17189
17190 /* Handle a .dtprelword, .dtpreldword, .tprelword, or .tpreldword
17191 pseudo-op; DIRSTR says which. The pseudo-op generates a BYTES-size
17192 DTP- or TP-relative relocation of type RTYPE, for use in either DWARF
17193 debug information or MIPS16 TLS. */
17194
17195 static void
17196 s_tls_rel_directive (const size_t bytes, const char *dirstr,
17197 bfd_reloc_code_real_type rtype)
17198 {
17199 expressionS ex;
17200 char *p;
17201
17202 expression (&ex);
17203
17204 if (ex.X_op != O_symbol)
17205 {
17206 as_bad (_("unsupported use of %s"), dirstr);
17207 ignore_rest_of_line ();
17208 }
17209
17210 p = frag_more (bytes);
17211 md_number_to_chars (p, 0, bytes);
17212 fix_new_exp (frag_now, p - frag_now->fr_literal, bytes, &ex, FALSE, rtype);
17213 demand_empty_rest_of_line ();
17214 mips_clear_insn_labels ();
17215 }
17216
17217 /* Handle .dtprelword. */
17218
17219 static void
17220 s_dtprelword (int ignore ATTRIBUTE_UNUSED)
17221 {
17222 s_tls_rel_directive (4, ".dtprelword", BFD_RELOC_MIPS_TLS_DTPREL32);
17223 }
17224
17225 /* Handle .dtpreldword. */
17226
17227 static void
17228 s_dtpreldword (int ignore ATTRIBUTE_UNUSED)
17229 {
17230 s_tls_rel_directive (8, ".dtpreldword", BFD_RELOC_MIPS_TLS_DTPREL64);
17231 }
17232
17233 /* Handle .tprelword. */
17234
17235 static void
17236 s_tprelword (int ignore ATTRIBUTE_UNUSED)
17237 {
17238 s_tls_rel_directive (4, ".tprelword", BFD_RELOC_MIPS_TLS_TPREL32);
17239 }
17240
17241 /* Handle .tpreldword. */
17242
17243 static void
17244 s_tpreldword (int ignore ATTRIBUTE_UNUSED)
17245 {
17246 s_tls_rel_directive (8, ".tpreldword", BFD_RELOC_MIPS_TLS_TPREL64);
17247 }
17248
17249 /* Handle the .gpvalue pseudo-op. This is used when generating NewABI PIC
17250 code. It sets the offset to use in gp_rel relocations. */
17251
17252 static void
17253 s_gpvalue (int ignore ATTRIBUTE_UNUSED)
17254 {
17255 /* If we are not generating SVR4 PIC code, .gpvalue is ignored.
17256 We also need NewABI support. */
17257 if (mips_pic != SVR4_PIC || ! HAVE_NEWABI)
17258 {
17259 s_ignore (0);
17260 return;
17261 }
17262
17263 mips_gprel_offset = get_absolute_expression ();
17264
17265 demand_empty_rest_of_line ();
17266 }
17267
17268 /* Handle the .gpword pseudo-op. This is used when generating PIC
17269 code. It generates a 32 bit GP relative reloc. */
17270
17271 static void
17272 s_gpword (int ignore ATTRIBUTE_UNUSED)
17273 {
17274 segment_info_type *si;
17275 struct insn_label_list *l;
17276 expressionS ex;
17277 char *p;
17278
17279 /* When not generating PIC code, this is treated as .word. */
17280 if (mips_pic != SVR4_PIC)
17281 {
17282 s_cons (2);
17283 return;
17284 }
17285
17286 si = seg_info (now_seg);
17287 l = si->label_list;
17288 mips_emit_delays ();
17289 if (auto_align)
17290 mips_align (2, 0, l);
17291
17292 expression (&ex);
17293 mips_clear_insn_labels ();
17294
17295 if (ex.X_op != O_symbol || ex.X_add_number != 0)
17296 {
17297 as_bad (_("unsupported use of .gpword"));
17298 ignore_rest_of_line ();
17299 }
17300
17301 p = frag_more (4);
17302 md_number_to_chars (p, 0, 4);
17303 fix_new_exp (frag_now, p - frag_now->fr_literal, 4, &ex, FALSE,
17304 BFD_RELOC_GPREL32);
17305
17306 demand_empty_rest_of_line ();
17307 }
17308
17309 static void
17310 s_gpdword (int ignore ATTRIBUTE_UNUSED)
17311 {
17312 segment_info_type *si;
17313 struct insn_label_list *l;
17314 expressionS ex;
17315 char *p;
17316
17317 /* When not generating PIC code, this is treated as .dword. */
17318 if (mips_pic != SVR4_PIC)
17319 {
17320 s_cons (3);
17321 return;
17322 }
17323
17324 si = seg_info (now_seg);
17325 l = si->label_list;
17326 mips_emit_delays ();
17327 if (auto_align)
17328 mips_align (3, 0, l);
17329
17330 expression (&ex);
17331 mips_clear_insn_labels ();
17332
17333 if (ex.X_op != O_symbol || ex.X_add_number != 0)
17334 {
17335 as_bad (_("unsupported use of .gpdword"));
17336 ignore_rest_of_line ();
17337 }
17338
17339 p = frag_more (8);
17340 md_number_to_chars (p, 0, 8);
17341 fix_new_exp (frag_now, p - frag_now->fr_literal, 4, &ex, FALSE,
17342 BFD_RELOC_GPREL32)->fx_tcbit = 1;
17343
17344 /* GPREL32 composed with 64 gives a 64-bit GP offset. */
17345 fix_new (frag_now, p - frag_now->fr_literal, 8, NULL, 0,
17346 FALSE, BFD_RELOC_64)->fx_tcbit = 1;
17347
17348 demand_empty_rest_of_line ();
17349 }
17350
17351 /* Handle the .ehword pseudo-op. This is used when generating unwinding
17352 tables. It generates a R_MIPS_EH reloc. */
17353
17354 static void
17355 s_ehword (int ignore ATTRIBUTE_UNUSED)
17356 {
17357 expressionS ex;
17358 char *p;
17359
17360 mips_emit_delays ();
17361
17362 expression (&ex);
17363 mips_clear_insn_labels ();
17364
17365 if (ex.X_op != O_symbol || ex.X_add_number != 0)
17366 {
17367 as_bad (_("unsupported use of .ehword"));
17368 ignore_rest_of_line ();
17369 }
17370
17371 p = frag_more (4);
17372 md_number_to_chars (p, 0, 4);
17373 fix_new_exp (frag_now, p - frag_now->fr_literal, 4, &ex, FALSE,
17374 BFD_RELOC_32_PCREL);
17375
17376 demand_empty_rest_of_line ();
17377 }
17378
17379 /* Handle the .cpadd pseudo-op. This is used when dealing with switch
17380 tables in SVR4 PIC code. */
17381
17382 static void
17383 s_cpadd (int ignore ATTRIBUTE_UNUSED)
17384 {
17385 int reg;
17386
17387 file_mips_check_options ();
17388
17389 /* This is ignored when not generating SVR4 PIC code. */
17390 if (mips_pic != SVR4_PIC)
17391 {
17392 s_ignore (0);
17393 return;
17394 }
17395
17396 mips_mark_labels ();
17397 mips_assembling_insn = TRUE;
17398
17399 /* Add $gp to the register named as an argument. */
17400 macro_start ();
17401 reg = tc_get_register (0);
17402 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", reg, reg, mips_gp_register);
17403 macro_end ();
17404
17405 mips_assembling_insn = FALSE;
17406 demand_empty_rest_of_line ();
17407 }
17408
17409 /* Handle the .insn pseudo-op. This marks instruction labels in
17410 mips16/micromips mode. This permits the linker to handle them specially,
17411 such as generating jalx instructions when needed. We also make
17412 them odd for the duration of the assembly, in order to generate the
17413 right sort of code. We will make them even in the adjust_symtab
17414 routine, while leaving them marked. This is convenient for the
17415 debugger and the disassembler. The linker knows to make them odd
17416 again. */
17417
17418 static void
17419 s_insn (int ignore ATTRIBUTE_UNUSED)
17420 {
17421 file_mips_check_options ();
17422 file_ase_mips16 |= mips_opts.mips16;
17423 file_ase_micromips |= mips_opts.micromips;
17424
17425 mips_mark_labels ();
17426
17427 demand_empty_rest_of_line ();
17428 }
17429
17430 /* Handle the .nan pseudo-op. */
17431
17432 static void
17433 s_nan (int ignore ATTRIBUTE_UNUSED)
17434 {
17435 static const char str_legacy[] = "legacy";
17436 static const char str_2008[] = "2008";
17437 size_t i;
17438
17439 for (i = 0; !is_end_of_line[(unsigned char) input_line_pointer[i]]; i++);
17440
17441 if (i == sizeof (str_2008) - 1
17442 && memcmp (input_line_pointer, str_2008, i) == 0)
17443 mips_nan2008 = 1;
17444 else if (i == sizeof (str_legacy) - 1
17445 && memcmp (input_line_pointer, str_legacy, i) == 0)
17446 {
17447 if (ISA_HAS_LEGACY_NAN (file_mips_opts.isa))
17448 mips_nan2008 = 0;
17449 else
17450 as_bad (_("`%s' does not support legacy NaN"),
17451 mips_cpu_info_from_isa (file_mips_opts.isa)->name);
17452 }
17453 else
17454 as_bad (_("bad .nan directive"));
17455
17456 input_line_pointer += i;
17457 demand_empty_rest_of_line ();
17458 }
17459
17460 /* Handle a .stab[snd] directive. Ideally these directives would be
17461 implemented in a transparent way, so that removing them would not
17462 have any effect on the generated instructions. However, s_stab
17463 internally changes the section, so in practice we need to decide
17464 now whether the preceding label marks compressed code. We do not
17465 support changing the compression mode of a label after a .stab*
17466 directive, such as in:
17467
17468 foo:
17469 .stabs ...
17470 .set mips16
17471
17472 so the current mode wins. */
17473
17474 static void
17475 s_mips_stab (int type)
17476 {
17477 file_mips_check_options ();
17478 mips_mark_labels ();
17479 s_stab (type);
17480 }
17481
17482 /* Handle the .weakext pseudo-op as defined in Kane and Heinrich. */
17483
17484 static void
17485 s_mips_weakext (int ignore ATTRIBUTE_UNUSED)
17486 {
17487 char *name;
17488 int c;
17489 symbolS *symbolP;
17490 expressionS exp;
17491
17492 c = get_symbol_name (&name);
17493 symbolP = symbol_find_or_make (name);
17494 S_SET_WEAK (symbolP);
17495 *input_line_pointer = c;
17496
17497 SKIP_WHITESPACE_AFTER_NAME ();
17498
17499 if (! is_end_of_line[(unsigned char) *input_line_pointer])
17500 {
17501 if (S_IS_DEFINED (symbolP))
17502 {
17503 as_bad (_("ignoring attempt to redefine symbol %s"),
17504 S_GET_NAME (symbolP));
17505 ignore_rest_of_line ();
17506 return;
17507 }
17508
17509 if (*input_line_pointer == ',')
17510 {
17511 ++input_line_pointer;
17512 SKIP_WHITESPACE ();
17513 }
17514
17515 expression (&exp);
17516 if (exp.X_op != O_symbol)
17517 {
17518 as_bad (_("bad .weakext directive"));
17519 ignore_rest_of_line ();
17520 return;
17521 }
17522 symbol_set_value_expression (symbolP, &exp);
17523 }
17524
17525 demand_empty_rest_of_line ();
17526 }
17527
17528 /* Parse a register string into a number. Called from the ECOFF code
17529 to parse .frame. The argument is non-zero if this is the frame
17530 register, so that we can record it in mips_frame_reg. */
17531
17532 int
17533 tc_get_register (int frame)
17534 {
17535 unsigned int reg;
17536
17537 SKIP_WHITESPACE ();
17538 if (! reg_lookup (&input_line_pointer, RWARN | RTYPE_NUM | RTYPE_GP, &reg))
17539 reg = 0;
17540 if (frame)
17541 {
17542 mips_frame_reg = reg != 0 ? reg : SP;
17543 mips_frame_reg_valid = 1;
17544 mips_cprestore_valid = 0;
17545 }
17546 return reg;
17547 }
17548
17549 valueT
17550 md_section_align (asection *seg, valueT addr)
17551 {
17552 int align = bfd_get_section_alignment (stdoutput, seg);
17553
17554 /* We don't need to align ELF sections to the full alignment.
17555 However, Irix 5 may prefer that we align them at least to a 16
17556 byte boundary. We don't bother to align the sections if we
17557 are targeted for an embedded system. */
17558 if (strncmp (TARGET_OS, "elf", 3) == 0)
17559 return addr;
17560 if (align > 4)
17561 align = 4;
17562
17563 return ((addr + (1 << align) - 1) & -(1 << align));
17564 }
17565
17566 /* Utility routine, called from above as well. If called while the
17567 input file is still being read, it's only an approximation. (For
17568 example, a symbol may later become defined which appeared to be
17569 undefined earlier.) */
17570
17571 static int
17572 nopic_need_relax (symbolS *sym, int before_relaxing)
17573 {
17574 if (sym == 0)
17575 return 0;
17576
17577 if (g_switch_value > 0)
17578 {
17579 const char *symname;
17580 int change;
17581
17582 /* Find out whether this symbol can be referenced off the $gp
17583 register. It can be if it is smaller than the -G size or if
17584 it is in the .sdata or .sbss section. Certain symbols can
17585 not be referenced off the $gp, although it appears as though
17586 they can. */
17587 symname = S_GET_NAME (sym);
17588 if (symname != (const char *) NULL
17589 && (strcmp (symname, "eprol") == 0
17590 || strcmp (symname, "etext") == 0
17591 || strcmp (symname, "_gp") == 0
17592 || strcmp (symname, "edata") == 0
17593 || strcmp (symname, "_fbss") == 0
17594 || strcmp (symname, "_fdata") == 0
17595 || strcmp (symname, "_ftext") == 0
17596 || strcmp (symname, "end") == 0
17597 || strcmp (symname, "_gp_disp") == 0))
17598 change = 1;
17599 else if ((! S_IS_DEFINED (sym) || S_IS_COMMON (sym))
17600 && (0
17601 #ifndef NO_ECOFF_DEBUGGING
17602 || (symbol_get_obj (sym)->ecoff_extern_size != 0
17603 && (symbol_get_obj (sym)->ecoff_extern_size
17604 <= g_switch_value))
17605 #endif
17606 /* We must defer this decision until after the whole
17607 file has been read, since there might be a .extern
17608 after the first use of this symbol. */
17609 || (before_relaxing
17610 #ifndef NO_ECOFF_DEBUGGING
17611 && symbol_get_obj (sym)->ecoff_extern_size == 0
17612 #endif
17613 && S_GET_VALUE (sym) == 0)
17614 || (S_GET_VALUE (sym) != 0
17615 && S_GET_VALUE (sym) <= g_switch_value)))
17616 change = 0;
17617 else
17618 {
17619 const char *segname;
17620
17621 segname = segment_name (S_GET_SEGMENT (sym));
17622 gas_assert (strcmp (segname, ".lit8") != 0
17623 && strcmp (segname, ".lit4") != 0);
17624 change = (strcmp (segname, ".sdata") != 0
17625 && strcmp (segname, ".sbss") != 0
17626 && strncmp (segname, ".sdata.", 7) != 0
17627 && strncmp (segname, ".sbss.", 6) != 0
17628 && strncmp (segname, ".gnu.linkonce.sb.", 17) != 0
17629 && strncmp (segname, ".gnu.linkonce.s.", 16) != 0);
17630 }
17631 return change;
17632 }
17633 else
17634 /* We are not optimizing for the $gp register. */
17635 return 1;
17636 }
17637
17638
17639 /* Return true if the given symbol should be considered local for SVR4 PIC. */
17640
17641 static bfd_boolean
17642 pic_need_relax (symbolS *sym)
17643 {
17644 asection *symsec;
17645
17646 /* Handle the case of a symbol equated to another symbol. */
17647 while (symbol_equated_reloc_p (sym))
17648 {
17649 symbolS *n;
17650
17651 /* It's possible to get a loop here in a badly written program. */
17652 n = symbol_get_value_expression (sym)->X_add_symbol;
17653 if (n == sym)
17654 break;
17655 sym = n;
17656 }
17657
17658 if (symbol_section_p (sym))
17659 return TRUE;
17660
17661 symsec = S_GET_SEGMENT (sym);
17662
17663 /* This must duplicate the test in adjust_reloc_syms. */
17664 return (!bfd_is_und_section (symsec)
17665 && !bfd_is_abs_section (symsec)
17666 && !bfd_is_com_section (symsec)
17667 /* A global or weak symbol is treated as external. */
17668 && (!S_IS_WEAK (sym) && !S_IS_EXTERNAL (sym)));
17669 }
17670 \f
17671 /* Given a MIPS16 variant frag FRAGP and PC-relative operand PCREL_OP
17672 convert a section-relative value VAL to the equivalent PC-relative
17673 value. */
17674
17675 static offsetT
17676 mips16_pcrel_val (fragS *fragp, const struct mips_pcrel_operand *pcrel_op,
17677 offsetT val, long stretch)
17678 {
17679 fragS *sym_frag;
17680 addressT addr;
17681
17682 gas_assert (pcrel_op->root.root.type == OP_PCREL);
17683
17684 sym_frag = symbol_get_frag (fragp->fr_symbol);
17685
17686 /* If the relax_marker of the symbol fragment differs from the
17687 relax_marker of this fragment, we have not yet adjusted the
17688 symbol fragment fr_address. We want to add in STRETCH in
17689 order to get a better estimate of the address. This
17690 particularly matters because of the shift bits. */
17691 if (stretch != 0 && sym_frag->relax_marker != fragp->relax_marker)
17692 {
17693 fragS *f;
17694
17695 /* Adjust stretch for any alignment frag. Note that if have
17696 been expanding the earlier code, the symbol may be
17697 defined in what appears to be an earlier frag. FIXME:
17698 This doesn't handle the fr_subtype field, which specifies
17699 a maximum number of bytes to skip when doing an
17700 alignment. */
17701 for (f = fragp; f != NULL && f != sym_frag; f = f->fr_next)
17702 {
17703 if (f->fr_type == rs_align || f->fr_type == rs_align_code)
17704 {
17705 if (stretch < 0)
17706 stretch = -(-stretch & ~((1 << (int) f->fr_offset) - 1));
17707 else
17708 stretch &= ~((1 << (int) f->fr_offset) - 1);
17709 if (stretch == 0)
17710 break;
17711 }
17712 }
17713 if (f != NULL)
17714 val += stretch;
17715 }
17716
17717 addr = fragp->fr_address + fragp->fr_fix;
17718
17719 /* The base address rules are complicated. The base address of
17720 a branch is the following instruction. The base address of a
17721 PC relative load or add is the instruction itself, but if it
17722 is in a delay slot (in which case it can not be extended) use
17723 the address of the instruction whose delay slot it is in. */
17724 if (pcrel_op->include_isa_bit)
17725 {
17726 addr += 2;
17727
17728 /* If we are currently assuming that this frag should be
17729 extended, then the current address is two bytes higher. */
17730 if (RELAX_MIPS16_EXTENDED (fragp->fr_subtype))
17731 addr += 2;
17732
17733 /* Ignore the low bit in the target, since it will be set
17734 for a text label. */
17735 val &= -2;
17736 }
17737 else if (RELAX_MIPS16_JAL_DSLOT (fragp->fr_subtype))
17738 addr -= 4;
17739 else if (RELAX_MIPS16_DSLOT (fragp->fr_subtype))
17740 addr -= 2;
17741
17742 val -= addr & -(1 << pcrel_op->align_log2);
17743
17744 return val;
17745 }
17746
17747 /* Given a mips16 variant frag FRAGP, return non-zero if it needs an
17748 extended opcode. SEC is the section the frag is in. */
17749
17750 static int
17751 mips16_extended_frag (fragS *fragp, asection *sec, long stretch)
17752 {
17753 const struct mips_int_operand *operand;
17754 offsetT val;
17755 segT symsec;
17756 int type;
17757
17758 if (RELAX_MIPS16_USER_SMALL (fragp->fr_subtype))
17759 return 0;
17760 if (RELAX_MIPS16_USER_EXT (fragp->fr_subtype))
17761 return 1;
17762
17763 symsec = S_GET_SEGMENT (fragp->fr_symbol);
17764 type = RELAX_MIPS16_TYPE (fragp->fr_subtype);
17765 operand = mips16_immed_operand (type, FALSE);
17766 if (S_FORCE_RELOC (fragp->fr_symbol, TRUE)
17767 || (operand->root.type == OP_PCREL
17768 ? sec != symsec
17769 : !bfd_is_abs_section (symsec)))
17770 return 1;
17771
17772 val = S_GET_VALUE (fragp->fr_symbol) + fragp->fr_offset;
17773
17774 if (operand->root.type == OP_PCREL)
17775 {
17776 const struct mips_pcrel_operand *pcrel_op;
17777 offsetT maxtiny;
17778
17779 if (RELAX_MIPS16_ALWAYS_EXTENDED (fragp->fr_subtype))
17780 return 1;
17781
17782 pcrel_op = (const struct mips_pcrel_operand *) operand;
17783 val = mips16_pcrel_val (fragp, pcrel_op, val, stretch);
17784
17785 /* If any of the shifted bits are set, we must use an extended
17786 opcode. If the address depends on the size of this
17787 instruction, this can lead to a loop, so we arrange to always
17788 use an extended opcode. */
17789 if ((val & ((1 << operand->shift) - 1)) != 0)
17790 {
17791 fragp->fr_subtype =
17792 RELAX_MIPS16_MARK_ALWAYS_EXTENDED (fragp->fr_subtype);
17793 return 1;
17794 }
17795
17796 /* If we are about to mark a frag as extended because the value
17797 is precisely the next value above maxtiny, then there is a
17798 chance of an infinite loop as in the following code:
17799 la $4,foo
17800 .skip 1020
17801 .align 2
17802 foo:
17803 In this case when the la is extended, foo is 0x3fc bytes
17804 away, so the la can be shrunk, but then foo is 0x400 away, so
17805 the la must be extended. To avoid this loop, we mark the
17806 frag as extended if it was small, and is about to become
17807 extended with the next value above maxtiny. */
17808 maxtiny = mips_int_operand_max (operand);
17809 if (val == maxtiny + (1 << operand->shift)
17810 && ! RELAX_MIPS16_EXTENDED (fragp->fr_subtype))
17811 {
17812 fragp->fr_subtype =
17813 RELAX_MIPS16_MARK_ALWAYS_EXTENDED (fragp->fr_subtype);
17814 return 1;
17815 }
17816 }
17817
17818 return !mips16_immed_in_range_p (operand, BFD_RELOC_UNUSED, val);
17819 }
17820
17821 /* Given a MIPS16 variant frag FRAGP, return non-zero if it needs
17822 macro expansion. SEC is the section the frag is in. We only
17823 support PC-relative instructions (LA, DLA, LW, LD) here, in
17824 non-PIC code using 32-bit addressing. */
17825
17826 static int
17827 mips16_macro_frag (fragS *fragp, asection *sec, long stretch)
17828 {
17829 const struct mips_pcrel_operand *pcrel_op;
17830 const struct mips_int_operand *operand;
17831 offsetT val;
17832 segT symsec;
17833 int type;
17834
17835 gas_assert (!RELAX_MIPS16_USER_SMALL (fragp->fr_subtype));
17836
17837 if (RELAX_MIPS16_USER_EXT (fragp->fr_subtype))
17838 return 0;
17839 if (!RELAX_MIPS16_SYM32 (fragp->fr_subtype))
17840 return 0;
17841
17842 type = RELAX_MIPS16_TYPE (fragp->fr_subtype);
17843 switch (type)
17844 {
17845 case 'A':
17846 case 'B':
17847 case 'E':
17848 symsec = S_GET_SEGMENT (fragp->fr_symbol);
17849 if (bfd_is_abs_section (symsec))
17850 return 1;
17851 if (RELAX_MIPS16_PIC (fragp->fr_subtype))
17852 return 0;
17853 if (S_FORCE_RELOC (fragp->fr_symbol, TRUE) || sec != symsec)
17854 return 1;
17855
17856 operand = mips16_immed_operand (type, TRUE);
17857 val = S_GET_VALUE (fragp->fr_symbol) + fragp->fr_offset;
17858 pcrel_op = (const struct mips_pcrel_operand *) operand;
17859 val = mips16_pcrel_val (fragp, pcrel_op, val, stretch);
17860
17861 return !mips16_immed_in_range_p (operand, BFD_RELOC_UNUSED, val);
17862
17863 default:
17864 return 0;
17865 }
17866 }
17867
17868 /* Compute the length of a branch sequence, and adjust the
17869 RELAX_BRANCH_TOOFAR bit accordingly. If FRAGP is NULL, the
17870 worst-case length is computed, with UPDATE being used to indicate
17871 whether an unconditional (-1), branch-likely (+1) or regular (0)
17872 branch is to be computed. */
17873 static int
17874 relaxed_branch_length (fragS *fragp, asection *sec, int update)
17875 {
17876 bfd_boolean toofar;
17877 int length;
17878
17879 if (fragp
17880 && S_IS_DEFINED (fragp->fr_symbol)
17881 && !S_IS_WEAK (fragp->fr_symbol)
17882 && sec == S_GET_SEGMENT (fragp->fr_symbol))
17883 {
17884 addressT addr;
17885 offsetT val;
17886
17887 val = S_GET_VALUE (fragp->fr_symbol) + fragp->fr_offset;
17888
17889 addr = fragp->fr_address + fragp->fr_fix + 4;
17890
17891 val -= addr;
17892
17893 toofar = val < - (0x8000 << 2) || val >= (0x8000 << 2);
17894 }
17895 else
17896 /* If the symbol is not defined or it's in a different segment,
17897 we emit the long sequence. */
17898 toofar = TRUE;
17899
17900 if (fragp && update && toofar != RELAX_BRANCH_TOOFAR (fragp->fr_subtype))
17901 fragp->fr_subtype
17902 = RELAX_BRANCH_ENCODE (RELAX_BRANCH_AT (fragp->fr_subtype),
17903 RELAX_BRANCH_PIC (fragp->fr_subtype),
17904 RELAX_BRANCH_UNCOND (fragp->fr_subtype),
17905 RELAX_BRANCH_LIKELY (fragp->fr_subtype),
17906 RELAX_BRANCH_LINK (fragp->fr_subtype),
17907 toofar);
17908
17909 length = 4;
17910 if (toofar)
17911 {
17912 if (fragp ? RELAX_BRANCH_LIKELY (fragp->fr_subtype) : (update > 0))
17913 length += 8;
17914
17915 if (!fragp || RELAX_BRANCH_PIC (fragp->fr_subtype))
17916 {
17917 /* Additional space for PIC loading of target address. */
17918 length += 8;
17919 if (mips_opts.isa == ISA_MIPS1)
17920 /* Additional space for $at-stabilizing nop. */
17921 length += 4;
17922 }
17923
17924 /* If branch is conditional. */
17925 if (fragp ? !RELAX_BRANCH_UNCOND (fragp->fr_subtype) : (update >= 0))
17926 length += 8;
17927 }
17928
17929 return length;
17930 }
17931
17932 /* Get a FRAG's branch instruction delay slot size, either from the
17933 short-delay-slot bit of a branch-and-link instruction if AL is TRUE,
17934 or SHORT_INSN_SIZE otherwise. */
17935
17936 static int
17937 frag_branch_delay_slot_size (fragS *fragp, bfd_boolean al, int short_insn_size)
17938 {
17939 char *buf = fragp->fr_literal + fragp->fr_fix;
17940
17941 if (al)
17942 return (read_compressed_insn (buf, 4) & 0x02000000) ? 2 : 4;
17943 else
17944 return short_insn_size;
17945 }
17946
17947 /* Compute the length of a branch sequence, and adjust the
17948 RELAX_MICROMIPS_TOOFAR32 bit accordingly. If FRAGP is NULL, the
17949 worst-case length is computed, with UPDATE being used to indicate
17950 whether an unconditional (-1), or regular (0) branch is to be
17951 computed. */
17952
17953 static int
17954 relaxed_micromips_32bit_branch_length (fragS *fragp, asection *sec, int update)
17955 {
17956 bfd_boolean insn32 = TRUE;
17957 bfd_boolean nods = TRUE;
17958 bfd_boolean pic = TRUE;
17959 bfd_boolean al = TRUE;
17960 int short_insn_size;
17961 bfd_boolean toofar;
17962 int length;
17963
17964 if (fragp)
17965 {
17966 insn32 = RELAX_MICROMIPS_INSN32 (fragp->fr_subtype);
17967 nods = RELAX_MICROMIPS_NODS (fragp->fr_subtype);
17968 pic = RELAX_MICROMIPS_PIC (fragp->fr_subtype);
17969 al = RELAX_MICROMIPS_LINK (fragp->fr_subtype);
17970 }
17971 short_insn_size = insn32 ? 4 : 2;
17972
17973 if (fragp
17974 && S_IS_DEFINED (fragp->fr_symbol)
17975 && !S_IS_WEAK (fragp->fr_symbol)
17976 && sec == S_GET_SEGMENT (fragp->fr_symbol))
17977 {
17978 addressT addr;
17979 offsetT val;
17980
17981 val = S_GET_VALUE (fragp->fr_symbol) + fragp->fr_offset;
17982 /* Ignore the low bit in the target, since it will be set
17983 for a text label. */
17984 if ((val & 1) != 0)
17985 --val;
17986
17987 addr = fragp->fr_address + fragp->fr_fix + 4;
17988
17989 val -= addr;
17990
17991 toofar = val < - (0x8000 << 1) || val >= (0x8000 << 1);
17992 }
17993 else
17994 /* If the symbol is not defined or it's in a different segment,
17995 we emit the long sequence. */
17996 toofar = TRUE;
17997
17998 if (fragp && update
17999 && toofar != RELAX_MICROMIPS_TOOFAR32 (fragp->fr_subtype))
18000 fragp->fr_subtype = (toofar
18001 ? RELAX_MICROMIPS_MARK_TOOFAR32 (fragp->fr_subtype)
18002 : RELAX_MICROMIPS_CLEAR_TOOFAR32 (fragp->fr_subtype));
18003
18004 length = 4;
18005 if (toofar)
18006 {
18007 bfd_boolean compact_known = fragp != NULL;
18008 bfd_boolean compact = FALSE;
18009 bfd_boolean uncond;
18010
18011 if (fragp)
18012 {
18013 compact = RELAX_MICROMIPS_COMPACT (fragp->fr_subtype);
18014 uncond = RELAX_MICROMIPS_UNCOND (fragp->fr_subtype);
18015 }
18016 else
18017 uncond = update < 0;
18018
18019 /* If label is out of range, we turn branch <br>:
18020
18021 <br> label # 4 bytes
18022 0:
18023
18024 into:
18025
18026 j label # 4 bytes
18027 nop # 2/4 bytes if
18028 # compact && (!PIC || insn32)
18029 0:
18030 */
18031 if ((!pic || insn32) && (!compact_known || compact))
18032 length += short_insn_size;
18033
18034 /* If assembling PIC code, we further turn:
18035
18036 j label # 4 bytes
18037
18038 into:
18039
18040 lw/ld at, %got(label)(gp) # 4 bytes
18041 d/addiu at, %lo(label) # 4 bytes
18042 jr/c at # 2/4 bytes
18043 */
18044 if (pic)
18045 length += 4 + short_insn_size;
18046
18047 /* Add an extra nop if the jump has no compact form and we need
18048 to fill the delay slot. */
18049 if ((!pic || al) && nods)
18050 length += (fragp
18051 ? frag_branch_delay_slot_size (fragp, al, short_insn_size)
18052 : short_insn_size);
18053
18054 /* If branch <br> is conditional, we prepend negated branch <brneg>:
18055
18056 <brneg> 0f # 4 bytes
18057 nop # 2/4 bytes if !compact
18058 */
18059 if (!uncond)
18060 length += (compact_known && compact) ? 4 : 4 + short_insn_size;
18061 }
18062 else if (nods)
18063 {
18064 /* Add an extra nop to fill the delay slot. */
18065 gas_assert (fragp);
18066 length += frag_branch_delay_slot_size (fragp, al, short_insn_size);
18067 }
18068
18069 return length;
18070 }
18071
18072 /* Compute the length of a branch, and adjust the RELAX_MICROMIPS_TOOFAR16
18073 bit accordingly. */
18074
18075 static int
18076 relaxed_micromips_16bit_branch_length (fragS *fragp, asection *sec, int update)
18077 {
18078 bfd_boolean toofar;
18079
18080 if (fragp
18081 && S_IS_DEFINED (fragp->fr_symbol)
18082 && !S_IS_WEAK (fragp->fr_symbol)
18083 && sec == S_GET_SEGMENT (fragp->fr_symbol))
18084 {
18085 addressT addr;
18086 offsetT val;
18087 int type;
18088
18089 val = S_GET_VALUE (fragp->fr_symbol) + fragp->fr_offset;
18090 /* Ignore the low bit in the target, since it will be set
18091 for a text label. */
18092 if ((val & 1) != 0)
18093 --val;
18094
18095 /* Assume this is a 2-byte branch. */
18096 addr = fragp->fr_address + fragp->fr_fix + 2;
18097
18098 /* We try to avoid the infinite loop by not adding 2 more bytes for
18099 long branches. */
18100
18101 val -= addr;
18102
18103 type = RELAX_MICROMIPS_TYPE (fragp->fr_subtype);
18104 if (type == 'D')
18105 toofar = val < - (0x200 << 1) || val >= (0x200 << 1);
18106 else if (type == 'E')
18107 toofar = val < - (0x40 << 1) || val >= (0x40 << 1);
18108 else
18109 abort ();
18110 }
18111 else
18112 /* If the symbol is not defined or it's in a different segment,
18113 we emit a normal 32-bit branch. */
18114 toofar = TRUE;
18115
18116 if (fragp && update
18117 && toofar != RELAX_MICROMIPS_TOOFAR16 (fragp->fr_subtype))
18118 fragp->fr_subtype
18119 = toofar ? RELAX_MICROMIPS_MARK_TOOFAR16 (fragp->fr_subtype)
18120 : RELAX_MICROMIPS_CLEAR_TOOFAR16 (fragp->fr_subtype);
18121
18122 if (toofar)
18123 return 4;
18124
18125 return 2;
18126 }
18127
18128 /* Estimate the size of a frag before relaxing. Unless this is the
18129 mips16, we are not really relaxing here, and the final size is
18130 encoded in the subtype information. For the mips16, we have to
18131 decide whether we are using an extended opcode or not. */
18132
18133 int
18134 md_estimate_size_before_relax (fragS *fragp, asection *segtype)
18135 {
18136 int change;
18137
18138 if (RELAX_BRANCH_P (fragp->fr_subtype))
18139 {
18140
18141 fragp->fr_var = relaxed_branch_length (fragp, segtype, FALSE);
18142
18143 return fragp->fr_var;
18144 }
18145
18146 if (RELAX_MIPS16_P (fragp->fr_subtype))
18147 {
18148 /* We don't want to modify the EXTENDED bit here; it might get us
18149 into infinite loops. We change it only in mips_relax_frag(). */
18150 if (RELAX_MIPS16_MACRO (fragp->fr_subtype))
18151 return RELAX_MIPS16_E2 (fragp->fr_subtype) ? 8 : 12;
18152 else
18153 return RELAX_MIPS16_EXTENDED (fragp->fr_subtype) ? 4 : 2;
18154 }
18155
18156 if (RELAX_MICROMIPS_P (fragp->fr_subtype))
18157 {
18158 int length = 4;
18159
18160 if (RELAX_MICROMIPS_TYPE (fragp->fr_subtype) != 0)
18161 length = relaxed_micromips_16bit_branch_length (fragp, segtype, FALSE);
18162 if (length == 4 && RELAX_MICROMIPS_RELAX32 (fragp->fr_subtype))
18163 length = relaxed_micromips_32bit_branch_length (fragp, segtype, FALSE);
18164 fragp->fr_var = length;
18165
18166 return length;
18167 }
18168
18169 if (mips_pic == VXWORKS_PIC)
18170 /* For vxworks, GOT16 relocations never have a corresponding LO16. */
18171 change = 0;
18172 else if (RELAX_PIC (fragp->fr_subtype))
18173 change = pic_need_relax (fragp->fr_symbol);
18174 else
18175 change = nopic_need_relax (fragp->fr_symbol, 0);
18176
18177 if (change)
18178 {
18179 fragp->fr_subtype |= RELAX_USE_SECOND;
18180 return -RELAX_FIRST (fragp->fr_subtype);
18181 }
18182 else
18183 return -RELAX_SECOND (fragp->fr_subtype);
18184 }
18185
18186 /* This is called to see whether a reloc against a defined symbol
18187 should be converted into a reloc against a section. */
18188
18189 int
18190 mips_fix_adjustable (fixS *fixp)
18191 {
18192 if (fixp->fx_r_type == BFD_RELOC_VTABLE_INHERIT
18193 || fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
18194 return 0;
18195
18196 if (fixp->fx_addsy == NULL)
18197 return 1;
18198
18199 /* Allow relocs used for EH tables. */
18200 if (fixp->fx_r_type == BFD_RELOC_32_PCREL)
18201 return 1;
18202
18203 /* If symbol SYM is in a mergeable section, relocations of the form
18204 SYM + 0 can usually be made section-relative. The mergeable data
18205 is then identified by the section offset rather than by the symbol.
18206
18207 However, if we're generating REL LO16 relocations, the offset is split
18208 between the LO16 and partnering high part relocation. The linker will
18209 need to recalculate the complete offset in order to correctly identify
18210 the merge data.
18211
18212 The linker has traditionally not looked for the partnering high part
18213 relocation, and has thus allowed orphaned R_MIPS_LO16 relocations to be
18214 placed anywhere. Rather than break backwards compatibility by changing
18215 this, it seems better not to force the issue, and instead keep the
18216 original symbol. This will work with either linker behavior. */
18217 if ((lo16_reloc_p (fixp->fx_r_type)
18218 || reloc_needs_lo_p (fixp->fx_r_type))
18219 && HAVE_IN_PLACE_ADDENDS
18220 && (S_GET_SEGMENT (fixp->fx_addsy)->flags & SEC_MERGE) != 0)
18221 return 0;
18222
18223 /* There is no place to store an in-place offset for JALR relocations. */
18224 if (jalr_reloc_p (fixp->fx_r_type) && HAVE_IN_PLACE_ADDENDS)
18225 return 0;
18226
18227 /* Likewise an in-range offset of limited PC-relative relocations may
18228 overflow the in-place relocatable field if recalculated against the
18229 start address of the symbol's containing section.
18230
18231 Also, PC relative relocations for MIPS R6 need to be symbol rather than
18232 section relative to allow linker relaxations to be performed later on. */
18233 if (limited_pcrel_reloc_p (fixp->fx_r_type)
18234 && (HAVE_IN_PLACE_ADDENDS || ISA_IS_R6 (file_mips_opts.isa)))
18235 return 0;
18236
18237 /* R_MIPS16_26 relocations against non-MIPS16 functions might resolve
18238 to a floating-point stub. The same is true for non-R_MIPS16_26
18239 relocations against MIPS16 functions; in this case, the stub becomes
18240 the function's canonical address.
18241
18242 Floating-point stubs are stored in unique .mips16.call.* or
18243 .mips16.fn.* sections. If a stub T for function F is in section S,
18244 the first relocation in section S must be against F; this is how the
18245 linker determines the target function. All relocations that might
18246 resolve to T must also be against F. We therefore have the following
18247 restrictions, which are given in an intentionally-redundant way:
18248
18249 1. We cannot reduce R_MIPS16_26 relocations against non-MIPS16
18250 symbols.
18251
18252 2. We cannot reduce a stub's relocations against non-MIPS16 symbols
18253 if that stub might be used.
18254
18255 3. We cannot reduce non-R_MIPS16_26 relocations against MIPS16
18256 symbols.
18257
18258 4. We cannot reduce a stub's relocations against MIPS16 symbols if
18259 that stub might be used.
18260
18261 There is a further restriction:
18262
18263 5. We cannot reduce jump relocations (R_MIPS_26, R_MIPS16_26 or
18264 R_MICROMIPS_26_S1) or branch relocations (R_MIPS_PC26_S2,
18265 R_MIPS_PC21_S2, R_MIPS_PC16, R_MIPS16_PC16_S1,
18266 R_MICROMIPS_PC16_S1, R_MICROMIPS_PC10_S1 or R_MICROMIPS_PC7_S1)
18267 against MIPS16 or microMIPS symbols because we need to keep the
18268 MIPS16 or microMIPS symbol for the purpose of mode mismatch
18269 detection and JAL or BAL to JALX instruction conversion in the
18270 linker.
18271
18272 For simplicity, we deal with (3)-(4) by not reducing _any_ relocation
18273 against a MIPS16 symbol. We deal with (5) by additionally leaving
18274 alone any jump and branch relocations against a microMIPS symbol.
18275
18276 We deal with (1)-(2) by saying that, if there's a R_MIPS16_26
18277 relocation against some symbol R, no relocation against R may be
18278 reduced. (Note that this deals with (2) as well as (1) because
18279 relocations against global symbols will never be reduced on ELF
18280 targets.) This approach is a little simpler than trying to detect
18281 stub sections, and gives the "all or nothing" per-symbol consistency
18282 that we have for MIPS16 symbols. */
18283 if (fixp->fx_subsy == NULL
18284 && (ELF_ST_IS_MIPS16 (S_GET_OTHER (fixp->fx_addsy))
18285 || (ELF_ST_IS_MICROMIPS (S_GET_OTHER (fixp->fx_addsy))
18286 && (jmp_reloc_p (fixp->fx_r_type)
18287 || b_reloc_p (fixp->fx_r_type)))
18288 || *symbol_get_tc (fixp->fx_addsy)))
18289 return 0;
18290
18291 return 1;
18292 }
18293
18294 /* Translate internal representation of relocation info to BFD target
18295 format. */
18296
18297 arelent **
18298 tc_gen_reloc (asection *section ATTRIBUTE_UNUSED, fixS *fixp)
18299 {
18300 static arelent *retval[4];
18301 arelent *reloc;
18302 bfd_reloc_code_real_type code;
18303
18304 memset (retval, 0, sizeof(retval));
18305 reloc = retval[0] = XCNEW (arelent);
18306 reloc->sym_ptr_ptr = XNEW (asymbol *);
18307 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
18308 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
18309
18310 if (fixp->fx_pcrel)
18311 {
18312 gas_assert (fixp->fx_r_type == BFD_RELOC_16_PCREL_S2
18313 || fixp->fx_r_type == BFD_RELOC_MIPS16_16_PCREL_S1
18314 || fixp->fx_r_type == BFD_RELOC_MICROMIPS_7_PCREL_S1
18315 || fixp->fx_r_type == BFD_RELOC_MICROMIPS_10_PCREL_S1
18316 || fixp->fx_r_type == BFD_RELOC_MICROMIPS_16_PCREL_S1
18317 || fixp->fx_r_type == BFD_RELOC_32_PCREL
18318 || fixp->fx_r_type == BFD_RELOC_MIPS_21_PCREL_S2
18319 || fixp->fx_r_type == BFD_RELOC_MIPS_26_PCREL_S2
18320 || fixp->fx_r_type == BFD_RELOC_MIPS_18_PCREL_S3
18321 || fixp->fx_r_type == BFD_RELOC_MIPS_19_PCREL_S2
18322 || fixp->fx_r_type == BFD_RELOC_HI16_S_PCREL
18323 || fixp->fx_r_type == BFD_RELOC_LO16_PCREL);
18324
18325 /* At this point, fx_addnumber is "symbol offset - pcrel address".
18326 Relocations want only the symbol offset. */
18327 switch (fixp->fx_r_type)
18328 {
18329 case BFD_RELOC_MIPS_18_PCREL_S3:
18330 reloc->addend = fixp->fx_addnumber + (reloc->address & ~7);
18331 break;
18332 default:
18333 reloc->addend = fixp->fx_addnumber + reloc->address;
18334 break;
18335 }
18336 }
18337 else if (HAVE_IN_PLACE_ADDENDS
18338 && fixp->fx_r_type == BFD_RELOC_MICROMIPS_JMP
18339 && (read_compressed_insn (fixp->fx_frag->fr_literal
18340 + fixp->fx_where, 4) >> 26) == 0x3c)
18341 {
18342 /* Shift is 2, unusually, for microMIPS JALX. Adjust the in-place
18343 addend accordingly. */
18344 reloc->addend = fixp->fx_addnumber >> 1;
18345 }
18346 else
18347 reloc->addend = fixp->fx_addnumber;
18348
18349 /* Since the old MIPS ELF ABI uses Rel instead of Rela, encode the vtable
18350 entry to be used in the relocation's section offset. */
18351 if (! HAVE_NEWABI && fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
18352 {
18353 reloc->address = reloc->addend;
18354 reloc->addend = 0;
18355 }
18356
18357 code = fixp->fx_r_type;
18358
18359 reloc->howto = bfd_reloc_type_lookup (stdoutput, code);
18360 if (reloc->howto == NULL)
18361 {
18362 as_bad_where (fixp->fx_file, fixp->fx_line,
18363 _("cannot represent %s relocation in this object file"
18364 " format"),
18365 bfd_get_reloc_code_name (code));
18366 retval[0] = NULL;
18367 }
18368
18369 return retval;
18370 }
18371
18372 /* Relax a machine dependent frag. This returns the amount by which
18373 the current size of the frag should change. */
18374
18375 int
18376 mips_relax_frag (asection *sec, fragS *fragp, long stretch)
18377 {
18378 if (RELAX_BRANCH_P (fragp->fr_subtype))
18379 {
18380 offsetT old_var = fragp->fr_var;
18381
18382 fragp->fr_var = relaxed_branch_length (fragp, sec, TRUE);
18383
18384 return fragp->fr_var - old_var;
18385 }
18386
18387 if (RELAX_MICROMIPS_P (fragp->fr_subtype))
18388 {
18389 offsetT old_var = fragp->fr_var;
18390 offsetT new_var = 4;
18391
18392 if (RELAX_MICROMIPS_TYPE (fragp->fr_subtype) != 0)
18393 new_var = relaxed_micromips_16bit_branch_length (fragp, sec, TRUE);
18394 if (new_var == 4 && RELAX_MICROMIPS_RELAX32 (fragp->fr_subtype))
18395 new_var = relaxed_micromips_32bit_branch_length (fragp, sec, TRUE);
18396 fragp->fr_var = new_var;
18397
18398 return new_var - old_var;
18399 }
18400
18401 if (! RELAX_MIPS16_P (fragp->fr_subtype))
18402 return 0;
18403
18404 if (!mips16_extended_frag (fragp, sec, stretch))
18405 {
18406 if (RELAX_MIPS16_MACRO (fragp->fr_subtype))
18407 {
18408 fragp->fr_subtype = RELAX_MIPS16_CLEAR_MACRO (fragp->fr_subtype);
18409 return RELAX_MIPS16_E2 (fragp->fr_subtype) ? -6 : -10;
18410 }
18411 else if (RELAX_MIPS16_EXTENDED (fragp->fr_subtype))
18412 {
18413 fragp->fr_subtype = RELAX_MIPS16_CLEAR_EXTENDED (fragp->fr_subtype);
18414 return -2;
18415 }
18416 else
18417 return 0;
18418 }
18419 else if (!mips16_macro_frag (fragp, sec, stretch))
18420 {
18421 if (RELAX_MIPS16_MACRO (fragp->fr_subtype))
18422 {
18423 fragp->fr_subtype = RELAX_MIPS16_CLEAR_MACRO (fragp->fr_subtype);
18424 fragp->fr_subtype = RELAX_MIPS16_MARK_EXTENDED (fragp->fr_subtype);
18425 return RELAX_MIPS16_E2 (fragp->fr_subtype) ? -4 : -8;
18426 }
18427 else if (!RELAX_MIPS16_EXTENDED (fragp->fr_subtype))
18428 {
18429 fragp->fr_subtype = RELAX_MIPS16_MARK_EXTENDED (fragp->fr_subtype);
18430 return 2;
18431 }
18432 else
18433 return 0;
18434 }
18435 else
18436 {
18437 if (RELAX_MIPS16_MACRO (fragp->fr_subtype))
18438 return 0;
18439 else if (RELAX_MIPS16_EXTENDED (fragp->fr_subtype))
18440 {
18441 fragp->fr_subtype = RELAX_MIPS16_CLEAR_EXTENDED (fragp->fr_subtype);
18442 fragp->fr_subtype = RELAX_MIPS16_MARK_MACRO (fragp->fr_subtype);
18443 return RELAX_MIPS16_E2 (fragp->fr_subtype) ? 4 : 8;
18444 }
18445 else
18446 {
18447 fragp->fr_subtype = RELAX_MIPS16_MARK_MACRO (fragp->fr_subtype);
18448 return RELAX_MIPS16_E2 (fragp->fr_subtype) ? 6 : 10;
18449 }
18450 }
18451
18452 return 0;
18453 }
18454
18455 /* Convert a machine dependent frag. */
18456
18457 void
18458 md_convert_frag (bfd *abfd ATTRIBUTE_UNUSED, segT asec, fragS *fragp)
18459 {
18460 if (RELAX_BRANCH_P (fragp->fr_subtype))
18461 {
18462 char *buf;
18463 unsigned long insn;
18464 fixS *fixp;
18465
18466 buf = fragp->fr_literal + fragp->fr_fix;
18467 insn = read_insn (buf);
18468
18469 if (!RELAX_BRANCH_TOOFAR (fragp->fr_subtype))
18470 {
18471 /* We generate a fixup instead of applying it right now
18472 because, if there are linker relaxations, we're going to
18473 need the relocations. */
18474 fixp = fix_new (fragp, buf - fragp->fr_literal, 4,
18475 fragp->fr_symbol, fragp->fr_offset,
18476 TRUE, BFD_RELOC_16_PCREL_S2);
18477 fixp->fx_file = fragp->fr_file;
18478 fixp->fx_line = fragp->fr_line;
18479
18480 buf = write_insn (buf, insn);
18481 }
18482 else
18483 {
18484 int i;
18485
18486 as_warn_where (fragp->fr_file, fragp->fr_line,
18487 _("relaxed out-of-range branch into a jump"));
18488
18489 if (RELAX_BRANCH_UNCOND (fragp->fr_subtype))
18490 goto uncond;
18491
18492 if (!RELAX_BRANCH_LIKELY (fragp->fr_subtype))
18493 {
18494 /* Reverse the branch. */
18495 switch ((insn >> 28) & 0xf)
18496 {
18497 case 4:
18498 if ((insn & 0xff000000) == 0x47000000
18499 || (insn & 0xff600000) == 0x45600000)
18500 {
18501 /* BZ.df/BNZ.df, BZ.V/BNZ.V can have the condition
18502 reversed by tweaking bit 23. */
18503 insn ^= 0x00800000;
18504 }
18505 else
18506 {
18507 /* bc[0-3][tf]l? instructions can have the condition
18508 reversed by tweaking a single TF bit, and their
18509 opcodes all have 0x4???????. */
18510 gas_assert ((insn & 0xf3e00000) == 0x41000000);
18511 insn ^= 0x00010000;
18512 }
18513 break;
18514
18515 case 0:
18516 /* bltz 0x04000000 bgez 0x04010000
18517 bltzal 0x04100000 bgezal 0x04110000 */
18518 gas_assert ((insn & 0xfc0e0000) == 0x04000000);
18519 insn ^= 0x00010000;
18520 break;
18521
18522 case 1:
18523 /* beq 0x10000000 bne 0x14000000
18524 blez 0x18000000 bgtz 0x1c000000 */
18525 insn ^= 0x04000000;
18526 break;
18527
18528 default:
18529 abort ();
18530 }
18531 }
18532
18533 if (RELAX_BRANCH_LINK (fragp->fr_subtype))
18534 {
18535 /* Clear the and-link bit. */
18536 gas_assert ((insn & 0xfc1c0000) == 0x04100000);
18537
18538 /* bltzal 0x04100000 bgezal 0x04110000
18539 bltzall 0x04120000 bgezall 0x04130000 */
18540 insn &= ~0x00100000;
18541 }
18542
18543 /* Branch over the branch (if the branch was likely) or the
18544 full jump (not likely case). Compute the offset from the
18545 current instruction to branch to. */
18546 if (RELAX_BRANCH_LIKELY (fragp->fr_subtype))
18547 i = 16;
18548 else
18549 {
18550 /* How many bytes in instructions we've already emitted? */
18551 i = buf - fragp->fr_literal - fragp->fr_fix;
18552 /* How many bytes in instructions from here to the end? */
18553 i = fragp->fr_var - i;
18554 }
18555 /* Convert to instruction count. */
18556 i >>= 2;
18557 /* Branch counts from the next instruction. */
18558 i--;
18559 insn |= i;
18560 /* Branch over the jump. */
18561 buf = write_insn (buf, insn);
18562
18563 /* nop */
18564 buf = write_insn (buf, 0);
18565
18566 if (RELAX_BRANCH_LIKELY (fragp->fr_subtype))
18567 {
18568 /* beql $0, $0, 2f */
18569 insn = 0x50000000;
18570 /* Compute the PC offset from the current instruction to
18571 the end of the variable frag. */
18572 /* How many bytes in instructions we've already emitted? */
18573 i = buf - fragp->fr_literal - fragp->fr_fix;
18574 /* How many bytes in instructions from here to the end? */
18575 i = fragp->fr_var - i;
18576 /* Convert to instruction count. */
18577 i >>= 2;
18578 /* Don't decrement i, because we want to branch over the
18579 delay slot. */
18580 insn |= i;
18581
18582 buf = write_insn (buf, insn);
18583 buf = write_insn (buf, 0);
18584 }
18585
18586 uncond:
18587 if (!RELAX_BRANCH_PIC (fragp->fr_subtype))
18588 {
18589 /* j or jal. */
18590 insn = (RELAX_BRANCH_LINK (fragp->fr_subtype)
18591 ? 0x0c000000 : 0x08000000);
18592
18593 fixp = fix_new (fragp, buf - fragp->fr_literal, 4,
18594 fragp->fr_symbol, fragp->fr_offset,
18595 FALSE, BFD_RELOC_MIPS_JMP);
18596 fixp->fx_file = fragp->fr_file;
18597 fixp->fx_line = fragp->fr_line;
18598
18599 buf = write_insn (buf, insn);
18600 }
18601 else
18602 {
18603 unsigned long at = RELAX_BRANCH_AT (fragp->fr_subtype);
18604
18605 /* lw/ld $at, <sym>($gp) R_MIPS_GOT16 */
18606 insn = HAVE_64BIT_ADDRESSES ? 0xdf800000 : 0x8f800000;
18607 insn |= at << OP_SH_RT;
18608
18609 fixp = fix_new (fragp, buf - fragp->fr_literal, 4,
18610 fragp->fr_symbol, fragp->fr_offset,
18611 FALSE, BFD_RELOC_MIPS_GOT16);
18612 fixp->fx_file = fragp->fr_file;
18613 fixp->fx_line = fragp->fr_line;
18614
18615 buf = write_insn (buf, insn);
18616
18617 if (mips_opts.isa == ISA_MIPS1)
18618 /* nop */
18619 buf = write_insn (buf, 0);
18620
18621 /* d/addiu $at, $at, <sym> R_MIPS_LO16 */
18622 insn = HAVE_64BIT_ADDRESSES ? 0x64000000 : 0x24000000;
18623 insn |= at << OP_SH_RS | at << OP_SH_RT;
18624
18625 fixp = fix_new (fragp, buf - fragp->fr_literal, 4,
18626 fragp->fr_symbol, fragp->fr_offset,
18627 FALSE, BFD_RELOC_LO16);
18628 fixp->fx_file = fragp->fr_file;
18629 fixp->fx_line = fragp->fr_line;
18630
18631 buf = write_insn (buf, insn);
18632
18633 /* j(al)r $at. */
18634 if (RELAX_BRANCH_LINK (fragp->fr_subtype))
18635 insn = 0x0000f809;
18636 else
18637 insn = 0x00000008;
18638 insn |= at << OP_SH_RS;
18639
18640 buf = write_insn (buf, insn);
18641 }
18642 }
18643
18644 fragp->fr_fix += fragp->fr_var;
18645 gas_assert (buf == fragp->fr_literal + fragp->fr_fix);
18646 return;
18647 }
18648
18649 /* Relax microMIPS branches. */
18650 if (RELAX_MICROMIPS_P (fragp->fr_subtype))
18651 {
18652 char *buf = fragp->fr_literal + fragp->fr_fix;
18653 bfd_boolean compact = RELAX_MICROMIPS_COMPACT (fragp->fr_subtype);
18654 bfd_boolean insn32 = RELAX_MICROMIPS_INSN32 (fragp->fr_subtype);
18655 bfd_boolean nods = RELAX_MICROMIPS_NODS (fragp->fr_subtype);
18656 bfd_boolean pic = RELAX_MICROMIPS_PIC (fragp->fr_subtype);
18657 bfd_boolean al = RELAX_MICROMIPS_LINK (fragp->fr_subtype);
18658 int type = RELAX_MICROMIPS_TYPE (fragp->fr_subtype);
18659 bfd_boolean short_ds;
18660 unsigned long insn;
18661 fixS *fixp;
18662
18663 fragp->fr_fix += fragp->fr_var;
18664
18665 /* Handle 16-bit branches that fit or are forced to fit. */
18666 if (type != 0 && !RELAX_MICROMIPS_TOOFAR16 (fragp->fr_subtype))
18667 {
18668 /* We generate a fixup instead of applying it right now,
18669 because if there is linker relaxation, we're going to
18670 need the relocations. */
18671 switch (type)
18672 {
18673 case 'D':
18674 fixp = fix_new (fragp, buf - fragp->fr_literal, 2,
18675 fragp->fr_symbol, fragp->fr_offset,
18676 TRUE, BFD_RELOC_MICROMIPS_10_PCREL_S1);
18677 break;
18678 case 'E':
18679 fixp = fix_new (fragp, buf - fragp->fr_literal, 2,
18680 fragp->fr_symbol, fragp->fr_offset,
18681 TRUE, BFD_RELOC_MICROMIPS_7_PCREL_S1);
18682 break;
18683 default:
18684 abort ();
18685 }
18686
18687 fixp->fx_file = fragp->fr_file;
18688 fixp->fx_line = fragp->fr_line;
18689
18690 /* These relocations can have an addend that won't fit in
18691 2 octets. */
18692 fixp->fx_no_overflow = 1;
18693
18694 return;
18695 }
18696
18697 /* Handle 32-bit branches that fit or are forced to fit. */
18698 if (!RELAX_MICROMIPS_RELAX32 (fragp->fr_subtype)
18699 || !RELAX_MICROMIPS_TOOFAR32 (fragp->fr_subtype))
18700 {
18701 /* We generate a fixup instead of applying it right now,
18702 because if there is linker relaxation, we're going to
18703 need the relocations. */
18704 fixp = fix_new (fragp, buf - fragp->fr_literal, 4,
18705 fragp->fr_symbol, fragp->fr_offset,
18706 TRUE, BFD_RELOC_MICROMIPS_16_PCREL_S1);
18707 fixp->fx_file = fragp->fr_file;
18708 fixp->fx_line = fragp->fr_line;
18709
18710 if (type == 0)
18711 {
18712 insn = read_compressed_insn (buf, 4);
18713 buf += 4;
18714
18715 if (nods)
18716 {
18717 /* Check the short-delay-slot bit. */
18718 if (!al || (insn & 0x02000000) != 0)
18719 buf = write_compressed_insn (buf, 0x0c00, 2);
18720 else
18721 buf = write_compressed_insn (buf, 0x00000000, 4);
18722 }
18723
18724 gas_assert (buf == fragp->fr_literal + fragp->fr_fix);
18725 return;
18726 }
18727 }
18728
18729 /* Relax 16-bit branches to 32-bit branches. */
18730 if (type != 0)
18731 {
18732 insn = read_compressed_insn (buf, 2);
18733
18734 if ((insn & 0xfc00) == 0xcc00) /* b16 */
18735 insn = 0x94000000; /* beq */
18736 else if ((insn & 0xdc00) == 0x8c00) /* beqz16/bnez16 */
18737 {
18738 unsigned long regno;
18739
18740 regno = (insn >> MICROMIPSOP_SH_MD) & MICROMIPSOP_MASK_MD;
18741 regno = micromips_to_32_reg_d_map [regno];
18742 insn = ((insn & 0x2000) << 16) | 0x94000000; /* beq/bne */
18743 insn |= regno << MICROMIPSOP_SH_RS;
18744 }
18745 else
18746 abort ();
18747
18748 /* Nothing else to do, just write it out. */
18749 if (!RELAX_MICROMIPS_RELAX32 (fragp->fr_subtype)
18750 || !RELAX_MICROMIPS_TOOFAR32 (fragp->fr_subtype))
18751 {
18752 buf = write_compressed_insn (buf, insn, 4);
18753 if (nods)
18754 buf = write_compressed_insn (buf, 0x0c00, 2);
18755 gas_assert (buf == fragp->fr_literal + fragp->fr_fix);
18756 return;
18757 }
18758 }
18759 else
18760 insn = read_compressed_insn (buf, 4);
18761
18762 /* Relax 32-bit branches to a sequence of instructions. */
18763 as_warn_where (fragp->fr_file, fragp->fr_line,
18764 _("relaxed out-of-range branch into a jump"));
18765
18766 /* Set the short-delay-slot bit. */
18767 short_ds = !al || (insn & 0x02000000) != 0;
18768
18769 if (!RELAX_MICROMIPS_UNCOND (fragp->fr_subtype))
18770 {
18771 symbolS *l;
18772
18773 /* Reverse the branch. */
18774 if ((insn & 0xfc000000) == 0x94000000 /* beq */
18775 || (insn & 0xfc000000) == 0xb4000000) /* bne */
18776 insn ^= 0x20000000;
18777 else if ((insn & 0xffe00000) == 0x40000000 /* bltz */
18778 || (insn & 0xffe00000) == 0x40400000 /* bgez */
18779 || (insn & 0xffe00000) == 0x40800000 /* blez */
18780 || (insn & 0xffe00000) == 0x40c00000 /* bgtz */
18781 || (insn & 0xffe00000) == 0x40a00000 /* bnezc */
18782 || (insn & 0xffe00000) == 0x40e00000 /* beqzc */
18783 || (insn & 0xffe00000) == 0x40200000 /* bltzal */
18784 || (insn & 0xffe00000) == 0x40600000 /* bgezal */
18785 || (insn & 0xffe00000) == 0x42200000 /* bltzals */
18786 || (insn & 0xffe00000) == 0x42600000) /* bgezals */
18787 insn ^= 0x00400000;
18788 else if ((insn & 0xffe30000) == 0x43800000 /* bc1f */
18789 || (insn & 0xffe30000) == 0x43a00000 /* bc1t */
18790 || (insn & 0xffe30000) == 0x42800000 /* bc2f */
18791 || (insn & 0xffe30000) == 0x42a00000) /* bc2t */
18792 insn ^= 0x00200000;
18793 else if ((insn & 0xff000000) == 0x83000000 /* BZ.df
18794 BNZ.df */
18795 || (insn & 0xff600000) == 0x81600000) /* BZ.V
18796 BNZ.V */
18797 insn ^= 0x00800000;
18798 else
18799 abort ();
18800
18801 if (al)
18802 {
18803 /* Clear the and-link and short-delay-slot bits. */
18804 gas_assert ((insn & 0xfda00000) == 0x40200000);
18805
18806 /* bltzal 0x40200000 bgezal 0x40600000 */
18807 /* bltzals 0x42200000 bgezals 0x42600000 */
18808 insn &= ~0x02200000;
18809 }
18810
18811 /* Make a label at the end for use with the branch. */
18812 l = symbol_new (micromips_label_name (), asec, fragp->fr_fix, fragp);
18813 micromips_label_inc ();
18814 S_SET_OTHER (l, ELF_ST_SET_MICROMIPS (S_GET_OTHER (l)));
18815
18816 /* Refer to it. */
18817 fixp = fix_new (fragp, buf - fragp->fr_literal, 4, l, 0, TRUE,
18818 BFD_RELOC_MICROMIPS_16_PCREL_S1);
18819 fixp->fx_file = fragp->fr_file;
18820 fixp->fx_line = fragp->fr_line;
18821
18822 /* Branch over the jump. */
18823 buf = write_compressed_insn (buf, insn, 4);
18824
18825 if (!compact)
18826 {
18827 /* nop */
18828 if (insn32)
18829 buf = write_compressed_insn (buf, 0x00000000, 4);
18830 else
18831 buf = write_compressed_insn (buf, 0x0c00, 2);
18832 }
18833 }
18834
18835 if (!pic)
18836 {
18837 unsigned long jal = (short_ds || nods
18838 ? 0x74000000 : 0xf4000000); /* jal/s */
18839
18840 /* j/jal/jals <sym> R_MICROMIPS_26_S1 */
18841 insn = al ? jal : 0xd4000000;
18842
18843 fixp = fix_new (fragp, buf - fragp->fr_literal, 4,
18844 fragp->fr_symbol, fragp->fr_offset,
18845 FALSE, BFD_RELOC_MICROMIPS_JMP);
18846 fixp->fx_file = fragp->fr_file;
18847 fixp->fx_line = fragp->fr_line;
18848
18849 buf = write_compressed_insn (buf, insn, 4);
18850
18851 if (compact || nods)
18852 {
18853 /* nop */
18854 if (insn32)
18855 buf = write_compressed_insn (buf, 0x00000000, 4);
18856 else
18857 buf = write_compressed_insn (buf, 0x0c00, 2);
18858 }
18859 }
18860 else
18861 {
18862 unsigned long at = RELAX_MICROMIPS_AT (fragp->fr_subtype);
18863
18864 /* lw/ld $at, <sym>($gp) R_MICROMIPS_GOT16 */
18865 insn = HAVE_64BIT_ADDRESSES ? 0xdc1c0000 : 0xfc1c0000;
18866 insn |= at << MICROMIPSOP_SH_RT;
18867
18868 fixp = fix_new (fragp, buf - fragp->fr_literal, 4,
18869 fragp->fr_symbol, fragp->fr_offset,
18870 FALSE, BFD_RELOC_MICROMIPS_GOT16);
18871 fixp->fx_file = fragp->fr_file;
18872 fixp->fx_line = fragp->fr_line;
18873
18874 buf = write_compressed_insn (buf, insn, 4);
18875
18876 /* d/addiu $at, $at, <sym> R_MICROMIPS_LO16 */
18877 insn = HAVE_64BIT_ADDRESSES ? 0x5c000000 : 0x30000000;
18878 insn |= at << MICROMIPSOP_SH_RT | at << MICROMIPSOP_SH_RS;
18879
18880 fixp = fix_new (fragp, buf - fragp->fr_literal, 4,
18881 fragp->fr_symbol, fragp->fr_offset,
18882 FALSE, BFD_RELOC_MICROMIPS_LO16);
18883 fixp->fx_file = fragp->fr_file;
18884 fixp->fx_line = fragp->fr_line;
18885
18886 buf = write_compressed_insn (buf, insn, 4);
18887
18888 if (insn32)
18889 {
18890 /* jr/jalr $at */
18891 insn = 0x00000f3c | (al ? RA : ZERO) << MICROMIPSOP_SH_RT;
18892 insn |= at << MICROMIPSOP_SH_RS;
18893
18894 buf = write_compressed_insn (buf, insn, 4);
18895
18896 if (compact || nods)
18897 /* nop */
18898 buf = write_compressed_insn (buf, 0x00000000, 4);
18899 }
18900 else
18901 {
18902 /* jr/jrc/jalr/jalrs $at */
18903 unsigned long jalr = short_ds ? 0x45e0 : 0x45c0; /* jalr/s */
18904 unsigned long jr = compact || nods ? 0x45a0 : 0x4580; /* jr/c */
18905
18906 insn = al ? jalr : jr;
18907 insn |= at << MICROMIPSOP_SH_MJ;
18908
18909 buf = write_compressed_insn (buf, insn, 2);
18910 if (al && nods)
18911 {
18912 /* nop */
18913 if (short_ds)
18914 buf = write_compressed_insn (buf, 0x0c00, 2);
18915 else
18916 buf = write_compressed_insn (buf, 0x00000000, 4);
18917 }
18918 }
18919 }
18920
18921 gas_assert (buf == fragp->fr_literal + fragp->fr_fix);
18922 return;
18923 }
18924
18925 if (RELAX_MIPS16_P (fragp->fr_subtype))
18926 {
18927 int type;
18928 const struct mips_int_operand *operand;
18929 offsetT val;
18930 char *buf;
18931 unsigned int user_length;
18932 bfd_boolean need_reloc;
18933 unsigned long insn;
18934 bfd_boolean mac;
18935 bfd_boolean ext;
18936 segT symsec;
18937
18938 type = RELAX_MIPS16_TYPE (fragp->fr_subtype);
18939 operand = mips16_immed_operand (type, FALSE);
18940
18941 mac = RELAX_MIPS16_MACRO (fragp->fr_subtype);
18942 ext = RELAX_MIPS16_EXTENDED (fragp->fr_subtype);
18943 val = resolve_symbol_value (fragp->fr_symbol) + fragp->fr_offset;
18944
18945 symsec = S_GET_SEGMENT (fragp->fr_symbol);
18946 need_reloc = (S_FORCE_RELOC (fragp->fr_symbol, TRUE)
18947 || (operand->root.type == OP_PCREL && !mac
18948 ? asec != symsec
18949 : !bfd_is_abs_section (symsec)));
18950
18951 if (operand->root.type == OP_PCREL && !mac)
18952 {
18953 const struct mips_pcrel_operand *pcrel_op;
18954
18955 pcrel_op = (const struct mips_pcrel_operand *) operand;
18956
18957 if (pcrel_op->include_isa_bit && !need_reloc)
18958 {
18959 if (!mips_ignore_branch_isa
18960 && !ELF_ST_IS_MIPS16 (S_GET_OTHER (fragp->fr_symbol)))
18961 as_bad_where (fragp->fr_file, fragp->fr_line,
18962 _("branch to a symbol in another ISA mode"));
18963 else if ((fragp->fr_offset & 0x1) != 0)
18964 as_bad_where (fragp->fr_file, fragp->fr_line,
18965 _("branch to misaligned address (0x%lx)"),
18966 (long) val);
18967 }
18968
18969 val = mips16_pcrel_val (fragp, pcrel_op, val, 0);
18970
18971 /* Make sure the section winds up with the alignment we have
18972 assumed. */
18973 if (operand->shift > 0)
18974 record_alignment (asec, operand->shift);
18975 }
18976
18977 if (RELAX_MIPS16_JAL_DSLOT (fragp->fr_subtype)
18978 || RELAX_MIPS16_DSLOT (fragp->fr_subtype))
18979 {
18980 if (mac)
18981 as_warn_where (fragp->fr_file, fragp->fr_line,
18982 _("macro instruction expanded into multiple "
18983 "instructions in a branch delay slot"));
18984 else if (ext)
18985 as_warn_where (fragp->fr_file, fragp->fr_line,
18986 _("extended instruction in a branch delay slot"));
18987 }
18988 else if (RELAX_MIPS16_NOMACRO (fragp->fr_subtype) && mac)
18989 as_warn_where (fragp->fr_file, fragp->fr_line,
18990 _("macro instruction expanded into multiple "
18991 "instructions"));
18992
18993 buf = fragp->fr_literal + fragp->fr_fix;
18994
18995 insn = read_compressed_insn (buf, 2);
18996 if (ext)
18997 insn |= MIPS16_EXTEND;
18998
18999 if (RELAX_MIPS16_USER_EXT (fragp->fr_subtype))
19000 user_length = 4;
19001 else if (RELAX_MIPS16_USER_SMALL (fragp->fr_subtype))
19002 user_length = 2;
19003 else
19004 user_length = 0;
19005
19006 if (mac)
19007 {
19008 unsigned long reg;
19009 unsigned long new;
19010 unsigned long op;
19011 bfd_boolean e2;
19012
19013 gas_assert (type == 'A' || type == 'B' || type == 'E');
19014 gas_assert (RELAX_MIPS16_SYM32 (fragp->fr_subtype));
19015
19016 e2 = RELAX_MIPS16_E2 (fragp->fr_subtype);
19017
19018 if (need_reloc)
19019 {
19020 fixS *fixp;
19021
19022 gas_assert (!RELAX_MIPS16_PIC (fragp->fr_subtype));
19023
19024 fixp = fix_new (fragp, buf - fragp->fr_literal, 4,
19025 fragp->fr_symbol, fragp->fr_offset,
19026 FALSE, BFD_RELOC_MIPS16_HI16_S);
19027 fixp->fx_file = fragp->fr_file;
19028 fixp->fx_line = fragp->fr_line;
19029
19030 fixp = fix_new (fragp, buf - fragp->fr_literal + (e2 ? 4 : 8), 4,
19031 fragp->fr_symbol, fragp->fr_offset,
19032 FALSE, BFD_RELOC_MIPS16_LO16);
19033 fixp->fx_file = fragp->fr_file;
19034 fixp->fx_line = fragp->fr_line;
19035
19036 val = 0;
19037 }
19038
19039 switch (insn & 0xf800)
19040 {
19041 case 0x0800: /* ADDIU */
19042 reg = (insn >> 8) & 0x7;
19043 op = 0xf0004800 | (reg << 8);
19044 break;
19045 case 0xb000: /* LW */
19046 reg = (insn >> 8) & 0x7;
19047 op = 0xf0009800 | (reg << 8) | (reg << 5);
19048 break;
19049 case 0xf800: /* I64 */
19050 reg = (insn >> 5) & 0x7;
19051 switch (insn & 0x0700)
19052 {
19053 case 0x0400: /* LD */
19054 op = 0xf0003800 | (reg << 8) | (reg << 5);
19055 break;
19056 case 0x0600: /* DADDIU */
19057 op = 0xf000fd00 | (reg << 5);
19058 break;
19059 default:
19060 abort ();
19061 }
19062 break;
19063 default:
19064 abort ();
19065 }
19066
19067 new = (e2 ? 0xf0006820 : 0xf0006800) | (reg << 8); /* LUI/LI */
19068 new |= mips16_immed_extend ((val + 0x8000) >> 16, 16);
19069 buf = write_compressed_insn (buf, new, 4);
19070 if (!e2)
19071 {
19072 new = 0xf4003000 | (reg << 8) | (reg << 5); /* SLL */
19073 buf = write_compressed_insn (buf, new, 4);
19074 }
19075 op |= mips16_immed_extend (val, 16);
19076 buf = write_compressed_insn (buf, op, 4);
19077
19078 fragp->fr_fix += e2 ? 8 : 12;
19079 }
19080 else
19081 {
19082 unsigned int length = ext ? 4 : 2;
19083
19084 if (need_reloc)
19085 {
19086 bfd_reloc_code_real_type reloc = BFD_RELOC_NONE;
19087 fixS *fixp;
19088
19089 switch (type)
19090 {
19091 case 'p':
19092 case 'q':
19093 reloc = BFD_RELOC_MIPS16_16_PCREL_S1;
19094 break;
19095 default:
19096 break;
19097 }
19098 if (mac || reloc == BFD_RELOC_NONE)
19099 as_bad_where (fragp->fr_file, fragp->fr_line,
19100 _("unsupported relocation"));
19101 else if (ext)
19102 {
19103 fixp = fix_new (fragp, buf - fragp->fr_literal, 4,
19104 fragp->fr_symbol, fragp->fr_offset,
19105 TRUE, reloc);
19106 fixp->fx_file = fragp->fr_file;
19107 fixp->fx_line = fragp->fr_line;
19108 }
19109 else
19110 as_bad_where (fragp->fr_file, fragp->fr_line,
19111 _("invalid unextended operand value"));
19112 }
19113 else
19114 mips16_immed (fragp->fr_file, fragp->fr_line, type,
19115 BFD_RELOC_UNUSED, val, user_length, &insn);
19116
19117 gas_assert (mips16_opcode_length (insn) == length);
19118 write_compressed_insn (buf, insn, length);
19119 fragp->fr_fix += length;
19120 }
19121 }
19122 else
19123 {
19124 relax_substateT subtype = fragp->fr_subtype;
19125 bfd_boolean second_longer = (subtype & RELAX_SECOND_LONGER) != 0;
19126 bfd_boolean use_second = (subtype & RELAX_USE_SECOND) != 0;
19127 unsigned int first, second;
19128 fixS *fixp;
19129
19130 first = RELAX_FIRST (subtype);
19131 second = RELAX_SECOND (subtype);
19132 fixp = (fixS *) fragp->fr_opcode;
19133
19134 /* If the delay slot chosen does not match the size of the instruction,
19135 then emit a warning. */
19136 if ((!use_second && (subtype & RELAX_DELAY_SLOT_SIZE_FIRST) != 0)
19137 || (use_second && (subtype & RELAX_DELAY_SLOT_SIZE_SECOND) != 0))
19138 {
19139 relax_substateT s;
19140 const char *msg;
19141
19142 s = subtype & (RELAX_DELAY_SLOT_16BIT
19143 | RELAX_DELAY_SLOT_SIZE_FIRST
19144 | RELAX_DELAY_SLOT_SIZE_SECOND);
19145 msg = macro_warning (s);
19146 if (msg != NULL)
19147 as_warn_where (fragp->fr_file, fragp->fr_line, "%s", msg);
19148 subtype &= ~s;
19149 }
19150
19151 /* Possibly emit a warning if we've chosen the longer option. */
19152 if (use_second == second_longer)
19153 {
19154 relax_substateT s;
19155 const char *msg;
19156
19157 s = (subtype
19158 & (RELAX_SECOND_LONGER | RELAX_NOMACRO | RELAX_DELAY_SLOT));
19159 msg = macro_warning (s);
19160 if (msg != NULL)
19161 as_warn_where (fragp->fr_file, fragp->fr_line, "%s", msg);
19162 subtype &= ~s;
19163 }
19164
19165 /* Go through all the fixups for the first sequence. Disable them
19166 (by marking them as done) if we're going to use the second
19167 sequence instead. */
19168 while (fixp
19169 && fixp->fx_frag == fragp
19170 && fixp->fx_where + second < fragp->fr_fix)
19171 {
19172 if (subtype & RELAX_USE_SECOND)
19173 fixp->fx_done = 1;
19174 fixp = fixp->fx_next;
19175 }
19176
19177 /* Go through the fixups for the second sequence. Disable them if
19178 we're going to use the first sequence, otherwise adjust their
19179 addresses to account for the relaxation. */
19180 while (fixp && fixp->fx_frag == fragp)
19181 {
19182 if (subtype & RELAX_USE_SECOND)
19183 fixp->fx_where -= first;
19184 else
19185 fixp->fx_done = 1;
19186 fixp = fixp->fx_next;
19187 }
19188
19189 /* Now modify the frag contents. */
19190 if (subtype & RELAX_USE_SECOND)
19191 {
19192 char *start;
19193
19194 start = fragp->fr_literal + fragp->fr_fix - first - second;
19195 memmove (start, start + first, second);
19196 fragp->fr_fix -= first;
19197 }
19198 else
19199 fragp->fr_fix -= second;
19200 }
19201 }
19202
19203 /* This function is called after the relocs have been generated.
19204 We've been storing mips16 text labels as odd. Here we convert them
19205 back to even for the convenience of the debugger. */
19206
19207 void
19208 mips_frob_file_after_relocs (void)
19209 {
19210 asymbol **syms;
19211 unsigned int count, i;
19212
19213 syms = bfd_get_outsymbols (stdoutput);
19214 count = bfd_get_symcount (stdoutput);
19215 for (i = 0; i < count; i++, syms++)
19216 if (ELF_ST_IS_COMPRESSED (elf_symbol (*syms)->internal_elf_sym.st_other)
19217 && ((*syms)->value & 1) != 0)
19218 {
19219 (*syms)->value &= ~1;
19220 /* If the symbol has an odd size, it was probably computed
19221 incorrectly, so adjust that as well. */
19222 if ((elf_symbol (*syms)->internal_elf_sym.st_size & 1) != 0)
19223 ++elf_symbol (*syms)->internal_elf_sym.st_size;
19224 }
19225 }
19226
19227 /* This function is called whenever a label is defined, including fake
19228 labels instantiated off the dot special symbol. It is used when
19229 handling branch delays; if a branch has a label, we assume we cannot
19230 move it. This also bumps the value of the symbol by 1 in compressed
19231 code. */
19232
19233 static void
19234 mips_record_label (symbolS *sym)
19235 {
19236 segment_info_type *si = seg_info (now_seg);
19237 struct insn_label_list *l;
19238
19239 if (free_insn_labels == NULL)
19240 l = XNEW (struct insn_label_list);
19241 else
19242 {
19243 l = free_insn_labels;
19244 free_insn_labels = l->next;
19245 }
19246
19247 l->label = sym;
19248 l->next = si->label_list;
19249 si->label_list = l;
19250 }
19251
19252 /* This function is called as tc_frob_label() whenever a label is defined
19253 and adds a DWARF-2 record we only want for true labels. */
19254
19255 void
19256 mips_define_label (symbolS *sym)
19257 {
19258 mips_record_label (sym);
19259 dwarf2_emit_label (sym);
19260 }
19261
19262 /* This function is called by tc_new_dot_label whenever a new dot symbol
19263 is defined. */
19264
19265 void
19266 mips_add_dot_label (symbolS *sym)
19267 {
19268 mips_record_label (sym);
19269 if (mips_assembling_insn && HAVE_CODE_COMPRESSION)
19270 mips_compressed_mark_label (sym);
19271 }
19272 \f
19273 /* Converting ASE flags from internal to .MIPS.abiflags values. */
19274 static unsigned int
19275 mips_convert_ase_flags (int ase)
19276 {
19277 unsigned int ext_ases = 0;
19278
19279 if (ase & ASE_DSP)
19280 ext_ases |= AFL_ASE_DSP;
19281 if (ase & ASE_DSPR2)
19282 ext_ases |= AFL_ASE_DSPR2;
19283 if (ase & ASE_DSPR3)
19284 ext_ases |= AFL_ASE_DSPR3;
19285 if (ase & ASE_EVA)
19286 ext_ases |= AFL_ASE_EVA;
19287 if (ase & ASE_MCU)
19288 ext_ases |= AFL_ASE_MCU;
19289 if (ase & ASE_MDMX)
19290 ext_ases |= AFL_ASE_MDMX;
19291 if (ase & ASE_MIPS3D)
19292 ext_ases |= AFL_ASE_MIPS3D;
19293 if (ase & ASE_MT)
19294 ext_ases |= AFL_ASE_MT;
19295 if (ase & ASE_SMARTMIPS)
19296 ext_ases |= AFL_ASE_SMARTMIPS;
19297 if (ase & ASE_VIRT)
19298 ext_ases |= AFL_ASE_VIRT;
19299 if (ase & ASE_MSA)
19300 ext_ases |= AFL_ASE_MSA;
19301 if (ase & ASE_XPA)
19302 ext_ases |= AFL_ASE_XPA;
19303 if (ase & ASE_MIPS16E2)
19304 ext_ases |= file_ase_mips16 ? AFL_ASE_MIPS16E2 : 0;
19305 if (ase & ASE_CRC)
19306 ext_ases |= AFL_ASE_CRC;
19307 if (ase & ASE_GINV)
19308 ext_ases |= AFL_ASE_GINV;
19309 if (ase & ASE_LOONGSON_MMI)
19310 ext_ases |= AFL_ASE_LOONGSON_MMI;
19311 if (ase & ASE_LOONGSON_CAM)
19312 ext_ases |= AFL_ASE_LOONGSON_CAM;
19313 if (ase & ASE_LOONGSON_EXT)
19314 ext_ases |= AFL_ASE_LOONGSON_EXT;
19315 if (ase & ASE_LOONGSON_EXT2)
19316 ext_ases |= AFL_ASE_LOONGSON_EXT2;
19317
19318 return ext_ases;
19319 }
19320 /* Some special processing for a MIPS ELF file. */
19321
19322 void
19323 mips_elf_final_processing (void)
19324 {
19325 int fpabi;
19326 Elf_Internal_ABIFlags_v0 flags;
19327
19328 flags.version = 0;
19329 flags.isa_rev = 0;
19330 switch (file_mips_opts.isa)
19331 {
19332 case INSN_ISA1:
19333 flags.isa_level = 1;
19334 break;
19335 case INSN_ISA2:
19336 flags.isa_level = 2;
19337 break;
19338 case INSN_ISA3:
19339 flags.isa_level = 3;
19340 break;
19341 case INSN_ISA4:
19342 flags.isa_level = 4;
19343 break;
19344 case INSN_ISA5:
19345 flags.isa_level = 5;
19346 break;
19347 case INSN_ISA32:
19348 flags.isa_level = 32;
19349 flags.isa_rev = 1;
19350 break;
19351 case INSN_ISA32R2:
19352 flags.isa_level = 32;
19353 flags.isa_rev = 2;
19354 break;
19355 case INSN_ISA32R3:
19356 flags.isa_level = 32;
19357 flags.isa_rev = 3;
19358 break;
19359 case INSN_ISA32R5:
19360 flags.isa_level = 32;
19361 flags.isa_rev = 5;
19362 break;
19363 case INSN_ISA32R6:
19364 flags.isa_level = 32;
19365 flags.isa_rev = 6;
19366 break;
19367 case INSN_ISA64:
19368 flags.isa_level = 64;
19369 flags.isa_rev = 1;
19370 break;
19371 case INSN_ISA64R2:
19372 flags.isa_level = 64;
19373 flags.isa_rev = 2;
19374 break;
19375 case INSN_ISA64R3:
19376 flags.isa_level = 64;
19377 flags.isa_rev = 3;
19378 break;
19379 case INSN_ISA64R5:
19380 flags.isa_level = 64;
19381 flags.isa_rev = 5;
19382 break;
19383 case INSN_ISA64R6:
19384 flags.isa_level = 64;
19385 flags.isa_rev = 6;
19386 break;
19387 }
19388
19389 flags.gpr_size = file_mips_opts.gp == 32 ? AFL_REG_32 : AFL_REG_64;
19390 flags.cpr1_size = file_mips_opts.soft_float ? AFL_REG_NONE
19391 : (file_mips_opts.ase & ASE_MSA) ? AFL_REG_128
19392 : (file_mips_opts.fp == 64) ? AFL_REG_64
19393 : AFL_REG_32;
19394 flags.cpr2_size = AFL_REG_NONE;
19395 flags.fp_abi = bfd_elf_get_obj_attr_int (stdoutput, OBJ_ATTR_GNU,
19396 Tag_GNU_MIPS_ABI_FP);
19397 flags.isa_ext = bfd_mips_isa_ext (stdoutput);
19398 flags.ases = mips_convert_ase_flags (file_mips_opts.ase);
19399 if (file_ase_mips16)
19400 flags.ases |= AFL_ASE_MIPS16;
19401 if (file_ase_micromips)
19402 flags.ases |= AFL_ASE_MICROMIPS;
19403 flags.flags1 = 0;
19404 if ((ISA_HAS_ODD_SINGLE_FPR (file_mips_opts.isa, file_mips_opts.arch)
19405 || file_mips_opts.fp == 64)
19406 && file_mips_opts.oddspreg)
19407 flags.flags1 |= AFL_FLAGS1_ODDSPREG;
19408 flags.flags2 = 0;
19409
19410 bfd_mips_elf_swap_abiflags_v0_out (stdoutput, &flags,
19411 ((Elf_External_ABIFlags_v0 *)
19412 mips_flags_frag));
19413
19414 /* Write out the register information. */
19415 if (mips_abi != N64_ABI)
19416 {
19417 Elf32_RegInfo s;
19418
19419 s.ri_gprmask = mips_gprmask;
19420 s.ri_cprmask[0] = mips_cprmask[0];
19421 s.ri_cprmask[1] = mips_cprmask[1];
19422 s.ri_cprmask[2] = mips_cprmask[2];
19423 s.ri_cprmask[3] = mips_cprmask[3];
19424 /* The gp_value field is set by the MIPS ELF backend. */
19425
19426 bfd_mips_elf32_swap_reginfo_out (stdoutput, &s,
19427 ((Elf32_External_RegInfo *)
19428 mips_regmask_frag));
19429 }
19430 else
19431 {
19432 Elf64_Internal_RegInfo s;
19433
19434 s.ri_gprmask = mips_gprmask;
19435 s.ri_pad = 0;
19436 s.ri_cprmask[0] = mips_cprmask[0];
19437 s.ri_cprmask[1] = mips_cprmask[1];
19438 s.ri_cprmask[2] = mips_cprmask[2];
19439 s.ri_cprmask[3] = mips_cprmask[3];
19440 /* The gp_value field is set by the MIPS ELF backend. */
19441
19442 bfd_mips_elf64_swap_reginfo_out (stdoutput, &s,
19443 ((Elf64_External_RegInfo *)
19444 mips_regmask_frag));
19445 }
19446
19447 /* Set the MIPS ELF flag bits. FIXME: There should probably be some
19448 sort of BFD interface for this. */
19449 if (mips_any_noreorder)
19450 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_NOREORDER;
19451 if (mips_pic != NO_PIC)
19452 {
19453 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_PIC;
19454 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_CPIC;
19455 }
19456 if (mips_abicalls)
19457 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_CPIC;
19458
19459 /* Set MIPS ELF flags for ASEs. Note that not all ASEs have flags
19460 defined at present; this might need to change in future. */
19461 if (file_ase_mips16)
19462 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_ARCH_ASE_M16;
19463 if (file_ase_micromips)
19464 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_ARCH_ASE_MICROMIPS;
19465 if (file_mips_opts.ase & ASE_MDMX)
19466 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_ARCH_ASE_MDMX;
19467
19468 /* Set the MIPS ELF ABI flags. */
19469 if (mips_abi == O32_ABI && USE_E_MIPS_ABI_O32)
19470 elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_O32;
19471 else if (mips_abi == O64_ABI)
19472 elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_O64;
19473 else if (mips_abi == EABI_ABI)
19474 {
19475 if (file_mips_opts.gp == 64)
19476 elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_EABI64;
19477 else
19478 elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_EABI32;
19479 }
19480
19481 /* Nothing to do for N32_ABI or N64_ABI. */
19482
19483 if (mips_32bitmode)
19484 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_32BITMODE;
19485
19486 if (mips_nan2008 == 1)
19487 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_NAN2008;
19488
19489 /* 32 bit code with 64 bit FP registers. */
19490 fpabi = bfd_elf_get_obj_attr_int (stdoutput, OBJ_ATTR_GNU,
19491 Tag_GNU_MIPS_ABI_FP);
19492 if (fpabi == Val_GNU_MIPS_ABI_FP_OLD_64)
19493 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_FP64;
19494 }
19495 \f
19496 typedef struct proc {
19497 symbolS *func_sym;
19498 symbolS *func_end_sym;
19499 unsigned long reg_mask;
19500 unsigned long reg_offset;
19501 unsigned long fpreg_mask;
19502 unsigned long fpreg_offset;
19503 unsigned long frame_offset;
19504 unsigned long frame_reg;
19505 unsigned long pc_reg;
19506 } procS;
19507
19508 static procS cur_proc;
19509 static procS *cur_proc_ptr;
19510 static int numprocs;
19511
19512 /* Implement NOP_OPCODE. We encode a MIPS16 nop as "1", a microMIPS nop
19513 as "2", and a normal nop as "0". */
19514
19515 #define NOP_OPCODE_MIPS 0
19516 #define NOP_OPCODE_MIPS16 1
19517 #define NOP_OPCODE_MICROMIPS 2
19518
19519 char
19520 mips_nop_opcode (void)
19521 {
19522 if (seg_info (now_seg)->tc_segment_info_data.micromips)
19523 return NOP_OPCODE_MICROMIPS;
19524 else if (seg_info (now_seg)->tc_segment_info_data.mips16)
19525 return NOP_OPCODE_MIPS16;
19526 else
19527 return NOP_OPCODE_MIPS;
19528 }
19529
19530 /* Fill in an rs_align_code fragment. Unlike elsewhere we want to use
19531 32-bit microMIPS NOPs here (if applicable). */
19532
19533 void
19534 mips_handle_align (fragS *fragp)
19535 {
19536 char nop_opcode;
19537 char *p;
19538 int bytes, size, excess;
19539 valueT opcode;
19540
19541 if (fragp->fr_type != rs_align_code)
19542 return;
19543
19544 p = fragp->fr_literal + fragp->fr_fix;
19545 nop_opcode = *p;
19546 switch (nop_opcode)
19547 {
19548 case NOP_OPCODE_MICROMIPS:
19549 opcode = micromips_nop32_insn.insn_opcode;
19550 size = 4;
19551 break;
19552 case NOP_OPCODE_MIPS16:
19553 opcode = mips16_nop_insn.insn_opcode;
19554 size = 2;
19555 break;
19556 case NOP_OPCODE_MIPS:
19557 default:
19558 opcode = nop_insn.insn_opcode;
19559 size = 4;
19560 break;
19561 }
19562
19563 bytes = fragp->fr_next->fr_address - fragp->fr_address - fragp->fr_fix;
19564 excess = bytes % size;
19565
19566 /* Handle the leading part if we're not inserting a whole number of
19567 instructions, and make it the end of the fixed part of the frag.
19568 Try to fit in a short microMIPS NOP if applicable and possible,
19569 and use zeroes otherwise. */
19570 gas_assert (excess < 4);
19571 fragp->fr_fix += excess;
19572 switch (excess)
19573 {
19574 case 3:
19575 *p++ = '\0';
19576 /* Fall through. */
19577 case 2:
19578 if (nop_opcode == NOP_OPCODE_MICROMIPS && !mips_opts.insn32)
19579 {
19580 p = write_compressed_insn (p, micromips_nop16_insn.insn_opcode, 2);
19581 break;
19582 }
19583 *p++ = '\0';
19584 /* Fall through. */
19585 case 1:
19586 *p++ = '\0';
19587 /* Fall through. */
19588 case 0:
19589 break;
19590 }
19591
19592 md_number_to_chars (p, opcode, size);
19593 fragp->fr_var = size;
19594 }
19595
19596 static long
19597 get_number (void)
19598 {
19599 int negative = 0;
19600 long val = 0;
19601
19602 if (*input_line_pointer == '-')
19603 {
19604 ++input_line_pointer;
19605 negative = 1;
19606 }
19607 if (!ISDIGIT (*input_line_pointer))
19608 as_bad (_("expected simple number"));
19609 if (input_line_pointer[0] == '0')
19610 {
19611 if (input_line_pointer[1] == 'x')
19612 {
19613 input_line_pointer += 2;
19614 while (ISXDIGIT (*input_line_pointer))
19615 {
19616 val <<= 4;
19617 val |= hex_value (*input_line_pointer++);
19618 }
19619 return negative ? -val : val;
19620 }
19621 else
19622 {
19623 ++input_line_pointer;
19624 while (ISDIGIT (*input_line_pointer))
19625 {
19626 val <<= 3;
19627 val |= *input_line_pointer++ - '0';
19628 }
19629 return negative ? -val : val;
19630 }
19631 }
19632 if (!ISDIGIT (*input_line_pointer))
19633 {
19634 printf (_(" *input_line_pointer == '%c' 0x%02x\n"),
19635 *input_line_pointer, *input_line_pointer);
19636 as_warn (_("invalid number"));
19637 return -1;
19638 }
19639 while (ISDIGIT (*input_line_pointer))
19640 {
19641 val *= 10;
19642 val += *input_line_pointer++ - '0';
19643 }
19644 return negative ? -val : val;
19645 }
19646
19647 /* The .file directive; just like the usual .file directive, but there
19648 is an initial number which is the ECOFF file index. In the non-ECOFF
19649 case .file implies DWARF-2. */
19650
19651 static void
19652 s_mips_file (int x ATTRIBUTE_UNUSED)
19653 {
19654 static int first_file_directive = 0;
19655
19656 if (ECOFF_DEBUGGING)
19657 {
19658 get_number ();
19659 s_app_file (0);
19660 }
19661 else
19662 {
19663 char *filename;
19664
19665 filename = dwarf2_directive_filename ();
19666
19667 /* Versions of GCC up to 3.1 start files with a ".file"
19668 directive even for stabs output. Make sure that this
19669 ".file" is handled. Note that you need a version of GCC
19670 after 3.1 in order to support DWARF-2 on MIPS. */
19671 if (filename != NULL && ! first_file_directive)
19672 {
19673 (void) new_logical_line (filename, -1);
19674 s_app_file_string (filename, 0);
19675 }
19676 first_file_directive = 1;
19677 }
19678 }
19679
19680 /* The .loc directive, implying DWARF-2. */
19681
19682 static void
19683 s_mips_loc (int x ATTRIBUTE_UNUSED)
19684 {
19685 if (!ECOFF_DEBUGGING)
19686 dwarf2_directive_loc (0);
19687 }
19688
19689 /* The .end directive. */
19690
19691 static void
19692 s_mips_end (int x ATTRIBUTE_UNUSED)
19693 {
19694 symbolS *p;
19695
19696 /* Following functions need their own .frame and .cprestore directives. */
19697 mips_frame_reg_valid = 0;
19698 mips_cprestore_valid = 0;
19699
19700 if (!is_end_of_line[(unsigned char) *input_line_pointer])
19701 {
19702 p = get_symbol ();
19703 demand_empty_rest_of_line ();
19704 }
19705 else
19706 p = NULL;
19707
19708 if ((bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE) == 0)
19709 as_warn (_(".end not in text section"));
19710
19711 if (!cur_proc_ptr)
19712 {
19713 as_warn (_(".end directive without a preceding .ent directive"));
19714 demand_empty_rest_of_line ();
19715 return;
19716 }
19717
19718 if (p != NULL)
19719 {
19720 gas_assert (S_GET_NAME (p));
19721 if (strcmp (S_GET_NAME (p), S_GET_NAME (cur_proc_ptr->func_sym)))
19722 as_warn (_(".end symbol does not match .ent symbol"));
19723
19724 if (debug_type == DEBUG_STABS)
19725 stabs_generate_asm_endfunc (S_GET_NAME (p),
19726 S_GET_NAME (p));
19727 }
19728 else
19729 as_warn (_(".end directive missing or unknown symbol"));
19730
19731 /* Create an expression to calculate the size of the function. */
19732 if (p && cur_proc_ptr)
19733 {
19734 OBJ_SYMFIELD_TYPE *obj = symbol_get_obj (p);
19735 expressionS *exp = XNEW (expressionS);
19736
19737 obj->size = exp;
19738 exp->X_op = O_subtract;
19739 exp->X_add_symbol = symbol_temp_new_now ();
19740 exp->X_op_symbol = p;
19741 exp->X_add_number = 0;
19742
19743 cur_proc_ptr->func_end_sym = exp->X_add_symbol;
19744 }
19745
19746 #ifdef md_flush_pending_output
19747 md_flush_pending_output ();
19748 #endif
19749
19750 /* Generate a .pdr section. */
19751 if (!ECOFF_DEBUGGING && mips_flag_pdr)
19752 {
19753 segT saved_seg = now_seg;
19754 subsegT saved_subseg = now_subseg;
19755 expressionS exp;
19756 char *fragp;
19757
19758 gas_assert (pdr_seg);
19759 subseg_set (pdr_seg, 0);
19760
19761 /* Write the symbol. */
19762 exp.X_op = O_symbol;
19763 exp.X_add_symbol = p;
19764 exp.X_add_number = 0;
19765 emit_expr (&exp, 4);
19766
19767 fragp = frag_more (7 * 4);
19768
19769 md_number_to_chars (fragp, cur_proc_ptr->reg_mask, 4);
19770 md_number_to_chars (fragp + 4, cur_proc_ptr->reg_offset, 4);
19771 md_number_to_chars (fragp + 8, cur_proc_ptr->fpreg_mask, 4);
19772 md_number_to_chars (fragp + 12, cur_proc_ptr->fpreg_offset, 4);
19773 md_number_to_chars (fragp + 16, cur_proc_ptr->frame_offset, 4);
19774 md_number_to_chars (fragp + 20, cur_proc_ptr->frame_reg, 4);
19775 md_number_to_chars (fragp + 24, cur_proc_ptr->pc_reg, 4);
19776
19777 subseg_set (saved_seg, saved_subseg);
19778 }
19779
19780 cur_proc_ptr = NULL;
19781 }
19782
19783 /* The .aent and .ent directives. */
19784
19785 static void
19786 s_mips_ent (int aent)
19787 {
19788 symbolS *symbolP;
19789
19790 symbolP = get_symbol ();
19791 if (*input_line_pointer == ',')
19792 ++input_line_pointer;
19793 SKIP_WHITESPACE ();
19794 if (ISDIGIT (*input_line_pointer)
19795 || *input_line_pointer == '-')
19796 get_number ();
19797
19798 if ((bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE) == 0)
19799 as_warn (_(".ent or .aent not in text section"));
19800
19801 if (!aent && cur_proc_ptr)
19802 as_warn (_("missing .end"));
19803
19804 if (!aent)
19805 {
19806 /* This function needs its own .frame and .cprestore directives. */
19807 mips_frame_reg_valid = 0;
19808 mips_cprestore_valid = 0;
19809
19810 cur_proc_ptr = &cur_proc;
19811 memset (cur_proc_ptr, '\0', sizeof (procS));
19812
19813 cur_proc_ptr->func_sym = symbolP;
19814
19815 ++numprocs;
19816
19817 if (debug_type == DEBUG_STABS)
19818 stabs_generate_asm_func (S_GET_NAME (symbolP),
19819 S_GET_NAME (symbolP));
19820 }
19821
19822 symbol_get_bfdsym (symbolP)->flags |= BSF_FUNCTION;
19823
19824 demand_empty_rest_of_line ();
19825 }
19826
19827 /* The .frame directive. If the mdebug section is present (IRIX 5 native)
19828 then ecoff.c (ecoff_directive_frame) is used. For embedded targets,
19829 s_mips_frame is used so that we can set the PDR information correctly.
19830 We can't use the ecoff routines because they make reference to the ecoff
19831 symbol table (in the mdebug section). */
19832
19833 static void
19834 s_mips_frame (int ignore ATTRIBUTE_UNUSED)
19835 {
19836 if (ECOFF_DEBUGGING)
19837 s_ignore (ignore);
19838 else
19839 {
19840 long val;
19841
19842 if (cur_proc_ptr == (procS *) NULL)
19843 {
19844 as_warn (_(".frame outside of .ent"));
19845 demand_empty_rest_of_line ();
19846 return;
19847 }
19848
19849 cur_proc_ptr->frame_reg = tc_get_register (1);
19850
19851 SKIP_WHITESPACE ();
19852 if (*input_line_pointer++ != ','
19853 || get_absolute_expression_and_terminator (&val) != ',')
19854 {
19855 as_warn (_("bad .frame directive"));
19856 --input_line_pointer;
19857 demand_empty_rest_of_line ();
19858 return;
19859 }
19860
19861 cur_proc_ptr->frame_offset = val;
19862 cur_proc_ptr->pc_reg = tc_get_register (0);
19863
19864 demand_empty_rest_of_line ();
19865 }
19866 }
19867
19868 /* The .fmask and .mask directives. If the mdebug section is present
19869 (IRIX 5 native) then ecoff.c (ecoff_directive_mask) is used. For
19870 embedded targets, s_mips_mask is used so that we can set the PDR
19871 information correctly. We can't use the ecoff routines because they
19872 make reference to the ecoff symbol table (in the mdebug section). */
19873
19874 static void
19875 s_mips_mask (int reg_type)
19876 {
19877 if (ECOFF_DEBUGGING)
19878 s_ignore (reg_type);
19879 else
19880 {
19881 long mask, off;
19882
19883 if (cur_proc_ptr == (procS *) NULL)
19884 {
19885 as_warn (_(".mask/.fmask outside of .ent"));
19886 demand_empty_rest_of_line ();
19887 return;
19888 }
19889
19890 if (get_absolute_expression_and_terminator (&mask) != ',')
19891 {
19892 as_warn (_("bad .mask/.fmask directive"));
19893 --input_line_pointer;
19894 demand_empty_rest_of_line ();
19895 return;
19896 }
19897
19898 off = get_absolute_expression ();
19899
19900 if (reg_type == 'F')
19901 {
19902 cur_proc_ptr->fpreg_mask = mask;
19903 cur_proc_ptr->fpreg_offset = off;
19904 }
19905 else
19906 {
19907 cur_proc_ptr->reg_mask = mask;
19908 cur_proc_ptr->reg_offset = off;
19909 }
19910
19911 demand_empty_rest_of_line ();
19912 }
19913 }
19914
19915 /* A table describing all the processors gas knows about. Names are
19916 matched in the order listed.
19917
19918 To ease comparison, please keep this table in the same order as
19919 gcc's mips_cpu_info_table[]. */
19920 static const struct mips_cpu_info mips_cpu_info_table[] =
19921 {
19922 /* Entries for generic ISAs. */
19923 { "mips1", MIPS_CPU_IS_ISA, 0, ISA_MIPS1, CPU_R3000 },
19924 { "mips2", MIPS_CPU_IS_ISA, 0, ISA_MIPS2, CPU_R6000 },
19925 { "mips3", MIPS_CPU_IS_ISA, 0, ISA_MIPS3, CPU_R4000 },
19926 { "mips4", MIPS_CPU_IS_ISA, 0, ISA_MIPS4, CPU_R8000 },
19927 { "mips5", MIPS_CPU_IS_ISA, 0, ISA_MIPS5, CPU_MIPS5 },
19928 { "mips32", MIPS_CPU_IS_ISA, 0, ISA_MIPS32, CPU_MIPS32 },
19929 { "mips32r2", MIPS_CPU_IS_ISA, 0, ISA_MIPS32R2, CPU_MIPS32R2 },
19930 { "mips32r3", MIPS_CPU_IS_ISA, 0, ISA_MIPS32R3, CPU_MIPS32R3 },
19931 { "mips32r5", MIPS_CPU_IS_ISA, 0, ISA_MIPS32R5, CPU_MIPS32R5 },
19932 { "mips32r6", MIPS_CPU_IS_ISA, 0, ISA_MIPS32R6, CPU_MIPS32R6 },
19933 { "mips64", MIPS_CPU_IS_ISA, 0, ISA_MIPS64, CPU_MIPS64 },
19934 { "mips64r2", MIPS_CPU_IS_ISA, 0, ISA_MIPS64R2, CPU_MIPS64R2 },
19935 { "mips64r3", MIPS_CPU_IS_ISA, 0, ISA_MIPS64R3, CPU_MIPS64R3 },
19936 { "mips64r5", MIPS_CPU_IS_ISA, 0, ISA_MIPS64R5, CPU_MIPS64R5 },
19937 { "mips64r6", MIPS_CPU_IS_ISA, 0, ISA_MIPS64R6, CPU_MIPS64R6 },
19938
19939 /* MIPS I */
19940 { "r3000", 0, 0, ISA_MIPS1, CPU_R3000 },
19941 { "r2000", 0, 0, ISA_MIPS1, CPU_R3000 },
19942 { "r3900", 0, 0, ISA_MIPS1, CPU_R3900 },
19943
19944 /* MIPS II */
19945 { "r6000", 0, 0, ISA_MIPS2, CPU_R6000 },
19946
19947 /* MIPS III */
19948 { "r4000", 0, 0, ISA_MIPS3, CPU_R4000 },
19949 { "r4010", 0, 0, ISA_MIPS2, CPU_R4010 },
19950 { "vr4100", 0, 0, ISA_MIPS3, CPU_VR4100 },
19951 { "vr4111", 0, 0, ISA_MIPS3, CPU_R4111 },
19952 { "vr4120", 0, 0, ISA_MIPS3, CPU_VR4120 },
19953 { "vr4130", 0, 0, ISA_MIPS3, CPU_VR4120 },
19954 { "vr4181", 0, 0, ISA_MIPS3, CPU_R4111 },
19955 { "vr4300", 0, 0, ISA_MIPS3, CPU_R4300 },
19956 { "r4400", 0, 0, ISA_MIPS3, CPU_R4400 },
19957 { "r4600", 0, 0, ISA_MIPS3, CPU_R4600 },
19958 { "orion", 0, 0, ISA_MIPS3, CPU_R4600 },
19959 { "r4650", 0, 0, ISA_MIPS3, CPU_R4650 },
19960 { "r5900", 0, 0, ISA_MIPS3, CPU_R5900 },
19961 /* ST Microelectronics Loongson 2E and 2F cores. */
19962 { "loongson2e", 0, 0, ISA_MIPS3, CPU_LOONGSON_2E },
19963 { "loongson2f", 0, ASE_LOONGSON_MMI, ISA_MIPS3, CPU_LOONGSON_2F },
19964
19965 /* MIPS IV */
19966 { "r8000", 0, 0, ISA_MIPS4, CPU_R8000 },
19967 { "r10000", 0, 0, ISA_MIPS4, CPU_R10000 },
19968 { "r12000", 0, 0, ISA_MIPS4, CPU_R12000 },
19969 { "r14000", 0, 0, ISA_MIPS4, CPU_R14000 },
19970 { "r16000", 0, 0, ISA_MIPS4, CPU_R16000 },
19971 { "vr5000", 0, 0, ISA_MIPS4, CPU_R5000 },
19972 { "vr5400", 0, 0, ISA_MIPS4, CPU_VR5400 },
19973 { "vr5500", 0, 0, ISA_MIPS4, CPU_VR5500 },
19974 { "rm5200", 0, 0, ISA_MIPS4, CPU_R5000 },
19975 { "rm5230", 0, 0, ISA_MIPS4, CPU_R5000 },
19976 { "rm5231", 0, 0, ISA_MIPS4, CPU_R5000 },
19977 { "rm5261", 0, 0, ISA_MIPS4, CPU_R5000 },
19978 { "rm5721", 0, 0, ISA_MIPS4, CPU_R5000 },
19979 { "rm7000", 0, 0, ISA_MIPS4, CPU_RM7000 },
19980 { "rm9000", 0, 0, ISA_MIPS4, CPU_RM9000 },
19981
19982 /* MIPS 32 */
19983 { "4kc", 0, 0, ISA_MIPS32, CPU_MIPS32 },
19984 { "4km", 0, 0, ISA_MIPS32, CPU_MIPS32 },
19985 { "4kp", 0, 0, ISA_MIPS32, CPU_MIPS32 },
19986 { "4ksc", 0, ASE_SMARTMIPS, ISA_MIPS32, CPU_MIPS32 },
19987
19988 /* MIPS 32 Release 2 */
19989 { "4kec", 0, 0, ISA_MIPS32R2, CPU_MIPS32R2 },
19990 { "4kem", 0, 0, ISA_MIPS32R2, CPU_MIPS32R2 },
19991 { "4kep", 0, 0, ISA_MIPS32R2, CPU_MIPS32R2 },
19992 { "4ksd", 0, ASE_SMARTMIPS, ISA_MIPS32R2, CPU_MIPS32R2 },
19993 { "m4k", 0, 0, ISA_MIPS32R2, CPU_MIPS32R2 },
19994 { "m4kp", 0, 0, ISA_MIPS32R2, CPU_MIPS32R2 },
19995 { "m14k", 0, ASE_MCU, ISA_MIPS32R2, CPU_MIPS32R2 },
19996 { "m14kc", 0, ASE_MCU, ISA_MIPS32R2, CPU_MIPS32R2 },
19997 { "m14ke", 0, ASE_DSP | ASE_DSPR2 | ASE_MCU,
19998 ISA_MIPS32R2, CPU_MIPS32R2 },
19999 { "m14kec", 0, ASE_DSP | ASE_DSPR2 | ASE_MCU,
20000 ISA_MIPS32R2, CPU_MIPS32R2 },
20001 { "24kc", 0, 0, ISA_MIPS32R2, CPU_MIPS32R2 },
20002 { "24kf2_1", 0, 0, ISA_MIPS32R2, CPU_MIPS32R2 },
20003 { "24kf", 0, 0, ISA_MIPS32R2, CPU_MIPS32R2 },
20004 { "24kf1_1", 0, 0, ISA_MIPS32R2, CPU_MIPS32R2 },
20005 /* Deprecated forms of the above. */
20006 { "24kfx", 0, 0, ISA_MIPS32R2, CPU_MIPS32R2 },
20007 { "24kx", 0, 0, ISA_MIPS32R2, CPU_MIPS32R2 },
20008 /* 24KE is a 24K with DSP ASE, other ASEs are optional. */
20009 { "24kec", 0, ASE_DSP, ISA_MIPS32R2, CPU_MIPS32R2 },
20010 { "24kef2_1", 0, ASE_DSP, ISA_MIPS32R2, CPU_MIPS32R2 },
20011 { "24kef", 0, ASE_DSP, ISA_MIPS32R2, CPU_MIPS32R2 },
20012 { "24kef1_1", 0, ASE_DSP, ISA_MIPS32R2, CPU_MIPS32R2 },
20013 /* Deprecated forms of the above. */
20014 { "24kefx", 0, ASE_DSP, ISA_MIPS32R2, CPU_MIPS32R2 },
20015 { "24kex", 0, ASE_DSP, ISA_MIPS32R2, CPU_MIPS32R2 },
20016 /* 34K is a 24K with DSP and MT ASE, other ASEs are optional. */
20017 { "34kc", 0, ASE_DSP | ASE_MT, ISA_MIPS32R2, CPU_MIPS32R2 },
20018 { "34kf2_1", 0, ASE_DSP | ASE_MT, ISA_MIPS32R2, CPU_MIPS32R2 },
20019 { "34kf", 0, ASE_DSP | ASE_MT, ISA_MIPS32R2, CPU_MIPS32R2 },
20020 { "34kf1_1", 0, ASE_DSP | ASE_MT, ISA_MIPS32R2, CPU_MIPS32R2 },
20021 /* Deprecated forms of the above. */
20022 { "34kfx", 0, ASE_DSP | ASE_MT, ISA_MIPS32R2, CPU_MIPS32R2 },
20023 { "34kx", 0, ASE_DSP | ASE_MT, ISA_MIPS32R2, CPU_MIPS32R2 },
20024 /* 34Kn is a 34kc without DSP. */
20025 { "34kn", 0, ASE_MT, ISA_MIPS32R2, CPU_MIPS32R2 },
20026 /* 74K with DSP and DSPR2 ASE, other ASEs are optional. */
20027 { "74kc", 0, ASE_DSP | ASE_DSPR2, ISA_MIPS32R2, CPU_MIPS32R2 },
20028 { "74kf2_1", 0, ASE_DSP | ASE_DSPR2, ISA_MIPS32R2, CPU_MIPS32R2 },
20029 { "74kf", 0, ASE_DSP | ASE_DSPR2, ISA_MIPS32R2, CPU_MIPS32R2 },
20030 { "74kf1_1", 0, ASE_DSP | ASE_DSPR2, ISA_MIPS32R2, CPU_MIPS32R2 },
20031 { "74kf3_2", 0, ASE_DSP | ASE_DSPR2, ISA_MIPS32R2, CPU_MIPS32R2 },
20032 /* Deprecated forms of the above. */
20033 { "74kfx", 0, ASE_DSP | ASE_DSPR2, ISA_MIPS32R2, CPU_MIPS32R2 },
20034 { "74kx", 0, ASE_DSP | ASE_DSPR2, ISA_MIPS32R2, CPU_MIPS32R2 },
20035 /* 1004K cores are multiprocessor versions of the 34K. */
20036 { "1004kc", 0, ASE_DSP | ASE_MT, ISA_MIPS32R2, CPU_MIPS32R2 },
20037 { "1004kf2_1", 0, ASE_DSP | ASE_MT, ISA_MIPS32R2, CPU_MIPS32R2 },
20038 { "1004kf", 0, ASE_DSP | ASE_MT, ISA_MIPS32R2, CPU_MIPS32R2 },
20039 { "1004kf1_1", 0, ASE_DSP | ASE_MT, ISA_MIPS32R2, CPU_MIPS32R2 },
20040 /* interaptiv is the new name for 1004kf. */
20041 { "interaptiv", 0, ASE_DSP | ASE_MT, ISA_MIPS32R2, CPU_MIPS32R2 },
20042 { "interaptiv-mr2", 0,
20043 ASE_DSP | ASE_EVA | ASE_MT | ASE_MIPS16E2 | ASE_MIPS16E2_MT,
20044 ISA_MIPS32R3, CPU_INTERAPTIV_MR2 },
20045 /* M5100 family. */
20046 { "m5100", 0, ASE_MCU, ISA_MIPS32R5, CPU_MIPS32R5 },
20047 { "m5101", 0, ASE_MCU, ISA_MIPS32R5, CPU_MIPS32R5 },
20048 /* P5600 with EVA and Virtualization ASEs, other ASEs are optional. */
20049 { "p5600", 0, ASE_VIRT | ASE_EVA | ASE_XPA, ISA_MIPS32R5, CPU_MIPS32R5 },
20050
20051 /* MIPS 64 */
20052 { "5kc", 0, 0, ISA_MIPS64, CPU_MIPS64 },
20053 { "5kf", 0, 0, ISA_MIPS64, CPU_MIPS64 },
20054 { "20kc", 0, ASE_MIPS3D, ISA_MIPS64, CPU_MIPS64 },
20055 { "25kf", 0, ASE_MIPS3D, ISA_MIPS64, CPU_MIPS64 },
20056
20057 /* Broadcom SB-1 CPU core. */
20058 { "sb1", 0, ASE_MIPS3D | ASE_MDMX, ISA_MIPS64, CPU_SB1 },
20059 /* Broadcom SB-1A CPU core. */
20060 { "sb1a", 0, ASE_MIPS3D | ASE_MDMX, ISA_MIPS64, CPU_SB1 },
20061
20062 /* MIPS 64 Release 2. */
20063 /* Loongson CPU core. */
20064 /* -march=loongson3a is an alias of -march=gs464 for compatibility. */
20065 { "loongson3a", 0, ASE_LOONGSON_MMI | ASE_LOONGSON_CAM | ASE_LOONGSON_EXT,
20066 ISA_MIPS64R2, CPU_GS464 },
20067 { "gs464", 0, ASE_LOONGSON_MMI | ASE_LOONGSON_CAM | ASE_LOONGSON_EXT,
20068 ISA_MIPS64R2, CPU_GS464 },
20069 { "gs464e", 0, ASE_LOONGSON_MMI | ASE_LOONGSON_CAM | ASE_LOONGSON_EXT
20070 | ASE_LOONGSON_EXT2, ISA_MIPS64R2, CPU_GS464E },
20071 { "gs264e", 0, ASE_LOONGSON_MMI | ASE_LOONGSON_CAM | ASE_LOONGSON_EXT
20072 | ASE_LOONGSON_EXT2 | ASE_MSA | ASE_MSA64, ISA_MIPS64R2, CPU_GS264E },
20073
20074 /* Cavium Networks Octeon CPU core. */
20075 { "octeon", 0, 0, ISA_MIPS64R2, CPU_OCTEON },
20076 { "octeon+", 0, 0, ISA_MIPS64R2, CPU_OCTEONP },
20077 { "octeon2", 0, 0, ISA_MIPS64R2, CPU_OCTEON2 },
20078 { "octeon3", 0, ASE_VIRT | ASE_VIRT64, ISA_MIPS64R5, CPU_OCTEON3 },
20079
20080 /* RMI Xlr */
20081 { "xlr", 0, 0, ISA_MIPS64, CPU_XLR },
20082
20083 /* Broadcom XLP.
20084 XLP is mostly like XLR, with the prominent exception that it is
20085 MIPS64R2 rather than MIPS64. */
20086 { "xlp", 0, 0, ISA_MIPS64R2, CPU_XLR },
20087
20088 /* MIPS 64 Release 6. */
20089 { "i6400", 0, ASE_VIRT | ASE_MSA, ISA_MIPS64R6, CPU_MIPS64R6},
20090 { "i6500", 0, ASE_VIRT | ASE_MSA | ASE_CRC | ASE_GINV,
20091 ISA_MIPS64R6, CPU_MIPS64R6},
20092 { "p6600", 0, ASE_VIRT | ASE_MSA, ISA_MIPS64R6, CPU_MIPS64R6},
20093
20094 /* End marker. */
20095 { NULL, 0, 0, 0, 0 }
20096 };
20097
20098
20099 /* Return true if GIVEN is the same as CANONICAL, or if it is CANONICAL
20100 with a final "000" replaced by "k". Ignore case.
20101
20102 Note: this function is shared between GCC and GAS. */
20103
20104 static bfd_boolean
20105 mips_strict_matching_cpu_name_p (const char *canonical, const char *given)
20106 {
20107 while (*given != 0 && TOLOWER (*given) == TOLOWER (*canonical))
20108 given++, canonical++;
20109
20110 return ((*given == 0 && *canonical == 0)
20111 || (strcmp (canonical, "000") == 0 && strcasecmp (given, "k") == 0));
20112 }
20113
20114
20115 /* Return true if GIVEN matches CANONICAL, where GIVEN is a user-supplied
20116 CPU name. We've traditionally allowed a lot of variation here.
20117
20118 Note: this function is shared between GCC and GAS. */
20119
20120 static bfd_boolean
20121 mips_matching_cpu_name_p (const char *canonical, const char *given)
20122 {
20123 /* First see if the name matches exactly, or with a final "000"
20124 turned into "k". */
20125 if (mips_strict_matching_cpu_name_p (canonical, given))
20126 return TRUE;
20127
20128 /* If not, try comparing based on numerical designation alone.
20129 See if GIVEN is an unadorned number, or 'r' followed by a number. */
20130 if (TOLOWER (*given) == 'r')
20131 given++;
20132 if (!ISDIGIT (*given))
20133 return FALSE;
20134
20135 /* Skip over some well-known prefixes in the canonical name,
20136 hoping to find a number there too. */
20137 if (TOLOWER (canonical[0]) == 'v' && TOLOWER (canonical[1]) == 'r')
20138 canonical += 2;
20139 else if (TOLOWER (canonical[0]) == 'r' && TOLOWER (canonical[1]) == 'm')
20140 canonical += 2;
20141 else if (TOLOWER (canonical[0]) == 'r')
20142 canonical += 1;
20143
20144 return mips_strict_matching_cpu_name_p (canonical, given);
20145 }
20146
20147
20148 /* Parse an option that takes the name of a processor as its argument.
20149 OPTION is the name of the option and CPU_STRING is the argument.
20150 Return the corresponding processor enumeration if the CPU_STRING is
20151 recognized, otherwise report an error and return null.
20152
20153 A similar function exists in GCC. */
20154
20155 static const struct mips_cpu_info *
20156 mips_parse_cpu (const char *option, const char *cpu_string)
20157 {
20158 const struct mips_cpu_info *p;
20159
20160 /* 'from-abi' selects the most compatible architecture for the given
20161 ABI: MIPS I for 32-bit ABIs and MIPS III for 64-bit ABIs. For the
20162 EABIs, we have to decide whether we're using the 32-bit or 64-bit
20163 version. Look first at the -mgp options, if given, otherwise base
20164 the choice on MIPS_DEFAULT_64BIT.
20165
20166 Treat NO_ABI like the EABIs. One reason to do this is that the
20167 plain 'mips' and 'mips64' configs have 'from-abi' as their default
20168 architecture. This code picks MIPS I for 'mips' and MIPS III for
20169 'mips64', just as we did in the days before 'from-abi'. */
20170 if (strcasecmp (cpu_string, "from-abi") == 0)
20171 {
20172 if (ABI_NEEDS_32BIT_REGS (mips_abi))
20173 return mips_cpu_info_from_isa (ISA_MIPS1);
20174
20175 if (ABI_NEEDS_64BIT_REGS (mips_abi))
20176 return mips_cpu_info_from_isa (ISA_MIPS3);
20177
20178 if (file_mips_opts.gp >= 0)
20179 return mips_cpu_info_from_isa (file_mips_opts.gp == 32
20180 ? ISA_MIPS1 : ISA_MIPS3);
20181
20182 return mips_cpu_info_from_isa (MIPS_DEFAULT_64BIT
20183 ? ISA_MIPS3
20184 : ISA_MIPS1);
20185 }
20186
20187 /* 'default' has traditionally been a no-op. Probably not very useful. */
20188 if (strcasecmp (cpu_string, "default") == 0)
20189 return 0;
20190
20191 for (p = mips_cpu_info_table; p->name != 0; p++)
20192 if (mips_matching_cpu_name_p (p->name, cpu_string))
20193 return p;
20194
20195 as_bad (_("bad value (%s) for %s"), cpu_string, option);
20196 return 0;
20197 }
20198
20199 /* Return the canonical processor information for ISA (a member of the
20200 ISA_MIPS* enumeration). */
20201
20202 static const struct mips_cpu_info *
20203 mips_cpu_info_from_isa (int isa)
20204 {
20205 int i;
20206
20207 for (i = 0; mips_cpu_info_table[i].name != NULL; i++)
20208 if ((mips_cpu_info_table[i].flags & MIPS_CPU_IS_ISA)
20209 && isa == mips_cpu_info_table[i].isa)
20210 return (&mips_cpu_info_table[i]);
20211
20212 return NULL;
20213 }
20214
20215 static const struct mips_cpu_info *
20216 mips_cpu_info_from_arch (int arch)
20217 {
20218 int i;
20219
20220 for (i = 0; mips_cpu_info_table[i].name != NULL; i++)
20221 if (arch == mips_cpu_info_table[i].cpu)
20222 return (&mips_cpu_info_table[i]);
20223
20224 return NULL;
20225 }
20226 \f
20227 static void
20228 show (FILE *stream, const char *string, int *col_p, int *first_p)
20229 {
20230 if (*first_p)
20231 {
20232 fprintf (stream, "%24s", "");
20233 *col_p = 24;
20234 }
20235 else
20236 {
20237 fprintf (stream, ", ");
20238 *col_p += 2;
20239 }
20240
20241 if (*col_p + strlen (string) > 72)
20242 {
20243 fprintf (stream, "\n%24s", "");
20244 *col_p = 24;
20245 }
20246
20247 fprintf (stream, "%s", string);
20248 *col_p += strlen (string);
20249
20250 *first_p = 0;
20251 }
20252
20253 void
20254 md_show_usage (FILE *stream)
20255 {
20256 int column, first;
20257 size_t i;
20258
20259 fprintf (stream, _("\
20260 MIPS options:\n\
20261 -EB generate big endian output\n\
20262 -EL generate little endian output\n\
20263 -g, -g2 do not remove unneeded NOPs or swap branches\n\
20264 -G NUM allow referencing objects up to NUM bytes\n\
20265 implicitly with the gp register [default 8]\n"));
20266 fprintf (stream, _("\
20267 -mips1 generate MIPS ISA I instructions\n\
20268 -mips2 generate MIPS ISA II instructions\n\
20269 -mips3 generate MIPS ISA III instructions\n\
20270 -mips4 generate MIPS ISA IV instructions\n\
20271 -mips5 generate MIPS ISA V instructions\n\
20272 -mips32 generate MIPS32 ISA instructions\n\
20273 -mips32r2 generate MIPS32 release 2 ISA instructions\n\
20274 -mips32r3 generate MIPS32 release 3 ISA instructions\n\
20275 -mips32r5 generate MIPS32 release 5 ISA instructions\n\
20276 -mips32r6 generate MIPS32 release 6 ISA instructions\n\
20277 -mips64 generate MIPS64 ISA instructions\n\
20278 -mips64r2 generate MIPS64 release 2 ISA instructions\n\
20279 -mips64r3 generate MIPS64 release 3 ISA instructions\n\
20280 -mips64r5 generate MIPS64 release 5 ISA instructions\n\
20281 -mips64r6 generate MIPS64 release 6 ISA instructions\n\
20282 -march=CPU/-mtune=CPU generate code/schedule for CPU, where CPU is one of:\n"));
20283
20284 first = 1;
20285
20286 for (i = 0; mips_cpu_info_table[i].name != NULL; i++)
20287 show (stream, mips_cpu_info_table[i].name, &column, &first);
20288 show (stream, "from-abi", &column, &first);
20289 fputc ('\n', stream);
20290
20291 fprintf (stream, _("\
20292 -mCPU equivalent to -march=CPU -mtune=CPU. Deprecated.\n\
20293 -no-mCPU don't generate code specific to CPU.\n\
20294 For -mCPU and -no-mCPU, CPU must be one of:\n"));
20295
20296 first = 1;
20297
20298 show (stream, "3900", &column, &first);
20299 show (stream, "4010", &column, &first);
20300 show (stream, "4100", &column, &first);
20301 show (stream, "4650", &column, &first);
20302 fputc ('\n', stream);
20303
20304 fprintf (stream, _("\
20305 -mips16 generate mips16 instructions\n\
20306 -no-mips16 do not generate mips16 instructions\n"));
20307 fprintf (stream, _("\
20308 -mmips16e2 generate MIPS16e2 instructions\n\
20309 -mno-mips16e2 do not generate MIPS16e2 instructions\n"));
20310 fprintf (stream, _("\
20311 -mmicromips generate microMIPS instructions\n\
20312 -mno-micromips do not generate microMIPS instructions\n"));
20313 fprintf (stream, _("\
20314 -msmartmips generate smartmips instructions\n\
20315 -mno-smartmips do not generate smartmips instructions\n"));
20316 fprintf (stream, _("\
20317 -mdsp generate DSP instructions\n\
20318 -mno-dsp do not generate DSP instructions\n"));
20319 fprintf (stream, _("\
20320 -mdspr2 generate DSP R2 instructions\n\
20321 -mno-dspr2 do not generate DSP R2 instructions\n"));
20322 fprintf (stream, _("\
20323 -mdspr3 generate DSP R3 instructions\n\
20324 -mno-dspr3 do not generate DSP R3 instructions\n"));
20325 fprintf (stream, _("\
20326 -mmt generate MT instructions\n\
20327 -mno-mt do not generate MT instructions\n"));
20328 fprintf (stream, _("\
20329 -mmcu generate MCU instructions\n\
20330 -mno-mcu do not generate MCU instructions\n"));
20331 fprintf (stream, _("\
20332 -mmsa generate MSA instructions\n\
20333 -mno-msa do not generate MSA instructions\n"));
20334 fprintf (stream, _("\
20335 -mxpa generate eXtended Physical Address (XPA) instructions\n\
20336 -mno-xpa do not generate eXtended Physical Address (XPA) instructions\n"));
20337 fprintf (stream, _("\
20338 -mvirt generate Virtualization instructions\n\
20339 -mno-virt do not generate Virtualization instructions\n"));
20340 fprintf (stream, _("\
20341 -mcrc generate CRC instructions\n\
20342 -mno-crc do not generate CRC instructions\n"));
20343 fprintf (stream, _("\
20344 -mginv generate Global INValidate (GINV) instructions\n\
20345 -mno-ginv do not generate Global INValidate instructions\n"));
20346 fprintf (stream, _("\
20347 -mloongson-mmi generate Loongson MultiMedia extensions Instructions (MMI) instructions\n\
20348 -mno-loongson-mmi do not generate Loongson MultiMedia extensions Instructions\n"));
20349 fprintf (stream, _("\
20350 -mloongson-cam generate Loongson Content Address Memory (CAM) instructions\n\
20351 -mno-loongson-cam do not generate Loongson Content Address Memory Instructions\n"));
20352 fprintf (stream, _("\
20353 -mloongson-ext generate Loongson EXTensions (EXT) instructions\n\
20354 -mno-loongson-ext do not generate Loongson EXTensions Instructions\n"));
20355 fprintf (stream, _("\
20356 -mloongson-ext2 generate Loongson EXTensions R2 (EXT2) instructions\n\
20357 -mno-loongson-ext2 do not generate Loongson EXTensions R2 Instructions\n"));
20358 fprintf (stream, _("\
20359 -minsn32 only generate 32-bit microMIPS instructions\n\
20360 -mno-insn32 generate all microMIPS instructions\n"));
20361 #if DEFAULT_MIPS_FIX_LOONGSON3_LLSC
20362 fprintf (stream, _("\
20363 -mfix-loongson3-llsc work around Loongson3 LL/SC errata, default\n\
20364 -mno-fix-loongson3-llsc disable work around Loongson3 LL/SC errata\n"));
20365 #else
20366 fprintf (stream, _("\
20367 -mfix-loongson3-llsc work around Loongson3 LL/SC errata\n\
20368 -mno-fix-loongson3-llsc disable work around Loongson3 LL/SC errata, default\n"));
20369 #endif
20370 fprintf (stream, _("\
20371 -mfix-loongson2f-jump work around Loongson2F JUMP instructions\n\
20372 -mfix-loongson2f-nop work around Loongson2F NOP errata\n\
20373 -mfix-loongson3-llsc work around Loongson3 LL/SC errata\n\
20374 -mno-fix-loongson3-llsc disable work around Loongson3 LL/SC errata\n\
20375 -mfix-vr4120 work around certain VR4120 errata\n\
20376 -mfix-vr4130 work around VR4130 mflo/mfhi errata\n\
20377 -mfix-24k insert a nop after ERET and DERET instructions\n\
20378 -mfix-cn63xxp1 work around CN63XXP1 PREF errata\n\
20379 -mfix-r5900 work around R5900 short loop errata\n\
20380 -mgp32 use 32-bit GPRs, regardless of the chosen ISA\n\
20381 -mfp32 use 32-bit FPRs, regardless of the chosen ISA\n\
20382 -msym32 assume all symbols have 32-bit values\n\
20383 -O0 do not remove unneeded NOPs, do not swap branches\n\
20384 -O, -O1 remove unneeded NOPs, do not swap branches\n\
20385 -O2 remove unneeded NOPs and swap branches\n\
20386 --trap, --no-break trap exception on div by 0 and mult overflow\n\
20387 --break, --no-trap break exception on div by 0 and mult overflow\n"));
20388 fprintf (stream, _("\
20389 -mhard-float allow floating-point instructions\n\
20390 -msoft-float do not allow floating-point instructions\n\
20391 -msingle-float only allow 32-bit floating-point operations\n\
20392 -mdouble-float allow 32-bit and 64-bit floating-point operations\n\
20393 --[no-]construct-floats [dis]allow floating point values to be constructed\n\
20394 --[no-]relax-branch [dis]allow out-of-range branches to be relaxed\n\
20395 -mignore-branch-isa accept invalid branches requiring an ISA mode switch\n\
20396 -mno-ignore-branch-isa reject invalid branches requiring an ISA mode switch\n\
20397 -mnan=ENCODING select an IEEE 754 NaN encoding convention, either of:\n"));
20398
20399 first = 1;
20400
20401 show (stream, "legacy", &column, &first);
20402 show (stream, "2008", &column, &first);
20403
20404 fputc ('\n', stream);
20405
20406 fprintf (stream, _("\
20407 -KPIC, -call_shared generate SVR4 position independent code\n\
20408 -call_nonpic generate non-PIC code that can operate with DSOs\n\
20409 -mvxworks-pic generate VxWorks position independent code\n\
20410 -non_shared do not generate code that can operate with DSOs\n\
20411 -xgot assume a 32 bit GOT\n\
20412 -mpdr, -mno-pdr enable/disable creation of .pdr sections\n\
20413 -mshared, -mno-shared disable/enable .cpload optimization for\n\
20414 position dependent (non shared) code\n\
20415 -mabi=ABI create ABI conformant object file for:\n"));
20416
20417 first = 1;
20418
20419 show (stream, "32", &column, &first);
20420 show (stream, "o64", &column, &first);
20421 show (stream, "n32", &column, &first);
20422 show (stream, "64", &column, &first);
20423 show (stream, "eabi", &column, &first);
20424
20425 fputc ('\n', stream);
20426
20427 fprintf (stream, _("\
20428 -32 create o32 ABI object file%s\n"),
20429 MIPS_DEFAULT_ABI == O32_ABI ? _(" (default)") : "");
20430 fprintf (stream, _("\
20431 -n32 create n32 ABI object file%s\n"),
20432 MIPS_DEFAULT_ABI == N32_ABI ? _(" (default)") : "");
20433 fprintf (stream, _("\
20434 -64 create 64 ABI object file%s\n"),
20435 MIPS_DEFAULT_ABI == N64_ABI ? _(" (default)") : "");
20436 }
20437
20438 #ifdef TE_IRIX
20439 enum dwarf2_format
20440 mips_dwarf2_format (asection *sec ATTRIBUTE_UNUSED)
20441 {
20442 if (HAVE_64BIT_SYMBOLS)
20443 return dwarf2_format_64bit_irix;
20444 else
20445 return dwarf2_format_32bit;
20446 }
20447 #endif
20448
20449 int
20450 mips_dwarf2_addr_size (void)
20451 {
20452 if (HAVE_64BIT_OBJECTS)
20453 return 8;
20454 else
20455 return 4;
20456 }
20457
20458 /* Standard calling conventions leave the CFA at SP on entry. */
20459 void
20460 mips_cfi_frame_initial_instructions (void)
20461 {
20462 cfi_add_CFA_def_cfa_register (SP);
20463 }
20464
20465 int
20466 tc_mips_regname_to_dw2regnum (char *regname)
20467 {
20468 unsigned int regnum = -1;
20469 unsigned int reg;
20470
20471 if (reg_lookup (&regname, RTYPE_GP | RTYPE_NUM, &reg))
20472 regnum = reg;
20473
20474 return regnum;
20475 }
20476
20477 /* Implement CONVERT_SYMBOLIC_ATTRIBUTE.
20478 Given a symbolic attribute NAME, return the proper integer value.
20479 Returns -1 if the attribute is not known. */
20480
20481 int
20482 mips_convert_symbolic_attribute (const char *name)
20483 {
20484 static const struct
20485 {
20486 const char * name;
20487 const int tag;
20488 }
20489 attribute_table[] =
20490 {
20491 #define T(tag) {#tag, tag}
20492 T (Tag_GNU_MIPS_ABI_FP),
20493 T (Tag_GNU_MIPS_ABI_MSA),
20494 #undef T
20495 };
20496 unsigned int i;
20497
20498 if (name == NULL)
20499 return -1;
20500
20501 for (i = 0; i < ARRAY_SIZE (attribute_table); i++)
20502 if (streq (name, attribute_table[i].name))
20503 return attribute_table[i].tag;
20504
20505 return -1;
20506 }
20507
20508 void
20509 md_mips_end (void)
20510 {
20511 int fpabi = Val_GNU_MIPS_ABI_FP_ANY;
20512
20513 mips_emit_delays ();
20514 if (cur_proc_ptr)
20515 as_warn (_("missing .end at end of assembly"));
20516
20517 /* Just in case no code was emitted, do the consistency check. */
20518 file_mips_check_options ();
20519
20520 /* Set a floating-point ABI if the user did not. */
20521 if (obj_elf_seen_attribute (OBJ_ATTR_GNU, Tag_GNU_MIPS_ABI_FP))
20522 {
20523 /* Perform consistency checks on the floating-point ABI. */
20524 fpabi = bfd_elf_get_obj_attr_int (stdoutput, OBJ_ATTR_GNU,
20525 Tag_GNU_MIPS_ABI_FP);
20526 if (fpabi != Val_GNU_MIPS_ABI_FP_ANY)
20527 check_fpabi (fpabi);
20528 }
20529 else
20530 {
20531 /* Soft-float gets precedence over single-float, the two options should
20532 not be used together so this should not matter. */
20533 if (file_mips_opts.soft_float == 1)
20534 fpabi = Val_GNU_MIPS_ABI_FP_SOFT;
20535 /* Single-float gets precedence over all double_float cases. */
20536 else if (file_mips_opts.single_float == 1)
20537 fpabi = Val_GNU_MIPS_ABI_FP_SINGLE;
20538 else
20539 {
20540 switch (file_mips_opts.fp)
20541 {
20542 case 32:
20543 if (file_mips_opts.gp == 32)
20544 fpabi = Val_GNU_MIPS_ABI_FP_DOUBLE;
20545 break;
20546 case 0:
20547 fpabi = Val_GNU_MIPS_ABI_FP_XX;
20548 break;
20549 case 64:
20550 if (file_mips_opts.gp == 32 && !file_mips_opts.oddspreg)
20551 fpabi = Val_GNU_MIPS_ABI_FP_64A;
20552 else if (file_mips_opts.gp == 32)
20553 fpabi = Val_GNU_MIPS_ABI_FP_64;
20554 else
20555 fpabi = Val_GNU_MIPS_ABI_FP_DOUBLE;
20556 break;
20557 }
20558 }
20559
20560 bfd_elf_add_obj_attr_int (stdoutput, OBJ_ATTR_GNU,
20561 Tag_GNU_MIPS_ABI_FP, fpabi);
20562 }
20563 }
20564
20565 /* Returns the relocation type required for a particular CFI encoding. */
20566
20567 bfd_reloc_code_real_type
20568 mips_cfi_reloc_for_encoding (int encoding)
20569 {
20570 if (encoding == (DW_EH_PE_sdata4 | DW_EH_PE_pcrel))
20571 return BFD_RELOC_32_PCREL;
20572 else return BFD_RELOC_NONE;
20573 }
This page took 0.450007 seconds and 5 git commands to generate.