2006-12-15 H.J. Lu <hongjiu.lu@intel.com>
[deliverable/binutils-gdb.git] / gas / doc / c-mips.texi
1 @c Copyright 1991, 1992, 1993, 1994, 1995, 1997, 1999, 2000, 2001,
2 @c 2002, 2003, 2004
3 @c Free Software Foundation, Inc.
4 @c This is part of the GAS manual.
5 @c For copying conditions, see the file as.texinfo.
6 @ifset GENERIC
7 @page
8 @node MIPS-Dependent
9 @chapter MIPS Dependent Features
10 @end ifset
11 @ifclear GENERIC
12 @node Machine Dependencies
13 @chapter MIPS Dependent Features
14 @end ifclear
15
16 @cindex MIPS processor
17 @sc{gnu} @code{@value{AS}} for @sc{mips} architectures supports several
18 different @sc{mips} processors, and MIPS ISA levels I through V, MIPS32,
19 and MIPS64. For information about the @sc{mips} instruction set, see
20 @cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
21 For an overview of @sc{mips} assembly conventions, see ``Appendix D:
22 Assembly Language Programming'' in the same work.
23
24 @menu
25 * MIPS Opts:: Assembler options
26 * MIPS Object:: ECOFF object code
27 * MIPS Stabs:: Directives for debugging information
28 * MIPS ISA:: Directives to override the ISA level
29 * MIPS symbol sizes:: Directives to override the size of symbols
30 * MIPS autoextend:: Directives for extending MIPS 16 bit instructions
31 * MIPS insn:: Directive to mark data as an instruction
32 * MIPS option stack:: Directives to save and restore options
33 * MIPS ASE instruction generation overrides:: Directives to control
34 generation of MIPS ASE instructions
35 @end menu
36
37 @node MIPS Opts
38 @section Assembler options
39
40 The @sc{mips} configurations of @sc{gnu} @code{@value{AS}} support these
41 special options:
42
43 @table @code
44 @cindex @code{-G} option (MIPS)
45 @item -G @var{num}
46 This option sets the largest size of an object that can be referenced
47 implicitly with the @code{gp} register. It is only accepted for targets
48 that use @sc{ecoff} format. The default value is 8.
49
50 @cindex @code{-EB} option (MIPS)
51 @cindex @code{-EL} option (MIPS)
52 @cindex MIPS big-endian output
53 @cindex MIPS little-endian output
54 @cindex big-endian output, MIPS
55 @cindex little-endian output, MIPS
56 @item -EB
57 @itemx -EL
58 Any @sc{mips} configuration of @code{@value{AS}} can select big-endian or
59 little-endian output at run time (unlike the other @sc{gnu} development
60 tools, which must be configured for one or the other). Use @samp{-EB}
61 to select big-endian output, and @samp{-EL} for little-endian.
62
63 @cindex MIPS architecture options
64 @item -mips1
65 @itemx -mips2
66 @itemx -mips3
67 @itemx -mips4
68 @itemx -mips5
69 @itemx -mips32
70 @itemx -mips32r2
71 @itemx -mips64
72 @itemx -mips64r2
73 Generate code for a particular MIPS Instruction Set Architecture level.
74 @samp{-mips1} corresponds to the @sc{r2000} and @sc{r3000} processors,
75 @samp{-mips2} to the @sc{r6000} processor, @samp{-mips3} to the
76 @sc{r4000} processor, and @samp{-mips4} to the @sc{r8000} and
77 @sc{r10000} processors. @samp{-mips5}, @samp{-mips32}, @samp{-mips32r2},
78 @samp{-mips64}, and @samp{-mips64r2}
79 correspond to generic
80 @sc{MIPS V}, @sc{MIPS32}, @sc{MIPS32 Release 2}, @sc{MIPS64},
81 and @sc{MIPS64 Release 2}
82 ISA processors, respectively. You can also switch
83 instruction sets during the assembly; see @ref{MIPS ISA, Directives to
84 override the ISA level}.
85
86 @item -mgp32
87 @itemx -mfp32
88 Some macros have different expansions for 32-bit and 64-bit registers.
89 The register sizes are normally inferred from the ISA and ABI, but these
90 flags force a certain group of registers to be treated as 32 bits wide at
91 all times. @samp{-mgp32} controls the size of general-purpose registers
92 and @samp{-mfp32} controls the size of floating-point registers.
93
94 The @code{.set gp=32} and @code{.set fp=32} directives allow the size
95 of registers to be changed for parts of an object. The default value is
96 restored by @code{.set gp=default} and @code{.set fp=default}.
97
98 On some MIPS variants there is a 32-bit mode flag; when this flag is
99 set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
100 save the 32-bit registers on a context switch, so it is essential never
101 to use the 64-bit registers.
102
103 @item -mgp64
104 @itemx -mfp64
105 Assume that 64-bit registers are available. This is provided in the
106 interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
107
108 The @code{.set gp=64} and @code{.set fp=64} directives allow the size
109 of registers to be changed for parts of an object. The default value is
110 restored by @code{.set gp=default} and @code{.set fp=default}.
111
112 @item -mips16
113 @itemx -no-mips16
114 Generate code for the MIPS 16 processor. This is equivalent to putting
115 @code{.set mips16} at the start of the assembly file. @samp{-no-mips16}
116 turns off this option.
117
118 @item -msmartmips
119 @itemx -mno-smartmips
120 Enables the SmartMIPS extensions to the MIPS32 instruction set, which
121 provides a number of new instructions which target smartcard and
122 cryptographic applications. This is equivalent to putting
123 @code{.set smartmips} at the start of the assembly file.
124 @samp{-mno-smartmips} turns off this option.
125
126 @item -mips3d
127 @itemx -no-mips3d
128 Generate code for the MIPS-3D Application Specific Extension.
129 This tells the assembler to accept MIPS-3D instructions.
130 @samp{-no-mips3d} turns off this option.
131
132 @item -mdmx
133 @itemx -no-mdmx
134 Generate code for the MDMX Application Specific Extension.
135 This tells the assembler to accept MDMX instructions.
136 @samp{-no-mdmx} turns off this option.
137
138 @item -mdsp
139 @itemx -mno-dsp
140 Generate code for the DSP Application Specific Extension.
141 This tells the assembler to accept DSP instructions.
142 @samp{-mno-dsp} turns off this option.
143
144 @item -mmt
145 @itemx -mno-mt
146 Generate code for the MT Application Specific Extension.
147 This tells the assembler to accept MT instructions.
148 @samp{-mno-mt} turns off this option.
149
150 @item -mfix7000
151 @itemx -mno-fix7000
152 Cause nops to be inserted if the read of the destination register
153 of an mfhi or mflo instruction occurs in the following two instructions.
154
155 @item -mfix-vr4120
156 @itemx -no-mfix-vr4120
157 Insert nops to work around certain VR4120 errata. This option is
158 intended to be used on GCC-generated code: it is not designed to catch
159 all problems in hand-written assembler code.
160
161 @item -mfix-vr4130
162 @itemx -no-mfix-vr4130
163 Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
164
165 @item -m4010
166 @itemx -no-m4010
167 Generate code for the LSI @sc{r4010} chip. This tells the assembler to
168 accept the @sc{r4010} specific instructions (@samp{addciu}, @samp{ffc},
169 etc.), and to not schedule @samp{nop} instructions around accesses to
170 the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
171 option.
172
173 @item -m4650
174 @itemx -no-m4650
175 Generate code for the MIPS @sc{r4650} chip. This tells the assembler to accept
176 the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
177 instructions around accesses to the @samp{HI} and @samp{LO} registers.
178 @samp{-no-m4650} turns off this option.
179
180 @itemx -m3900
181 @itemx -no-m3900
182 @itemx -m4100
183 @itemx -no-m4100
184 For each option @samp{-m@var{nnnn}}, generate code for the MIPS
185 @sc{r@var{nnnn}} chip. This tells the assembler to accept instructions
186 specific to that chip, and to schedule for that chip's hazards.
187
188 @item -march=@var{cpu}
189 Generate code for a particular MIPS cpu. It is exactly equivalent to
190 @samp{-m@var{cpu}}, except that there are more value of @var{cpu}
191 understood. Valid @var{cpu} value are:
192
193 @quotation
194 2000,
195 3000,
196 3900,
197 4000,
198 4010,
199 4100,
200 4111,
201 vr4120,
202 vr4130,
203 vr4181,
204 4300,
205 4400,
206 4600,
207 4650,
208 5000,
209 rm5200,
210 rm5230,
211 rm5231,
212 rm5261,
213 rm5721,
214 vr5400,
215 vr5500,
216 6000,
217 rm7000,
218 8000,
219 rm9000,
220 10000,
221 12000,
222 4kc,
223 4km,
224 4kp,
225 4ksc,
226 4kec,
227 4kem,
228 4kep,
229 4ksd,
230 m4k,
231 m4kp,
232 24kc,
233 24kf,
234 24kx,
235 24kec,
236 24kef,
237 24kex,
238 34kc,
239 34kf,
240 34kx,
241 5kc,
242 5kf,
243 20kc,
244 25kf,
245 sb1,
246 sb1a
247 @end quotation
248
249 @item -mtune=@var{cpu}
250 Schedule and tune for a particular MIPS cpu. Valid @var{cpu} values are
251 identical to @samp{-march=@var{cpu}}.
252
253 @item -mabi=@var{abi}
254 Record which ABI the source code uses. The recognized arguments
255 are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
256
257 @item -msym32
258 @itemx -mno-sym32
259 @cindex -msym32
260 @cindex -mno-sym32
261 Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
262 the beginning of the assembler input. @xref{MIPS symbol sizes}.
263
264 @cindex @code{-nocpp} ignored (MIPS)
265 @item -nocpp
266 This option is ignored. It is accepted for command-line compatibility with
267 other assemblers, which use it to turn off C style preprocessing. With
268 @sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
269 @sc{gnu} assembler itself never runs the C preprocessor.
270
271 @item --construct-floats
272 @itemx --no-construct-floats
273 @cindex --construct-floats
274 @cindex --no-construct-floats
275 The @code{--no-construct-floats} option disables the construction of
276 double width floating point constants by loading the two halves of the
277 value into the two single width floating point registers that make up
278 the double width register. This feature is useful if the processor
279 support the FR bit in its status register, and this bit is known (by
280 the programmer) to be set. This bit prevents the aliasing of the double
281 width register by the single width registers.
282
283 By default @code{--construct-floats} is selected, allowing construction
284 of these floating point constants.
285
286 @item --trap
287 @itemx --no-break
288 @c FIXME! (1) reflect these options (next item too) in option summaries;
289 @c (2) stop teasing, say _which_ instructions expanded _how_.
290 @code{@value{AS}} automatically macro expands certain division and
291 multiplication instructions to check for overflow and division by zero. This
292 option causes @code{@value{AS}} to generate code to take a trap exception
293 rather than a break exception when an error is detected. The trap instructions
294 are only supported at Instruction Set Architecture level 2 and higher.
295
296 @item --break
297 @itemx --no-trap
298 Generate code to take a break exception rather than a trap exception when an
299 error is detected. This is the default.
300
301 @item -mpdr
302 @itemx -mno-pdr
303 Control generation of @code{.pdr} sections. Off by default on IRIX, on
304 elsewhere.
305
306 @item -mshared
307 @itemx -mno-shared
308 When generating code using the Unix calling conventions (selected by
309 @samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
310 which can go into a shared library. The @samp{-mno-shared} option
311 tells gas to generate code which uses the calling convention, but can
312 not go into a shared library. The resulting code is slightly more
313 efficient. This option only affects the handling of the
314 @samp{.cpload} and @samp{.cpsetup} pseudo-ops.
315 @end table
316
317 @node MIPS Object
318 @section MIPS ECOFF object code
319
320 @cindex ECOFF sections
321 @cindex MIPS ECOFF sections
322 Assembling for a @sc{mips} @sc{ecoff} target supports some additional sections
323 besides the usual @code{.text}, @code{.data} and @code{.bss}. The
324 additional sections are @code{.rdata}, used for read-only data,
325 @code{.sdata}, used for small data, and @code{.sbss}, used for small
326 common objects.
327
328 @cindex small objects, MIPS ECOFF
329 @cindex @code{gp} register, MIPS
330 When assembling for @sc{ecoff}, the assembler uses the @code{$gp} (@code{$28})
331 register to form the address of a ``small object''. Any object in the
332 @code{.sdata} or @code{.sbss} sections is considered ``small'' in this sense.
333 For external objects, or for objects in the @code{.bss} section, you can use
334 the @code{@value{GCC}} @samp{-G} option to control the size of objects addressed via
335 @code{$gp}; the default value is 8, meaning that a reference to any object
336 eight bytes or smaller uses @code{$gp}. Passing @samp{-G 0} to
337 @code{@value{AS}} prevents it from using the @code{$gp} register on the basis
338 of object size (but the assembler uses @code{$gp} for objects in @code{.sdata}
339 or @code{sbss} in any case). The size of an object in the @code{.bss} section
340 is set by the @code{.comm} or @code{.lcomm} directive that defines it. The
341 size of an external object may be set with the @code{.extern} directive. For
342 example, @samp{.extern sym,4} declares that the object at @code{sym} is 4 bytes
343 in length, whie leaving @code{sym} otherwise undefined.
344
345 Using small @sc{ecoff} objects requires linker support, and assumes that the
346 @code{$gp} register is correctly initialized (normally done automatically by
347 the startup code). @sc{mips} @sc{ecoff} assembly code must not modify the
348 @code{$gp} register.
349
350 @node MIPS Stabs
351 @section Directives for debugging information
352
353 @cindex MIPS debugging directives
354 @sc{mips} @sc{ecoff} @code{@value{AS}} supports several directives used for
355 generating debugging information which are not support by traditional @sc{mips}
356 assemblers. These are @code{.def}, @code{.endef}, @code{.dim}, @code{.file},
357 @code{.scl}, @code{.size}, @code{.tag}, @code{.type}, @code{.val},
358 @code{.stabd}, @code{.stabn}, and @code{.stabs}. The debugging information
359 generated by the three @code{.stab} directives can only be read by @sc{gdb},
360 not by traditional @sc{mips} debuggers (this enhancement is required to fully
361 support C++ debugging). These directives are primarily used by compilers, not
362 assembly language programmers!
363
364 @node MIPS symbol sizes
365 @section Directives to override the size of symbols
366
367 @cindex @code{.set sym32}
368 @cindex @code{.set nosym32}
369 The n64 ABI allows symbols to have any 64-bit value. Although this
370 provides a great deal of flexibility, it means that some macros have
371 much longer expansions than their 32-bit counterparts. For example,
372 the non-PIC expansion of @samp{dla $4,sym} is usually:
373
374 @smallexample
375 lui $4,%highest(sym)
376 lui $1,%hi(sym)
377 daddiu $4,$4,%higher(sym)
378 daddiu $1,$1,%lo(sym)
379 dsll32 $4,$4,0
380 daddu $4,$4,$1
381 @end smallexample
382
383 whereas the 32-bit expansion is simply:
384
385 @smallexample
386 lui $4,%hi(sym)
387 daddiu $4,$4,%lo(sym)
388 @end smallexample
389
390 n64 code is sometimes constructed in such a way that all symbolic
391 constants are known to have 32-bit values, and in such cases, it's
392 preferable to use the 32-bit expansion instead of the 64-bit
393 expansion.
394
395 You can use the @code{.set sym32} directive to tell the assembler
396 that, from this point on, all expressions of the form
397 @samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
398 have 32-bit values. For example:
399
400 @smallexample
401 .set sym32
402 dla $4,sym
403 lw $4,sym+16
404 sw $4,sym+0x8000($4)
405 @end smallexample
406
407 will cause the assembler to treat @samp{sym}, @code{sym+16} and
408 @code{sym+0x8000} as 32-bit values. The handling of non-symbolic
409 addresses is not affected.
410
411 The directive @code{.set nosym32} ends a @code{.set sym32} block and
412 reverts to the normal behavior. It is also possible to change the
413 symbol size using the command-line options @option{-msym32} and
414 @option{-mno-sym32}.
415
416 These options and directives are always accepted, but at present,
417 they have no effect for anything other than n64.
418
419 @node MIPS ISA
420 @section Directives to override the ISA level
421
422 @cindex MIPS ISA override
423 @kindex @code{.set mips@var{n}}
424 @sc{gnu} @code{@value{AS}} supports an additional directive to change
425 the @sc{mips} Instruction Set Architecture level on the fly: @code{.set
426 mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 64
427 or 64r2.
428 The values other than 0 make the assembler accept instructions
429 for the corresponding @sc{isa} level, from that point on in the
430 assembly. @code{.set mips@var{n}} affects not only which instructions
431 are permitted, but also how certain macros are expanded. @code{.set
432 mips0} restores the @sc{isa} level to its original level: either the
433 level you selected with command line options, or the default for your
434 configuration. You can use this feature to permit specific @sc{mips3}
435 instructions while assembling in 32 bit mode. Use this directive with
436 care!
437
438 @cindex MIPS CPU override
439 @kindex @code{.set arch=@var{cpu}}
440 The @code{.set arch=@var{cpu}} directive provides even finer control.
441 It changes the effective CPU target and allows the assembler to use
442 instructions specific to a particular CPU. All CPUs supported by the
443 @samp{-march} command line option are also selectable by this directive.
444 The original value is restored by @code{.set arch=default}.
445
446 The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
447 in which it will assemble instructions for the MIPS 16 processor. Use
448 @code{.set nomips16} to return to normal 32 bit mode.
449
450 Traditional @sc{mips} assemblers do not support this directive.
451
452 @node MIPS autoextend
453 @section Directives for extending MIPS 16 bit instructions
454
455 @kindex @code{.set autoextend}
456 @kindex @code{.set noautoextend}
457 By default, MIPS 16 instructions are automatically extended to 32 bits
458 when necessary. The directive @code{.set noautoextend} will turn this
459 off. When @code{.set noautoextend} is in effect, any 32 bit instruction
460 must be explicitly extended with the @code{.e} modifier (e.g.,
461 @code{li.e $4,1000}). The directive @code{.set autoextend} may be used
462 to once again automatically extend instructions when necessary.
463
464 This directive is only meaningful when in MIPS 16 mode. Traditional
465 @sc{mips} assemblers do not support this directive.
466
467 @node MIPS insn
468 @section Directive to mark data as an instruction
469
470 @kindex @code{.insn}
471 The @code{.insn} directive tells @code{@value{AS}} that the following
472 data is actually instructions. This makes a difference in MIPS 16 mode:
473 when loading the address of a label which precedes instructions,
474 @code{@value{AS}} automatically adds 1 to the value, so that jumping to
475 the loaded address will do the right thing.
476
477 @node MIPS option stack
478 @section Directives to save and restore options
479
480 @cindex MIPS option stack
481 @kindex @code{.set push}
482 @kindex @code{.set pop}
483 The directives @code{.set push} and @code{.set pop} may be used to save
484 and restore the current settings for all the options which are
485 controlled by @code{.set}. The @code{.set push} directive saves the
486 current settings on a stack. The @code{.set pop} directive pops the
487 stack and restores the settings.
488
489 These directives can be useful inside an macro which must change an
490 option such as the ISA level or instruction reordering but does not want
491 to change the state of the code which invoked the macro.
492
493 Traditional @sc{mips} assemblers do not support these directives.
494
495 @node MIPS ASE instruction generation overrides
496 @section Directives to control generation of MIPS ASE instructions
497
498 @cindex MIPS MIPS-3D instruction generation override
499 @kindex @code{.set mips3d}
500 @kindex @code{.set nomips3d}
501 The directive @code{.set mips3d} makes the assembler accept instructions
502 from the MIPS-3D Application Specific Extension from that point on
503 in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
504 instructions from being accepted.
505
506 @cindex SmartMIPS instruction generation override
507 @kindex @code{.set smartmips}
508 @kindex @code{.set nosmartmips}
509 The directive @code{.set smartmips} makes the assembler accept
510 instructions from the SmartMIPS Application Specific Extension to the
511 MIPS32 @sc{isa} from that point on in the assembly. The
512 @code{.set nosmartmips} directive prevents SmartMIPS instructions from
513 being accepted.
514
515 @cindex MIPS MDMX instruction generation override
516 @kindex @code{.set mdmx}
517 @kindex @code{.set nomdmx}
518 The directive @code{.set mdmx} makes the assembler accept instructions
519 from the MDMX Application Specific Extension from that point on
520 in the assembly. The @code{.set nomdmx} directive prevents MDMX
521 instructions from being accepted.
522
523 @cindex MIPS DSP instruction generation override
524 @kindex @code{.set dsp}
525 @kindex @code{.set nodsp}
526 The directive @code{.set dsp} makes the assembler accept instructions
527 from the DSP Application Specific Extension from that point on
528 in the assembly. The @code{.set nodsp} directive prevents DSP
529 instructions from being accepted.
530
531 @cindex MIPS MT instruction generation override
532 @kindex @code{.set mt}
533 @kindex @code{.set nomt}
534 The directive @code{.set mt} makes the assembler accept instructions
535 from the MT Application Specific Extension from that point on
536 in the assembly. The @code{.set nomt} directive prevents MT
537 instructions from being accepted.
538
539 Traditional @sc{mips} assemblers do not support these directives.
This page took 0.041287 seconds and 4 git commands to generate.