[ gas/ChangeLog ]
[deliverable/binutils-gdb.git] / gas / doc / c-mips.texi
1 @c Copyright 1991, 1992, 1993, 1994, 1995, 1997, 1999, 2000
2 @c Free Software Foundation, Inc.
3 @c This is part of the GAS manual.
4 @c For copying conditions, see the file as.texinfo.
5 @ifset GENERIC
6 @page
7 @node MIPS-Dependent
8 @chapter MIPS Dependent Features
9 @end ifset
10 @ifclear GENERIC
11 @node Machine Dependencies
12 @chapter MIPS Dependent Features
13 @end ifclear
14
15 @cindex MIPS processor
16 @sc{gnu} @code{@value{AS}} for @sc{mips} architectures supports several
17 different @sc{mips} processors, and MIPS ISA levels I through V, MIPS32,
18 and MIPS64. For information about the @sc{mips} instruction set, see
19 @cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
20 For an overview of @sc{mips} assembly conventions, see ``Appendix D:
21 Assembly Language Programming'' in the same work.
22
23 @menu
24 * MIPS Opts:: Assembler options
25 * MIPS Object:: ECOFF object code
26 * MIPS Stabs:: Directives for debugging information
27 * MIPS ISA:: Directives to override the ISA level
28 * MIPS autoextend:: Directives for extending MIPS 16 bit instructions
29 * MIPS insn:: Directive to mark data as an instruction
30 * MIPS option stack:: Directives to save and restore options
31 @end menu
32
33 @node MIPS Opts
34 @section Assembler options
35
36 The @sc{mips} configurations of @sc{gnu} @code{@value{AS}} support these
37 special options:
38
39 @table @code
40 @cindex @code{-G} option (MIPS)
41 @item -G @var{num}
42 This option sets the largest size of an object that can be referenced
43 implicitly with the @code{gp} register. It is only accepted for targets
44 that use @sc{ecoff} format. The default value is 8.
45
46 @cindex @code{-EB} option (MIPS)
47 @cindex @code{-EL} option (MIPS)
48 @cindex MIPS big-endian output
49 @cindex MIPS little-endian output
50 @cindex big-endian output, MIPS
51 @cindex little-endian output, MIPS
52 @item -EB
53 @itemx -EL
54 Any @sc{mips} configuration of @code{@value{AS}} can select big-endian or
55 little-endian output at run time (unlike the other @sc{gnu} development
56 tools, which must be configured for one or the other). Use @samp{-EB}
57 to select big-endian output, and @samp{-EL} for little-endian.
58
59 @cindex MIPS architecture options
60 @item -mips1
61 @itemx -mips2
62 @itemx -mips3
63 @itemx -mips4
64 @itemx -mips5
65 @itemx -mips32
66 @itemx -mips64
67 Generate code for a particular MIPS Instruction Set Architecture level.
68 @samp{-mips1} corresponds to the @sc{r2000} and @sc{r3000} processors,
69 @samp{-mips2} to the @sc{r6000} processor, @samp{-mips3} to the
70 @sc{r4000} processor, and @samp{-mips4} to the @sc{r8000} and
71 @sc{r10000} processors. @samp{-mips5}, @samp{-mips32}, and
72 @samp{-mips64} correspond to generic @sc{MIPS V}, @sc{MIPS32}, and
73 @sc{MIPS64} ISA processors, respectively. You can also switch
74 instruction sets during the assembly; see @ref{MIPS ISA, Directives to
75 override the ISA level}.
76
77 @item -mgp32
78 @itemx -mfp32
79 Some macros have different expansions for 32-bit and 64-bit registers.
80 The register sizes are normally inferred from the ISA and ABI, but these
81 flags force a certain group of registers to be treated as 32 bits wide at
82 all times. @samp{-mgp32} controls the size of general-purpose registers
83 and @samp{-mfp32} controls the size of floating-point registers.
84
85 On some MIPS variants there is a 32-bit mode flag; when this flag is
86 set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
87 save the 32-bit registers on a context switch, so it is essential never
88 to use the 64-bit registers.
89
90 @item -mgp64
91 Assume that 64-bit general purpose registers are available. This is
92 provided in the interests of symmetry with -gp32.
93
94 @item -mips16
95 @itemx -no-mips16
96 Generate code for the MIPS 16 processor. This is equivalent to putting
97 @samp{.set mips16} at the start of the assembly file. @samp{-no-mips16}
98 turns off this option.
99
100 @item -mips3d
101 @itemx -no-mips3d
102 Generate code for the MIPS-3D Application Specific Extension.
103 This tells the assembler to accept MIPS-3D instructions.
104 @samp{-no-mips3d} turns off this option.
105
106 @item -mfix7000
107 @itemx -no-mfix7000
108 Cause nops to be inserted if the read of the destination register
109 of an mfhi or mflo instruction occurs in the following two instructions.
110
111 @item -m4010
112 @itemx -no-m4010
113 Generate code for the LSI @sc{r4010} chip. This tells the assembler to
114 accept the @sc{r4010} specific instructions (@samp{addciu}, @samp{ffc},
115 etc.), and to not schedule @samp{nop} instructions around accesses to
116 the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
117 option.
118
119 @item -m4650
120 @itemx -no-m4650
121 Generate code for the MIPS @sc{r4650} chip. This tells the assembler to accept
122 the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
123 instructions around accesses to the @samp{HI} and @samp{LO} registers.
124 @samp{-no-m4650} turns off this option.
125
126 @itemx -m3900
127 @itemx -no-m3900
128 @itemx -m4100
129 @itemx -no-m4100
130 For each option @samp{-m@var{nnnn}}, generate code for the MIPS
131 @sc{r@var{nnnn}} chip. This tells the assembler to accept instructions
132 specific to that chip, and to schedule for that chip's hazards.
133
134 @item -march=@var{cpu}
135 Generate code for a particular MIPS cpu. It is exactly equivalent to
136 @samp{-m@var{cpu}}, except that there are more value of @var{cpu}
137 understood. Valid @var{cpu} value are:
138
139 @quotation
140 2000,
141 3000,
142 3900,
143 4000,
144 4010,
145 4100,
146 4111,
147 4300,
148 4400,
149 4600,
150 4650,
151 5000,
152 rm5200,
153 rm5230,
154 rm5231,
155 rm5261,
156 rm5721,
157 6000,
158 rm7000,
159 8000,
160 10000,
161 12000,
162 mips32-4k,
163 sb1
164 @end quotation
165
166 @item -mtune=@var{cpu}
167 Schedule and tune for a particular MIPS cpu. Valid @var{cpu} values are
168 identical to @samp{-march=@var{cpu}}.
169
170 @item -mcpu=@var{cpu}
171 Generate code and schedule for a particular MIPS cpu. This is exactly
172 equivalent to @samp{-march=@var{cpu}} and @samp{-mtune=@var{cpu}}. Valid
173 @var{cpu} values are identical to @samp{-march=@var{cpu}}.
174 Use of this option is discouraged.
175
176
177 @cindex @code{-nocpp} ignored (MIPS)
178 @item -nocpp
179 This option is ignored. It is accepted for command-line compatibility with
180 other assemblers, which use it to turn off C style preprocessing. With
181 @sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
182 @sc{gnu} assembler itself never runs the C preprocessor.
183
184 @item --construct-floats
185 @itemx --no-construct-floats
186 @cindex --construct-floats
187 @cindex --no-construct-floats
188 The @code{--no-construct-floats} option disables the construction of
189 double width floating point constants by loading the two halves of the
190 value into the two single width floating point registers that make up
191 the double width register. This feature is useful if the processor
192 support the FR bit in its status register, and this bit is known (by
193 the programmer) to be set. This bit prevents the aliasing of the double
194 width register by the single width registers.
195
196 By default @code{--construct-floats} is selected, allowing construction
197 of these floating point constants.
198
199 @item --trap
200 @itemx --no-break
201 @c FIXME! (1) reflect these options (next item too) in option summaries;
202 @c (2) stop teasing, say _which_ instructions expanded _how_.
203 @code{@value{AS}} automatically macro expands certain division and
204 multiplication instructions to check for overflow and division by zero. This
205 option causes @code{@value{AS}} to generate code to take a trap exception
206 rather than a break exception when an error is detected. The trap instructions
207 are only supported at Instruction Set Architecture level 2 and higher.
208
209 @item --break
210 @itemx --no-trap
211 Generate code to take a break exception rather than a trap exception when an
212 error is detected. This is the default.
213
214 @item -n
215 When this option is used, @code{@value{AS}} will issue a warning every
216 time it generates a nop instruction from a macro.
217 @end table
218
219 @node MIPS Object
220 @section MIPS ECOFF object code
221
222 @cindex ECOFF sections
223 @cindex MIPS ECOFF sections
224 Assembling for a @sc{mips} @sc{ecoff} target supports some additional sections
225 besides the usual @code{.text}, @code{.data} and @code{.bss}. The
226 additional sections are @code{.rdata}, used for read-only data,
227 @code{.sdata}, used for small data, and @code{.sbss}, used for small
228 common objects.
229
230 @cindex small objects, MIPS ECOFF
231 @cindex @code{gp} register, MIPS
232 When assembling for @sc{ecoff}, the assembler uses the @code{$gp} (@code{$28})
233 register to form the address of a ``small object''. Any object in the
234 @code{.sdata} or @code{.sbss} sections is considered ``small'' in this sense.
235 For external objects, or for objects in the @code{.bss} section, you can use
236 the @code{@value{GCC}} @samp{-G} option to control the size of objects addressed via
237 @code{$gp}; the default value is 8, meaning that a reference to any object
238 eight bytes or smaller uses @code{$gp}. Passing @samp{-G 0} to
239 @code{@value{AS}} prevents it from using the @code{$gp} register on the basis
240 of object size (but the assembler uses @code{$gp} for objects in @code{.sdata}
241 or @code{sbss} in any case). The size of an object in the @code{.bss} section
242 is set by the @code{.comm} or @code{.lcomm} directive that defines it. The
243 size of an external object may be set with the @code{.extern} directive. For
244 example, @samp{.extern sym,4} declares that the object at @code{sym} is 4 bytes
245 in length, whie leaving @code{sym} otherwise undefined.
246
247 Using small @sc{ecoff} objects requires linker support, and assumes that the
248 @code{$gp} register is correctly initialized (normally done automatically by
249 the startup code). @sc{mips} @sc{ecoff} assembly code must not modify the
250 @code{$gp} register.
251
252 @node MIPS Stabs
253 @section Directives for debugging information
254
255 @cindex MIPS debugging directives
256 @sc{mips} @sc{ecoff} @code{@value{AS}} supports several directives used for
257 generating debugging information which are not support by traditional @sc{mips}
258 assemblers. These are @code{.def}, @code{.endef}, @code{.dim}, @code{.file},
259 @code{.scl}, @code{.size}, @code{.tag}, @code{.type}, @code{.val},
260 @code{.stabd}, @code{.stabn}, and @code{.stabs}. The debugging information
261 generated by the three @code{.stab} directives can only be read by @sc{gdb},
262 not by traditional @sc{mips} debuggers (this enhancement is required to fully
263 support C++ debugging). These directives are primarily used by compilers, not
264 assembly language programmers!
265
266 @node MIPS ISA
267 @section Directives to override the ISA level
268
269 @cindex MIPS ISA override
270 @kindex @code{.set mips@var{n}}
271 @sc{gnu} @code{@value{AS}} supports an additional directive to change
272 the @sc{mips} Instruction Set Architecture level on the fly: @code{.set
273 mips@var{n}}. @var{n} should be a number from 0 to 5, or 32 or 64.
274 The values 1 to 5, 32, and 64 make the assembler accept instructions
275 for the corresponding @sc{isa} level, from that point on in the
276 assembly. @code{.set mips@var{n}} affects not only which instructions
277 are permitted, but also how certain macros are expanded. @code{.set
278 mips0} restores the @sc{isa} level to its original level: either the
279 level you selected with command line options, or the default for your
280 configuration. You can use this feature to permit specific @sc{r4000}
281 instructions while assembling in 32 bit mode. Use this directive with
282 care!
283
284 The directive @samp{.set mips16} puts the assembler into MIPS 16 mode,
285 in which it will assemble instructions for the MIPS 16 processor. Use
286 @samp{.set nomips16} to return to normal 32 bit mode.
287
288 Traditional @sc{mips} assemblers do not support this directive.
289
290 @node MIPS autoextend
291 @section Directives for extending MIPS 16 bit instructions
292
293 @kindex @code{.set autoextend}
294 @kindex @code{.set noautoextend}
295 By default, MIPS 16 instructions are automatically extended to 32 bits
296 when necessary. The directive @samp{.set noautoextend} will turn this
297 off. When @samp{.set noautoextend} is in effect, any 32 bit instruction
298 must be explicitly extended with the @samp{.e} modifier (e.g.,
299 @samp{li.e $4,1000}). The directive @samp{.set autoextend} may be used
300 to once again automatically extend instructions when necessary.
301
302 This directive is only meaningful when in MIPS 16 mode. Traditional
303 @sc{mips} assemblers do not support this directive.
304
305 @node MIPS insn
306 @section Directive to mark data as an instruction
307
308 @kindex @code{.insn}
309 The @code{.insn} directive tells @code{@value{AS}} that the following
310 data is actually instructions. This makes a difference in MIPS 16 mode:
311 when loading the address of a label which precedes instructions,
312 @code{@value{AS}} automatically adds 1 to the value, so that jumping to
313 the loaded address will do the right thing.
314
315 @node MIPS option stack
316 @section Directives to save and restore options
317
318 @cindex MIPS option stack
319 @kindex @code{.set push}
320 @kindex @code{.set pop}
321 The directives @code{.set push} and @code{.set pop} may be used to save
322 and restore the current settings for all the options which are
323 controlled by @code{.set}. The @code{.set push} directive saves the
324 current settings on a stack. The @code{.set pop} directive pops the
325 stack and restores the settings.
326
327 These directives can be useful inside an macro which must change an
328 option such as the ISA level or instruction reordering but does not want
329 to change the state of the code which invoked the macro.
330
331 Traditional @sc{mips} assemblers do not support these directives.
332
333 @node MIPS ASE instruction generation overrides
334 @section Directives to control generation of MIPS ASE instructions
335
336 @cindex MIPS MIPS-3D instruction generation override
337 @kindex @code{.set mips3d}
338 @kindex @code{.set nomips3d}
339 The directive @code{.set mips3d} makes the assembler accept instructions
340 from the MIPS-3D Application Specific Extension from that point on
341 in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
342 instructions from being accepted.
343
344 Traditional @sc{mips} assemblers do not support these directives.
This page took 0.03811 seconds and 5 git commands to generate.