2009-04-09 Catherine Moore <clm@codesourcery.com>
[deliverable/binutils-gdb.git] / gas / doc / c-mips.texi
1 @c Copyright 1991, 1992, 1993, 1994, 1995, 1997, 1999, 2000, 2001,
2 @c 2002, 2003, 2004
3 @c Free Software Foundation, Inc.
4 @c This is part of the GAS manual.
5 @c For copying conditions, see the file as.texinfo.
6 @ifset GENERIC
7 @page
8 @node MIPS-Dependent
9 @chapter MIPS Dependent Features
10 @end ifset
11 @ifclear GENERIC
12 @node Machine Dependencies
13 @chapter MIPS Dependent Features
14 @end ifclear
15
16 @cindex MIPS processor
17 @sc{gnu} @code{@value{AS}} for @sc{mips} architectures supports several
18 different @sc{mips} processors, and MIPS ISA levels I through V, MIPS32,
19 and MIPS64. For information about the @sc{mips} instruction set, see
20 @cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
21 For an overview of @sc{mips} assembly conventions, see ``Appendix D:
22 Assembly Language Programming'' in the same work.
23
24 @menu
25 * MIPS Opts:: Assembler options
26 * MIPS Object:: ECOFF object code
27 * MIPS Stabs:: Directives for debugging information
28 * MIPS ISA:: Directives to override the ISA level
29 * MIPS symbol sizes:: Directives to override the size of symbols
30 * MIPS autoextend:: Directives for extending MIPS 16 bit instructions
31 * MIPS insn:: Directive to mark data as an instruction
32 * MIPS option stack:: Directives to save and restore options
33 * MIPS ASE instruction generation overrides:: Directives to control
34 generation of MIPS ASE instructions
35 * MIPS floating-point:: Directives to override floating-point options
36 @end menu
37
38 @node MIPS Opts
39 @section Assembler options
40
41 The @sc{mips} configurations of @sc{gnu} @code{@value{AS}} support these
42 special options:
43
44 @table @code
45 @cindex @code{-G} option (MIPS)
46 @item -G @var{num}
47 This option sets the largest size of an object that can be referenced
48 implicitly with the @code{gp} register. It is only accepted for targets
49 that use @sc{ecoff} format. The default value is 8.
50
51 @cindex @code{-EB} option (MIPS)
52 @cindex @code{-EL} option (MIPS)
53 @cindex MIPS big-endian output
54 @cindex MIPS little-endian output
55 @cindex big-endian output, MIPS
56 @cindex little-endian output, MIPS
57 @item -EB
58 @itemx -EL
59 Any @sc{mips} configuration of @code{@value{AS}} can select big-endian or
60 little-endian output at run time (unlike the other @sc{gnu} development
61 tools, which must be configured for one or the other). Use @samp{-EB}
62 to select big-endian output, and @samp{-EL} for little-endian.
63
64 @item -KPIC
65 @cindex PIC selection, MIPS
66 @cindex @option{-KPIC} option, MIPS
67 Generate SVR4-style PIC. This option tells the assembler to generate
68 SVR4-style position-independent macro expansions. It also tells the
69 assembler to mark the output file as PIC.
70
71 @item -mvxworks-pic
72 @cindex @option{-mvxworks-pic} option, MIPS
73 Generate VxWorks PIC. This option tells the assembler to generate
74 VxWorks-style position-independent macro expansions.
75
76 @cindex MIPS architecture options
77 @item -mips1
78 @itemx -mips2
79 @itemx -mips3
80 @itemx -mips4
81 @itemx -mips5
82 @itemx -mips32
83 @itemx -mips32r2
84 @itemx -mips64
85 @itemx -mips64r2
86 Generate code for a particular MIPS Instruction Set Architecture level.
87 @samp{-mips1} corresponds to the @sc{r2000} and @sc{r3000} processors,
88 @samp{-mips2} to the @sc{r6000} processor, @samp{-mips3} to the
89 @sc{r4000} processor, and @samp{-mips4} to the @sc{r8000} and
90 @sc{r10000} processors. @samp{-mips5}, @samp{-mips32}, @samp{-mips32r2},
91 @samp{-mips64}, and @samp{-mips64r2}
92 correspond to generic
93 @sc{MIPS V}, @sc{MIPS32}, @sc{MIPS32 Release 2}, @sc{MIPS64},
94 and @sc{MIPS64 Release 2}
95 ISA processors, respectively. You can also switch
96 instruction sets during the assembly; see @ref{MIPS ISA, Directives to
97 override the ISA level}.
98
99 @item -mgp32
100 @itemx -mfp32
101 Some macros have different expansions for 32-bit and 64-bit registers.
102 The register sizes are normally inferred from the ISA and ABI, but these
103 flags force a certain group of registers to be treated as 32 bits wide at
104 all times. @samp{-mgp32} controls the size of general-purpose registers
105 and @samp{-mfp32} controls the size of floating-point registers.
106
107 The @code{.set gp=32} and @code{.set fp=32} directives allow the size
108 of registers to be changed for parts of an object. The default value is
109 restored by @code{.set gp=default} and @code{.set fp=default}.
110
111 On some MIPS variants there is a 32-bit mode flag; when this flag is
112 set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
113 save the 32-bit registers on a context switch, so it is essential never
114 to use the 64-bit registers.
115
116 @item -mgp64
117 @itemx -mfp64
118 Assume that 64-bit registers are available. This is provided in the
119 interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
120
121 The @code{.set gp=64} and @code{.set fp=64} directives allow the size
122 of registers to be changed for parts of an object. The default value is
123 restored by @code{.set gp=default} and @code{.set fp=default}.
124
125 @item -mips16
126 @itemx -no-mips16
127 Generate code for the MIPS 16 processor. This is equivalent to putting
128 @code{.set mips16} at the start of the assembly file. @samp{-no-mips16}
129 turns off this option.
130
131 @item -msmartmips
132 @itemx -mno-smartmips
133 Enables the SmartMIPS extensions to the MIPS32 instruction set, which
134 provides a number of new instructions which target smartcard and
135 cryptographic applications. This is equivalent to putting
136 @code{.set smartmips} at the start of the assembly file.
137 @samp{-mno-smartmips} turns off this option.
138
139 @item -mips3d
140 @itemx -no-mips3d
141 Generate code for the MIPS-3D Application Specific Extension.
142 This tells the assembler to accept MIPS-3D instructions.
143 @samp{-no-mips3d} turns off this option.
144
145 @item -mdmx
146 @itemx -no-mdmx
147 Generate code for the MDMX Application Specific Extension.
148 This tells the assembler to accept MDMX instructions.
149 @samp{-no-mdmx} turns off this option.
150
151 @item -mdsp
152 @itemx -mno-dsp
153 Generate code for the DSP Release 1 Application Specific Extension.
154 This tells the assembler to accept DSP Release 1 instructions.
155 @samp{-mno-dsp} turns off this option.
156
157 @item -mdspr2
158 @itemx -mno-dspr2
159 Generate code for the DSP Release 2 Application Specific Extension.
160 This option implies -mdsp.
161 This tells the assembler to accept DSP Release 2 instructions.
162 @samp{-mno-dspr2} turns off this option.
163
164 @item -mmt
165 @itemx -mno-mt
166 Generate code for the MT Application Specific Extension.
167 This tells the assembler to accept MT instructions.
168 @samp{-mno-mt} turns off this option.
169
170 @item -mfix7000
171 @itemx -mno-fix7000
172 Cause nops to be inserted if the read of the destination register
173 of an mfhi or mflo instruction occurs in the following two instructions.
174
175 @item -mfix-vr4120
176 @itemx -no-mfix-vr4120
177 Insert nops to work around certain VR4120 errata. This option is
178 intended to be used on GCC-generated code: it is not designed to catch
179 all problems in hand-written assembler code.
180
181 @item -mfix-vr4130
182 @itemx -no-mfix-vr4130
183 Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
184
185 @item -mfix-24k
186 @itemx -no-mfix-24k
187 Insert nops to work around the 24K @samp{eret}/@samp{deret} errata.
188
189 @item -m4010
190 @itemx -no-m4010
191 Generate code for the LSI @sc{r4010} chip. This tells the assembler to
192 accept the @sc{r4010} specific instructions (@samp{addciu}, @samp{ffc},
193 etc.), and to not schedule @samp{nop} instructions around accesses to
194 the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
195 option.
196
197 @item -m4650
198 @itemx -no-m4650
199 Generate code for the MIPS @sc{r4650} chip. This tells the assembler to accept
200 the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
201 instructions around accesses to the @samp{HI} and @samp{LO} registers.
202 @samp{-no-m4650} turns off this option.
203
204 @itemx -m3900
205 @itemx -no-m3900
206 @itemx -m4100
207 @itemx -no-m4100
208 For each option @samp{-m@var{nnnn}}, generate code for the MIPS
209 @sc{r@var{nnnn}} chip. This tells the assembler to accept instructions
210 specific to that chip, and to schedule for that chip's hazards.
211
212 @item -march=@var{cpu}
213 Generate code for a particular MIPS cpu. It is exactly equivalent to
214 @samp{-m@var{cpu}}, except that there are more value of @var{cpu}
215 understood. Valid @var{cpu} value are:
216
217 @quotation
218 2000,
219 3000,
220 3900,
221 4000,
222 4010,
223 4100,
224 4111,
225 vr4120,
226 vr4130,
227 vr4181,
228 4300,
229 4400,
230 4600,
231 4650,
232 5000,
233 rm5200,
234 rm5230,
235 rm5231,
236 rm5261,
237 rm5721,
238 vr5400,
239 vr5500,
240 6000,
241 rm7000,
242 8000,
243 rm9000,
244 10000,
245 12000,
246 14000,
247 16000,
248 4kc,
249 4km,
250 4kp,
251 4ksc,
252 4kec,
253 4kem,
254 4kep,
255 4ksd,
256 m4k,
257 m4kp,
258 24kc,
259 24kf2_1,
260 24kf,
261 24kf1_1,
262 24kec,
263 24kef2_1,
264 24kef,
265 24kef1_1,
266 34kc,
267 34kf2_1,
268 34kf,
269 34kf1_1,
270 74kc,
271 74kf2_1,
272 74kf,
273 74kf1_1,
274 74kf3_2,
275 5kc,
276 5kf,
277 20kc,
278 25kf,
279 sb1,
280 sb1a,
281 loongson2e,
282 loongson2f,
283 octeon,
284 xlr
285 @end quotation
286
287 For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are
288 accepted as synonyms for @samp{@var{n}f1_1}. These values are
289 deprecated.
290
291 @item -mtune=@var{cpu}
292 Schedule and tune for a particular MIPS cpu. Valid @var{cpu} values are
293 identical to @samp{-march=@var{cpu}}.
294
295 @item -mabi=@var{abi}
296 Record which ABI the source code uses. The recognized arguments
297 are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
298
299 @item -msym32
300 @itemx -mno-sym32
301 @cindex -msym32
302 @cindex -mno-sym32
303 Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
304 the beginning of the assembler input. @xref{MIPS symbol sizes}.
305
306 @cindex @code{-nocpp} ignored (MIPS)
307 @item -nocpp
308 This option is ignored. It is accepted for command-line compatibility with
309 other assemblers, which use it to turn off C style preprocessing. With
310 @sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
311 @sc{gnu} assembler itself never runs the C preprocessor.
312
313 @item -msoft-float
314 @itemx -mhard-float
315 Disable or enable floating-point instructions. Note that by default
316 floating-point instructions are always allowed even with CPU targets
317 that don't have support for these instructions.
318
319 @item -msingle-float
320 @itemx -mdouble-float
321 Disable or enable double-precision floating-point operations. Note
322 that by default double-precision floating-point operations are always
323 allowed even with CPU targets that don't have support for these
324 operations.
325
326 @item --construct-floats
327 @itemx --no-construct-floats
328 The @code{--no-construct-floats} option disables the construction of
329 double width floating point constants by loading the two halves of the
330 value into the two single width floating point registers that make up
331 the double width register. This feature is useful if the processor
332 support the FR bit in its status register, and this bit is known (by
333 the programmer) to be set. This bit prevents the aliasing of the double
334 width register by the single width registers.
335
336 By default @code{--construct-floats} is selected, allowing construction
337 of these floating point constants.
338
339 @item --trap
340 @itemx --no-break
341 @c FIXME! (1) reflect these options (next item too) in option summaries;
342 @c (2) stop teasing, say _which_ instructions expanded _how_.
343 @code{@value{AS}} automatically macro expands certain division and
344 multiplication instructions to check for overflow and division by zero. This
345 option causes @code{@value{AS}} to generate code to take a trap exception
346 rather than a break exception when an error is detected. The trap instructions
347 are only supported at Instruction Set Architecture level 2 and higher.
348
349 @item --break
350 @itemx --no-trap
351 Generate code to take a break exception rather than a trap exception when an
352 error is detected. This is the default.
353
354 @item -mpdr
355 @itemx -mno-pdr
356 Control generation of @code{.pdr} sections. Off by default on IRIX, on
357 elsewhere.
358
359 @item -mshared
360 @itemx -mno-shared
361 When generating code using the Unix calling conventions (selected by
362 @samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
363 which can go into a shared library. The @samp{-mno-shared} option
364 tells gas to generate code which uses the calling convention, but can
365 not go into a shared library. The resulting code is slightly more
366 efficient. This option only affects the handling of the
367 @samp{.cpload} and @samp{.cpsetup} pseudo-ops.
368 @end table
369
370 @node MIPS Object
371 @section MIPS ECOFF object code
372
373 @cindex ECOFF sections
374 @cindex MIPS ECOFF sections
375 Assembling for a @sc{mips} @sc{ecoff} target supports some additional sections
376 besides the usual @code{.text}, @code{.data} and @code{.bss}. The
377 additional sections are @code{.rdata}, used for read-only data,
378 @code{.sdata}, used for small data, and @code{.sbss}, used for small
379 common objects.
380
381 @cindex small objects, MIPS ECOFF
382 @cindex @code{gp} register, MIPS
383 When assembling for @sc{ecoff}, the assembler uses the @code{$gp} (@code{$28})
384 register to form the address of a ``small object''. Any object in the
385 @code{.sdata} or @code{.sbss} sections is considered ``small'' in this sense.
386 For external objects, or for objects in the @code{.bss} section, you can use
387 the @code{@value{GCC}} @samp{-G} option to control the size of objects addressed via
388 @code{$gp}; the default value is 8, meaning that a reference to any object
389 eight bytes or smaller uses @code{$gp}. Passing @samp{-G 0} to
390 @code{@value{AS}} prevents it from using the @code{$gp} register on the basis
391 of object size (but the assembler uses @code{$gp} for objects in @code{.sdata}
392 or @code{sbss} in any case). The size of an object in the @code{.bss} section
393 is set by the @code{.comm} or @code{.lcomm} directive that defines it. The
394 size of an external object may be set with the @code{.extern} directive. For
395 example, @samp{.extern sym,4} declares that the object at @code{sym} is 4 bytes
396 in length, whie leaving @code{sym} otherwise undefined.
397
398 Using small @sc{ecoff} objects requires linker support, and assumes that the
399 @code{$gp} register is correctly initialized (normally done automatically by
400 the startup code). @sc{mips} @sc{ecoff} assembly code must not modify the
401 @code{$gp} register.
402
403 @node MIPS Stabs
404 @section Directives for debugging information
405
406 @cindex MIPS debugging directives
407 @sc{mips} @sc{ecoff} @code{@value{AS}} supports several directives used for
408 generating debugging information which are not support by traditional @sc{mips}
409 assemblers. These are @code{.def}, @code{.endef}, @code{.dim}, @code{.file},
410 @code{.scl}, @code{.size}, @code{.tag}, @code{.type}, @code{.val},
411 @code{.stabd}, @code{.stabn}, and @code{.stabs}. The debugging information
412 generated by the three @code{.stab} directives can only be read by @sc{gdb},
413 not by traditional @sc{mips} debuggers (this enhancement is required to fully
414 support C++ debugging). These directives are primarily used by compilers, not
415 assembly language programmers!
416
417 @node MIPS symbol sizes
418 @section Directives to override the size of symbols
419
420 @cindex @code{.set sym32}
421 @cindex @code{.set nosym32}
422 The n64 ABI allows symbols to have any 64-bit value. Although this
423 provides a great deal of flexibility, it means that some macros have
424 much longer expansions than their 32-bit counterparts. For example,
425 the non-PIC expansion of @samp{dla $4,sym} is usually:
426
427 @smallexample
428 lui $4,%highest(sym)
429 lui $1,%hi(sym)
430 daddiu $4,$4,%higher(sym)
431 daddiu $1,$1,%lo(sym)
432 dsll32 $4,$4,0
433 daddu $4,$4,$1
434 @end smallexample
435
436 whereas the 32-bit expansion is simply:
437
438 @smallexample
439 lui $4,%hi(sym)
440 daddiu $4,$4,%lo(sym)
441 @end smallexample
442
443 n64 code is sometimes constructed in such a way that all symbolic
444 constants are known to have 32-bit values, and in such cases, it's
445 preferable to use the 32-bit expansion instead of the 64-bit
446 expansion.
447
448 You can use the @code{.set sym32} directive to tell the assembler
449 that, from this point on, all expressions of the form
450 @samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
451 have 32-bit values. For example:
452
453 @smallexample
454 .set sym32
455 dla $4,sym
456 lw $4,sym+16
457 sw $4,sym+0x8000($4)
458 @end smallexample
459
460 will cause the assembler to treat @samp{sym}, @code{sym+16} and
461 @code{sym+0x8000} as 32-bit values. The handling of non-symbolic
462 addresses is not affected.
463
464 The directive @code{.set nosym32} ends a @code{.set sym32} block and
465 reverts to the normal behavior. It is also possible to change the
466 symbol size using the command-line options @option{-msym32} and
467 @option{-mno-sym32}.
468
469 These options and directives are always accepted, but at present,
470 they have no effect for anything other than n64.
471
472 @node MIPS ISA
473 @section Directives to override the ISA level
474
475 @cindex MIPS ISA override
476 @kindex @code{.set mips@var{n}}
477 @sc{gnu} @code{@value{AS}} supports an additional directive to change
478 the @sc{mips} Instruction Set Architecture level on the fly: @code{.set
479 mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 64
480 or 64r2.
481 The values other than 0 make the assembler accept instructions
482 for the corresponding @sc{isa} level, from that point on in the
483 assembly. @code{.set mips@var{n}} affects not only which instructions
484 are permitted, but also how certain macros are expanded. @code{.set
485 mips0} restores the @sc{isa} level to its original level: either the
486 level you selected with command line options, or the default for your
487 configuration. You can use this feature to permit specific @sc{mips3}
488 instructions while assembling in 32 bit mode. Use this directive with
489 care!
490
491 @cindex MIPS CPU override
492 @kindex @code{.set arch=@var{cpu}}
493 The @code{.set arch=@var{cpu}} directive provides even finer control.
494 It changes the effective CPU target and allows the assembler to use
495 instructions specific to a particular CPU. All CPUs supported by the
496 @samp{-march} command line option are also selectable by this directive.
497 The original value is restored by @code{.set arch=default}.
498
499 The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
500 in which it will assemble instructions for the MIPS 16 processor. Use
501 @code{.set nomips16} to return to normal 32 bit mode.
502
503 Traditional @sc{mips} assemblers do not support this directive.
504
505 @node MIPS autoextend
506 @section Directives for extending MIPS 16 bit instructions
507
508 @kindex @code{.set autoextend}
509 @kindex @code{.set noautoextend}
510 By default, MIPS 16 instructions are automatically extended to 32 bits
511 when necessary. The directive @code{.set noautoextend} will turn this
512 off. When @code{.set noautoextend} is in effect, any 32 bit instruction
513 must be explicitly extended with the @code{.e} modifier (e.g.,
514 @code{li.e $4,1000}). The directive @code{.set autoextend} may be used
515 to once again automatically extend instructions when necessary.
516
517 This directive is only meaningful when in MIPS 16 mode. Traditional
518 @sc{mips} assemblers do not support this directive.
519
520 @node MIPS insn
521 @section Directive to mark data as an instruction
522
523 @kindex @code{.insn}
524 The @code{.insn} directive tells @code{@value{AS}} that the following
525 data is actually instructions. This makes a difference in MIPS 16 mode:
526 when loading the address of a label which precedes instructions,
527 @code{@value{AS}} automatically adds 1 to the value, so that jumping to
528 the loaded address will do the right thing.
529
530 @node MIPS option stack
531 @section Directives to save and restore options
532
533 @cindex MIPS option stack
534 @kindex @code{.set push}
535 @kindex @code{.set pop}
536 The directives @code{.set push} and @code{.set pop} may be used to save
537 and restore the current settings for all the options which are
538 controlled by @code{.set}. The @code{.set push} directive saves the
539 current settings on a stack. The @code{.set pop} directive pops the
540 stack and restores the settings.
541
542 These directives can be useful inside an macro which must change an
543 option such as the ISA level or instruction reordering but does not want
544 to change the state of the code which invoked the macro.
545
546 Traditional @sc{mips} assemblers do not support these directives.
547
548 @node MIPS ASE instruction generation overrides
549 @section Directives to control generation of MIPS ASE instructions
550
551 @cindex MIPS MIPS-3D instruction generation override
552 @kindex @code{.set mips3d}
553 @kindex @code{.set nomips3d}
554 The directive @code{.set mips3d} makes the assembler accept instructions
555 from the MIPS-3D Application Specific Extension from that point on
556 in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
557 instructions from being accepted.
558
559 @cindex SmartMIPS instruction generation override
560 @kindex @code{.set smartmips}
561 @kindex @code{.set nosmartmips}
562 The directive @code{.set smartmips} makes the assembler accept
563 instructions from the SmartMIPS Application Specific Extension to the
564 MIPS32 @sc{isa} from that point on in the assembly. The
565 @code{.set nosmartmips} directive prevents SmartMIPS instructions from
566 being accepted.
567
568 @cindex MIPS MDMX instruction generation override
569 @kindex @code{.set mdmx}
570 @kindex @code{.set nomdmx}
571 The directive @code{.set mdmx} makes the assembler accept instructions
572 from the MDMX Application Specific Extension from that point on
573 in the assembly. The @code{.set nomdmx} directive prevents MDMX
574 instructions from being accepted.
575
576 @cindex MIPS DSP Release 1 instruction generation override
577 @kindex @code{.set dsp}
578 @kindex @code{.set nodsp}
579 The directive @code{.set dsp} makes the assembler accept instructions
580 from the DSP Release 1 Application Specific Extension from that point
581 on in the assembly. The @code{.set nodsp} directive prevents DSP
582 Release 1 instructions from being accepted.
583
584 @cindex MIPS DSP Release 2 instruction generation override
585 @kindex @code{.set dspr2}
586 @kindex @code{.set nodspr2}
587 The directive @code{.set dspr2} makes the assembler accept instructions
588 from the DSP Release 2 Application Specific Extension from that point
589 on in the assembly. This dirctive implies @code{.set dsp}. The
590 @code{.set nodspr2} directive prevents DSP Release 2 instructions from
591 being accepted.
592
593 @cindex MIPS MT instruction generation override
594 @kindex @code{.set mt}
595 @kindex @code{.set nomt}
596 The directive @code{.set mt} makes the assembler accept instructions
597 from the MT Application Specific Extension from that point on
598 in the assembly. The @code{.set nomt} directive prevents MT
599 instructions from being accepted.
600
601 Traditional @sc{mips} assemblers do not support these directives.
602
603 @node MIPS floating-point
604 @section Directives to override floating-point options
605
606 @cindex Disable floating-point instructions
607 @kindex @code{.set softfloat}
608 @kindex @code{.set hardfloat}
609 The directives @code{.set softfloat} and @code{.set hardfloat} provide
610 finer control of disabling and enabling float-point instructions.
611 These directives always override the default (that hard-float
612 instructions are accepted) or the command-line options
613 (@samp{-msoft-float} and @samp{-mhard-float}).
614
615 @cindex Disable single-precision floating-point operations
616 @kindex @code{.set softfloat}
617 @kindex @code{.set hardfloat}
618 The directives @code{.set singlefloat} and @code{.set doublefloat}
619 provide finer control of disabling and enabling double-precision
620 float-point operations. These directives always override the default
621 (that double-precision operations are accepted) or the command-line
622 options (@samp{-msingle-float} and @samp{-mdouble-float}).
623
624 Traditional @sc{mips} assemblers do not support these directives.
This page took 0.042007 seconds and 5 git commands to generate.