Aarch64 SVE pseudo register support
[deliverable/binutils-gdb.git] / gdb / aarch64-tdep.h
1 /* Common target dependent code for GDB on AArch64 systems.
2
3 Copyright (C) 2009-2018 Free Software Foundation, Inc.
4 Contributed by ARM Ltd.
5
6 This file is part of GDB.
7
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 3 of the License, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program. If not, see <http://www.gnu.org/licenses/>. */
20
21
22 #ifndef AARCH64_TDEP_H
23 #define AARCH64_TDEP_H
24
25 #include "arch/aarch64.h"
26
27 /* Forward declarations. */
28 struct gdbarch;
29 struct regset;
30
31 /* AArch64 Dwarf register numbering. */
32 #define AARCH64_DWARF_X0 0
33 #define AARCH64_DWARF_SP 31
34 #define AARCH64_DWARF_V0 64
35
36 /* Size of integer registers. */
37 #define X_REGISTER_SIZE 8
38 #define B_REGISTER_SIZE 1
39 #define H_REGISTER_SIZE 2
40 #define S_REGISTER_SIZE 4
41 #define D_REGISTER_SIZE 8
42 #define V_REGISTER_SIZE 16
43 #define Q_REGISTER_SIZE 16
44
45 /* Total number of general (X) registers. */
46 #define AARCH64_X_REGISTER_COUNT 32
47 /* Total number of D registers. */
48 #define AARCH64_D_REGISTER_COUNT 32
49
50 /* The maximum number of modified instructions generated for one
51 single-stepped instruction. */
52 #define DISPLACED_MODIFIED_INSNS 1
53
54 /* Target-dependent structure in gdbarch. */
55 struct gdbarch_tdep
56 {
57 /* Lowest address at which instructions will appear. */
58 CORE_ADDR lowest_pc;
59
60 /* Offset to PC value in jump buffer. If this is negative, longjmp
61 support will be disabled. */
62 int jb_pc;
63
64 /* And the size of each entry in the buf. */
65 size_t jb_elt_size;
66
67 /* Types for AdvSISD registers. */
68 struct type *vnq_type;
69 struct type *vnd_type;
70 struct type *vns_type;
71 struct type *vnh_type;
72 struct type *vnb_type;
73 struct type *vnv_type;
74
75 /* syscall record. */
76 int (*aarch64_syscall_record) (struct regcache *regcache, unsigned long svc_number);
77
78 /* The VQ value for SVE targets, or zero if SVE is not supported. */
79 uint64_t vq;
80
81 /* Returns true if the target supports SVE. */
82 bool has_sve () const
83 {
84 return vq != 0;
85 }
86 };
87
88 const target_desc *aarch64_read_description (uint64_t vq);
89
90 extern int aarch64_process_record (struct gdbarch *gdbarch,
91 struct regcache *regcache, CORE_ADDR addr);
92
93 struct displaced_step_closure *
94 aarch64_displaced_step_copy_insn (struct gdbarch *gdbarch,
95 CORE_ADDR from, CORE_ADDR to,
96 struct regcache *regs);
97
98 void aarch64_displaced_step_fixup (struct gdbarch *gdbarch,
99 struct displaced_step_closure *dsc,
100 CORE_ADDR from, CORE_ADDR to,
101 struct regcache *regs);
102
103 int aarch64_displaced_step_hw_singlestep (struct gdbarch *gdbarch,
104 struct displaced_step_closure *closure);
105
106 #endif /* aarch64-tdep.h */
This page took 0.043954 seconds and 5 git commands to generate.