fda2669280ad412dbdf3d40ca906a1643e54c310
[deliverable/binutils-gdb.git] / gdb / arm-tdep.c
1 /* Common target dependent code for GDB on ARM systems.
2
3 Copyright (C) 1988, 1989, 1991, 1992, 1993, 1995, 1996, 1998, 1999, 2000,
4 2001, 2002, 2003, 2004, 2005, 2006, 2007 Free Software Foundation, Inc.
5
6 This file is part of GDB.
7
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program; if not, write to the Free Software
20 Foundation, Inc., 51 Franklin Street, Fifth Floor,
21 Boston, MA 02110-1301, USA. */
22
23 #include <ctype.h> /* XXX for isupper () */
24
25 #include "defs.h"
26 #include "frame.h"
27 #include "inferior.h"
28 #include "gdbcmd.h"
29 #include "gdbcore.h"
30 #include "gdb_string.h"
31 #include "dis-asm.h" /* For register styles. */
32 #include "regcache.h"
33 #include "doublest.h"
34 #include "value.h"
35 #include "arch-utils.h"
36 #include "osabi.h"
37 #include "frame-unwind.h"
38 #include "frame-base.h"
39 #include "trad-frame.h"
40 #include "objfiles.h"
41 #include "dwarf2-frame.h"
42 #include "gdbtypes.h"
43 #include "prologue-value.h"
44 #include "target-descriptions.h"
45 #include "user-regs.h"
46
47 #include "arm-tdep.h"
48 #include "gdb/sim-arm.h"
49
50 #include "elf-bfd.h"
51 #include "coff/internal.h"
52 #include "elf/arm.h"
53
54 #include "gdb_assert.h"
55
56 static int arm_debug;
57
58 /* Macros for setting and testing a bit in a minimal symbol that marks
59 it as Thumb function. The MSB of the minimal symbol's "info" field
60 is used for this purpose.
61
62 MSYMBOL_SET_SPECIAL Actually sets the "special" bit.
63 MSYMBOL_IS_SPECIAL Tests the "special" bit in a minimal symbol. */
64
65 #define MSYMBOL_SET_SPECIAL(msym) \
66 MSYMBOL_INFO (msym) = (char *) (((long) MSYMBOL_INFO (msym)) \
67 | 0x80000000)
68
69 #define MSYMBOL_IS_SPECIAL(msym) \
70 (((long) MSYMBOL_INFO (msym) & 0x80000000) != 0)
71
72 /* The list of available "set arm ..." and "show arm ..." commands. */
73 static struct cmd_list_element *setarmcmdlist = NULL;
74 static struct cmd_list_element *showarmcmdlist = NULL;
75
76 /* The type of floating-point to use. Keep this in sync with enum
77 arm_float_model, and the help string in _initialize_arm_tdep. */
78 static const char *fp_model_strings[] =
79 {
80 "auto",
81 "softfpa",
82 "fpa",
83 "softvfp",
84 "vfp",
85 NULL
86 };
87
88 /* A variable that can be configured by the user. */
89 static enum arm_float_model arm_fp_model = ARM_FLOAT_AUTO;
90 static const char *current_fp_model = "auto";
91
92 /* The ABI to use. Keep this in sync with arm_abi_kind. */
93 static const char *arm_abi_strings[] =
94 {
95 "auto",
96 "APCS",
97 "AAPCS",
98 NULL
99 };
100
101 /* A variable that can be configured by the user. */
102 static enum arm_abi_kind arm_abi_global = ARM_ABI_AUTO;
103 static const char *arm_abi_string = "auto";
104
105 /* Number of different reg name sets (options). */
106 static int num_disassembly_options;
107
108 /* The standard register names, and all the valid aliases for them. */
109 static const struct
110 {
111 const char *name;
112 int regnum;
113 } arm_register_aliases[] = {
114 /* Basic register numbers. */
115 { "r0", 0 },
116 { "r1", 1 },
117 { "r2", 2 },
118 { "r3", 3 },
119 { "r4", 4 },
120 { "r5", 5 },
121 { "r6", 6 },
122 { "r7", 7 },
123 { "r8", 8 },
124 { "r9", 9 },
125 { "r10", 10 },
126 { "r11", 11 },
127 { "r12", 12 },
128 { "r13", 13 },
129 { "r14", 14 },
130 { "r15", 15 },
131 /* Synonyms (argument and variable registers). */
132 { "a1", 0 },
133 { "a2", 1 },
134 { "a3", 2 },
135 { "a4", 3 },
136 { "v1", 4 },
137 { "v2", 5 },
138 { "v3", 6 },
139 { "v4", 7 },
140 { "v5", 8 },
141 { "v6", 9 },
142 { "v7", 10 },
143 { "v8", 11 },
144 /* Other platform-specific names for r9. */
145 { "sb", 9 },
146 { "tr", 9 },
147 /* Special names. */
148 { "ip", 12 },
149 { "sp", 13 },
150 { "lr", 14 },
151 { "pc", 15 },
152 /* Names used by GCC (not listed in the ARM EABI). */
153 { "sl", 10 },
154 { "fp", 11 },
155 /* A special name from the older ATPCS. */
156 { "wr", 7 },
157 };
158
159 static const char *const arm_register_names[] =
160 {"r0", "r1", "r2", "r3", /* 0 1 2 3 */
161 "r4", "r5", "r6", "r7", /* 4 5 6 7 */
162 "r8", "r9", "r10", "r11", /* 8 9 10 11 */
163 "r12", "sp", "lr", "pc", /* 12 13 14 15 */
164 "f0", "f1", "f2", "f3", /* 16 17 18 19 */
165 "f4", "f5", "f6", "f7", /* 20 21 22 23 */
166 "fps", "cpsr" }; /* 24 25 */
167
168 /* Valid register name styles. */
169 static const char **valid_disassembly_styles;
170
171 /* Disassembly style to use. Default to "std" register names. */
172 static const char *disassembly_style;
173
174 /* This is used to keep the bfd arch_info in sync with the disassembly
175 style. */
176 static void set_disassembly_style_sfunc(char *, int,
177 struct cmd_list_element *);
178 static void set_disassembly_style (void);
179
180 static void convert_from_extended (const struct floatformat *, const void *,
181 void *);
182 static void convert_to_extended (const struct floatformat *, void *,
183 const void *);
184
185 struct arm_prologue_cache
186 {
187 /* The stack pointer at the time this frame was created; i.e. the
188 caller's stack pointer when this function was called. It is used
189 to identify this frame. */
190 CORE_ADDR prev_sp;
191
192 /* The frame base for this frame is just prev_sp + frame offset -
193 frame size. FRAMESIZE is the size of this stack frame, and
194 FRAMEOFFSET if the initial offset from the stack pointer (this
195 frame's stack pointer, not PREV_SP) to the frame base. */
196
197 int framesize;
198 int frameoffset;
199
200 /* The register used to hold the frame pointer for this frame. */
201 int framereg;
202
203 /* Saved register offsets. */
204 struct trad_frame_saved_reg *saved_regs;
205 };
206
207 /* Addresses for calling Thumb functions have the bit 0 set.
208 Here are some macros to test, set, or clear bit 0 of addresses. */
209 #define IS_THUMB_ADDR(addr) ((addr) & 1)
210 #define MAKE_THUMB_ADDR(addr) ((addr) | 1)
211 #define UNMAKE_THUMB_ADDR(addr) ((addr) & ~1)
212
213 /* Set to true if the 32-bit mode is in use. */
214
215 int arm_apcs_32 = 1;
216
217 /* Determine if the program counter specified in MEMADDR is in a Thumb
218 function. */
219
220 static int
221 arm_pc_is_thumb (CORE_ADDR memaddr)
222 {
223 struct minimal_symbol *sym;
224
225 /* If bit 0 of the address is set, assume this is a Thumb address. */
226 if (IS_THUMB_ADDR (memaddr))
227 return 1;
228
229 /* Thumb functions have a "special" bit set in minimal symbols. */
230 sym = lookup_minimal_symbol_by_pc (memaddr);
231 if (sym)
232 {
233 return (MSYMBOL_IS_SPECIAL (sym));
234 }
235 else
236 {
237 return 0;
238 }
239 }
240
241 /* Remove useless bits from addresses in a running program. */
242 static CORE_ADDR
243 arm_addr_bits_remove (CORE_ADDR val)
244 {
245 if (arm_apcs_32)
246 return (val & (arm_pc_is_thumb (val) ? 0xfffffffe : 0xfffffffc));
247 else
248 return (val & 0x03fffffc);
249 }
250
251 /* When reading symbols, we need to zap the low bit of the address,
252 which may be set to 1 for Thumb functions. */
253 static CORE_ADDR
254 arm_smash_text_address (CORE_ADDR val)
255 {
256 return val & ~1;
257 }
258
259 /* Analyze a Thumb prologue, looking for a recognizable stack frame
260 and frame pointer. Scan until we encounter a store that could
261 clobber the stack frame unexpectedly, or an unknown instruction. */
262
263 static CORE_ADDR
264 thumb_analyze_prologue (struct gdbarch *gdbarch,
265 CORE_ADDR start, CORE_ADDR limit,
266 struct arm_prologue_cache *cache)
267 {
268 int i;
269 pv_t regs[16];
270 struct pv_area *stack;
271 struct cleanup *back_to;
272 CORE_ADDR offset;
273
274 for (i = 0; i < 16; i++)
275 regs[i] = pv_register (i, 0);
276 stack = make_pv_area (ARM_SP_REGNUM);
277 back_to = make_cleanup_free_pv_area (stack);
278
279 /* The call instruction saved PC in LR, and the current PC is not
280 interesting. Due to this file's conventions, we want the value
281 of LR at this function's entry, not at the call site, so we do
282 not record the save of the PC - when the ARM prologue analyzer
283 has also been converted to the pv mechanism, we could record the
284 save here and remove the hack in prev_register. */
285 regs[ARM_PC_REGNUM] = pv_unknown ();
286
287 while (start < limit)
288 {
289 unsigned short insn;
290
291 insn = read_memory_unsigned_integer (start, 2);
292
293 if ((insn & 0xfe00) == 0xb400) /* push { rlist } */
294 {
295 int regno;
296 int mask;
297 int stop = 0;
298
299 /* Bits 0-7 contain a mask for registers R0-R7. Bit 8 says
300 whether to save LR (R14). */
301 mask = (insn & 0xff) | ((insn & 0x100) << 6);
302
303 /* Calculate offsets of saved R0-R7 and LR. */
304 for (regno = ARM_LR_REGNUM; regno >= 0; regno--)
305 if (mask & (1 << regno))
306 {
307 if (pv_area_store_would_trash (stack, regs[ARM_SP_REGNUM]))
308 {
309 stop = 1;
310 break;
311 }
312
313 regs[ARM_SP_REGNUM] = pv_add_constant (regs[ARM_SP_REGNUM],
314 -4);
315 pv_area_store (stack, regs[ARM_SP_REGNUM], 4, regs[regno]);
316 }
317
318 if (stop)
319 break;
320 }
321 else if ((insn & 0xff00) == 0xb000) /* add sp, #simm OR
322 sub sp, #simm */
323 {
324 offset = (insn & 0x7f) << 2; /* get scaled offset */
325 if (insn & 0x80) /* Check for SUB. */
326 regs[ARM_SP_REGNUM] = pv_add_constant (regs[ARM_SP_REGNUM],
327 -offset);
328 else
329 regs[ARM_SP_REGNUM] = pv_add_constant (regs[ARM_SP_REGNUM],
330 offset);
331 }
332 else if ((insn & 0xff00) == 0xaf00) /* add r7, sp, #imm */
333 regs[THUMB_FP_REGNUM] = pv_add_constant (regs[ARM_SP_REGNUM],
334 (insn & 0xff) << 2);
335 else if ((insn & 0xff00) == 0x4600) /* mov hi, lo or mov lo, hi */
336 {
337 int dst_reg = (insn & 0x7) + ((insn & 0x80) >> 4);
338 int src_reg = (insn & 0x78) >> 3;
339 regs[dst_reg] = regs[src_reg];
340 }
341 else if ((insn & 0xf800) == 0x9000) /* str rd, [sp, #off] */
342 {
343 /* Handle stores to the stack. Normally pushes are used,
344 but with GCC -mtpcs-frame, there may be other stores
345 in the prologue to create the frame. */
346 int regno = (insn >> 8) & 0x7;
347 pv_t addr;
348
349 offset = (insn & 0xff) << 2;
350 addr = pv_add_constant (regs[ARM_SP_REGNUM], offset);
351
352 if (pv_area_store_would_trash (stack, addr))
353 break;
354
355 pv_area_store (stack, addr, 4, regs[regno]);
356 }
357 else
358 {
359 /* We don't know what this instruction is. We're finished
360 scanning. NOTE: Recognizing more safe-to-ignore
361 instructions here will improve support for optimized
362 code. */
363 break;
364 }
365
366 start += 2;
367 }
368
369 if (cache == NULL)
370 {
371 do_cleanups (back_to);
372 return start;
373 }
374
375 /* frameoffset is unused for this unwinder. */
376 cache->frameoffset = 0;
377
378 if (pv_is_register (regs[ARM_FP_REGNUM], ARM_SP_REGNUM))
379 {
380 /* Frame pointer is fp. Frame size is constant. */
381 cache->framereg = ARM_FP_REGNUM;
382 cache->framesize = -regs[ARM_FP_REGNUM].k;
383 }
384 else if (pv_is_register (regs[THUMB_FP_REGNUM], ARM_SP_REGNUM))
385 {
386 /* Frame pointer is r7. Frame size is constant. */
387 cache->framereg = THUMB_FP_REGNUM;
388 cache->framesize = -regs[THUMB_FP_REGNUM].k;
389 }
390 else if (pv_is_register (regs[ARM_SP_REGNUM], ARM_SP_REGNUM))
391 {
392 /* Try the stack pointer... this is a bit desperate. */
393 cache->framereg = ARM_SP_REGNUM;
394 cache->framesize = -regs[ARM_SP_REGNUM].k;
395 }
396 else
397 {
398 /* We're just out of luck. We don't know where the frame is. */
399 cache->framereg = -1;
400 cache->framesize = 0;
401 }
402
403 for (i = 0; i < 16; i++)
404 if (pv_area_find_reg (stack, gdbarch, i, &offset))
405 cache->saved_regs[i].addr = offset;
406
407 do_cleanups (back_to);
408 return start;
409 }
410
411 /* Advance the PC across any function entry prologue instructions to
412 reach some "real" code.
413
414 The APCS (ARM Procedure Call Standard) defines the following
415 prologue:
416
417 mov ip, sp
418 [stmfd sp!, {a1,a2,a3,a4}]
419 stmfd sp!, {...,fp,ip,lr,pc}
420 [stfe f7, [sp, #-12]!]
421 [stfe f6, [sp, #-12]!]
422 [stfe f5, [sp, #-12]!]
423 [stfe f4, [sp, #-12]!]
424 sub fp, ip, #nn @@ nn == 20 or 4 depending on second insn */
425
426 static CORE_ADDR
427 arm_skip_prologue (CORE_ADDR pc)
428 {
429 unsigned long inst;
430 CORE_ADDR skip_pc;
431 CORE_ADDR func_addr, func_end = 0;
432 char *func_name;
433 struct symtab_and_line sal;
434
435 /* If we're in a dummy frame, don't even try to skip the prologue. */
436 if (deprecated_pc_in_call_dummy (pc))
437 return pc;
438
439 /* See what the symbol table says. */
440
441 if (find_pc_partial_function (pc, &func_name, &func_addr, &func_end))
442 {
443 struct symbol *sym;
444
445 /* Found a function. */
446 sym = lookup_symbol (func_name, NULL, VAR_DOMAIN, NULL, NULL);
447 if (sym && SYMBOL_LANGUAGE (sym) != language_asm)
448 {
449 /* Don't use this trick for assembly source files. */
450 sal = find_pc_line (func_addr, 0);
451 if ((sal.line != 0) && (sal.end < func_end))
452 return sal.end;
453 }
454 }
455
456 /* Can't find the prologue end in the symbol table, try it the hard way
457 by disassembling the instructions. */
458
459 /* Like arm_scan_prologue, stop no later than pc + 64. */
460 if (func_end == 0 || func_end > pc + 64)
461 func_end = pc + 64;
462
463 /* Check if this is Thumb code. */
464 if (arm_pc_is_thumb (pc))
465 return thumb_analyze_prologue (current_gdbarch, pc, func_end, NULL);
466
467 for (skip_pc = pc; skip_pc < func_end; skip_pc += 4)
468 {
469 inst = read_memory_unsigned_integer (skip_pc, 4);
470
471 /* "mov ip, sp" is no longer a required part of the prologue. */
472 if (inst == 0xe1a0c00d) /* mov ip, sp */
473 continue;
474
475 if ((inst & 0xfffff000) == 0xe28dc000) /* add ip, sp #n */
476 continue;
477
478 if ((inst & 0xfffff000) == 0xe24dc000) /* sub ip, sp #n */
479 continue;
480
481 /* Some prologues begin with "str lr, [sp, #-4]!". */
482 if (inst == 0xe52de004) /* str lr, [sp, #-4]! */
483 continue;
484
485 if ((inst & 0xfffffff0) == 0xe92d0000) /* stmfd sp!,{a1,a2,a3,a4} */
486 continue;
487
488 if ((inst & 0xfffff800) == 0xe92dd800) /* stmfd sp!,{fp,ip,lr,pc} */
489 continue;
490
491 /* Any insns after this point may float into the code, if it makes
492 for better instruction scheduling, so we skip them only if we
493 find them, but still consider the function to be frame-ful. */
494
495 /* We may have either one sfmfd instruction here, or several stfe
496 insns, depending on the version of floating point code we
497 support. */
498 if ((inst & 0xffbf0fff) == 0xec2d0200) /* sfmfd fn, <cnt>, [sp]! */
499 continue;
500
501 if ((inst & 0xffff8fff) == 0xed6d0103) /* stfe fn, [sp, #-12]! */
502 continue;
503
504 if ((inst & 0xfffff000) == 0xe24cb000) /* sub fp, ip, #nn */
505 continue;
506
507 if ((inst & 0xfffff000) == 0xe24dd000) /* sub sp, sp, #nn */
508 continue;
509
510 if ((inst & 0xffffc000) == 0xe54b0000 || /* strb r(0123),[r11,#-nn] */
511 (inst & 0xffffc0f0) == 0xe14b00b0 || /* strh r(0123),[r11,#-nn] */
512 (inst & 0xffffc000) == 0xe50b0000) /* str r(0123),[r11,#-nn] */
513 continue;
514
515 if ((inst & 0xffffc000) == 0xe5cd0000 || /* strb r(0123),[sp,#nn] */
516 (inst & 0xffffc0f0) == 0xe1cd00b0 || /* strh r(0123),[sp,#nn] */
517 (inst & 0xffffc000) == 0xe58d0000) /* str r(0123),[sp,#nn] */
518 continue;
519
520 /* Un-recognized instruction; stop scanning. */
521 break;
522 }
523
524 return skip_pc; /* End of prologue */
525 }
526
527 /* *INDENT-OFF* */
528 /* Function: thumb_scan_prologue (helper function for arm_scan_prologue)
529 This function decodes a Thumb function prologue to determine:
530 1) the size of the stack frame
531 2) which registers are saved on it
532 3) the offsets of saved regs
533 4) the offset from the stack pointer to the frame pointer
534
535 A typical Thumb function prologue would create this stack frame
536 (offsets relative to FP)
537 old SP -> 24 stack parameters
538 20 LR
539 16 R7
540 R7 -> 0 local variables (16 bytes)
541 SP -> -12 additional stack space (12 bytes)
542 The frame size would thus be 36 bytes, and the frame offset would be
543 12 bytes. The frame register is R7.
544
545 The comments for thumb_skip_prolog() describe the algorithm we use
546 to detect the end of the prolog. */
547 /* *INDENT-ON* */
548
549 static void
550 thumb_scan_prologue (CORE_ADDR prev_pc, struct arm_prologue_cache *cache)
551 {
552 CORE_ADDR prologue_start;
553 CORE_ADDR prologue_end;
554 CORE_ADDR current_pc;
555 /* Which register has been copied to register n? */
556 int saved_reg[16];
557 /* findmask:
558 bit 0 - push { rlist }
559 bit 1 - mov r7, sp OR add r7, sp, #imm (setting of r7)
560 bit 2 - sub sp, #simm OR add sp, #simm (adjusting of sp)
561 */
562 int findmask = 0;
563 int i;
564
565 if (find_pc_partial_function (prev_pc, NULL, &prologue_start, &prologue_end))
566 {
567 struct symtab_and_line sal = find_pc_line (prologue_start, 0);
568
569 if (sal.line == 0) /* no line info, use current PC */
570 prologue_end = prev_pc;
571 else if (sal.end < prologue_end) /* next line begins after fn end */
572 prologue_end = sal.end; /* (probably means no prologue) */
573 }
574 else
575 /* We're in the boondocks: we have no idea where the start of the
576 function is. */
577 return;
578
579 prologue_end = min (prologue_end, prev_pc);
580
581 thumb_analyze_prologue (current_gdbarch, prologue_start, prologue_end,
582 cache);
583 }
584
585 /* This function decodes an ARM function prologue to determine:
586 1) the size of the stack frame
587 2) which registers are saved on it
588 3) the offsets of saved regs
589 4) the offset from the stack pointer to the frame pointer
590 This information is stored in the "extra" fields of the frame_info.
591
592 There are two basic forms for the ARM prologue. The fixed argument
593 function call will look like:
594
595 mov ip, sp
596 stmfd sp!, {fp, ip, lr, pc}
597 sub fp, ip, #4
598 [sub sp, sp, #4]
599
600 Which would create this stack frame (offsets relative to FP):
601 IP -> 4 (caller's stack)
602 FP -> 0 PC (points to address of stmfd instruction + 8 in callee)
603 -4 LR (return address in caller)
604 -8 IP (copy of caller's SP)
605 -12 FP (caller's FP)
606 SP -> -28 Local variables
607
608 The frame size would thus be 32 bytes, and the frame offset would be
609 28 bytes. The stmfd call can also save any of the vN registers it
610 plans to use, which increases the frame size accordingly.
611
612 Note: The stored PC is 8 off of the STMFD instruction that stored it
613 because the ARM Store instructions always store PC + 8 when you read
614 the PC register.
615
616 A variable argument function call will look like:
617
618 mov ip, sp
619 stmfd sp!, {a1, a2, a3, a4}
620 stmfd sp!, {fp, ip, lr, pc}
621 sub fp, ip, #20
622
623 Which would create this stack frame (offsets relative to FP):
624 IP -> 20 (caller's stack)
625 16 A4
626 12 A3
627 8 A2
628 4 A1
629 FP -> 0 PC (points to address of stmfd instruction + 8 in callee)
630 -4 LR (return address in caller)
631 -8 IP (copy of caller's SP)
632 -12 FP (caller's FP)
633 SP -> -28 Local variables
634
635 The frame size would thus be 48 bytes, and the frame offset would be
636 28 bytes.
637
638 There is another potential complication, which is that the optimizer
639 will try to separate the store of fp in the "stmfd" instruction from
640 the "sub fp, ip, #NN" instruction. Almost anything can be there, so
641 we just key on the stmfd, and then scan for the "sub fp, ip, #NN"...
642
643 Also, note, the original version of the ARM toolchain claimed that there
644 should be an
645
646 instruction at the end of the prologue. I have never seen GCC produce
647 this, and the ARM docs don't mention it. We still test for it below in
648 case it happens...
649
650 */
651
652 static void
653 arm_scan_prologue (struct frame_info *next_frame, struct arm_prologue_cache *cache)
654 {
655 int regno, sp_offset, fp_offset, ip_offset;
656 CORE_ADDR prologue_start, prologue_end, current_pc;
657 CORE_ADDR prev_pc = frame_pc_unwind (next_frame);
658
659 /* Assume there is no frame until proven otherwise. */
660 cache->framereg = ARM_SP_REGNUM;
661 cache->framesize = 0;
662 cache->frameoffset = 0;
663
664 /* Check for Thumb prologue. */
665 if (arm_pc_is_thumb (prev_pc))
666 {
667 thumb_scan_prologue (prev_pc, cache);
668 return;
669 }
670
671 /* Find the function prologue. If we can't find the function in
672 the symbol table, peek in the stack frame to find the PC. */
673 if (find_pc_partial_function (prev_pc, NULL, &prologue_start, &prologue_end))
674 {
675 /* One way to find the end of the prologue (which works well
676 for unoptimized code) is to do the following:
677
678 struct symtab_and_line sal = find_pc_line (prologue_start, 0);
679
680 if (sal.line == 0)
681 prologue_end = prev_pc;
682 else if (sal.end < prologue_end)
683 prologue_end = sal.end;
684
685 This mechanism is very accurate so long as the optimizer
686 doesn't move any instructions from the function body into the
687 prologue. If this happens, sal.end will be the last
688 instruction in the first hunk of prologue code just before
689 the first instruction that the scheduler has moved from
690 the body to the prologue.
691
692 In order to make sure that we scan all of the prologue
693 instructions, we use a slightly less accurate mechanism which
694 may scan more than necessary. To help compensate for this
695 lack of accuracy, the prologue scanning loop below contains
696 several clauses which'll cause the loop to terminate early if
697 an implausible prologue instruction is encountered.
698
699 The expression
700
701 prologue_start + 64
702
703 is a suitable endpoint since it accounts for the largest
704 possible prologue plus up to five instructions inserted by
705 the scheduler. */
706
707 if (prologue_end > prologue_start + 64)
708 {
709 prologue_end = prologue_start + 64; /* See above. */
710 }
711 }
712 else
713 {
714 /* We have no symbol information. Our only option is to assume this
715 function has a standard stack frame and the normal frame register.
716 Then, we can find the value of our frame pointer on entrance to
717 the callee (or at the present moment if this is the innermost frame).
718 The value stored there should be the address of the stmfd + 8. */
719 CORE_ADDR frame_loc;
720 LONGEST return_value;
721
722 frame_loc = frame_unwind_register_unsigned (next_frame, ARM_FP_REGNUM);
723 if (!safe_read_memory_integer (frame_loc, 4, &return_value))
724 return;
725 else
726 {
727 prologue_start = ADDR_BITS_REMOVE (return_value) - 8;
728 prologue_end = prologue_start + 64; /* See above. */
729 }
730 }
731
732 if (prev_pc < prologue_end)
733 prologue_end = prev_pc;
734
735 /* Now search the prologue looking for instructions that set up the
736 frame pointer, adjust the stack pointer, and save registers.
737
738 Be careful, however, and if it doesn't look like a prologue,
739 don't try to scan it. If, for instance, a frameless function
740 begins with stmfd sp!, then we will tell ourselves there is
741 a frame, which will confuse stack traceback, as well as "finish"
742 and other operations that rely on a knowledge of the stack
743 traceback.
744
745 In the APCS, the prologue should start with "mov ip, sp" so
746 if we don't see this as the first insn, we will stop.
747
748 [Note: This doesn't seem to be true any longer, so it's now an
749 optional part of the prologue. - Kevin Buettner, 2001-11-20]
750
751 [Note further: The "mov ip,sp" only seems to be missing in
752 frameless functions at optimization level "-O2" or above,
753 in which case it is often (but not always) replaced by
754 "str lr, [sp, #-4]!". - Michael Snyder, 2002-04-23] */
755
756 sp_offset = fp_offset = ip_offset = 0;
757
758 for (current_pc = prologue_start;
759 current_pc < prologue_end;
760 current_pc += 4)
761 {
762 unsigned int insn = read_memory_unsigned_integer (current_pc, 4);
763
764 if (insn == 0xe1a0c00d) /* mov ip, sp */
765 {
766 ip_offset = 0;
767 continue;
768 }
769 else if ((insn & 0xfffff000) == 0xe28dc000) /* add ip, sp #n */
770 {
771 unsigned imm = insn & 0xff; /* immediate value */
772 unsigned rot = (insn & 0xf00) >> 7; /* rotate amount */
773 imm = (imm >> rot) | (imm << (32 - rot));
774 ip_offset = imm;
775 continue;
776 }
777 else if ((insn & 0xfffff000) == 0xe24dc000) /* sub ip, sp #n */
778 {
779 unsigned imm = insn & 0xff; /* immediate value */
780 unsigned rot = (insn & 0xf00) >> 7; /* rotate amount */
781 imm = (imm >> rot) | (imm << (32 - rot));
782 ip_offset = -imm;
783 continue;
784 }
785 else if (insn == 0xe52de004) /* str lr, [sp, #-4]! */
786 {
787 sp_offset -= 4;
788 cache->saved_regs[ARM_LR_REGNUM].addr = sp_offset;
789 continue;
790 }
791 else if ((insn & 0xffff0000) == 0xe92d0000)
792 /* stmfd sp!, {..., fp, ip, lr, pc}
793 or
794 stmfd sp!, {a1, a2, a3, a4} */
795 {
796 int mask = insn & 0xffff;
797
798 /* Calculate offsets of saved registers. */
799 for (regno = ARM_PC_REGNUM; regno >= 0; regno--)
800 if (mask & (1 << regno))
801 {
802 sp_offset -= 4;
803 cache->saved_regs[regno].addr = sp_offset;
804 }
805 }
806 else if ((insn & 0xffffc000) == 0xe54b0000 || /* strb rx,[r11,#-n] */
807 (insn & 0xffffc0f0) == 0xe14b00b0 || /* strh rx,[r11,#-n] */
808 (insn & 0xffffc000) == 0xe50b0000) /* str rx,[r11,#-n] */
809 {
810 /* No need to add this to saved_regs -- it's just an arg reg. */
811 continue;
812 }
813 else if ((insn & 0xffffc000) == 0xe5cd0000 || /* strb rx,[sp,#n] */
814 (insn & 0xffffc0f0) == 0xe1cd00b0 || /* strh rx,[sp,#n] */
815 (insn & 0xffffc000) == 0xe58d0000) /* str rx,[sp,#n] */
816 {
817 /* No need to add this to saved_regs -- it's just an arg reg. */
818 continue;
819 }
820 else if ((insn & 0xfffff000) == 0xe24cb000) /* sub fp, ip #n */
821 {
822 unsigned imm = insn & 0xff; /* immediate value */
823 unsigned rot = (insn & 0xf00) >> 7; /* rotate amount */
824 imm = (imm >> rot) | (imm << (32 - rot));
825 fp_offset = -imm + ip_offset;
826 cache->framereg = ARM_FP_REGNUM;
827 }
828 else if ((insn & 0xfffff000) == 0xe24dd000) /* sub sp, sp #n */
829 {
830 unsigned imm = insn & 0xff; /* immediate value */
831 unsigned rot = (insn & 0xf00) >> 7; /* rotate amount */
832 imm = (imm >> rot) | (imm << (32 - rot));
833 sp_offset -= imm;
834 }
835 else if ((insn & 0xffff7fff) == 0xed6d0103 /* stfe f?, [sp, -#c]! */
836 && gdbarch_tdep (current_gdbarch)->have_fpa_registers)
837 {
838 sp_offset -= 12;
839 regno = ARM_F0_REGNUM + ((insn >> 12) & 0x07);
840 cache->saved_regs[regno].addr = sp_offset;
841 }
842 else if ((insn & 0xffbf0fff) == 0xec2d0200 /* sfmfd f0, 4, [sp!] */
843 && gdbarch_tdep (current_gdbarch)->have_fpa_registers)
844 {
845 int n_saved_fp_regs;
846 unsigned int fp_start_reg, fp_bound_reg;
847
848 if ((insn & 0x800) == 0x800) /* N0 is set */
849 {
850 if ((insn & 0x40000) == 0x40000) /* N1 is set */
851 n_saved_fp_regs = 3;
852 else
853 n_saved_fp_regs = 1;
854 }
855 else
856 {
857 if ((insn & 0x40000) == 0x40000) /* N1 is set */
858 n_saved_fp_regs = 2;
859 else
860 n_saved_fp_regs = 4;
861 }
862
863 fp_start_reg = ARM_F0_REGNUM + ((insn >> 12) & 0x7);
864 fp_bound_reg = fp_start_reg + n_saved_fp_regs;
865 for (; fp_start_reg < fp_bound_reg; fp_start_reg++)
866 {
867 sp_offset -= 12;
868 cache->saved_regs[fp_start_reg++].addr = sp_offset;
869 }
870 }
871 else if ((insn & 0xf0000000) != 0xe0000000)
872 break; /* Condition not true, exit early */
873 else if ((insn & 0xfe200000) == 0xe8200000) /* ldm? */
874 break; /* Don't scan past a block load */
875 else
876 /* The optimizer might shove anything into the prologue,
877 so we just skip what we don't recognize. */
878 continue;
879 }
880
881 /* The frame size is just the negative of the offset (from the
882 original SP) of the last thing thing we pushed on the stack.
883 The frame offset is [new FP] - [new SP]. */
884 cache->framesize = -sp_offset;
885 if (cache->framereg == ARM_FP_REGNUM)
886 cache->frameoffset = fp_offset - sp_offset;
887 else
888 cache->frameoffset = 0;
889 }
890
891 static struct arm_prologue_cache *
892 arm_make_prologue_cache (struct frame_info *next_frame)
893 {
894 int reg;
895 struct arm_prologue_cache *cache;
896 CORE_ADDR unwound_fp;
897
898 cache = FRAME_OBSTACK_ZALLOC (struct arm_prologue_cache);
899 cache->saved_regs = trad_frame_alloc_saved_regs (next_frame);
900
901 arm_scan_prologue (next_frame, cache);
902
903 unwound_fp = frame_unwind_register_unsigned (next_frame, cache->framereg);
904 if (unwound_fp == 0)
905 return cache;
906
907 cache->prev_sp = unwound_fp + cache->framesize - cache->frameoffset;
908
909 /* Calculate actual addresses of saved registers using offsets
910 determined by arm_scan_prologue. */
911 for (reg = 0; reg < NUM_REGS; reg++)
912 if (trad_frame_addr_p (cache->saved_regs, reg))
913 cache->saved_regs[reg].addr += cache->prev_sp;
914
915 return cache;
916 }
917
918 /* Our frame ID for a normal frame is the current function's starting PC
919 and the caller's SP when we were called. */
920
921 static void
922 arm_prologue_this_id (struct frame_info *next_frame,
923 void **this_cache,
924 struct frame_id *this_id)
925 {
926 struct arm_prologue_cache *cache;
927 struct frame_id id;
928 CORE_ADDR func;
929
930 if (*this_cache == NULL)
931 *this_cache = arm_make_prologue_cache (next_frame);
932 cache = *this_cache;
933
934 func = frame_func_unwind (next_frame, NORMAL_FRAME);
935
936 /* This is meant to halt the backtrace at "_start". Make sure we
937 don't halt it at a generic dummy frame. */
938 if (func <= LOWEST_PC)
939 return;
940
941 /* If we've hit a wall, stop. */
942 if (cache->prev_sp == 0)
943 return;
944
945 id = frame_id_build (cache->prev_sp, func);
946 *this_id = id;
947 }
948
949 static void
950 arm_prologue_prev_register (struct frame_info *next_frame,
951 void **this_cache,
952 int prev_regnum,
953 int *optimized,
954 enum lval_type *lvalp,
955 CORE_ADDR *addrp,
956 int *realnump,
957 gdb_byte *valuep)
958 {
959 struct arm_prologue_cache *cache;
960
961 if (*this_cache == NULL)
962 *this_cache = arm_make_prologue_cache (next_frame);
963 cache = *this_cache;
964
965 /* If we are asked to unwind the PC, then we need to return the LR
966 instead. The saved value of PC points into this frame's
967 prologue, not the next frame's resume location. */
968 if (prev_regnum == ARM_PC_REGNUM)
969 prev_regnum = ARM_LR_REGNUM;
970
971 /* SP is generally not saved to the stack, but this frame is
972 identified by NEXT_FRAME's stack pointer at the time of the call.
973 The value was already reconstructed into PREV_SP. */
974 if (prev_regnum == ARM_SP_REGNUM)
975 {
976 *lvalp = not_lval;
977 if (valuep)
978 store_unsigned_integer (valuep, 4, cache->prev_sp);
979 return;
980 }
981
982 trad_frame_get_prev_register (next_frame, cache->saved_regs, prev_regnum,
983 optimized, lvalp, addrp, realnump, valuep);
984 }
985
986 struct frame_unwind arm_prologue_unwind = {
987 NORMAL_FRAME,
988 arm_prologue_this_id,
989 arm_prologue_prev_register
990 };
991
992 static const struct frame_unwind *
993 arm_prologue_unwind_sniffer (struct frame_info *next_frame)
994 {
995 return &arm_prologue_unwind;
996 }
997
998 static struct arm_prologue_cache *
999 arm_make_stub_cache (struct frame_info *next_frame)
1000 {
1001 int reg;
1002 struct arm_prologue_cache *cache;
1003 CORE_ADDR unwound_fp;
1004
1005 cache = FRAME_OBSTACK_ZALLOC (struct arm_prologue_cache);
1006 cache->saved_regs = trad_frame_alloc_saved_regs (next_frame);
1007
1008 cache->prev_sp = frame_unwind_register_unsigned (next_frame, ARM_SP_REGNUM);
1009
1010 return cache;
1011 }
1012
1013 /* Our frame ID for a stub frame is the current SP and LR. */
1014
1015 static void
1016 arm_stub_this_id (struct frame_info *next_frame,
1017 void **this_cache,
1018 struct frame_id *this_id)
1019 {
1020 struct arm_prologue_cache *cache;
1021
1022 if (*this_cache == NULL)
1023 *this_cache = arm_make_stub_cache (next_frame);
1024 cache = *this_cache;
1025
1026 *this_id = frame_id_build (cache->prev_sp,
1027 frame_pc_unwind (next_frame));
1028 }
1029
1030 struct frame_unwind arm_stub_unwind = {
1031 NORMAL_FRAME,
1032 arm_stub_this_id,
1033 arm_prologue_prev_register
1034 };
1035
1036 static const struct frame_unwind *
1037 arm_stub_unwind_sniffer (struct frame_info *next_frame)
1038 {
1039 CORE_ADDR addr_in_block;
1040 char dummy[4];
1041
1042 addr_in_block = frame_unwind_address_in_block (next_frame, NORMAL_FRAME);
1043 if (in_plt_section (addr_in_block, NULL)
1044 || target_read_memory (frame_pc_unwind (next_frame), dummy, 4) != 0)
1045 return &arm_stub_unwind;
1046
1047 return NULL;
1048 }
1049
1050 static CORE_ADDR
1051 arm_normal_frame_base (struct frame_info *next_frame, void **this_cache)
1052 {
1053 struct arm_prologue_cache *cache;
1054
1055 if (*this_cache == NULL)
1056 *this_cache = arm_make_prologue_cache (next_frame);
1057 cache = *this_cache;
1058
1059 return cache->prev_sp + cache->frameoffset - cache->framesize;
1060 }
1061
1062 struct frame_base arm_normal_base = {
1063 &arm_prologue_unwind,
1064 arm_normal_frame_base,
1065 arm_normal_frame_base,
1066 arm_normal_frame_base
1067 };
1068
1069 /* Assuming NEXT_FRAME->prev is a dummy, return the frame ID of that
1070 dummy frame. The frame ID's base needs to match the TOS value
1071 saved by save_dummy_frame_tos() and returned from
1072 arm_push_dummy_call, and the PC needs to match the dummy frame's
1073 breakpoint. */
1074
1075 static struct frame_id
1076 arm_unwind_dummy_id (struct gdbarch *gdbarch, struct frame_info *next_frame)
1077 {
1078 return frame_id_build (frame_unwind_register_unsigned (next_frame, ARM_SP_REGNUM),
1079 frame_pc_unwind (next_frame));
1080 }
1081
1082 /* Given THIS_FRAME, find the previous frame's resume PC (which will
1083 be used to construct the previous frame's ID, after looking up the
1084 containing function). */
1085
1086 static CORE_ADDR
1087 arm_unwind_pc (struct gdbarch *gdbarch, struct frame_info *this_frame)
1088 {
1089 CORE_ADDR pc;
1090 pc = frame_unwind_register_unsigned (this_frame, ARM_PC_REGNUM);
1091 return arm_addr_bits_remove (pc);
1092 }
1093
1094 static CORE_ADDR
1095 arm_unwind_sp (struct gdbarch *gdbarch, struct frame_info *this_frame)
1096 {
1097 return frame_unwind_register_unsigned (this_frame, ARM_SP_REGNUM);
1098 }
1099
1100 /* When arguments must be pushed onto the stack, they go on in reverse
1101 order. The code below implements a FILO (stack) to do this. */
1102
1103 struct stack_item
1104 {
1105 int len;
1106 struct stack_item *prev;
1107 void *data;
1108 };
1109
1110 static struct stack_item *
1111 push_stack_item (struct stack_item *prev, void *contents, int len)
1112 {
1113 struct stack_item *si;
1114 si = xmalloc (sizeof (struct stack_item));
1115 si->data = xmalloc (len);
1116 si->len = len;
1117 si->prev = prev;
1118 memcpy (si->data, contents, len);
1119 return si;
1120 }
1121
1122 static struct stack_item *
1123 pop_stack_item (struct stack_item *si)
1124 {
1125 struct stack_item *dead = si;
1126 si = si->prev;
1127 xfree (dead->data);
1128 xfree (dead);
1129 return si;
1130 }
1131
1132
1133 /* Return the alignment (in bytes) of the given type. */
1134
1135 static int
1136 arm_type_align (struct type *t)
1137 {
1138 int n;
1139 int align;
1140 int falign;
1141
1142 t = check_typedef (t);
1143 switch (TYPE_CODE (t))
1144 {
1145 default:
1146 /* Should never happen. */
1147 internal_error (__FILE__, __LINE__, _("unknown type alignment"));
1148 return 4;
1149
1150 case TYPE_CODE_PTR:
1151 case TYPE_CODE_ENUM:
1152 case TYPE_CODE_INT:
1153 case TYPE_CODE_FLT:
1154 case TYPE_CODE_SET:
1155 case TYPE_CODE_RANGE:
1156 case TYPE_CODE_BITSTRING:
1157 case TYPE_CODE_REF:
1158 case TYPE_CODE_CHAR:
1159 case TYPE_CODE_BOOL:
1160 return TYPE_LENGTH (t);
1161
1162 case TYPE_CODE_ARRAY:
1163 case TYPE_CODE_COMPLEX:
1164 /* TODO: What about vector types? */
1165 return arm_type_align (TYPE_TARGET_TYPE (t));
1166
1167 case TYPE_CODE_STRUCT:
1168 case TYPE_CODE_UNION:
1169 align = 1;
1170 for (n = 0; n < TYPE_NFIELDS (t); n++)
1171 {
1172 falign = arm_type_align (TYPE_FIELD_TYPE (t, n));
1173 if (falign > align)
1174 align = falign;
1175 }
1176 return align;
1177 }
1178 }
1179
1180 /* We currently only support passing parameters in integer registers. This
1181 conforms with GCC's default model. Several other variants exist and
1182 we should probably support some of them based on the selected ABI. */
1183
1184 static CORE_ADDR
1185 arm_push_dummy_call (struct gdbarch *gdbarch, struct value *function,
1186 struct regcache *regcache, CORE_ADDR bp_addr, int nargs,
1187 struct value **args, CORE_ADDR sp, int struct_return,
1188 CORE_ADDR struct_addr)
1189 {
1190 int argnum;
1191 int argreg;
1192 int nstack;
1193 struct stack_item *si = NULL;
1194
1195 /* Set the return address. For the ARM, the return breakpoint is
1196 always at BP_ADDR. */
1197 /* XXX Fix for Thumb. */
1198 regcache_cooked_write_unsigned (regcache, ARM_LR_REGNUM, bp_addr);
1199
1200 /* Walk through the list of args and determine how large a temporary
1201 stack is required. Need to take care here as structs may be
1202 passed on the stack, and we have to to push them. */
1203 nstack = 0;
1204
1205 argreg = ARM_A1_REGNUM;
1206 nstack = 0;
1207
1208 /* The struct_return pointer occupies the first parameter
1209 passing register. */
1210 if (struct_return)
1211 {
1212 if (arm_debug)
1213 fprintf_unfiltered (gdb_stdlog, "struct return in %s = 0x%s\n",
1214 REGISTER_NAME (argreg), paddr (struct_addr));
1215 regcache_cooked_write_unsigned (regcache, argreg, struct_addr);
1216 argreg++;
1217 }
1218
1219 for (argnum = 0; argnum < nargs; argnum++)
1220 {
1221 int len;
1222 struct type *arg_type;
1223 struct type *target_type;
1224 enum type_code typecode;
1225 bfd_byte *val;
1226 int align;
1227
1228 arg_type = check_typedef (value_type (args[argnum]));
1229 len = TYPE_LENGTH (arg_type);
1230 target_type = TYPE_TARGET_TYPE (arg_type);
1231 typecode = TYPE_CODE (arg_type);
1232 val = value_contents_writeable (args[argnum]);
1233
1234 align = arm_type_align (arg_type);
1235 /* Round alignment up to a whole number of words. */
1236 align = (align + INT_REGISTER_SIZE - 1) & ~(INT_REGISTER_SIZE - 1);
1237 /* Different ABIs have different maximum alignments. */
1238 if (gdbarch_tdep (gdbarch)->arm_abi == ARM_ABI_APCS)
1239 {
1240 /* The APCS ABI only requires word alignment. */
1241 align = INT_REGISTER_SIZE;
1242 }
1243 else
1244 {
1245 /* The AAPCS requires at most doubleword alignment. */
1246 if (align > INT_REGISTER_SIZE * 2)
1247 align = INT_REGISTER_SIZE * 2;
1248 }
1249
1250 /* Push stack padding for dowubleword alignment. */
1251 if (nstack & (align - 1))
1252 {
1253 si = push_stack_item (si, val, INT_REGISTER_SIZE);
1254 nstack += INT_REGISTER_SIZE;
1255 }
1256
1257 /* Doubleword aligned quantities must go in even register pairs. */
1258 if (argreg <= ARM_LAST_ARG_REGNUM
1259 && align > INT_REGISTER_SIZE
1260 && argreg & 1)
1261 argreg++;
1262
1263 /* If the argument is a pointer to a function, and it is a
1264 Thumb function, create a LOCAL copy of the value and set
1265 the THUMB bit in it. */
1266 if (TYPE_CODE_PTR == typecode
1267 && target_type != NULL
1268 && TYPE_CODE_FUNC == TYPE_CODE (target_type))
1269 {
1270 CORE_ADDR regval = extract_unsigned_integer (val, len);
1271 if (arm_pc_is_thumb (regval))
1272 {
1273 val = alloca (len);
1274 store_unsigned_integer (val, len, MAKE_THUMB_ADDR (regval));
1275 }
1276 }
1277
1278 /* Copy the argument to general registers or the stack in
1279 register-sized pieces. Large arguments are split between
1280 registers and stack. */
1281 while (len > 0)
1282 {
1283 int partial_len = len < DEPRECATED_REGISTER_SIZE ? len : DEPRECATED_REGISTER_SIZE;
1284
1285 if (argreg <= ARM_LAST_ARG_REGNUM)
1286 {
1287 /* The argument is being passed in a general purpose
1288 register. */
1289 CORE_ADDR regval = extract_unsigned_integer (val, partial_len);
1290 if (arm_debug)
1291 fprintf_unfiltered (gdb_stdlog, "arg %d in %s = 0x%s\n",
1292 argnum, REGISTER_NAME (argreg),
1293 phex (regval, DEPRECATED_REGISTER_SIZE));
1294 regcache_cooked_write_unsigned (regcache, argreg, regval);
1295 argreg++;
1296 }
1297 else
1298 {
1299 /* Push the arguments onto the stack. */
1300 if (arm_debug)
1301 fprintf_unfiltered (gdb_stdlog, "arg %d @ sp + %d\n",
1302 argnum, nstack);
1303 si = push_stack_item (si, val, DEPRECATED_REGISTER_SIZE);
1304 nstack += DEPRECATED_REGISTER_SIZE;
1305 }
1306
1307 len -= partial_len;
1308 val += partial_len;
1309 }
1310 }
1311 /* If we have an odd number of words to push, then decrement the stack
1312 by one word now, so first stack argument will be dword aligned. */
1313 if (nstack & 4)
1314 sp -= 4;
1315
1316 while (si)
1317 {
1318 sp -= si->len;
1319 write_memory (sp, si->data, si->len);
1320 si = pop_stack_item (si);
1321 }
1322
1323 /* Finally, update teh SP register. */
1324 regcache_cooked_write_unsigned (regcache, ARM_SP_REGNUM, sp);
1325
1326 return sp;
1327 }
1328
1329
1330 /* Always align the frame to an 8-byte boundary. This is required on
1331 some platforms and harmless on the rest. */
1332
1333 static CORE_ADDR
1334 arm_frame_align (struct gdbarch *gdbarch, CORE_ADDR sp)
1335 {
1336 /* Align the stack to eight bytes. */
1337 return sp & ~ (CORE_ADDR) 7;
1338 }
1339
1340 static void
1341 print_fpu_flags (int flags)
1342 {
1343 if (flags & (1 << 0))
1344 fputs ("IVO ", stdout);
1345 if (flags & (1 << 1))
1346 fputs ("DVZ ", stdout);
1347 if (flags & (1 << 2))
1348 fputs ("OFL ", stdout);
1349 if (flags & (1 << 3))
1350 fputs ("UFL ", stdout);
1351 if (flags & (1 << 4))
1352 fputs ("INX ", stdout);
1353 putchar ('\n');
1354 }
1355
1356 /* Print interesting information about the floating point processor
1357 (if present) or emulator. */
1358 static void
1359 arm_print_float_info (struct gdbarch *gdbarch, struct ui_file *file,
1360 struct frame_info *frame, const char *args)
1361 {
1362 unsigned long status = read_register (ARM_FPS_REGNUM);
1363 int type;
1364
1365 type = (status >> 24) & 127;
1366 if (status & (1 << 31))
1367 printf (_("Hardware FPU type %d\n"), type);
1368 else
1369 printf (_("Software FPU type %d\n"), type);
1370 /* i18n: [floating point unit] mask */
1371 fputs (_("mask: "), stdout);
1372 print_fpu_flags (status >> 16);
1373 /* i18n: [floating point unit] flags */
1374 fputs (_("flags: "), stdout);
1375 print_fpu_flags (status);
1376 }
1377
1378 /* Return the GDB type object for the "standard" data type of data in
1379 register N. */
1380
1381 static struct type *
1382 arm_register_type (struct gdbarch *gdbarch, int regnum)
1383 {
1384 if (regnum >= ARM_F0_REGNUM && regnum < ARM_F0_REGNUM + NUM_FREGS)
1385 return builtin_type_arm_ext;
1386 else if (regnum == ARM_SP_REGNUM)
1387 return builtin_type_void_data_ptr;
1388 else if (regnum == ARM_PC_REGNUM)
1389 return builtin_type_void_func_ptr;
1390 else if (regnum >= ARRAY_SIZE (arm_register_names))
1391 /* These registers are only supported on targets which supply
1392 an XML description. */
1393 return builtin_type_int0;
1394 else
1395 return builtin_type_uint32;
1396 }
1397
1398 /* Map a DWARF register REGNUM onto the appropriate GDB register
1399 number. */
1400
1401 static int
1402 arm_dwarf_reg_to_regnum (int reg)
1403 {
1404 /* Core integer regs. */
1405 if (reg >= 0 && reg <= 15)
1406 return reg;
1407
1408 /* Legacy FPA encoding. These were once used in a way which
1409 overlapped with VFP register numbering, so their use is
1410 discouraged, but GDB doesn't support the ARM toolchain
1411 which used them for VFP. */
1412 if (reg >= 16 && reg <= 23)
1413 return ARM_F0_REGNUM + reg - 16;
1414
1415 /* New assignments for the FPA registers. */
1416 if (reg >= 96 && reg <= 103)
1417 return ARM_F0_REGNUM + reg - 96;
1418
1419 /* WMMX register assignments. */
1420 if (reg >= 104 && reg <= 111)
1421 return ARM_WCGR0_REGNUM + reg - 104;
1422
1423 if (reg >= 112 && reg <= 127)
1424 return ARM_WR0_REGNUM + reg - 112;
1425
1426 if (reg >= 192 && reg <= 199)
1427 return ARM_WC0_REGNUM + reg - 192;
1428
1429 return -1;
1430 }
1431
1432 /* Map GDB internal REGNUM onto the Arm simulator register numbers. */
1433 static int
1434 arm_register_sim_regno (int regnum)
1435 {
1436 int reg = regnum;
1437 gdb_assert (reg >= 0 && reg < NUM_REGS);
1438
1439 if (regnum >= ARM_WR0_REGNUM && regnum <= ARM_WR15_REGNUM)
1440 return regnum - ARM_WR0_REGNUM + SIM_ARM_IWMMXT_COP0R0_REGNUM;
1441
1442 if (regnum >= ARM_WC0_REGNUM && regnum <= ARM_WC7_REGNUM)
1443 return regnum - ARM_WC0_REGNUM + SIM_ARM_IWMMXT_COP1R0_REGNUM;
1444
1445 if (regnum >= ARM_WCGR0_REGNUM && regnum <= ARM_WCGR7_REGNUM)
1446 return regnum - ARM_WCGR0_REGNUM + SIM_ARM_IWMMXT_COP1R8_REGNUM;
1447
1448 if (reg < NUM_GREGS)
1449 return SIM_ARM_R0_REGNUM + reg;
1450 reg -= NUM_GREGS;
1451
1452 if (reg < NUM_FREGS)
1453 return SIM_ARM_FP0_REGNUM + reg;
1454 reg -= NUM_FREGS;
1455
1456 if (reg < NUM_SREGS)
1457 return SIM_ARM_FPS_REGNUM + reg;
1458 reg -= NUM_SREGS;
1459
1460 internal_error (__FILE__, __LINE__, _("Bad REGNUM %d"), regnum);
1461 }
1462
1463 /* NOTE: cagney/2001-08-20: Both convert_from_extended() and
1464 convert_to_extended() use floatformat_arm_ext_littlebyte_bigword.
1465 It is thought that this is is the floating-point register format on
1466 little-endian systems. */
1467
1468 static void
1469 convert_from_extended (const struct floatformat *fmt, const void *ptr,
1470 void *dbl)
1471 {
1472 DOUBLEST d;
1473 if (TARGET_BYTE_ORDER == BFD_ENDIAN_BIG)
1474 floatformat_to_doublest (&floatformat_arm_ext_big, ptr, &d);
1475 else
1476 floatformat_to_doublest (&floatformat_arm_ext_littlebyte_bigword,
1477 ptr, &d);
1478 floatformat_from_doublest (fmt, &d, dbl);
1479 }
1480
1481 static void
1482 convert_to_extended (const struct floatformat *fmt, void *dbl, const void *ptr)
1483 {
1484 DOUBLEST d;
1485 floatformat_to_doublest (fmt, ptr, &d);
1486 if (TARGET_BYTE_ORDER == BFD_ENDIAN_BIG)
1487 floatformat_from_doublest (&floatformat_arm_ext_big, &d, dbl);
1488 else
1489 floatformat_from_doublest (&floatformat_arm_ext_littlebyte_bigword,
1490 &d, dbl);
1491 }
1492
1493 static int
1494 condition_true (unsigned long cond, unsigned long status_reg)
1495 {
1496 if (cond == INST_AL || cond == INST_NV)
1497 return 1;
1498
1499 switch (cond)
1500 {
1501 case INST_EQ:
1502 return ((status_reg & FLAG_Z) != 0);
1503 case INST_NE:
1504 return ((status_reg & FLAG_Z) == 0);
1505 case INST_CS:
1506 return ((status_reg & FLAG_C) != 0);
1507 case INST_CC:
1508 return ((status_reg & FLAG_C) == 0);
1509 case INST_MI:
1510 return ((status_reg & FLAG_N) != 0);
1511 case INST_PL:
1512 return ((status_reg & FLAG_N) == 0);
1513 case INST_VS:
1514 return ((status_reg & FLAG_V) != 0);
1515 case INST_VC:
1516 return ((status_reg & FLAG_V) == 0);
1517 case INST_HI:
1518 return ((status_reg & (FLAG_C | FLAG_Z)) == FLAG_C);
1519 case INST_LS:
1520 return ((status_reg & (FLAG_C | FLAG_Z)) != FLAG_C);
1521 case INST_GE:
1522 return (((status_reg & FLAG_N) == 0) == ((status_reg & FLAG_V) == 0));
1523 case INST_LT:
1524 return (((status_reg & FLAG_N) == 0) != ((status_reg & FLAG_V) == 0));
1525 case INST_GT:
1526 return (((status_reg & FLAG_Z) == 0) &&
1527 (((status_reg & FLAG_N) == 0) == ((status_reg & FLAG_V) == 0)));
1528 case INST_LE:
1529 return (((status_reg & FLAG_Z) != 0) ||
1530 (((status_reg & FLAG_N) == 0) != ((status_reg & FLAG_V) == 0)));
1531 }
1532 return 1;
1533 }
1534
1535 /* Support routines for single stepping. Calculate the next PC value. */
1536 #define submask(x) ((1L << ((x) + 1)) - 1)
1537 #define bit(obj,st) (((obj) >> (st)) & 1)
1538 #define bits(obj,st,fn) (((obj) >> (st)) & submask ((fn) - (st)))
1539 #define sbits(obj,st,fn) \
1540 ((long) (bits(obj,st,fn) | ((long) bit(obj,fn) * ~ submask (fn - st))))
1541 #define BranchDest(addr,instr) \
1542 ((CORE_ADDR) (((long) (addr)) + 8 + (sbits (instr, 0, 23) << 2)))
1543 #define ARM_PC_32 1
1544
1545 static unsigned long
1546 shifted_reg_val (unsigned long inst, int carry, unsigned long pc_val,
1547 unsigned long status_reg)
1548 {
1549 unsigned long res, shift;
1550 int rm = bits (inst, 0, 3);
1551 unsigned long shifttype = bits (inst, 5, 6);
1552
1553 if (bit (inst, 4))
1554 {
1555 int rs = bits (inst, 8, 11);
1556 shift = (rs == 15 ? pc_val + 8 : read_register (rs)) & 0xFF;
1557 }
1558 else
1559 shift = bits (inst, 7, 11);
1560
1561 res = (rm == 15
1562 ? ((pc_val | (ARM_PC_32 ? 0 : status_reg))
1563 + (bit (inst, 4) ? 12 : 8))
1564 : read_register (rm));
1565
1566 switch (shifttype)
1567 {
1568 case 0: /* LSL */
1569 res = shift >= 32 ? 0 : res << shift;
1570 break;
1571
1572 case 1: /* LSR */
1573 res = shift >= 32 ? 0 : res >> shift;
1574 break;
1575
1576 case 2: /* ASR */
1577 if (shift >= 32)
1578 shift = 31;
1579 res = ((res & 0x80000000L)
1580 ? ~((~res) >> shift) : res >> shift);
1581 break;
1582
1583 case 3: /* ROR/RRX */
1584 shift &= 31;
1585 if (shift == 0)
1586 res = (res >> 1) | (carry ? 0x80000000L : 0);
1587 else
1588 res = (res >> shift) | (res << (32 - shift));
1589 break;
1590 }
1591
1592 return res & 0xffffffff;
1593 }
1594
1595 /* Return number of 1-bits in VAL. */
1596
1597 static int
1598 bitcount (unsigned long val)
1599 {
1600 int nbits;
1601 for (nbits = 0; val != 0; nbits++)
1602 val &= val - 1; /* delete rightmost 1-bit in val */
1603 return nbits;
1604 }
1605
1606 static CORE_ADDR
1607 thumb_get_next_pc (CORE_ADDR pc)
1608 {
1609 unsigned long pc_val = ((unsigned long) pc) + 4; /* PC after prefetch */
1610 unsigned short inst1 = read_memory_unsigned_integer (pc, 2);
1611 CORE_ADDR nextpc = pc + 2; /* default is next instruction */
1612 unsigned long offset;
1613
1614 if ((inst1 & 0xff00) == 0xbd00) /* pop {rlist, pc} */
1615 {
1616 CORE_ADDR sp;
1617
1618 /* Fetch the saved PC from the stack. It's stored above
1619 all of the other registers. */
1620 offset = bitcount (bits (inst1, 0, 7)) * DEPRECATED_REGISTER_SIZE;
1621 sp = read_register (ARM_SP_REGNUM);
1622 nextpc = (CORE_ADDR) read_memory_unsigned_integer (sp + offset, 4);
1623 nextpc = ADDR_BITS_REMOVE (nextpc);
1624 if (nextpc == pc)
1625 error (_("Infinite loop detected"));
1626 }
1627 else if ((inst1 & 0xf000) == 0xd000) /* conditional branch */
1628 {
1629 unsigned long status = read_register (ARM_PS_REGNUM);
1630 unsigned long cond = bits (inst1, 8, 11);
1631 if (cond != 0x0f && condition_true (cond, status)) /* 0x0f = SWI */
1632 nextpc = pc_val + (sbits (inst1, 0, 7) << 1);
1633 }
1634 else if ((inst1 & 0xf800) == 0xe000) /* unconditional branch */
1635 {
1636 nextpc = pc_val + (sbits (inst1, 0, 10) << 1);
1637 }
1638 else if ((inst1 & 0xf800) == 0xf000) /* long branch with link, and blx */
1639 {
1640 unsigned short inst2 = read_memory_unsigned_integer (pc + 2, 2);
1641 offset = (sbits (inst1, 0, 10) << 12) + (bits (inst2, 0, 10) << 1);
1642 nextpc = pc_val + offset;
1643 /* For BLX make sure to clear the low bits. */
1644 if (bits (inst2, 11, 12) == 1)
1645 nextpc = nextpc & 0xfffffffc;
1646 }
1647 else if ((inst1 & 0xff00) == 0x4700) /* bx REG, blx REG */
1648 {
1649 if (bits (inst1, 3, 6) == 0x0f)
1650 nextpc = pc_val;
1651 else
1652 nextpc = read_register (bits (inst1, 3, 6));
1653
1654 nextpc = ADDR_BITS_REMOVE (nextpc);
1655 if (nextpc == pc)
1656 error (_("Infinite loop detected"));
1657 }
1658
1659 return nextpc;
1660 }
1661
1662 static CORE_ADDR
1663 arm_get_next_pc (CORE_ADDR pc)
1664 {
1665 unsigned long pc_val;
1666 unsigned long this_instr;
1667 unsigned long status;
1668 CORE_ADDR nextpc;
1669
1670 if (arm_pc_is_thumb (pc))
1671 return thumb_get_next_pc (pc);
1672
1673 pc_val = (unsigned long) pc;
1674 this_instr = read_memory_unsigned_integer (pc, 4);
1675 status = read_register (ARM_PS_REGNUM);
1676 nextpc = (CORE_ADDR) (pc_val + 4); /* Default case */
1677
1678 if (condition_true (bits (this_instr, 28, 31), status))
1679 {
1680 switch (bits (this_instr, 24, 27))
1681 {
1682 case 0x0:
1683 case 0x1: /* data processing */
1684 case 0x2:
1685 case 0x3:
1686 {
1687 unsigned long operand1, operand2, result = 0;
1688 unsigned long rn;
1689 int c;
1690
1691 if (bits (this_instr, 12, 15) != 15)
1692 break;
1693
1694 if (bits (this_instr, 22, 25) == 0
1695 && bits (this_instr, 4, 7) == 9) /* multiply */
1696 error (_("Invalid update to pc in instruction"));
1697
1698 /* BX <reg>, BLX <reg> */
1699 if (bits (this_instr, 4, 27) == 0x12fff1
1700 || bits (this_instr, 4, 27) == 0x12fff3)
1701 {
1702 rn = bits (this_instr, 0, 3);
1703 result = (rn == 15) ? pc_val + 8 : read_register (rn);
1704 nextpc = (CORE_ADDR) ADDR_BITS_REMOVE (result);
1705
1706 if (nextpc == pc)
1707 error (_("Infinite loop detected"));
1708
1709 return nextpc;
1710 }
1711
1712 /* Multiply into PC */
1713 c = (status & FLAG_C) ? 1 : 0;
1714 rn = bits (this_instr, 16, 19);
1715 operand1 = (rn == 15) ? pc_val + 8 : read_register (rn);
1716
1717 if (bit (this_instr, 25))
1718 {
1719 unsigned long immval = bits (this_instr, 0, 7);
1720 unsigned long rotate = 2 * bits (this_instr, 8, 11);
1721 operand2 = ((immval >> rotate) | (immval << (32 - rotate)))
1722 & 0xffffffff;
1723 }
1724 else /* operand 2 is a shifted register */
1725 operand2 = shifted_reg_val (this_instr, c, pc_val, status);
1726
1727 switch (bits (this_instr, 21, 24))
1728 {
1729 case 0x0: /*and */
1730 result = operand1 & operand2;
1731 break;
1732
1733 case 0x1: /*eor */
1734 result = operand1 ^ operand2;
1735 break;
1736
1737 case 0x2: /*sub */
1738 result = operand1 - operand2;
1739 break;
1740
1741 case 0x3: /*rsb */
1742 result = operand2 - operand1;
1743 break;
1744
1745 case 0x4: /*add */
1746 result = operand1 + operand2;
1747 break;
1748
1749 case 0x5: /*adc */
1750 result = operand1 + operand2 + c;
1751 break;
1752
1753 case 0x6: /*sbc */
1754 result = operand1 - operand2 + c;
1755 break;
1756
1757 case 0x7: /*rsc */
1758 result = operand2 - operand1 + c;
1759 break;
1760
1761 case 0x8:
1762 case 0x9:
1763 case 0xa:
1764 case 0xb: /* tst, teq, cmp, cmn */
1765 result = (unsigned long) nextpc;
1766 break;
1767
1768 case 0xc: /*orr */
1769 result = operand1 | operand2;
1770 break;
1771
1772 case 0xd: /*mov */
1773 /* Always step into a function. */
1774 result = operand2;
1775 break;
1776
1777 case 0xe: /*bic */
1778 result = operand1 & ~operand2;
1779 break;
1780
1781 case 0xf: /*mvn */
1782 result = ~operand2;
1783 break;
1784 }
1785 nextpc = (CORE_ADDR) ADDR_BITS_REMOVE (result);
1786
1787 if (nextpc == pc)
1788 error (_("Infinite loop detected"));
1789 break;
1790 }
1791
1792 case 0x4:
1793 case 0x5: /* data transfer */
1794 case 0x6:
1795 case 0x7:
1796 if (bit (this_instr, 20))
1797 {
1798 /* load */
1799 if (bits (this_instr, 12, 15) == 15)
1800 {
1801 /* rd == pc */
1802 unsigned long rn;
1803 unsigned long base;
1804
1805 if (bit (this_instr, 22))
1806 error (_("Invalid update to pc in instruction"));
1807
1808 /* byte write to PC */
1809 rn = bits (this_instr, 16, 19);
1810 base = (rn == 15) ? pc_val + 8 : read_register (rn);
1811 if (bit (this_instr, 24))
1812 {
1813 /* pre-indexed */
1814 int c = (status & FLAG_C) ? 1 : 0;
1815 unsigned long offset =
1816 (bit (this_instr, 25)
1817 ? shifted_reg_val (this_instr, c, pc_val, status)
1818 : bits (this_instr, 0, 11));
1819
1820 if (bit (this_instr, 23))
1821 base += offset;
1822 else
1823 base -= offset;
1824 }
1825 nextpc = (CORE_ADDR) read_memory_integer ((CORE_ADDR) base,
1826 4);
1827
1828 nextpc = ADDR_BITS_REMOVE (nextpc);
1829
1830 if (nextpc == pc)
1831 error (_("Infinite loop detected"));
1832 }
1833 }
1834 break;
1835
1836 case 0x8:
1837 case 0x9: /* block transfer */
1838 if (bit (this_instr, 20))
1839 {
1840 /* LDM */
1841 if (bit (this_instr, 15))
1842 {
1843 /* loading pc */
1844 int offset = 0;
1845
1846 if (bit (this_instr, 23))
1847 {
1848 /* up */
1849 unsigned long reglist = bits (this_instr, 0, 14);
1850 offset = bitcount (reglist) * 4;
1851 if (bit (this_instr, 24)) /* pre */
1852 offset += 4;
1853 }
1854 else if (bit (this_instr, 24))
1855 offset = -4;
1856
1857 {
1858 unsigned long rn_val =
1859 read_register (bits (this_instr, 16, 19));
1860 nextpc =
1861 (CORE_ADDR) read_memory_integer ((CORE_ADDR) (rn_val
1862 + offset),
1863 4);
1864 }
1865 nextpc = ADDR_BITS_REMOVE (nextpc);
1866 if (nextpc == pc)
1867 error (_("Infinite loop detected"));
1868 }
1869 }
1870 break;
1871
1872 case 0xb: /* branch & link */
1873 case 0xa: /* branch */
1874 {
1875 nextpc = BranchDest (pc, this_instr);
1876
1877 /* BLX */
1878 if (bits (this_instr, 28, 31) == INST_NV)
1879 nextpc |= bit (this_instr, 24) << 1;
1880
1881 nextpc = ADDR_BITS_REMOVE (nextpc);
1882 if (nextpc == pc)
1883 error (_("Infinite loop detected"));
1884 break;
1885 }
1886
1887 case 0xc:
1888 case 0xd:
1889 case 0xe: /* coproc ops */
1890 case 0xf: /* SWI */
1891 break;
1892
1893 default:
1894 fprintf_filtered (gdb_stderr, _("Bad bit-field extraction\n"));
1895 return (pc);
1896 }
1897 }
1898
1899 return nextpc;
1900 }
1901
1902 /* single_step() is called just before we want to resume the inferior,
1903 if we want to single-step it but there is no hardware or kernel
1904 single-step support. We find the target of the coming instruction
1905 and breakpoint it.
1906
1907 single_step() is also called just after the inferior stops. If we
1908 had set up a simulated single-step, we undo our damage. */
1909
1910 static int
1911 arm_software_single_step (enum target_signal sig, int insert_bpt)
1912 {
1913 /* NOTE: This may insert the wrong breakpoint instruction when
1914 single-stepping over a mode-changing instruction, if the
1915 CPSR heuristics are used. */
1916
1917 if (insert_bpt)
1918 {
1919 CORE_ADDR next_pc = arm_get_next_pc (read_register (ARM_PC_REGNUM));
1920
1921 insert_single_step_breakpoint (next_pc);
1922 }
1923 else
1924 remove_single_step_breakpoints ();
1925
1926 return 1;
1927 }
1928
1929 #include "bfd-in2.h"
1930 #include "libcoff.h"
1931
1932 static int
1933 gdb_print_insn_arm (bfd_vma memaddr, disassemble_info *info)
1934 {
1935 if (arm_pc_is_thumb (memaddr))
1936 {
1937 static asymbol *asym;
1938 static combined_entry_type ce;
1939 static struct coff_symbol_struct csym;
1940 static struct bfd fake_bfd;
1941 static bfd_target fake_target;
1942
1943 if (csym.native == NULL)
1944 {
1945 /* Create a fake symbol vector containing a Thumb symbol.
1946 This is solely so that the code in print_insn_little_arm()
1947 and print_insn_big_arm() in opcodes/arm-dis.c will detect
1948 the presence of a Thumb symbol and switch to decoding
1949 Thumb instructions. */
1950
1951 fake_target.flavour = bfd_target_coff_flavour;
1952 fake_bfd.xvec = &fake_target;
1953 ce.u.syment.n_sclass = C_THUMBEXTFUNC;
1954 csym.native = &ce;
1955 csym.symbol.the_bfd = &fake_bfd;
1956 csym.symbol.name = "fake";
1957 asym = (asymbol *) & csym;
1958 }
1959
1960 memaddr = UNMAKE_THUMB_ADDR (memaddr);
1961 info->symbols = &asym;
1962 }
1963 else
1964 info->symbols = NULL;
1965
1966 if (TARGET_BYTE_ORDER == BFD_ENDIAN_BIG)
1967 return print_insn_big_arm (memaddr, info);
1968 else
1969 return print_insn_little_arm (memaddr, info);
1970 }
1971
1972 /* The following define instruction sequences that will cause ARM
1973 cpu's to take an undefined instruction trap. These are used to
1974 signal a breakpoint to GDB.
1975
1976 The newer ARMv4T cpu's are capable of operating in ARM or Thumb
1977 modes. A different instruction is required for each mode. The ARM
1978 cpu's can also be big or little endian. Thus four different
1979 instructions are needed to support all cases.
1980
1981 Note: ARMv4 defines several new instructions that will take the
1982 undefined instruction trap. ARM7TDMI is nominally ARMv4T, but does
1983 not in fact add the new instructions. The new undefined
1984 instructions in ARMv4 are all instructions that had no defined
1985 behaviour in earlier chips. There is no guarantee that they will
1986 raise an exception, but may be treated as NOP's. In practice, it
1987 may only safe to rely on instructions matching:
1988
1989 3 3 2 2 2 2 2 2 2 2 2 2 1 1 1 1 1 1 1 1 1 1
1990 1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2 1 0
1991 C C C C 0 1 1 x x x x x x x x x x x x x x x x x x x x 1 x x x x
1992
1993 Even this may only true if the condition predicate is true. The
1994 following use a condition predicate of ALWAYS so it is always TRUE.
1995
1996 There are other ways of forcing a breakpoint. GNU/Linux, RISC iX,
1997 and NetBSD all use a software interrupt rather than an undefined
1998 instruction to force a trap. This can be handled by by the
1999 abi-specific code during establishment of the gdbarch vector. */
2000
2001
2002 /* NOTE rearnsha 2002-02-18: for now we allow a non-multi-arch gdb to
2003 override these definitions. */
2004 #ifndef ARM_LE_BREAKPOINT
2005 #define ARM_LE_BREAKPOINT {0xFE,0xDE,0xFF,0xE7}
2006 #endif
2007 #ifndef ARM_BE_BREAKPOINT
2008 #define ARM_BE_BREAKPOINT {0xE7,0xFF,0xDE,0xFE}
2009 #endif
2010 #ifndef THUMB_LE_BREAKPOINT
2011 #define THUMB_LE_BREAKPOINT {0xfe,0xdf}
2012 #endif
2013 #ifndef THUMB_BE_BREAKPOINT
2014 #define THUMB_BE_BREAKPOINT {0xdf,0xfe}
2015 #endif
2016
2017 static const char arm_default_arm_le_breakpoint[] = ARM_LE_BREAKPOINT;
2018 static const char arm_default_arm_be_breakpoint[] = ARM_BE_BREAKPOINT;
2019 static const char arm_default_thumb_le_breakpoint[] = THUMB_LE_BREAKPOINT;
2020 static const char arm_default_thumb_be_breakpoint[] = THUMB_BE_BREAKPOINT;
2021
2022 /* Determine the type and size of breakpoint to insert at PCPTR. Uses
2023 the program counter value to determine whether a 16-bit or 32-bit
2024 breakpoint should be used. It returns a pointer to a string of
2025 bytes that encode a breakpoint instruction, stores the length of
2026 the string to *lenptr, and adjusts the program counter (if
2027 necessary) to point to the actual memory location where the
2028 breakpoint should be inserted. */
2029
2030 static const unsigned char *
2031 arm_breakpoint_from_pc (CORE_ADDR *pcptr, int *lenptr)
2032 {
2033 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
2034
2035 if (arm_pc_is_thumb (*pcptr))
2036 {
2037 *pcptr = UNMAKE_THUMB_ADDR (*pcptr);
2038 *lenptr = tdep->thumb_breakpoint_size;
2039 return tdep->thumb_breakpoint;
2040 }
2041 else
2042 {
2043 *lenptr = tdep->arm_breakpoint_size;
2044 return tdep->arm_breakpoint;
2045 }
2046 }
2047
2048 /* Extract from an array REGBUF containing the (raw) register state a
2049 function return value of type TYPE, and copy that, in virtual
2050 format, into VALBUF. */
2051
2052 static void
2053 arm_extract_return_value (struct type *type, struct regcache *regs,
2054 gdb_byte *valbuf)
2055 {
2056 if (TYPE_CODE_FLT == TYPE_CODE (type))
2057 {
2058 switch (gdbarch_tdep (current_gdbarch)->fp_model)
2059 {
2060 case ARM_FLOAT_FPA:
2061 {
2062 /* The value is in register F0 in internal format. We need to
2063 extract the raw value and then convert it to the desired
2064 internal type. */
2065 bfd_byte tmpbuf[FP_REGISTER_SIZE];
2066
2067 regcache_cooked_read (regs, ARM_F0_REGNUM, tmpbuf);
2068 convert_from_extended (floatformat_from_type (type), tmpbuf,
2069 valbuf);
2070 }
2071 break;
2072
2073 case ARM_FLOAT_SOFT_FPA:
2074 case ARM_FLOAT_SOFT_VFP:
2075 regcache_cooked_read (regs, ARM_A1_REGNUM, valbuf);
2076 if (TYPE_LENGTH (type) > 4)
2077 regcache_cooked_read (regs, ARM_A1_REGNUM + 1,
2078 valbuf + INT_REGISTER_SIZE);
2079 break;
2080
2081 default:
2082 internal_error
2083 (__FILE__, __LINE__,
2084 _("arm_extract_return_value: Floating point model not supported"));
2085 break;
2086 }
2087 }
2088 else if (TYPE_CODE (type) == TYPE_CODE_INT
2089 || TYPE_CODE (type) == TYPE_CODE_CHAR
2090 || TYPE_CODE (type) == TYPE_CODE_BOOL
2091 || TYPE_CODE (type) == TYPE_CODE_PTR
2092 || TYPE_CODE (type) == TYPE_CODE_REF
2093 || TYPE_CODE (type) == TYPE_CODE_ENUM)
2094 {
2095 /* If the the type is a plain integer, then the access is
2096 straight-forward. Otherwise we have to play around a bit more. */
2097 int len = TYPE_LENGTH (type);
2098 int regno = ARM_A1_REGNUM;
2099 ULONGEST tmp;
2100
2101 while (len > 0)
2102 {
2103 /* By using store_unsigned_integer we avoid having to do
2104 anything special for small big-endian values. */
2105 regcache_cooked_read_unsigned (regs, regno++, &tmp);
2106 store_unsigned_integer (valbuf,
2107 (len > INT_REGISTER_SIZE
2108 ? INT_REGISTER_SIZE : len),
2109 tmp);
2110 len -= INT_REGISTER_SIZE;
2111 valbuf += INT_REGISTER_SIZE;
2112 }
2113 }
2114 else
2115 {
2116 /* For a structure or union the behaviour is as if the value had
2117 been stored to word-aligned memory and then loaded into
2118 registers with 32-bit load instruction(s). */
2119 int len = TYPE_LENGTH (type);
2120 int regno = ARM_A1_REGNUM;
2121 bfd_byte tmpbuf[INT_REGISTER_SIZE];
2122
2123 while (len > 0)
2124 {
2125 regcache_cooked_read (regs, regno++, tmpbuf);
2126 memcpy (valbuf, tmpbuf,
2127 len > INT_REGISTER_SIZE ? INT_REGISTER_SIZE : len);
2128 len -= INT_REGISTER_SIZE;
2129 valbuf += INT_REGISTER_SIZE;
2130 }
2131 }
2132 }
2133
2134
2135 /* Will a function return an aggregate type in memory or in a
2136 register? Return 0 if an aggregate type can be returned in a
2137 register, 1 if it must be returned in memory. */
2138
2139 static int
2140 arm_return_in_memory (struct gdbarch *gdbarch, struct type *type)
2141 {
2142 int nRc;
2143 enum type_code code;
2144
2145 CHECK_TYPEDEF (type);
2146
2147 /* In the ARM ABI, "integer" like aggregate types are returned in
2148 registers. For an aggregate type to be integer like, its size
2149 must be less than or equal to DEPRECATED_REGISTER_SIZE and the
2150 offset of each addressable subfield must be zero. Note that bit
2151 fields are not addressable, and all addressable subfields of
2152 unions always start at offset zero.
2153
2154 This function is based on the behaviour of GCC 2.95.1.
2155 See: gcc/arm.c: arm_return_in_memory() for details.
2156
2157 Note: All versions of GCC before GCC 2.95.2 do not set up the
2158 parameters correctly for a function returning the following
2159 structure: struct { float f;}; This should be returned in memory,
2160 not a register. Richard Earnshaw sent me a patch, but I do not
2161 know of any way to detect if a function like the above has been
2162 compiled with the correct calling convention. */
2163
2164 /* All aggregate types that won't fit in a register must be returned
2165 in memory. */
2166 if (TYPE_LENGTH (type) > DEPRECATED_REGISTER_SIZE)
2167 {
2168 return 1;
2169 }
2170
2171 /* The AAPCS says all aggregates not larger than a word are returned
2172 in a register. */
2173 if (gdbarch_tdep (gdbarch)->arm_abi != ARM_ABI_APCS)
2174 return 0;
2175
2176 /* The only aggregate types that can be returned in a register are
2177 structs and unions. Arrays must be returned in memory. */
2178 code = TYPE_CODE (type);
2179 if ((TYPE_CODE_STRUCT != code) && (TYPE_CODE_UNION != code))
2180 {
2181 return 1;
2182 }
2183
2184 /* Assume all other aggregate types can be returned in a register.
2185 Run a check for structures, unions and arrays. */
2186 nRc = 0;
2187
2188 if ((TYPE_CODE_STRUCT == code) || (TYPE_CODE_UNION == code))
2189 {
2190 int i;
2191 /* Need to check if this struct/union is "integer" like. For
2192 this to be true, its size must be less than or equal to
2193 DEPRECATED_REGISTER_SIZE and the offset of each addressable
2194 subfield must be zero. Note that bit fields are not
2195 addressable, and unions always start at offset zero. If any
2196 of the subfields is a floating point type, the struct/union
2197 cannot be an integer type. */
2198
2199 /* For each field in the object, check:
2200 1) Is it FP? --> yes, nRc = 1;
2201 2) Is it addressable (bitpos != 0) and
2202 not packed (bitsize == 0)?
2203 --> yes, nRc = 1
2204 */
2205
2206 for (i = 0; i < TYPE_NFIELDS (type); i++)
2207 {
2208 enum type_code field_type_code;
2209 field_type_code = TYPE_CODE (check_typedef (TYPE_FIELD_TYPE (type, i)));
2210
2211 /* Is it a floating point type field? */
2212 if (field_type_code == TYPE_CODE_FLT)
2213 {
2214 nRc = 1;
2215 break;
2216 }
2217
2218 /* If bitpos != 0, then we have to care about it. */
2219 if (TYPE_FIELD_BITPOS (type, i) != 0)
2220 {
2221 /* Bitfields are not addressable. If the field bitsize is
2222 zero, then the field is not packed. Hence it cannot be
2223 a bitfield or any other packed type. */
2224 if (TYPE_FIELD_BITSIZE (type, i) == 0)
2225 {
2226 nRc = 1;
2227 break;
2228 }
2229 }
2230 }
2231 }
2232
2233 return nRc;
2234 }
2235
2236 /* Write into appropriate registers a function return value of type
2237 TYPE, given in virtual format. */
2238
2239 static void
2240 arm_store_return_value (struct type *type, struct regcache *regs,
2241 const gdb_byte *valbuf)
2242 {
2243 if (TYPE_CODE (type) == TYPE_CODE_FLT)
2244 {
2245 char buf[MAX_REGISTER_SIZE];
2246
2247 switch (gdbarch_tdep (current_gdbarch)->fp_model)
2248 {
2249 case ARM_FLOAT_FPA:
2250
2251 convert_to_extended (floatformat_from_type (type), buf, valbuf);
2252 regcache_cooked_write (regs, ARM_F0_REGNUM, buf);
2253 break;
2254
2255 case ARM_FLOAT_SOFT_FPA:
2256 case ARM_FLOAT_SOFT_VFP:
2257 regcache_cooked_write (regs, ARM_A1_REGNUM, valbuf);
2258 if (TYPE_LENGTH (type) > 4)
2259 regcache_cooked_write (regs, ARM_A1_REGNUM + 1,
2260 valbuf + INT_REGISTER_SIZE);
2261 break;
2262
2263 default:
2264 internal_error
2265 (__FILE__, __LINE__,
2266 _("arm_store_return_value: Floating point model not supported"));
2267 break;
2268 }
2269 }
2270 else if (TYPE_CODE (type) == TYPE_CODE_INT
2271 || TYPE_CODE (type) == TYPE_CODE_CHAR
2272 || TYPE_CODE (type) == TYPE_CODE_BOOL
2273 || TYPE_CODE (type) == TYPE_CODE_PTR
2274 || TYPE_CODE (type) == TYPE_CODE_REF
2275 || TYPE_CODE (type) == TYPE_CODE_ENUM)
2276 {
2277 if (TYPE_LENGTH (type) <= 4)
2278 {
2279 /* Values of one word or less are zero/sign-extended and
2280 returned in r0. */
2281 bfd_byte tmpbuf[INT_REGISTER_SIZE];
2282 LONGEST val = unpack_long (type, valbuf);
2283
2284 store_signed_integer (tmpbuf, INT_REGISTER_SIZE, val);
2285 regcache_cooked_write (regs, ARM_A1_REGNUM, tmpbuf);
2286 }
2287 else
2288 {
2289 /* Integral values greater than one word are stored in consecutive
2290 registers starting with r0. This will always be a multiple of
2291 the regiser size. */
2292 int len = TYPE_LENGTH (type);
2293 int regno = ARM_A1_REGNUM;
2294
2295 while (len > 0)
2296 {
2297 regcache_cooked_write (regs, regno++, valbuf);
2298 len -= INT_REGISTER_SIZE;
2299 valbuf += INT_REGISTER_SIZE;
2300 }
2301 }
2302 }
2303 else
2304 {
2305 /* For a structure or union the behaviour is as if the value had
2306 been stored to word-aligned memory and then loaded into
2307 registers with 32-bit load instruction(s). */
2308 int len = TYPE_LENGTH (type);
2309 int regno = ARM_A1_REGNUM;
2310 bfd_byte tmpbuf[INT_REGISTER_SIZE];
2311
2312 while (len > 0)
2313 {
2314 memcpy (tmpbuf, valbuf,
2315 len > INT_REGISTER_SIZE ? INT_REGISTER_SIZE : len);
2316 regcache_cooked_write (regs, regno++, tmpbuf);
2317 len -= INT_REGISTER_SIZE;
2318 valbuf += INT_REGISTER_SIZE;
2319 }
2320 }
2321 }
2322
2323
2324 /* Handle function return values. */
2325
2326 static enum return_value_convention
2327 arm_return_value (struct gdbarch *gdbarch, struct type *valtype,
2328 struct regcache *regcache, gdb_byte *readbuf,
2329 const gdb_byte *writebuf)
2330 {
2331 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
2332
2333 if (TYPE_CODE (valtype) == TYPE_CODE_STRUCT
2334 || TYPE_CODE (valtype) == TYPE_CODE_UNION
2335 || TYPE_CODE (valtype) == TYPE_CODE_ARRAY)
2336 {
2337 if (tdep->struct_return == pcc_struct_return
2338 || arm_return_in_memory (gdbarch, valtype))
2339 return RETURN_VALUE_STRUCT_CONVENTION;
2340 }
2341
2342 if (writebuf)
2343 arm_store_return_value (valtype, regcache, writebuf);
2344
2345 if (readbuf)
2346 arm_extract_return_value (valtype, regcache, readbuf);
2347
2348 return RETURN_VALUE_REGISTER_CONVENTION;
2349 }
2350
2351
2352 static int
2353 arm_get_longjmp_target (CORE_ADDR *pc)
2354 {
2355 CORE_ADDR jb_addr;
2356 char buf[INT_REGISTER_SIZE];
2357 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
2358
2359 jb_addr = read_register (ARM_A1_REGNUM);
2360
2361 if (target_read_memory (jb_addr + tdep->jb_pc * tdep->jb_elt_size, buf,
2362 INT_REGISTER_SIZE))
2363 return 0;
2364
2365 *pc = extract_unsigned_integer (buf, INT_REGISTER_SIZE);
2366 return 1;
2367 }
2368
2369 /* Return non-zero if the PC is inside a thumb call thunk. */
2370
2371 int
2372 arm_in_call_stub (CORE_ADDR pc, char *name)
2373 {
2374 CORE_ADDR start_addr;
2375
2376 /* Find the starting address of the function containing the PC. If
2377 the caller didn't give us a name, look it up at the same time. */
2378 if (0 == find_pc_partial_function (pc, name ? NULL : &name,
2379 &start_addr, NULL))
2380 return 0;
2381
2382 return strncmp (name, "_call_via_r", 11) == 0;
2383 }
2384
2385 /* If PC is in a Thumb call or return stub, return the address of the
2386 target PC, which is in a register. The thunk functions are called
2387 _called_via_xx, where x is the register name. The possible names
2388 are r0-r9, sl, fp, ip, sp, and lr. */
2389
2390 CORE_ADDR
2391 arm_skip_stub (CORE_ADDR pc)
2392 {
2393 char *name;
2394 CORE_ADDR start_addr;
2395
2396 /* Find the starting address and name of the function containing the PC. */
2397 if (find_pc_partial_function (pc, &name, &start_addr, NULL) == 0)
2398 return 0;
2399
2400 /* Call thunks always start with "_call_via_". */
2401 if (strncmp (name, "_call_via_", 10) == 0)
2402 {
2403 /* Use the name suffix to determine which register contains the
2404 target PC. */
2405 static char *table[15] =
2406 {"r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
2407 "r8", "r9", "sl", "fp", "ip", "sp", "lr"
2408 };
2409 int regno;
2410
2411 for (regno = 0; regno <= 14; regno++)
2412 if (strcmp (&name[10], table[regno]) == 0)
2413 return read_register (regno);
2414 }
2415
2416 return 0; /* not a stub */
2417 }
2418
2419 static void
2420 set_arm_command (char *args, int from_tty)
2421 {
2422 printf_unfiltered (_("\
2423 \"set arm\" must be followed by an apporpriate subcommand.\n"));
2424 help_list (setarmcmdlist, "set arm ", all_commands, gdb_stdout);
2425 }
2426
2427 static void
2428 show_arm_command (char *args, int from_tty)
2429 {
2430 cmd_show_list (showarmcmdlist, from_tty, "");
2431 }
2432
2433 static void
2434 arm_update_current_architecture (void)
2435 {
2436 struct gdbarch_info info;
2437
2438 /* If the current architecture is not ARM, we have nothing to do. */
2439 if (gdbarch_bfd_arch_info (current_gdbarch)->arch != bfd_arch_arm)
2440 return;
2441
2442 /* Update the architecture. */
2443 gdbarch_info_init (&info);
2444
2445 if (!gdbarch_update_p (info))
2446 internal_error (__FILE__, __LINE__, "could not update architecture");
2447 }
2448
2449 static void
2450 set_fp_model_sfunc (char *args, int from_tty,
2451 struct cmd_list_element *c)
2452 {
2453 enum arm_float_model fp_model;
2454
2455 for (fp_model = ARM_FLOAT_AUTO; fp_model != ARM_FLOAT_LAST; fp_model++)
2456 if (strcmp (current_fp_model, fp_model_strings[fp_model]) == 0)
2457 {
2458 arm_fp_model = fp_model;
2459 break;
2460 }
2461
2462 if (fp_model == ARM_FLOAT_LAST)
2463 internal_error (__FILE__, __LINE__, _("Invalid fp model accepted: %s."),
2464 current_fp_model);
2465
2466 arm_update_current_architecture ();
2467 }
2468
2469 static void
2470 show_fp_model (struct ui_file *file, int from_tty,
2471 struct cmd_list_element *c, const char *value)
2472 {
2473 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
2474
2475 if (arm_fp_model == ARM_FLOAT_AUTO
2476 && gdbarch_bfd_arch_info (current_gdbarch)->arch == bfd_arch_arm)
2477 fprintf_filtered (file, _("\
2478 The current ARM floating point model is \"auto\" (currently \"%s\").\n"),
2479 fp_model_strings[tdep->fp_model]);
2480 else
2481 fprintf_filtered (file, _("\
2482 The current ARM floating point model is \"%s\".\n"),
2483 fp_model_strings[arm_fp_model]);
2484 }
2485
2486 static void
2487 arm_set_abi (char *args, int from_tty,
2488 struct cmd_list_element *c)
2489 {
2490 enum arm_abi_kind arm_abi;
2491
2492 for (arm_abi = ARM_ABI_AUTO; arm_abi != ARM_ABI_LAST; arm_abi++)
2493 if (strcmp (arm_abi_string, arm_abi_strings[arm_abi]) == 0)
2494 {
2495 arm_abi_global = arm_abi;
2496 break;
2497 }
2498
2499 if (arm_abi == ARM_ABI_LAST)
2500 internal_error (__FILE__, __LINE__, _("Invalid ABI accepted: %s."),
2501 arm_abi_string);
2502
2503 arm_update_current_architecture ();
2504 }
2505
2506 static void
2507 arm_show_abi (struct ui_file *file, int from_tty,
2508 struct cmd_list_element *c, const char *value)
2509 {
2510 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
2511
2512 if (arm_abi_global == ARM_ABI_AUTO
2513 && gdbarch_bfd_arch_info (current_gdbarch)->arch == bfd_arch_arm)
2514 fprintf_filtered (file, _("\
2515 The current ARM ABI is \"auto\" (currently \"%s\").\n"),
2516 arm_abi_strings[tdep->arm_abi]);
2517 else
2518 fprintf_filtered (file, _("The current ARM ABI is \"%s\".\n"),
2519 arm_abi_string);
2520 }
2521
2522 /* If the user changes the register disassembly style used for info
2523 register and other commands, we have to also switch the style used
2524 in opcodes for disassembly output. This function is run in the "set
2525 arm disassembly" command, and does that. */
2526
2527 static void
2528 set_disassembly_style_sfunc (char *args, int from_tty,
2529 struct cmd_list_element *c)
2530 {
2531 set_disassembly_style ();
2532 }
2533 \f
2534 /* Return the ARM register name corresponding to register I. */
2535 static const char *
2536 arm_register_name (int i)
2537 {
2538 if (i >= ARRAY_SIZE (arm_register_names))
2539 /* These registers are only supported on targets which supply
2540 an XML description. */
2541 return "";
2542
2543 return arm_register_names[i];
2544 }
2545
2546 static void
2547 set_disassembly_style (void)
2548 {
2549 int current;
2550
2551 /* Find the style that the user wants. */
2552 for (current = 0; current < num_disassembly_options; current++)
2553 if (disassembly_style == valid_disassembly_styles[current])
2554 break;
2555 gdb_assert (current < num_disassembly_options);
2556
2557 /* Synchronize the disassembler. */
2558 set_arm_regname_option (current);
2559 }
2560
2561 /* Test whether the coff symbol specific value corresponds to a Thumb
2562 function. */
2563
2564 static int
2565 coff_sym_is_thumb (int val)
2566 {
2567 return (val == C_THUMBEXT ||
2568 val == C_THUMBSTAT ||
2569 val == C_THUMBEXTFUNC ||
2570 val == C_THUMBSTATFUNC ||
2571 val == C_THUMBLABEL);
2572 }
2573
2574 /* arm_coff_make_msymbol_special()
2575 arm_elf_make_msymbol_special()
2576
2577 These functions test whether the COFF or ELF symbol corresponds to
2578 an address in thumb code, and set a "special" bit in a minimal
2579 symbol to indicate that it does. */
2580
2581 static void
2582 arm_elf_make_msymbol_special(asymbol *sym, struct minimal_symbol *msym)
2583 {
2584 /* Thumb symbols are of type STT_LOPROC, (synonymous with
2585 STT_ARM_TFUNC). */
2586 if (ELF_ST_TYPE (((elf_symbol_type *)sym)->internal_elf_sym.st_info)
2587 == STT_LOPROC)
2588 MSYMBOL_SET_SPECIAL (msym);
2589 }
2590
2591 static void
2592 arm_coff_make_msymbol_special(int val, struct minimal_symbol *msym)
2593 {
2594 if (coff_sym_is_thumb (val))
2595 MSYMBOL_SET_SPECIAL (msym);
2596 }
2597
2598 static void
2599 arm_write_pc (CORE_ADDR pc, ptid_t ptid)
2600 {
2601 write_register_pid (ARM_PC_REGNUM, pc, ptid);
2602
2603 /* If necessary, set the T bit. */
2604 if (arm_apcs_32)
2605 {
2606 CORE_ADDR val = read_register_pid (ARM_PS_REGNUM, ptid);
2607 if (arm_pc_is_thumb (pc))
2608 write_register_pid (ARM_PS_REGNUM, val | 0x20, ptid);
2609 else
2610 write_register_pid (ARM_PS_REGNUM, val & ~(CORE_ADDR) 0x20, ptid);
2611 }
2612 }
2613
2614 static struct value *
2615 value_of_arm_user_reg (struct frame_info *frame, const void *baton)
2616 {
2617 const int *reg_p = baton;
2618 return value_of_register (*reg_p, frame);
2619 }
2620 \f
2621 static enum gdb_osabi
2622 arm_elf_osabi_sniffer (bfd *abfd)
2623 {
2624 unsigned int elfosabi;
2625 enum gdb_osabi osabi = GDB_OSABI_UNKNOWN;
2626
2627 elfosabi = elf_elfheader (abfd)->e_ident[EI_OSABI];
2628
2629 if (elfosabi == ELFOSABI_ARM)
2630 /* GNU tools use this value. Check note sections in this case,
2631 as well. */
2632 bfd_map_over_sections (abfd,
2633 generic_elf_osabi_sniff_abi_tag_sections,
2634 &osabi);
2635
2636 /* Anything else will be handled by the generic ELF sniffer. */
2637 return osabi;
2638 }
2639
2640 \f
2641 /* Initialize the current architecture based on INFO. If possible,
2642 re-use an architecture from ARCHES, which is a list of
2643 architectures already created during this debugging session.
2644
2645 Called e.g. at program startup, when reading a core file, and when
2646 reading a binary file. */
2647
2648 static struct gdbarch *
2649 arm_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
2650 {
2651 struct gdbarch_tdep *tdep;
2652 struct gdbarch *gdbarch;
2653 struct gdbarch_list *best_arch;
2654 enum arm_abi_kind arm_abi = arm_abi_global;
2655 enum arm_float_model fp_model = arm_fp_model;
2656 struct tdesc_arch_data *tdesc_data = NULL;
2657 int i;
2658 int have_fpa_registers = 1;
2659
2660 /* Check any target description for validity. */
2661 if (tdesc_has_registers (info.target_desc))
2662 {
2663 /* For most registers we require GDB's default names; but also allow
2664 the numeric names for sp / lr / pc, as a convenience. */
2665 static const char *const arm_sp_names[] = { "r13", "sp", NULL };
2666 static const char *const arm_lr_names[] = { "r14", "lr", NULL };
2667 static const char *const arm_pc_names[] = { "r15", "pc", NULL };
2668
2669 const struct tdesc_feature *feature;
2670 int i, valid_p;
2671
2672 feature = tdesc_find_feature (info.target_desc,
2673 "org.gnu.gdb.arm.core");
2674 if (feature == NULL)
2675 return NULL;
2676
2677 tdesc_data = tdesc_data_alloc ();
2678
2679 valid_p = 1;
2680 for (i = 0; i < ARM_SP_REGNUM; i++)
2681 valid_p &= tdesc_numbered_register (feature, tdesc_data, i,
2682 arm_register_names[i]);
2683 valid_p &= tdesc_numbered_register_choices (feature, tdesc_data,
2684 ARM_SP_REGNUM,
2685 arm_sp_names);
2686 valid_p &= tdesc_numbered_register_choices (feature, tdesc_data,
2687 ARM_LR_REGNUM,
2688 arm_lr_names);
2689 valid_p &= tdesc_numbered_register_choices (feature, tdesc_data,
2690 ARM_PC_REGNUM,
2691 arm_pc_names);
2692 valid_p &= tdesc_numbered_register (feature, tdesc_data,
2693 ARM_PS_REGNUM, "cpsr");
2694
2695 if (!valid_p)
2696 {
2697 tdesc_data_cleanup (tdesc_data);
2698 return NULL;
2699 }
2700
2701 feature = tdesc_find_feature (info.target_desc,
2702 "org.gnu.gdb.arm.fpa");
2703 if (feature != NULL)
2704 {
2705 valid_p = 1;
2706 for (i = ARM_F0_REGNUM; i <= ARM_FPS_REGNUM; i++)
2707 valid_p &= tdesc_numbered_register (feature, tdesc_data, i,
2708 arm_register_names[i]);
2709 if (!valid_p)
2710 {
2711 tdesc_data_cleanup (tdesc_data);
2712 return NULL;
2713 }
2714 }
2715 else
2716 have_fpa_registers = 0;
2717
2718 feature = tdesc_find_feature (info.target_desc,
2719 "org.gnu.gdb.xscale.iwmmxt");
2720 if (feature != NULL)
2721 {
2722 static const char *const iwmmxt_names[] = {
2723 "wR0", "wR1", "wR2", "wR3", "wR4", "wR5", "wR6", "wR7",
2724 "wR8", "wR9", "wR10", "wR11", "wR12", "wR13", "wR14", "wR15",
2725 "wCID", "wCon", "wCSSF", "wCASF", "", "", "", "",
2726 "wCGR0", "wCGR1", "wCGR2", "wCGR3", "", "", "", "",
2727 };
2728
2729 valid_p = 1;
2730 for (i = ARM_WR0_REGNUM; i <= ARM_WR15_REGNUM; i++)
2731 valid_p
2732 &= tdesc_numbered_register (feature, tdesc_data, i,
2733 iwmmxt_names[i - ARM_WR0_REGNUM]);
2734
2735 /* Check for the control registers, but do not fail if they
2736 are missing. */
2737 for (i = ARM_WC0_REGNUM; i <= ARM_WCASF_REGNUM; i++)
2738 tdesc_numbered_register (feature, tdesc_data, i,
2739 iwmmxt_names[i - ARM_WR0_REGNUM]);
2740
2741 for (i = ARM_WCGR0_REGNUM; i <= ARM_WCGR3_REGNUM; i++)
2742 valid_p
2743 &= tdesc_numbered_register (feature, tdesc_data, i,
2744 iwmmxt_names[i - ARM_WR0_REGNUM]);
2745
2746 if (!valid_p)
2747 {
2748 tdesc_data_cleanup (tdesc_data);
2749 return NULL;
2750 }
2751 }
2752 }
2753
2754 /* If we have an object to base this architecture on, try to determine
2755 its ABI. */
2756
2757 if (arm_abi == ARM_ABI_AUTO && info.abfd != NULL)
2758 {
2759 int ei_osabi, e_flags;
2760
2761 switch (bfd_get_flavour (info.abfd))
2762 {
2763 case bfd_target_aout_flavour:
2764 /* Assume it's an old APCS-style ABI. */
2765 arm_abi = ARM_ABI_APCS;
2766 break;
2767
2768 case bfd_target_coff_flavour:
2769 /* Assume it's an old APCS-style ABI. */
2770 /* XXX WinCE? */
2771 arm_abi = ARM_ABI_APCS;
2772 break;
2773
2774 case bfd_target_elf_flavour:
2775 ei_osabi = elf_elfheader (info.abfd)->e_ident[EI_OSABI];
2776 e_flags = elf_elfheader (info.abfd)->e_flags;
2777
2778 if (ei_osabi == ELFOSABI_ARM)
2779 {
2780 /* GNU tools used to use this value, but do not for EABI
2781 objects. There's nowhere to tag an EABI version
2782 anyway, so assume APCS. */
2783 arm_abi = ARM_ABI_APCS;
2784 }
2785 else if (ei_osabi == ELFOSABI_NONE)
2786 {
2787 int eabi_ver = EF_ARM_EABI_VERSION (e_flags);
2788
2789 switch (eabi_ver)
2790 {
2791 case EF_ARM_EABI_UNKNOWN:
2792 /* Assume GNU tools. */
2793 arm_abi = ARM_ABI_APCS;
2794 break;
2795
2796 case EF_ARM_EABI_VER4:
2797 case EF_ARM_EABI_VER5:
2798 arm_abi = ARM_ABI_AAPCS;
2799 /* EABI binaries default to VFP float ordering. */
2800 if (fp_model == ARM_FLOAT_AUTO)
2801 fp_model = ARM_FLOAT_SOFT_VFP;
2802 break;
2803
2804 default:
2805 /* Leave it as "auto". */
2806 warning (_("unknown ARM EABI version 0x%x"), eabi_ver);
2807 break;
2808 }
2809 }
2810
2811 if (fp_model == ARM_FLOAT_AUTO)
2812 {
2813 int e_flags = elf_elfheader (info.abfd)->e_flags;
2814
2815 switch (e_flags & (EF_ARM_SOFT_FLOAT | EF_ARM_VFP_FLOAT))
2816 {
2817 case 0:
2818 /* Leave it as "auto". Strictly speaking this case
2819 means FPA, but almost nobody uses that now, and
2820 many toolchains fail to set the appropriate bits
2821 for the floating-point model they use. */
2822 break;
2823 case EF_ARM_SOFT_FLOAT:
2824 fp_model = ARM_FLOAT_SOFT_FPA;
2825 break;
2826 case EF_ARM_VFP_FLOAT:
2827 fp_model = ARM_FLOAT_VFP;
2828 break;
2829 case EF_ARM_SOFT_FLOAT | EF_ARM_VFP_FLOAT:
2830 fp_model = ARM_FLOAT_SOFT_VFP;
2831 break;
2832 }
2833 }
2834 break;
2835
2836 default:
2837 /* Leave it as "auto". */
2838 break;
2839 }
2840 }
2841
2842 /* Now that we have inferred any architecture settings that we
2843 can, try to inherit from the last ARM ABI. */
2844 if (arches != NULL)
2845 {
2846 if (arm_abi == ARM_ABI_AUTO)
2847 arm_abi = gdbarch_tdep (arches->gdbarch)->arm_abi;
2848
2849 if (fp_model == ARM_FLOAT_AUTO)
2850 fp_model = gdbarch_tdep (arches->gdbarch)->fp_model;
2851 }
2852 else
2853 {
2854 /* There was no prior ARM architecture; fill in default values. */
2855
2856 if (arm_abi == ARM_ABI_AUTO)
2857 arm_abi = ARM_ABI_APCS;
2858
2859 /* We used to default to FPA for generic ARM, but almost nobody
2860 uses that now, and we now provide a way for the user to force
2861 the model. So default to the most useful variant. */
2862 if (fp_model == ARM_FLOAT_AUTO)
2863 fp_model = ARM_FLOAT_SOFT_FPA;
2864 }
2865
2866 /* If there is already a candidate, use it. */
2867 for (best_arch = gdbarch_list_lookup_by_info (arches, &info);
2868 best_arch != NULL;
2869 best_arch = gdbarch_list_lookup_by_info (best_arch->next, &info))
2870 {
2871 if (arm_abi != gdbarch_tdep (best_arch->gdbarch)->arm_abi)
2872 continue;
2873
2874 if (fp_model != gdbarch_tdep (best_arch->gdbarch)->fp_model)
2875 continue;
2876
2877 /* Found a match. */
2878 break;
2879 }
2880
2881 if (best_arch != NULL)
2882 {
2883 if (tdesc_data != NULL)
2884 tdesc_data_cleanup (tdesc_data);
2885 return best_arch->gdbarch;
2886 }
2887
2888 tdep = xcalloc (1, sizeof (struct gdbarch_tdep));
2889 gdbarch = gdbarch_alloc (&info, tdep);
2890
2891 /* Record additional information about the architecture we are defining.
2892 These are gdbarch discriminators, like the OSABI. */
2893 tdep->arm_abi = arm_abi;
2894 tdep->fp_model = fp_model;
2895 tdep->have_fpa_registers = have_fpa_registers;
2896
2897 /* Breakpoints. */
2898 switch (info.byte_order)
2899 {
2900 case BFD_ENDIAN_BIG:
2901 tdep->arm_breakpoint = arm_default_arm_be_breakpoint;
2902 tdep->arm_breakpoint_size = sizeof (arm_default_arm_be_breakpoint);
2903 tdep->thumb_breakpoint = arm_default_thumb_be_breakpoint;
2904 tdep->thumb_breakpoint_size = sizeof (arm_default_thumb_be_breakpoint);
2905
2906 break;
2907
2908 case BFD_ENDIAN_LITTLE:
2909 tdep->arm_breakpoint = arm_default_arm_le_breakpoint;
2910 tdep->arm_breakpoint_size = sizeof (arm_default_arm_le_breakpoint);
2911 tdep->thumb_breakpoint = arm_default_thumb_le_breakpoint;
2912 tdep->thumb_breakpoint_size = sizeof (arm_default_thumb_le_breakpoint);
2913
2914 break;
2915
2916 default:
2917 internal_error (__FILE__, __LINE__,
2918 _("arm_gdbarch_init: bad byte order for float format"));
2919 }
2920
2921 /* On ARM targets char defaults to unsigned. */
2922 set_gdbarch_char_signed (gdbarch, 0);
2923
2924 /* This should be low enough for everything. */
2925 tdep->lowest_pc = 0x20;
2926 tdep->jb_pc = -1; /* Longjump support not enabled by default. */
2927
2928 /* The default, for both APCS and AAPCS, is to return small
2929 structures in registers. */
2930 tdep->struct_return = reg_struct_return;
2931
2932 set_gdbarch_push_dummy_call (gdbarch, arm_push_dummy_call);
2933 set_gdbarch_frame_align (gdbarch, arm_frame_align);
2934
2935 set_gdbarch_write_pc (gdbarch, arm_write_pc);
2936
2937 /* Frame handling. */
2938 set_gdbarch_unwind_dummy_id (gdbarch, arm_unwind_dummy_id);
2939 set_gdbarch_unwind_pc (gdbarch, arm_unwind_pc);
2940 set_gdbarch_unwind_sp (gdbarch, arm_unwind_sp);
2941
2942 frame_base_set_default (gdbarch, &arm_normal_base);
2943
2944 /* Address manipulation. */
2945 set_gdbarch_smash_text_address (gdbarch, arm_smash_text_address);
2946 set_gdbarch_addr_bits_remove (gdbarch, arm_addr_bits_remove);
2947
2948 /* Advance PC across function entry code. */
2949 set_gdbarch_skip_prologue (gdbarch, arm_skip_prologue);
2950
2951 /* The stack grows downward. */
2952 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
2953
2954 /* Breakpoint manipulation. */
2955 set_gdbarch_breakpoint_from_pc (gdbarch, arm_breakpoint_from_pc);
2956
2957 /* Information about registers, etc. */
2958 set_gdbarch_deprecated_fp_regnum (gdbarch, ARM_FP_REGNUM); /* ??? */
2959 set_gdbarch_sp_regnum (gdbarch, ARM_SP_REGNUM);
2960 set_gdbarch_pc_regnum (gdbarch, ARM_PC_REGNUM);
2961 set_gdbarch_num_regs (gdbarch, ARM_NUM_REGS);
2962 set_gdbarch_register_type (gdbarch, arm_register_type);
2963
2964 /* This "info float" is FPA-specific. Use the generic version if we
2965 do not have FPA. */
2966 if (gdbarch_tdep (gdbarch)->have_fpa_registers)
2967 set_gdbarch_print_float_info (gdbarch, arm_print_float_info);
2968
2969 /* Internal <-> external register number maps. */
2970 set_gdbarch_dwarf_reg_to_regnum (gdbarch, arm_dwarf_reg_to_regnum);
2971 set_gdbarch_dwarf2_reg_to_regnum (gdbarch, arm_dwarf_reg_to_regnum);
2972 set_gdbarch_register_sim_regno (gdbarch, arm_register_sim_regno);
2973
2974 /* Integer registers are 4 bytes. */
2975 set_gdbarch_deprecated_register_size (gdbarch, 4);
2976 set_gdbarch_register_name (gdbarch, arm_register_name);
2977
2978 /* Returning results. */
2979 set_gdbarch_return_value (gdbarch, arm_return_value);
2980
2981 /* Single stepping. */
2982 /* XXX For an RDI target we should ask the target if it can single-step. */
2983 set_gdbarch_software_single_step (gdbarch, arm_software_single_step);
2984
2985 /* Disassembly. */
2986 set_gdbarch_print_insn (gdbarch, gdb_print_insn_arm);
2987
2988 /* Minsymbol frobbing. */
2989 set_gdbarch_elf_make_msymbol_special (gdbarch, arm_elf_make_msymbol_special);
2990 set_gdbarch_coff_make_msymbol_special (gdbarch,
2991 arm_coff_make_msymbol_special);
2992
2993 /* Virtual tables. */
2994 set_gdbarch_vbit_in_delta (gdbarch, 1);
2995
2996 /* Hook in the ABI-specific overrides, if they have been registered. */
2997 gdbarch_init_osabi (info, gdbarch);
2998
2999 /* Add some default predicates. */
3000 frame_unwind_append_sniffer (gdbarch, arm_stub_unwind_sniffer);
3001 frame_unwind_append_sniffer (gdbarch, dwarf2_frame_sniffer);
3002 frame_unwind_append_sniffer (gdbarch, arm_prologue_unwind_sniffer);
3003
3004 /* Now we have tuned the configuration, set a few final things,
3005 based on what the OS ABI has told us. */
3006
3007 if (tdep->jb_pc >= 0)
3008 set_gdbarch_get_longjmp_target (gdbarch, arm_get_longjmp_target);
3009
3010 /* Floating point sizes and format. */
3011 set_gdbarch_float_format (gdbarch, floatformats_ieee_single);
3012 if (fp_model == ARM_FLOAT_SOFT_FPA || fp_model == ARM_FLOAT_FPA)
3013 {
3014 set_gdbarch_double_format
3015 (gdbarch, floatformats_ieee_double_littlebyte_bigword);
3016 set_gdbarch_long_double_format
3017 (gdbarch, floatformats_ieee_double_littlebyte_bigword);
3018 }
3019 else
3020 {
3021 set_gdbarch_double_format (gdbarch, floatformats_ieee_double);
3022 set_gdbarch_long_double_format (gdbarch, floatformats_ieee_double);
3023 }
3024
3025 if (tdesc_data)
3026 tdesc_use_registers (gdbarch, tdesc_data);
3027
3028 /* Add standard register aliases. We add aliases even for those
3029 nanes which are used by the current architecture - it's simpler,
3030 and does no harm, since nothing ever lists user registers. */
3031 for (i = 0; i < ARRAY_SIZE (arm_register_aliases); i++)
3032 user_reg_add (gdbarch, arm_register_aliases[i].name,
3033 value_of_arm_user_reg, &arm_register_aliases[i].regnum);
3034
3035 return gdbarch;
3036 }
3037
3038 static void
3039 arm_dump_tdep (struct gdbarch *current_gdbarch, struct ui_file *file)
3040 {
3041 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
3042
3043 if (tdep == NULL)
3044 return;
3045
3046 fprintf_unfiltered (file, _("arm_dump_tdep: Lowest pc = 0x%lx"),
3047 (unsigned long) tdep->lowest_pc);
3048 }
3049
3050 extern initialize_file_ftype _initialize_arm_tdep; /* -Wmissing-prototypes */
3051
3052 void
3053 _initialize_arm_tdep (void)
3054 {
3055 struct ui_file *stb;
3056 long length;
3057 struct cmd_list_element *new_set, *new_show;
3058 const char *setname;
3059 const char *setdesc;
3060 const char *const *regnames;
3061 int numregs, i, j;
3062 static char *helptext;
3063 char regdesc[1024], *rdptr = regdesc;
3064 size_t rest = sizeof (regdesc);
3065
3066 gdbarch_register (bfd_arch_arm, arm_gdbarch_init, arm_dump_tdep);
3067
3068 /* Register an ELF OS ABI sniffer for ARM binaries. */
3069 gdbarch_register_osabi_sniffer (bfd_arch_arm,
3070 bfd_target_elf_flavour,
3071 arm_elf_osabi_sniffer);
3072
3073 /* Get the number of possible sets of register names defined in opcodes. */
3074 num_disassembly_options = get_arm_regname_num_options ();
3075
3076 /* Add root prefix command for all "set arm"/"show arm" commands. */
3077 add_prefix_cmd ("arm", no_class, set_arm_command,
3078 _("Various ARM-specific commands."),
3079 &setarmcmdlist, "set arm ", 0, &setlist);
3080
3081 add_prefix_cmd ("arm", no_class, show_arm_command,
3082 _("Various ARM-specific commands."),
3083 &showarmcmdlist, "show arm ", 0, &showlist);
3084
3085 /* Sync the opcode insn printer with our register viewer. */
3086 parse_arm_disassembler_option ("reg-names-std");
3087
3088 /* Initialize the array that will be passed to
3089 add_setshow_enum_cmd(). */
3090 valid_disassembly_styles
3091 = xmalloc ((num_disassembly_options + 1) * sizeof (char *));
3092 for (i = 0; i < num_disassembly_options; i++)
3093 {
3094 numregs = get_arm_regnames (i, &setname, &setdesc, &regnames);
3095 valid_disassembly_styles[i] = setname;
3096 length = snprintf (rdptr, rest, "%s - %s\n", setname, setdesc);
3097 rdptr += length;
3098 rest -= length;
3099 /* When we find the default names, tell the disassembler to use
3100 them. */
3101 if (!strcmp (setname, "std"))
3102 {
3103 disassembly_style = setname;
3104 set_arm_regname_option (i);
3105 }
3106 }
3107 /* Mark the end of valid options. */
3108 valid_disassembly_styles[num_disassembly_options] = NULL;
3109
3110 /* Create the help text. */
3111 stb = mem_fileopen ();
3112 fprintf_unfiltered (stb, "%s%s%s",
3113 _("The valid values are:\n"),
3114 regdesc,
3115 _("The default is \"std\"."));
3116 helptext = ui_file_xstrdup (stb, &length);
3117 ui_file_delete (stb);
3118
3119 add_setshow_enum_cmd("disassembler", no_class,
3120 valid_disassembly_styles, &disassembly_style,
3121 _("Set the disassembly style."),
3122 _("Show the disassembly style."),
3123 helptext,
3124 set_disassembly_style_sfunc,
3125 NULL, /* FIXME: i18n: The disassembly style is \"%s\". */
3126 &setarmcmdlist, &showarmcmdlist);
3127
3128 add_setshow_boolean_cmd ("apcs32", no_class, &arm_apcs_32,
3129 _("Set usage of ARM 32-bit mode."),
3130 _("Show usage of ARM 32-bit mode."),
3131 _("When off, a 26-bit PC will be used."),
3132 NULL,
3133 NULL, /* FIXME: i18n: Usage of ARM 32-bit mode is %s. */
3134 &setarmcmdlist, &showarmcmdlist);
3135
3136 /* Add a command to allow the user to force the FPU model. */
3137 add_setshow_enum_cmd ("fpu", no_class, fp_model_strings, &current_fp_model,
3138 _("Set the floating point type."),
3139 _("Show the floating point type."),
3140 _("auto - Determine the FP typefrom the OS-ABI.\n\
3141 softfpa - Software FP, mixed-endian doubles on little-endian ARMs.\n\
3142 fpa - FPA co-processor (GCC compiled).\n\
3143 softvfp - Software FP with pure-endian doubles.\n\
3144 vfp - VFP co-processor."),
3145 set_fp_model_sfunc, show_fp_model,
3146 &setarmcmdlist, &showarmcmdlist);
3147
3148 /* Add a command to allow the user to force the ABI. */
3149 add_setshow_enum_cmd ("abi", class_support, arm_abi_strings, &arm_abi_string,
3150 _("Set the ABI."),
3151 _("Show the ABI."),
3152 NULL, arm_set_abi, arm_show_abi,
3153 &setarmcmdlist, &showarmcmdlist);
3154
3155 /* Debugging flag. */
3156 add_setshow_boolean_cmd ("arm", class_maintenance, &arm_debug,
3157 _("Set ARM debugging."),
3158 _("Show ARM debugging."),
3159 _("When on, arm-specific debugging is enabled."),
3160 NULL,
3161 NULL, /* FIXME: i18n: "ARM debugging is %s. */
3162 &setdebuglist, &showdebuglist);
3163 }
This page took 0.095592 seconds and 4 git commands to generate.