Merge branch 'for-linus' of master.kernel.org:/home/rmk/linux-2.6-arm
[deliverable/linux.git] / include / asm-powerpc / pci.h
1 #ifndef __ASM_POWERPC_PCI_H
2 #define __ASM_POWERPC_PCI_H
3 #ifdef __KERNEL__
4
5 /*
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
12 #include <linux/types.h>
13 #include <linux/slab.h>
14 #include <linux/string.h>
15 #include <linux/dma-mapping.h>
16
17 #include <asm/machdep.h>
18 #include <asm/scatterlist.h>
19 #include <asm/io.h>
20 #include <asm/prom.h>
21 #include <asm/pci-bridge.h>
22
23 #include <asm-generic/pci-dma-compat.h>
24
25 #define PCIBIOS_MIN_IO 0x1000
26 #define PCIBIOS_MIN_MEM 0x10000000
27
28 struct pci_dev;
29
30 /* Values for the `which' argument to sys_pciconfig_iobase syscall. */
31 #define IOBASE_BRIDGE_NUMBER 0
32 #define IOBASE_MEMORY 1
33 #define IOBASE_IO 2
34 #define IOBASE_ISA_IO 3
35 #define IOBASE_ISA_MEM 4
36
37 /*
38 * Set this to 1 if you want the kernel to re-assign all PCI
39 * bus numbers
40 */
41 extern int pci_assign_all_buses;
42 #define pcibios_assign_all_busses() (pci_assign_all_buses)
43
44 #define pcibios_scan_all_fns(a, b) 0
45
46 static inline void pcibios_set_master(struct pci_dev *dev)
47 {
48 /* No special bus mastering setup handling */
49 }
50
51 static inline void pcibios_penalize_isa_irq(int irq, int active)
52 {
53 /* We don't do dynamic PCI IRQ allocation */
54 }
55
56 #define HAVE_ARCH_PCI_GET_LEGACY_IDE_IRQ
57 static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
58 {
59 if (ppc_md.pci_get_legacy_ide_irq)
60 return ppc_md.pci_get_legacy_ide_irq(dev, channel);
61 return channel ? 15 : 14;
62 }
63
64 #ifdef CONFIG_PPC64
65
66 /*
67 * We want to avoid touching the cacheline size or MWI bit.
68 * pSeries firmware sets the cacheline size (which is not the cpu cacheline
69 * size in all cases) and hardware treats MWI the same as memory write.
70 */
71 #define PCI_DISABLE_MWI
72
73 extern struct dma_mapping_ops *pci_dma_ops;
74
75 /* For DAC DMA, we currently don't support it by default, but
76 * we let 64-bit platforms override this.
77 */
78 static inline int pci_dac_dma_supported(struct pci_dev *hwdev,u64 mask)
79 {
80 if (pci_dma_ops && pci_dma_ops->dac_dma_supported)
81 return pci_dma_ops->dac_dma_supported(&hwdev->dev, mask);
82 return 0;
83 }
84
85 #ifdef CONFIG_PCI
86 static inline void pci_dma_burst_advice(struct pci_dev *pdev,
87 enum pci_dma_burst_strategy *strat,
88 unsigned long *strategy_parameter)
89 {
90 unsigned long cacheline_size;
91 u8 byte;
92
93 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
94 if (byte == 0)
95 cacheline_size = 1024;
96 else
97 cacheline_size = (int) byte * 4;
98
99 *strat = PCI_DMA_BURST_MULTIPLE;
100 *strategy_parameter = cacheline_size;
101 }
102 #endif
103
104 extern int pci_domain_nr(struct pci_bus *bus);
105
106 /* Decide whether to display the domain number in /proc */
107 extern int pci_proc_domain(struct pci_bus *bus);
108
109 #else /* 32-bit */
110
111 #ifdef CONFIG_PCI
112 static inline void pci_dma_burst_advice(struct pci_dev *pdev,
113 enum pci_dma_burst_strategy *strat,
114 unsigned long *strategy_parameter)
115 {
116 *strat = PCI_DMA_BURST_INFINITY;
117 *strategy_parameter = ~0UL;
118 }
119 #endif
120
121 /*
122 * At present there are very few 32-bit PPC machines that can have
123 * memory above the 4GB point, and we don't support that.
124 */
125 #define pci_dac_dma_supported(pci_dev, mask) (0)
126
127 /* Return the index of the PCI controller for device PDEV. */
128 #define pci_domain_nr(bus) ((struct pci_controller *)(bus)->sysdata)->index
129
130 /* Set the name of the bus as it appears in /proc/bus/pci */
131 static inline int pci_proc_domain(struct pci_bus *bus)
132 {
133 return 0;
134 }
135
136 #endif /* CONFIG_PPC64 */
137
138 struct vm_area_struct;
139 /* Map a range of PCI memory or I/O space for a device into user space */
140 int pci_mmap_page_range(struct pci_dev *pdev, struct vm_area_struct *vma,
141 enum pci_mmap_state mmap_state, int write_combine);
142
143 /* Tell drivers/pci/proc.c that we have pci_mmap_page_range() */
144 #define HAVE_PCI_MMAP 1
145
146 #ifdef CONFIG_PPC64
147 /* pci_unmap_{single,page} is not a nop, thus... */
148 #define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME) \
149 dma_addr_t ADDR_NAME;
150 #define DECLARE_PCI_UNMAP_LEN(LEN_NAME) \
151 __u32 LEN_NAME;
152 #define pci_unmap_addr(PTR, ADDR_NAME) \
153 ((PTR)->ADDR_NAME)
154 #define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) \
155 (((PTR)->ADDR_NAME) = (VAL))
156 #define pci_unmap_len(PTR, LEN_NAME) \
157 ((PTR)->LEN_NAME)
158 #define pci_unmap_len_set(PTR, LEN_NAME, VAL) \
159 (((PTR)->LEN_NAME) = (VAL))
160
161 /* The PCI address space does not equal the physical memory address
162 * space (we have an IOMMU). The IDE and SCSI device layers use
163 * this boolean for bounce buffer decisions.
164 */
165 #define PCI_DMA_BUS_IS_PHYS (0)
166
167 #else /* 32-bit */
168
169 /* The PCI address space does equal the physical memory
170 * address space (no IOMMU). The IDE and SCSI device layers use
171 * this boolean for bounce buffer decisions.
172 */
173 #define PCI_DMA_BUS_IS_PHYS (1)
174
175 /* pci_unmap_{page,single} is a nop so... */
176 #define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME)
177 #define DECLARE_PCI_UNMAP_LEN(LEN_NAME)
178 #define pci_unmap_addr(PTR, ADDR_NAME) (0)
179 #define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) do { } while (0)
180 #define pci_unmap_len(PTR, LEN_NAME) (0)
181 #define pci_unmap_len_set(PTR, LEN_NAME, VAL) do { } while (0)
182
183 #endif /* CONFIG_PPC64 */
184
185 extern void pcibios_resource_to_bus(struct pci_dev *dev,
186 struct pci_bus_region *region,
187 struct resource *res);
188
189 extern void pcibios_bus_to_resource(struct pci_dev *dev,
190 struct resource *res,
191 struct pci_bus_region *region);
192
193 static inline struct resource *pcibios_select_root(struct pci_dev *pdev,
194 struct resource *res)
195 {
196 struct resource *root = NULL;
197
198 if (res->flags & IORESOURCE_IO)
199 root = &ioport_resource;
200 if (res->flags & IORESOURCE_MEM)
201 root = &iomem_resource;
202
203 return root;
204 }
205
206 extern int unmap_bus_range(struct pci_bus *bus);
207
208 extern int remap_bus_range(struct pci_bus *bus);
209
210 extern void pcibios_fixup_device_resources(struct pci_dev *dev,
211 struct pci_bus *bus);
212
213 extern void pcibios_setup_new_device(struct pci_dev *dev);
214
215 extern void pcibios_claim_one_bus(struct pci_bus *b);
216
217 extern struct pci_controller *init_phb_dynamic(struct device_node *dn);
218
219 extern struct pci_dev *of_create_pci_dev(struct device_node *node,
220 struct pci_bus *bus, int devfn);
221
222 extern void of_scan_pci_bridge(struct device_node *node,
223 struct pci_dev *dev);
224
225 extern void of_scan_bus(struct device_node *node, struct pci_bus *bus);
226
227 extern int pci_read_irq_line(struct pci_dev *dev);
228
229 extern void pcibios_add_platform_entries(struct pci_dev *dev);
230
231 struct file;
232 extern pgprot_t pci_phys_mem_access_prot(struct file *file,
233 unsigned long pfn,
234 unsigned long size,
235 pgprot_t prot);
236
237 #define HAVE_ARCH_PCI_RESOURCE_TO_USER
238 extern void pci_resource_to_user(const struct pci_dev *dev, int bar,
239 const struct resource *rsrc,
240 resource_size_t *start, resource_size_t *end);
241
242 #endif /* __KERNEL__ */
243 #endif /* __ASM_POWERPC_PCI_H */
This page took 0.037781 seconds and 6 git commands to generate.