dbec9696d388fa5d871cd804ffeb066f14da5907
[deliverable/binutils-gdb.git] / include / opcode / i386.h
1 /* i386-opcode.h -- Intel 80386 opcode table
2 Copyright 1989, 91, 92, 93, 94, 95, 96, 1997 Free Software Foundation.
3
4 This file is part of GAS, the GNU Assembler, and GDB, the GNU Debugger.
5
6 This program is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 2 of the License, or
9 (at your option) any later version.
10
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with this program; if not, write to the Free Software
18 Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. */
19
20 static const template i386_optab[] = {
21
22 #define _ None
23 /* move instructions */
24 #define MOV_AX_DISP32 0xa0
25 { "mov", 2, 0xa0, _, DW|NoModrm, { Disp32, Acc, 0 } },
26 { "mov", 2, 0x88, _, DW|Modrm, { Reg, Reg|Mem, 0 } },
27 { "mov", 2, 0xb0, _, ShortFormW, { Imm, Reg, 0 } },
28 { "mov", 2, 0xc6, _, W|Modrm, { Imm, Reg|Mem, 0 } },
29 { "mov", 2, 0x8c, _, D|Modrm, { SReg3|SReg2, Reg16|Mem, 0 } },
30 /* move to/from control debug registers */
31 { "mov", 2, 0x0f20, _, D|Modrm, { Control, Reg32, 0} },
32 { "mov", 2, 0x0f21, _, D|Modrm, { Debug, Reg32, 0} },
33 { "mov", 2, 0x0f24, _, D|Modrm, { Test, Reg32, 0} },
34
35 /* move with sign extend */
36 /* "movsbl" & "movsbw" must not be unified into "movsb" to avoid
37 conflict with the "movs" string move instruction. Thus,
38 {"movsb", 2, 0x0fbe, _, ReverseRegRegmem|Modrm, { Reg8|Mem, Reg16|Reg32, 0} },
39 is not kosher; we must seperate the two instructions. */
40 {"movsbl", 2, 0x0fbe, _, ReverseRegRegmem|Modrm|Data32, { Reg8|Mem, Reg32, 0} },
41 {"movsbw", 2, 0x0fbe, _, ReverseRegRegmem|Modrm|Data16, { Reg8|Mem, Reg16, 0} },
42 {"movswl", 2, 0x0fbf, _, ReverseRegRegmem|Modrm, { Reg16|Mem, Reg32, 0} },
43
44 /* move with zero extend */
45 {"movzb", 2, 0x0fb6, _, ReverseRegRegmem|Modrm, { Reg8|Mem, Reg16|Reg32, 0} },
46 {"movzwl", 2, 0x0fb7, _, ReverseRegRegmem|Modrm, { Reg16|Mem, Reg32, 0} },
47
48 /* push instructions */
49 {"push", 1, 0x50, _, ShortForm, { WordReg,0,0 } },
50 {"push", 1, 0xff, 0x6, Modrm, { WordReg|WordMem, 0, 0 } },
51 {"push", 1, 0x6a, _, NoModrm, { Imm8S, 0, 0} },
52 {"push", 1, 0x68, _, NoModrm, { Imm16|Imm32, 0, 0} },
53 {"push", 1, 0x06, _, Seg2ShortForm, { SReg2,0,0 } },
54 {"push", 1, 0x0fa0, _, Seg3ShortForm, { SReg3,0,0 } },
55 /* push all */
56 {"pusha", 0, 0x60, _, NoModrm, { 0, 0, 0 } },
57
58 /* pop instructions */
59 {"pop", 1, 0x58, _, ShortForm, { WordReg,0,0 } },
60 {"pop", 1, 0x8f, 0x0, Modrm, { WordReg|WordMem, 0, 0 } },
61 #define POP_SEG_SHORT 0x7
62 {"pop", 1, 0x07, _, Seg2ShortForm, { SReg2,0,0 } },
63 {"pop", 1, 0x0fa1, _, Seg3ShortForm, { SReg3,0,0 } },
64 /* pop all */
65 {"popa", 0, 0x61, _, NoModrm, { 0, 0, 0 } },
66
67 /* xchg exchange instructions
68 xchg commutes: we allow both operand orders */
69 {"xchg", 2, 0x90, _, ShortForm, { WordReg, Acc, 0 } },
70 {"xchg", 2, 0x90, _, ShortForm, { Acc, WordReg, 0 } },
71 {"xchg", 2, 0x86, _, W|Modrm, { Reg, Reg|Mem, 0 } },
72 {"xchg", 2, 0x86, _, W|Modrm, { Reg|Mem, Reg, 0 } },
73
74 /* in/out from ports */
75 {"in", 2, 0xe4, _, W|NoModrm, { Imm8, Acc, 0 } },
76 {"in", 2, 0xec, _, W|NoModrm, { InOutPortReg, Acc, 0 } },
77 {"in", 1, 0xe4, _, W|NoModrm, { Imm8, 0, 0 } },
78 {"in", 1, 0xec, _, W|NoModrm, { InOutPortReg, 0, 0 } },
79 {"out", 2, 0xe6, _, W|NoModrm, { Acc, Imm8, 0 } },
80 {"out", 2, 0xee, _, W|NoModrm, { Acc, InOutPortReg, 0 } },
81 {"out", 1, 0xe6, _, W|NoModrm, { Imm8, 0, 0 } },
82 {"out", 1, 0xee, _, W|NoModrm, { InOutPortReg, 0, 0 } },
83
84 /* load effective address */
85 {"lea", 2, 0x8d, _, Modrm, { WordMem, WordReg, 0 } },
86
87 /* load segment registers from memory */
88 {"lds", 2, 0xc5, _, Modrm, { Mem, Reg32, 0} },
89 {"les", 2, 0xc4, _, Modrm, { Mem, Reg32, 0} },
90 {"lfs", 2, 0x0fb4, _, Modrm, { Mem, Reg32, 0} },
91 {"lgs", 2, 0x0fb5, _, Modrm, { Mem, Reg32, 0} },
92 {"lss", 2, 0x0fb2, _, Modrm, { Mem, Reg32, 0} },
93
94 /* flags register instructions */
95 {"clc", 0, 0xf8, _, NoModrm, { 0, 0, 0} },
96 {"cld", 0, 0xfc, _, NoModrm, { 0, 0, 0} },
97 {"cli", 0, 0xfa, _, NoModrm, { 0, 0, 0} },
98 {"clts", 0, 0x0f06, _, NoModrm, { 0, 0, 0} },
99 {"cmc", 0, 0xf5, _, NoModrm, { 0, 0, 0} },
100 {"lahf", 0, 0x9f, _, NoModrm, { 0, 0, 0} },
101 {"sahf", 0, 0x9e, _, NoModrm, { 0, 0, 0} },
102 {"pushfl", 0, 0x9c, _, NoModrm|Data32, { 0, 0, 0} },
103 {"popfl", 0, 0x9d, _, NoModrm|Data32, { 0, 0, 0} },
104 {"pushfw", 0, 0x9c, _, NoModrm|Data16, { 0, 0, 0} },
105 {"popfw", 0, 0x9d, _, NoModrm|Data16, { 0, 0, 0} },
106 {"pushf", 0, 0x9c, _, NoModrm, { 0, 0, 0} },
107 {"popf", 0, 0x9d, _, NoModrm, { 0, 0, 0} },
108 {"stc", 0, 0xf9, _, NoModrm, { 0, 0, 0} },
109 {"std", 0, 0xfd, _, NoModrm, { 0, 0, 0} },
110 {"sti", 0, 0xfb, _, NoModrm, { 0, 0, 0} },
111
112 {"add", 2, 0x0, _, DW|Modrm, { Reg, Reg|Mem, 0} },
113 {"add", 2, 0x83, 0, Modrm, { Imm8S, WordReg|WordMem, 0} },
114 {"add", 2, 0x4, _, W|NoModrm, { Imm, Acc, 0} },
115 {"add", 2, 0x80, 0, W|Modrm, { Imm, Reg|Mem, 0} },
116
117 {"inc", 1, 0x40, _, ShortForm, { WordReg, 0, 0} },
118 {"inc", 1, 0xfe, 0, W|Modrm, { Reg|Mem, 0, 0} },
119
120 {"sub", 2, 0x28, _, DW|Modrm, { Reg, Reg|Mem, 0} },
121 {"sub", 2, 0x83, 5, Modrm, { Imm8S, WordReg|WordMem, 0} },
122 {"sub", 2, 0x2c, _, W|NoModrm, { Imm, Acc, 0} },
123 {"sub", 2, 0x80, 5, W|Modrm, { Imm, Reg|Mem, 0} },
124
125 {"dec", 1, 0x48, _, ShortForm, { WordReg, 0, 0} },
126 {"dec", 1, 0xfe, 1, W|Modrm, { Reg|Mem, 0, 0} },
127
128 {"sbb", 2, 0x18, _, DW|Modrm, { Reg, Reg|Mem, 0} },
129 {"sbb", 2, 0x83, 3, Modrm, { Imm8S, WordReg|WordMem, 0} },
130 {"sbb", 2, 0x1c, _, W|NoModrm, { Imm, Acc, 0} },
131 {"sbb", 2, 0x80, 3, W|Modrm, { Imm, Reg|Mem, 0} },
132
133 {"cmp", 2, 0x38, _, DW|Modrm, { Reg, Reg|Mem, 0} },
134 {"cmp", 2, 0x83, 7, Modrm, { Imm8S, WordReg|WordMem, 0} },
135 {"cmp", 2, 0x3c, _, W|NoModrm, { Imm, Acc, 0} },
136 {"cmp", 2, 0x80, 7, W|Modrm, { Imm, Reg|Mem, 0} },
137
138 {"test", 2, 0x84, _, W|Modrm, { Reg|Mem, Reg, 0} },
139 {"test", 2, 0x84, _, W|Modrm, { Reg, Reg|Mem, 0} },
140 {"test", 2, 0xa8, _, W|NoModrm, { Imm, Acc, 0} },
141 {"test", 2, 0xf6, 0, W|Modrm, { Imm, Reg|Mem, 0} },
142
143 {"and", 2, 0x20, _, DW|Modrm, { Reg, Reg|Mem, 0} },
144 {"and", 2, 0x83, 4, Modrm, { Imm8S, WordReg|WordMem, 0} },
145 {"and", 2, 0x24, _, W|NoModrm, { Imm, Acc, 0} },
146 {"and", 2, 0x80, 4, W|Modrm, { Imm, Reg|Mem, 0} },
147
148 {"or", 2, 0x08, _, DW|Modrm, { Reg, Reg|Mem, 0} },
149 {"or", 2, 0x83, 1, Modrm, { Imm8S, WordReg|WordMem, 0} },
150 {"or", 2, 0x0c, _, W|NoModrm, { Imm, Acc, 0} },
151 {"or", 2, 0x80, 1, W|Modrm, { Imm, Reg|Mem, 0} },
152
153 {"xor", 2, 0x30, _, DW|Modrm, { Reg, Reg|Mem, 0} },
154 {"xor", 2, 0x83, 6, Modrm, { Imm8S, WordReg|WordMem, 0} },
155 {"xor", 2, 0x34, _, W|NoModrm, { Imm, Acc, 0} },
156 {"xor", 2, 0x80, 6, W|Modrm, { Imm, Reg|Mem, 0} },
157
158 /* iclr with 1 operand is really xor with 2 operands. */
159 {"clr", 1, 0x30, _, W|Modrm|iclrKludge, { Reg } },
160
161 {"adc", 2, 0x10, _, DW|Modrm, { Reg, Reg|Mem, 0} },
162 {"adc", 2, 0x83, 2, Modrm, { Imm8S, WordReg|WordMem, 0} },
163 {"adc", 2, 0x14, _, W|NoModrm, { Imm, Acc, 0} },
164 {"adc", 2, 0x80, 2, W|Modrm, { Imm, Reg|Mem, 0} },
165
166 {"neg", 1, 0xf6, 3, W|Modrm, { Reg|Mem, 0, 0} },
167 {"not", 1, 0xf6, 2, W|Modrm, { Reg|Mem, 0, 0} },
168
169 {"aaa", 0, 0x37, _, NoModrm, { 0, 0, 0} },
170 {"aas", 0, 0x3f, _, NoModrm, { 0, 0, 0} },
171 {"daa", 0, 0x27, _, NoModrm, { 0, 0, 0} },
172 {"das", 0, 0x2f, _, NoModrm, { 0, 0, 0} },
173 {"aad", 0, 0xd50a, _, NoModrm, { 0, 0, 0} },
174 {"aam", 0, 0xd40a, _, NoModrm, { 0, 0, 0} },
175
176 /* conversion insns */
177 /* conversion: intel naming */
178 {"cbw", 0, 0x98, _, NoModrm|Data16, { 0, 0, 0} },
179 {"cwd", 0, 0x99, _, NoModrm|Data16, { 0, 0, 0} },
180 {"cwde", 0, 0x98, _, NoModrm|Data32, { 0, 0, 0} },
181 {"cdq", 0, 0x99, _, NoModrm|Data32, { 0, 0, 0} },
182 /* att naming */
183 {"cbtw", 0, 0x98, _, NoModrm|Data16, { 0, 0, 0} },
184 {"cwtl", 0, 0x98, _, NoModrm|Data32, { 0, 0, 0} },
185 {"cwtd", 0, 0x99, _, NoModrm|Data16, { 0, 0, 0} },
186 {"cltd", 0, 0x99, _, NoModrm|Data32, { 0, 0, 0} },
187
188 /* Warning! the mul/imul (opcode 0xf6) must only have 1 operand! They are
189 expanding 64-bit multiplies, and *cannot* be selected to accomplish
190 'imul %ebx, %eax' (opcode 0x0faf must be used in this case)
191 These multiplies can only be selected with single operand forms. */
192 {"mul", 1, 0xf6, 4, W|Modrm, { Reg|Mem, 0, 0} },
193 {"imul", 1, 0xf6, 5, W|Modrm, { Reg|Mem, 0, 0} },
194
195
196
197
198 /* imulKludge here is needed to reverse the i.rm.reg & i.rm.regmem fields.
199 These instructions are exceptions: 'imul $2, %eax, %ecx' would put
200 '%eax' in the reg field and '%ecx' in the regmem field if we did not
201 switch them. */
202 {"imul", 2, 0x0faf, _, Modrm|ReverseRegRegmem, { WordReg|Mem, WordReg, 0} },
203 {"imul", 3, 0x6b, _, Modrm|ReverseRegRegmem, { Imm8S, WordReg|Mem, WordReg} },
204 {"imul", 3, 0x69, _, Modrm|ReverseRegRegmem, { Imm16|Imm32, WordReg|Mem, WordReg} },
205 /*
206 imul with 2 operands mimicks imul with 3 by puting register both
207 in i.rm.reg & i.rm.regmem fields
208 */
209 {"imul", 2, 0x6b, _, Modrm|imulKludge, { Imm8S, WordReg, 0} },
210 {"imul", 2, 0x69, _, Modrm|imulKludge, { Imm16|Imm32, WordReg, 0} },
211 {"div", 1, 0xf6, 6, W|Modrm, { Reg|Mem, 0, 0} },
212 {"div", 2, 0xf6, 6, W|Modrm, { Reg|Mem, Acc, 0} },
213 {"idiv", 1, 0xf6, 7, W|Modrm, { Reg|Mem, 0, 0} },
214 {"idiv", 2, 0xf6, 7, W|Modrm, { Reg|Mem, Acc, 0} },
215
216 {"rol", 2, 0xd0, 0, W|Modrm, { Imm1, Reg|Mem, 0} },
217 {"rol", 2, 0xc0, 0, W|Modrm, { Imm8, Reg|Mem, 0} },
218 {"rol", 2, 0xd2, 0, W|Modrm, { ShiftCount, Reg|Mem, 0} },
219 {"rol", 1, 0xd0, 0, W|Modrm, { Reg|Mem, 0, 0} },
220
221 {"ror", 2, 0xd0, 1, W|Modrm, { Imm1, Reg|Mem, 0} },
222 {"ror", 2, 0xc0, 1, W|Modrm, { Imm8, Reg|Mem, 0} },
223 {"ror", 2, 0xd2, 1, W|Modrm, { ShiftCount, Reg|Mem, 0} },
224 {"ror", 1, 0xd0, 1, W|Modrm, { Reg|Mem, 0, 0} },
225
226 {"rcl", 2, 0xd0, 2, W|Modrm, { Imm1, Reg|Mem, 0} },
227 {"rcl", 2, 0xc0, 2, W|Modrm, { Imm8, Reg|Mem, 0} },
228 {"rcl", 2, 0xd2, 2, W|Modrm, { ShiftCount, Reg|Mem, 0} },
229 {"rcl", 1, 0xd0, 2, W|Modrm, { Reg|Mem, 0, 0} },
230
231 {"rcr", 2, 0xd0, 3, W|Modrm, { Imm1, Reg|Mem, 0} },
232 {"rcr", 2, 0xc0, 3, W|Modrm, { Imm8, Reg|Mem, 0} },
233 {"rcr", 2, 0xd2, 3, W|Modrm, { ShiftCount, Reg|Mem, 0} },
234 {"rcr", 1, 0xd0, 3, W|Modrm, { Reg|Mem, 0, 0} },
235
236 {"sal", 2, 0xd0, 4, W|Modrm, { Imm1, Reg|Mem, 0} },
237 {"sal", 2, 0xc0, 4, W|Modrm, { Imm8, Reg|Mem, 0} },
238 {"sal", 2, 0xd2, 4, W|Modrm, { ShiftCount, Reg|Mem, 0} },
239 {"sal", 1, 0xd0, 4, W|Modrm, { Reg|Mem, 0, 0} },
240 {"shl", 2, 0xd0, 4, W|Modrm, { Imm1, Reg|Mem, 0} },
241 {"shl", 2, 0xc0, 4, W|Modrm, { Imm8, Reg|Mem, 0} },
242 {"shl", 2, 0xd2, 4, W|Modrm, { ShiftCount, Reg|Mem, 0} },
243 {"shl", 1, 0xd0, 4, W|Modrm, { Reg|Mem, 0, 0} },
244
245 {"shld", 3, 0x0fa4, _, Modrm, { Imm8, WordReg, WordReg|Mem} },
246 {"shld", 3, 0x0fa5, _, Modrm, { ShiftCount, WordReg, WordReg|Mem} },
247 {"shld", 2, 0x0fa5, _, Modrm, { WordReg, WordReg|Mem, 0} },
248
249 {"shr", 2, 0xd0, 5, W|Modrm, { Imm1, Reg|Mem, 0} },
250 {"shr", 2, 0xc0, 5, W|Modrm, { Imm8, Reg|Mem, 0} },
251 {"shr", 2, 0xd2, 5, W|Modrm, { ShiftCount, Reg|Mem, 0} },
252 {"shr", 1, 0xd0, 5, W|Modrm, { Reg|Mem, 0, 0} },
253
254 {"shrd", 3, 0x0fac, _, Modrm, { Imm8, WordReg, WordReg|Mem} },
255 {"shrd", 3, 0x0fad, _, Modrm, { ShiftCount, WordReg, WordReg|Mem} },
256 {"shrd", 2, 0x0fad, _, Modrm, { WordReg, WordReg|Mem, 0} },
257
258 {"sar", 2, 0xd0, 7, W|Modrm, { Imm1, Reg|Mem, 0} },
259 {"sar", 2, 0xc0, 7, W|Modrm, { Imm8, Reg|Mem, 0} },
260 {"sar", 2, 0xd2, 7, W|Modrm, { ShiftCount, Reg|Mem, 0} },
261 {"sar", 1, 0xd0, 7, W|Modrm, { Reg|Mem, 0, 0} },
262
263 /* control transfer instructions */
264 #define CALL_PC_RELATIVE 0xe8
265 {"call", 1, 0xe8, _, JumpDword, { Disp32, 0, 0} },
266 {"call", 1, 0xff, 2, Modrm|Data32, { Reg|Mem|JumpAbsolute, 0, 0} },
267 {"callw", 1, 0xff, 2, Modrm|Data16, { Reg|Mem|JumpAbsolute, 0, 0} },
268 #define CALL_FAR_IMMEDIATE 0x9a
269 {"lcall", 2, 0x9a, _, JumpInterSegment, { Imm16, Imm32, 0} },
270 {"lcall", 1, 0xff, 3, Modrm|Data32, { Mem, 0, 0} },
271 {"lcallw", 1, 0xff, 3, Modrm|Data16, { Mem, 0, 0} },
272
273 #define JUMP_PC_RELATIVE 0xeb
274 {"jmp", 1, 0xeb, _, Jump, { Disp, 0, 0} },
275 {"jmp", 1, 0xff, 4, Modrm, { Reg32|Mem|JumpAbsolute, 0, 0} },
276 #define JUMP_FAR_IMMEDIATE 0xea
277 {"ljmp", 2, 0xea, _, JumpInterSegment, { Imm16, Imm32, 0} },
278 {"ljmp", 1, 0xff, 5, Modrm|Data32, { Mem, 0, 0} },
279
280 {"ret", 0, 0xc3, _, NoModrm|Data32, { 0, 0, 0} },
281 {"ret", 1, 0xc2, _, NoModrm|Data32, { Imm16, 0, 0} },
282 {"retw", 0, 0xc3, _, NoModrm|Data16, { 0, 0, 0} },
283 {"retw", 1, 0xc2, _, NoModrm|Data16, { Imm16, 0, 0} },
284 {"lret", 0, 0xcb, _, NoModrm|Data32, { 0, 0, 0} },
285 {"lret", 1, 0xca, _, NoModrm|Data32, { Imm16, 0, 0} },
286 {"lretw", 0, 0xcb, _, NoModrm|Data16, { 0, 0, 0} },
287 {"lretw", 1, 0xca, _, NoModrm|Data16, { Imm16, 0, 0} },
288 {"enter", 2, 0xc8, _, NoModrm|Data32, { Imm16, Imm8, 0} },
289 {"leave", 0, 0xc9, _, NoModrm|Data32, { 0, 0, 0} },
290 {"enterw", 2, 0xc8, _, NoModrm|Data16, { Imm16, Imm8, 0} },
291 {"leavew", 0, 0xc9, _, NoModrm|Data16, { 0, 0, 0} },
292
293 /* conditional jumps */
294 {"jo", 1, 0x70, _, Jump, { Disp, 0, 0} },
295
296 {"jno", 1, 0x71, _, Jump, { Disp, 0, 0} },
297
298 {"jb", 1, 0x72, _, Jump, { Disp, 0, 0} },
299 {"jc", 1, 0x72, _, Jump, { Disp, 0, 0} },
300 {"jnae", 1, 0x72, _, Jump, { Disp, 0, 0} },
301
302 {"jnb", 1, 0x73, _, Jump, { Disp, 0, 0} },
303 {"jnc", 1, 0x73, _, Jump, { Disp, 0, 0} },
304 {"jae", 1, 0x73, _, Jump, { Disp, 0, 0} },
305
306 {"je", 1, 0x74, _, Jump, { Disp, 0, 0} },
307 {"jz", 1, 0x74, _, Jump, { Disp, 0, 0} },
308
309 {"jne", 1, 0x75, _, Jump, { Disp, 0, 0} },
310 {"jnz", 1, 0x75, _, Jump, { Disp, 0, 0} },
311
312 {"jbe", 1, 0x76, _, Jump, { Disp, 0, 0} },
313 {"jna", 1, 0x76, _, Jump, { Disp, 0, 0} },
314
315 {"jnbe", 1, 0x77, _, Jump, { Disp, 0, 0} },
316 {"ja", 1, 0x77, _, Jump, { Disp, 0, 0} },
317
318 {"js", 1, 0x78, _, Jump, { Disp, 0, 0} },
319
320 {"jns", 1, 0x79, _, Jump, { Disp, 0, 0} },
321
322 {"jp", 1, 0x7a, _, Jump, { Disp, 0, 0} },
323 {"jpe", 1, 0x7a, _, Jump, { Disp, 0, 0} },
324
325 {"jnp", 1, 0x7b, _, Jump, { Disp, 0, 0} },
326 {"jpo", 1, 0x7b, _, Jump, { Disp, 0, 0} },
327
328 {"jl", 1, 0x7c, _, Jump, { Disp, 0, 0} },
329 {"jnge", 1, 0x7c, _, Jump, { Disp, 0, 0} },
330
331 {"jnl", 1, 0x7d, _, Jump, { Disp, 0, 0} },
332 {"jge", 1, 0x7d, _, Jump, { Disp, 0, 0} },
333
334 {"jle", 1, 0x7e, _, Jump, { Disp, 0, 0} },
335 {"jng", 1, 0x7e, _, Jump, { Disp, 0, 0} },
336
337 {"jnle", 1, 0x7f, _, Jump, { Disp, 0, 0} },
338 {"jg", 1, 0x7f, _, Jump, { Disp, 0, 0} },
339
340 #if 0 /* XXX where are these macros used?
341 To get them working again, they need to take
342 an entire template as the parameter,
343 and check for Data16/Data32 flags. */
344 /* these turn into pseudo operations when disp is larger than 8 bits */
345 #define IS_JUMP_ON_CX_ZERO(o) \
346 (o == 0x66e3)
347 #define IS_JUMP_ON_ECX_ZERO(o) \
348 (o == 0xe3)
349 #endif
350
351 {"jcxz", 1, 0xe3, _, JumpByte|Data16, { Disp, 0, 0} },
352 {"jecxz", 1, 0xe3, _, JumpByte|Data32, { Disp, 0, 0} },
353
354 #define IS_LOOP_ECX_TIMES(o) \
355 (o == 0xe2 || o == 0xe1 || o == 0xe0)
356
357 {"loop", 1, 0xe2, _, JumpByte, { Disp, 0, 0} },
358
359 {"loopz", 1, 0xe1, _, JumpByte, { Disp, 0, 0} },
360 {"loope", 1, 0xe1, _, JumpByte, { Disp, 0, 0} },
361
362 {"loopnz", 1, 0xe0, _, JumpByte, { Disp, 0, 0} },
363 {"loopne", 1, 0xe0, _, JumpByte, { Disp, 0, 0} },
364
365 /* set byte on flag instructions */
366 {"seto", 1, 0x0f90, 0, Modrm, { Reg8|Mem, 0, 0} },
367
368 {"setno", 1, 0x0f91, 0, Modrm, { Reg8|Mem, 0, 0} },
369
370 {"setb", 1, 0x0f92, 0, Modrm, { Reg8|Mem, 0, 0} },
371 {"setc", 1, 0x0f92, 0, Modrm, { Reg8|Mem, 0, 0} },
372 {"setnae", 1, 0x0f92, 0, Modrm, { Reg8|Mem, 0, 0} },
373
374 {"setnb", 1, 0x0f93, 0, Modrm, { Reg8|Mem, 0, 0} },
375 {"setnc", 1, 0x0f93, 0, Modrm, { Reg8|Mem, 0, 0} },
376 {"setae", 1, 0x0f93, 0, Modrm, { Reg8|Mem, 0, 0} },
377
378 {"sete", 1, 0x0f94, 0, Modrm, { Reg8|Mem, 0, 0} },
379 {"setz", 1, 0x0f94, 0, Modrm, { Reg8|Mem, 0, 0} },
380
381 {"setne", 1, 0x0f95, 0, Modrm, { Reg8|Mem, 0, 0} },
382 {"setnz", 1, 0x0f95, 0, Modrm, { Reg8|Mem, 0, 0} },
383
384 {"setbe", 1, 0x0f96, 0, Modrm, { Reg8|Mem, 0, 0} },
385 {"setna", 1, 0x0f96, 0, Modrm, { Reg8|Mem, 0, 0} },
386
387 {"setnbe", 1, 0x0f97, 0, Modrm, { Reg8|Mem, 0, 0} },
388 {"seta", 1, 0x0f97, 0, Modrm, { Reg8|Mem, 0, 0} },
389
390 {"sets", 1, 0x0f98, 0, Modrm, { Reg8|Mem, 0, 0} },
391
392 {"setns", 1, 0x0f99, 0, Modrm, { Reg8|Mem, 0, 0} },
393
394 {"setp", 1, 0x0f9a, 0, Modrm, { Reg8|Mem, 0, 0} },
395 {"setpe", 1, 0x0f9a, 0, Modrm, { Reg8|Mem, 0, 0} },
396
397 {"setnp", 1, 0x0f9b, 0, Modrm, { Reg8|Mem, 0, 0} },
398 {"setpo", 1, 0x0f9b, 0, Modrm, { Reg8|Mem, 0, 0} },
399
400 {"setl", 1, 0x0f9c, 0, Modrm, { Reg8|Mem, 0, 0} },
401 {"setnge", 1, 0x0f9c, 0, Modrm, { Reg8|Mem, 0, 0} },
402
403 {"setnl", 1, 0x0f9d, 0, Modrm, { Reg8|Mem, 0, 0} },
404 {"setge", 1, 0x0f9d, 0, Modrm, { Reg8|Mem, 0, 0} },
405
406 {"setle", 1, 0x0f9e, 0, Modrm, { Reg8|Mem, 0, 0} },
407 {"setng", 1, 0x0f9e, 0, Modrm, { Reg8|Mem, 0, 0} },
408
409 {"setnle", 1, 0x0f9f, 0, Modrm, { Reg8|Mem, 0, 0} },
410 {"setg", 1, 0x0f9f, 0, Modrm, { Reg8|Mem, 0, 0} },
411
412 #define IS_STRING_INSTRUCTION(o) \
413 ((o) == 0xa6 || (o) == 0x6c || (o) == 0x6e || (o) == 0x6e || \
414 (o) == 0xac || (o) == 0xa4 || (o) == 0xae || (o) == 0xaa || \
415 (o) == 0xd7)
416
417 /* string manipulation */
418 {"cmps", 0, 0xa6, _, W|NoModrm, { 0, 0, 0} },
419 {"scmp", 0, 0xa6, _, W|NoModrm, { 0, 0, 0} },
420 {"ins", 0, 0x6c, _, W|NoModrm, { 0, 0, 0} },
421 {"outs", 0, 0x6e, _, W|NoModrm, { 0, 0, 0} },
422 {"lods", 0, 0xac, _, W|NoModrm, { 0, 0, 0} },
423 {"slod", 0, 0xac, _, W|NoModrm, { 0, 0, 0} },
424 {"movs", 0, 0xa4, _, W|NoModrm, { 0, 0, 0} },
425 {"smov", 0, 0xa4, _, W|NoModrm, { 0, 0, 0} },
426 {"scas", 0, 0xae, _, W|NoModrm, { 0, 0, 0} },
427 {"ssca", 0, 0xae, _, W|NoModrm, { 0, 0, 0} },
428 {"stos", 0, 0xaa, _, W|NoModrm, { 0, 0, 0} },
429 {"ssto", 0, 0xaa, _, W|NoModrm, { 0, 0, 0} },
430 {"xlat", 0, 0xd7, _, NoModrm, { 0, 0, 0} },
431
432 /* bit manipulation */
433 {"bsf", 2, 0x0fbc, _, Modrm|ReverseRegRegmem, { Reg|Mem, Reg, 0} },
434 {"bsr", 2, 0x0fbd, _, Modrm|ReverseRegRegmem, { Reg|Mem, Reg, 0} },
435 {"bt", 2, 0x0fa3, _, Modrm, { Reg, Reg|Mem, 0} },
436 {"bt", 2, 0x0fba, 4, Modrm, { Imm8, Reg|Mem, 0} },
437 {"btc", 2, 0x0fbb, _, Modrm, { Reg, Reg|Mem, 0} },
438 {"btc", 2, 0x0fba, 7, Modrm, { Imm8, Reg|Mem, 0} },
439 {"btr", 2, 0x0fb3, _, Modrm, { Reg, Reg|Mem, 0} },
440 {"btr", 2, 0x0fba, 6, Modrm, { Imm8, Reg|Mem, 0} },
441 {"bts", 2, 0x0fab, _, Modrm, { Reg, Reg|Mem, 0} },
442 {"bts", 2, 0x0fba, 5, Modrm, { Imm8, Reg|Mem, 0} },
443
444 /* interrupts & op. sys insns */
445 /* See gas/config/tc-i386.c for conversion of 'int $3' into the special
446 int 3 insn. */
447 #define INT_OPCODE 0xcd
448 #define INT3_OPCODE 0xcc
449 {"int", 1, 0xcd, _, NoModrm, { Imm8, 0, 0} },
450 {"int3", 0, 0xcc, _, NoModrm, { 0, 0, 0} },
451 {"into", 0, 0xce, _, NoModrm, { 0, 0, 0} },
452 {"iret", 0, 0xcf, _, NoModrm|Data32, { 0, 0, 0} },
453 {"iretw", 0, 0xcf, _, NoModrm|Data16, { 0, 0, 0} },
454 /* i386sl, i486sl, later 486, and Pentium */
455 {"rsm", 0, 0x0faa, _, NoModrm,{ 0, 0, 0} },
456
457 {"boundl", 2, 0x62, _, Modrm|Data32, { Reg32, Mem, 0} },
458 {"boundw", 2, 0x62, _, Modrm|Data16, { Reg16, Mem, 0} },
459
460 {"hlt", 0, 0xf4, _, NoModrm, { 0, 0, 0} },
461 {"wait", 0, 0x9b, _, NoModrm, { 0, 0, 0} },
462 /* nop is actually 'xchgl %eax, %eax' */
463 {"nop", 0, 0x90, _, NoModrm, { 0, 0, 0} },
464
465 /* protection control */
466 {"arpl", 2, 0x63, _, Modrm, { Reg16, Reg16|Mem, 0} },
467 {"lar", 2, 0x0f02, _, Modrm|ReverseRegRegmem, { WordReg|Mem, WordReg, 0} },
468 {"lgdt", 1, 0x0f01, 2, Modrm, { Mem, 0, 0} },
469 {"lidt", 1, 0x0f01, 3, Modrm, { Mem, 0, 0} },
470 {"lldt", 1, 0x0f00, 2, Modrm, { WordReg|Mem, 0, 0} },
471 {"lmsw", 1, 0x0f01, 6, Modrm, { WordReg|Mem, 0, 0} },
472 {"lsl", 2, 0x0f03, _, Modrm|ReverseRegRegmem, { WordReg|Mem, WordReg, 0} },
473 {"ltr", 1, 0x0f00, 3, Modrm, { WordReg|Mem, 0, 0} },
474
475 {"sgdt", 1, 0x0f01, 0, Modrm, { Mem, 0, 0} },
476 {"sidt", 1, 0x0f01, 1, Modrm, { Mem, 0, 0} },
477 {"sldt", 1, 0x0f00, 0, Modrm, { WordReg|Mem, 0, 0} },
478 {"smsw", 1, 0x0f01, 4, Modrm, { WordReg|Mem, 0, 0} },
479 {"str", 1, 0x0f00, 1, Modrm, { Reg16|Mem, 0, 0} },
480
481 {"verr", 1, 0x0f00, 4, Modrm, { WordReg|Mem, 0, 0} },
482 {"verw", 1, 0x0f00, 5, Modrm, { WordReg|Mem, 0, 0} },
483
484 /* floating point instructions */
485
486 /* load */
487 {"fld", 1, 0xd9c0, _, ShortForm, { FloatReg, 0, 0} }, /* register */
488 {"flds", 1, 0xd9, 0, Modrm, { Mem, 0, 0} }, /* %st0 <-- mem float */
489 {"fldl", 1, 0xdd, 0, Modrm, { Mem, 0, 0} }, /* %st0 <-- mem double */
490 {"fldl", 1, 0xd9c0, _, ShortForm, { FloatReg, 0, 0} }, /* register */
491 {"fild", 1, 0xdf, 0, Modrm, { Mem, 0, 0} }, /* %st0 <-- mem word (16) */
492 {"fildl", 1, 0xdb, 0, Modrm, { Mem, 0, 0} }, /* %st0 <-- mem dword (32) */
493 {"fildq",1, 0xdf, 5, Modrm, { Mem, 0, 0} }, /* %st0 <-- mem qword (64) */
494 {"fildll",1, 0xdf, 5, Modrm, { Mem, 0, 0} }, /* %st0 <-- mem qword (64) */
495 {"fldt", 1, 0xdb, 5, Modrm, { Mem, 0, 0} }, /* %st0 <-- mem efloat */
496 {"fbld", 1, 0xdf, 4, Modrm, { Mem, 0, 0} }, /* %st0 <-- mem bcd */
497
498 /* store (no pop) */
499 {"fst", 1, 0xddd0, _, ShortForm, { FloatReg, 0, 0} }, /* register */
500 {"fsts", 1, 0xd9, 2, Modrm, { Mem, 0, 0} }, /* %st0 --> mem float */
501 {"fstl", 1, 0xdd, 2, Modrm, { Mem, 0, 0} }, /* %st0 --> mem double */
502 {"fstl", 1, 0xddd0, _, ShortForm, { FloatReg, 0, 0} }, /* register */
503 {"fist", 1, 0xdf, 2, Modrm, { Mem, 0, 0} }, /* %st0 --> mem word (16) */
504 {"fistl", 1, 0xdb, 2, Modrm, { Mem, 0, 0} }, /* %st0 --> mem dword (32) */
505
506 /* store (with pop) */
507 {"fstp", 1, 0xddd8, _, ShortForm, { FloatReg, 0, 0} }, /* register */
508 {"fstps", 1, 0xd9, 3, Modrm, { Mem, 0, 0} }, /* %st0 --> mem float */
509 {"fstpl", 1, 0xdd, 3, Modrm, { Mem, 0, 0} }, /* %st0 --> mem double */
510 {"fstpl", 1, 0xddd8, _, ShortForm, { FloatReg, 0, 0} }, /* register */
511 {"fistp", 1, 0xdf, 3, Modrm, { Mem, 0, 0} }, /* %st0 --> mem word (16) */
512 {"fistpl",1, 0xdb, 3, Modrm, { Mem, 0, 0} }, /* %st0 --> mem dword (32) */
513 {"fistpq",1, 0xdf, 7, Modrm, { Mem, 0, 0} }, /* %st0 --> mem qword (64) */
514 {"fistpll",1,0xdf, 7, Modrm, { Mem, 0, 0} }, /* %st0 --> mem qword (64) */
515 {"fstpt", 1, 0xdb, 7, Modrm, { Mem, 0, 0} }, /* %st0 --> mem efloat */
516 {"fbstp", 1, 0xdf, 6, Modrm, { Mem, 0, 0} }, /* %st0 --> mem bcd */
517
518 /* exchange %st<n> with %st0 */
519 {"fxch", 1, 0xd9c8, _, ShortForm, { FloatReg, 0, 0} },
520 {"fxch", 0, 0xd9c9, _, NoModrm, { 0, 0, 0} }, /* alias for fxch %st, %st(1) */
521
522 /* comparison (without pop) */
523 {"fcom", 1, 0xd8d0, _, ShortForm, { FloatReg, 0, 0} },
524 {"fcoms", 1, 0xd8, 2, Modrm, { Mem, 0, 0} }, /* compare %st0, mem float */
525 {"ficoml", 1, 0xda, 2, Modrm, { Mem, 0, 0} }, /* compare %st0, mem word */
526 {"fcoml", 1, 0xdc, 2, Modrm, { Mem, 0, 0} }, /* compare %st0, mem double */
527 {"fcoml", 1, 0xd8d0, _, ShortForm, { FloatReg, 0, 0} },
528 {"ficoms", 1, 0xde, 2, Modrm, { Mem, 0, 0} }, /* compare %st0, mem dword */
529
530 /* comparison (with pop) */
531 {"fcomp", 1, 0xd8d8, _, ShortForm, { FloatReg, 0, 0} },
532 {"fcomps", 1, 0xd8, 3, Modrm, { Mem, 0, 0} }, /* compare %st0, mem float */
533 {"ficompl", 1, 0xda, 3, Modrm, { Mem, 0, 0} }, /* compare %st0, mem word */
534 {"fcompl", 1, 0xdc, 3, Modrm, { Mem, 0, 0} }, /* compare %st0, mem double */
535 {"fcompl", 1, 0xd8d8, _, ShortForm, { FloatReg, 0, 0} },
536 {"ficomps", 1, 0xde, 3, Modrm, { Mem, 0, 0} }, /* compare %st0, mem dword */
537 {"fcompp", 0, 0xded9, _, NoModrm, { 0, 0, 0} }, /* compare %st0, %st1 & pop 2 */
538
539 /* unordered comparison (with pop) */
540 {"fucom", 1, 0xdde0, _, ShortForm, { FloatReg, 0, 0} },
541 {"fucomp", 1, 0xdde8, _, ShortForm, { FloatReg, 0, 0} },
542 {"fucompp", 0, 0xdae9, _, NoModrm, { 0, 0, 0} }, /* ucompare %st0, %st1 & pop twice */
543
544 {"ftst", 0, 0xd9e4, _, NoModrm, { 0, 0, 0} }, /* test %st0 */
545 {"fxam", 0, 0xd9e5, _, NoModrm, { 0, 0, 0} }, /* examine %st0 */
546
547 /* load constants into %st0 */
548 {"fld1", 0, 0xd9e8, _, NoModrm, { 0, 0, 0} }, /* %st0 <-- 1.0 */
549 {"fldl2t", 0, 0xd9e9, _, NoModrm, { 0, 0, 0} }, /* %st0 <-- log2(10) */
550 {"fldl2e", 0, 0xd9ea, _, NoModrm, { 0, 0, 0} }, /* %st0 <-- log2(e) */
551 {"fldpi", 0, 0xd9eb, _, NoModrm, { 0, 0, 0} }, /* %st0 <-- pi */
552 {"fldlg2", 0, 0xd9ec, _, NoModrm, { 0, 0, 0} }, /* %st0 <-- log10(2) */
553 {"fldln2", 0, 0xd9ed, _, NoModrm, { 0, 0, 0} }, /* %st0 <-- ln(2) */
554 {"fldz", 0, 0xd9ee, _, NoModrm, { 0, 0, 0} }, /* %st0 <-- 0.0 */
555
556 /* arithmetic */
557
558 /* add */
559 {"fadd", 1, 0xd8c0, _, ShortForm, { FloatReg, 0, 0} },
560 {"fadd", 2, 0xd8c0, _, ShortForm|FloatD, { FloatReg, FloatAcc, 0} },
561 {"fadd", 0, 0xdcc1, _, NoModrm, { 0, 0, 0} }, /* alias for fadd %st, %st(1) */
562 {"faddp", 1, 0xdec0, _, ShortForm, { FloatReg, 0, 0} },
563 {"faddp", 2, 0xdec0, _, ShortForm, { FloatReg, FloatAcc, 0} },
564 {"faddp", 2, 0xdec0, _, ShortForm, { FloatAcc, FloatReg, 0} },
565 {"faddp", 0, 0xdec1, _, NoModrm, { 0, 0, 0} }, /* alias for faddp %st, %st(1) */
566 {"fadds", 1, 0xd8, 0, Modrm, { Mem, 0, 0} },
567 {"fiaddl", 1, 0xda, 0, Modrm, { Mem, 0, 0} },
568 {"faddl", 1, 0xdc, 0, Modrm, { Mem, 0, 0} },
569 {"fiadds", 1, 0xde, 0, Modrm, { Mem, 0, 0} },
570
571 /* sub */
572 /* Note: intel has decided that certain of these operations are reversed
573 in assembler syntax. */
574 {"fsub", 1, 0xd8e0, _, ShortForm, { FloatReg, 0, 0} },
575 {"fsub", 2, 0xd8e0, _, ShortForm, { FloatReg, FloatAcc, 0} },
576 #ifdef NON_BROKEN_OPCODES
577 {"fsub", 2, 0xdce8, _, ShortForm, { FloatAcc, FloatReg, 0} },
578 #else
579 {"fsub", 2, 0xdce0, _, ShortForm, { FloatAcc, FloatReg, 0} },
580 #endif
581 {"fsub", 0, 0xdce1, _, NoModrm, { 0, 0, 0} },
582 {"fsubp", 1, 0xdee8, _, ShortForm, { FloatReg, 0, 0} },
583 {"fsubp", 2, 0xdee8, _, ShortForm, { FloatReg, FloatAcc, 0} },
584 #ifdef NON_BROKEN_OPCODES
585 {"fsubp", 2, 0xdee8, _, ShortForm, { FloatAcc, FloatReg, 0} },
586 #else
587 {"fsubp", 2, 0xdee8, _, ShortForm, { FloatAcc, FloatReg, 0} },
588 #endif
589 {"fsubp", 0, 0xdee9, _, NoModrm, { 0, 0, 0} },
590 {"fsubs", 1, 0xd8, 4, Modrm, { Mem, 0, 0} },
591 {"fisubl", 1, 0xda, 4, Modrm, { Mem, 0, 0} },
592 {"fsubl", 1, 0xdc, 4, Modrm, { Mem, 0, 0} },
593 {"fisubs", 1, 0xde, 4, Modrm, { Mem, 0, 0} },
594
595 /* sub reverse */
596 {"fsubr", 1, 0xd8e8, _, ShortForm, { FloatReg, 0, 0} },
597 {"fsubr", 2, 0xd8e8, _, ShortForm, { FloatReg, FloatAcc, 0} },
598 #ifdef NON_BROKEN_OPCODES
599 {"fsubr", 2, 0xdce0, _, ShortForm, { FloatAcc, FloatReg, 0} },
600 #else
601 {"fsubr", 2, 0xdce8, _, ShortForm, { FloatAcc, FloatReg, 0} },
602 #endif
603 {"fsubr", 0, 0xdce9, _, NoModrm, { 0, 0, 0} },
604 {"fsubrp", 1, 0xdee0, _, ShortForm, { FloatReg, 0, 0} },
605 {"fsubrp", 2, 0xdee0, _, ShortForm, { FloatReg, FloatAcc, 0} },
606 #ifdef NON_BROKEN_OPCODES
607 {"fsubrp", 2, 0xdee0, _, ShortForm, { FloatAcc, FloatReg, 0} },
608 #else
609 {"fsubrp", 2, 0xdee0, _, ShortForm, { FloatAcc, FloatReg, 0} },
610 #endif
611 {"fsubrp", 0, 0xdee1, _, NoModrm, { 0, 0, 0} },
612 {"fsubrs", 1, 0xd8, 5, Modrm, { Mem, 0, 0} },
613 {"fisubrl", 1, 0xda, 5, Modrm, { Mem, 0, 0} },
614 {"fsubrl", 1, 0xdc, 5, Modrm, { Mem, 0, 0} },
615 {"fisubrs", 1, 0xde, 5, Modrm, { Mem, 0, 0} },
616
617 /* mul */
618 {"fmul", 1, 0xd8c8, _, ShortForm, { FloatReg, 0, 0} },
619 {"fmul", 2, 0xd8c8, _, ShortForm|FloatD, { FloatReg, FloatAcc, 0} },
620 {"fmul", 0, 0xdcc9, _, NoModrm, { 0, 0, 0} },
621 {"fmulp", 1, 0xdec8, _, ShortForm, { FloatReg, 0, 0} },
622 {"fmulp", 2, 0xdec8, _, ShortForm, { FloatReg, FloatAcc, 0} },
623 {"fmulp", 2, 0xdec8, _, ShortForm, { FloatAcc, FloatReg, 0} },
624 {"fmulp", 0, 0xdec9, _, NoModrm, { 0, 0, 0} },
625 {"fmuls", 1, 0xd8, 1, Modrm, { Mem, 0, 0} },
626 {"fimull", 1, 0xda, 1, Modrm, { Mem, 0, 0} },
627 {"fmull", 1, 0xdc, 1, Modrm, { Mem, 0, 0} },
628 {"fimuls", 1, 0xde, 1, Modrm, { Mem, 0, 0} },
629
630 /* div */
631 /* Note: intel has decided that certain of these operations are reversed
632 in assembler syntax. */
633 {"fdiv", 1, 0xd8f0, _, ShortForm, { FloatReg, 0, 0} },
634 {"fdiv", 2, 0xd8f0, _, ShortForm, { FloatReg, FloatAcc, 0} },
635 #ifdef NON_BROKEN_OPCODES
636 {"fdiv", 2, 0xdcf8, _, ShortForm, { FloatAcc, FloatReg, 0} },
637 #else
638 {"fdiv", 2, 0xdcf0, _, ShortForm, { FloatAcc, FloatReg, 0} },
639 #endif
640 {"fdiv", 0, 0xdcf1, _, NoModrm, { 0, 0, 0} },
641 {"fdivp", 1, 0xdef8, _, ShortForm, { FloatReg, 0, 0} },
642 {"fdivp", 2, 0xdef8, _, ShortForm, { FloatReg, FloatAcc, 0} },
643 #ifdef NON_BROKEN_OPCODES
644 {"fdivp", 2, 0xdef8, _, ShortForm, { FloatAcc, FloatReg, 0} },
645 #else
646 {"fdivp", 2, 0xdef8, _, ShortForm, { FloatAcc, FloatReg, 0} },
647 #endif
648 {"fdivp", 0, 0xdef9, _, NoModrm, { 0, 0, 0} },
649 {"fdivs", 1, 0xd8, 6, Modrm, { Mem, 0, 0} },
650 {"fidivl", 1, 0xda, 6, Modrm, { Mem, 0, 0} },
651 {"fdivl", 1, 0xdc, 6, Modrm, { Mem, 0, 0} },
652 {"fidivs", 1, 0xde, 6, Modrm, { Mem, 0, 0} },
653
654 /* div reverse */
655 {"fdivr", 1, 0xd8f8, _, ShortForm, { FloatReg, 0, 0} },
656 {"fdivr", 2, 0xd8f8, _, ShortForm, { FloatReg, FloatAcc, 0} },
657 #ifdef NON_BROKEN_OPCODES
658 {"fdivr", 2, 0xdcf0, _, ShortForm, { FloatAcc, FloatReg, 0} },
659 #else
660 {"fdivr", 2, 0xdcf8, _, ShortForm, { FloatAcc, FloatReg, 0} },
661 #endif
662 {"fdivr", 0, 0xdcf9, _, NoModrm, { 0, 0, 0} },
663 {"fdivrp", 1, 0xdef0, _, ShortForm, { FloatReg, 0, 0} },
664 {"fdivrp", 2, 0xdef0, _, ShortForm, { FloatReg, FloatAcc, 0} },
665 #ifdef NON_BROKEN_OPCODES
666 {"fdivrp", 2, 0xdef0, _, ShortForm, { FloatAcc, FloatReg, 0} },
667 #else
668 {"fdivrp", 2, 0xdef0, _, ShortForm, { FloatAcc, FloatReg, 0} },
669 #endif
670 {"fdivrp", 0, 0xdef1, _, NoModrm, { 0, 0, 0} },
671 {"fdivrs", 1, 0xd8, 7, Modrm, { Mem, 0, 0} },
672 {"fidivrl", 1, 0xda, 7, Modrm, { Mem, 0, 0} },
673 {"fdivrl", 1, 0xdc, 7, Modrm, { Mem, 0, 0} },
674 {"fidivrs", 1, 0xde, 7, Modrm, { Mem, 0, 0} },
675
676 {"f2xm1", 0, 0xd9f0, _, NoModrm, { 0, 0, 0} },
677 {"fyl2x", 0, 0xd9f1, _, NoModrm, { 0, 0, 0} },
678 {"fptan", 0, 0xd9f2, _, NoModrm, { 0, 0, 0} },
679 {"fpatan", 0, 0xd9f3, _, NoModrm, { 0, 0, 0} },
680 {"fxtract", 0, 0xd9f4, _, NoModrm, { 0, 0, 0} },
681 {"fprem1", 0, 0xd9f5, _, NoModrm, { 0, 0, 0} },
682 {"fdecstp", 0, 0xd9f6, _, NoModrm, { 0, 0, 0} },
683 {"fincstp", 0, 0xd9f7, _, NoModrm, { 0, 0, 0} },
684 {"fprem", 0, 0xd9f8, _, NoModrm, { 0, 0, 0} },
685 {"fyl2xp1", 0, 0xd9f9, _, NoModrm, { 0, 0, 0} },
686 {"fsqrt", 0, 0xd9fa, _, NoModrm, { 0, 0, 0} },
687 {"fsincos", 0, 0xd9fb, _, NoModrm, { 0, 0, 0} },
688 {"frndint", 0, 0xd9fc, _, NoModrm, { 0, 0, 0} },
689 {"fscale", 0, 0xd9fd, _, NoModrm, { 0, 0, 0} },
690 {"fsin", 0, 0xd9fe, _, NoModrm, { 0, 0, 0} },
691 {"fcos", 0, 0xd9ff, _, NoModrm, { 0, 0, 0} },
692
693 {"fchs", 0, 0xd9e0, _, NoModrm, { 0, 0, 0} },
694 {"fabs", 0, 0xd9e1, _, NoModrm, { 0, 0, 0} },
695
696 /* processor control */
697 {"fninit", 0, 0xdbe3, _, NoModrm, { 0, 0, 0} },
698 {"finit", 0, 0x9bdbe3, _, NoModrm, { 0, 0, 0} },
699 {"fldcw", 1, 0xd9, 5, Modrm, { Mem, 0, 0} },
700 {"fnstcw", 1, 0xd9, 7, Modrm, { Mem, 0, 0} },
701 {"fstcw", 1, 0x9bd9, 7, Modrm, { Mem, 0, 0} },
702 {"fnstsw", 1, 0xdfe0, _, NoModrm, { Acc, 0, 0} },
703 {"fnstsw", 1, 0xdd, 7, Modrm, { Mem, 0, 0} },
704 {"fnstsw", 0, 0xdfe0, _, NoModrm, { 0, 0, 0} },
705 {"fstsw", 1, 0x9bdfe0, _, NoModrm, { Acc, 0, 0} },
706 {"fstsw", 1, 0x9bdd, 7, Modrm, { Mem, 0, 0} },
707 {"fstsw", 0, 0x9bdfe0, _, NoModrm, { 0, 0, 0} },
708 {"fnclex", 0, 0xdbe2, _, NoModrm, { 0, 0, 0} },
709 {"fclex", 0, 0x9bdbe2, _, NoModrm, { 0, 0, 0} },
710 /*
711 We ignore the short format (287) versions of fstenv/fldenv & fsave/frstor
712 instructions; i'm not sure how to add them or how they are different.
713 My 386/387 book offers no details about this.
714 */
715 {"fnstenv", 1, 0xd9, 6, Modrm, { Mem, 0, 0} },
716 {"fstenv", 1, 0x9bd9, 6, Modrm, { Mem, 0, 0} },
717 {"fldenv", 1, 0xd9, 4, Modrm, { Mem, 0, 0} },
718 {"fnsave", 1, 0xdd, 6, Modrm, { Mem, 0, 0} },
719 {"fsave", 1, 0x9bdd, 6, Modrm, { Mem, 0, 0} },
720 {"frstor", 1, 0xdd, 4, Modrm, { Mem, 0, 0} },
721
722 {"ffree", 1, 0xddc0, _, ShortForm, { FloatReg, 0, 0} },
723 /* P6:free st(i), pop st */
724 {"ffreep", 1, 0xdfc0, _, ShortForm, { FloatReg, 0, 0} },
725 {"fnop", 0, 0xd9d0, _, NoModrm, { 0, 0, 0} },
726 {"fwait", 0, 0x9b, _, NoModrm, { 0, 0, 0} },
727
728 /*
729 opcode prefixes; we allow them as seperate insns too
730 (see prefix table below)
731 */
732 {"aword", 0, 0x67, _, NoModrm, { 0, 0, 0} },
733 {"addr16", 0, 0x67, _, NoModrm, { 0, 0, 0} },
734 {"word", 0, 0x66, _, NoModrm, { 0, 0, 0} },
735 {"data16", 0, 0x66, _, NoModrm, { 0, 0, 0} },
736 {"lock", 0, 0xf0, _, NoModrm, { 0, 0, 0} },
737 {"cs", 0, 0x2e, _, NoModrm, { 0, 0, 0} },
738 {"ds", 0, 0x3e, _, NoModrm, { 0, 0, 0} },
739 {"es", 0, 0x26, _, NoModrm, { 0, 0, 0} },
740 {"fs", 0, 0x64, _, NoModrm, { 0, 0, 0} },
741 {"gs", 0, 0x65, _, NoModrm, { 0, 0, 0} },
742 {"ss", 0, 0x36, _, NoModrm, { 0, 0, 0} },
743 {"rep", 0, 0xf3, _, NoModrm, { 0, 0, 0} },
744 {"repe", 0, 0xf3, _, NoModrm, { 0, 0, 0} },
745 {"repz", 0, 0xf3, _, NoModrm, { 0, 0, 0} },
746 {"repne", 0, 0xf2, _, NoModrm, { 0, 0, 0} },
747 {"repnz", 0, 0xf2, _, NoModrm, { 0, 0, 0} },
748
749 /* 486 extensions */
750
751 {"bswap", 1, 0x0fc8, _, ShortForm, { Reg32,0,0 } },
752 {"xadd", 2, 0x0fc0, _, W|Modrm, { Reg, Reg|Mem, 0 } },
753 {"cmpxchg", 2, 0x0fb0, _, W|Modrm, { Reg, Reg|Mem, 0 } },
754 {"invd", 0, 0x0f08, _, NoModrm, { 0, 0, 0} },
755 {"wbinvd", 0, 0x0f09, _, NoModrm, { 0, 0, 0} },
756 {"invlpg", 1, 0x0f01, 7, Modrm, { Mem, 0, 0} },
757
758 /* 586 and late 486 extensions */
759 {"cpuid", 0, 0x0fa2, _, NoModrm, { 0, 0, 0} },
760
761 /* Pentium extensions */
762 {"wrmsr", 0, 0x0f30, _, NoModrm, { 0, 0, 0} },
763 {"rdtsc", 0, 0x0f31, _, NoModrm, { 0, 0, 0} },
764 {"rdmsr", 0, 0x0f32, _, NoModrm, { 0, 0, 0} },
765 {"cmpxchg8b", 1, 0x0fc7, 1, Modrm, { Mem, 0, 0} },
766
767 /* Pentium Pro extensions */
768 {"rdpmc", 0, 0x0f33, _, NoModrm, { 0, 0, 0} },
769
770 {"cmovo", 2, 0x0f40, _, W|Modrm|ReverseRegRegmem, { WordReg|WordMem, WordReg, 0} },
771 {"cmovno", 2, 0x0f41, _, W|Modrm|ReverseRegRegmem, { WordReg|WordMem, WordReg, 0} },
772 {"cmovb", 2, 0x0f42, _, W|Modrm|ReverseRegRegmem, { WordReg|WordMem, WordReg, 0} },
773 {"cmovae", 2, 0x0f43, _, W|Modrm|ReverseRegRegmem, { WordReg|WordMem, WordReg, 0} },
774 {"cmove", 2, 0x0f44, _, W|Modrm|ReverseRegRegmem, { WordReg|WordMem, WordReg, 0} },
775 {"cmovne", 2, 0x0f45, _, W|Modrm|ReverseRegRegmem, { WordReg|WordMem, WordReg, 0} },
776 {"cmovbe", 2, 0x0f46, _, W|Modrm|ReverseRegRegmem, { WordReg|WordMem, WordReg, 0} },
777 {"cmova", 2, 0x0f47, _, W|Modrm|ReverseRegRegmem, { WordReg|WordMem, WordReg, 0} },
778 {"cmovs", 2, 0x0f48, _, W|Modrm|ReverseRegRegmem, { WordReg|WordMem, WordReg, 0} },
779 {"cmovns", 2, 0x0f49, _, W|Modrm|ReverseRegRegmem, { WordReg|WordMem, WordReg, 0} },
780 {"cmovp", 2, 0x0f4a, _, W|Modrm|ReverseRegRegmem, { WordReg|WordMem, WordReg, 0} },
781 {"cmovnp", 2, 0x0f4b, _, W|Modrm|ReverseRegRegmem, { WordReg|WordMem, WordReg, 0} },
782 {"cmovl", 2, 0x0f4c, _, W|Modrm|ReverseRegRegmem, { WordReg|WordMem, WordReg, 0} },
783 {"cmovge", 2, 0x0f4d, _, W|Modrm|ReverseRegRegmem, { WordReg|WordMem, WordReg, 0} },
784 {"cmovle", 2, 0x0f4e, _, W|Modrm|ReverseRegRegmem, { WordReg|WordMem, WordReg, 0} },
785 {"cmovg", 2, 0x0f4f, _, W|Modrm|ReverseRegRegmem, { WordReg|WordMem, WordReg, 0} },
786
787 {"fcmovb", 2, 0xdac0, _, ShortForm, { FloatReg, FloatAcc, 0} },
788 {"fcmove", 2, 0xdac8, _, ShortForm, { FloatReg, FloatAcc, 0} },
789 {"fcmovbe",2, 0xdad0, _, ShortForm, { FloatReg, FloatAcc, 0} },
790 {"fcmovu", 2, 0xdad8, _, ShortForm, { FloatReg, FloatAcc, 0} },
791 {"fcmovnb", 2, 0xdbc0, _, ShortForm, { FloatReg, FloatAcc, 0} },
792 {"fcmovne", 2, 0xdbc8, _, ShortForm, { FloatReg, FloatAcc, 0} },
793 {"fcmovnbe",2, 0xdbd0, _, ShortForm, { FloatReg, FloatAcc, 0} },
794 {"fcmovnu", 2, 0xdbd8, _, ShortForm, { FloatReg, FloatAcc, 0} },
795
796 {"fcomi", 2, 0xdbf0, _, ShortForm, { FloatReg, FloatAcc, 0} },
797 {"fucomi", 2, 0xdbe8, _, ShortForm, { FloatReg, FloatAcc, 0} },
798 {"fcomip", 2, 0xdff0, _, ShortForm, { FloatReg, FloatAcc, 0} },
799 {"fucomip",2, 0xdfe8, _, ShortForm, { FloatReg, FloatAcc, 0} },
800
801 {"", 0, 0, 0, 0, { 0, 0, 0} } /* sentinel */
802 };
803 #undef _
804
805 static const template *const i386_optab_end
806 = i386_optab + sizeof (i386_optab)/sizeof(i386_optab[0]);
807
808 /* 386 register table */
809
810 static const reg_entry i386_regtab[] = {
811 /* 8 bit regs */
812 {"al", Reg8|Acc, 0}, {"cl", Reg8|ShiftCount, 1}, {"dl", Reg8, 2},
813 {"bl", Reg8, 3},
814 {"ah", Reg8, 4}, {"ch", Reg8, 5}, {"dh", Reg8, 6}, {"bh", Reg8, 7},
815 /* 16 bit regs */
816 {"ax", Reg16|Acc, 0}, {"cx", Reg16, 1}, {"dx", Reg16|InOutPortReg, 2}, {"bx", Reg16, 3},
817 {"sp", Reg16, 4}, {"bp", Reg16, 5}, {"si", Reg16, 6}, {"di", Reg16, 7},
818 /* 32 bit regs */
819 {"eax", Reg32|Acc, 0}, {"ecx", Reg32, 1}, {"edx", Reg32, 2}, {"ebx", Reg32, 3},
820 {"esp", Reg32, 4}, {"ebp", Reg32, 5}, {"esi", Reg32, 6}, {"edi", Reg32, 7},
821 /* segment registers */
822 {"es", SReg2, 0}, {"cs", SReg2, 1}, {"ss", SReg2, 2},
823 {"ds", SReg2, 3}, {"fs", SReg3, 4}, {"gs", SReg3, 5},
824 /* control registers */
825 {"cr0", Control, 0}, {"cr2", Control, 2}, {"cr3", Control, 3},
826 {"cr4", Control, 4},
827 /* debug registers */
828 {"db0", Debug, 0}, {"db1", Debug, 1}, {"db2", Debug, 2},
829 {"db3", Debug, 3}, {"db6", Debug, 6}, {"db7", Debug, 7},
830 {"dr0", Debug, 0}, {"dr1", Debug, 1}, {"dr2", Debug, 2},
831 {"dr3", Debug, 3}, {"dr6", Debug, 6}, {"dr7", Debug, 7},
832 /* test registers */
833 {"tr3", Test, 3}, {"tr4", Test, 4}, {"tr5", Test, 5},
834 {"tr6", Test, 6}, {"tr7", Test, 7},
835 /* float registers */
836 {"st(0)", FloatReg|FloatAcc, 0},
837 {"st", FloatReg|FloatAcc, 0},
838 {"st(1)", FloatReg, 1}, {"st(2)", FloatReg, 2},
839 {"st(3)", FloatReg, 3}, {"st(4)", FloatReg, 4}, {"st(5)", FloatReg, 5},
840 {"st(6)", FloatReg, 6}, {"st(7)", FloatReg, 7}
841 };
842
843 #define MAX_REG_NAME_SIZE 8 /* for parsing register names from input */
844
845 static const reg_entry *const i386_regtab_end
846 = i386_regtab + sizeof(i386_regtab)/sizeof(i386_regtab[0]);
847
848 /* segment stuff */
849 static const seg_entry cs = { "cs", 0x2e };
850 static const seg_entry ds = { "ds", 0x3e };
851 static const seg_entry ss = { "ss", 0x36 };
852 static const seg_entry es = { "es", 0x26 };
853 static const seg_entry fs = { "fs", 0x64 };
854 static const seg_entry gs = { "gs", 0x65 };
855 static const seg_entry null = { "", 0x0 };
856
857 /*
858 This table is used to store the default segment register implied by all
859 possible memory addressing modes.
860 It is indexed by the mode & modrm entries of the modrm byte as follows:
861 index = (mode<<3) | modrm;
862 */
863 static const seg_entry *const one_byte_segment_defaults[] = {
864 /* mode 0 */
865 &ds, &ds, &ds, &ds, &null, &ds, &ds, &ds,
866 /* mode 1 */
867 &ds, &ds, &ds, &ds, &null, &ss, &ds, &ds,
868 /* mode 2 */
869 &ds, &ds, &ds, &ds, &null, &ss, &ds, &ds,
870 /* mode 3 --- not a memory reference; never referenced */
871 };
872
873 static const seg_entry *const two_byte_segment_defaults[] = {
874 /* mode 0 */
875 &ds, &ds, &ds, &ds, &ss, &ds, &ds, &ds,
876 /* mode 1 */
877 &ds, &ds, &ds, &ds, &ss, &ds, &ds, &ds,
878 /* mode 2 */
879 &ds, &ds, &ds, &ds, &ss, &ds, &ds, &ds,
880 /* mode 3 --- not a memory reference; never referenced */
881 };
882
883 static const prefix_entry i386_prefixtab[] = {
884 #define ADDR_PREFIX_OPCODE 0x67
885 { "addr16", 0x67 }, /* address size prefix ==> 16bit addressing
886 * (How is this useful?) */
887 #define WORD_PREFIX_OPCODE 0x66
888 { "data16", 0x66 }, /* operand size prefix */
889 { "lock", 0xf0 }, /* bus lock prefix */
890 { "wait", 0x9b }, /* wait for coprocessor */
891 { "cs", 0x2e }, { "ds", 0x3e }, /* segment overrides ... */
892 { "es", 0x26 }, { "fs", 0x64 },
893 { "gs", 0x65 }, { "ss", 0x36 },
894 /* REPE & REPNE used to detect rep/repne with a non-string instruction */
895 #define REPNE 0xf2
896 #define REPE 0xf3
897 { "rep", 0xf3 }, /* repeat string instructions */
898 { "repe", 0xf3 }, { "repz", 0xf3 },
899 { "repne", 0xf2 }, { "repnz", 0xf2 }
900 };
901
902 static const prefix_entry *const i386_prefixtab_end
903 = i386_prefixtab + sizeof(i386_prefixtab)/sizeof(i386_prefixtab[0]);
904
905 /* end of i386-opcode.h */
This page took 0.076728 seconds and 4 git commands to generate.