1 /* nds32.h -- Header file for nds32 opcode table
2 Copyright (C) 2012-2018 Free Software Foundation, Inc.
3 Contributed by Andes Technology Corporation.
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 3, or (at your option)
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the Free Software
17 Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston, MA
20 #ifndef OPCODE_NDS32_H
21 #define OPCODE_NDS32_H
39 /* Macros for extracting fields or making an instruction. */
40 static const int nds32_r45map
[] ATTRIBUTE_UNUSED
=
42 0, 1, 2, 3, 4, 5, 6, 7,
43 8, 9, 10, 11, 16, 17, 18, 19
46 static const int nds32_r54map
[] ATTRIBUTE_UNUSED
=
48 0, 1, 2, 3, 4, 5, 6, 7,
49 8, 9, 10, 11, -1, -1, -1, -1,
50 12, 13, 14, 15, -1, -1, -1, -1,
51 -1, -1, -1, -1, -1, -1, -1, -1
54 #define N32_BIT(n) (1 << (n))
55 #define __MASK(n) (N32_BIT (n) - 1)
56 #define __MF(v, off, bs) (((v) & __MASK (bs)) << (off))
57 #define __GF(v, off, bs) (((v) >> off) & __MASK (bs))
58 #define __SEXT(v, bs) ((((v) & ((1 << (bs)) - 1)) ^ (1 << ((bs) - 1))) - (1 << ((bs) - 1)))
60 /* Make nds32 instructions. */
62 #define N32_TYPE4(op6, rt5, ra5, rb5, rd5, sub5) \
63 (__MF (N32_OP6_##op6, 25, 6) | __MF (rt5, 20, 5) \
64 | __MF (ra5, 15, 5) | __MF (rb5, 10, 5) \
65 | __MF (rd5, 5, 5) | __MF (sub5, 0, 5))
66 #define N32_TYPE3(op6, rt5, ra5, rb5, sub10) \
67 (N32_TYPE4 (op6, rt5, ra5, rb5, 0, 0) \
68 | __MF (sub10, 0, 10))
69 #define N32_TYPE2(op6, rt5, ra5, imm15) \
70 (N32_TYPE3 (op6, rt5, ra5, 0, 0) | __MF (imm15, 0, 15))
71 #define N32_TYPE1(op6, rt5, imm20) \
72 (N32_TYPE2 (op6, rt5, 0, 0) | __MF (imm20, 0, 20))
73 #define N32_TYPE0(op6, imm25) \
74 (N32_TYPE1 (op6, 0, 0) | __MF (imm25, 0, 25))
75 #define N32_ALU1(sub, rt, ra, rb) \
76 N32_TYPE4 (ALU1, rt, ra, rb, 0, N32_ALU1_##sub)
77 #define N32_ALU1_SH(sub, rt, ra, rb, rd) \
78 N32_TYPE4 (ALU1, rt, ra, rb, rd, N32_ALU1_##sub)
79 #define N32_ALU2(sub, rt, ra, rb) \
80 N32_TYPE3 (ALU2, rt, ra, rb, N32_ALU2_##sub)
81 #define N32_BR1(sub, rt, ra, imm14s) \
82 N32_TYPE2 (BR1, rt, ra, (N32_BR1_##sub << 14) | (imm14s & __MASK (14)))
83 #define N32_BR2(sub, rt, imm16s) \
84 N32_TYPE1 (BR2, rt, (N32_BR2_##sub << 16) | (imm16s & __MASK (16)))
85 #define N32_BR3(sub, rt, imm11s, imm8s) \
86 N32_TYPE1 (BR3, rt, (N32_BR3_##sub << 19) \
87 | ((imm11s & __MASK (11)) << 8) \
88 | (imm8s & __MASK (8)))
89 #define N32_JI(sub, imm24s) \
90 N32_TYPE0 (JI, (N32_JI_##sub << 24) | (imm24s & __MASK (24)))
91 #define N32_JREG(sub, rt, rb, dtit, hint) \
92 N32_TYPE4(JREG, rt, 0, rb, (dtit << 3) | (hint & 7), N32_JREG_##sub)
93 #define N32_MEM(sub, rt, ra, rb, sv) \
94 N32_TYPE3 (MEM, rt, ra, rb, (sv << 8) | N32_MEM_##sub)
96 #define N16_TYPE55(op5, rt5, ra5) \
97 (0x8000 | __MF (N16_T55_##op5, 10, 5) | __MF (rt5, 5, 5) \
99 #define N16_TYPE45(op6, rt4, ra5) \
100 (0x8000 | __MF (N16_T45_##op6, 9, 6) | __MF (rt4, 5, 4) \
102 #define N16_TYPE333(op6, rt3, ra3, rb3) \
103 (0x8000 | __MF (N16_T333_##op6, 9, 6) | __MF (rt3, 6, 3) \
104 | __MF (ra3, 3, 3) | __MF (rb3, 0, 3))
105 #define N16_TYPE36(op6, rt3, imm6) \
106 (0x8000 | __MF (N16_T36_##op6, 9, 6) | __MF (rt3, 6, 3) \
108 #define N16_TYPE38(op4, rt3, imm8) \
109 (0x8000 | __MF (N16_T38_##op4, 11, 4) | __MF (rt3, 8, 3) \
111 #define N16_TYPE37(op4, rt3, ls, imm7) \
112 (0x8000 | __MF (N16_T37_##op4, 11, 4) | __MF (rt3, 8, 3) \
113 | __MF (imm7, 0, 7) | __MF (ls, 7, 1))
114 #define N16_TYPE5(op10, imm5) \
115 (0x8000 | __MF (N16_T5_##op10, 5, 10) | __MF (imm5, 0, 5))
116 #define N16_TYPE8(op7, imm8) \
117 (0x8000 | __MF (N16_T8_##op7, 8, 7) | __MF (imm8, 0, 8))
118 #define N16_TYPE9(op6, imm9) \
119 (0x8000 | __MF (N16_T9_##op6, 9, 6) | __MF (imm9, 0, 9))
120 #define N16_TYPE10(op5, imm10) \
121 (0x8000 | __MF (N16_T10_##op5, 10, 5) | __MF (imm10, 0, 10))
122 #define N16_TYPE25(op8, re, imm5) \
123 (0x8000 | __MF (N16_T25_##op8, 7, 8) | __MF (re, 5, 2) \
126 #define N16_MISC33(sub, rt, ra) \
127 N16_TYPE333 (MISC33, rt, ra, N16_MISC33_##sub)
128 #define N16_BFMI333(sub, rt, ra) \
129 N16_TYPE333 (BFMI333, rt, ra, N16_BFMI333_##sub)
131 /* Get instruction fields.
133 Macros used for handling 32-bit and 16-bit instructions are
134 prefixed with N32_ and N16_ respectively. */
136 #define N32_OP6(insn) (((insn) >> 25) & 0x3f)
137 #define N32_RT5(insn) (((insn) >> 20) & 0x1f)
138 #define N32_RT53(insn) (N32_RT5 (insn) & 0x7)
139 #define N32_RT54(insn) nds32_r54map[N32_RT5 (insn)]
140 #define N32_RA5(insn) (((insn) >> 15) & 0x1f)
141 #define N32_RA53(insn) (N32_RA5 (insn) & 0x7)
142 #define N32_RA54(insn) nds32_r54map[N32_RA5 (insn)]
143 #define N32_RB5(insn) (((insn) >> 10) & 0x1f)
144 #define N32_UB5(insn) (((insn) >> 10) & 0x1f)
145 #define N32_RB53(insn) (N32_RB5 (insn) & 0x7)
146 #define N32_RB54(insn) nds32_r54map[N32_RB5 (insn)]
147 #define N32_RD5(insn) (((insn) >> 5) & 0x1f)
148 #define N32_SH5(insn) (((insn) >> 5) & 0x1f)
149 #define N32_SUB5(insn) (((insn) >> 0) & 0x1f)
150 #define N32_SUB6(insn) (((insn) >> 0) & 0x3f)
151 #define N32_SWID(insn) (((insn) >> 5) & 0x3ff)
152 #define N32_IMMU(insn, bs) ((insn) & __MASK (bs))
153 #define N32_IMMS(insn, bs) ((signed) __SEXT (((insn) & __MASK (bs)), bs))
154 #define N32_IMM5U(insn) N32_IMMU (insn, 5)
155 #define N32_IMM12S(insn) N32_IMMS (insn, 12)
156 #define N32_IMM14S(insn) N32_IMMS (insn, 14)
157 #define N32_IMM15U(insn) N32_IMMU (insn, 15)
158 #define N32_IMM15S(insn) N32_IMMS (insn, 15)
159 #define N32_IMM16S(insn) N32_IMMS (insn, 16)
160 #define N32_IMM17S(insn) N32_IMMS (insn, 17)
161 #define N32_IMM20S(insn) N32_IMMS (insn, 20)
162 #define N32_IMM20U(insn) N32_IMMU (insn, 20)
163 #define N32_IMM24S(insn) N32_IMMS (insn, 24)
165 #define N16_RT5(insn) (((insn) >> 5) & 0x1f)
166 #define N16_RT4(insn) nds32_r45map[(((insn) >> 5) & 0xf)]
167 #define N16_RT3(insn) (((insn) >> 6) & 0x7)
168 #define N16_RT38(insn) (((insn) >> 8) & 0x7)
169 #define N16_RT8(insn) (((insn) >> 8) & 0x7)
170 #define N16_RA5(insn) ((insn) & 0x1f)
171 #define N16_RA3(insn) (((insn) >> 3) & 0x7)
172 #define N16_RB3(insn) ((insn) & 0x7)
173 #define N16_IMM3U(insn) N32_IMMU (insn, 3)
174 #define N16_IMM5U(insn) N32_IMMU (insn, 5)
175 #define N16_IMM5S(insn) N32_IMMS (insn, 5)
176 #define N16_IMM6U(insn) N32_IMMU (insn, 6)
177 #define N16_IMM7U(insn) N32_IMMU (insn, 7)
178 #define N16_IMM8S(insn) N32_IMMS (insn, 8)
179 #define N16_IMM9U(insn) N32_IMMU (insn, 9)
180 #define N16_IMM10S(insn) N32_IMMS (insn, 10)
182 #define IS_WITHIN_U(v, n) (((v) >> n) == 0)
183 #define IS_WITHIN_S(v, n) IS_WITHIN_U ((v) + (1 << ((n) - 1)), n)
185 /* Get fields for specific instruction. */
186 #define N32_JREG_T(insn) (((insn) >> 8) & 0x3)
187 #define N32_JREG_HINT(insn) (((insn) >> 5) & 0x7)
188 #define N32_BR2_SUB(insn) (((insn) >> 16) & 0xf)
189 #define N32_COP_SUB(insn) ((insn) & 0xf)
190 #define N32_COP_CP(insn) (((insn) >> 4) & 0x3)
193 #define N32_IS_RT3(insn) (N32_RT5 (insn) < 8)
194 #define N32_IS_RA3(insn) (N32_RA5 (insn) < 8)
195 #define N32_IS_RB3(insn) (N32_RB5 (insn) < 8)
196 #define N32_IS_RT4(insn) (nds32_r54map[N32_RT5 (insn)] != -1)
197 #define N32_IS_RA4(insn) (nds32_r54map[N32_RA5 (insn)] != -1)
198 #define N32_IS_RB4(insn) (nds32_r54map[N32_RB5 (insn)] != -1)
201 /* These are opcodes for Nxx_TYPE macros.
202 They are prefixed by corresponding TYPE to avoid misusing. */
206 /* Main opcodes (OP6). */
273 /* Sub-opcodes of specific opcode. */
287 N32_BR2_BGEZAL
= 0xc,
288 N32_BR2_BLTZAL
= 0xd,
302 N32_JREG_JRALNEZ
= 3,
305 N32_ALU1_ADD_SLLI
= 0x0,
343 /* bit[0:5], where bit[6:9] == 0 */
360 N32_ALU2_ADD_SC
= 0x10,
368 N32_ALU2_KADD
= 0x18,
372 N32_ALU2_MFUSR
= 0x20,
379 N32_ALU2_MULTS64
= 0x28,
387 N32_ALU2_ADD64
= 0x30,
395 N32_ALU2_RADD64
= 0x38,
404 /* bit[0:5], where bit[6:9] = 0001 */
405 N32_ALU2_SMAR64
= 0x0,
413 N32_ALU2_SMALDA
= 0x8,
418 N32_ALU2_FLMISM
= 0xf,
419 N32_ALU2_SMALXDA
= 0x10,
423 N32_ALU2_SMALDRS
= 0x1a,
425 N32_ALU2_RDOV
= 0x20,
427 N32_ALU2_MULSR64
= 0x28,
428 N32_ALU2_MULR64
= 0x29,
429 N32_ALU2_SMDS
= 0x30,
438 /* bit[0:5], where bit[6:9] = 0010 */
439 N32_ALU2_KADD16
= 0x0,
447 N32_ALU2_UKADD16
= 0x8,
453 N32_ALU2_ONEOP
= 0xf,
454 N32_ALU2_SMBB
= 0x10,
457 N32_ALU2_KMABB
= 0x15,
460 N32_ALU2_KMDA
= 0x18,
466 N32_ALU2_RADD16
= 0x20,
474 N32_ALU2_URADD16
= 0x28,
482 N32_ALU2_ADD16
= 0x30,
490 N32_ALU2_SMMUL
= 0x38,
499 /* bit[0:5], where bit[6:9] = 0011 */
500 N32_ALU2_SMMWB
= 0x0,
508 N32_ALU2_PKTT16
= 0x8,
512 N32_ALU2_0x10
= 0x10,
516 N32_ALU2_SMAX8
= 0x17,
517 N32_ALU2_0x18
= 0x18,
521 N32_ALU2_UMAX8
= 0x1f,
522 N32_ALU2_SRA16
= 0x20,
530 N32_ALU2_SRAI16
= 0x28,
538 N32_ALU2_CMPEQ16
= 0x30,
547 N32_ALU2_UCMPLT16
= 0x39,
574 N32_MEM_LWS
, /* Not used. */
578 N32_MEM_LWS_BI
, /* Not used. */
579 N32_MEM_0x17
, /* Not used. */
603 N32_MISC_STANDBY
= 0,
619 N32_MISC_BPICK
= 0x10,
650 N32_FPU_FS1_FADDS
= 0,
662 N32_FPU_FS1_FMULS
= 12,
665 N32_FPU_FS1_F2OP
= 15,
667 /* FS1/F2OP b[14:10] */
668 N32_FPU_FS1_F2OP_FS2D
= 0x00,
669 N32_FPU_FS1_F2OP_FSQRTS
= 0x01,
670 N32_FPU_FS1_F2OP_FABSS
= 0x05,
671 N32_FPU_FS1_F2OP_FUI2S
= 0x08,
672 N32_FPU_FS1_F2OP_FSI2S
= 0x0c,
673 N32_FPU_FS1_F2OP_FS2UI
= 0x10,
674 N32_FPU_FS1_F2OP_FS2UI_Z
= 0x14,
675 N32_FPU_FS1_F2OP_FS2SI
= 0x18,
676 N32_FPU_FS1_F2OP_FS2SI_Z
= 0x1c,
679 N32_FPU_FS2_FCMPEQS
= 0x0,
680 N32_FPU_FS2_FCMPLTS
= 0x2,
681 N32_FPU_FS2_FCMPLES
= 0x4,
682 N32_FPU_FS2_FCMPUNS
= 0x6,
683 N32_FPU_FS2_FCMPEQS_E
= 0x1,
684 N32_FPU_FS2_FCMPLTS_E
= 0x3,
685 N32_FPU_FS2_FCMPLES_E
= 0x5,
686 N32_FPU_FS2_FCMPUNS_E
= 0x7,
689 N32_FPU_FD1_FADDD
= 0,
701 N32_FPU_FD1_FMULD
= 12,
704 N32_FPU_FD1_F2OP
= 15,
706 /* FD1/F2OP b[14:10] */
707 N32_FPU_FD1_F2OP_FD2S
= 0x00,
708 N32_FPU_FD1_F2OP_FSQRTD
= 0x01,
709 N32_FPU_FD1_F2OP_FABSD
= 0x05,
710 N32_FPU_FD1_F2OP_FUI2D
= 0x08,
711 N32_FPU_FD1_F2OP_FSI2D
= 0x0c,
712 N32_FPU_FD1_F2OP_FD2UI
= 0x10,
713 N32_FPU_FD1_F2OP_FD2UI_Z
= 0x14,
714 N32_FPU_FD1_F2OP_FD2SI
= 0x18,
715 N32_FPU_FD1_F2OP_FD2SI_Z
= 0x1c,
718 N32_FPU_FD2_FCMPEQD
= 0x0,
719 N32_FPU_FD2_FCMPLTD
= 0x2,
720 N32_FPU_FD2_FCMPLED
= 0x4,
721 N32_FPU_FD2_FCMPUND
= 0x6,
722 N32_FPU_FD2_FCMPEQD_E
= 0x1,
723 N32_FPU_FD2_FCMPLTD_E
= 0x3,
724 N32_FPU_FD2_FCMPLED_E
= 0x5,
725 N32_FPU_FD2_FCMPUND_E
= 0x7,
728 N32_FPU_MFCP_FMFSR
= 0x0,
729 N32_FPU_MFCP_FMFDR
= 0x1,
730 N32_FPU_MFCP_XR
= 0xc,
732 /* MFCP/XR b[14:10] */
733 N32_FPU_MFCP_XR_FMFCFG
= 0x0,
734 N32_FPU_MFCP_XR_FMFCSR
= 0x1,
737 N32_FPU_MTCP_FMTSR
= 0x0,
738 N32_FPU_MTCP_FMTDR
= 0x1,
739 N32_FPU_MTCP_XR
= 0xc,
741 /* MTCP/XR b[14:10] */
742 N32_FPU_MTCP_XR_FMTCSR
= 0x1
748 N16_T55_MOVI55
= 0x1,
753 N16_T45_ADDI45
= 0x6,
754 N16_T45_SUBI45
= 0x7,
755 N16_T45_SRAI45
= 0x8,
756 N16_T45_SRLI45
= 0x9,
757 N16_T45_LWI45_FE
= 0x19,
758 N16_T45_LWI450
= 0x1a,
759 N16_T45_SWI450
= 0x1b,
760 N16_T45_SLTS45
= 0x30,
761 N16_T45_SLT45
= 0x31,
762 N16_T45_SLTSI45
= 0x32,
763 N16_T45_SLTI45
= 0x33,
764 N16_T45_MOVPI45
= 0x3d,
766 N15_T44_MOVD44
= 0x7d,
769 N16_T333_SLLI333
= 0xa,
770 N16_T333_BFMI333
= 0xb,
771 N16_T333_ADD333
= 0xc,
772 N16_T333_SUB333
= 0xd,
773 N16_T333_ADDI333
= 0xe,
774 N16_T333_SUBI333
= 0xf,
775 N16_T333_LWI333
= 0x10,
776 N16_T333_LWI333_BI
= 0x11,
777 N16_T333_LHI333
= 0x12,
778 N16_T333_LBI333
= 0x13,
779 N16_T333_SWI333
= 0x14,
780 N16_T333_SWI333_BI
= 0x15,
781 N16_T333_SHI333
= 0x16,
782 N16_T333_SBI333
= 0x17,
783 N16_T333_MISC33
= 0x3f,
785 N16_T36_ADDRI36_SP
= 0x18,
788 N16_T37_XWI37SP
= 0xe,
790 N16_T38_BEQZ38
= 0x8,
791 N16_T38_BNEZ38
= 0x9,
792 N16_T38_BEQS38
= 0xa,
793 N16_T38_BNES38
= 0xb,
796 N16_T5_JRAL5
= 0x2e9,
797 N16_T5_EX9IT
= 0x2ea,
798 /* 0x2eb reserved. */
800 N16_T5_ADD5PC
= 0x2ed,
801 /* 0x2e[ef] reserved. */
802 N16_T5_BREAK16
= 0x350,
805 N16_T8_BEQZS8
= 0x68,
806 N16_T8_BNEZS8
= 0x69,
808 /* N16_T9_BREAK16 = 0x35
809 Since v3, SWID of BREAK16 above 32 are used for encoding EX9.IT. */
811 N16_T9_IFCALL9
= 0x3c,
813 N16_T10_ADDI10S
= 0x1b,
815 N16_T25_PUSH25
= 0xf8,
816 N16_T25_POP25
= 0xf9,
821 N16_MISC33_NEG33
= 2,
822 N16_MISC33_NOT33
= 3,
823 N16_MISC33_MUL33
= 4,
824 N16_MISC33_XOR33
= 5,
825 N16_MISC33_AND33
= 6,
828 N16_BFMI333_ZEB33
= 0,
829 N16_BFMI333_ZEH33
= 1,
830 N16_BFMI333_SEB33
= 2,
831 N16_BFMI333_SEH33
= 3,
832 N16_BFMI333_XLSB33
= 4,
833 N16_BFMI333_X11B33
= 5,
834 N16_BFMI333_BMSKI33
= 6,
835 N16_BFMI333_FEXTI33
= 7
838 /* These macros a deprecated. DO NOT use them anymore.
839 And please help rewrite code used them. */
841 /* 32-bit instructions without operands. */
842 #define INSN_SETHI 0x46000000
843 #define INSN_ORI 0x58000000
844 #define INSN_JR 0x4a000000
845 #define INSN_RET 0x4a000020
846 #define INSN_JAL 0x49000000
847 #define INSN_J 0x48000000
848 #define INSN_JRAL 0x4a000001
849 #define INSN_BGEZAL 0x4e0c0000
850 #define INSN_BLTZAL 0x4e0d0000
851 #define INSN_BEQ 0x4c000000
852 #define INSN_BNE 0x4c004000
853 #define INSN_BEQZ 0x4e020000
854 #define INSN_BNEZ 0x4e030000
855 #define INSN_BGEZ 0x4e040000
856 #define INSN_BLTZ 0x4e050000
857 #define INSN_BGTZ 0x4e060000
858 #define INSN_BLEZ 0x4e070000
859 #define INSN_MOVI 0x44000000
860 #define INSN_ADDI 0x50000000
861 #define INSN_ANDI 0x54000000
862 #define INSN_LDI 0x06000000
863 #define INSN_SDI 0x16000000
864 #define INSN_LW 0x38000002
865 #define INSN_LWI 0x04000000
866 #define INSN_LWSI 0x24000000
867 #define INSN_LWIP 0x0c000000
868 #define INSN_LHI 0x02000000
869 #define INSN_LHSI 0x22000000
870 #define INSN_LBI 0x00000000
871 #define INSN_LBSI 0x20000000
872 #define INSN_SWI 0x14000000
873 #define INSN_SWIP 0x1c000000
874 #define INSN_SHI 0x12000000
875 #define INSN_SBI 0x10000000
876 #define INSN_SLTI 0x5c000000
877 #define INSN_SLTSI 0x5e000000
878 #define INSN_ADD 0x40000000
879 #define INSN_SUB 0x40000001
880 #define INSN_SLT 0x40000006
881 #define INSN_SLTS 0x40000007
882 #define INSN_SLLI 0x40000008
883 #define INSN_SRLI 0x40000009
884 #define INSN_SRAI 0x4000000a
885 #define INSN_SEB 0x40000010
886 #define INSN_SEH 0x40000011
887 #define INSN_ZEB INSN_ANDI + 0xFF
888 #define INSN_ZEH 0x40000013
889 #define INSN_BREAK 0x6400000a
890 #define INSN_NOP 0x40000009
891 #define INSN_FLSI 0x30000000
892 #define INSN_FSSI 0x32000000
893 #define INSN_FLDI 0x34000000
894 #define INSN_FSDI 0x36000000
895 #define INSN_BEQC 0x5a000000
896 #define INSN_BNEC 0x5a080000
897 #define INSN_DSB 0x64000008
898 #define INSN_IFCALL 0x4e000000
899 #define INSN_IFRET 0x4a000060
900 #define INSN_BR1 0x4c000000
901 #define INSN_BR2 0x4e000000
903 /* 16-bit instructions without operand. */
904 #define INSN_MOV55 0x8000
905 #define INSN_MOVI55 0x8400
906 #define INSN_ADD45 0x8800
907 #define INSN_SUB45 0x8a00
908 #define INSN_ADDI45 0x8c00
909 #define INSN_SUBI45 0x8e00
910 #define INSN_SRAI45 0x9000
911 #define INSN_SRLI45 0x9200
912 #define INSN_SLLI333 0x9400
913 #define INSN_BFMI333 0x9600
914 #define INSN_ADD333 0x9800
915 #define INSN_SUB333 0x9a00
916 #define INSN_ADDI333 0x9c00
917 #define INSN_SUBI333 0x9e00
918 #define INSN_LWI333 0xa000
919 #define INSN_LWI333P 0xa200
920 #define INSN_LHI333 0xa400
921 #define INSN_LBI333 0xa600
922 #define INSN_SWI333 0xa800
923 #define INSN_SWI333P 0xaa00
924 #define INSN_SHI333 0xac00
925 #define INSN_SBI333 0xae00
926 #define INSN_RSV01 0xb000
927 #define INSN_RSV02 0xb200
928 #define INSN_LWI450 0xb400
929 #define INSN_SWI450 0xb600
930 #define INSN_LWI37 0xb800
931 #define INSN_SWI37 0xb880
932 #define INSN_BEQZ38 0xc000
933 #define INSN_BNEZ38 0xc800
934 #define INSN_BEQS38 0xd000
935 #define INSN_J8 0xd500
936 #define INSN_BNES38 0xd800
937 #define INSN_JR5 0xdd00
938 #define INSN_RET5 0xdd80
939 #define INSN_JRAL5 0xdd20
940 #define INSN_EX9_IT_2 0xdd40
941 #define INSN_SLTS45 0xe000
942 #define INSN_SLT45 0xe200
943 #define INSN_SLTSI45 0xe400
944 #define INSN_SLTI45 0xe600
945 #define INSN_BEQZS8 0xe800
946 #define INSN_BNEZS8 0xe900
947 #define INSN_BREAK16 0xea00
948 #define INSN_EX9_IT_1 0xea00
949 #define INSN_NOP16 0x9200
950 /* 16-bit version 2. */
951 #define INSN_ADDI10_SP 0xec00
952 #define INSN_LWI37SP 0xf000
953 #define INSN_SWI37SP 0xf080
954 /* 16-bit version 3. */
955 #define INSN_IFRET16 0x83ff
956 #define INSN_ADDRI36_SP 0xb000
957 #define INSN_LWI45_FE 0xb200
958 #define INSN_IFCALL9 0xf800
959 #define INSN_MISC33 0xfe00
961 /* Instruction with specific operands. */
962 #define INSN_ADDI_GP_TO_FP 0x51cd8000 /* BASELINE_V1. */
963 #define INSN_ADDIGP_TO_FP 0x3fc80000 /* BASELINE_V2. */
964 #define INSN_MOVI_TO_FP 0x45c00000
965 #define INSN_MFUSR_PC 0x420F8020
966 #define INSN_MFUSR_PC_MASK 0xFE0FFFFF
968 /* Instructions use $ta register as operand. */
969 #define INSN_SETHI_TA (INSN_SETHI | (REG_TA << 20))
970 #define INSN_ORI_TA (INSN_ORI | (REG_TA << 20) | (REG_TA << 15))
971 #define INSN_ADD_TA (INSN_ADD | (REG_TA << 20))
972 #define INSN_ADD45_TA (INSN_ADD45 | (REG_TA << 5))
973 #define INSN_JR5_TA (INSN_JR5 | (REG_TA << 0))
974 #define INSN_RET5_TA (INSN_RET5 | (REG_TA << 0))
975 #define INSN_JR_TA (INSN_JR | (REG_TA << 10))
976 #define INSN_RET_TA (INSN_RET | (REG_TA << 10))
977 #define INSN_JRAL_TA (INSN_JRAL | (REG_LP << 20) | (REG_TA << 10))
978 #define INSN_JRAL5_TA (INSN_JRAL5 | (REG_TA << 0))
979 #define INSN_BEQZ_TA (INSN_BEQZ | (REG_TA << 20))
980 #define INSN_BNEZ_TA (INSN_BNEZ | (REG_TA << 20))
981 #define INSN_MOVI_TA (INSN_MOVI | (REG_TA << 20))
982 #define INSN_BEQ_TA (INSN_BEQ | (REG_TA << 15))
983 #define INSN_BNE_TA (INSN_BNE | (REG_TA << 15))
985 /* Instructions use $r5 register as operand. */
986 #define INSN_BNE_R5 (INSN_BNE | (REG_R5 << 15))
987 #define INSN_BEQ_R5 (INSN_BEQ | (REG_R5 << 15))
This page took 0.049768 seconds and 4 git commands to generate.