1 /* aarch64-dis.c -- AArch64 disassembler.
2 Copyright (C) 2009-2017 Free Software Foundation, Inc.
3 Contributed by ARM Ltd.
5 This file is part of the GNU opcodes library.
7 This library is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 3, or (at your option)
12 It is distributed in the hope that it will be useful, but WITHOUT
13 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
14 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
15 License for more details.
17 You should have received a copy of the GNU General Public License
18 along with this program; see the file COPYING3. If not,
19 see <http://www.gnu.org/licenses/>. */
22 #include "bfd_stdint.h"
23 #include "disassemble.h"
24 #include "libiberty.h"
26 #include "aarch64-dis.h"
36 /* Cached mapping symbol state. */
43 static enum map_type last_type
;
44 static int last_mapping_sym
= -1;
45 static bfd_vma last_mapping_addr
= 0;
48 static int no_aliases
= 0; /* If set disassemble as most general inst. */
52 set_default_aarch64_dis_options (struct disassemble_info
*info ATTRIBUTE_UNUSED
)
57 parse_aarch64_dis_option (const char *option
, unsigned int len ATTRIBUTE_UNUSED
)
59 /* Try to match options that are simple flags */
60 if (CONST_STRNEQ (option
, "no-aliases"))
66 if (CONST_STRNEQ (option
, "aliases"))
73 if (CONST_STRNEQ (option
, "debug_dump"))
78 #endif /* DEBUG_AARCH64 */
81 fprintf (stderr
, _("Unrecognised disassembler option: %s\n"), option
);
85 parse_aarch64_dis_options (const char *options
)
87 const char *option_end
;
92 while (*options
!= '\0')
94 /* Skip empty options. */
101 /* We know that *options is neither NUL or a comma. */
102 option_end
= options
+ 1;
103 while (*option_end
!= ',' && *option_end
!= '\0')
106 parse_aarch64_dis_option (options
, option_end
- options
);
108 /* Go on to the next one. If option_end points to a comma, it
109 will be skipped above. */
110 options
= option_end
;
114 /* Functions doing the instruction disassembling. */
116 /* The unnamed arguments consist of the number of fields and information about
117 these fields where the VALUE will be extracted from CODE and returned.
118 MASK can be zero or the base mask of the opcode.
120 N.B. the fields are required to be in such an order than the most signficant
121 field for VALUE comes the first, e.g. the <index> in
122 SQDMLAL <Va><d>, <Vb><n>, <Vm>.<Ts>[<index>]
123 is encoded in H:L:M in some cases, the fields H:L:M should be passed in
124 the order of H, L, M. */
127 extract_fields (aarch64_insn code
, aarch64_insn mask
, ...)
130 const aarch64_field
*field
;
131 enum aarch64_field_kind kind
;
135 num
= va_arg (va
, uint32_t);
137 aarch64_insn value
= 0x0;
140 kind
= va_arg (va
, enum aarch64_field_kind
);
141 field
= &fields
[kind
];
142 value
<<= field
->width
;
143 value
|= extract_field (kind
, code
, mask
);
148 /* Extract the value of all fields in SELF->fields from instruction CODE.
149 The least significant bit comes from the final field. */
152 extract_all_fields (const aarch64_operand
*self
, aarch64_insn code
)
156 enum aarch64_field_kind kind
;
159 for (i
= 0; i
< ARRAY_SIZE (self
->fields
) && self
->fields
[i
] != FLD_NIL
; ++i
)
161 kind
= self
->fields
[i
];
162 value
<<= fields
[kind
].width
;
163 value
|= extract_field (kind
, code
, 0);
168 /* Sign-extend bit I of VALUE. */
169 static inline int32_t
170 sign_extend (aarch64_insn value
, unsigned i
)
172 uint32_t ret
= value
;
175 if ((value
>> i
) & 0x1)
177 uint32_t val
= (uint32_t)(-1) << i
;
180 return (int32_t) ret
;
183 /* N.B. the following inline helpfer functions create a dependency on the
184 order of operand qualifier enumerators. */
186 /* Given VALUE, return qualifier for a general purpose register. */
187 static inline enum aarch64_opnd_qualifier
188 get_greg_qualifier_from_value (aarch64_insn value
)
190 enum aarch64_opnd_qualifier qualifier
= AARCH64_OPND_QLF_W
+ value
;
192 && aarch64_get_qualifier_standard_value (qualifier
) == value
);
196 /* Given VALUE, return qualifier for a vector register. This does not support
197 decoding instructions that accept the 2H vector type. */
199 static inline enum aarch64_opnd_qualifier
200 get_vreg_qualifier_from_value (aarch64_insn value
)
202 enum aarch64_opnd_qualifier qualifier
= AARCH64_OPND_QLF_V_8B
+ value
;
204 /* Instructions using vector type 2H should not call this function. Skip over
206 if (qualifier
>= AARCH64_OPND_QLF_V_2H
)
210 && aarch64_get_qualifier_standard_value (qualifier
) == value
);
214 /* Given VALUE, return qualifier for an FP or AdvSIMD scalar register. */
215 static inline enum aarch64_opnd_qualifier
216 get_sreg_qualifier_from_value (aarch64_insn value
)
218 enum aarch64_opnd_qualifier qualifier
= AARCH64_OPND_QLF_S_B
+ value
;
221 && aarch64_get_qualifier_standard_value (qualifier
) == value
);
225 /* Given the instruction in *INST which is probably half way through the
226 decoding and our caller wants to know the expected qualifier for operand
227 I. Return such a qualifier if we can establish it; otherwise return
228 AARCH64_OPND_QLF_NIL. */
230 static aarch64_opnd_qualifier_t
231 get_expected_qualifier (const aarch64_inst
*inst
, int i
)
233 aarch64_opnd_qualifier_seq_t qualifiers
;
234 /* Should not be called if the qualifier is known. */
235 assert (inst
->operands
[i
].qualifier
== AARCH64_OPND_QLF_NIL
);
236 if (aarch64_find_best_match (inst
, inst
->opcode
->qualifiers_list
,
238 return qualifiers
[i
];
240 return AARCH64_OPND_QLF_NIL
;
243 /* Operand extractors. */
246 aarch64_ext_regno (const aarch64_operand
*self
, aarch64_opnd_info
*info
,
247 const aarch64_insn code
,
248 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
250 info
->reg
.regno
= extract_field (self
->fields
[0], code
, 0);
255 aarch64_ext_regno_pair (const aarch64_operand
*self ATTRIBUTE_UNUSED
, aarch64_opnd_info
*info
,
256 const aarch64_insn code ATTRIBUTE_UNUSED
,
257 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
259 assert (info
->idx
== 1
261 info
->reg
.regno
= inst
->operands
[info
->idx
- 1].reg
.regno
+ 1;
265 /* e.g. IC <ic_op>{, <Xt>}. */
267 aarch64_ext_regrt_sysins (const aarch64_operand
*self
, aarch64_opnd_info
*info
,
268 const aarch64_insn code
,
269 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
271 info
->reg
.regno
= extract_field (self
->fields
[0], code
, 0);
272 assert (info
->idx
== 1
273 && (aarch64_get_operand_class (inst
->operands
[0].type
)
274 == AARCH64_OPND_CLASS_SYSTEM
));
275 /* This will make the constraint checking happy and more importantly will
276 help the disassembler determine whether this operand is optional or
278 info
->present
= aarch64_sys_ins_reg_has_xt (inst
->operands
[0].sysins_op
);
283 /* e.g. SQDMLAL <Va><d>, <Vb><n>, <Vm>.<Ts>[<index>]. */
285 aarch64_ext_reglane (const aarch64_operand
*self
, aarch64_opnd_info
*info
,
286 const aarch64_insn code
,
287 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
290 info
->reglane
.regno
= extract_field (self
->fields
[0], code
,
293 /* Index and/or type. */
294 if (inst
->opcode
->iclass
== asisdone
295 || inst
->opcode
->iclass
== asimdins
)
297 if (info
->type
== AARCH64_OPND_En
298 && inst
->opcode
->operands
[0] == AARCH64_OPND_Ed
)
301 /* index2 for e.g. INS <Vd>.<Ts>[<index1>], <Vn>.<Ts>[<index2>]. */
302 assert (info
->idx
== 1); /* Vn */
303 aarch64_insn value
= extract_field (FLD_imm4
, code
, 0);
304 /* Depend on AARCH64_OPND_Ed to determine the qualifier. */
305 info
->qualifier
= get_expected_qualifier (inst
, info
->idx
);
306 shift
= get_logsz (aarch64_get_qualifier_esize (info
->qualifier
));
307 info
->reglane
.index
= value
>> shift
;
311 /* index and type for e.g. DUP <V><d>, <Vn>.<T>[<index>].
319 aarch64_insn value
= extract_field (FLD_imm5
, code
, 0);
320 while (++pos
<= 3 && (value
& 0x1) == 0)
324 info
->qualifier
= get_sreg_qualifier_from_value (pos
);
325 info
->reglane
.index
= (unsigned) (value
>> 1);
330 /* Index only for e.g. SQDMLAL <Va><d>, <Vb><n>, <Vm>.<Ts>[<index>]
331 or SQDMLAL <Va><d>, <Vb><n>, <Vm>.<Ts>[<index>]. */
333 /* Need information in other operand(s) to help decoding. */
334 info
->qualifier
= get_expected_qualifier (inst
, info
->idx
);
335 switch (info
->qualifier
)
337 case AARCH64_OPND_QLF_S_H
:
339 info
->reglane
.index
= extract_fields (code
, 0, 3, FLD_H
, FLD_L
,
341 info
->reglane
.regno
&= 0xf;
343 case AARCH64_OPND_QLF_S_S
:
345 info
->reglane
.index
= extract_fields (code
, 0, 2, FLD_H
, FLD_L
);
347 case AARCH64_OPND_QLF_S_D
:
349 info
->reglane
.index
= extract_field (FLD_H
, code
, 0);
355 if (inst
->opcode
->op
== OP_FCMLA_ELEM
)
357 /* Complex operand takes two elements. */
358 if (info
->reglane
.index
& 1)
360 info
->reglane
.index
/= 2;
368 aarch64_ext_reglist (const aarch64_operand
*self
, aarch64_opnd_info
*info
,
369 const aarch64_insn code
,
370 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
373 info
->reglist
.first_regno
= extract_field (self
->fields
[0], code
, 0);
375 info
->reglist
.num_regs
= extract_field (FLD_len
, code
, 0) + 1;
379 /* Decode Rt and opcode fields of Vt in AdvSIMD load/store instructions. */
381 aarch64_ext_ldst_reglist (const aarch64_operand
*self ATTRIBUTE_UNUSED
,
382 aarch64_opnd_info
*info
, const aarch64_insn code
,
383 const aarch64_inst
*inst
)
386 /* Number of elements in each structure to be loaded/stored. */
387 unsigned expected_num
= get_opcode_dependent_value (inst
->opcode
);
391 unsigned is_reserved
;
393 unsigned num_elements
;
409 info
->reglist
.first_regno
= extract_field (FLD_Rt
, code
, 0);
411 value
= extract_field (FLD_opcode
, code
, 0);
412 if (expected_num
!= data
[value
].num_elements
|| data
[value
].is_reserved
)
414 info
->reglist
.num_regs
= data
[value
].num_regs
;
419 /* Decode Rt and S fields of Vt in AdvSIMD load single structure to all
420 lanes instructions. */
422 aarch64_ext_ldst_reglist_r (const aarch64_operand
*self ATTRIBUTE_UNUSED
,
423 aarch64_opnd_info
*info
, const aarch64_insn code
,
424 const aarch64_inst
*inst
)
429 info
->reglist
.first_regno
= extract_field (FLD_Rt
, code
, 0);
431 value
= extract_field (FLD_S
, code
, 0);
433 /* Number of registers is equal to the number of elements in
434 each structure to be loaded/stored. */
435 info
->reglist
.num_regs
= get_opcode_dependent_value (inst
->opcode
);
436 assert (info
->reglist
.num_regs
>= 1 && info
->reglist
.num_regs
<= 4);
438 /* Except when it is LD1R. */
439 if (info
->reglist
.num_regs
== 1 && value
== (aarch64_insn
) 1)
440 info
->reglist
.num_regs
= 2;
445 /* Decode Q, opcode<2:1>, S, size and Rt fields of Vt in AdvSIMD
446 load/store single element instructions. */
448 aarch64_ext_ldst_elemlist (const aarch64_operand
*self ATTRIBUTE_UNUSED
,
449 aarch64_opnd_info
*info
, const aarch64_insn code
,
450 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
452 aarch64_field field
= {0, 0};
453 aarch64_insn QSsize
; /* fields Q:S:size. */
454 aarch64_insn opcodeh2
; /* opcode<2:1> */
457 info
->reglist
.first_regno
= extract_field (FLD_Rt
, code
, 0);
459 /* Decode the index, opcode<2:1> and size. */
460 gen_sub_field (FLD_asisdlso_opcode
, 1, 2, &field
);
461 opcodeh2
= extract_field_2 (&field
, code
, 0);
462 QSsize
= extract_fields (code
, 0, 3, FLD_Q
, FLD_S
, FLD_vldst_size
);
466 info
->qualifier
= AARCH64_OPND_QLF_S_B
;
467 /* Index encoded in "Q:S:size". */
468 info
->reglist
.index
= QSsize
;
474 info
->qualifier
= AARCH64_OPND_QLF_S_H
;
475 /* Index encoded in "Q:S:size<1>". */
476 info
->reglist
.index
= QSsize
>> 1;
479 if ((QSsize
>> 1) & 0x1)
482 if ((QSsize
& 0x1) == 0)
484 info
->qualifier
= AARCH64_OPND_QLF_S_S
;
485 /* Index encoded in "Q:S". */
486 info
->reglist
.index
= QSsize
>> 2;
490 if (extract_field (FLD_S
, code
, 0))
493 info
->qualifier
= AARCH64_OPND_QLF_S_D
;
494 /* Index encoded in "Q". */
495 info
->reglist
.index
= QSsize
>> 3;
502 info
->reglist
.has_index
= 1;
503 info
->reglist
.num_regs
= 0;
504 /* Number of registers is equal to the number of elements in
505 each structure to be loaded/stored. */
506 info
->reglist
.num_regs
= get_opcode_dependent_value (inst
->opcode
);
507 assert (info
->reglist
.num_regs
>= 1 && info
->reglist
.num_regs
<= 4);
512 /* Decode fields immh:immb and/or Q for e.g.
513 SSHR <Vd>.<T>, <Vn>.<T>, #<shift>
514 or SSHR <V><d>, <V><n>, #<shift>. */
517 aarch64_ext_advsimd_imm_shift (const aarch64_operand
*self ATTRIBUTE_UNUSED
,
518 aarch64_opnd_info
*info
, const aarch64_insn code
,
519 const aarch64_inst
*inst
)
522 aarch64_insn Q
, imm
, immh
;
523 enum aarch64_insn_class iclass
= inst
->opcode
->iclass
;
525 immh
= extract_field (FLD_immh
, code
, 0);
528 imm
= extract_fields (code
, 0, 2, FLD_immh
, FLD_immb
);
530 /* Get highest set bit in immh. */
531 while (--pos
>= 0 && (immh
& 0x8) == 0)
534 assert ((iclass
== asimdshf
|| iclass
== asisdshf
)
535 && (info
->type
== AARCH64_OPND_IMM_VLSR
536 || info
->type
== AARCH64_OPND_IMM_VLSL
));
538 if (iclass
== asimdshf
)
540 Q
= extract_field (FLD_Q
, code
, 0);
542 0000 x SEE AdvSIMD modified immediate
552 get_vreg_qualifier_from_value ((pos
<< 1) | (int) Q
);
555 info
->qualifier
= get_sreg_qualifier_from_value (pos
);
557 if (info
->type
== AARCH64_OPND_IMM_VLSR
)
559 0000 SEE AdvSIMD modified immediate
560 0001 (16-UInt(immh:immb))
561 001x (32-UInt(immh:immb))
562 01xx (64-UInt(immh:immb))
563 1xxx (128-UInt(immh:immb)) */
564 info
->imm
.value
= (16 << pos
) - imm
;
568 0000 SEE AdvSIMD modified immediate
569 0001 (UInt(immh:immb)-8)
570 001x (UInt(immh:immb)-16)
571 01xx (UInt(immh:immb)-32)
572 1xxx (UInt(immh:immb)-64) */
573 info
->imm
.value
= imm
- (8 << pos
);
578 /* Decode shift immediate for e.g. sshr (imm). */
580 aarch64_ext_shll_imm (const aarch64_operand
*self ATTRIBUTE_UNUSED
,
581 aarch64_opnd_info
*info
, const aarch64_insn code
,
582 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
586 val
= extract_field (FLD_size
, code
, 0);
589 case 0: imm
= 8; break;
590 case 1: imm
= 16; break;
591 case 2: imm
= 32; break;
594 info
->imm
.value
= imm
;
598 /* Decode imm for e.g. BFM <Wd>, <Wn>, #<immr>, #<imms>.
599 value in the field(s) will be extracted as unsigned immediate value. */
601 aarch64_ext_imm (const aarch64_operand
*self
, aarch64_opnd_info
*info
,
602 const aarch64_insn code
,
603 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
607 imm
= extract_all_fields (self
, code
);
609 if (operand_need_sign_extension (self
))
610 imm
= sign_extend (imm
, get_operand_fields_width (self
) - 1);
612 if (operand_need_shift_by_two (self
))
615 if (info
->type
== AARCH64_OPND_ADDR_ADRP
)
618 info
->imm
.value
= imm
;
622 /* Decode imm and its shifter for e.g. MOVZ <Wd>, #<imm16>{, LSL #<shift>}. */
624 aarch64_ext_imm_half (const aarch64_operand
*self
, aarch64_opnd_info
*info
,
625 const aarch64_insn code
,
626 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
628 aarch64_ext_imm (self
, info
, code
, inst
);
629 info
->shifter
.kind
= AARCH64_MOD_LSL
;
630 info
->shifter
.amount
= extract_field (FLD_hw
, code
, 0) << 4;
634 /* Decode cmode and "a:b:c:d:e:f:g:h" for e.g.
635 MOVI <Vd>.<T>, #<imm8> {, LSL #<amount>}. */
637 aarch64_ext_advsimd_imm_modified (const aarch64_operand
*self ATTRIBUTE_UNUSED
,
638 aarch64_opnd_info
*info
,
639 const aarch64_insn code
,
640 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
643 enum aarch64_opnd_qualifier opnd0_qualifier
= inst
->operands
[0].qualifier
;
644 aarch64_field field
= {0, 0};
646 assert (info
->idx
== 1);
648 if (info
->type
== AARCH64_OPND_SIMD_FPIMM
)
651 /* a:b:c:d:e:f:g:h */
652 imm
= extract_fields (code
, 0, 2, FLD_abc
, FLD_defgh
);
653 if (!info
->imm
.is_fp
&& aarch64_get_qualifier_esize (opnd0_qualifier
) == 8)
655 /* Either MOVI <Dd>, #<imm>
656 or MOVI <Vd>.2D, #<imm>.
657 <imm> is a 64-bit immediate
658 'aaaaaaaabbbbbbbbccccccccddddddddeeeeeeeeffffffffgggggggghhhhhhhh',
659 encoded in "a:b:c:d:e:f:g:h". */
661 unsigned abcdefgh
= imm
;
662 for (imm
= 0ull, i
= 0; i
< 8; i
++)
663 if (((abcdefgh
>> i
) & 0x1) != 0)
664 imm
|= 0xffull
<< (8 * i
);
666 info
->imm
.value
= imm
;
669 info
->qualifier
= get_expected_qualifier (inst
, info
->idx
);
670 switch (info
->qualifier
)
672 case AARCH64_OPND_QLF_NIL
:
674 info
->shifter
.kind
= AARCH64_MOD_NONE
;
676 case AARCH64_OPND_QLF_LSL
:
678 info
->shifter
.kind
= AARCH64_MOD_LSL
;
679 switch (aarch64_get_qualifier_esize (opnd0_qualifier
))
681 case 4: gen_sub_field (FLD_cmode
, 1, 2, &field
); break; /* per word */
682 case 2: gen_sub_field (FLD_cmode
, 1, 1, &field
); break; /* per half */
683 case 1: gen_sub_field (FLD_cmode
, 1, 0, &field
); break; /* per byte */
684 default: assert (0); return 0;
686 /* 00: 0; 01: 8; 10:16; 11:24. */
687 info
->shifter
.amount
= extract_field_2 (&field
, code
, 0) << 3;
689 case AARCH64_OPND_QLF_MSL
:
691 info
->shifter
.kind
= AARCH64_MOD_MSL
;
692 gen_sub_field (FLD_cmode
, 0, 1, &field
); /* per word */
693 info
->shifter
.amount
= extract_field_2 (&field
, code
, 0) ? 16 : 8;
703 /* Decode an 8-bit floating-point immediate. */
705 aarch64_ext_fpimm (const aarch64_operand
*self
, aarch64_opnd_info
*info
,
706 const aarch64_insn code
,
707 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
709 info
->imm
.value
= extract_all_fields (self
, code
);
714 /* Decode a 1-bit rotate immediate (#90 or #270). */
716 aarch64_ext_imm_rotate1 (const aarch64_operand
*self
, aarch64_opnd_info
*info
,
717 const aarch64_insn code
,
718 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
720 uint64_t rot
= extract_field (self
->fields
[0], code
, 0);
722 info
->imm
.value
= rot
* 180 + 90;
726 /* Decode a 2-bit rotate immediate (#0, #90, #180 or #270). */
728 aarch64_ext_imm_rotate2 (const aarch64_operand
*self
, aarch64_opnd_info
*info
,
729 const aarch64_insn code
,
730 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
732 uint64_t rot
= extract_field (self
->fields
[0], code
, 0);
734 info
->imm
.value
= rot
* 90;
738 /* Decode scale for e.g. SCVTF <Dd>, <Wn>, #<fbits>. */
740 aarch64_ext_fbits (const aarch64_operand
*self ATTRIBUTE_UNUSED
,
741 aarch64_opnd_info
*info
, const aarch64_insn code
,
742 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
744 info
->imm
.value
= 64- extract_field (FLD_scale
, code
, 0);
748 /* Decode arithmetic immediate for e.g.
749 SUBS <Wd>, <Wn|WSP>, #<imm> {, <shift>}. */
751 aarch64_ext_aimm (const aarch64_operand
*self ATTRIBUTE_UNUSED
,
752 aarch64_opnd_info
*info
, const aarch64_insn code
,
753 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
757 info
->shifter
.kind
= AARCH64_MOD_LSL
;
759 value
= extract_field (FLD_shift
, code
, 0);
762 info
->shifter
.amount
= value
? 12 : 0;
763 /* imm12 (unsigned) */
764 info
->imm
.value
= extract_field (FLD_imm12
, code
, 0);
769 /* Return true if VALUE is a valid logical immediate encoding, storing the
770 decoded value in *RESULT if so. ESIZE is the number of bytes in the
771 decoded immediate. */
773 decode_limm (uint32_t esize
, aarch64_insn value
, int64_t *result
)
779 /* value is N:immr:imms. */
781 R
= (value
>> 6) & 0x3f;
782 N
= (value
>> 12) & 0x1;
784 /* The immediate value is S+1 bits to 1, left rotated by SIMDsize - R
785 (in other words, right rotated by R), then replicated. */
789 mask
= 0xffffffffffffffffull
;
795 case 0x00 ... 0x1f: /* 0xxxxx */ simd_size
= 32; break;
796 case 0x20 ... 0x2f: /* 10xxxx */ simd_size
= 16; S
&= 0xf; break;
797 case 0x30 ... 0x37: /* 110xxx */ simd_size
= 8; S
&= 0x7; break;
798 case 0x38 ... 0x3b: /* 1110xx */ simd_size
= 4; S
&= 0x3; break;
799 case 0x3c ... 0x3d: /* 11110x */ simd_size
= 2; S
&= 0x1; break;
802 mask
= (1ull << simd_size
) - 1;
803 /* Top bits are IGNORED. */
807 if (simd_size
> esize
* 8)
810 /* NOTE: if S = simd_size - 1 we get 0xf..f which is rejected. */
811 if (S
== simd_size
- 1)
813 /* S+1 consecutive bits to 1. */
814 /* NOTE: S can't be 63 due to detection above. */
815 imm
= (1ull << (S
+ 1)) - 1;
816 /* Rotate to the left by simd_size - R. */
818 imm
= ((imm
<< (simd_size
- R
)) & mask
) | (imm
>> R
);
819 /* Replicate the value according to SIMD size. */
822 case 2: imm
= (imm
<< 2) | imm
;
824 case 4: imm
= (imm
<< 4) | imm
;
826 case 8: imm
= (imm
<< 8) | imm
;
828 case 16: imm
= (imm
<< 16) | imm
;
830 case 32: imm
= (imm
<< 32) | imm
;
833 default: assert (0); return 0;
836 *result
= imm
& ~((uint64_t) -1 << (esize
* 4) << (esize
* 4));
841 /* Decode a logical immediate for e.g. ORR <Wd|WSP>, <Wn>, #<imm>. */
843 aarch64_ext_limm (const aarch64_operand
*self
,
844 aarch64_opnd_info
*info
, const aarch64_insn code
,
845 const aarch64_inst
*inst
)
850 value
= extract_fields (code
, 0, 3, self
->fields
[0], self
->fields
[1],
852 esize
= aarch64_get_qualifier_esize (inst
->operands
[0].qualifier
);
853 return decode_limm (esize
, value
, &info
->imm
.value
);
856 /* Decode a logical immediate for the BIC alias of AND (etc.). */
858 aarch64_ext_inv_limm (const aarch64_operand
*self
,
859 aarch64_opnd_info
*info
, const aarch64_insn code
,
860 const aarch64_inst
*inst
)
862 if (!aarch64_ext_limm (self
, info
, code
, inst
))
864 info
->imm
.value
= ~info
->imm
.value
;
868 /* Decode Ft for e.g. STR <Qt>, [<Xn|SP>, <R><m>{, <extend> {<amount>}}]
869 or LDP <Qt1>, <Qt2>, [<Xn|SP>], #<imm>. */
871 aarch64_ext_ft (const aarch64_operand
*self ATTRIBUTE_UNUSED
,
872 aarch64_opnd_info
*info
,
873 const aarch64_insn code
, const aarch64_inst
*inst
)
878 info
->reg
.regno
= extract_field (FLD_Rt
, code
, 0);
881 value
= extract_field (FLD_ldst_size
, code
, 0);
882 if (inst
->opcode
->iclass
== ldstpair_indexed
883 || inst
->opcode
->iclass
== ldstnapair_offs
884 || inst
->opcode
->iclass
== ldstpair_off
885 || inst
->opcode
->iclass
== loadlit
)
887 enum aarch64_opnd_qualifier qualifier
;
890 case 0: qualifier
= AARCH64_OPND_QLF_S_S
; break;
891 case 1: qualifier
= AARCH64_OPND_QLF_S_D
; break;
892 case 2: qualifier
= AARCH64_OPND_QLF_S_Q
; break;
895 info
->qualifier
= qualifier
;
900 value
= extract_fields (code
, 0, 2, FLD_opc1
, FLD_ldst_size
);
903 info
->qualifier
= get_sreg_qualifier_from_value (value
);
909 /* Decode the address operand for e.g. STXRB <Ws>, <Wt>, [<Xn|SP>{,#0}]. */
911 aarch64_ext_addr_simple (const aarch64_operand
*self ATTRIBUTE_UNUSED
,
912 aarch64_opnd_info
*info
,
914 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
917 info
->addr
.base_regno
= extract_field (FLD_Rn
, code
, 0);
921 /* Decode the address operand for e.g.
922 STR <Qt>, [<Xn|SP>, <R><m>{, <extend> {<amount>}}]. */
924 aarch64_ext_addr_regoff (const aarch64_operand
*self ATTRIBUTE_UNUSED
,
925 aarch64_opnd_info
*info
,
926 aarch64_insn code
, const aarch64_inst
*inst
)
928 aarch64_insn S
, value
;
931 info
->addr
.base_regno
= extract_field (FLD_Rn
, code
, 0);
933 info
->addr
.offset
.regno
= extract_field (FLD_Rm
, code
, 0);
935 value
= extract_field (FLD_option
, code
, 0);
937 aarch64_get_operand_modifier_from_value (value
, TRUE
/* extend_p */);
938 /* Fix-up the shifter kind; although the table-driven approach is
939 efficient, it is slightly inflexible, thus needing this fix-up. */
940 if (info
->shifter
.kind
== AARCH64_MOD_UXTX
)
941 info
->shifter
.kind
= AARCH64_MOD_LSL
;
943 S
= extract_field (FLD_S
, code
, 0);
946 info
->shifter
.amount
= 0;
947 info
->shifter
.amount_present
= 0;
952 /* Need information in other operand(s) to help achieve the decoding
954 info
->qualifier
= get_expected_qualifier (inst
, info
->idx
);
955 /* Get the size of the data element that is accessed, which may be
956 different from that of the source register size, e.g. in strb/ldrb. */
957 size
= aarch64_get_qualifier_esize (info
->qualifier
);
958 info
->shifter
.amount
= get_logsz (size
);
959 info
->shifter
.amount_present
= 1;
965 /* Decode the address operand for e.g. LDRSW <Xt>, [<Xn|SP>], #<simm>. */
967 aarch64_ext_addr_simm (const aarch64_operand
*self
, aarch64_opnd_info
*info
,
968 aarch64_insn code
, const aarch64_inst
*inst
)
971 info
->qualifier
= get_expected_qualifier (inst
, info
->idx
);
974 info
->addr
.base_regno
= extract_field (FLD_Rn
, code
, 0);
975 /* simm (imm9 or imm7) */
976 imm
= extract_field (self
->fields
[0], code
, 0);
977 info
->addr
.offset
.imm
= sign_extend (imm
, fields
[self
->fields
[0]].width
- 1);
978 if (self
->fields
[0] == FLD_imm7
)
979 /* scaled immediate in ld/st pair instructions. */
980 info
->addr
.offset
.imm
*= aarch64_get_qualifier_esize (info
->qualifier
);
982 if (inst
->opcode
->iclass
== ldst_unscaled
983 || inst
->opcode
->iclass
== ldstnapair_offs
984 || inst
->opcode
->iclass
== ldstpair_off
985 || inst
->opcode
->iclass
== ldst_unpriv
)
986 info
->addr
.writeback
= 0;
989 /* pre/post- index */
990 info
->addr
.writeback
= 1;
991 if (extract_field (self
->fields
[1], code
, 0) == 1)
992 info
->addr
.preind
= 1;
994 info
->addr
.postind
= 1;
1000 /* Decode the address operand for e.g. LDRSW <Xt>, [<Xn|SP>{, #<simm>}]. */
1002 aarch64_ext_addr_uimm12 (const aarch64_operand
*self
, aarch64_opnd_info
*info
,
1004 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1007 info
->qualifier
= get_expected_qualifier (inst
, info
->idx
);
1008 shift
= get_logsz (aarch64_get_qualifier_esize (info
->qualifier
));
1010 info
->addr
.base_regno
= extract_field (self
->fields
[0], code
, 0);
1012 info
->addr
.offset
.imm
= extract_field (self
->fields
[1], code
, 0) << shift
;
1016 /* Decode the address operand for e.g. LDRAA <Xt>, [<Xn|SP>{, #<simm>}]. */
1018 aarch64_ext_addr_simm10 (const aarch64_operand
*self
, aarch64_opnd_info
*info
,
1020 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1024 info
->qualifier
= get_expected_qualifier (inst
, info
->idx
);
1026 info
->addr
.base_regno
= extract_field (self
->fields
[0], code
, 0);
1028 imm
= extract_fields (code
, 0, 2, self
->fields
[1], self
->fields
[2]);
1029 info
->addr
.offset
.imm
= sign_extend (imm
, 9) << 3;
1030 if (extract_field (self
->fields
[3], code
, 0) == 1) {
1031 info
->addr
.writeback
= 1;
1032 info
->addr
.preind
= 1;
1037 /* Decode the address operand for e.g.
1038 LD1 {<Vt>.<T>, <Vt2>.<T>, <Vt3>.<T>}, [<Xn|SP>], <Xm|#<amount>>. */
1040 aarch64_ext_simd_addr_post (const aarch64_operand
*self ATTRIBUTE_UNUSED
,
1041 aarch64_opnd_info
*info
,
1042 aarch64_insn code
, const aarch64_inst
*inst
)
1044 /* The opcode dependent area stores the number of elements in
1045 each structure to be loaded/stored. */
1046 int is_ld1r
= get_opcode_dependent_value (inst
->opcode
) == 1;
1049 info
->addr
.base_regno
= extract_field (FLD_Rn
, code
, 0);
1050 /* Rm | #<amount> */
1051 info
->addr
.offset
.regno
= extract_field (FLD_Rm
, code
, 0);
1052 if (info
->addr
.offset
.regno
== 31)
1054 if (inst
->opcode
->operands
[0] == AARCH64_OPND_LVt_AL
)
1055 /* Special handling of loading single structure to all lane. */
1056 info
->addr
.offset
.imm
= (is_ld1r
? 1
1057 : inst
->operands
[0].reglist
.num_regs
)
1058 * aarch64_get_qualifier_esize (inst
->operands
[0].qualifier
);
1060 info
->addr
.offset
.imm
= inst
->operands
[0].reglist
.num_regs
1061 * aarch64_get_qualifier_esize (inst
->operands
[0].qualifier
)
1062 * aarch64_get_qualifier_nelem (inst
->operands
[0].qualifier
);
1065 info
->addr
.offset
.is_reg
= 1;
1066 info
->addr
.writeback
= 1;
1071 /* Decode the condition operand for e.g. CSEL <Xd>, <Xn>, <Xm>, <cond>. */
1073 aarch64_ext_cond (const aarch64_operand
*self ATTRIBUTE_UNUSED
,
1074 aarch64_opnd_info
*info
,
1075 aarch64_insn code
, const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1079 value
= extract_field (FLD_cond
, code
, 0);
1080 info
->cond
= get_cond_from_value (value
);
1084 /* Decode the system register operand for e.g. MRS <Xt>, <systemreg>. */
1086 aarch64_ext_sysreg (const aarch64_operand
*self ATTRIBUTE_UNUSED
,
1087 aarch64_opnd_info
*info
,
1089 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1091 /* op0:op1:CRn:CRm:op2 */
1092 info
->sysreg
= extract_fields (code
, 0, 5, FLD_op0
, FLD_op1
, FLD_CRn
,
1097 /* Decode the PSTATE field operand for e.g. MSR <pstatefield>, #<imm>. */
1099 aarch64_ext_pstatefield (const aarch64_operand
*self ATTRIBUTE_UNUSED
,
1100 aarch64_opnd_info
*info
, aarch64_insn code
,
1101 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1105 info
->pstatefield
= extract_fields (code
, 0, 2, FLD_op1
, FLD_op2
);
1106 for (i
= 0; aarch64_pstatefields
[i
].name
!= NULL
; ++i
)
1107 if (aarch64_pstatefields
[i
].value
== (aarch64_insn
)info
->pstatefield
)
1109 /* Reserved value in <pstatefield>. */
1113 /* Decode the system instruction op operand for e.g. AT <at_op>, <Xt>. */
1115 aarch64_ext_sysins_op (const aarch64_operand
*self ATTRIBUTE_UNUSED
,
1116 aarch64_opnd_info
*info
,
1118 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1122 const aarch64_sys_ins_reg
*sysins_ops
;
1123 /* op0:op1:CRn:CRm:op2 */
1124 value
= extract_fields (code
, 0, 5,
1125 FLD_op0
, FLD_op1
, FLD_CRn
,
1130 case AARCH64_OPND_SYSREG_AT
: sysins_ops
= aarch64_sys_regs_at
; break;
1131 case AARCH64_OPND_SYSREG_DC
: sysins_ops
= aarch64_sys_regs_dc
; break;
1132 case AARCH64_OPND_SYSREG_IC
: sysins_ops
= aarch64_sys_regs_ic
; break;
1133 case AARCH64_OPND_SYSREG_TLBI
: sysins_ops
= aarch64_sys_regs_tlbi
; break;
1134 default: assert (0); return 0;
1137 for (i
= 0; sysins_ops
[i
].name
!= NULL
; ++i
)
1138 if (sysins_ops
[i
].value
== value
)
1140 info
->sysins_op
= sysins_ops
+ i
;
1141 DEBUG_TRACE ("%s found value: %x, has_xt: %d, i: %d.",
1142 info
->sysins_op
->name
,
1143 (unsigned)info
->sysins_op
->value
,
1144 aarch64_sys_ins_reg_has_xt (info
->sysins_op
), i
);
1151 /* Decode the memory barrier option operand for e.g. DMB <option>|#<imm>. */
1154 aarch64_ext_barrier (const aarch64_operand
*self ATTRIBUTE_UNUSED
,
1155 aarch64_opnd_info
*info
,
1157 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1160 info
->barrier
= aarch64_barrier_options
+ extract_field (FLD_CRm
, code
, 0);
1164 /* Decode the prefetch operation option operand for e.g.
1165 PRFM <prfop>, [<Xn|SP>{, #<pimm>}]. */
1168 aarch64_ext_prfop (const aarch64_operand
*self ATTRIBUTE_UNUSED
,
1169 aarch64_opnd_info
*info
,
1170 aarch64_insn code
, const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1173 info
->prfop
= aarch64_prfops
+ extract_field (FLD_Rt
, code
, 0);
1177 /* Decode the hint number for an alias taking an operand. Set info->hint_option
1178 to the matching name/value pair in aarch64_hint_options. */
1181 aarch64_ext_hint (const aarch64_operand
*self ATTRIBUTE_UNUSED
,
1182 aarch64_opnd_info
*info
,
1184 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1187 unsigned hint_number
;
1190 hint_number
= extract_fields (code
, 0, 2, FLD_CRm
, FLD_op2
);
1192 for (i
= 0; aarch64_hint_options
[i
].name
!= NULL
; i
++)
1194 if (hint_number
== aarch64_hint_options
[i
].value
)
1196 info
->hint_option
= &(aarch64_hint_options
[i
]);
1204 /* Decode the extended register operand for e.g.
1205 STR <Qt>, [<Xn|SP>, <R><m>{, <extend> {<amount>}}]. */
1207 aarch64_ext_reg_extended (const aarch64_operand
*self ATTRIBUTE_UNUSED
,
1208 aarch64_opnd_info
*info
,
1210 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1215 info
->reg
.regno
= extract_field (FLD_Rm
, code
, 0);
1217 value
= extract_field (FLD_option
, code
, 0);
1218 info
->shifter
.kind
=
1219 aarch64_get_operand_modifier_from_value (value
, TRUE
/* extend_p */);
1221 info
->shifter
.amount
= extract_field (FLD_imm3
, code
, 0);
1223 /* This makes the constraint checking happy. */
1224 info
->shifter
.operator_present
= 1;
1226 /* Assume inst->operands[0].qualifier has been resolved. */
1227 assert (inst
->operands
[0].qualifier
!= AARCH64_OPND_QLF_NIL
);
1228 info
->qualifier
= AARCH64_OPND_QLF_W
;
1229 if (inst
->operands
[0].qualifier
== AARCH64_OPND_QLF_X
1230 && (info
->shifter
.kind
== AARCH64_MOD_UXTX
1231 || info
->shifter
.kind
== AARCH64_MOD_SXTX
))
1232 info
->qualifier
= AARCH64_OPND_QLF_X
;
1237 /* Decode the shifted register operand for e.g.
1238 SUBS <Xd>, <Xn>, <Xm> {, <shift> #<amount>}. */
1240 aarch64_ext_reg_shifted (const aarch64_operand
*self ATTRIBUTE_UNUSED
,
1241 aarch64_opnd_info
*info
,
1243 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1248 info
->reg
.regno
= extract_field (FLD_Rm
, code
, 0);
1250 value
= extract_field (FLD_shift
, code
, 0);
1251 info
->shifter
.kind
=
1252 aarch64_get_operand_modifier_from_value (value
, FALSE
/* extend_p */);
1253 if (info
->shifter
.kind
== AARCH64_MOD_ROR
1254 && inst
->opcode
->iclass
!= log_shift
)
1255 /* ROR is not available for the shifted register operand in arithmetic
1259 info
->shifter
.amount
= extract_field (FLD_imm6
, code
, 0);
1261 /* This makes the constraint checking happy. */
1262 info
->shifter
.operator_present
= 1;
1267 /* Decode an SVE address [<base>, #<offset>*<factor>, MUL VL],
1268 where <offset> is given by the OFFSET parameter and where <factor> is
1269 1 plus SELF's operand-dependent value. fields[0] specifies the field
1270 that holds <base>. */
1272 aarch64_ext_sve_addr_reg_mul_vl (const aarch64_operand
*self
,
1273 aarch64_opnd_info
*info
, aarch64_insn code
,
1276 info
->addr
.base_regno
= extract_field (self
->fields
[0], code
, 0);
1277 info
->addr
.offset
.imm
= offset
* (1 + get_operand_specific_data (self
));
1278 info
->addr
.offset
.is_reg
= FALSE
;
1279 info
->addr
.writeback
= FALSE
;
1280 info
->addr
.preind
= TRUE
;
1282 info
->shifter
.kind
= AARCH64_MOD_MUL_VL
;
1283 info
->shifter
.amount
= 1;
1284 info
->shifter
.operator_present
= (info
->addr
.offset
.imm
!= 0);
1285 info
->shifter
.amount_present
= FALSE
;
1289 /* Decode an SVE address [<base>, #<simm4>*<factor>, MUL VL],
1290 where <simm4> is a 4-bit signed value and where <factor> is 1 plus
1291 SELF's operand-dependent value. fields[0] specifies the field that
1292 holds <base>. <simm4> is encoded in the SVE_imm4 field. */
1294 aarch64_ext_sve_addr_ri_s4xvl (const aarch64_operand
*self
,
1295 aarch64_opnd_info
*info
, aarch64_insn code
,
1296 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1300 offset
= extract_field (FLD_SVE_imm4
, code
, 0);
1301 offset
= ((offset
+ 8) & 15) - 8;
1302 return aarch64_ext_sve_addr_reg_mul_vl (self
, info
, code
, offset
);
1305 /* Decode an SVE address [<base>, #<simm6>*<factor>, MUL VL],
1306 where <simm6> is a 6-bit signed value and where <factor> is 1 plus
1307 SELF's operand-dependent value. fields[0] specifies the field that
1308 holds <base>. <simm6> is encoded in the SVE_imm6 field. */
1310 aarch64_ext_sve_addr_ri_s6xvl (const aarch64_operand
*self
,
1311 aarch64_opnd_info
*info
, aarch64_insn code
,
1312 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1316 offset
= extract_field (FLD_SVE_imm6
, code
, 0);
1317 offset
= (((offset
+ 32) & 63) - 32);
1318 return aarch64_ext_sve_addr_reg_mul_vl (self
, info
, code
, offset
);
1321 /* Decode an SVE address [<base>, #<simm9>*<factor>, MUL VL],
1322 where <simm9> is a 9-bit signed value and where <factor> is 1 plus
1323 SELF's operand-dependent value. fields[0] specifies the field that
1324 holds <base>. <simm9> is encoded in the concatenation of the SVE_imm6
1325 and imm3 fields, with imm3 being the less-significant part. */
1327 aarch64_ext_sve_addr_ri_s9xvl (const aarch64_operand
*self
,
1328 aarch64_opnd_info
*info
,
1330 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1334 offset
= extract_fields (code
, 0, 2, FLD_SVE_imm6
, FLD_imm3
);
1335 offset
= (((offset
+ 256) & 511) - 256);
1336 return aarch64_ext_sve_addr_reg_mul_vl (self
, info
, code
, offset
);
1339 /* Decode an SVE address [<base>, #<offset> << <shift>], where <offset>
1340 is given by the OFFSET parameter and where <shift> is SELF's operand-
1341 dependent value. fields[0] specifies the base register field <base>. */
1343 aarch64_ext_sve_addr_reg_imm (const aarch64_operand
*self
,
1344 aarch64_opnd_info
*info
, aarch64_insn code
,
1347 info
->addr
.base_regno
= extract_field (self
->fields
[0], code
, 0);
1348 info
->addr
.offset
.imm
= offset
* (1 << get_operand_specific_data (self
));
1349 info
->addr
.offset
.is_reg
= FALSE
;
1350 info
->addr
.writeback
= FALSE
;
1351 info
->addr
.preind
= TRUE
;
1352 info
->shifter
.operator_present
= FALSE
;
1353 info
->shifter
.amount_present
= FALSE
;
1357 /* Decode an SVE address [X<n>, #<SVE_imm4> << <shift>], where <SVE_imm4>
1358 is a 4-bit signed number and where <shift> is SELF's operand-dependent
1359 value. fields[0] specifies the base register field. */
1361 aarch64_ext_sve_addr_ri_s4 (const aarch64_operand
*self
,
1362 aarch64_opnd_info
*info
, aarch64_insn code
,
1363 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1365 int offset
= sign_extend (extract_field (FLD_SVE_imm4
, code
, 0), 3);
1366 return aarch64_ext_sve_addr_reg_imm (self
, info
, code
, offset
);
1369 /* Decode an SVE address [X<n>, #<SVE_imm6> << <shift>], where <SVE_imm6>
1370 is a 6-bit unsigned number and where <shift> is SELF's operand-dependent
1371 value. fields[0] specifies the base register field. */
1373 aarch64_ext_sve_addr_ri_u6 (const aarch64_operand
*self
,
1374 aarch64_opnd_info
*info
, aarch64_insn code
,
1375 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1377 int offset
= extract_field (FLD_SVE_imm6
, code
, 0);
1378 return aarch64_ext_sve_addr_reg_imm (self
, info
, code
, offset
);
1381 /* Decode an SVE address [X<n>, X<m>{, LSL #<shift>}], where <shift>
1382 is SELF's operand-dependent value. fields[0] specifies the base
1383 register field and fields[1] specifies the offset register field. */
1385 aarch64_ext_sve_addr_rr_lsl (const aarch64_operand
*self
,
1386 aarch64_opnd_info
*info
, aarch64_insn code
,
1387 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1391 index_regno
= extract_field (self
->fields
[1], code
, 0);
1392 if (index_regno
== 31 && (self
->flags
& OPD_F_NO_ZR
) != 0)
1395 info
->addr
.base_regno
= extract_field (self
->fields
[0], code
, 0);
1396 info
->addr
.offset
.regno
= index_regno
;
1397 info
->addr
.offset
.is_reg
= TRUE
;
1398 info
->addr
.writeback
= FALSE
;
1399 info
->addr
.preind
= TRUE
;
1400 info
->shifter
.kind
= AARCH64_MOD_LSL
;
1401 info
->shifter
.amount
= get_operand_specific_data (self
);
1402 info
->shifter
.operator_present
= (info
->shifter
.amount
!= 0);
1403 info
->shifter
.amount_present
= (info
->shifter
.amount
!= 0);
1407 /* Decode an SVE address [X<n>, Z<m>.<T>, (S|U)XTW {#<shift>}], where
1408 <shift> is SELF's operand-dependent value. fields[0] specifies the
1409 base register field, fields[1] specifies the offset register field and
1410 fields[2] is a single-bit field that selects SXTW over UXTW. */
1412 aarch64_ext_sve_addr_rz_xtw (const aarch64_operand
*self
,
1413 aarch64_opnd_info
*info
, aarch64_insn code
,
1414 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1416 info
->addr
.base_regno
= extract_field (self
->fields
[0], code
, 0);
1417 info
->addr
.offset
.regno
= extract_field (self
->fields
[1], code
, 0);
1418 info
->addr
.offset
.is_reg
= TRUE
;
1419 info
->addr
.writeback
= FALSE
;
1420 info
->addr
.preind
= TRUE
;
1421 if (extract_field (self
->fields
[2], code
, 0))
1422 info
->shifter
.kind
= AARCH64_MOD_SXTW
;
1424 info
->shifter
.kind
= AARCH64_MOD_UXTW
;
1425 info
->shifter
.amount
= get_operand_specific_data (self
);
1426 info
->shifter
.operator_present
= TRUE
;
1427 info
->shifter
.amount_present
= (info
->shifter
.amount
!= 0);
1431 /* Decode an SVE address [Z<n>.<T>, #<imm5> << <shift>], where <imm5> is a
1432 5-bit unsigned number and where <shift> is SELF's operand-dependent value.
1433 fields[0] specifies the base register field. */
1435 aarch64_ext_sve_addr_zi_u5 (const aarch64_operand
*self
,
1436 aarch64_opnd_info
*info
, aarch64_insn code
,
1437 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1439 int offset
= extract_field (FLD_imm5
, code
, 0);
1440 return aarch64_ext_sve_addr_reg_imm (self
, info
, code
, offset
);
1443 /* Decode an SVE address [Z<n>.<T>, Z<m>.<T>{, <modifier> {#<msz>}}],
1444 where <modifier> is given by KIND and where <msz> is a 2-bit unsigned
1445 number. fields[0] specifies the base register field and fields[1]
1446 specifies the offset register field. */
1448 aarch64_ext_sve_addr_zz (const aarch64_operand
*self
, aarch64_opnd_info
*info
,
1449 aarch64_insn code
, enum aarch64_modifier_kind kind
)
1451 info
->addr
.base_regno
= extract_field (self
->fields
[0], code
, 0);
1452 info
->addr
.offset
.regno
= extract_field (self
->fields
[1], code
, 0);
1453 info
->addr
.offset
.is_reg
= TRUE
;
1454 info
->addr
.writeback
= FALSE
;
1455 info
->addr
.preind
= TRUE
;
1456 info
->shifter
.kind
= kind
;
1457 info
->shifter
.amount
= extract_field (FLD_SVE_msz
, code
, 0);
1458 info
->shifter
.operator_present
= (kind
!= AARCH64_MOD_LSL
1459 || info
->shifter
.amount
!= 0);
1460 info
->shifter
.amount_present
= (info
->shifter
.amount
!= 0);
1464 /* Decode an SVE address [Z<n>.<T>, Z<m>.<T>{, LSL #<msz>}], where
1465 <msz> is a 2-bit unsigned number. fields[0] specifies the base register
1466 field and fields[1] specifies the offset register field. */
1468 aarch64_ext_sve_addr_zz_lsl (const aarch64_operand
*self
,
1469 aarch64_opnd_info
*info
, aarch64_insn code
,
1470 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1472 return aarch64_ext_sve_addr_zz (self
, info
, code
, AARCH64_MOD_LSL
);
1475 /* Decode an SVE address [Z<n>.<T>, Z<m>.<T>, SXTW {#<msz>}], where
1476 <msz> is a 2-bit unsigned number. fields[0] specifies the base register
1477 field and fields[1] specifies the offset register field. */
1479 aarch64_ext_sve_addr_zz_sxtw (const aarch64_operand
*self
,
1480 aarch64_opnd_info
*info
, aarch64_insn code
,
1481 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1483 return aarch64_ext_sve_addr_zz (self
, info
, code
, AARCH64_MOD_SXTW
);
1486 /* Decode an SVE address [Z<n>.<T>, Z<m>.<T>, UXTW {#<msz>}], where
1487 <msz> is a 2-bit unsigned number. fields[0] specifies the base register
1488 field and fields[1] specifies the offset register field. */
1490 aarch64_ext_sve_addr_zz_uxtw (const aarch64_operand
*self
,
1491 aarch64_opnd_info
*info
, aarch64_insn code
,
1492 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1494 return aarch64_ext_sve_addr_zz (self
, info
, code
, AARCH64_MOD_UXTW
);
1497 /* Finish decoding an SVE arithmetic immediate, given that INFO already
1498 has the raw field value and that the low 8 bits decode to VALUE. */
1500 decode_sve_aimm (aarch64_opnd_info
*info
, int64_t value
)
1502 info
->shifter
.kind
= AARCH64_MOD_LSL
;
1503 info
->shifter
.amount
= 0;
1504 if (info
->imm
.value
& 0x100)
1507 /* Decode 0x100 as #0, LSL #8. */
1508 info
->shifter
.amount
= 8;
1512 info
->shifter
.operator_present
= (info
->shifter
.amount
!= 0);
1513 info
->shifter
.amount_present
= (info
->shifter
.amount
!= 0);
1514 info
->imm
.value
= value
;
1518 /* Decode an SVE ADD/SUB immediate. */
1520 aarch64_ext_sve_aimm (const aarch64_operand
*self
,
1521 aarch64_opnd_info
*info
, const aarch64_insn code
,
1522 const aarch64_inst
*inst
)
1524 return (aarch64_ext_imm (self
, info
, code
, inst
)
1525 && decode_sve_aimm (info
, (uint8_t) info
->imm
.value
));
1528 /* Decode an SVE CPY/DUP immediate. */
1530 aarch64_ext_sve_asimm (const aarch64_operand
*self
,
1531 aarch64_opnd_info
*info
, const aarch64_insn code
,
1532 const aarch64_inst
*inst
)
1534 return (aarch64_ext_imm (self
, info
, code
, inst
)
1535 && decode_sve_aimm (info
, (int8_t) info
->imm
.value
));
1538 /* Decode a single-bit immediate that selects between #0.5 and #1.0.
1539 The fields array specifies which field to use. */
1541 aarch64_ext_sve_float_half_one (const aarch64_operand
*self
,
1542 aarch64_opnd_info
*info
, aarch64_insn code
,
1543 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1545 if (extract_field (self
->fields
[0], code
, 0))
1546 info
->imm
.value
= 0x3f800000;
1548 info
->imm
.value
= 0x3f000000;
1549 info
->imm
.is_fp
= TRUE
;
1553 /* Decode a single-bit immediate that selects between #0.5 and #2.0.
1554 The fields array specifies which field to use. */
1556 aarch64_ext_sve_float_half_two (const aarch64_operand
*self
,
1557 aarch64_opnd_info
*info
, aarch64_insn code
,
1558 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1560 if (extract_field (self
->fields
[0], code
, 0))
1561 info
->imm
.value
= 0x40000000;
1563 info
->imm
.value
= 0x3f000000;
1564 info
->imm
.is_fp
= TRUE
;
1568 /* Decode a single-bit immediate that selects between #0.0 and #1.0.
1569 The fields array specifies which field to use. */
1571 aarch64_ext_sve_float_zero_one (const aarch64_operand
*self
,
1572 aarch64_opnd_info
*info
, aarch64_insn code
,
1573 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1575 if (extract_field (self
->fields
[0], code
, 0))
1576 info
->imm
.value
= 0x3f800000;
1578 info
->imm
.value
= 0x0;
1579 info
->imm
.is_fp
= TRUE
;
1583 /* Decode Zn[MM], where MM has a 7-bit triangular encoding. The fields
1584 array specifies which field to use for Zn. MM is encoded in the
1585 concatenation of imm5 and SVE_tszh, with imm5 being the less
1586 significant part. */
1588 aarch64_ext_sve_index (const aarch64_operand
*self
,
1589 aarch64_opnd_info
*info
, aarch64_insn code
,
1590 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1594 info
->reglane
.regno
= extract_field (self
->fields
[0], code
, 0);
1595 val
= extract_fields (code
, 0, 2, FLD_SVE_tszh
, FLD_imm5
);
1596 if ((val
& 31) == 0)
1598 while ((val
& 1) == 0)
1600 info
->reglane
.index
= val
/ 2;
1604 /* Decode a logical immediate for the MOV alias of SVE DUPM. */
1606 aarch64_ext_sve_limm_mov (const aarch64_operand
*self
,
1607 aarch64_opnd_info
*info
, const aarch64_insn code
,
1608 const aarch64_inst
*inst
)
1610 int esize
= aarch64_get_qualifier_esize (inst
->operands
[0].qualifier
);
1611 return (aarch64_ext_limm (self
, info
, code
, inst
)
1612 && aarch64_sve_dupm_mov_immediate_p (info
->imm
.value
, esize
));
1615 /* Decode Zn[MM], where Zn occupies the least-significant part of the field
1616 and where MM occupies the most-significant part. The operand-dependent
1617 value specifies the number of bits in Zn. */
1619 aarch64_ext_sve_quad_index (const aarch64_operand
*self
,
1620 aarch64_opnd_info
*info
, aarch64_insn code
,
1621 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1623 unsigned int reg_bits
= get_operand_specific_data (self
);
1624 unsigned int val
= extract_all_fields (self
, code
);
1625 info
->reglane
.regno
= val
& ((1 << reg_bits
) - 1);
1626 info
->reglane
.index
= val
>> reg_bits
;
1630 /* Decode {Zn.<T> - Zm.<T>}. The fields array specifies which field
1631 to use for Zn. The opcode-dependent value specifies the number
1632 of registers in the list. */
1634 aarch64_ext_sve_reglist (const aarch64_operand
*self
,
1635 aarch64_opnd_info
*info
, aarch64_insn code
,
1636 const aarch64_inst
*inst ATTRIBUTE_UNUSED
)
1638 info
->reglist
.first_regno
= extract_field (self
->fields
[0], code
, 0);
1639 info
->reglist
.num_regs
= get_opcode_dependent_value (inst
->opcode
);
1643 /* Decode <pattern>{, MUL #<amount>}. The fields array specifies which
1644 fields to use for <pattern>. <amount> - 1 is encoded in the SVE_imm4
1647 aarch64_ext_sve_scale (const aarch64_operand
*self
,
1648 aarch64_opnd_info
*info
, aarch64_insn code
,
1649 const aarch64_inst
*inst
)
1653 if (!aarch64_ext_imm (self
, info
, code
, inst
))
1655 val
= extract_field (FLD_SVE_imm4
, code
, 0);
1656 info
->shifter
.kind
= AARCH64_MOD_MUL
;
1657 info
->shifter
.amount
= val
+ 1;
1658 info
->shifter
.operator_present
= (val
!= 0);
1659 info
->shifter
.amount_present
= (val
!= 0);
1663 /* Return the top set bit in VALUE, which is expected to be relatively
1666 get_top_bit (uint64_t value
)
1668 while ((value
& -value
) != value
)
1669 value
-= value
& -value
;
1673 /* Decode an SVE shift-left immediate. */
1675 aarch64_ext_sve_shlimm (const aarch64_operand
*self
,
1676 aarch64_opnd_info
*info
, const aarch64_insn code
,
1677 const aarch64_inst
*inst
)
1679 if (!aarch64_ext_imm (self
, info
, code
, inst
)
1680 || info
->imm
.value
== 0)
1683 info
->imm
.value
-= get_top_bit (info
->imm
.value
);
1687 /* Decode an SVE shift-right immediate. */
1689 aarch64_ext_sve_shrimm (const aarch64_operand
*self
,
1690 aarch64_opnd_info
*info
, const aarch64_insn code
,
1691 const aarch64_inst
*inst
)
1693 if (!aarch64_ext_imm (self
, info
, code
, inst
)
1694 || info
->imm
.value
== 0)
1697 info
->imm
.value
= get_top_bit (info
->imm
.value
) * 2 - info
->imm
.value
;
1701 /* Bitfields that are commonly used to encode certain operands' information
1702 may be partially used as part of the base opcode in some instructions.
1703 For example, the bit 1 of the field 'size' in
1704 FCVTXN <Vb><d>, <Va><n>
1705 is actually part of the base opcode, while only size<0> is available
1706 for encoding the register type. Another example is the AdvSIMD
1707 instruction ORR (register), in which the field 'size' is also used for
1708 the base opcode, leaving only the field 'Q' available to encode the
1709 vector register arrangement specifier '8B' or '16B'.
1711 This function tries to deduce the qualifier from the value of partially
1712 constrained field(s). Given the VALUE of such a field or fields, the
1713 qualifiers CANDIDATES and the MASK (indicating which bits are valid for
1714 operand encoding), the function returns the matching qualifier or
1715 AARCH64_OPND_QLF_NIL if nothing matches.
1717 N.B. CANDIDATES is a group of possible qualifiers that are valid for
1718 one operand; it has a maximum of AARCH64_MAX_QLF_SEQ_NUM qualifiers and
1719 may end with AARCH64_OPND_QLF_NIL. */
1721 static enum aarch64_opnd_qualifier
1722 get_qualifier_from_partial_encoding (aarch64_insn value
,
1723 const enum aarch64_opnd_qualifier
* \
1728 DEBUG_TRACE ("enter with value: %d, mask: %d", (int)value
, (int)mask
);
1729 for (i
= 0; i
< AARCH64_MAX_QLF_SEQ_NUM
; ++i
)
1731 aarch64_insn standard_value
;
1732 if (candidates
[i
] == AARCH64_OPND_QLF_NIL
)
1734 standard_value
= aarch64_get_qualifier_standard_value (candidates
[i
]);
1735 if ((standard_value
& mask
) == (value
& mask
))
1736 return candidates
[i
];
1738 return AARCH64_OPND_QLF_NIL
;
1741 /* Given a list of qualifier sequences, return all possible valid qualifiers
1742 for operand IDX in QUALIFIERS.
1743 Assume QUALIFIERS is an array whose length is large enough. */
1746 get_operand_possible_qualifiers (int idx
,
1747 const aarch64_opnd_qualifier_seq_t
*list
,
1748 enum aarch64_opnd_qualifier
*qualifiers
)
1751 for (i
= 0; i
< AARCH64_MAX_QLF_SEQ_NUM
; ++i
)
1752 if ((qualifiers
[i
] = list
[i
][idx
]) == AARCH64_OPND_QLF_NIL
)
1756 /* Decode the size Q field for e.g. SHADD.
1757 We tag one operand with the qualifer according to the code;
1758 whether the qualifier is valid for this opcode or not, it is the
1759 duty of the semantic checking. */
1762 decode_sizeq (aarch64_inst
*inst
)
1765 enum aarch64_opnd_qualifier qualifier
;
1767 aarch64_insn value
, mask
;
1768 enum aarch64_field_kind fld_sz
;
1769 enum aarch64_opnd_qualifier candidates
[AARCH64_MAX_QLF_SEQ_NUM
];
1771 if (inst
->opcode
->iclass
== asisdlse
1772 || inst
->opcode
->iclass
== asisdlsep
1773 || inst
->opcode
->iclass
== asisdlso
1774 || inst
->opcode
->iclass
== asisdlsop
)
1775 fld_sz
= FLD_vldst_size
;
1780 value
= extract_fields (code
, inst
->opcode
->mask
, 2, fld_sz
, FLD_Q
);
1781 /* Obtain the info that which bits of fields Q and size are actually
1782 available for operand encoding. Opcodes like FMAXNM and FMLA have
1783 size[1] unavailable. */
1784 mask
= extract_fields (~inst
->opcode
->mask
, 0, 2, fld_sz
, FLD_Q
);
1786 /* The index of the operand we are going to tag a qualifier and the qualifer
1787 itself are reasoned from the value of the size and Q fields and the
1788 possible valid qualifier lists. */
1789 idx
= aarch64_select_operand_for_sizeq_field_coding (inst
->opcode
);
1790 DEBUG_TRACE ("key idx: %d", idx
);
1792 /* For most related instruciton, size:Q are fully available for operand
1796 inst
->operands
[idx
].qualifier
= get_vreg_qualifier_from_value (value
);
1800 get_operand_possible_qualifiers (idx
, inst
->opcode
->qualifiers_list
,
1802 #ifdef DEBUG_AARCH64
1806 for (i
= 0; candidates
[i
] != AARCH64_OPND_QLF_NIL
1807 && i
< AARCH64_MAX_QLF_SEQ_NUM
; ++i
)
1808 DEBUG_TRACE ("qualifier %d: %s", i
,
1809 aarch64_get_qualifier_name(candidates
[i
]));
1810 DEBUG_TRACE ("%d, %d", (int)value
, (int)mask
);
1812 #endif /* DEBUG_AARCH64 */
1814 qualifier
= get_qualifier_from_partial_encoding (value
, candidates
, mask
);
1816 if (qualifier
== AARCH64_OPND_QLF_NIL
)
1819 inst
->operands
[idx
].qualifier
= qualifier
;
1823 /* Decode size[0]:Q, i.e. bit 22 and bit 30, for
1824 e.g. FCVTN<Q> <Vd>.<Tb>, <Vn>.<Ta>. */
1827 decode_asimd_fcvt (aarch64_inst
*inst
)
1829 aarch64_field field
= {0, 0};
1831 enum aarch64_opnd_qualifier qualifier
;
1833 gen_sub_field (FLD_size
, 0, 1, &field
);
1834 value
= extract_field_2 (&field
, inst
->value
, 0);
1835 qualifier
= value
== 0 ? AARCH64_OPND_QLF_V_4S
1836 : AARCH64_OPND_QLF_V_2D
;
1837 switch (inst
->opcode
->op
)
1841 /* FCVTN<Q> <Vd>.<Tb>, <Vn>.<Ta>. */
1842 inst
->operands
[1].qualifier
= qualifier
;
1846 /* FCVTL<Q> <Vd>.<Ta>, <Vn>.<Tb>. */
1847 inst
->operands
[0].qualifier
= qualifier
;
1857 /* Decode size[0], i.e. bit 22, for
1858 e.g. FCVTXN <Vb><d>, <Va><n>. */
1861 decode_asisd_fcvtxn (aarch64_inst
*inst
)
1863 aarch64_field field
= {0, 0};
1864 gen_sub_field (FLD_size
, 0, 1, &field
);
1865 if (!extract_field_2 (&field
, inst
->value
, 0))
1867 inst
->operands
[0].qualifier
= AARCH64_OPND_QLF_S_S
;
1871 /* Decode the 'opc' field for e.g. FCVT <Dd>, <Sn>. */
1873 decode_fcvt (aarch64_inst
*inst
)
1875 enum aarch64_opnd_qualifier qualifier
;
1877 const aarch64_field field
= {15, 2};
1880 value
= extract_field_2 (&field
, inst
->value
, 0);
1883 case 0: qualifier
= AARCH64_OPND_QLF_S_S
; break;
1884 case 1: qualifier
= AARCH64_OPND_QLF_S_D
; break;
1885 case 3: qualifier
= AARCH64_OPND_QLF_S_H
; break;
1888 inst
->operands
[0].qualifier
= qualifier
;
1893 /* Do miscellaneous decodings that are not common enough to be driven by
1897 do_misc_decoding (aarch64_inst
*inst
)
1900 switch (inst
->opcode
->op
)
1903 return decode_fcvt (inst
);
1909 return decode_asimd_fcvt (inst
);
1912 return decode_asisd_fcvtxn (inst
);
1916 value
= extract_field (FLD_SVE_Pn
, inst
->value
, 0);
1917 return (value
== extract_field (FLD_SVE_Pm
, inst
->value
, 0)
1918 && value
== extract_field (FLD_SVE_Pg4_10
, inst
->value
, 0));
1921 return (extract_field (FLD_SVE_Zd
, inst
->value
, 0)
1922 == extract_field (FLD_SVE_Zm_16
, inst
->value
, 0));
1925 /* Index must be zero. */
1926 value
= extract_fields (inst
->value
, 0, 2, FLD_SVE_tszh
, FLD_imm5
);
1927 return value
> 0 && value
<= 16 && value
== (value
& -value
);
1930 return (extract_field (FLD_SVE_Zn
, inst
->value
, 0)
1931 == extract_field (FLD_SVE_Zm_16
, inst
->value
, 0));
1934 /* Index must be nonzero. */
1935 value
= extract_fields (inst
->value
, 0, 2, FLD_SVE_tszh
, FLD_imm5
);
1936 return value
> 0 && value
!= (value
& -value
);
1939 return (extract_field (FLD_SVE_Pd
, inst
->value
, 0)
1940 == extract_field (FLD_SVE_Pm
, inst
->value
, 0));
1942 case OP_MOVZS_P_P_P
:
1944 return (extract_field (FLD_SVE_Pn
, inst
->value
, 0)
1945 == extract_field (FLD_SVE_Pm
, inst
->value
, 0));
1947 case OP_NOTS_P_P_P_Z
:
1948 case OP_NOT_P_P_P_Z
:
1949 return (extract_field (FLD_SVE_Pm
, inst
->value
, 0)
1950 == extract_field (FLD_SVE_Pg4_10
, inst
->value
, 0));
1957 /* Opcodes that have fields shared by multiple operands are usually flagged
1958 with flags. In this function, we detect such flags, decode the related
1959 field(s) and store the information in one of the related operands. The
1960 'one' operand is not any operand but one of the operands that can
1961 accommadate all the information that has been decoded. */
1964 do_special_decoding (aarch64_inst
*inst
)
1968 /* Condition for truly conditional executed instructions, e.g. b.cond. */
1969 if (inst
->opcode
->flags
& F_COND
)
1971 value
= extract_field (FLD_cond2
, inst
->value
, 0);
1972 inst
->cond
= get_cond_from_value (value
);
1975 if (inst
->opcode
->flags
& F_SF
)
1977 idx
= select_operand_for_sf_field_coding (inst
->opcode
);
1978 value
= extract_field (FLD_sf
, inst
->value
, 0);
1979 inst
->operands
[idx
].qualifier
= get_greg_qualifier_from_value (value
);
1980 if ((inst
->opcode
->flags
& F_N
)
1981 && extract_field (FLD_N
, inst
->value
, 0) != value
)
1985 if (inst
->opcode
->flags
& F_LSE_SZ
)
1987 idx
= select_operand_for_sf_field_coding (inst
->opcode
);
1988 value
= extract_field (FLD_lse_sz
, inst
->value
, 0);
1989 inst
->operands
[idx
].qualifier
= get_greg_qualifier_from_value (value
);
1991 /* size:Q fields. */
1992 if (inst
->opcode
->flags
& F_SIZEQ
)
1993 return decode_sizeq (inst
);
1995 if (inst
->opcode
->flags
& F_FPTYPE
)
1997 idx
= select_operand_for_fptype_field_coding (inst
->opcode
);
1998 value
= extract_field (FLD_type
, inst
->value
, 0);
2001 case 0: inst
->operands
[idx
].qualifier
= AARCH64_OPND_QLF_S_S
; break;
2002 case 1: inst
->operands
[idx
].qualifier
= AARCH64_OPND_QLF_S_D
; break;
2003 case 3: inst
->operands
[idx
].qualifier
= AARCH64_OPND_QLF_S_H
; break;
2008 if (inst
->opcode
->flags
& F_SSIZE
)
2010 /* N.B. some opcodes like FCMGT <V><d>, <V><n>, #0 have the size[1] as part
2011 of the base opcode. */
2013 enum aarch64_opnd_qualifier candidates
[AARCH64_MAX_QLF_SEQ_NUM
];
2014 idx
= select_operand_for_scalar_size_field_coding (inst
->opcode
);
2015 value
= extract_field (FLD_size
, inst
->value
, inst
->opcode
->mask
);
2016 mask
= extract_field (FLD_size
, ~inst
->opcode
->mask
, 0);
2017 /* For most related instruciton, the 'size' field is fully available for
2018 operand encoding. */
2020 inst
->operands
[idx
].qualifier
= get_sreg_qualifier_from_value (value
);
2023 get_operand_possible_qualifiers (idx
, inst
->opcode
->qualifiers_list
,
2025 inst
->operands
[idx
].qualifier
2026 = get_qualifier_from_partial_encoding (value
, candidates
, mask
);
2030 if (inst
->opcode
->flags
& F_T
)
2032 /* Num of consecutive '0's on the right side of imm5<3:0>. */
2035 assert (aarch64_get_operand_class (inst
->opcode
->operands
[0])
2036 == AARCH64_OPND_CLASS_SIMD_REG
);
2047 val
= extract_field (FLD_imm5
, inst
->value
, 0);
2048 while ((val
& 0x1) == 0 && ++num
<= 3)
2052 Q
= (unsigned) extract_field (FLD_Q
, inst
->value
, inst
->opcode
->mask
);
2053 inst
->operands
[0].qualifier
=
2054 get_vreg_qualifier_from_value ((num
<< 1) | Q
);
2057 if (inst
->opcode
->flags
& F_GPRSIZE_IN_Q
)
2059 /* Use Rt to encode in the case of e.g.
2060 STXP <Ws>, <Xt1>, <Xt2>, [<Xn|SP>{,#0}]. */
2061 idx
= aarch64_operand_index (inst
->opcode
->operands
, AARCH64_OPND_Rt
);
2064 /* Otherwise use the result operand, which has to be a integer
2066 assert (aarch64_get_operand_class (inst
->opcode
->operands
[0])
2067 == AARCH64_OPND_CLASS_INT_REG
);
2070 assert (idx
== 0 || idx
== 1);
2071 value
= extract_field (FLD_Q
, inst
->value
, 0);
2072 inst
->operands
[idx
].qualifier
= get_greg_qualifier_from_value (value
);
2075 if (inst
->opcode
->flags
& F_LDS_SIZE
)
2077 aarch64_field field
= {0, 0};
2078 assert (aarch64_get_operand_class (inst
->opcode
->operands
[0])
2079 == AARCH64_OPND_CLASS_INT_REG
);
2080 gen_sub_field (FLD_opc
, 0, 1, &field
);
2081 value
= extract_field_2 (&field
, inst
->value
, 0);
2082 inst
->operands
[0].qualifier
2083 = value
? AARCH64_OPND_QLF_W
: AARCH64_OPND_QLF_X
;
2086 /* Miscellaneous decoding; done as the last step. */
2087 if (inst
->opcode
->flags
& F_MISC
)
2088 return do_misc_decoding (inst
);
2093 /* Converters converting a real opcode instruction to its alias form. */
2095 /* ROR <Wd>, <Ws>, #<shift>
2097 EXTR <Wd>, <Ws>, <Ws>, #<shift>. */
2099 convert_extr_to_ror (aarch64_inst
*inst
)
2101 if (inst
->operands
[1].reg
.regno
== inst
->operands
[2].reg
.regno
)
2103 copy_operand_info (inst
, 2, 3);
2104 inst
->operands
[3].type
= AARCH64_OPND_NIL
;
2110 /* UXTL<Q> <Vd>.<Ta>, <Vn>.<Tb>
2112 USHLL<Q> <Vd>.<Ta>, <Vn>.<Tb>, #0. */
2114 convert_shll_to_xtl (aarch64_inst
*inst
)
2116 if (inst
->operands
[2].imm
.value
== 0)
2118 inst
->operands
[2].type
= AARCH64_OPND_NIL
;
2125 UBFM <Xd>, <Xn>, #<shift>, #63.
2127 LSR <Xd>, <Xn>, #<shift>. */
2129 convert_bfm_to_sr (aarch64_inst
*inst
)
2133 imms
= inst
->operands
[3].imm
.value
;
2134 val
= inst
->operands
[2].qualifier
== AARCH64_OPND_QLF_imm_0_31
? 31 : 63;
2137 inst
->operands
[3].type
= AARCH64_OPND_NIL
;
2144 /* Convert MOV to ORR. */
2146 convert_orr_to_mov (aarch64_inst
*inst
)
2148 /* MOV <Vd>.<T>, <Vn>.<T>
2150 ORR <Vd>.<T>, <Vn>.<T>, <Vn>.<T>. */
2151 if (inst
->operands
[1].reg
.regno
== inst
->operands
[2].reg
.regno
)
2153 inst
->operands
[2].type
= AARCH64_OPND_NIL
;
2159 /* When <imms> >= <immr>, the instruction written:
2160 SBFX <Xd>, <Xn>, #<lsb>, #<width>
2162 SBFM <Xd>, <Xn>, #<lsb>, #(<lsb>+<width>-1). */
2165 convert_bfm_to_bfx (aarch64_inst
*inst
)
2169 immr
= inst
->operands
[2].imm
.value
;
2170 imms
= inst
->operands
[3].imm
.value
;
2174 inst
->operands
[2].imm
.value
= lsb
;
2175 inst
->operands
[3].imm
.value
= imms
+ 1 - lsb
;
2176 /* The two opcodes have different qualifiers for
2177 the immediate operands; reset to help the checking. */
2178 reset_operand_qualifier (inst
, 2);
2179 reset_operand_qualifier (inst
, 3);
2186 /* When <imms> < <immr>, the instruction written:
2187 SBFIZ <Xd>, <Xn>, #<lsb>, #<width>
2189 SBFM <Xd>, <Xn>, #((64-<lsb>)&0x3f), #(<width>-1). */
2192 convert_bfm_to_bfi (aarch64_inst
*inst
)
2194 int64_t immr
, imms
, val
;
2196 immr
= inst
->operands
[2].imm
.value
;
2197 imms
= inst
->operands
[3].imm
.value
;
2198 val
= inst
->operands
[2].qualifier
== AARCH64_OPND_QLF_imm_0_31
? 32 : 64;
2201 inst
->operands
[2].imm
.value
= (val
- immr
) & (val
- 1);
2202 inst
->operands
[3].imm
.value
= imms
+ 1;
2203 /* The two opcodes have different qualifiers for
2204 the immediate operands; reset to help the checking. */
2205 reset_operand_qualifier (inst
, 2);
2206 reset_operand_qualifier (inst
, 3);
2213 /* The instruction written:
2214 BFC <Xd>, #<lsb>, #<width>
2216 BFM <Xd>, XZR, #((64-<lsb>)&0x3f), #(<width>-1). */
2219 convert_bfm_to_bfc (aarch64_inst
*inst
)
2221 int64_t immr
, imms
, val
;
2223 /* Should have been assured by the base opcode value. */
2224 assert (inst
->operands
[1].reg
.regno
== 0x1f);
2226 immr
= inst
->operands
[2].imm
.value
;
2227 imms
= inst
->operands
[3].imm
.value
;
2228 val
= inst
->operands
[2].qualifier
== AARCH64_OPND_QLF_imm_0_31
? 32 : 64;
2231 /* Drop XZR from the second operand. */
2232 copy_operand_info (inst
, 1, 2);
2233 copy_operand_info (inst
, 2, 3);
2234 inst
->operands
[3].type
= AARCH64_OPND_NIL
;
2236 /* Recalculate the immediates. */
2237 inst
->operands
[1].imm
.value
= (val
- immr
) & (val
- 1);
2238 inst
->operands
[2].imm
.value
= imms
+ 1;
2240 /* The two opcodes have different qualifiers for the operands; reset to
2241 help the checking. */
2242 reset_operand_qualifier (inst
, 1);
2243 reset_operand_qualifier (inst
, 2);
2244 reset_operand_qualifier (inst
, 3);
2252 /* The instruction written:
2253 LSL <Xd>, <Xn>, #<shift>
2255 UBFM <Xd>, <Xn>, #((64-<shift>)&0x3f), #(63-<shift>). */
2258 convert_ubfm_to_lsl (aarch64_inst
*inst
)
2260 int64_t immr
= inst
->operands
[2].imm
.value
;
2261 int64_t imms
= inst
->operands
[3].imm
.value
;
2263 = inst
->operands
[2].qualifier
== AARCH64_OPND_QLF_imm_0_31
? 31 : 63;
2265 if ((immr
== 0 && imms
== val
) || immr
== imms
+ 1)
2267 inst
->operands
[3].type
= AARCH64_OPND_NIL
;
2268 inst
->operands
[2].imm
.value
= val
- imms
;
2275 /* CINC <Wd>, <Wn>, <cond>
2277 CSINC <Wd>, <Wn>, <Wn>, invert(<cond>)
2278 where <cond> is not AL or NV. */
2281 convert_from_csel (aarch64_inst
*inst
)
2283 if (inst
->operands
[1].reg
.regno
== inst
->operands
[2].reg
.regno
2284 && (inst
->operands
[3].cond
->value
& 0xe) != 0xe)
2286 copy_operand_info (inst
, 2, 3);
2287 inst
->operands
[2].cond
= get_inverted_cond (inst
->operands
[3].cond
);
2288 inst
->operands
[3].type
= AARCH64_OPND_NIL
;
2294 /* CSET <Wd>, <cond>
2296 CSINC <Wd>, WZR, WZR, invert(<cond>)
2297 where <cond> is not AL or NV. */
2300 convert_csinc_to_cset (aarch64_inst
*inst
)
2302 if (inst
->operands
[1].reg
.regno
== 0x1f
2303 && inst
->operands
[2].reg
.regno
== 0x1f
2304 && (inst
->operands
[3].cond
->value
& 0xe) != 0xe)
2306 copy_operand_info (inst
, 1, 3);
2307 inst
->operands
[1].cond
= get_inverted_cond (inst
->operands
[3].cond
);
2308 inst
->operands
[3].type
= AARCH64_OPND_NIL
;
2309 inst
->operands
[2].type
= AARCH64_OPND_NIL
;
2317 MOVZ <Wd>, #<imm16>, LSL #<shift>.
2319 A disassembler may output ORR, MOVZ and MOVN as a MOV mnemonic, except when
2320 ORR has an immediate that could be generated by a MOVZ or MOVN instruction,
2321 or where a MOVN has an immediate that could be encoded by MOVZ, or where
2322 MOVZ/MOVN #0 have a shift amount other than LSL #0, in which case the
2323 machine-instruction mnemonic must be used. */
2326 convert_movewide_to_mov (aarch64_inst
*inst
)
2328 uint64_t value
= inst
->operands
[1].imm
.value
;
2329 /* MOVZ/MOVN #0 have a shift amount other than LSL #0. */
2330 if (value
== 0 && inst
->operands
[1].shifter
.amount
!= 0)
2332 inst
->operands
[1].type
= AARCH64_OPND_IMM_MOV
;
2333 inst
->operands
[1].shifter
.kind
= AARCH64_MOD_NONE
;
2334 value
<<= inst
->operands
[1].shifter
.amount
;
2335 /* As an alias convertor, it has to be clear that the INST->OPCODE
2336 is the opcode of the real instruction. */
2337 if (inst
->opcode
->op
== OP_MOVN
)
2339 int is32
= inst
->operands
[0].qualifier
== AARCH64_OPND_QLF_W
;
2341 /* A MOVN has an immediate that could be encoded by MOVZ. */
2342 if (aarch64_wide_constant_p (value
, is32
, NULL
))
2345 inst
->operands
[1].imm
.value
= value
;
2346 inst
->operands
[1].shifter
.amount
= 0;
2352 ORR <Wd>, WZR, #<imm>.
2354 A disassembler may output ORR, MOVZ and MOVN as a MOV mnemonic, except when
2355 ORR has an immediate that could be generated by a MOVZ or MOVN instruction,
2356 or where a MOVN has an immediate that could be encoded by MOVZ, or where
2357 MOVZ/MOVN #0 have a shift amount other than LSL #0, in which case the
2358 machine-instruction mnemonic must be used. */
2361 convert_movebitmask_to_mov (aarch64_inst
*inst
)
2366 /* Should have been assured by the base opcode value. */
2367 assert (inst
->operands
[1].reg
.regno
== 0x1f);
2368 copy_operand_info (inst
, 1, 2);
2369 is32
= inst
->operands
[0].qualifier
== AARCH64_OPND_QLF_W
;
2370 inst
->operands
[1].type
= AARCH64_OPND_IMM_MOV
;
2371 value
= inst
->operands
[1].imm
.value
;
2372 /* ORR has an immediate that could be generated by a MOVZ or MOVN
2374 if (inst
->operands
[0].reg
.regno
!= 0x1f
2375 && (aarch64_wide_constant_p (value
, is32
, NULL
)
2376 || aarch64_wide_constant_p (~value
, is32
, NULL
)))
2379 inst
->operands
[2].type
= AARCH64_OPND_NIL
;
2383 /* Some alias opcodes are disassembled by being converted from their real-form.
2384 N.B. INST->OPCODE is the real opcode rather than the alias. */
2387 convert_to_alias (aarch64_inst
*inst
, const aarch64_opcode
*alias
)
2393 return convert_bfm_to_sr (inst
);
2395 return convert_ubfm_to_lsl (inst
);
2399 return convert_from_csel (inst
);
2402 return convert_csinc_to_cset (inst
);
2406 return convert_bfm_to_bfx (inst
);
2410 return convert_bfm_to_bfi (inst
);
2412 return convert_bfm_to_bfc (inst
);
2414 return convert_orr_to_mov (inst
);
2415 case OP_MOV_IMM_WIDE
:
2416 case OP_MOV_IMM_WIDEN
:
2417 return convert_movewide_to_mov (inst
);
2418 case OP_MOV_IMM_LOG
:
2419 return convert_movebitmask_to_mov (inst
);
2421 return convert_extr_to_ror (inst
);
2426 return convert_shll_to_xtl (inst
);
2432 static int aarch64_opcode_decode (const aarch64_opcode
*, const aarch64_insn
,
2433 aarch64_inst
*, int);
2435 /* Given the instruction information in *INST, check if the instruction has
2436 any alias form that can be used to represent *INST. If the answer is yes,
2437 update *INST to be in the form of the determined alias. */
2439 /* In the opcode description table, the following flags are used in opcode
2440 entries to help establish the relations between the real and alias opcodes:
2442 F_ALIAS: opcode is an alias
2443 F_HAS_ALIAS: opcode has alias(es)
2446 F_P3: Disassembly preference priority 1-3 (the larger the
2447 higher). If nothing is specified, it is the priority
2448 0 by default, i.e. the lowest priority.
2450 Although the relation between the machine and the alias instructions are not
2451 explicitly described, it can be easily determined from the base opcode
2452 values, masks and the flags F_ALIAS and F_HAS_ALIAS in their opcode
2453 description entries:
2455 The mask of an alias opcode must be equal to or a super-set (i.e. more
2456 constrained) of that of the aliased opcode; so is the base opcode value.
2458 if (opcode_has_alias (real) && alias_opcode_p (opcode)
2459 && (opcode->mask & real->mask) == real->mask
2460 && (real->mask & opcode->opcode) == (real->mask & real->opcode))
2461 then OPCODE is an alias of, and only of, the REAL instruction
2463 The alias relationship is forced flat-structured to keep related algorithm
2464 simple; an opcode entry cannot be flagged with both F_ALIAS and F_HAS_ALIAS.
2466 During the disassembling, the decoding decision tree (in
2467 opcodes/aarch64-dis-2.c) always returns an machine instruction opcode entry;
2468 if the decoding of such a machine instruction succeeds (and -Mno-aliases is
2469 not specified), the disassembler will check whether there is any alias
2470 instruction exists for this real instruction. If there is, the disassembler
2471 will try to disassemble the 32-bit binary again using the alias's rule, or
2472 try to convert the IR to the form of the alias. In the case of the multiple
2473 aliases, the aliases are tried one by one from the highest priority
2474 (currently the flag F_P3) to the lowest priority (no priority flag), and the
2475 first succeeds first adopted.
2477 You may ask why there is a need for the conversion of IR from one form to
2478 another in handling certain aliases. This is because on one hand it avoids
2479 adding more operand code to handle unusual encoding/decoding; on other
2480 hand, during the disassembling, the conversion is an effective approach to
2481 check the condition of an alias (as an alias may be adopted only if certain
2482 conditions are met).
2484 In order to speed up the alias opcode lookup, aarch64-gen has preprocessed
2485 aarch64_opcode_table and generated aarch64_find_alias_opcode and
2486 aarch64_find_next_alias_opcode (in opcodes/aarch64-dis-2.c) to help. */
2489 determine_disassembling_preference (struct aarch64_inst
*inst
)
2491 const aarch64_opcode
*opcode
;
2492 const aarch64_opcode
*alias
;
2494 opcode
= inst
->opcode
;
2496 /* This opcode does not have an alias, so use itself. */
2497 if (!opcode_has_alias (opcode
))
2500 alias
= aarch64_find_alias_opcode (opcode
);
2503 #ifdef DEBUG_AARCH64
2506 const aarch64_opcode
*tmp
= alias
;
2507 printf ("#### LIST orderd: ");
2510 printf ("%s, ", tmp
->name
);
2511 tmp
= aarch64_find_next_alias_opcode (tmp
);
2515 #endif /* DEBUG_AARCH64 */
2517 for (; alias
; alias
= aarch64_find_next_alias_opcode (alias
))
2519 DEBUG_TRACE ("try %s", alias
->name
);
2520 assert (alias_opcode_p (alias
) || opcode_has_alias (opcode
));
2522 /* An alias can be a pseudo opcode which will never be used in the
2523 disassembly, e.g. BIC logical immediate is such a pseudo opcode
2525 if (pseudo_opcode_p (alias
))
2527 DEBUG_TRACE ("skip pseudo %s", alias
->name
);
2531 if ((inst
->value
& alias
->mask
) != alias
->opcode
)
2533 DEBUG_TRACE ("skip %s as base opcode not match", alias
->name
);
2536 /* No need to do any complicated transformation on operands, if the alias
2537 opcode does not have any operand. */
2538 if (aarch64_num_of_operands (alias
) == 0 && alias
->opcode
== inst
->value
)
2540 DEBUG_TRACE ("succeed with 0-operand opcode %s", alias
->name
);
2541 aarch64_replace_opcode (inst
, alias
);
2544 if (alias
->flags
& F_CONV
)
2547 memcpy (©
, inst
, sizeof (aarch64_inst
));
2548 /* ALIAS is the preference as long as the instruction can be
2549 successfully converted to the form of ALIAS. */
2550 if (convert_to_alias (©
, alias
) == 1)
2552 aarch64_replace_opcode (©
, alias
);
2553 assert (aarch64_match_operands_constraint (©
, NULL
));
2554 DEBUG_TRACE ("succeed with %s via conversion", alias
->name
);
2555 memcpy (inst
, ©
, sizeof (aarch64_inst
));
2561 /* Directly decode the alias opcode. */
2563 memset (&temp
, '\0', sizeof (aarch64_inst
));
2564 if (aarch64_opcode_decode (alias
, inst
->value
, &temp
, 1) == 1)
2566 DEBUG_TRACE ("succeed with %s via direct decoding", alias
->name
);
2567 memcpy (inst
, &temp
, sizeof (aarch64_inst
));
2574 /* Some instructions (including all SVE ones) use the instruction class
2575 to describe how a qualifiers_list index is represented in the instruction
2576 encoding. If INST is such an instruction, decode the appropriate fields
2577 and fill in the operand qualifiers accordingly. Return true if no
2578 problems are found. */
2581 aarch64_decode_variant_using_iclass (aarch64_inst
*inst
)
2586 switch (inst
->opcode
->iclass
)
2589 variant
= extract_fields (inst
->value
, 0, 2, FLD_size
, FLD_SVE_M_14
);
2593 i
= extract_fields (inst
->value
, 0, 2, FLD_SVE_tszh
, FLD_imm5
);
2596 while ((i
& 1) == 0)
2604 /* Pick the smallest applicable element size. */
2605 if ((inst
->value
& 0x20600) == 0x600)
2607 else if ((inst
->value
& 0x20400) == 0x400)
2609 else if ((inst
->value
& 0x20000) == 0)
2616 /* sve_misc instructions have only a single variant. */
2620 variant
= extract_fields (inst
->value
, 0, 2, FLD_size
, FLD_SVE_M_16
);
2624 variant
= extract_field (FLD_SVE_M_4
, inst
->value
, 0);
2627 case sve_shift_pred
:
2628 i
= extract_fields (inst
->value
, 0, 2, FLD_SVE_tszh
, FLD_SVE_tszl_8
);
2639 case sve_shift_unpred
:
2640 i
= extract_fields (inst
->value
, 0, 2, FLD_SVE_tszh
, FLD_SVE_tszl_19
);
2644 variant
= extract_field (FLD_size
, inst
->value
, 0);
2650 variant
= extract_field (FLD_size
, inst
->value
, 0);
2654 i
= extract_field (FLD_size
, inst
->value
, 0);
2661 variant
= extract_field (FLD_SVE_sz
, inst
->value
, 0);
2665 /* No mapping between instruction class and qualifiers. */
2669 for (i
= 0; i
< AARCH64_MAX_OPND_NUM
; ++i
)
2670 inst
->operands
[i
].qualifier
= inst
->opcode
->qualifiers_list
[variant
][i
];
2673 /* Decode the CODE according to OPCODE; fill INST. Return 0 if the decoding
2674 fails, which meanes that CODE is not an instruction of OPCODE; otherwise
2677 If OPCODE has alias(es) and NOALIASES_P is 0, an alias opcode may be
2678 determined and used to disassemble CODE; this is done just before the
2682 aarch64_opcode_decode (const aarch64_opcode
*opcode
, const aarch64_insn code
,
2683 aarch64_inst
*inst
, int noaliases_p
)
2687 DEBUG_TRACE ("enter with %s", opcode
->name
);
2689 assert (opcode
&& inst
);
2691 /* Check the base opcode. */
2692 if ((code
& opcode
->mask
) != (opcode
->opcode
& opcode
->mask
))
2694 DEBUG_TRACE ("base opcode match FAIL");
2699 memset (inst
, '\0', sizeof (aarch64_inst
));
2701 inst
->opcode
= opcode
;
2704 /* Assign operand codes and indexes. */
2705 for (i
= 0; i
< AARCH64_MAX_OPND_NUM
; ++i
)
2707 if (opcode
->operands
[i
] == AARCH64_OPND_NIL
)
2709 inst
->operands
[i
].type
= opcode
->operands
[i
];
2710 inst
->operands
[i
].idx
= i
;
2713 /* Call the opcode decoder indicated by flags. */
2714 if (opcode_has_special_coder (opcode
) && do_special_decoding (inst
) == 0)
2716 DEBUG_TRACE ("opcode flag-based decoder FAIL");
2720 /* Possibly use the instruction class to determine the correct
2722 if (!aarch64_decode_variant_using_iclass (inst
))
2724 DEBUG_TRACE ("iclass-based decoder FAIL");
2728 /* Call operand decoders. */
2729 for (i
= 0; i
< AARCH64_MAX_OPND_NUM
; ++i
)
2731 const aarch64_operand
*opnd
;
2732 enum aarch64_opnd type
;
2734 type
= opcode
->operands
[i
];
2735 if (type
== AARCH64_OPND_NIL
)
2737 opnd
= &aarch64_operands
[type
];
2738 if (operand_has_extractor (opnd
)
2739 && (! aarch64_extract_operand (opnd
, &inst
->operands
[i
], code
, inst
)))
2741 DEBUG_TRACE ("operand decoder FAIL at operand %d", i
);
2746 /* If the opcode has a verifier, then check it now. */
2747 if (opcode
->verifier
&& ! opcode
->verifier (opcode
, code
))
2749 DEBUG_TRACE ("operand verifier FAIL");
2753 /* Match the qualifiers. */
2754 if (aarch64_match_operands_constraint (inst
, NULL
) == 1)
2756 /* Arriving here, the CODE has been determined as a valid instruction
2757 of OPCODE and *INST has been filled with information of this OPCODE
2758 instruction. Before the return, check if the instruction has any
2759 alias and should be disassembled in the form of its alias instead.
2760 If the answer is yes, *INST will be updated. */
2762 determine_disassembling_preference (inst
);
2763 DEBUG_TRACE ("SUCCESS");
2768 DEBUG_TRACE ("constraint matching FAIL");
2775 /* This does some user-friendly fix-up to *INST. It is currently focus on
2776 the adjustment of qualifiers to help the printed instruction
2777 recognized/understood more easily. */
2780 user_friendly_fixup (aarch64_inst
*inst
)
2782 switch (inst
->opcode
->iclass
)
2785 /* TBNZ Xn|Wn, #uimm6, label
2786 Test and Branch Not Zero: conditionally jumps to label if bit number
2787 uimm6 in register Xn is not zero. The bit number implies the width of
2788 the register, which may be written and should be disassembled as Wn if
2789 uimm is less than 32. Limited to a branch offset range of +/- 32KiB.
2791 if (inst
->operands
[1].imm
.value
< 32)
2792 inst
->operands
[0].qualifier
= AARCH64_OPND_QLF_W
;
2798 /* Decode INSN and fill in *INST the instruction information. An alias
2799 opcode may be filled in *INSN if NOALIASES_P is FALSE. Return zero on
2803 aarch64_decode_insn (aarch64_insn insn
, aarch64_inst
*inst
,
2804 bfd_boolean noaliases_p
)
2806 const aarch64_opcode
*opcode
= aarch64_opcode_lookup (insn
);
2808 #ifdef DEBUG_AARCH64
2811 const aarch64_opcode
*tmp
= opcode
;
2813 DEBUG_TRACE ("opcode lookup:");
2816 aarch64_verbose (" %s", tmp
->name
);
2817 tmp
= aarch64_find_next_opcode (tmp
);
2820 #endif /* DEBUG_AARCH64 */
2822 /* A list of opcodes may have been found, as aarch64_opcode_lookup cannot
2823 distinguish some opcodes, e.g. SSHR and MOVI, which almost share the same
2824 opcode field and value, apart from the difference that one of them has an
2825 extra field as part of the opcode, but such a field is used for operand
2826 encoding in other opcode(s) ('immh' in the case of the example). */
2827 while (opcode
!= NULL
)
2829 /* But only one opcode can be decoded successfully for, as the
2830 decoding routine will check the constraint carefully. */
2831 if (aarch64_opcode_decode (opcode
, insn
, inst
, noaliases_p
) == 1)
2833 opcode
= aarch64_find_next_opcode (opcode
);
2839 /* Print operands. */
2842 print_operands (bfd_vma pc
, const aarch64_opcode
*opcode
,
2843 const aarch64_opnd_info
*opnds
, struct disassemble_info
*info
)
2845 int i
, pcrel_p
, num_printed
;
2846 for (i
= 0, num_printed
= 0; i
< AARCH64_MAX_OPND_NUM
; ++i
)
2849 /* We regard the opcode operand info more, however we also look into
2850 the inst->operands to support the disassembling of the optional
2852 The two operand code should be the same in all cases, apart from
2853 when the operand can be optional. */
2854 if (opcode
->operands
[i
] == AARCH64_OPND_NIL
2855 || opnds
[i
].type
== AARCH64_OPND_NIL
)
2858 /* Generate the operand string in STR. */
2859 aarch64_print_operand (str
, sizeof (str
), pc
, opcode
, opnds
, i
, &pcrel_p
,
2862 /* Print the delimiter (taking account of omitted operand(s)). */
2864 (*info
->fprintf_func
) (info
->stream
, "%s",
2865 num_printed
++ == 0 ? "\t" : ", ");
2867 /* Print the operand. */
2869 (*info
->print_address_func
) (info
->target
, info
);
2871 (*info
->fprintf_func
) (info
->stream
, "%s", str
);
2875 /* Set NAME to a copy of INST's mnemonic with the "." suffix removed. */
2878 remove_dot_suffix (char *name
, const aarch64_inst
*inst
)
2883 ptr
= strchr (inst
->opcode
->name
, '.');
2884 assert (ptr
&& inst
->cond
);
2885 len
= ptr
- inst
->opcode
->name
;
2887 strncpy (name
, inst
->opcode
->name
, len
);
2891 /* Print the instruction mnemonic name. */
2894 print_mnemonic_name (const aarch64_inst
*inst
, struct disassemble_info
*info
)
2896 if (inst
->opcode
->flags
& F_COND
)
2898 /* For instructions that are truly conditionally executed, e.g. b.cond,
2899 prepare the full mnemonic name with the corresponding condition
2903 remove_dot_suffix (name
, inst
);
2904 (*info
->fprintf_func
) (info
->stream
, "%s.%s", name
, inst
->cond
->names
[0]);
2907 (*info
->fprintf_func
) (info
->stream
, "%s", inst
->opcode
->name
);
2910 /* Decide whether we need to print a comment after the operands of
2911 instruction INST. */
2914 print_comment (const aarch64_inst
*inst
, struct disassemble_info
*info
)
2916 if (inst
->opcode
->flags
& F_COND
)
2919 unsigned int i
, num_conds
;
2921 remove_dot_suffix (name
, inst
);
2922 num_conds
= ARRAY_SIZE (inst
->cond
->names
);
2923 for (i
= 1; i
< num_conds
&& inst
->cond
->names
[i
]; ++i
)
2924 (*info
->fprintf_func
) (info
->stream
, "%s %s.%s",
2925 i
== 1 ? " //" : ",",
2926 name
, inst
->cond
->names
[i
]);
2930 /* Print the instruction according to *INST. */
2933 print_aarch64_insn (bfd_vma pc
, const aarch64_inst
*inst
,
2934 struct disassemble_info
*info
)
2936 print_mnemonic_name (inst
, info
);
2937 print_operands (pc
, inst
->opcode
, inst
->operands
, info
);
2938 print_comment (inst
, info
);
2941 /* Entry-point of the instruction disassembler and printer. */
2944 print_insn_aarch64_word (bfd_vma pc
,
2946 struct disassemble_info
*info
)
2948 static const char *err_msg
[6] =
2951 [-ERR_UND
] = "undefined",
2952 [-ERR_UNP
] = "unpredictable",
2959 info
->insn_info_valid
= 1;
2960 info
->branch_delay_insns
= 0;
2961 info
->data_size
= 0;
2965 if (info
->flags
& INSN_HAS_RELOC
)
2966 /* If the instruction has a reloc associated with it, then
2967 the offset field in the instruction will actually be the
2968 addend for the reloc. (If we are using REL type relocs).
2969 In such cases, we can ignore the pc when computing
2970 addresses, since the addend is not currently pc-relative. */
2973 ret
= aarch64_decode_insn (word
, &inst
, no_aliases
);
2975 if (((word
>> 21) & 0x3ff) == 1)
2977 /* RESERVED for ALES. */
2978 assert (ret
!= ERR_OK
);
2987 /* Handle undefined instructions. */
2988 info
->insn_type
= dis_noninsn
;
2989 (*info
->fprintf_func
) (info
->stream
,".inst\t0x%08x ; %s",
2990 word
, err_msg
[-ret
]);
2993 user_friendly_fixup (&inst
);
2994 print_aarch64_insn (pc
, &inst
, info
);
3001 /* Disallow mapping symbols ($x, $d etc) from
3002 being displayed in symbol relative addresses. */
3005 aarch64_symbol_is_valid (asymbol
* sym
,
3006 struct disassemble_info
* info ATTRIBUTE_UNUSED
)
3013 name
= bfd_asymbol_name (sym
);
3017 || (name
[1] != 'x' && name
[1] != 'd')
3018 || (name
[2] != '\0' && name
[2] != '.'));
3021 /* Print data bytes on INFO->STREAM. */
3024 print_insn_data (bfd_vma pc ATTRIBUTE_UNUSED
,
3026 struct disassemble_info
*info
)
3028 switch (info
->bytes_per_chunk
)
3031 info
->fprintf_func (info
->stream
, ".byte\t0x%02x", word
);
3034 info
->fprintf_func (info
->stream
, ".short\t0x%04x", word
);
3037 info
->fprintf_func (info
->stream
, ".word\t0x%08x", word
);
3044 /* Try to infer the code or data type from a symbol.
3045 Returns nonzero if *MAP_TYPE was set. */
3048 get_sym_code_type (struct disassemble_info
*info
, int n
,
3049 enum map_type
*map_type
)
3051 elf_symbol_type
*es
;
3055 es
= *(elf_symbol_type
**)(info
->symtab
+ n
);
3056 type
= ELF_ST_TYPE (es
->internal_elf_sym
.st_info
);
3058 /* If the symbol has function type then use that. */
3059 if (type
== STT_FUNC
)
3061 *map_type
= MAP_INSN
;
3065 /* Check for mapping symbols. */
3066 name
= bfd_asymbol_name(info
->symtab
[n
]);
3068 && (name
[1] == 'x' || name
[1] == 'd')
3069 && (name
[2] == '\0' || name
[2] == '.'))
3071 *map_type
= (name
[1] == 'x' ? MAP_INSN
: MAP_DATA
);
3078 /* Entry-point of the AArch64 disassembler. */
3081 print_insn_aarch64 (bfd_vma pc
,
3082 struct disassemble_info
*info
)
3084 bfd_byte buffer
[INSNLEN
];
3086 void (*printer
) (bfd_vma
, uint32_t, struct disassemble_info
*);
3087 bfd_boolean found
= FALSE
;
3088 unsigned int size
= 4;
3091 if (info
->disassembler_options
)
3093 set_default_aarch64_dis_options (info
);
3095 parse_aarch64_dis_options (info
->disassembler_options
);
3097 /* To avoid repeated parsing of these options, we remove them here. */
3098 info
->disassembler_options
= NULL
;
3101 /* Aarch64 instructions are always little-endian */
3102 info
->endian_code
= BFD_ENDIAN_LITTLE
;
3104 /* First check the full symtab for a mapping symbol, even if there
3105 are no usable non-mapping symbols for this address. */
3106 if (info
->symtab_size
!= 0
3107 && bfd_asymbol_flavour (*info
->symtab
) == bfd_target_elf_flavour
)
3109 enum map_type type
= MAP_INSN
;
3114 if (pc
<= last_mapping_addr
)
3115 last_mapping_sym
= -1;
3117 /* Start scanning at the start of the function, or wherever
3118 we finished last time. */
3119 n
= info
->symtab_pos
+ 1;
3120 if (n
< last_mapping_sym
)
3121 n
= last_mapping_sym
;
3123 /* Scan up to the location being disassembled. */
3124 for (; n
< info
->symtab_size
; n
++)
3126 addr
= bfd_asymbol_value (info
->symtab
[n
]);
3129 if ((info
->section
== NULL
3130 || info
->section
== info
->symtab
[n
]->section
)
3131 && get_sym_code_type (info
, n
, &type
))
3140 n
= info
->symtab_pos
;
3141 if (n
< last_mapping_sym
)
3142 n
= last_mapping_sym
;
3144 /* No mapping symbol found at this address. Look backwards
3145 for a preceeding one. */
3148 if (get_sym_code_type (info
, n
, &type
))
3157 last_mapping_sym
= last_sym
;
3160 /* Look a little bit ahead to see if we should print out
3161 less than four bytes of data. If there's a symbol,
3162 mapping or otherwise, after two bytes then don't
3164 if (last_type
== MAP_DATA
)
3166 size
= 4 - (pc
& 3);
3167 for (n
= last_sym
+ 1; n
< info
->symtab_size
; n
++)
3169 addr
= bfd_asymbol_value (info
->symtab
[n
]);
3172 if (addr
- pc
< size
)
3177 /* If the next symbol is after three bytes, we need to
3178 print only part of the data, so that we can use either
3181 size
= (pc
& 1) ? 1 : 2;
3185 if (last_type
== MAP_DATA
)
3187 /* size was set above. */
3188 info
->bytes_per_chunk
= size
;
3189 info
->display_endian
= info
->endian
;
3190 printer
= print_insn_data
;
3194 info
->bytes_per_chunk
= size
= INSNLEN
;
3195 info
->display_endian
= info
->endian_code
;
3196 printer
= print_insn_aarch64_word
;
3199 status
= (*info
->read_memory_func
) (pc
, buffer
, size
, info
);
3202 (*info
->memory_error_func
) (status
, pc
, info
);
3206 data
= bfd_get_bits (buffer
, size
* 8,
3207 info
->display_endian
== BFD_ENDIAN_BIG
);
3209 (*printer
) (pc
, data
, info
);
3215 print_aarch64_disassembler_options (FILE *stream
)
3217 fprintf (stream
, _("\n\
3218 The following AARCH64 specific disassembler options are supported for use\n\
3219 with the -M switch (multiple options should be separated by commas):\n"));
3221 fprintf (stream
, _("\n\
3222 no-aliases Don't print instruction aliases.\n"));
3224 fprintf (stream
, _("\n\
3225 aliases Do print instruction aliases.\n"));
3227 #ifdef DEBUG_AARCH64
3228 fprintf (stream
, _("\n\
3229 debug_dump Temp switch for debug trace.\n"));
3230 #endif /* DEBUG_AARCH64 */
3232 fprintf (stream
, _("\n"));