1 /* Instruction printing code for the ARC.
2 Copyright (C) 1994-2020 Free Software Foundation, Inc.
4 Contributed by Claudiu Zissulescu (claziss@synopsys.com)
6 This file is part of libopcodes.
8 This library is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 3, or (at your option)
13 It is distributed in the hope that it will be useful, but WITHOUT
14 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
16 License for more details.
18 You should have received a copy of the GNU General Public License
19 along with this program; if not, write to the Free Software
20 Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
21 MA 02110-1301, USA. */
27 #include "opcode/arc.h"
32 #include "libiberty.h"
35 /* Structure used to iterate over, and extract the values for, operands of
38 struct arc_operand_iterator
40 /* The complete instruction value to extract operands from. */
41 unsigned long long insn
;
43 /* The LIMM if this is being tracked separately. This field is only
44 valid if we find the LIMM operand in the operand list. */
47 /* The opcode this iterator is operating on. */
48 const struct arc_opcode
*opcode
;
50 /* The index into the opcodes operand index list. */
51 const unsigned char *opidx
;
54 /* A private data used by ARC decoder. */
55 struct arc_disassemble_info
57 /* The current disassembled arc opcode. */
58 const struct arc_opcode
*opcode
;
60 /* Instruction length w/o limm field. */
63 /* TRUE if we have limm. */
66 /* LIMM value, if exists. */
69 /* Condition code, if exists. */
70 unsigned condition_code
;
73 unsigned writeback_mode
;
75 /* Number of operands. */
76 unsigned operands_count
;
78 struct arc_insn_operand operands
[MAX_INSN_ARGS
];
81 /* Globals variables. */
83 static const char * const regnames
[64] =
85 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
86 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
87 "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
88 "r24", "r25", "gp", "fp", "sp", "ilink", "r30", "blink",
90 "r32", "r33", "r34", "r35", "r36", "r37", "r38", "r39",
91 "r40", "r41", "r42", "r43", "r44", "r45", "r46", "r47",
92 "r48", "r49", "r50", "r51", "r52", "r53", "r54", "r55",
93 "r56", "r57", "ACCL", "ACCH", "lp_count", "rezerved", "LIMM", "pcl"
96 static const char * const addrtypenames
[ARC_NUM_ADDRTYPES
] =
98 "bd", "jid", "lbd", "mbd", "sd", "sm", "xa", "xd",
99 "cd", "cbd", "cjid", "clbd", "cm", "csd", "cxa", "cxd"
102 static int addrtypenames_max
= ARC_NUM_ADDRTYPES
- 1;
104 static const char * const addrtypeunknown
= "unknown";
106 /* This structure keeps track which instruction class(es)
107 should be ignored durring disassembling. */
109 typedef struct skipclass
111 insn_class_t insn_class
;
112 insn_subclass_t subclass
;
113 struct skipclass
*nxt
;
114 } skipclass_t
, *linkclass
;
116 /* Intial classes of instructions to be consider first when
118 static linkclass decodelist
= NULL
;
120 /* ISA mask value enforced via disassembler info options. ARC_OPCODE_NONE
121 value means that no CPU is enforced. */
123 static unsigned enforced_isa_mask
= ARC_OPCODE_NONE
;
125 /* True if we want to print using only hex numbers. */
126 static bfd_boolean print_hex
= FALSE
;
128 /* Macros section. */
131 # define pr_debug(fmt, args...) fprintf (stderr, fmt, ##args)
133 # define pr_debug(fmt, args...)
136 #define ARRANGE_ENDIAN(info, buf) \
137 (info->endian == BFD_ENDIAN_LITTLE ? bfd_getm32 (bfd_getl32 (buf)) \
140 #define BITS(word,s,e) (((word) >> (s)) & ((1ull << ((e) - (s)) << 1) - 1))
141 #define OPCODE_32BIT_INSN(word) (BITS ((word), 27, 31))
143 /* Functions implementation. */
145 /* Initialize private data. */
147 init_arc_disasm_info (struct disassemble_info
*info
)
149 struct arc_disassemble_info
*arc_infop
150 = calloc (sizeof (*arc_infop
), 1);
152 if (arc_infop
== NULL
)
155 info
->private_data
= arc_infop
;
159 /* Add a new element to the decode list. */
162 add_to_decodelist (insn_class_t insn_class
,
163 insn_subclass_t subclass
)
165 linkclass t
= (linkclass
) xmalloc (sizeof (skipclass_t
));
167 t
->insn_class
= insn_class
;
168 t
->subclass
= subclass
;
173 /* Return TRUE if we need to skip the opcode from being
177 skip_this_opcode (const struct arc_opcode
*opcode
)
179 linkclass t
= decodelist
;
181 /* Check opcode for major 0x06, return if it is not in. */
182 if (arc_opcode_len (opcode
) == 4
183 && (OPCODE_32BIT_INSN (opcode
->opcode
) != 0x06
184 /* Can be an APEX extensions. */
185 && OPCODE_32BIT_INSN (opcode
->opcode
) != 0x07))
188 /* or not a known truble class. */
189 switch (opcode
->insn_class
)
202 if ((t
->insn_class
== opcode
->insn_class
)
203 && (t
->subclass
== opcode
->subclass
))
212 bfd_getm32 (unsigned int data
)
216 value
= ((data
& 0xff00) | (data
& 0xff)) << 16;
217 value
|= ((data
& 0xff0000) | (data
& 0xff000000)) >> 16;
222 special_flag_p (const char *opname
,
225 const struct arc_flag_special
*flg_spec
;
226 unsigned i
, j
, flgidx
;
228 for (i
= 0; i
< arc_num_flag_special
; i
++)
230 flg_spec
= &arc_flag_special_cases
[i
];
232 if (strcmp (opname
, flg_spec
->name
))
235 /* Found potential special case instruction. */
238 flgidx
= flg_spec
->flags
[j
];
240 break; /* End of the array. */
242 if (strcmp (flgname
, arc_flag_operands
[flgidx
].name
) == 0)
249 /* Find opcode from ARC_TABLE given the instruction described by INSN and
250 INSNLEN. The ISA_MASK restricts the possible matches in ARC_TABLE. */
252 static const struct arc_opcode
*
253 find_format_from_table (struct disassemble_info
*info
,
254 const struct arc_opcode
*arc_table
,
255 unsigned long long insn
,
256 unsigned int insn_len
,
258 bfd_boolean
*has_limm
,
259 bfd_boolean overlaps
)
262 const struct arc_opcode
*opcode
= NULL
;
263 const struct arc_opcode
*t_op
= NULL
;
264 const unsigned char *opidx
;
265 const unsigned char *flgidx
;
266 bfd_boolean warn_p
= FALSE
;
270 bfd_boolean invalid
= FALSE
;
272 opcode
= &arc_table
[i
++];
274 if (!(opcode
->cpu
& isa_mask
))
277 if (arc_opcode_len (opcode
) != (int) insn_len
)
280 if ((insn
& opcode
->mask
) != opcode
->opcode
)
285 /* Possible candidate, check the operands. */
286 for (opidx
= opcode
->operands
; *opidx
; opidx
++)
289 const struct arc_operand
*operand
= &arc_operands
[*opidx
];
291 if (operand
->flags
& ARC_OPERAND_FAKE
)
294 if (operand
->extract
)
295 value
= (*operand
->extract
) (insn
, &invalid
);
297 value
= (insn
>> operand
->shift
) & ((1ull << operand
->bits
) - 1);
299 /* Check for LIMM indicator. If it is there, then make sure
300 we pick the right format. */
301 limmind
= (isa_mask
& ARC_OPCODE_ARCV2
) ? 0x1E : 0x3E;
302 if (operand
->flags
& ARC_OPERAND_IR
303 && !(operand
->flags
& ARC_OPERAND_LIMM
))
305 if ((value
== 0x3E && insn_len
== 4)
306 || (value
== limmind
&& insn_len
== 2))
313 if (operand
->flags
& ARC_OPERAND_LIMM
314 && !(operand
->flags
& ARC_OPERAND_DUPLICATE
))
318 /* Check the flags. */
319 for (flgidx
= opcode
->flags
; *flgidx
; flgidx
++)
321 /* Get a valid flag class. */
322 const struct arc_flag_class
*cl_flags
= &arc_flag_classes
[*flgidx
];
323 const unsigned *flgopridx
;
324 int foundA
= 0, foundB
= 0;
327 /* Check first the extensions. */
328 if (cl_flags
->flag_class
& F_CLASS_EXTEND
)
330 value
= (insn
& 0x1F);
331 if (arcExtMap_condCodeName (value
))
335 /* Check for the implicit flags. */
336 if (cl_flags
->flag_class
& F_CLASS_IMPLICIT
)
339 for (flgopridx
= cl_flags
->flags
; *flgopridx
; ++flgopridx
)
341 const struct arc_flag_operand
*flg_operand
=
342 &arc_flag_operands
[*flgopridx
];
344 value
= (insn
>> flg_operand
->shift
)
345 & ((1 << flg_operand
->bits
) - 1);
346 if (value
== flg_operand
->code
)
352 if (!foundA
&& foundB
)
367 if (skip_this_opcode (opcode
))
371 /* The instruction is valid. */
374 while (opcode
->mask
);
378 info
->fprintf_func (info
->stream
,
379 _("\nWarning: disassembly may be wrong due to "
380 "guessed opcode class choice.\n"
381 "Use -M<class[,class]> to select the correct "
382 "opcode class(es).\n\t\t\t\t"));
389 /* Find opcode for INSN, trying various different sources. The instruction
390 length in INSN_LEN will be updated if the instruction requires a LIMM
393 A pointer to the opcode is placed into OPCODE_RESULT, and ITER is
394 initialised, ready to iterate over the operands of the found opcode. If
395 the found opcode requires a LIMM then the LIMM value will be loaded into a
398 This function returns TRUE in almost all cases, FALSE is reserved to
399 indicate an error (failing to find an opcode is not an error) a returned
400 result of FALSE would indicate that the disassembler can't continue.
402 If no matching opcode is found then the returned result will be TRUE, the
403 value placed into OPCODE_RESULT will be NULL, ITER will be undefined, and
404 INSN_LEN will be unchanged.
406 If a matching opcode is found, then the returned result will be TRUE, the
407 opcode pointer is placed into OPCODE_RESULT, INSN_LEN will be increased by
408 4 if the instruction requires a LIMM, and the LIMM value will have been
409 loaded into a field of ITER. Finally, ITER will have been initialised so
410 that calls to OPERAND_ITERATOR_NEXT will iterate over the opcode's
414 find_format (bfd_vma memaddr
,
415 unsigned long long insn
,
416 unsigned int * insn_len
,
418 struct disassemble_info
* info
,
419 const struct arc_opcode
** opcode_result
,
420 struct arc_operand_iterator
* iter
)
422 const struct arc_opcode
*opcode
= NULL
;
423 bfd_boolean needs_limm
;
424 const extInstruction_t
*einsn
, *i
;
426 struct arc_disassemble_info
*arc_infop
= info
->private_data
;
428 /* First, try the extension instructions. */
431 einsn
= arcExtMap_insn (OPCODE_32BIT_INSN (insn
), insn
);
432 for (i
= einsn
; (i
!= NULL
) && (opcode
== NULL
); i
= i
->next
)
434 const char *errmsg
= NULL
;
436 opcode
= arcExtMap_genOpcode (i
, isa_mask
, &errmsg
);
439 (*info
->fprintf_func
) (info
->stream
, "\
440 An error occured while generating the extension instruction operations");
441 *opcode_result
= NULL
;
445 opcode
= find_format_from_table (info
, opcode
, insn
, *insn_len
,
446 isa_mask
, &needs_limm
, FALSE
);
450 /* Then, try finding the first match in the opcode table. */
452 opcode
= find_format_from_table (info
, arc_opcodes
, insn
, *insn_len
,
453 isa_mask
, &needs_limm
, TRUE
);
455 if (needs_limm
&& opcode
!= NULL
)
460 status
= (*info
->read_memory_func
) (memaddr
+ *insn_len
, buffer
,
468 limm
= ARRANGE_ENDIAN (info
, buffer
);
477 iter
->opcode
= opcode
;
478 iter
->opidx
= opcode
->operands
;
481 *opcode_result
= opcode
;
483 /* Update private data. */
484 arc_infop
->opcode
= opcode
;
485 arc_infop
->limm
= (needs_limm
) ? limm
: 0;
486 arc_infop
->limm_p
= needs_limm
;
492 print_flags (const struct arc_opcode
*opcode
,
493 unsigned long long *insn
,
494 struct disassemble_info
*info
)
496 const unsigned char *flgidx
;
498 struct arc_disassemble_info
*arc_infop
= info
->private_data
;
500 /* Now extract and print the flags. */
501 for (flgidx
= opcode
->flags
; *flgidx
; flgidx
++)
503 /* Get a valid flag class. */
504 const struct arc_flag_class
*cl_flags
= &arc_flag_classes
[*flgidx
];
505 const unsigned *flgopridx
;
507 /* Check first the extensions. */
508 if (cl_flags
->flag_class
& F_CLASS_EXTEND
)
511 value
= (insn
[0] & 0x1F);
513 name
= arcExtMap_condCodeName (value
);
516 (*info
->fprintf_func
) (info
->stream
, ".%s", name
);
521 for (flgopridx
= cl_flags
->flags
; *flgopridx
; ++flgopridx
)
523 const struct arc_flag_operand
*flg_operand
=
524 &arc_flag_operands
[*flgopridx
];
526 /* Implicit flags are only used for the insn decoder. */
527 if (cl_flags
->flag_class
& F_CLASS_IMPLICIT
)
529 if (cl_flags
->flag_class
& F_CLASS_COND
)
530 arc_infop
->condition_code
= flg_operand
->code
;
531 else if (cl_flags
->flag_class
& F_CLASS_WB
)
532 arc_infop
->writeback_mode
= flg_operand
->code
;
533 else if (cl_flags
->flag_class
& F_CLASS_ZZ
)
534 info
->data_size
= flg_operand
->code
;
538 if (!flg_operand
->favail
)
541 value
= (insn
[0] >> flg_operand
->shift
)
542 & ((1 << flg_operand
->bits
) - 1);
543 if (value
== flg_operand
->code
)
545 /* FIXME!: print correctly nt/t flag. */
546 if (!special_flag_p (opcode
->name
, flg_operand
->name
))
547 (*info
->fprintf_func
) (info
->stream
, ".");
548 else if (info
->insn_type
== dis_dref
)
550 switch (flg_operand
->name
[0])
564 if (flg_operand
->name
[0] == 'd'
565 && flg_operand
->name
[1] == 0)
566 info
->branch_delay_insns
= 1;
568 /* Check if it is a conditional flag. */
569 if (cl_flags
->flag_class
& F_CLASS_COND
)
571 if (info
->insn_type
== dis_jsr
)
572 info
->insn_type
= dis_condjsr
;
573 else if (info
->insn_type
== dis_branch
)
574 info
->insn_type
= dis_condbranch
;
575 arc_infop
->condition_code
= flg_operand
->code
;
578 /* Check for the write back modes. */
579 if (cl_flags
->flag_class
& F_CLASS_WB
)
580 arc_infop
->writeback_mode
= flg_operand
->code
;
582 (*info
->fprintf_func
) (info
->stream
, "%s", flg_operand
->name
);
589 get_auxreg (const struct arc_opcode
*opcode
,
595 const struct arc_aux_reg
*auxr
= &arc_aux_regs
[0];
597 if (opcode
->insn_class
!= AUXREG
)
600 name
= arcExtMap_auxRegName (value
);
604 for (i
= 0; i
< arc_num_aux_regs
; i
++, auxr
++)
606 if (!(auxr
->cpu
& isa_mask
))
609 if (auxr
->subclass
!= NONE
)
612 if (auxr
->address
== value
)
618 /* Convert a value representing an address type to a string used to refer to
619 the address type in assembly code. */
622 get_addrtype (int value
)
624 if (value
< 0 || value
> addrtypenames_max
)
625 return addrtypeunknown
;
627 return addrtypenames
[value
];
630 /* Calculate the instruction length for an instruction starting with MSB
631 and LSB, the most and least significant byte. The ISA_MASK is used to
632 filter the instructions considered to only those that are part of the
633 current architecture.
635 The instruction lengths are calculated from the ARC_OPCODE table, and
636 cached for later use. */
639 arc_insn_length (bfd_byte msb
, bfd_byte lsb
, struct disassemble_info
*info
)
641 bfd_byte major_opcode
= msb
>> 3;
645 case bfd_mach_arc_arc700
:
646 /* The nps400 extension set requires this special casing of the
647 instruction length calculation. Right now this is not causing any
648 problems as none of the known extensions overlap in opcode space,
649 but, if they ever do then we might need to start carrying
650 information around in the elf about which extensions are in use. */
651 if (major_opcode
== 0xb)
653 bfd_byte minor_opcode
= lsb
& 0x1f;
655 if (minor_opcode
< 4)
657 else if (minor_opcode
== 0x10 || minor_opcode
== 0x11)
660 if (major_opcode
== 0xa)
665 case bfd_mach_arc_arc600
:
666 return (major_opcode
> 0xb) ? 2 : 4;
669 case bfd_mach_arc_arcv2
:
670 return (major_opcode
> 0x7) ? 2 : 4;
678 /* Extract and return the value of OPERAND from the instruction whose value
679 is held in the array INSN. */
682 extract_operand_value (const struct arc_operand
*operand
,
683 unsigned long long insn
,
688 /* Read the limm operand, if required. */
689 if (operand
->flags
& ARC_OPERAND_LIMM
)
690 /* The second part of the instruction value will have been loaded as
691 part of the find_format call made earlier. */
695 if (operand
->extract
)
696 value
= (*operand
->extract
) (insn
, (int *) NULL
);
699 if (operand
->flags
& ARC_OPERAND_ALIGNED32
)
701 value
= (insn
>> operand
->shift
)
702 & ((1 << (operand
->bits
- 2)) - 1);
707 value
= (insn
>> operand
->shift
) & ((1 << operand
->bits
) - 1);
709 if (operand
->flags
& ARC_OPERAND_SIGNED
)
711 int signbit
= 1 << (operand
->bits
- 1);
712 value
= (value
^ signbit
) - signbit
;
720 /* Find the next operand, and the operands value from ITER. Return TRUE if
721 there is another operand, otherwise return FALSE. If there is an
722 operand returned then the operand is placed into OPERAND, and the value
723 into VALUE. If there is no operand returned then OPERAND and VALUE are
727 operand_iterator_next (struct arc_operand_iterator
*iter
,
728 const struct arc_operand
**operand
,
731 if (*iter
->opidx
== 0)
737 *operand
= &arc_operands
[*iter
->opidx
];
738 *value
= extract_operand_value (*operand
, iter
->insn
, iter
->limm
);
744 /* Helper for parsing the options. */
747 parse_option (const char *option
)
749 if (disassembler_options_cmp (option
, "dsp") == 0)
750 add_to_decodelist (DSP
, NONE
);
752 else if (disassembler_options_cmp (option
, "spfp") == 0)
753 add_to_decodelist (FLOAT
, SPX
);
755 else if (disassembler_options_cmp (option
, "dpfp") == 0)
756 add_to_decodelist (FLOAT
, DPX
);
758 else if (disassembler_options_cmp (option
, "quarkse_em") == 0)
760 add_to_decodelist (FLOAT
, DPX
);
761 add_to_decodelist (FLOAT
, SPX
);
762 add_to_decodelist (FLOAT
, QUARKSE1
);
763 add_to_decodelist (FLOAT
, QUARKSE2
);
766 else if (disassembler_options_cmp (option
, "fpuda") == 0)
767 add_to_decodelist (FLOAT
, DPA
);
769 else if (disassembler_options_cmp (option
, "nps400") == 0)
771 add_to_decodelist (ACL
, NPS400
);
772 add_to_decodelist (ARITH
, NPS400
);
773 add_to_decodelist (BITOP
, NPS400
);
774 add_to_decodelist (BMU
, NPS400
);
775 add_to_decodelist (CONTROL
, NPS400
);
776 add_to_decodelist (DMA
, NPS400
);
777 add_to_decodelist (DPI
, NPS400
);
778 add_to_decodelist (MEMORY
, NPS400
);
779 add_to_decodelist (MISC
, NPS400
);
780 add_to_decodelist (NET
, NPS400
);
781 add_to_decodelist (PMU
, NPS400
);
782 add_to_decodelist (PROTOCOL_DECODE
, NPS400
);
783 add_to_decodelist (ULTRAIP
, NPS400
);
786 else if (disassembler_options_cmp (option
, "fpus") == 0)
788 add_to_decodelist (FLOAT
, SP
);
789 add_to_decodelist (FLOAT
, CVT
);
792 else if (disassembler_options_cmp (option
, "fpud") == 0)
794 add_to_decodelist (FLOAT
, DP
);
795 add_to_decodelist (FLOAT
, CVT
);
797 else if (CONST_STRNEQ (option
, "hex"))
800 /* xgettext:c-format */
801 opcodes_error_handler (_("unrecognised disassembler option: %s"), option
);
804 #define ARC_CPU_TYPE_A6xx(NAME,EXTRA) \
805 { #NAME, ARC_OPCODE_ARC600, "ARC600" }
806 #define ARC_CPU_TYPE_A7xx(NAME,EXTRA) \
807 { #NAME, ARC_OPCODE_ARC700, "ARC700" }
808 #define ARC_CPU_TYPE_AV2EM(NAME,EXTRA) \
809 { #NAME, ARC_OPCODE_ARCv2EM, "ARC EM" }
810 #define ARC_CPU_TYPE_AV2HS(NAME,EXTRA) \
811 { #NAME, ARC_OPCODE_ARCv2HS, "ARC HS" }
812 #define ARC_CPU_TYPE_NONE \
815 /* A table of CPU names and opcode sets. */
816 static const struct cpu_type
824 #include "elf/arc-cpu.def"
827 /* Helper for parsing the CPU options. Accept any of the ARC architectures
828 values. OPTION should be a value passed to cpu=. */
831 parse_cpu_option (const char *option
)
835 for (i
= 0; cpu_types
[i
].name
; ++i
)
837 if (!disassembler_options_cmp (cpu_types
[i
].name
, option
))
839 return cpu_types
[i
].flags
;
843 /* xgettext:c-format */
844 opcodes_error_handler (_("unrecognised disassembler CPU option: %s"), option
);
845 return ARC_OPCODE_NONE
;
848 /* Go over the options list and parse it. */
851 parse_disassembler_options (const char *options
)
858 /* Disassembler might be reused for difference CPU's, and cpu option set for
859 the first one shouldn't be applied to second (which might not have
860 explicit cpu in its options. Therefore it is required to reset enforced
861 CPU when new options are being parsed. */
862 enforced_isa_mask
= ARC_OPCODE_NONE
;
864 FOR_EACH_DISASSEMBLER_OPTION (option
, options
)
866 /* A CPU option? Cannot use STRING_COMMA_LEN because strncmp is also a
867 preprocessor macro. */
868 if (strncmp (option
, "cpu=", 4) == 0)
869 /* Strip leading `cpu=`. */
870 enforced_isa_mask
= parse_cpu_option (option
+ 4);
872 parse_option (option
);
876 /* Return the instruction type for an instruction described by OPCODE. */
878 static enum dis_insn_type
879 arc_opcode_to_insn_type (const struct arc_opcode
*opcode
)
881 enum dis_insn_type insn_type
;
883 switch (opcode
->insn_class
)
895 if (!strncmp (opcode
->name
, "bl", 2)
896 || !strncmp (opcode
->name
, "jl", 2))
898 if (opcode
->subclass
== COND
)
899 insn_type
= dis_condjsr
;
905 if (opcode
->subclass
== COND
)
906 insn_type
= dis_condbranch
;
908 insn_type
= dis_branch
;
917 insn_type
= dis_dref
;
920 insn_type
= dis_branch
;
923 insn_type
= dis_nonbranch
;
930 /* Disassemble ARC instructions. */
933 print_insn_arc (bfd_vma memaddr
,
934 struct disassemble_info
*info
)
937 unsigned int highbyte
, lowbyte
;
939 unsigned int insn_len
;
940 unsigned long long insn
= 0;
941 unsigned isa_mask
= ARC_OPCODE_NONE
;
942 const struct arc_opcode
*opcode
;
943 bfd_boolean need_comma
;
944 bfd_boolean open_braket
;
946 const struct arc_operand
*operand
;
948 struct arc_operand_iterator iter
;
949 struct arc_disassemble_info
*arc_infop
;
950 bfd_boolean rpcl
= FALSE
, rset
= FALSE
;
952 if (info
->disassembler_options
)
954 parse_disassembler_options (info
->disassembler_options
);
956 /* Avoid repeated parsing of the options. */
957 info
->disassembler_options
= NULL
;
960 if (info
->private_data
== NULL
&& !init_arc_disasm_info (info
))
963 memset (&iter
, 0, sizeof (iter
));
964 highbyte
= ((info
->endian
== BFD_ENDIAN_LITTLE
) ? 1 : 0);
965 lowbyte
= ((info
->endian
== BFD_ENDIAN_LITTLE
) ? 0 : 1);
967 /* Figure out CPU type, unless it was enforced via disassembler options. */
968 if (enforced_isa_mask
== ARC_OPCODE_NONE
)
970 Elf_Internal_Ehdr
*header
= NULL
;
972 if (info
->section
&& info
->section
->owner
)
973 header
= elf_elfheader (info
->section
->owner
);
977 case bfd_mach_arc_arc700
:
978 isa_mask
= ARC_OPCODE_ARC700
;
981 case bfd_mach_arc_arc600
:
982 isa_mask
= ARC_OPCODE_ARC600
;
985 case bfd_mach_arc_arcv2
:
987 isa_mask
= ARC_OPCODE_ARCv2EM
;
988 /* TODO: Perhaps remove definition of header since it is only used at
991 && (header
->e_flags
& EF_ARC_MACH_MSK
) == EF_ARC_CPU_ARCV2HS
)
992 isa_mask
= ARC_OPCODE_ARCv2HS
;
997 isa_mask
= enforced_isa_mask
;
999 if (isa_mask
== ARC_OPCODE_ARCv2HS
)
1001 /* FPU instructions are not extensions for HS. */
1002 add_to_decodelist (FLOAT
, SP
);
1003 add_to_decodelist (FLOAT
, DP
);
1004 add_to_decodelist (FLOAT
, CVT
);
1007 /* This variable may be set by the instruction decoder. It suggests
1008 the number of bytes objdump should display on a single line. If
1009 the instruction decoder sets this, it should always set it to
1010 the same value in order to get reasonable looking output. */
1011 info
->bytes_per_line
= 8;
1013 /* In the next lines, we set two info variables control the way
1014 objdump displays the raw data. For example, if bytes_per_line is
1015 8 and bytes_per_chunk is 4, the output will look like this:
1016 00: 00000000 00000000
1017 with the chunks displayed according to "display_endian". */
1019 && !(info
->section
->flags
& SEC_CODE
))
1021 /* This is not a CODE section. */
1022 switch (info
->section
->size
)
1027 size
= info
->section
->size
;
1030 size
= (info
->section
->size
& 0x01) ? 1 : 4;
1033 info
->bytes_per_chunk
= 1;
1034 info
->display_endian
= info
->endian
;
1039 info
->bytes_per_chunk
= 2;
1040 info
->display_endian
= info
->endian
;
1043 /* Read the insn into a host word. */
1044 status
= (*info
->read_memory_func
) (memaddr
, buffer
, size
, info
);
1048 (*info
->memory_error_func
) (status
, memaddr
, info
);
1053 && !(info
->section
->flags
& SEC_CODE
))
1058 data
= bfd_get_bits (buffer
, size
* 8,
1059 info
->display_endian
== BFD_ENDIAN_BIG
);
1063 (*info
->fprintf_func
) (info
->stream
, ".byte\t0x%02lx", data
);
1066 (*info
->fprintf_func
) (info
->stream
, ".short\t0x%04lx", data
);
1069 (*info
->fprintf_func
) (info
->stream
, ".word\t0x%08lx", data
);
1077 insn_len
= arc_insn_length (buffer
[highbyte
], buffer
[lowbyte
], info
);
1078 pr_debug ("instruction length = %d bytes\n", insn_len
);
1082 arc_infop
= info
->private_data
;
1083 arc_infop
->insn_len
= insn_len
;
1088 insn
= (buffer
[highbyte
] << 8) | buffer
[lowbyte
];
1093 /* This is a long instruction: Read the remaning 2 bytes. */
1094 status
= (*info
->read_memory_func
) (memaddr
+ 2, &buffer
[2], 2, info
);
1097 (*info
->memory_error_func
) (status
, memaddr
+ 2, info
);
1100 insn
= (unsigned long long) ARRANGE_ENDIAN (info
, buffer
);
1106 status
= (*info
->read_memory_func
) (memaddr
+ 2, &buffer
[2], 4, info
);
1109 (*info
->memory_error_func
) (status
, memaddr
+ 2, info
);
1112 insn
= (unsigned long long) ARRANGE_ENDIAN (info
, &buffer
[2]);
1113 insn
|= ((unsigned long long) buffer
[highbyte
] << 40)
1114 | ((unsigned long long) buffer
[lowbyte
] << 32);
1120 status
= (*info
->read_memory_func
) (memaddr
+ 2, &buffer
[2], 6, info
);
1123 (*info
->memory_error_func
) (status
, memaddr
+ 2, info
);
1127 ((((unsigned long long) ARRANGE_ENDIAN (info
, buffer
)) << 32)
1128 | ((unsigned long long) ARRANGE_ENDIAN (info
, &buffer
[4])));
1133 /* There is no instruction whose length is not 2, 4, 6, or 8. */
1137 pr_debug ("instruction value = %llx\n", insn
);
1139 /* Set some defaults for the insn info. */
1140 info
->insn_info_valid
= 1;
1141 info
->branch_delay_insns
= 0;
1142 info
->data_size
= 4;
1143 info
->insn_type
= dis_nonbranch
;
1147 /* FIXME to be moved in dissasemble_init_for_target. */
1148 info
->disassembler_needs_relocs
= TRUE
;
1150 /* Find the first match in the opcode table. */
1151 if (!find_format (memaddr
, insn
, &insn_len
, isa_mask
, info
, &opcode
, &iter
))
1159 (*info
->fprintf_func
) (info
->stream
, ".shor\t%#04llx",
1164 (*info
->fprintf_func
) (info
->stream
, ".word\t%#08llx",
1169 (*info
->fprintf_func
) (info
->stream
, ".long\t%#08llx",
1171 (*info
->fprintf_func
) (info
->stream
, ".long\t%#04llx",
1172 (insn
>> 32) & 0xffff);
1176 (*info
->fprintf_func
) (info
->stream
, ".long\t%#08llx",
1178 (*info
->fprintf_func
) (info
->stream
, ".long\t%#08llx",
1186 info
->insn_type
= dis_noninsn
;
1190 /* Print the mnemonic. */
1191 (*info
->fprintf_func
) (info
->stream
, "%s", opcode
->name
);
1193 /* Preselect the insn class. */
1194 info
->insn_type
= arc_opcode_to_insn_type (opcode
);
1196 pr_debug ("%s: 0x%08llx\n", opcode
->name
, opcode
->opcode
);
1198 print_flags (opcode
, &insn
, info
);
1200 if (opcode
->operands
[0] != 0)
1201 (*info
->fprintf_func
) (info
->stream
, "\t");
1204 open_braket
= FALSE
;
1205 arc_infop
->operands_count
= 0;
1207 /* Now extract and print the operands. */
1210 while (operand_iterator_next (&iter
, &operand
, &value
))
1212 if (open_braket
&& (operand
->flags
& ARC_OPERAND_BRAKET
))
1214 (*info
->fprintf_func
) (info
->stream
, "]");
1215 open_braket
= FALSE
;
1219 /* Only take input from real operands. */
1220 if (ARC_OPERAND_IS_FAKE (operand
))
1223 if ((operand
->flags
& ARC_OPERAND_IGNORE
)
1224 && (operand
->flags
& ARC_OPERAND_IR
)
1228 if (operand
->flags
& ARC_OPERAND_COLON
)
1230 (*info
->fprintf_func
) (info
->stream
, ":");
1235 (*info
->fprintf_func
) (info
->stream
, ",");
1237 if (!open_braket
&& (operand
->flags
& ARC_OPERAND_BRAKET
))
1239 (*info
->fprintf_func
) (info
->stream
, "[");
1247 if (operand
->flags
& ARC_OPERAND_PCREL
)
1253 info
->target
= (bfd_vma
) (memaddr
& ~3) + value
;
1255 else if (!(operand
->flags
& ARC_OPERAND_IR
))
1261 /* Print the operand as directed by the flags. */
1262 if (operand
->flags
& ARC_OPERAND_IR
)
1266 assert (value
>=0 && value
< 64);
1267 rname
= arcExtMap_coreRegName (value
);
1269 rname
= regnames
[value
];
1270 (*info
->fprintf_func
) (info
->stream
, "%s", rname
);
1271 if (operand
->flags
& ARC_OPERAND_TRUNCATE
)
1273 rname
= arcExtMap_coreRegName (value
+ 1);
1275 rname
= regnames
[value
+ 1];
1276 (*info
->fprintf_func
) (info
->stream
, "%s", rname
);
1283 else if (operand
->flags
& ARC_OPERAND_LIMM
)
1285 const char *rname
= get_auxreg (opcode
, value
, isa_mask
);
1287 if (rname
&& open_braket
)
1288 (*info
->fprintf_func
) (info
->stream
, "%s", rname
);
1291 (*info
->fprintf_func
) (info
->stream
, "%#x", value
);
1292 if (info
->insn_type
== dis_branch
1293 || info
->insn_type
== dis_jsr
)
1294 info
->target
= (bfd_vma
) value
;
1297 else if (operand
->flags
& ARC_OPERAND_SIGNED
)
1299 const char *rname
= get_auxreg (opcode
, value
, isa_mask
);
1300 if (rname
&& open_braket
)
1301 (*info
->fprintf_func
) (info
->stream
, "%s", rname
);
1305 (*info
->fprintf_func
) (info
->stream
, "%#x", value
);
1307 (*info
->fprintf_func
) (info
->stream
, "%d", value
);
1310 else if (operand
->flags
& ARC_OPERAND_ADDRTYPE
)
1312 const char *addrtype
= get_addrtype (value
);
1313 (*info
->fprintf_func
) (info
->stream
, "%s", addrtype
);
1314 /* A colon follow an address type. */
1319 if (operand
->flags
& ARC_OPERAND_TRUNCATE
1320 && !(operand
->flags
& ARC_OPERAND_ALIGNED32
)
1321 && !(operand
->flags
& ARC_OPERAND_ALIGNED16
)
1322 && value
>= 0 && value
<= 14)
1324 /* Leave/Enter mnemonics. */
1331 (*info
->fprintf_func
) (info
->stream
, "r13");
1334 (*info
->fprintf_func
) (info
->stream
, "r13-%s",
1335 regnames
[13 + value
- 1]);
1343 const char *rname
= get_auxreg (opcode
, value
, isa_mask
);
1344 if (rname
&& open_braket
)
1345 (*info
->fprintf_func
) (info
->stream
, "%s", rname
);
1347 (*info
->fprintf_func
) (info
->stream
, "%#x", value
);
1351 if (operand
->flags
& ARC_OPERAND_LIMM
)
1353 arc_infop
->operands
[arc_infop
->operands_count
].kind
1354 = ARC_OPERAND_KIND_LIMM
;
1355 /* It is not important to have exactly the LIMM indicator
1357 arc_infop
->operands
[arc_infop
->operands_count
].value
= 63;
1361 arc_infop
->operands
[arc_infop
->operands_count
].value
= value
;
1362 arc_infop
->operands
[arc_infop
->operands_count
].kind
1363 = (operand
->flags
& ARC_OPERAND_IR
1364 ? ARC_OPERAND_KIND_REG
1365 : ARC_OPERAND_KIND_SHIMM
);
1367 arc_infop
->operands_count
++;
1370 /* Pretty print extra info for pc-relative operands. */
1373 if (info
->flags
& INSN_HAS_RELOC
)
1374 /* If the instruction has a reloc associated with it, then the
1375 offset field in the instruction will actually be the addend
1376 for the reloc. (We are using REL type relocs). In such
1377 cases, we can ignore the pc when computing addresses, since
1378 the addend is not currently pc-relative. */
1381 (*info
->fprintf_func
) (info
->stream
, "\t;");
1382 (*info
->print_address_func
) ((memaddr
& ~3) + vpcl
, info
);
1390 arc_get_disassembler (bfd
*abfd
)
1392 /* BFD my be absent, if opcodes is invoked from the debugger that
1393 has connected to remote target and doesn't have an ELF file. */
1396 /* Read the extension insns and registers, if any. */
1397 build_ARC_extmap (abfd
);
1403 return print_insn_arc
;
1407 print_arc_disassembler_options (FILE *stream
)
1411 fprintf (stream
, _("\n\
1412 The following ARC specific disassembler options are supported for use \n\
1413 with -M switch (multiple options should be separated by commas):\n"));
1415 /* cpu=... options. */
1416 for (i
= 0; cpu_types
[i
].name
; ++i
)
1418 /* As of now all value CPU values are less than 16 characters. */
1419 fprintf (stream
, " cpu=%-16s\tEnforce %s ISA.\n",
1420 cpu_types
[i
].name
, cpu_types
[i
].isa
);
1423 fprintf (stream
, _("\
1424 dsp Recognize DSP instructions.\n"));
1425 fprintf (stream
, _("\
1426 spfp Recognize FPX SP instructions.\n"));
1427 fprintf (stream
, _("\
1428 dpfp Recognize FPX DP instructions.\n"));
1429 fprintf (stream
, _("\
1430 quarkse_em Recognize FPU QuarkSE-EM instructions.\n"));
1431 fprintf (stream
, _("\
1432 fpuda Recognize double assist FPU instructions.\n"));
1433 fprintf (stream
, _("\
1434 fpus Recognize single precision FPU instructions.\n"));
1435 fprintf (stream
, _("\
1436 fpud Recognize double precision FPU instructions.\n"));
1437 fprintf (stream
, _("\
1438 nps400 Recognize NPS400 instructions.\n"));
1439 fprintf (stream
, _("\
1440 hex Use only hexadecimal number to print immediates.\n"));
1443 void arc_insn_decode (bfd_vma addr
,
1444 struct disassemble_info
*info
,
1445 disassembler_ftype disasm_func
,
1446 struct arc_instruction
*insn
)
1448 const struct arc_opcode
*opcode
;
1449 struct arc_disassemble_info
*arc_infop
;
1451 /* Ensure that insn would be in the reset state. */
1452 memset (insn
, 0, sizeof (struct arc_instruction
));
1454 /* There was an error when disassembling, for example memory read error. */
1455 if (disasm_func (addr
, info
) < 0)
1457 insn
->valid
= FALSE
;
1461 assert (info
->private_data
!= NULL
);
1462 arc_infop
= info
->private_data
;
1464 insn
->length
= arc_infop
->insn_len
;;
1465 insn
->address
= addr
;
1467 /* Quick exit if memory at this address is not an instruction. */
1468 if (info
->insn_type
== dis_noninsn
)
1470 insn
->valid
= FALSE
;
1476 opcode
= (const struct arc_opcode
*) arc_infop
->opcode
;
1477 insn
->insn_class
= opcode
->insn_class
;
1478 insn
->limm_value
= arc_infop
->limm
;
1479 insn
->limm_p
= arc_infop
->limm_p
;
1481 insn
->is_control_flow
= (info
->insn_type
== dis_branch
1482 || info
->insn_type
== dis_condbranch
1483 || info
->insn_type
== dis_jsr
1484 || info
->insn_type
== dis_condjsr
);
1486 insn
->has_delay_slot
= info
->branch_delay_insns
;
1487 insn
->writeback_mode
1488 = (enum arc_ldst_writeback_mode
) arc_infop
->writeback_mode
;
1489 insn
->data_size_mode
= info
->data_size
;
1490 insn
->condition_code
= arc_infop
->condition_code
;
1491 memcpy (insn
->operands
, arc_infop
->operands
,
1492 sizeof (struct arc_insn_operand
) * MAX_INSN_ARGS
);
1493 insn
->operands_count
= arc_infop
->operands_count
;
1497 eval: (c-set-style "gnu")