1 /* mips-opc.c -- MIPS opcode list.
2 Copyright 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000, 2001, 2002
3 2003, 2004, 2005, 2006, 2007, 2008, 2009, 2012
4 Free Software Foundation, Inc.
5 Contributed by Ralph Campbell and OSF
6 Commented and modified by Ian Lance Taylor, Cygnus Support
7 Extended for MIPS32 support by Anders Norlander, and by SiByte, Inc.
8 MIPS-3D, MDMX, and MIPS32 Release 2 support added by Broadcom
11 This file is part of the GNU opcodes library.
13 This library is free software; you can redistribute it and/or modify
14 it under the terms of the GNU General Public License as published by
15 the Free Software Foundation; either version 3, or (at your option)
18 It is distributed in the hope that it will be useful, but WITHOUT
19 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
20 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
21 License for more details.
23 You should have received a copy of the GNU General Public License
24 along with this file; see the file COPYING. If not, write to the
25 Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
26 MA 02110-1301, USA. */
30 #include "opcode/mips.h"
31 #include "mips-formats.h"
33 /* The 4-bit XYZW mask used in some VU0 instructions. */
34 const struct mips_operand mips_vu0_channel_mask
= { OP_VU0_SUFFIX
, 4, 21 };
36 static unsigned char reg_0_map
[] = { 0 };
38 /* Return the mips_operand structure for the operand at the beginning of P. */
40 const struct mips_operand
*
41 decode_mips_operand (const char *p
)
48 case '1': HINT (5, 6);
49 case '2': HINT (10, 6);
50 case '3': HINT (15, 6);
51 case '4': HINT (20, 6);
52 case '5': REG (5, 6, VF
);
53 case '6': REG (5, 11, VF
);
54 case '7': REG (5, 16, VF
);
55 case '8': REG (5, 6, VI
);
56 case '9': REG (5, 11, VI
);
57 case '0': REG (5, 16, VI
);
59 case 'A': BIT (5, 6, 0); /* (0 .. 31) */
60 case 'B': MSB (5, 11, 1, TRUE
, 32); /* (1 .. 32), 32-bit op */
61 case 'C': MSB (5, 11, 1, FALSE
, 32); /* (1 .. 32), 32-bit op */
62 case 'E': BIT (5, 6, 32); /* (32 .. 63) */
63 case 'F': MSB (5, 11, 33, TRUE
, 64); /* (33 .. 64), 64-bit op */
64 case 'G': MSB (5, 11, 33, FALSE
, 64); /* (33 .. 64), 64-bit op */
65 case 'H': MSB (5, 11, 1, FALSE
, 64); /* (1 .. 32), 64-bit op */
66 case 'J': HINT (10, 11);
67 case 'K': SPECIAL (4, 21, VU0_MATCH_SUFFIX
);
68 case 'L': SPECIAL (2, 21, VU0_SUFFIX
);
69 case 'M': SPECIAL (2, 23, VU0_SUFFIX
);
70 case 'N': SPECIAL (2, 0, VU0_MATCH_SUFFIX
);
71 case 'P': BIT (5, 6, 32); /* (32 .. 63) */
72 case 'Q': SINT (10, 6);
73 case 'S': MSB (5, 11, 0, FALSE
, 63); /* (0 .. 31), 64-bit op */
74 case 'X': BIT (5, 16, 32); /* (32 .. 63) */
75 case 'Z': REG (5, 0, FP
);
77 case 'a': SINT (8, 6);
78 case 'b': SINT (8, 3);
79 case 'c': INT_ADJ (9, 6, 255, 4, FALSE
); /* (-256 .. 255) << 4 */
80 case 'f': INT_ADJ (15, 6, 32767, 3, TRUE
);
81 case 'g': SINT (5, 6);
82 case 'i': JALX (26, 0, 2);
83 case 'j': SINT (9, 7);
84 case 'm': REG (0, 0, R5900_ACC
);
85 case 'p': BIT (5, 6, 0); /* (0 .. 31), 32-bit op */
86 case 'q': REG (0, 0, R5900_Q
);
87 case 'r': REG (0, 0, R5900_R
);
88 case 's': MSB (5, 11, 0, FALSE
, 31); /* (0 .. 31) */
89 case 't': REG (5, 16, COPRO
);
90 case 'x': BIT (5, 16, 0); /* (0 .. 31) */
91 case 'y': REG (0, 0, R5900_I
);
92 case 'z': REG (5, 0, GP
);
96 case '<': BIT (5, 6, 0); /* (0 .. 31) */
97 case '>': BIT (5, 6, 32); /* (32 .. 63) */
98 case '%': UINT (3, 21);
99 case ':': SINT (7, 19);
100 case '\'': HINT (6, 16);
101 case '@': SINT (10, 16);
102 case '!': UINT (1, 5);
103 case '$': UINT (1, 4);
104 case '*': REG (2, 18, ACC
);
105 case '&': REG (2, 13, ACC
);
106 case '~': SINT (12, 0);
107 case '\\': BIT (3, 12, 0); /* (0 .. 7) */
109 case '0': SINT (6, 20);
110 case '1': HINT (5, 6);
111 case '2': HINT (2, 11);
112 case '3': HINT (3, 21);
113 case '4': HINT (4, 21);
114 case '5': HINT (8, 16);
115 case '6': HINT (5, 21);
116 case '7': REG (2, 11, ACC
);
117 case '8': HINT (6, 11);
118 case '9': REG (2, 21, ACC
);
120 case 'B': HINT (20, 6);
121 case 'C': HINT (25, 0);
122 case 'D': REG (5, 6, FP
);
123 case 'E': REG (5, 16, COPRO
);
124 case 'G': REG (5, 11, COPRO
);
125 case 'H': UINT (3, 0);
126 case 'J': HINT (19, 6);
127 case 'K': REG (5, 11, HW
);
128 case 'M': REG (3, 8, CCC
);
129 case 'N': REG (3, 18, CCC
);
130 case 'O': UINT (3, 21);
131 case 'P': SPECIAL (5, 1, PERF_REG
);
132 case 'Q': SPECIAL (10, 16, MDMX_IMM_REG
);
133 case 'R': REG (5, 21, FP
);
134 case 'S': REG (5, 11, FP
);
135 case 'T': REG (5, 16, FP
);
136 case 'U': SPECIAL (10, 11, CLO_CLZ_DEST
);
137 case 'V': REG (5, 11, FP
);
138 case 'W': REG (5, 16, FP
);
139 case 'X': REG (5, 6, VEC
);
140 case 'Y': REG (5, 11, VEC
);
141 case 'Z': REG (5, 16, VEC
);
143 case 'a': JUMP (26, 0, 2);
144 case 'b': REG (5, 21, GP
);
145 case 'c': HINT (10, 16);
146 case 'd': REG (5, 11, GP
);
147 case 'e': UINT (3, 22)
148 case 'g': REG (5, 11, COPRO
);
149 case 'h': HINT (5, 11);
150 case 'i': HINT (16, 0);
151 case 'j': SINT (16, 0);
152 case 'k': HINT (5, 16);
153 case 'o': SINT (16, 0);
154 case 'p': BRANCH (16, 0, 2);
155 case 'q': HINT (10, 6);
156 case 'r': REG (5, 21, GP
);
157 case 's': REG (5, 21, GP
);
158 case 't': REG (5, 16, GP
);
159 case 'u': HINT (16, 0);
160 case 'v': REG (5, 21, GP
);
161 case 'w': REG (5, 16, GP
);
162 case 'x': REG (0, 0, GP
);
163 case 'z': MAPPED_REG (0, 0, GP
, reg_0_map
);
168 /* Short hand so the lines aren't too long. */
170 #define LDD INSN_LOAD_MEMORY_DELAY
171 #define LCD INSN_LOAD_COPROC_DELAY
172 #define UBD INSN_UNCOND_BRANCH_DELAY
173 #define CBD INSN_COND_BRANCH_DELAY
174 #define COD INSN_COPROC_MOVE_DELAY
175 #define CLD INSN_COPROC_MEMORY_DELAY
176 #define CBL INSN_COND_BRANCH_LIKELY
177 #define NODS INSN_NO_DELAY_SLOT
178 #define TRAP INSN_NO_DELAY_SLOT
179 #define SM INSN_STORE_MEMORY
181 #define WR_1 INSN_WRITE_1
182 #define WR_2 INSN_WRITE_2
183 #define RD_1 INSN_READ_1
184 #define RD_2 INSN_READ_2
185 #define RD_3 INSN_READ_3
186 #define RD_4 INSN_READ_4
187 #define MOD_1 (WR_1|RD_1)
188 #define MOD_2 (WR_2|RD_2)
190 #define WR_31 INSN_WRITE_GPR_31
191 #define WR_CC INSN_WRITE_COND_CODE
192 #define RD_CC INSN_READ_COND_CODE
193 #define RD_C0 INSN_COP
194 #define RD_C1 INSN_COP
195 #define RD_C2 INSN_COP
196 #define RD_C3 INSN_COP
197 #define WR_C0 INSN_COP
198 #define WR_C1 INSN_COP
199 #define WR_C2 INSN_COP
200 #define WR_C3 INSN_COP
204 #define WR_HI INSN_WRITE_HI
205 #define RD_HI INSN_READ_HI
206 #define MOD_HI WR_HI|RD_HI
208 #define WR_LO INSN_WRITE_LO
209 #define RD_LO INSN_READ_LO
210 #define MOD_LO WR_LO|RD_LO
212 #define WR_HILO WR_HI|WR_LO
213 #define RD_HILO RD_HI|RD_LO
214 #define MOD_HILO WR_HILO|RD_HILO
216 #define IS_M INSN_MULT
218 #define WR_MACC INSN2_WRITE_MDMX_ACC
219 #define RD_MACC INSN2_READ_MDMX_ACC
226 #define I32 INSN_ISA32
227 #define I64 INSN_ISA64
228 #define I33 INSN_ISA32R2
229 #define I65 INSN_ISA64R2
230 #define I3_32 INSN_ISA3_32
231 #define I3_33 INSN_ISA3_32R2
232 #define I4_32 INSN_ISA4_32
233 #define I4_33 INSN_ISA4_32R2
234 #define I5_33 INSN_ISA5_32R2
236 /* MIPS64 MIPS-3D ASE support. */
237 #define M3D ASE_MIPS3D
239 /* MIPS32 SmartMIPS ASE support. */
240 #define SMT ASE_SMARTMIPS
242 /* MIPS64 MDMX ASE support. */
245 #define IL2E (INSN_LOONGSON_2E)
246 #define IL2F (INSN_LOONGSON_2F)
247 #define IL3A (INSN_LOONGSON_3A)
251 #define V1 (INSN_4100 | INSN_4111 | INSN_4120)
253 /* Emotion Engine MIPS r5900. */
255 #define M1 INSN_10000
257 #define N411 INSN_4111
258 #define N412 INSN_4120
259 #define N5 (INSN_5400 | INSN_5500)
260 #define N54 INSN_5400
261 #define N55 INSN_5500
262 #define IOCT (INSN_OCTEON | INSN_OCTEONP | INSN_OCTEON2)
263 #define IOCTP (INSN_OCTEONP | INSN_OCTEON2)
264 #define IOCT2 INSN_OCTEON2
266 #define IVIRT ASE_VIRT
267 #define IVIRT64 ASE_VIRT64
280 /* 64 bit CPU with 32 bit FPU (single float). */
283 /* Support for 128 bit MMI instructions. */
286 /* 64 bit CPU with only 32 bit multiplication/division support. */
289 /* Support for VU0 Coprocessor instructions */
291 #define VU0CH INSN2_VU0_CHANNEL_SUFFIX
293 /* MIPS DSP ASE support.
295 1. MIPS DSP ASE includes 4 accumulators ($ac0 - $ac3). $ac0 is the pair
296 of original HI and LO. $ac1, $ac2 and $ac3 are new registers, and have
297 the same structure as $ac0 (HI + LO). For DSP instructions that write or
298 read accumulators (that may be $ac0), we add WR_a (WR_HILO) or RD_a
299 (RD_HILO) attributes, such that HILO dependencies are maintained
302 2. For some mul. instructions that use integer registers as destinations
303 but destroy HI+LO as side-effect, we add WR_HILO to their attributes.
305 3. MIPS DSP ASE includes a new DSP control register, which has 6 fields
306 (ccond, outflag, EFI, c, scount, pos). Many DSP instructions read or write
307 certain fields of the DSP control register. For simplicity, we decide not
308 to track dependencies of these fields.
309 However, "bposge32" is a branch instruction that depends on the "pos"
310 field. In order to make sure that GAS does not reorder DSP instructions
311 that writes the "pos" field and "bposge32", we add DSP_VOLA
312 (INSN_NO_DELAY_SLOT) attribute to those instructions that write the "pos"
315 #define WR_a WR_HILO /* Write dsp accumulators (reuse WR_HILO) */
316 #define RD_a RD_HILO /* Read dsp accumulators (reuse RD_HILO) */
317 #define MOD_a WR_a|RD_a
318 #define DSP_VOLA INSN_NO_DELAY_SLOT
320 #define D33 ASE_DSPR2
321 #define D64 ASE_DSP64
323 /* MIPS MT ASE support. */
326 /* MIPS MCU (MicroController) ASE support. */
329 /* MIPS Enhanced VA Scheme. */
332 /* TLB invalidate instruction support. */
333 #define TLBINV ASE_EVA
335 /* The order of overloaded instructions matters. Label arguments and
336 register arguments look the same. Instructions that can have either
337 for arguments must apear in the correct order in this table for the
338 assembler to pick the right one. In other words, entries with
339 immediate operands must apear after the same instruction with
342 Because of the lookup algorithm used, entries with the same opcode
343 name must be contiguous.
345 Many instructions are short hand for other instructions (i.e., The
346 jal <register> instruction is short for jalr <register>). */
348 const struct mips_opcode mips_builtin_opcodes
[] =
350 /* These instructions appear first so that the disassembler will find
351 them first. The assemblers uses a hash table based on the
352 instruction name anyhow. */
353 /* name, args, match, mask, pinfo, pinfo2, membership, ase, exclusions */
354 {"pref", "k,o(b)", 0xcc000000, 0xfc000000, RD_3
, 0, I4_32
|G3
, 0, 0 },
355 {"pref", "k,A(b)", 0, (int) M_PREF_AB
, INSN_MACRO
, 0, I4_32
|G3
, 0, 0 },
356 {"prefx", "h,t(b)", 0x4c00000f, 0xfc0007ff, RD_2
|RD_3
|FP_S
, 0, I4_33
, 0, 0 },
357 {"nop", "", 0x00000000, 0xffffffff, 0, INSN2_ALIAS
, I1
, 0, 0 }, /* sll */
358 {"ssnop", "", 0x00000040, 0xffffffff, 0, INSN2_ALIAS
, I1
, 0, 0 }, /* sll */
359 {"ehb", "", 0x000000c0, 0xffffffff, 0, INSN2_ALIAS
, I1
, 0, 0 }, /* sll */
360 {"li", "t,j", 0x24000000, 0xffe00000, WR_1
, INSN2_ALIAS
, I1
, 0, 0 }, /* addiu */
361 {"li", "t,i", 0x34000000, 0xffe00000, WR_1
, INSN2_ALIAS
, I1
, 0, 0 }, /* ori */
362 {"li", "t,I", 0, (int) M_LI
, INSN_MACRO
, 0, I1
, 0, 0 },
363 {"move", "d,s", 0, (int) M_MOVE
, INSN_MACRO
, 0, I1
, 0, 0 },
364 {"move", "d,s", 0x0000002d, 0xfc1f07ff, WR_1
|RD_2
, INSN2_ALIAS
, I3
, 0, 0 },/* daddu */
365 {"move", "d,s", 0x00000021, 0xfc1f07ff, WR_1
|RD_2
, INSN2_ALIAS
, I1
, 0, 0 },/* addu */
366 {"move", "d,s", 0x00000025, 0xfc1f07ff, WR_1
|RD_2
, INSN2_ALIAS
, I1
, 0, 0 },/* or */
367 {"b", "p", 0x10000000, 0xffff0000, UBD
, INSN2_ALIAS
, I1
, 0, 0 },/* beq 0,0 */
368 {"b", "p", 0x04010000, 0xffff0000, UBD
, INSN2_ALIAS
, I1
, 0, 0 },/* bgez 0 */
369 {"bal", "p", 0x04110000, 0xffff0000, WR_31
|UBD
, INSN2_ALIAS
, I1
, 0, 0 },/* bgezal 0*/
371 /* Loongson specific instructions. Loongson 3A redefines the Coprocessor 2
372 instructions. Put them here so that disassembler will find them first.
373 The assemblers uses a hash table based on the instruction name anyhow. */
374 {"campi", "d,s", 0x70000075, 0xfc1f07ff, WR_1
|RD_2
, 0, IL3A
, 0, 0 },
375 {"campv", "d,s", 0x70000035, 0xfc1f07ff, WR_1
|RD_2
, 0, IL3A
, 0, 0 },
376 {"camwi", "d,s,t", 0x700000b5, 0xfc0007ff, RD_1
|RD_2
|RD_3
, 0, IL3A
, 0, 0 },
377 {"ramri", "d,s", 0x700000f5, 0xfc1f07ff, WR_1
|RD_2
, 0, IL3A
, 0, 0 },
378 {"gsle", "s,t", 0x70000026, 0xfc00ffff, RD_1
|RD_2
, 0, IL3A
, 0, 0 },
379 {"gsgt", "s,t", 0x70000027, 0xfc00ffff, RD_1
|RD_2
, 0, IL3A
, 0, 0 },
380 {"gslble", "t,b,d", 0xc8000010, 0xfc0007ff, WR_1
|RD_2
|RD_3
|LDD
, 0, IL3A
, 0, 0 },
381 {"gslbgt", "t,b,d", 0xc8000011, 0xfc0007ff, WR_1
|RD_2
|RD_3
|LDD
, 0, IL3A
, 0, 0 },
382 {"gslhle", "t,b,d", 0xc8000012, 0xfc0007ff, WR_1
|RD_2
|RD_3
|LDD
, 0, IL3A
, 0, 0 },
383 {"gslhgt", "t,b,d", 0xc8000013, 0xfc0007ff, WR_1
|RD_2
|RD_3
|LDD
, 0, IL3A
, 0, 0 },
384 {"gslwle", "t,b,d", 0xc8000014, 0xfc0007ff, WR_1
|RD_2
|RD_3
|LDD
, 0, IL3A
, 0, 0 },
385 {"gslwgt", "t,b,d", 0xc8000015, 0xfc0007ff, WR_1
|RD_2
|RD_3
|LDD
, 0, IL3A
, 0, 0 },
386 {"gsldle", "t,b,d", 0xc8000016, 0xfc0007ff, WR_1
|RD_2
|RD_3
|LDD
, 0, IL3A
, 0, 0 },
387 {"gsldgt", "t,b,d", 0xc8000017, 0xfc0007ff, WR_1
|RD_2
|RD_3
|LDD
, 0, IL3A
, 0, 0 },
388 {"gssble", "t,b,d", 0xe8000010, 0xfc0007ff, RD_1
|RD_2
|RD_3
|SM
, 0, IL3A
, 0, 0 },
389 {"gssbgt", "t,b,d", 0xe8000011, 0xfc0007ff, RD_1
|RD_2
|RD_3
|SM
, 0, IL3A
, 0, 0 },
390 {"gsshle", "t,b,d", 0xe8000012, 0xfc0007ff, RD_1
|RD_2
|RD_3
|SM
, 0, IL3A
, 0, 0 },
391 {"gsshgt", "t,b,d", 0xe8000013, 0xfc0007ff, RD_1
|RD_2
|RD_3
|SM
, 0, IL3A
, 0, 0 },
392 {"gsswle", "t,b,d", 0xe8000014, 0xfc0007ff, RD_1
|RD_2
|RD_3
|SM
, 0, IL3A
, 0, 0 },
393 {"gsswgt", "t,b,d", 0xe8000015, 0xfc0007ff, RD_1
|RD_2
|RD_3
|SM
, 0, IL3A
, 0, 0 },
394 {"gssdle", "t,b,d", 0xe8000016, 0xfc0007ff, RD_1
|RD_2
|RD_3
|SM
, 0, IL3A
, 0, 0 },
395 {"gssdgt", "t,b,d", 0xe8000017, 0xfc0007ff, RD_1
|RD_2
|RD_3
|SM
, 0, IL3A
, 0, 0 },
396 {"gslwlec1", "T,b,d", 0xc8000018, 0xfc0007ff, WR_1
|RD_2
|RD_3
|LDD
, 0, IL3A
, 0, 0 },
397 {"gslwgtc1", "T,b,d", 0xc8000019, 0xfc0007ff, WR_1
|RD_2
|RD_3
|LDD
, 0, IL3A
, 0, 0 },
398 {"gsldlec1", "T,b,d", 0xc800001a, 0xfc0007ff, WR_1
|RD_2
|RD_3
|LDD
, 0, IL3A
, 0, 0 },
399 {"gsldgtc1", "T,b,d", 0xc800001b, 0xfc0007ff, WR_1
|RD_2
|RD_3
|LDD
, 0, IL3A
, 0, 0 },
400 {"gsswlec1", "T,b,d", 0xe800001c, 0xfc0007ff, RD_1
|RD_2
|RD_3
|SM
, 0, IL3A
, 0, 0 },
401 {"gsswgtc1", "T,b,d", 0xe800001d, 0xfc0007ff, RD_1
|RD_2
|RD_3
|SM
, 0, IL3A
, 0, 0 },
402 {"gssdlec1", "T,b,d", 0xe800001e, 0xfc0007ff, RD_1
|RD_2
|RD_3
|SM
, 0, IL3A
, 0, 0 },
403 {"gssdgtc1", "T,b,d", 0xe800001f, 0xfc0007ff, RD_1
|RD_2
|RD_3
|SM
, 0, IL3A
, 0, 0 },
404 {"gslwlc1", "T,+a(b)", 0xc8000004, 0xfc00c03f, WR_1
|RD_3
|LDD
, 0, IL3A
, 0, 0 },
405 {"gslwrc1", "T,+a(b)", 0xc8000005, 0xfc00c03f, WR_1
|RD_3
|LDD
, 0, IL3A
, 0, 0 },
406 {"gsldlc1", "T,+a(b)", 0xc8000006, 0xfc00c03f, WR_1
|RD_3
|LDD
, 0, IL3A
, 0, 0 },
407 {"gsldrc1", "T,+a(b)", 0xc8000007, 0xfc00c03f, WR_1
|RD_3
|LDD
, 0, IL3A
, 0, 0 },
408 {"gsswlc1", "T,+a(b)", 0xe8000004, 0xfc00c03f, RD_1
|RD_3
|SM
, 0, IL3A
, 0, 0 },
409 {"gsswrc1", "T,+a(b)", 0xe8000005, 0xfc00c03f, RD_1
|RD_3
|SM
, 0, IL3A
, 0, 0 },
410 {"gssdlc1", "T,+a(b)", 0xe8000006, 0xfc00c03f, RD_1
|RD_3
|SM
, 0, IL3A
, 0, 0 },
411 {"gssdrc1", "T,+a(b)", 0xe8000007, 0xfc00c03f, RD_1
|RD_3
|SM
, 0, IL3A
, 0, 0 },
412 {"gslbx", "t,+b(b,d)", 0xd8000000, 0xfc000007, WR_1
|RD_3
|RD_4
|LDD
, 0, IL3A
, 0, 0 },
413 {"gslhx", "t,+b(b,d)", 0xd8000001, 0xfc000007, WR_1
|RD_3
|RD_4
|LDD
, 0, IL3A
, 0, 0 },
414 {"gslwx", "t,+b(b,d)", 0xd8000002, 0xfc000007, WR_1
|RD_3
|RD_4
|LDD
, 0, IL3A
, 0, 0 },
415 {"gsldx", "t,+b(b,d)", 0xd8000003, 0xfc000007, WR_1
|RD_3
|RD_4
|LDD
, 0, IL3A
, 0, 0 },
416 {"gssbx", "t,+b(b,d)", 0xf8000000, 0xfc000007, RD_1
|RD_3
|RD_4
|SM
, 0, IL3A
, 0, 0 },
417 {"gsshx", "t,+b(b,d)", 0xf8000001, 0xfc000007, RD_1
|RD_3
|RD_4
|SM
, 0, IL3A
, 0, 0 },
418 {"gsswx", "t,+b(b,d)", 0xf8000002, 0xfc000007, RD_1
|RD_3
|RD_4
|SM
, 0, IL3A
, 0, 0 },
419 {"gssdx", "t,+b(b,d)", 0xf8000003, 0xfc000007, RD_1
|RD_3
|RD_4
|SM
, 0, IL3A
, 0, 0 },
420 {"gslwxc1", "T,+b(b,d)", 0xd8000006, 0xfc000007, WR_1
|RD_3
|RD_4
|LDD
, 0, IL3A
, 0, 0 },
421 {"gsldxc1", "T,+b(b,d)", 0xd8000007, 0xfc000007, WR_1
|RD_3
|RD_4
|LDD
, 0, IL3A
, 0, 0 },
422 {"gsswxc1", "T,+b(b,d)", 0xf8000006, 0xfc000007, RD_1
|RD_3
|RD_4
|SM
, 0, IL3A
, 0, 0 },
423 {"gssdxc1", "T,+b(b,d)", 0xf8000007, 0xfc000007, RD_1
|RD_3
|RD_4
|SM
, 0, IL3A
, 0, 0 },
424 {"gslq", "+z,t,+c(b)", 0xc8000020, 0xfc008020, WR_1
|WR_2
|RD_4
|LDD
, 0, IL3A
, 0, 0 },
425 {"gssq", "+z,t,+c(b)", 0xe8000020, 0xfc008020, RD_1
|RD_2
|RD_4
|SM
, 0, IL3A
, 0, 0 },
426 {"gslqc1", "+Z,T,+c(b)", 0xc8008020, 0xfc008020, WR_1
|WR_2
|RD_4
|LDD
, 0, IL3A
, 0, 0 },
427 {"gssqc1", "+Z,T,+c(b)", 0xe8008020, 0xfc008020, RD_1
|RD_2
|RD_4
|SM
, 0, IL3A
, 0, 0 },
429 /* R5900 VU0 Macromode instructions. */
430 {"vabs", "+7+K,+6+K", 0x4a0001fd, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
431 {"vadd", "+5+K,+6+K,+7+K", 0x4a000028, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
432 {"vaddi", "+5+K,+6+K,+y", 0x4a000022, 0xfe1f003f, CP
, VU0CH
, VU0
, 0, 0 },
433 {"vaddq", "+5+K,+6+K,+q", 0x4a000020, 0xfe1f003f, CP
, VU0CH
, VU0
, 0, 0 },
434 {"vaddw", "+5+K,+6+K,+7+N", 0x4a000003, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
435 {"vaddx", "+5+K,+6+K,+7+N", 0x4a000000, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
436 {"vaddy", "+5+K,+6+K,+7+N", 0x4a000001, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
437 {"vaddz", "+5+K,+6+K,+7+N", 0x4a000002, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
438 {"vadda", "+m+K,+7+K,+6+K", 0x4a0002bc, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
439 {"vaddai", "+m+K,+6+K,+y", 0x4a00023e, 0xfe1f07ff, CP
, VU0CH
, VU0
, 0, 0 },
440 {"vaddaq", "+m+K,+6+K,+q", 0x4a00023c, 0xfe1f07ff, CP
, VU0CH
, VU0
, 0, 0 },
441 {"vaddaw", "+m+K,+6+K,+7+N", 0x4a00003f, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
442 {"vaddax", "+m+K,+6+K,+7+N", 0x4a00003c, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
443 {"vadday", "+m+K,+6+K,+7+N", 0x4a00003d, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
444 {"vaddaz", "+m+K,+6+K,+7+N", 0x4a00003e, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
445 {"vcallms", "+f", 0x4a000038, 0xffe0003f, CP
, 0, VU0
, 0, 0 },
446 {"vcallmsr", "+9", 0x4a000039, 0xffff07ff, CP
, 0, VU0
, 0, 0 },
447 {"vclipw.xyz", "+6+K,+7+N", 0x4bc001ff, 0xffe007ff, CP
, 0, VU0
, 0, 0 },
448 {"vdiv", "+q,+6+L,+7+M", 0x4a0003bc, 0xfe0007ff, CP
, 0, VU0
, 0, 0 },
449 {"vftoi0", "+7+K,+6+K", 0x4a00017c, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
450 {"vftoi4", "+7+K,+6+K", 0x4a00017d, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
451 {"vftoi12", "+7+K,+6+K", 0x4a00017e, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
452 {"vftoi15", "+7+K,+6+K", 0x4a00017f, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
453 {"viadd", "+8,+9,+0", 0x4a000030, 0xffe0003f, CP
, 0, VU0
, 0, 0 },
454 {"viaddi", "+0,+9,+g", 0x4a000032, 0xffe0003f, CP
, 0, VU0
, 0, 0 },
455 {"viand", "+8,+9,+0", 0x4a000034, 0xffe0003f, CP
, 0, VU0
, 0, 0 },
456 {"vilwr.w", "+0,(+9)", 0x4a2003fe, 0xffe007ff, CP
, 0, VU0
, 0, 0 },
457 {"vilwr.x", "+0,(+9)", 0x4b0003fe, 0xffe007ff, CP
, 0, VU0
, 0, 0 },
458 {"vilwr.y", "+0,(+9)", 0x4a8003fe, 0xffe007ff, CP
, 0, VU0
, 0, 0 },
459 {"vilwr.z", "+0,(+9)", 0x4a4003fe, 0xffe007ff, CP
, 0, VU0
, 0, 0 },
460 {"vior", "+8,+9,+0", 0x4a000035, 0xffe0003f, CP
, 0, VU0
, 0, 0 },
461 {"viswr.w", "+0,(+9)", 0x4a2003ff, 0xffe007ff, CP
, 0, VU0
, 0, 0 },
462 {"viswr.x", "+0,(+9)", 0x4b0003ff, 0xffe007ff, CP
, 0, VU0
, 0, 0 },
463 {"viswr.y", "+0,(+9)", 0x4a8003ff, 0xffe007ff, CP
, 0, VU0
, 0, 0 },
464 {"viswr.z", "+0,(+9)", 0x4a4003ff, 0xffe007ff, CP
, 0, VU0
, 0, 0 },
465 {"visub", "+8,+9,+0", 0x4a000031, 0xffe0003f, CP
, 0, VU0
, 0, 0 },
466 {"vitof0", "+7+K,+6+K", 0x4a00013c, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
467 {"vitof4", "+7+K,+6+K", 0x4a00013d, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
468 {"vitof12", "+7+K,+6+K", 0x4a00013e, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
469 {"vitof15", "+7+K,+6+K", 0x4a00013f, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
470 {"vlqd", "+7+K,(#-+9)", 0x4a00037e, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
471 {"vlqi", "+7+K,(+9#+)", 0x4a00037c, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
472 {"vmadd", "+5+K,+6+K,+7+K", 0x4a000029, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
473 {"vmaddi", "+5+K,+6+K,+y", 0x4a000023, 0xfe1f003f, CP
, VU0CH
, VU0
, 0, 0 },
474 {"vmaddq", "+5+K,+6+K,+q", 0x4a000021, 0xfe1f003f, CP
, VU0CH
, VU0
, 0, 0 },
475 {"vmaddw", "+5+K,+6+K,+7+N", 0x4a00000b, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
476 {"vmaddx", "+5+K,+6+K,+7+N", 0x4a000008, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
477 {"vmaddy", "+5+K,+6+K,+7+N", 0x4a000009, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
478 {"vmaddz", "+5+K,+6+K,+7+N", 0x4a00000a, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
479 {"vmadda", "+m+K,+6+K,+7+K", 0x4a0002bd, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
480 {"vmaddai", "+m+K,+6+K,+y", 0x4a00023f, 0xfe1f07ff, CP
, VU0CH
, VU0
, 0, 0 },
481 {"vmaddaq", "+m+K,+6+K,+q", 0x4a00023d, 0xfe1f07ff, CP
, VU0CH
, VU0
, 0, 0 },
482 {"vmaddaw", "+m+K,+6+K,+7+N", 0x4a0000bf, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
483 {"vmaddax", "+m+K,+6+K,+7+N", 0x4a0000bc, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
484 {"vmadday", "+m+K,+6+K,+7+N", 0x4a0000bd, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
485 {"vmaddaz", "+m+K,+6+K,+7+N", 0x4a0000be, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
486 {"vmax", "+5+K,+6+K,+7+K", 0x4a00002b, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
487 {"vmaxi", "+5+K,+6+K,+y", 0x4a00001d, 0xfe1f003f, CP
, VU0CH
, VU0
, 0, 0 },
488 {"vmaxw", "+5+K,+6+K,+7+N", 0x4a000013, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
489 {"vmaxx", "+5+K,+6+K,+7+N", 0x4a000010, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
490 {"vmaxy", "+5+K,+6+K,+7+N", 0x4a000011, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
491 {"vmaxz", "+5+K,+6+K,+7+N", 0x4a000012, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
492 {"vmfir", "+7+K,+9", 0x4a0003fd, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
493 {"vmini", "+5+K,+6+K,+7+K", 0x4a00002f, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
494 {"vminii", "+5+K,+6+K,+y", 0x4a00001f, 0xfe1f003f, CP
, VU0CH
, VU0
, 0, 0 },
495 {"vminiw", "+5+K,+6+K,+7+N", 0x4a000017, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
496 {"vminix", "+5+K,+6+K,+7+N", 0x4a000014, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
497 {"vminiy", "+5+K,+6+K,+7+N", 0x4a000015, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
498 {"vminiz", "+5+K,+6+K,+7+N", 0x4a000016, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
499 {"vmove", "+7+K,+6+K", 0x4a00033c, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
500 {"vmr32", "+7+K,+6+K", 0x4a00033d, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
501 {"vmsub", "+5+K,+6+K,+7+K", 0x4a00002d, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
502 {"vmsubi", "+5+K,+6+K,+y", 0x4a000027, 0xfe1f003f, CP
, VU0CH
, VU0
, 0, 0 },
503 {"vmsubq", "+5+K,+6+K,+q", 0x4a000025, 0xfe1f003f, CP
, VU0CH
, VU0
, 0, 0 },
504 {"vmsubw", "+5+K,+6+K,+7+N", 0x4a00000f, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
505 {"vmsubx", "+5+K,+6+K,+7+N", 0x4a00000c, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
506 {"vmsuby", "+5+K,+6+K,+7+N", 0x4a00000d, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
507 {"vmsubz", "+5+K,+6+K,+7+N", 0x4a00000e, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
508 {"vmsuba", "+m+K,+7+K,+6+K", 0x4a0002fd, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
509 {"vmsubai", "+m+K,+6+K,+y", 0x4a00027f, 0xfe1f07ff, CP
, VU0CH
, VU0
, 0, 0 },
510 {"vmsubaq", "+m+K,+6+K,+q", 0x4a00027d, 0xfe1f07ff, CP
, VU0CH
, VU0
, 0, 0 },
511 {"vmsubaw", "+m+K,+6+K,+7+N", 0x4a0000ff, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
512 {"vmsubax", "+m+K,+6+K,+7+N", 0x4a0000fc, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
513 {"vmsubay", "+m+K,+6+K,+7+N", 0x4a0000fd, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
514 {"vmsubaz", "+m+K,+6+K,+7+N", 0x4a0000fe, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
515 {"vmtir", "+0,+6+L", 0x4a0003fc, 0xff8007ff, CP
, 0, VU0
, 0, 0 },
516 {"vmul", "+5+K,+6+K,+7+K", 0x4a00002a, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
517 {"vmuli", "+5+K,+6+K,+y", 0x4a00001e, 0xfe1f003f, CP
, VU0CH
, VU0
, 0, 0 },
518 {"vmulq", "+5+K,+6+K,+q", 0x4a00001c, 0xfe1f003f, CP
, VU0CH
, VU0
, 0, 0 },
519 {"vmulw", "+5+K,+6+K,+7+N", 0x4a00001b, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
520 {"vmulx", "+5+K,+6+K,+7+N", 0x4a000018, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
521 {"vmuly", "+5+K,+6+K,+7+N", 0x4a000019, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
522 {"vmulz", "+5+K,+6+K,+7+N", 0x4a00001a, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
523 {"vmula", "+m+K,+6+K,+7+K", 0x4a0002be, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
524 {"vmulai", "+m+K,+6+K,+y", 0x4a0001fe, 0xfe1f07ff, CP
, VU0CH
, VU0
, 0, 0 },
525 {"vmulaq", "+m+K,+6+K,+q", 0x4a0001fc, 0xfe1f07ff, CP
, VU0CH
, VU0
, 0, 0 },
526 {"vmulaw", "+m+K,+6+K,+7+N", 0x4a0001bf, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
527 {"vmulax", "+m+K,+6+K,+7+N", 0x4a0001bc, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
528 {"vmulay", "+m+K,+6+K,+7+N", 0x4a0001bd, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
529 {"vmulaz", "+m+K,+6+K,+7+N", 0x4a0001be, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
530 {"vnop", "", 0x4a0002ff, 0xffffffff, CP
, 0, VU0
, 0, 0 },
531 {"vopmula.xyz", "+m+K,+6+K,+7+K", 0x4bc002fe, 0xffe007ff, CP
, 0, VU0
, 0, 0 },
532 {"vopmula", "+m+K,+6+K,+7+K", 0x4bc002fe, 0xffe007ff, CP
, 0, VU0
, 0, 0 },
533 {"vopmsub.xyz", "+5+K,+6+K,+7+K", 0x4bc0002e, 0xffe0003f, CP
, 0, VU0
, 0, 0 },
534 {"vopmsub", "+5+K,+6+K,+7+K", 0x4bc0002e, 0xffe0003f, CP
, 0, VU0
, 0, 0 },
535 {"vrget", "+7+K,+r", 0x4a00043d, 0xfe00ffff, CP
, VU0CH
, VU0
, 0, 0 },
536 {"vrinit", "+r,+6+L", 0x4a00043e, 0xff9f07ff, CP
, 0, VU0
, 0, 0 },
537 {"vrnext", "+7+K,+r", 0x4a00043c, 0xfe00ffff, CP
, VU0CH
, VU0
, 0, 0 },
538 {"vrsqrt", "+q,+6+L,+7+M", 0x4a0003be, 0xfe0007ff, CP
, 0, VU0
, 0, 0 },
539 {"vrxor", "+r,+6+L", 0x4a00043f, 0xff9f07ff, CP
, 0, VU0
, 0, 0 },
540 {"vsqd", "+6+K,(#-+0)", 0x4a00037f, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
541 {"vsqi", "+6+K,(+0#+)", 0x4a00037d, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
542 {"vsqrt", "+q,+7+M", 0x4a2003bd, 0xfe60ffff, CP
, 0, VU0
, 0, 0 },
543 {"vsub", "+5+K,+6+K,+7+K", 0x4a00002c, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
544 {"vsubi", "+5+K,+6+K,+y", 0x4a000026, 0xfe1f003f, CP
, VU0CH
, VU0
, 0, 0 },
545 {"vsubq", "+5+K,+6+K,+q", 0x4a000024, 0xfe1f003f, CP
, VU0CH
, VU0
, 0, 0 },
546 {"vsubw", "+5+K,+6+K,+7+N", 0x4a000007, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
547 {"vsubx", "+5+K,+6+K,+7+N", 0x4a000004, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
548 {"vsuby", "+5+K,+6+K,+7+N", 0x4a000005, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
549 {"vsubz", "+5+K,+6+K,+7+N", 0x4a000006, 0xfe00003f, CP
, VU0CH
, VU0
, 0, 0 },
550 {"vsuba", "+m+K,+6+K,+7+K", 0x4a0002fc, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
551 {"vsubai", "+m+K,+6+K,+y", 0x4a00027e, 0xfe1f07ff, CP
, VU0CH
, VU0
, 0, 0 },
552 {"vsubaq", "+m+K,+6+K,+q", 0x4a00027c, 0xfe1f07ff, CP
, VU0CH
, VU0
, 0, 0 },
553 {"vsubaw", "+m+K,+6+K,+7+N", 0x4a00007f, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
554 {"vsubax", "+m+K,+6+K,+7+N", 0x4a00007c, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
555 {"vsubay", "+m+K,+6+K,+7+N", 0x4a00007d, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
556 {"vsubaz", "+m+K,+6+K,+7+N", 0x4a00007e, 0xfe0007ff, CP
, VU0CH
, VU0
, 0, 0 },
557 {"vwaitq", "", 0x4a0003bf, 0xffffffff, CP
, 0, VU0
, 0, 0 },
559 {"abs", "d,v", 0, (int) M_ABS
, INSN_MACRO
, 0, I1
, 0, 0 },
560 {"abs.s", "D,V", 0x46000005, 0xffff003f, WR_1
|RD_2
|FP_S
, 0, I1
, 0, 0 },
561 {"abs.d", "D,V", 0x46200005, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, I1
, 0, SF
},
562 {"abs.ps", "D,V", 0x46c00005, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, I5_33
|IL2F
, 0, 0 },
563 {"abs.ps", "D,V", 0x45600005, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, IL2E
, 0, 0 },
564 {"aclr", "\\,~(b)", 0x04070000, 0xfc1f8000, RD_3
|SM
|NODS
, 0, 0, MC
, 0 },
565 {"aclr", "\\,A(b)", 0, (int) M_ACLR_AB
, INSN_MACRO
, 0, 0, MC
, 0 },
566 {"add", "d,v,t", 0x00000020, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I1
, 0, 0 },
567 {"add", "t,r,I", 0, (int) M_ADD_I
, INSN_MACRO
, 0, I1
, 0, 0 },
568 {"add", "D,S,T", 0x45c00000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, IL2E
, 0, 0 },
569 {"add", "D,S,T", 0x4b40000c, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, IL2F
|IL3A
, 0, 0 },
570 {"add.s", "D,V,T", 0x46000000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, I1
, 0, 0 },
571 {"add.d", "D,V,T", 0x46200000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, I1
, 0, SF
},
572 {"add.ob", "X,Y,Q", 0x7800000b, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, MX
, 0 },
573 {"add.ob", "D,S,Q", 0x4800000b, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, N54
, 0, 0 },
574 {"add.ps", "D,V,T", 0x46c00000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, I5_33
|IL2F
, 0, 0 },
575 {"add.ps", "D,V,T", 0x45600000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
576 {"add.qh", "X,Y,Q", 0x7820000b, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, MX
, 0 },
577 {"adda.ob", "Y,Q", 0x78000037, 0xfc2007ff, RD_1
|RD_2
|FP_D
, WR_MACC
, SB1
, MX
, 0 },
578 {"adda.qh", "Y,Q", 0x78200037, 0xfc2007ff, RD_1
|RD_2
|FP_D
, WR_MACC
, 0, MX
, 0 },
579 {"adda.s", "S,T", 0x46000018, 0xffe007ff, RD_1
|RD_2
|FP_S
, 0, EE
, 0, 0 },
580 {"addi", "t,r,j", 0x20000000, 0xfc000000, WR_1
|RD_2
, 0, I1
, 0, 0 },
581 {"addiu", "t,r,j", 0x24000000, 0xfc000000, WR_1
|RD_2
, 0, I1
, 0, 0 },
582 {"addl.ob", "Y,Q", 0x78000437, 0xfc2007ff, RD_1
|RD_2
|FP_D
, WR_MACC
, SB1
, MX
, 0 },
583 {"addl.qh", "Y,Q", 0x78200437, 0xfc2007ff, RD_1
|RD_2
|FP_D
, WR_MACC
, 0, MX
, 0 },
584 {"addr.ps", "D,S,T", 0x46c00018, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, M3D
, 0 },
585 {"addu", "d,v,t", 0x00000021, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I1
, 0, 0 },
586 {"addu", "t,r,I", 0, (int) M_ADDU_I
, INSN_MACRO
, 0, I1
, 0, 0 },
587 {"addu", "D,S,T", 0x45800000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, IL2E
, 0, 0 },
588 {"addu", "D,S,T", 0x4b00000c, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, IL2F
|IL3A
, 0, 0 },
589 {"alni.ob", "X,Y,Z,O", 0x78000018, 0xff00003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, MX
, 0 },
590 {"alni.ob", "D,S,T,%", 0x48000018, 0xff00003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, N54
, 0, 0 },
591 {"alni.qh", "X,Y,Z,O", 0x7800001a, 0xff00003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, MX
, 0 },
592 {"alnv.ps", "D,V,T,s", 0x4c00001e, 0xfc00003f, WR_1
|RD_2
|RD_3
|RD_4
|FP_D
, 0, I5_33
, 0, 0 },
593 {"alnv.ob", "X,Y,Z,s", 0x78000019, 0xfc00003f, WR_1
|RD_2
|RD_3
|RD_4
|FP_D
, 0, SB1
, MX
, 0 },
594 {"alnv.qh", "X,Y,Z,s", 0x7800001b, 0xfc00003f, WR_1
|RD_2
|RD_3
|RD_4
|FP_D
, 0, 0, MX
, 0 },
595 {"and", "d,v,t", 0x00000024, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I1
, 0, 0 },
596 {"and", "t,r,I", 0, (int) M_AND_I
, INSN_MACRO
, 0, I1
, 0, 0 },
597 {"and", "D,S,T", 0x47c00002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
598 {"and", "D,S,T", 0x4bc00002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
599 {"and.ob", "X,Y,Q", 0x7800000c, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, MX
, 0 },
600 {"and.ob", "D,S,Q", 0x4800000c, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, N54
, 0, 0 },
601 {"and.qh", "X,Y,Q", 0x7820000c, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, MX
, 0 },
602 {"andi", "t,r,i", 0x30000000, 0xfc000000, WR_1
|RD_2
, 0, I1
, 0, 0 },
603 {"aset", "\\,~(b)", 0x04078000, 0xfc1f8000, RD_3
|SM
|NODS
, 0, 0, MC
, 0 },
604 {"aset", "\\,A(b)", 0, (int) M_ASET_AB
, INSN_MACRO
, 0, 0, MC
, 0 },
605 {"baddu", "d,v,t", 0x70000028, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IOCT
, 0, 0 },
606 /* b is at the top of the table. */
607 /* bal is at the top of the table. */
608 {"bbit032", "s,+x,p", 0xd8000000, 0xfc000000, RD_1
|CBD
, 0, IOCT
, 0, 0 },
609 {"bbit0", "s,+X,p", 0xd8000000, 0xfc000000, RD_1
|CBD
, 0, IOCT
, 0, 0 }, /* bbit032 */
610 {"bbit0", "s,+x,p", 0xc8000000, 0xfc000000, RD_1
|CBD
, 0, IOCT
, 0, 0 },
611 {"bbit132", "s,+x,p", 0xf8000000, 0xfc000000, RD_1
|CBD
, 0, IOCT
, 0, 0 },
612 {"bbit1", "s,+X,p", 0xf8000000, 0xfc000000, RD_1
|CBD
, 0, IOCT
, 0, 0 }, /* bbit132 */
613 {"bbit1", "s,+x,p", 0xe8000000, 0xfc000000, RD_1
|CBD
, 0, IOCT
, 0, 0 },
614 /* bc0[tf]l? are at the bottom of the table. */
615 {"bc1any2f", "N,p", 0x45200000, 0xffe30000, RD_CC
|CBD
|FP_S
, 0, 0, M3D
, 0 },
616 {"bc1any2t", "N,p", 0x45210000, 0xffe30000, RD_CC
|CBD
|FP_S
, 0, 0, M3D
, 0 },
617 {"bc1any4f", "N,p", 0x45400000, 0xffe30000, RD_CC
|CBD
|FP_S
, 0, 0, M3D
, 0 },
618 {"bc1any4t", "N,p", 0x45410000, 0xffe30000, RD_CC
|CBD
|FP_S
, 0, 0, M3D
, 0 },
619 {"bc1f", "p", 0x45000000, 0xffff0000, RD_CC
|CBD
|FP_S
, 0, I1
, 0, 0 },
620 {"bc1f", "N,p", 0x45000000, 0xffe30000, RD_CC
|CBD
|FP_S
, 0, I4_32
, 0, 0 },
621 {"bc1fl", "p", 0x45020000, 0xffff0000, RD_CC
|CBL
|FP_S
, 0, I2
|T3
, 0, 0 },
622 {"bc1fl", "N,p", 0x45020000, 0xffe30000, RD_CC
|CBL
|FP_S
, 0, I4_32
, 0, 0 },
623 {"bc1t", "p", 0x45010000, 0xffff0000, RD_CC
|CBD
|FP_S
, 0, I1
, 0, 0 },
624 {"bc1t", "N,p", 0x45010000, 0xffe30000, RD_CC
|CBD
|FP_S
, 0, I4_32
, 0, 0 },
625 {"bc1tl", "p", 0x45030000, 0xffff0000, RD_CC
|CBL
|FP_S
, 0, I2
|T3
, 0, 0 },
626 {"bc1tl", "N,p", 0x45030000, 0xffe30000, RD_CC
|CBL
|FP_S
, 0, I4_32
, 0, 0 },
627 /* bc2* are at the bottom of the table. */
628 /* bc3* are at the bottom of the table. */
629 {"beqz", "s,p", 0x10000000, 0xfc1f0000, RD_1
|CBD
, 0, I1
, 0, 0 },
630 {"beqzl", "s,p", 0x50000000, 0xfc1f0000, RD_1
|CBL
, 0, I2
|T3
, 0, 0 },
631 {"beq", "s,t,p", 0x10000000, 0xfc000000, RD_1
|RD_2
|CBD
, 0, I1
, 0, 0 },
632 {"beq", "s,I,p", 0, (int) M_BEQ_I
, INSN_MACRO
, 0, I1
, 0, 0 },
633 {"beql", "s,t,p", 0x50000000, 0xfc000000, RD_1
|RD_2
|CBL
, 0, I2
|T3
, 0, 0 },
634 {"beql", "s,I,p", 0, (int) M_BEQL_I
, INSN_MACRO
, 0, I2
|T3
, 0, 0 },
635 {"bge", "s,t,p", 0, (int) M_BGE
, INSN_MACRO
, 0, I1
, 0, 0 },
636 {"bge", "s,I,p", 0, (int) M_BGE_I
, INSN_MACRO
, 0, I1
, 0, 0 },
637 {"bgel", "s,t,p", 0, (int) M_BGEL
, INSN_MACRO
, 0, I2
|T3
, 0, 0 },
638 {"bgel", "s,I,p", 0, (int) M_BGEL_I
, INSN_MACRO
, 0, I2
|T3
, 0, 0 },
639 {"bgeu", "s,t,p", 0, (int) M_BGEU
, INSN_MACRO
, 0, I1
, 0, 0 },
640 {"bgeu", "s,I,p", 0, (int) M_BGEU_I
, INSN_MACRO
, 0, I1
, 0, 0 },
641 {"bgeul", "s,t,p", 0, (int) M_BGEUL
, INSN_MACRO
, 0, I2
|T3
, 0, 0 },
642 {"bgeul", "s,I,p", 0, (int) M_BGEUL_I
, INSN_MACRO
, 0, I2
|T3
, 0, 0 },
643 {"bgez", "s,p", 0x04010000, 0xfc1f0000, RD_1
|CBD
, 0, I1
, 0, 0 },
644 {"bgezl", "s,p", 0x04030000, 0xfc1f0000, RD_1
|CBL
, 0, I2
|T3
, 0, 0 },
645 {"bgezal", "s,p", 0x04110000, 0xfc1f0000, RD_1
|WR_31
|CBD
, 0, I1
, 0, 0 },
646 {"bgezall", "s,p", 0x04130000, 0xfc1f0000, RD_1
|WR_31
|CBL
, 0, I2
|T3
, 0, 0 },
647 {"bgt", "s,t,p", 0, (int) M_BGT
, INSN_MACRO
, 0, I1
, 0, 0 },
648 {"bgt", "s,I,p", 0, (int) M_BGT_I
, INSN_MACRO
, 0, I1
, 0, 0 },
649 {"bgtl", "s,t,p", 0, (int) M_BGTL
, INSN_MACRO
, 0, I2
|T3
, 0, 0 },
650 {"bgtl", "s,I,p", 0, (int) M_BGTL_I
, INSN_MACRO
, 0, I2
|T3
, 0, 0 },
651 {"bgtu", "s,t,p", 0, (int) M_BGTU
, INSN_MACRO
, 0, I1
, 0, 0 },
652 {"bgtu", "s,I,p", 0, (int) M_BGTU_I
, INSN_MACRO
, 0, I1
, 0, 0 },
653 {"bgtul", "s,t,p", 0, (int) M_BGTUL
, INSN_MACRO
, 0, I2
|T3
, 0, 0 },
654 {"bgtul", "s,I,p", 0, (int) M_BGTUL_I
, INSN_MACRO
, 0, I2
|T3
, 0, 0 },
655 {"bgtz", "s,p", 0x1c000000, 0xfc1f0000, RD_1
|CBD
, 0, I1
, 0, 0 },
656 {"bgtzl", "s,p", 0x5c000000, 0xfc1f0000, RD_1
|CBL
, 0, I2
|T3
, 0, 0 },
657 {"ble", "s,t,p", 0, (int) M_BLE
, INSN_MACRO
, 0, I1
, 0, 0 },
658 {"ble", "s,I,p", 0, (int) M_BLE_I
, INSN_MACRO
, 0, I1
, 0, 0 },
659 {"blel", "s,t,p", 0, (int) M_BLEL
, INSN_MACRO
, 0, I2
|T3
, 0, 0 },
660 {"blel", "s,I,p", 0, (int) M_BLEL_I
, INSN_MACRO
, 0, I2
|T3
, 0, 0 },
661 {"bleu", "s,t,p", 0, (int) M_BLEU
, INSN_MACRO
, 0, I1
, 0, 0 },
662 {"bleu", "s,I,p", 0, (int) M_BLEU_I
, INSN_MACRO
, 0, I1
, 0, 0 },
663 {"bleul", "s,t,p", 0, (int) M_BLEUL
, INSN_MACRO
, 0, I2
|T3
, 0, 0 },
664 {"bleul", "s,I,p", 0, (int) M_BLEUL_I
, INSN_MACRO
, 0, I2
|T3
, 0, 0 },
665 {"blez", "s,p", 0x18000000, 0xfc1f0000, RD_1
|CBD
, 0, I1
, 0, 0 },
666 {"blezl", "s,p", 0x58000000, 0xfc1f0000, RD_1
|CBL
, 0, I2
|T3
, 0, 0 },
667 {"blt", "s,t,p", 0, (int) M_BLT
, INSN_MACRO
, 0, I1
, 0, 0 },
668 {"blt", "s,I,p", 0, (int) M_BLT_I
, INSN_MACRO
, 0, I1
, 0, 0 },
669 {"bltl", "s,t,p", 0, (int) M_BLTL
, INSN_MACRO
, 0, I2
|T3
, 0, 0 },
670 {"bltl", "s,I,p", 0, (int) M_BLTL_I
, INSN_MACRO
, 0, I2
|T3
, 0, 0 },
671 {"bltu", "s,t,p", 0, (int) M_BLTU
, INSN_MACRO
, 0, I1
, 0, 0 },
672 {"bltu", "s,I,p", 0, (int) M_BLTU_I
, INSN_MACRO
, 0, I1
, 0, 0 },
673 {"bltul", "s,t,p", 0, (int) M_BLTUL
, INSN_MACRO
, 0, I2
|T3
, 0, 0 },
674 {"bltul", "s,I,p", 0, (int) M_BLTUL_I
, INSN_MACRO
, 0, I2
|T3
, 0, 0 },
675 {"bltz", "s,p", 0x04000000, 0xfc1f0000, RD_1
|CBD
, 0, I1
, 0, 0 },
676 {"bltzl", "s,p", 0x04020000, 0xfc1f0000, RD_1
|CBL
, 0, I2
|T3
, 0, 0 },
677 {"bltzal", "s,p", 0x04100000, 0xfc1f0000, RD_1
|WR_31
|CBD
, 0, I1
, 0, 0 },
678 {"bltzall", "s,p", 0x04120000, 0xfc1f0000, RD_1
|WR_31
|CBL
, 0, I2
|T3
, 0, 0 },
679 {"bnez", "s,p", 0x14000000, 0xfc1f0000, RD_1
|CBD
, 0, I1
, 0, 0 },
680 {"bnezl", "s,p", 0x54000000, 0xfc1f0000, RD_1
|CBL
, 0, I2
|T3
, 0, 0 },
681 {"bne", "s,t,p", 0x14000000, 0xfc000000, RD_1
|RD_2
|CBD
, 0, I1
, 0, 0 },
682 {"bne", "s,I,p", 0, (int) M_BNE_I
, INSN_MACRO
, 0, I1
, 0, 0 },
683 {"bnel", "s,t,p", 0x54000000, 0xfc000000, RD_1
|RD_2
|CBL
, 0, I2
|T3
, 0, 0 },
684 {"bnel", "s,I,p", 0, (int) M_BNEL_I
, INSN_MACRO
, 0, I2
|T3
, 0, 0 },
685 {"break", "", 0x0000000d, 0xffffffff, TRAP
, 0, I1
, 0, 0 },
686 {"break", "c", 0x0000000d, 0xfc00ffff, TRAP
, 0, I1
, 0, 0 },
687 {"break", "c,q", 0x0000000d, 0xfc00003f, TRAP
, 0, I1
, 0, 0 },
688 {"c.f.d", "S,T", 0x46200030, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I1
, 0, SF
},
689 {"c.f.d", "M,S,T", 0x46200030, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I4_32
, 0, 0 },
690 {"c.f.s", "S,T", 0x46000030, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_S
, 0, I1
, 0, 0 },
691 {"c.f.s", "M,S,T", 0x46000030, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, I4_32
, 0, 0 },
692 {"c.f.ps", "S,T", 0x46c00030, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I5_33
|IL2F
, 0, 0 },
693 {"c.f.ps", "S,T", 0x45600030, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2E
, 0, 0 },
694 {"c.f.ps", "M,S,T", 0x46c00030, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I5_33
, 0, 0 },
695 {"c.un.d", "S,T", 0x46200031, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I1
, 0, SF
},
696 {"c.un.d", "M,S,T", 0x46200031, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I4_32
, 0, 0 },
697 {"c.un.s", "S,T", 0x46000031, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_S
, 0, I1
, 0, EE
},
698 {"c.un.s", "M,S,T", 0x46000031, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, I4_32
, 0, 0 },
699 {"c.un.ps", "S,T", 0x46c00031, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I5_33
|IL2F
, 0, 0 },
700 {"c.un.ps", "S,T", 0x45600031, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2E
, 0, 0 },
701 {"c.un.ps", "M,S,T", 0x46c00031, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I5_33
, 0, 0 },
702 {"c.eq.d", "S,T", 0x46200032, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I1
, 0, SF
},
703 {"c.eq.d", "M,S,T", 0x46200032, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I4_32
, 0, 0 },
704 {"c.eq.s", "S,T", 0x46000032, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_S
, 0, I1
, 0, 0 },
705 {"c.eq.s", "M,S,T", 0x46000032, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, I4_32
, 0, 0 },
706 {"c.eq.ob", "Y,Q", 0x78000001, 0xfc2007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, SB1
, MX
, 0 },
707 {"c.eq.ob", "S,Q", 0x48000001, 0xfc2007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, N54
, 0, 0 },
708 {"c.eq.ps", "S,T", 0x46c00032, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I5_33
|IL2F
, 0, 0 },
709 {"c.eq.ps", "S,T", 0x45600032, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2E
, 0, 0 },
710 {"c.eq.ps", "M,S,T", 0x46c00032, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I5_33
, 0, 0 },
711 {"c.eq.qh", "Y,Q", 0x78200001, 0xfc2007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, 0, MX
, 0 },
712 {"c.ueq.d", "S,T", 0x46200033, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I1
, 0, SF
},
713 {"c.ueq.d", "M,S,T", 0x46200033, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I4_32
, 0, 0 },
714 {"c.ueq.s", "S,T", 0x46000033, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_S
, 0, I1
, 0, EE
},
715 {"c.ueq.s", "M,S,T", 0x46000033, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, I4_32
, 0, 0 },
716 {"c.ueq.ps", "S,T", 0x46c00033, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I5_33
|IL2F
, 0, 0 },
717 {"c.ueq.ps", "S,T", 0x45600033, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2E
, 0, 0 },
718 {"c.ueq.ps", "M,S,T", 0x46c00033, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I5_33
, 0, 0 },
719 {"c.olt.d", "S,T", 0x46200034, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I1
, 0, SF
},
720 {"c.olt.d", "M,S,T", 0x46200034, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I4_32
, 0, 0 },
721 {"c.olt.s", "S,T", 0x46000034, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_S
, 0, I1
, 0, EE
},
722 {"c.olt.s", "M,S,T", 0x46000034, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, I4_32
, 0, 0 },
723 {"c.olt.ps", "S,T", 0x46c00034, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I5_33
|IL2F
, 0, 0 },
724 {"c.olt.ps", "S,T", 0x45600034, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2E
, 0, 0 },
725 {"c.olt.ps", "M,S,T", 0x46c00034, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I5_33
, 0, 0 },
726 {"c.ult.d", "S,T", 0x46200035, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I1
, 0, SF
},
727 {"c.ult.d", "M,S,T", 0x46200035, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I4_32
, 0, 0 },
728 {"c.ult.s", "S,T", 0x46000035, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_S
, 0, I1
, 0, EE
},
729 {"c.ult.s", "M,S,T", 0x46000035, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, I4_32
, 0, 0 },
730 {"c.ult.ps", "S,T", 0x46c00035, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I5_33
|IL2F
, 0, 0 },
731 {"c.ult.ps", "S,T", 0x45600035, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2E
, 0, 0 },
732 {"c.ult.ps", "M,S,T", 0x46c00035, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I5_33
, 0, 0 },
733 {"c.ole.d", "S,T", 0x46200036, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I1
, 0, SF
},
734 {"c.ole.d", "M,S,T", 0x46200036, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I4_32
, 0, 0 },
735 {"c.ole.s", "S,T", 0x46000036, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_S
, 0, I1
, 0, EE
},
736 {"c.ole.s", "M,S,T", 0x46000036, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, I4_32
, 0, 0 },
737 {"c.ole.ps", "S,T", 0x46c00036, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I5_33
|IL2F
, 0, 0 },
738 {"c.ole.ps", "S,T", 0x45600036, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2E
, 0, 0 },
739 {"c.ole.ps", "M,S,T", 0x46c00036, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I5_33
, 0, 0 },
740 {"c.ule.d", "S,T", 0x46200037, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I1
, 0, SF
},
741 {"c.ule.d", "M,S,T", 0x46200037, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I4_32
, 0, 0 },
742 {"c.ule.s", "S,T", 0x46000037, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_S
, 0, I1
, 0, EE
},
743 {"c.ule.s", "M,S,T", 0x46000037, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, I4_32
, 0, 0 },
744 {"c.ule.ps", "S,T", 0x46c00037, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I5_33
|IL2F
, 0, 0 },
745 {"c.ule.ps", "S,T", 0x45600037, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2E
, 0, 0 },
746 {"c.ule.ps", "M,S,T", 0x46c00037, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I5_33
, 0, 0 },
747 {"c.sf.d", "S,T", 0x46200038, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I1
, 0, SF
},
748 {"c.sf.d", "M,S,T", 0x46200038, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I4_32
, 0, 0 },
749 {"c.sf.s", "S,T", 0x46000038, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_S
, 0, I1
, 0, EE
},
750 {"c.sf.s", "M,S,T", 0x46000038, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, I4_32
, 0, 0 },
751 {"c.sf.ps", "S,T", 0x46c00038, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I5_33
|IL2F
, 0, 0 },
752 {"c.sf.ps", "S,T", 0x45600038, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2E
, 0, 0 },
753 {"c.sf.ps", "M,S,T", 0x46c00038, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I5_33
, 0, 0 },
754 {"c.ngle.d", "S,T", 0x46200039, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I1
, 0, SF
},
755 {"c.ngle.d", "M,S,T", 0x46200039, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I4_32
, 0, 0 },
756 {"c.ngle.s", "S,T", 0x46000039, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_S
, 0, I1
, 0, EE
},
757 {"c.ngle.s", "M,S,T", 0x46000039, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, I4_32
, 0, 0 },
758 {"c.ngle.ps", "S,T", 0x46c00039, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I5_33
|IL2F
, 0, 0 },
759 {"c.ngle.ps", "S,T", 0x45600039, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2E
, 0, 0 },
760 {"c.ngle.ps", "M,S,T", 0x46c00039, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I5_33
, 0, 0 },
761 {"c.seq.d", "S,T", 0x4620003a, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I1
, 0, SF
},
762 {"c.seq.d", "M,S,T", 0x4620003a, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I4_32
, 0, 0 },
763 {"c.seq.s", "S,T", 0x4600003a, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_S
, 0, I1
, 0, EE
},
764 {"c.seq.s", "M,S,T", 0x4600003a, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, I4_32
, 0, 0 },
765 {"c.seq.ps", "S,T", 0x46c0003a, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I5_33
|IL2F
, 0, 0 },
766 {"c.seq.ps", "S,T", 0x4560003a, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2E
, 0, 0 },
767 {"c.seq.ps", "M,S,T", 0x46c0003a, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I5_33
, 0, 0 },
768 {"c.ngl.d", "S,T", 0x4620003b, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I1
, 0, SF
},
769 {"c.ngl.d", "M,S,T", 0x4620003b, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I4_32
, 0, 0 },
770 {"c.ngl.s", "S,T", 0x4600003b, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_S
, 0, I1
, 0, EE
},
771 {"c.ngl.s", "M,S,T", 0x4600003b, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, I4_32
, 0, 0 },
772 {"c.ngl.ps", "S,T", 0x46c0003b, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I5_33
|IL2F
, 0, 0 },
773 {"c.ngl.ps", "S,T", 0x4560003b, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2E
, 0, 0 },
774 {"c.ngl.ps", "M,S,T", 0x46c0003b, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I5_33
, 0, 0 },
775 {"c.lt.d", "S,T", 0x4620003c, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I1
, 0, SF
},
776 {"c.lt.d", "M,S,T", 0x4620003c, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I4_32
, 0, 0 },
777 {"c.lt.s", "S,T", 0x46000034, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_S
, 0, EE
, 0, 0 },
778 {"c.lt.s", "S,T", 0x4600003c, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_S
, 0, I1
, 0, EE
},
779 {"c.lt.s", "M,S,T", 0x4600003c, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, I4_32
, 0, 0 },
780 {"c.lt.ob", "Y,Q", 0x78000004, 0xfc2007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, SB1
, MX
, 0 },
781 {"c.lt.ob", "S,Q", 0x48000004, 0xfc2007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, N54
, 0, 0 },
782 {"c.lt.ps", "S,T", 0x46c0003c, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I5_33
|IL2F
, 0, 0 },
783 {"c.lt.ps", "S,T", 0x4560003c, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2E
, 0, 0 },
784 {"c.lt.ps", "M,S,T", 0x46c0003c, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I5_33
, 0, 0 },
785 {"c.lt.qh", "Y,Q", 0x78200004, 0xfc2007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, 0, MX
, 0 },
786 {"c.nge.d", "S,T", 0x4620003d, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I1
, 0, SF
},
787 {"c.nge.d", "M,S,T", 0x4620003d, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I4_32
, 0, 0 },
788 {"c.nge.s", "S,T", 0x4600003d, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_S
, 0, I1
, 0, EE
},
789 {"c.nge.s", "M,S,T", 0x4600003d, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, I4_32
, 0, 0 },
790 {"c.nge.ps", "S,T", 0x46c0003d, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I5_33
|IL2F
, 0, 0 },
791 {"c.nge.ps", "S,T", 0x4560003d, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2E
, 0, 0 },
792 {"c.nge.ps", "M,S,T", 0x46c0003d, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I5_33
, 0, 0 },
793 {"c.le.d", "S,T", 0x4620003e, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I1
, 0, SF
},
794 {"c.le.d", "M,S,T", 0x4620003e, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I4_32
, 0, 0 },
795 {"c.le.s", "S,T", 0x46000036, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_S
, 0, EE
, 0, 0 },
796 {"c.le.s", "S,T", 0x4600003e, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_S
, 0, I1
, 0, EE
},
797 {"c.le.s", "M,S,T", 0x4600003e, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, I4_32
, 0, 0 },
798 {"c.le.ob", "Y,Q", 0x78000005, 0xfc2007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, SB1
, MX
, 0 },
799 {"c.le.ob", "S,Q", 0x48000005, 0xfc2007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, N54
, 0, 0 },
800 {"c.le.ps", "S,T", 0x46c0003e, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I5_33
|IL2F
, 0, 0 },
801 {"c.le.ps", "S,T", 0x4560003e, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2E
, 0, 0 },
802 {"c.le.ps", "M,S,T", 0x46c0003e, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I5_33
, 0, 0 },
803 {"c.le.qh", "Y,Q", 0x78200005, 0xfc2007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, 0, MX
, 0 },
804 {"c.ngt.d", "S,T", 0x4620003f, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I1
, 0, SF
},
805 {"c.ngt.d", "M,S,T", 0x4620003f, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I4_32
, 0, 0 },
806 {"c.ngt.s", "S,T", 0x4600003f, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_S
, 0, I1
, 0, EE
},
807 {"c.ngt.s", "M,S,T", 0x4600003f, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, I4_32
, 0, 0 },
808 {"c.ngt.ps", "S,T", 0x46c0003f, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, I5_33
|IL2F
, 0, 0 },
809 {"c.ngt.ps", "S,T", 0x4560003f, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2E
, 0, 0 },
810 {"c.ngt.ps", "M,S,T", 0x46c0003f, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, I5_33
, 0, 0 },
811 {"cabs.eq.d", "M,S,T", 0x46200072, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
812 {"cabs.eq.ps", "M,S,T", 0x46c00072, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
813 {"cabs.eq.s", "M,S,T", 0x46000072, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, 0, M3D
, 0 },
814 {"cabs.f.d", "M,S,T", 0x46200070, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
815 {"cabs.f.ps", "M,S,T", 0x46c00070, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
816 {"cabs.f.s", "M,S,T", 0x46000070, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, 0, M3D
, 0 },
817 {"cabs.le.d", "M,S,T", 0x4620007e, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
818 {"cabs.le.ps", "M,S,T", 0x46c0007e, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
819 {"cabs.le.s", "M,S,T", 0x4600007e, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, 0, M3D
, 0 },
820 {"cabs.lt.d", "M,S,T", 0x4620007c, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
821 {"cabs.lt.ps", "M,S,T", 0x46c0007c, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
822 {"cabs.lt.s", "M,S,T", 0x4600007c, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, 0, M3D
, 0 },
823 {"cabs.nge.d", "M,S,T", 0x4620007d, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
824 {"cabs.nge.ps", "M,S,T", 0x46c0007d, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
825 {"cabs.nge.s", "M,S,T", 0x4600007d, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, 0, M3D
, 0 },
826 {"cabs.ngl.d", "M,S,T", 0x4620007b, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
827 {"cabs.ngl.ps", "M,S,T", 0x46c0007b, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
828 {"cabs.ngl.s", "M,S,T", 0x4600007b, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, 0, M3D
, 0 },
829 {"cabs.ngle.d", "M,S,T", 0x46200079, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
830 {"cabs.ngle.ps", "M,S,T", 0x46c00079, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
831 {"cabs.ngle.s", "M,S,T", 0x46000079, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, 0, M3D
, 0 },
832 {"cabs.ngt.d", "M,S,T", 0x4620007f, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
833 {"cabs.ngt.ps", "M,S,T", 0x46c0007f, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
834 {"cabs.ngt.s", "M,S,T", 0x4600007f, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, 0, M3D
, 0 },
835 {"cabs.ole.d", "M,S,T", 0x46200076, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
836 {"cabs.ole.ps", "M,S,T", 0x46c00076, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
837 {"cabs.ole.s", "M,S,T", 0x46000076, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, 0, M3D
, 0 },
838 {"cabs.olt.d", "M,S,T", 0x46200074, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
839 {"cabs.olt.ps", "M,S,T", 0x46c00074, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
840 {"cabs.olt.s", "M,S,T", 0x46000074, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, 0, M3D
, 0 },
841 {"cabs.seq.d", "M,S,T", 0x4620007a, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
842 {"cabs.seq.ps", "M,S,T", 0x46c0007a, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
843 {"cabs.seq.s", "M,S,T", 0x4600007a, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, 0, M3D
, 0 },
844 {"cabs.sf.d", "M,S,T", 0x46200078, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
845 {"cabs.sf.ps", "M,S,T", 0x46c00078, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
846 {"cabs.sf.s", "M,S,T", 0x46000078, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, 0, M3D
, 0 },
847 {"cabs.ueq.d", "M,S,T", 0x46200073, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
848 {"cabs.ueq.ps", "M,S,T", 0x46c00073, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
849 {"cabs.ueq.s", "M,S,T", 0x46000073, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, 0, M3D
, 0 },
850 {"cabs.ule.d", "M,S,T", 0x46200077, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
851 {"cabs.ule.ps", "M,S,T", 0x46c00077, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
852 {"cabs.ule.s", "M,S,T", 0x46000077, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, 0, M3D
, 0 },
853 {"cabs.ult.d", "M,S,T", 0x46200075, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
854 {"cabs.ult.ps", "M,S,T", 0x46c00075, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
855 {"cabs.ult.s", "M,S,T", 0x46000075, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, 0, M3D
, 0 },
856 {"cabs.un.d", "M,S,T", 0x46200071, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
857 {"cabs.un.ps", "M,S,T", 0x46c00071, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_D
, 0, 0, M3D
, 0 },
858 {"cabs.un.s", "M,S,T", 0x46000071, 0xffe000ff, RD_2
|RD_3
|WR_CC
|FP_S
, 0, 0, M3D
, 0 },
859 /* CW4010 instructions which are aliases for the cache instruction. */
860 {"flushi", "", 0xbc010000, 0xffffffff, 0, 0, L1
, 0, 0 },
861 {"flushd", "", 0xbc020000, 0xffffffff, 0, 0, L1
, 0, 0 },
862 {"flushid", "", 0xbc030000, 0xffffffff, 0, 0, L1
, 0, 0 },
863 {"wb", "o(b)", 0xbc040000, 0xfc1f0000, RD_2
|SM
, 0, L1
, 0, 0 },
864 {"cache", "k,o(b)", 0xbc000000, 0xfc000000, RD_3
, 0, I3_32
|T3
, 0, 0},
865 {"cache", "k,A(b)", 0, (int) M_CACHE_AB
, INSN_MACRO
, 0, I3_32
|T3
, 0, 0},
866 {"ceil.l.d", "D,S", 0x4620000a, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, I3_33
, 0, 0 },
867 {"ceil.l.s", "D,S", 0x4600000a, 0xffff003f, WR_1
|RD_2
|FP_S
|FP_D
, 0, I3_33
, 0, 0 },
868 {"ceil.w.d", "D,S", 0x4620000e, 0xffff003f, WR_1
|RD_2
|FP_S
|FP_D
, 0, I2
, 0, SF
},
869 {"ceil.w.s", "D,S", 0x4600000e, 0xffff003f, WR_1
|RD_2
|FP_S
, 0, I2
, 0, EE
},
870 {"cfc0", "t,G", 0x40400000, 0xffe007ff, WR_1
|RD_C0
|LCD
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
},
871 {"cfc1", "t,G", 0x44400000, 0xffe007ff, WR_1
|RD_C1
|LCD
|FP_S
, 0, I1
, 0, 0 },
872 {"cfc1", "t,S", 0x44400000, 0xffe007ff, WR_1
|RD_C1
|LCD
|FP_S
, 0, I1
, 0, 0 },
873 /* cfc2 is at the bottom of the table. */
874 /* cfc3 is at the bottom of the table. */
875 {"cftc1", "d,E", 0x41000023, 0xffe007ff, WR_1
|RD_C1
|TRAP
|LCD
|FP_S
, 0, 0, MT32
, 0 },
876 {"cftc1", "d,T", 0x41000023, 0xffe007ff, WR_1
|RD_C1
|TRAP
|LCD
|FP_S
, 0, 0, MT32
, 0 },
877 {"cftc2", "d,E", 0x41000025, 0xffe007ff, WR_1
|RD_C2
|TRAP
|LCD
, 0, 0, MT32
, IOCT
|IOCTP
|IOCT2
},
878 {"cins32", "t,r,+p,+s", 0x70000033, 0xfc00003f, WR_1
|RD_2
, 0, IOCT
, 0, 0 },
879 {"cins", "t,r,+P,+S", 0x70000033, 0xfc00003f, WR_1
|RD_2
, 0, IOCT
, 0, 0 }, /* cins32 */
880 {"cins", "t,r,+p,+S", 0x70000032, 0xfc00003f, WR_1
|RD_2
, 0, IOCT
, 0, 0 },
881 {"clo", "U,s", 0x70000021, 0xfc0007ff, WR_1
|RD_2
, 0, I32
|N55
, 0, 0 },
882 {"clz", "U,s", 0x70000020, 0xfc0007ff, WR_1
|RD_2
, 0, I32
|N55
, 0, 0 },
883 {"ctc0", "t,G", 0x40c00000, 0xffe007ff, RD_1
|WR_CC
|COD
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
},
884 {"ctc1", "t,G", 0x44c00000, 0xffe007ff, RD_1
|WR_CC
|COD
|FP_S
, 0, I1
, 0, 0 },
885 {"ctc1", "t,S", 0x44c00000, 0xffe007ff, RD_1
|WR_CC
|COD
|FP_S
, 0, I1
, 0, 0 },
886 /* ctc2 is at the bottom of the table. */
887 /* ctc3 is at the bottom of the table. */
888 {"cttc1", "t,g", 0x41800023, 0xffe007ff, RD_1
|WR_CC
|TRAP
|COD
|FP_S
, 0, 0, MT32
, 0 },
889 {"cttc1", "t,S", 0x41800023, 0xffe007ff, RD_1
|WR_CC
|TRAP
|COD
|FP_S
, 0, 0, MT32
, 0 },
890 {"cttc2", "t,g", 0x41800025, 0xffe007ff, RD_1
|WR_CC
|TRAP
|COD
, 0, 0, MT32
, IOCT
|IOCTP
|IOCT2
},
891 {"cvt.d.l", "D,S", 0x46a00021, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, I3_33
, 0, 0 },
892 {"cvt.d.s", "D,S", 0x46000021, 0xffff003f, WR_1
|RD_2
|FP_S
|FP_D
, 0, I1
, 0, SF
},
893 {"cvt.d.w", "D,S", 0x46800021, 0xffff003f, WR_1
|RD_2
|FP_S
|FP_D
, 0, I1
, 0, SF
},
894 {"cvt.l.d", "D,S", 0x46200025, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, I3_33
, 0, 0 },
895 {"cvt.l.s", "D,S", 0x46000025, 0xffff003f, WR_1
|RD_2
|FP_S
|FP_D
, 0, I3_33
, 0, 0 },
896 {"cvt.s.l", "D,S", 0x46a00020, 0xffff003f, WR_1
|RD_2
|FP_S
|FP_D
, 0, I3_33
, 0, 0 },
897 {"cvt.s.d", "D,S", 0x46200020, 0xffff003f, WR_1
|RD_2
|FP_S
|FP_D
, 0, I1
, 0, SF
},
898 {"cvt.s.w", "D,S", 0x46800020, 0xffff003f, WR_1
|RD_2
|FP_S
, 0, I1
, 0, 0 },
899 {"cvt.s.pl", "D,S", 0x46c00028, 0xffff003f, WR_1
|RD_2
|FP_S
|FP_D
, 0, I5_33
, 0, 0 },
900 {"cvt.s.pu", "D,S", 0x46c00020, 0xffff003f, WR_1
|RD_2
|FP_S
|FP_D
, 0, I5_33
, 0, 0 },
901 {"cvt.w.d", "D,S", 0x46200024, 0xffff003f, WR_1
|RD_2
|FP_S
|FP_D
, 0, I1
, 0, SF
},
902 {"cvt.w.s", "D,S", 0x46000024, 0xffff003f, WR_1
|RD_2
|FP_S
, 0, I1
, 0, EE
},
903 {"cvt.ps.pw", "D,S", 0x46800026, 0xffff003f, WR_1
|RD_2
|FP_S
|FP_D
, 0, 0, M3D
, 0 },
904 {"cvt.ps.s", "D,V,T", 0x46000026, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
|FP_D
, 0, I5_33
, 0, 0 },
905 {"cvt.pw.ps", "D,S", 0x46c00024, 0xffff003f, WR_1
|RD_2
|FP_S
|FP_D
, 0, 0, M3D
, 0 },
906 {"dabs", "d,v", 0, (int) M_DABS
, INSN_MACRO
, 0, I3
, 0, 0 },
907 {"dadd", "d,v,t", 0x0000002c, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I3
, 0, 0 },
908 {"dadd", "t,r,I", 0, (int) M_DADD_I
, INSN_MACRO
, 0, I3
, 0, 0 },
909 {"dadd", "D,S,T", 0x45e00000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
910 {"dadd", "D,S,T", 0x4b60000c, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
911 {"daddi", "t,r,j", 0x60000000, 0xfc000000, WR_1
|RD_2
, 0, I3
, 0, 0 },
912 {"daddiu", "t,r,j", 0x64000000, 0xfc000000, WR_1
|RD_2
, 0, I3
, 0, 0 },
913 {"daddu", "d,v,t", 0x0000002d, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I3
, 0, 0 },
914 {"daddu", "t,r,I", 0, (int) M_DADDU_I
, INSN_MACRO
, 0, I3
, 0, 0 },
915 {"daddwc", "d,s,t", 0x70000038, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_C0
|RD_C0
, 0, XLR
, 0, 0 },
916 {"dbreak", "", 0x7000003f, 0xffffffff, 0, 0, N5
, 0, 0 },
917 {"dclo", "U,s", 0x70000025, 0xfc0007ff, WR_1
|RD_2
, 0, I64
|N55
, 0, 0 },
918 {"dclz", "U,s", 0x70000024, 0xfc0007ff, WR_1
|RD_2
, 0, I64
|N55
, 0, 0 },
919 /* dctr and dctw are used on the r5000. */
920 {"dctr", "o(b)", 0xbc050000, 0xfc1f0000, RD_2
, 0, I3
, 0, 0 },
921 {"dctw", "o(b)", 0xbc090000, 0xfc1f0000, RD_2
, 0, I3
, 0, 0 },
922 {"deret", "", 0x4200001f, 0xffffffff, NODS
, 0, I32
|G2
, 0, 0 },
923 {"dext", "t,r,I,+I", 0, (int) M_DEXT
, INSN_MACRO
, 0, I65
, 0, 0 },
924 {"dext", "t,r,+A,+C", 0x7c000003, 0xfc00003f, WR_1
|RD_2
, 0, I65
, 0, 0 },
925 {"dextm", "t,r,+A,+G", 0x7c000001, 0xfc00003f, WR_1
|RD_2
, 0, I65
, 0, 0 },
926 {"dextu", "t,r,+E,+H", 0x7c000002, 0xfc00003f, WR_1
|RD_2
, 0, I65
, 0, 0 },
927 /* For ddiv, see the comments about div. */
928 {"ddiv", "z,s,t", 0x0000001e, 0xfc00ffff, RD_2
|RD_3
|WR_HILO
, 0, I3
, 0, M32
},
929 {"ddiv", "d,v,t", 0, (int) M_DDIV_3
, INSN_MACRO
, 0, I3
, 0, M32
},
930 {"ddiv", "d,v,I", 0, (int) M_DDIV_3I
, INSN_MACRO
, 0, I3
, 0, M32
},
931 /* For ddivu, see the comments about div. */
932 {"ddivu", "z,s,t", 0x0000001f, 0xfc00ffff, RD_2
|RD_3
|WR_HILO
, 0, I3
, 0, M32
},
933 {"ddivu", "d,v,t", 0, (int) M_DDIVU_3
, INSN_MACRO
, 0, I3
, 0, M32
},
934 {"ddivu", "d,v,I", 0, (int) M_DDIVU_3I
, INSN_MACRO
, 0, I3
, 0, M32
},
935 {"di", "", 0x42000039, 0xffffffff, WR_C0
, 0, EE
, 0, 0 },
936 {"di", "", 0x41606000, 0xffffffff, WR_C0
, 0, I33
, 0, 0 },
937 {"di", "t", 0x41606000, 0xffe0ffff, WR_1
|WR_C0
, 0, I33
, 0, 0 },
938 {"dins", "t,r,I,+I", 0, (int) M_DINS
, INSN_MACRO
, 0, I65
, 0, 0 },
939 {"dins", "t,r,+A,+B", 0x7c000007, 0xfc00003f, WR_1
|RD_2
, 0, I65
, 0, 0 },
940 {"dinsm", "t,r,+A,+F", 0x7c000005, 0xfc00003f, WR_1
|RD_2
, 0, I65
, 0, 0 },
941 {"dinsu", "t,r,+E,+F", 0x7c000006, 0xfc00003f, WR_1
|RD_2
, 0, I65
, 0, 0 },
942 /* The MIPS assembler treats the div opcode with two operands as
943 though the first operand appeared twice (the first operand is both
944 a source and a destination). To get the div machine instruction,
945 you must use an explicit destination of $0. */
946 {"div", "z,s,t", 0x0000001a, 0xfc00ffff, RD_2
|RD_3
|WR_HILO
, 0, I1
, 0, 0 },
947 {"div", "z,t", 0x0000001a, 0xffe0ffff, RD_2
|WR_HILO
, 0, I1
, 0, 0 },
948 {"div", "d,v,t", 0, (int) M_DIV_3
, INSN_MACRO
, 0, I1
, 0, 0 },
949 {"div", "d,v,I", 0, (int) M_DIV_3I
, INSN_MACRO
, 0, I1
, 0, 0 },
950 {"div1", "z,s,t", 0x7000001a, 0xfc00ffff, RD_2
|RD_3
|WR_HILO
, 0, EE
, 0, 0 },
951 {"div1", "z,t", 0x7000001a, 0xffe0ffff, RD_2
|WR_HILO
, 0, EE
, 0, 0 },
952 {"div.d", "D,V,T", 0x46200003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, I1
, 0, SF
},
953 {"div.s", "D,V,T", 0x46000003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, I1
, 0, 0 },
954 {"div.ps", "D,V,T", 0x46c00003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, 0, 0 },
955 /* For divu, see the comments about div. */
956 {"divu", "z,s,t", 0x0000001b, 0xfc00ffff, RD_2
|RD_3
|WR_HILO
, 0, I1
, 0, 0 },
957 {"divu", "z,t", 0x0000001b, 0xffe0ffff, RD_2
|WR_HILO
, 0, I1
, 0, 0 },
958 {"divu", "d,v,t", 0, (int) M_DIVU_3
, INSN_MACRO
, 0, I1
, 0, 0 },
959 {"divu", "d,v,I", 0, (int) M_DIVU_3I
, INSN_MACRO
, 0, I1
, 0, 0 },
960 {"divu1", "z,s,t", 0x7000001b, 0xfc00ffff, RD_2
|RD_3
|WR_HILO
, 0, EE
, 0, 0 },
961 {"divu1", "z,t", 0x7000001b, 0xffe0ffff, RD_2
|WR_HILO
, 0, EE
, 0, 0 },
962 {"dla", "t,A(b)", 0, (int) M_DLA_AB
, INSN_MACRO
, 0, I3
, 0, 0 },
963 {"dlca", "t,A(b)", 0, (int) M_DLCA_AB
, INSN_MACRO
, 0, I3
, 0, 0 },
964 {"dli", "t,j", 0x24000000, 0xffe00000, WR_1
, 0, I3
, 0, 0 }, /* addiu */
965 {"dli", "t,i", 0x34000000, 0xffe00000, WR_1
, 0, I3
, 0, 0 }, /* ori */
966 {"dli", "t,I", 0, (int) M_DLI
, INSN_MACRO
, 0, I3
, 0, 0 },
967 {"dmacc", "d,s,t", 0x00000029, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_LO
, 0, N412
, 0, 0 },
968 {"dmacchi", "d,s,t", 0x00000229, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_LO
, 0, N412
, 0, 0 },
969 {"dmacchis", "d,s,t", 0x00000629, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_LO
, 0, N412
, 0, 0 },
970 {"dmacchiu", "d,s,t", 0x00000269, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_LO
, 0, N412
, 0, 0 },
971 {"dmacchius", "d,s,t", 0x00000669, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_LO
, 0, N412
, 0, 0 },
972 {"dmaccs", "d,s,t", 0x00000429, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_LO
, 0, N412
, 0, 0 },
973 {"dmaccu", "d,s,t", 0x00000069, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_LO
, 0, N412
, 0, 0 },
974 {"dmaccus", "d,s,t", 0x00000469, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_LO
, 0, N412
, 0, 0 },
975 {"dmadd16", "s,t", 0x00000029, 0xfc00ffff, RD_1
|RD_2
|MOD_LO
, 0, N411
, 0, 0 },
976 {"dmfc0", "t,G", 0x40200000, 0xffe007ff, WR_1
|RD_C0
|LCD
, 0, I3
, 0, EE
},
977 {"dmfc0", "t,G,H", 0x40200000, 0xffe007f8, WR_1
|RD_C0
|LCD
, 0, I64
, 0, 0 },
978 {"dmfgc0", "t,G", 0x40600100, 0xffe007ff, WR_1
|RD_C0
|LCD
, 0, 0, IVIRT64
, 0 },
979 {"dmfgc0", "t,G,H", 0x40600100, 0xffe007f8, WR_1
|RD_C0
|LCD
, 0, 0, IVIRT64
, 0 },
980 {"dmt", "", 0x41600bc1, 0xffffffff, TRAP
, 0, 0, MT32
, 0 },
981 {"dmt", "t", 0x41600bc1, 0xffe0ffff, WR_1
|TRAP
, 0, 0, MT32
, 0 },
982 {"dmtc0", "t,G", 0x40a00000, 0xffe007ff, RD_1
|WR_C0
|WR_CC
|COD
, 0, I3
, 0, EE
},
983 {"dmtc0", "t,G,H", 0x40a00000, 0xffe007f8, RD_1
|WR_C0
|WR_CC
|COD
, 0, I64
, 0, 0 },
984 {"dmtgc0", "t,G", 0x40600300, 0xffe007ff, RD_1
|WR_C0
|WR_CC
|COD
, 0, 0, IVIRT64
, 0 },
985 {"dmtgc0", "t,G,H", 0x40600300, 0xffe007f8, RD_1
|WR_C0
|WR_CC
|COD
, 0, 0, IVIRT64
, 0 },
986 {"dmfc1", "t,S", 0x44200000, 0xffe007ff, WR_1
|RD_2
|LCD
|FP_D
, 0, I3
, 0, SF
},
987 {"dmfc1", "t,G", 0x44200000, 0xffe007ff, WR_1
|RD_2
|LCD
|FP_D
, 0, I3
, 0, SF
},
988 {"dmtc1", "t,S", 0x44a00000, 0xffe007ff, RD_1
|WR_2
|COD
|FP_D
, 0, I3
, 0, SF
},
989 {"dmtc1", "t,G", 0x44a00000, 0xffe007ff, RD_1
|WR_2
|COD
|FP_D
, 0, I3
, 0, SF
},
990 /* dmfc2 is at the bottom of the table. */
991 /* dmtc2 is at the bottom of the table. */
992 /* dmfc3 is at the bottom of the table. */
993 /* dmtc3 is at the bottom of the table. */
994 {"dmul", "d,v,t", 0x70000003, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, IOCT
, 0, 0 },
995 {"dmul", "d,v,t", 0, (int) M_DMUL
, INSN_MACRO
, 0, I3
, 0, M32
},
996 {"dmul", "d,v,I", 0, (int) M_DMUL_I
, INSN_MACRO
, 0, I3
, 0, M32
},
997 {"dmulo", "d,v,t", 0, (int) M_DMULO
, INSN_MACRO
, 0, I3
, 0, M32
},
998 {"dmulo", "d,v,I", 0, (int) M_DMULO_I
, INSN_MACRO
, 0, I3
, 0, M32
},
999 {"dmulou", "d,v,t", 0, (int) M_DMULOU
, INSN_MACRO
, 0, I3
, 0, M32
},
1000 {"dmulou", "d,v,I", 0, (int) M_DMULOU_I
, INSN_MACRO
, 0, I3
, 0, M32
},
1001 {"dmult", "s,t", 0x0000001c, 0xfc00ffff, RD_1
|RD_2
|WR_HILO
, 0, I3
, 0, M32
},
1002 {"dmultu", "s,t", 0x0000001d, 0xfc00ffff, RD_1
|RD_2
|WR_HILO
, 0, I3
, 0, M32
},
1003 {"dneg", "d,w", 0x0000002e, 0xffe007ff, WR_1
|RD_2
, 0, I3
, 0, 0 }, /* dsub 0 */
1004 {"dnegu", "d,w", 0x0000002f, 0xffe007ff, WR_1
|RD_2
, 0, I3
, 0, 0 }, /* dsubu 0*/
1005 {"dpop", "d,v", 0x7000002d, 0xfc1f07ff, WR_1
|RD_2
, 0, IOCT
, 0, 0 },
1006 {"drem", "z,s,t", 0x0000001e, 0xfc00ffff, RD_2
|RD_3
|WR_HILO
, 0, I3
, 0, M32
},
1007 {"drem", "d,v,t", 0, (int) M_DREM_3
, INSN_MACRO
, 0, I3
, 0, M32
},
1008 {"drem", "d,v,I", 0, (int) M_DREM_3I
, INSN_MACRO
, 0, I3
, 0, M32
},
1009 {"dremu", "z,s,t", 0x0000001f, 0xfc00ffff, RD_2
|RD_3
|WR_HILO
, 0, I3
, 0, M32
},
1010 {"dremu", "d,v,t", 0, (int) M_DREMU_3
, INSN_MACRO
, 0, I3
, 0, M32
},
1011 {"dremu", "d,v,I", 0, (int) M_DREMU_3I
, INSN_MACRO
, 0, I3
, 0, M32
},
1012 {"dret", "", 0x7000003e, 0xffffffff, 0, 0, N5
, 0, 0 },
1013 {"drol", "d,v,t", 0, (int) M_DROL
, INSN_MACRO
, 0, I3
, 0, 0 },
1014 {"drol", "d,v,I", 0, (int) M_DROL_I
, INSN_MACRO
, 0, I3
, 0, 0 },
1015 {"dror", "d,v,t", 0, (int) M_DROR
, INSN_MACRO
, 0, I3
, 0, 0 },
1016 {"dror", "d,v,I", 0, (int) M_DROR_I
, INSN_MACRO
, 0, I3
, 0, 0 },
1017 {"dror", "d,w,<", 0x0020003a, 0xffe0003f, WR_1
|RD_2
, 0, N5
|I65
, 0, 0 },
1018 {"drorv", "d,t,s", 0x00000056, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, N5
|I65
, 0, 0 },
1019 {"dror32", "d,w,<", 0x0020003e, 0xffe0003f, WR_1
|RD_2
, 0, N5
|I65
, 0, 0 },
1020 {"drotl", "d,v,t", 0, (int) M_DROL
, INSN_MACRO
, 0, I65
, 0, 0 },
1021 {"drotl", "d,v,I", 0, (int) M_DROL_I
, INSN_MACRO
, 0, I65
, 0, 0 },
1022 {"drotr", "d,v,t", 0, (int) M_DROR
, INSN_MACRO
, 0, I65
, 0, 0 },
1023 {"drotr", "d,v,I", 0, (int) M_DROR_I
, INSN_MACRO
, 0, I65
, 0, 0 },
1024 {"drotrv", "d,t,s", 0x00000056, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I65
, 0, 0 },
1025 {"drotr32", "d,w,<", 0x0020003e, 0xffe0003f, WR_1
|RD_2
, 0, I65
, 0, 0 },
1026 {"dsbh", "d,w", 0x7c0000a4, 0xffe007ff, WR_1
|RD_2
, 0, I65
, 0, 0 },
1027 {"dshd", "d,w", 0x7c000164, 0xffe007ff, WR_1
|RD_2
, 0, I65
, 0, 0 },
1028 {"dsllv", "d,t,s", 0x00000014, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I3
, 0, 0 },
1029 {"dsll32", "d,w,<", 0x0000003c, 0xffe0003f, WR_1
|RD_2
, 0, I3
, 0, 0 },
1030 {"dsll", "d,w,s", 0x00000014, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I3
, 0, 0 }, /* dsllv */
1031 {"dsll", "d,w,>", 0x0000003c, 0xffe0003f, WR_1
|RD_2
, 0, I3
, 0, 0 }, /* dsll32 */
1032 {"dsll", "d,w,<", 0x00000038, 0xffe0003f, WR_1
|RD_2
, 0, I3
, 0, 0 },
1033 {"dsll", "D,S,T", 0x45a00002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
1034 {"dsll", "D,S,T", 0x4b20000e, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
1035 {"dsrav", "d,t,s", 0x00000017, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I3
, 0, 0 },
1036 {"dsra32", "d,w,<", 0x0000003f, 0xffe0003f, WR_1
|RD_2
, 0, I3
, 0, 0 },
1037 {"dsra", "d,w,s", 0x00000017, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I3
, 0, 0 }, /* dsrav */
1038 {"dsra", "d,w,>", 0x0000003f, 0xffe0003f, WR_1
|RD_2
, 0, I3
, 0, 0 }, /* dsra32 */
1039 {"dsra", "d,w,<", 0x0000003b, 0xffe0003f, WR_1
|RD_2
, 0, I3
, 0, 0 },
1040 {"dsra", "D,S,T", 0x45e00003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
1041 {"dsra", "D,S,T", 0x4b60000f, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
1042 {"dsrlv", "d,t,s", 0x00000016, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I3
, 0, 0 },
1043 {"dsrl32", "d,w,<", 0x0000003e, 0xffe0003f, WR_1
|RD_2
, 0, I3
, 0, 0 },
1044 {"dsrl", "d,w,s", 0x00000016, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I3
, 0, 0 }, /* dsrlv */
1045 {"dsrl", "d,w,>", 0x0000003e, 0xffe0003f, WR_1
|RD_2
, 0, I3
, 0, 0 }, /* dsrl32 */
1046 {"dsrl", "d,w,<", 0x0000003a, 0xffe0003f, WR_1
|RD_2
, 0, I3
, 0, 0 },
1047 {"dsrl", "D,S,T", 0x45a00003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
1048 {"dsrl", "D,S,T", 0x4b20000f, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
1049 {"dsub", "d,v,t", 0x0000002e, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I3
, 0, 0 },
1050 {"dsub", "d,v,I", 0, (int) M_DSUB_I
, INSN_MACRO
, 0, I3
, 0, 0 },
1051 {"dsub", "D,S,T", 0x45e00001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
1052 {"dsub", "D,S,T", 0x4b60000d, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
1053 {"dsubu", "d,v,t", 0x0000002f, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I3
, 0, 0 },
1054 {"dsubu", "d,v,I", 0, (int) M_DSUBU_I
, INSN_MACRO
, 0, I3
, 0, 0 },
1055 {"dvpe", "", 0x41600001, 0xffffffff, TRAP
, 0, 0, MT32
, 0 },
1056 {"dvpe", "t", 0x41600001, 0xffe0ffff, WR_1
|TRAP
, 0, 0, MT32
, 0 },
1057 {"ei", "", 0x42000038, 0xffffffff, WR_C0
, 0, EE
, 0, 0 },
1058 {"ei", "", 0x41606020, 0xffffffff, WR_C0
, 0, I33
, 0, 0 },
1059 {"ei", "t", 0x41606020, 0xffe0ffff, WR_1
|WR_C0
, 0, I33
, 0, 0 },
1060 {"emt", "", 0x41600be1, 0xffffffff, TRAP
, 0, 0, MT32
, 0 },
1061 {"emt", "t", 0x41600be1, 0xffe0ffff, WR_1
|TRAP
, 0, 0, MT32
, 0 },
1062 {"eret", "", 0x42000018, 0xffffffff, NODS
, 0, I3_32
, 0, 0 },
1063 {"evpe", "", 0x41600021, 0xffffffff, TRAP
, 0, 0, MT32
, 0 },
1064 {"evpe", "t", 0x41600021, 0xffe0ffff, WR_1
|TRAP
, 0, 0, MT32
, 0 },
1065 {"ext", "t,r,+A,+C", 0x7c000000, 0xfc00003f, WR_1
|RD_2
, 0, I33
, 0, 0 },
1066 {"exts32", "t,r,+p,+s", 0x7000003b, 0xfc00003f, WR_1
|RD_2
, 0, IOCT
, 0, 0 },
1067 {"exts", "t,r,+P,+S", 0x7000003b, 0xfc00003f, WR_1
|RD_2
, 0, IOCT
, 0, 0 }, /* exts32 */
1068 {"exts", "t,r,+p,+S", 0x7000003a, 0xfc00003f, WR_1
|RD_2
, 0, IOCT
, 0, 0 },
1069 {"floor.l.d", "D,S", 0x4620000b, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, I3_33
, 0, 0 },
1070 {"floor.l.s", "D,S", 0x4600000b, 0xffff003f, WR_1
|RD_2
|FP_S
|FP_D
, 0, I3_33
, 0, 0 },
1071 {"floor.w.d", "D,S", 0x4620000f, 0xffff003f, WR_1
|RD_2
|FP_S
|FP_D
, 0, I2
, 0, SF
},
1072 {"floor.w.s", "D,S", 0x4600000f, 0xffff003f, WR_1
|RD_2
|FP_S
, 0, I2
, 0, 0 },
1073 {"hibernate", "", 0x42000023, 0xffffffff, 0, 0, V1
, 0, 0 },
1074 {"hypcall", "", 0x42000028, 0xffffffff, TRAP
, 0, 0, IVIRT
, 0 },
1075 {"hypcall", "+J", 0x42000028, 0xffe007ff, TRAP
, 0, 0, IVIRT
, 0 },
1076 {"ins", "t,r,+A,+B", 0x7c000004, 0xfc00003f, WR_1
|RD_2
, 0, I33
, 0, 0 },
1077 {"iret", "", 0x42000038, 0xffffffff, NODS
, 0, 0, MC
, 0 },
1078 {"jr", "s", 0x00000008, 0xfc1fffff, RD_1
|UBD
, 0, I1
, 0, 0 },
1079 /* jr.hb is officially MIPS{32,64}R2, but it works on R1 as jr with
1080 the same hazard barrier effect. */
1081 {"jr.hb", "s", 0x00000408, 0xfc1fffff, RD_1
|UBD
, 0, I32
, 0, 0 },
1082 {"j", "s", 0x00000008, 0xfc1fffff, RD_1
|UBD
, 0, I1
, 0, 0 }, /* jr */
1083 /* SVR4 PIC code requires special handling for j, so it must be a
1085 {"j", "a", 0, (int) M_J_A
, INSN_MACRO
, 0, I1
, 0, 0 },
1086 /* This form of j is used by the disassembler and internally by the
1087 assembler, but will never match user input (because the line above
1088 will match first). */
1089 {"j", "a", 0x08000000, 0xfc000000, UBD
, 0, I1
, 0, 0 },
1090 {"jalr", "s", 0x0000f809, 0xfc1fffff, RD_1
|WR_31
|UBD
, 0, I1
, 0, 0 },
1091 {"jalr", "d,s", 0x00000009, 0xfc1f07ff, WR_1
|RD_2
|UBD
, 0, I1
, 0, 0 },
1092 /* jalr.hb is officially MIPS{32,64}R2, but it works on R1 as jalr
1093 with the same hazard barrier effect. */
1094 {"jalr.hb", "s", 0x0000fc09, 0xfc1fffff, RD_1
|WR_31
|UBD
, 0, I32
, 0, 0 },
1095 {"jalr.hb", "d,s", 0x00000409, 0xfc1f07ff, WR_1
|RD_2
|UBD
, 0, I32
, 0, 0 },
1096 /* SVR4 PIC code requires special handling for jal, so it must be a
1098 {"jal", "d,s", 0, (int) M_JAL_2
, INSN_MACRO
, 0, I1
, 0, 0 },
1099 {"jal", "s", 0, (int) M_JAL_1
, INSN_MACRO
, 0, I1
, 0, 0 },
1100 {"jal", "a", 0, (int) M_JAL_A
, INSN_MACRO
, 0, I1
, 0, 0 },
1101 /* This form of jal is used by the disassembler and internally by the
1102 assembler, but will never match user input (because the line above
1103 will match first). */
1104 {"jal", "a", 0x0c000000, 0xfc000000, WR_31
|UBD
, 0, I1
, 0, 0 },
1105 {"jalx", "+i", 0x74000000, 0xfc000000, WR_31
|UBD
, 0, I1
, 0, 0 },
1106 {"la", "t,A(b)", 0, (int) M_LA_AB
, INSN_MACRO
, 0, I1
, 0, 0 },
1107 {"laa", "d,(b),t", 0x7000049f, 0xfc0007ff, WR_1
|RD_2
|RD_3
|LDD
|SM
, 0, IOCT2
, 0, 0 },
1108 {"laad", "d,(b),t", 0x700004df, 0xfc0007ff, WR_1
|RD_2
|RD_3
|LDD
|SM
, 0, IOCT2
, 0, 0 },
1109 {"lac", "d,(b)", 0x7000039f, 0xfc1f07ff, WR_1
|RD_2
|LDD
|SM
, 0, IOCT2
, 0, 0 },
1110 {"lacd", "d,(b)", 0x700003df, 0xfc1f07ff, WR_1
|RD_2
|LDD
|SM
, 0, IOCT2
, 0, 0 },
1111 {"lad", "d,(b)", 0x7000019f, 0xfc1f07ff, WR_1
|RD_2
|LDD
|SM
, 0, IOCT2
, 0, 0 },
1112 {"ladd", "d,(b)", 0x700001df, 0xfc1f07ff, WR_1
|RD_2
|LDD
|SM
, 0, IOCT2
, 0, 0 },
1113 {"lai", "d,(b)", 0x7000009f, 0xfc1f07ff, WR_1
|RD_2
|LDD
|SM
, 0, IOCT2
, 0, 0 },
1114 {"laid", "d,(b)", 0x700000df, 0xfc1f07ff, WR_1
|RD_2
|LDD
|SM
, 0, IOCT2
, 0, 0 },
1115 {"las", "d,(b)", 0x7000029f, 0xfc1f07ff, WR_1
|RD_2
|LDD
|SM
, 0, IOCT2
, 0, 0 },
1116 {"lasd", "d,(b)", 0x700002df, 0xfc1f07ff, WR_1
|RD_2
|LDD
|SM
, 0, IOCT2
, 0, 0 },
1117 {"law", "d,(b),t", 0x7000059f, 0xfc0007ff, WR_1
|RD_2
|RD_3
|LDD
|SM
, 0, IOCT2
, 0, 0 },
1118 {"lawd", "d,(b),t", 0x700005df, 0xfc0007ff, WR_1
|RD_2
|RD_3
|LDD
|SM
, 0, IOCT2
, 0, 0 },
1119 {"lb", "t,o(b)", 0x80000000, 0xfc000000, WR_1
|RD_3
|LDD
, 0, I1
, 0, 0 },
1120 {"lb", "t,A(b)", 0, (int) M_LB_AB
, INSN_MACRO
, 0, I1
, 0, 0 },
1121 {"lbu", "t,o(b)", 0x90000000, 0xfc000000, WR_1
|RD_3
|LDD
, 0, I1
, 0, 0 },
1122 {"lbu", "t,A(b)", 0, (int) M_LBU_AB
, INSN_MACRO
, 0, I1
, 0, 0 },
1123 {"lbx", "d,t(b)", 0x7c00058a, 0xfc0007ff, WR_1
|RD_2
|RD_3
|LDD
, 0, IOCT2
, 0, 0 },
1124 {"lbux", "d,t(b)", 0x7c00018a, 0xfc0007ff, WR_1
|RD_2
|RD_3
|LDD
, 0, IOCT2
, D32
, 0},
1125 {"ldx", "d,t(b)", 0x7c00020a, 0xfc0007ff, WR_1
|RD_2
|RD_3
|LDD
, 0, IOCT2
, D64
, 0},
1126 {"lhx", "d,t(b)", 0x7c00010a, 0xfc0007ff, WR_1
|RD_2
|RD_3
|LDD
, 0, IOCT2
, D32
, 0},
1127 {"lhux", "d,t(b)", 0x7c00050a, 0xfc0007ff, WR_1
|RD_2
|RD_3
|LDD
, 0, IOCT2
, 0, 0 },
1128 {"lwx", "d,t(b)", 0x7c00000a, 0xfc0007ff, WR_1
|RD_2
|RD_3
|LDD
, 0, IOCT2
, D32
, 0},
1129 {"lwux", "d,t(b)", 0x7c00040a, 0xfc0007ff, WR_1
|RD_2
|RD_3
|LDD
, 0, IOCT2
, 0, 0 },
1130 {"lca", "t,A(b)", 0, (int) M_LCA_AB
, INSN_MACRO
, 0, I1
, 0, 0 },
1131 /* The macro has to be first to handle o32 correctly. */
1132 {"ld", "t,A(b)", 0, (int) M_LD_AB
, INSN_MACRO
, 0, I1
, 0, 0 },
1133 {"ld", "t,o(b)", 0xdc000000, 0xfc000000, WR_1
|RD_3
, 0, I3
, 0, 0 },
1134 {"ldaddw", "t,b", 0x70000010, 0xfc00ffff, MOD_1
|RD_2
|SM
, 0, XLR
, 0, 0 },
1135 {"ldaddwu", "t,b", 0x70000011, 0xfc00ffff, MOD_1
|RD_2
|SM
, 0, XLR
, 0, 0 },
1136 {"ldaddd", "t,b", 0x70000012, 0xfc00ffff, MOD_1
|RD_2
|SM
, 0, XLR
, 0, 0 },
1137 {"ldc1", "T,o(b)", 0xd4000000, 0xfc000000, WR_1
|RD_3
|CLD
|FP_D
, 0, I2
, 0, SF
},
1138 {"ldc1", "E,o(b)", 0xd4000000, 0xfc000000, WR_1
|RD_3
|CLD
|FP_D
, 0, I2
, 0, SF
},
1139 {"ldc1", "T,A(b)", 0, (int) M_LDC1_AB
, INSN_MACRO
, INSN2_M_FP_D
, I2
, 0, SF
},
1140 {"ldc1", "E,A(b)", 0, (int) M_LDC1_AB
, INSN_MACRO
, INSN2_M_FP_D
, I2
, 0, SF
},
1141 {"l.d", "T,o(b)", 0xd4000000, 0xfc000000, WR_1
|RD_3
|CLD
|FP_D
, 0, I2
, 0, SF
}, /* ldc1 */
1142 {"l.d", "T,A(b)", 0, (int) M_L_DAB
, INSN_MACRO
, INSN2_M_FP_D
, I1
, 0, 0 },
1143 {"ldc2", "E,o(b)", 0xd8000000, 0xfc000000, RD_3
|WR_CC
|CLD
, 0, I2
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
1144 {"ldc2", "E,A(b)", 0, (int) M_LDC2_AB
, INSN_MACRO
, 0, I2
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
1145 {"ldc3", "E,o(b)", 0xdc000000, 0xfc000000, RD_3
|WR_CC
|CLD
, 0, I2
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
1146 {"ldc3", "E,A(b)", 0, (int) M_LDC3_AB
, INSN_MACRO
, 0, I2
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
1147 {"ldl", "t,o(b)", 0x68000000, 0xfc000000, WR_1
|RD_3
|LDD
, 0, I3
, 0, 0 },
1148 {"ldl", "t,A(b)", 0, (int) M_LDL_AB
, INSN_MACRO
, 0, I3
, 0, 0 },
1149 {"ldr", "t,o(b)", 0x6c000000, 0xfc000000, WR_1
|RD_3
|LDD
, 0, I3
, 0, 0 },
1150 {"ldr", "t,A(b)", 0, (int) M_LDR_AB
, INSN_MACRO
, 0, I3
, 0, 0 },
1151 {"ldxc1", "D,t(b)", 0x4c000001, 0xfc00f83f, WR_1
|RD_2
|RD_3
|LDD
|FP_D
, 0, I4_33
, 0, 0 },
1152 {"lh", "t,o(b)", 0x84000000, 0xfc000000, WR_1
|RD_3
|LDD
, 0, I1
, 0, 0 },
1153 {"lh", "t,A(b)", 0, (int) M_LH_AB
, INSN_MACRO
, 0, I1
, 0, 0 },
1154 {"lhu", "t,o(b)", 0x94000000, 0xfc000000, WR_1
|RD_3
|LDD
, 0, I1
, 0, 0 },
1155 {"lhu", "t,A(b)", 0, (int) M_LHU_AB
, INSN_MACRO
, 0, I1
, 0, 0 },
1156 /* li is at the start of the table. */
1157 {"li.d", "t,F", 0, (int) M_LI_D
, INSN_MACRO
, INSN2_M_FP_D
, I1
, 0, SF
},
1158 {"li.d", "T,L", 0, (int) M_LI_DD
, INSN_MACRO
, INSN2_M_FP_D
, I1
, 0, SF
},
1159 {"li.s", "t,f", 0, (int) M_LI_S
, INSN_MACRO
, INSN2_M_FP_S
, I1
, 0, 0 },
1160 {"li.s", "T,l", 0, (int) M_LI_SS
, INSN_MACRO
, INSN2_M_FP_S
, I1
, 0, 0 },
1161 {"ll", "t,o(b)", 0xc0000000, 0xfc000000, WR_1
|RD_3
|LDD
, 0, I2
, 0, EE
},
1162 {"ll", "t,A(b)", 0, (int) M_LL_AB
, INSN_MACRO
, 0, I2
, 0, EE
},
1163 {"lld", "t,o(b)", 0xd0000000, 0xfc000000, WR_1
|RD_3
|LDD
, 0, I3
, 0, EE
},
1164 {"lld", "t,A(b)", 0, (int) M_LLD_AB
, INSN_MACRO
, 0, I3
, 0, EE
},
1165 {"lq", "t,o(b)", 0x78000000, 0xfc000000, WR_1
|RD_3
, 0, MMI
, 0, 0 },
1166 {"lq", "t,A(b)", 0, (int) M_LQ_AB
, INSN_MACRO
, 0, MMI
, 0, 0 },
1167 {"lqc2", "+7,o(b)", 0xd8000000, 0xfc000000, RD_3
|WR_C2
, 0, EE
, 0, 0 },
1168 {"lqc2", "+7,A(b)", 0, (int) M_LQC2_AB
, INSN_MACRO
, 0, EE
, 0, 0 },
1169 {"lui", "t,u", 0x3c000000, 0xffe00000, WR_1
, 0, I1
, 0, 0 },
1170 {"luxc1", "D,t(b)", 0x4c000005, 0xfc00f83f, WR_1
|RD_2
|RD_3
|LDD
|FP_D
, 0, I5_33
|N55
, 0, 0},
1171 {"lw", "t,o(b)", 0x8c000000, 0xfc000000, WR_1
|RD_3
|LDD
, 0, I1
, 0, 0 },
1172 {"lw", "t,A(b)", 0, (int) M_LW_AB
, INSN_MACRO
, 0, I1
, 0, 0 },
1173 {"lwc0", "E,o(b)", 0xc0000000, 0xfc000000, RD_3
|WR_CC
|CLD
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
},
1174 {"lwc0", "E,A(b)", 0, (int) M_LWC0_AB
, INSN_MACRO
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
},
1175 {"lwc1", "T,o(b)", 0xc4000000, 0xfc000000, WR_1
|RD_3
|CLD
|FP_S
, 0, I1
, 0, 0 },
1176 {"lwc1", "E,o(b)", 0xc4000000, 0xfc000000, WR_1
|RD_3
|CLD
|FP_S
, 0, I1
, 0, 0 },
1177 {"lwc1", "T,A(b)", 0, (int) M_LWC1_AB
, INSN_MACRO
, INSN2_M_FP_S
, I1
, 0, 0 },
1178 {"lwc1", "E,A(b)", 0, (int) M_LWC1_AB
, INSN_MACRO
, INSN2_M_FP_S
, I1
, 0, 0 },
1179 {"l.s", "T,o(b)", 0xc4000000, 0xfc000000, WR_1
|RD_3
|CLD
|FP_S
, 0, I1
, 0, 0 }, /* lwc1 */
1180 {"l.s", "T,A(b)", 0, (int) M_LWC1_AB
, INSN_MACRO
, INSN2_M_FP_S
, I1
, 0, 0 },
1181 {"lwc2", "E,o(b)", 0xc8000000, 0xfc000000, RD_3
|WR_CC
|CLD
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
1182 {"lwc2", "E,A(b)", 0, (int) M_LWC2_AB
, INSN_MACRO
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
1183 {"lwc3", "E,o(b)", 0xcc000000, 0xfc000000, RD_3
|WR_CC
|CLD
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
1184 {"lwc3", "E,A(b)", 0, (int) M_LWC3_AB
, INSN_MACRO
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
1185 {"lwl", "t,o(b)", 0x88000000, 0xfc000000, WR_1
|RD_3
|LDD
, 0, I1
, 0, 0 },
1186 {"lwl", "t,A(b)", 0, (int) M_LWL_AB
, INSN_MACRO
, 0, I1
, 0, 0 },
1187 {"lcache", "t,o(b)", 0x88000000, 0xfc000000, WR_1
|RD_3
|LDD
, 0, I2
, 0, 0 }, /* same */
1188 {"lcache", "t,A(b)", 0, (int) M_LWL_AB
, INSN_MACRO
, 0, I2
, 0, 0 }, /* as lwl */
1189 {"lwr", "t,o(b)", 0x98000000, 0xfc000000, WR_1
|RD_3
|LDD
, 0, I1
, 0, 0 },
1190 {"lwr", "t,A(b)", 0, (int) M_LWR_AB
, INSN_MACRO
, 0, I1
, 0, 0 },
1191 {"flush", "t,o(b)", 0x98000000, 0xfc000000, WR_1
|RD_3
|LDD
, 0, I2
, 0, 0 }, /* same */
1192 {"flush", "t,A(b)", 0, (int) M_LWR_AB
, INSN_MACRO
, 0, I2
, 0, 0 }, /* as lwr */
1193 {"fork", "d,s,t", 0x7c000008, 0xfc0007ff, WR_1
|RD_2
|RD_3
|TRAP
, 0, 0, MT32
, 0 },
1194 {"lwu", "t,o(b)", 0x9c000000, 0xfc000000, WR_1
|RD_3
|LDD
, 0, I3
, 0, 0 },
1195 {"lwu", "t,A(b)", 0, (int) M_LWU_AB
, INSN_MACRO
, 0, I3
, 0, 0 },
1196 {"lwxc1", "D,t(b)", 0x4c000000, 0xfc00f83f, WR_1
|RD_2
|RD_3
|LDD
|FP_S
, 0, I4_33
, 0, 0 },
1197 {"lwxs", "d,t(b)", 0x70000088, 0xfc0007ff, WR_1
|RD_2
|RD_3
|LDD
, 0, 0, SMT
, 0 },
1198 {"macc", "d,s,t", 0x00000028, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, N412
, 0, 0 },
1199 {"macc", "d,s,t", 0x00000158, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, N5
, 0, 0 },
1200 {"maccs", "d,s,t", 0x00000428, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, N412
, 0, 0 },
1201 {"macchi", "d,s,t", 0x00000228, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, N412
, 0, 0 },
1202 {"macchi", "d,s,t", 0x00000358, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, N5
, 0, 0 },
1203 {"macchis", "d,s,t", 0x00000628, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, N412
, 0, 0 },
1204 {"macchiu", "d,s,t", 0x00000268, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, N412
, 0, 0 },
1205 {"macchiu", "d,s,t", 0x00000359, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, N5
, 0, 0 },
1206 {"macchius", "d,s,t", 0x00000668, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, N412
, 0, 0 },
1207 {"maccu", "d,s,t", 0x00000068, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, N412
, 0, 0 },
1208 {"maccu", "d,s,t", 0x00000159, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, N5
, 0, 0 },
1209 {"maccus", "d,s,t", 0x00000468, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, N412
, 0, 0 },
1210 {"mad", "s,t", 0x70000000, 0xfc00ffff, RD_1
|RD_2
|MOD_HILO
, 0, P3
, 0, 0 },
1211 {"madu", "s,t", 0x70000001, 0xfc00ffff, RD_1
|RD_2
|MOD_HILO
, 0, P3
, 0, 0 },
1212 {"madd.d", "D,R,S,T", 0x4c000021, 0xfc00003f, WR_1
|RD_2
|RD_3
|RD_4
|FP_D
, 0, I4_33
, 0, 0 },
1213 {"madd.d", "D,S,T", 0x46200018, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
1214 {"madd.d", "D,S,T", 0x72200018, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
, 0, 0 },
1215 {"madd.s", "D,R,S,T", 0x4c000020, 0xfc00003f, WR_1
|RD_2
|RD_3
|RD_4
|FP_S
, 0, I4_33
, 0, 0 },
1216 {"madd.s", "D,S,T", 0x46000018, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, IL2E
, 0, 0 },
1217 {"madd.s", "D,S,T", 0x72000018, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, IL2F
, 0, 0 },
1218 {"madd.s", "D,S,T", 0x4600001c, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, EE
, 0, 0 },
1219 {"madd.ps", "D,R,S,T", 0x4c000026, 0xfc00003f, WR_1
|RD_2
|RD_3
|RD_4
|FP_D
, 0, I5_33
, 0, 0 },
1220 {"madd.ps", "D,S,T", 0x45600018, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
1221 {"madd.ps", "D,S,T", 0x72c00018, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
, 0, 0 },
1222 {"madd", "s,t", 0x0000001c, 0xfc00ffff, RD_1
|RD_2
|WR_HILO
, 0, L1
, 0, 0 },
1223 {"madd", "s,t", 0x70000000, 0xfc00ffff, RD_1
|RD_2
|MOD_HILO
, 0, I32
|N55
, 0, 0 },
1224 {"madd", "s,t", 0x70000000, 0xfc00ffff, RD_1
|RD_2
|WR_HILO
|IS_M
, 0, G1
, 0, 0 },
1225 {"madd", "7,s,t", 0x70000000, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D32
, 0 },
1226 {"madd", "d,s,t", 0x70000000, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
|IS_M
, 0, G1
, 0, 0 },
1227 {"madd1", "s,t", 0x70000020, 0xfc00ffff, RD_1
|RD_2
|WR_HILO
|IS_M
, 0, EE
, 0, 0 },
1228 {"madd1", "d,s,t", 0x70000020, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
|IS_M
, 0, EE
, 0, 0 },
1229 {"madda.s", "S,T", 0x4600001e, 0xffe007ff, RD_1
|RD_2
|FP_S
, 0, EE
, 0, 0 },
1230 {"maddp", "s,t", 0x70000441, 0xfc00ffff, RD_1
|RD_2
|MOD_HILO
, 0, 0, SMT
, 0 },
1231 {"maddu", "s,t", 0x0000001d, 0xfc00ffff, RD_1
|RD_2
|WR_HILO
, 0, L1
, 0, 0 },
1232 {"maddu", "s,t", 0x70000001, 0xfc00ffff, RD_1
|RD_2
|MOD_HILO
, 0, I32
|N55
, 0, 0 },
1233 {"maddu", "s,t", 0x70000001, 0xfc00ffff, RD_1
|RD_2
|WR_HILO
|IS_M
, 0, G1
, 0, 0 },
1234 {"maddu", "7,s,t", 0x70000001, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D32
, 0 },
1235 {"maddu", "d,s,t", 0x70000001, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
|IS_M
, 0, G1
, 0, 0 },
1236 {"maddu1", "s,t", 0x70000021, 0xfc00ffff, RD_1
|RD_2
|WR_HILO
|IS_M
, 0, EE
, 0, 0 },
1237 {"maddu1", "d,s,t", 0x70000021, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
|IS_M
, 0, EE
, 0, 0 },
1238 {"madd16", "s,t", 0x00000028, 0xfc00ffff, RD_1
|RD_2
|MOD_HILO
, 0, N411
, 0, 0 },
1239 {"max.ob", "X,Y,Q", 0x78000007, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, MX
, 0 },
1240 {"max.ob", "D,S,Q", 0x48000007, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, N54
, 0, 0 },
1241 {"max.qh", "X,Y,Q", 0x78200007, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, MX
, 0 },
1242 {"max.s", "D,S,T", 0x46000028, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, EE
, 0, 0 },
1243 {"mfbpc", "t", 0x4000c000, 0xffe0ffff, WR_1
|RD_C0
|LCD
, 0, EE
, 0, 0 },
1244 {"mfdab", "t", 0x4000c004, 0xffe0ffff, WR_1
|RD_C0
|LCD
, 0, EE
, 0, 0 },
1245 {"mfdabm", "t", 0x4000c005, 0xffe0ffff, WR_1
|RD_C0
|LCD
, 0, EE
, 0, 0 },
1246 {"mfdvb", "t", 0x4000c006, 0xffe0ffff, WR_1
|RD_C0
|LCD
, 0, EE
, 0, 0 },
1247 {"mfdvbm", "t", 0x4000c007, 0xffe0ffff, WR_1
|RD_C0
|LCD
, 0, EE
, 0, 0 },
1248 {"mfiab", "t", 0x4000c002, 0xffe0ffff, WR_1
|RD_C0
|LCD
, 0, EE
, 0, 0 },
1249 {"mfiabm", "t", 0x4000c003, 0xffe0ffff, WR_1
|RD_C0
|LCD
, 0, EE
, 0, 0 },
1250 {"mfpc", "t,P", 0x4000c801, 0xffe0ffc1, WR_1
|RD_C0
|LCD
, 0, M1
|N5
|EE
, 0, 0 },
1251 {"mfps", "t,P", 0x4000c800, 0xffe0ffc1, WR_1
|RD_C0
|LCD
, 0, M1
|N5
|EE
, 0, 0 },
1252 {"mftacx", "d", 0x41020021, 0xffff07ff, WR_1
|RD_a
|TRAP
, 0, 0, MT32
, 0 },
1253 {"mftacx", "d,*", 0x41020021, 0xfff307ff, WR_1
|RD_a
|TRAP
, 0, 0, MT32
, 0 },
1254 {"mftc0", "d,+t", 0x41000000, 0xffe007ff, WR_1
|RD_C0
|TRAP
|LCD
, 0, 0, MT32
, 0 },
1255 {"mftc0", "d,E,H", 0x41000000, 0xffe007f8, WR_1
|RD_C0
|TRAP
|LCD
, 0, 0, MT32
, 0 },
1256 {"mftc1", "d,T", 0x41000022, 0xffe007ff, WR_1
|RD_2
|TRAP
|LCD
|FP_S
, 0, 0, MT32
, 0 },
1257 {"mftc1", "d,E", 0x41000022, 0xffe007ff, WR_1
|RD_2
|TRAP
|LCD
|FP_S
, 0, 0, MT32
, 0 },
1258 {"mftc2", "d,E", 0x41000024, 0xffe007ff, WR_1
|RD_C2
|TRAP
|LCD
, 0, 0, MT32
, IOCT
|IOCTP
|IOCT2
},
1259 {"mftdsp", "d", 0x41100021, 0xffff07ff, WR_1
|TRAP
, 0, 0, MT32
, 0 },
1260 {"mftgpr", "d,t", 0x41000020, 0xffe007ff, WR_1
|RD_2
|TRAP
, 0, 0, MT32
, 0 },
1261 {"mfthc1", "d,T", 0x41000032, 0xffe007ff, WR_1
|RD_2
|TRAP
|LCD
|FP_D
, 0, 0, MT32
, 0 },
1262 {"mfthc1", "d,E", 0x41000032, 0xffe007ff, WR_1
|RD_2
|TRAP
|LCD
|FP_D
, 0, 0, MT32
, 0 },
1263 {"mfthc2", "d,E", 0x41000034, 0xffe007ff, WR_1
|RD_C2
|TRAP
|LCD
, 0, 0, MT32
, IOCT
|IOCTP
|IOCT2
},
1264 {"mfthi", "d", 0x41010021, 0xffff07ff, WR_1
|RD_a
|TRAP
, 0, 0, MT32
, 0 },
1265 {"mfthi", "d,*", 0x41010021, 0xfff307ff, WR_1
|RD_a
|TRAP
, 0, 0, MT32
, 0 },
1266 {"mftlo", "d", 0x41000021, 0xffff07ff, WR_1
|RD_a
|TRAP
, 0, 0, MT32
, 0 },
1267 {"mftlo", "d,*", 0x41000021, 0xfff307ff, WR_1
|RD_a
|TRAP
, 0, 0, MT32
, 0 },
1268 {"mftr", "d,t,!,H,$", 0x41000000, 0xffe007c8, WR_1
|TRAP
, 0, 0, MT32
, 0 },
1269 {"mfc0", "t,G", 0x40000000, 0xffe007ff, WR_1
|RD_C0
|LCD
, 0, I1
, 0, 0 },
1270 {"mfc0", "t,G,H", 0x40000000, 0xffe007f8, WR_1
|RD_C0
|LCD
, 0, I32
, 0, 0 },
1271 {"mfgc0", "t,G", 0x40600000, 0xffe007ff, WR_1
|RD_C0
|LCD
, 0, 0, IVIRT
, 0 },
1272 {"mfgc0", "t,G,H", 0x40600000, 0xffe007f8, WR_1
|RD_C0
|LCD
, 0, 0, IVIRT
, 0 },
1273 {"mfc1", "t,S", 0x44000000, 0xffe007ff, WR_1
|RD_2
|LCD
|FP_S
, 0, I1
, 0, 0 },
1274 {"mfc1", "t,G", 0x44000000, 0xffe007ff, WR_1
|RD_2
|LCD
|FP_S
, 0, I1
, 0, 0 },
1275 {"mfhc1", "t,S", 0x44600000, 0xffe007ff, WR_1
|RD_2
|LCD
|FP_D
, 0, I33
, 0, 0 },
1276 {"mfhc1", "t,G", 0x44600000, 0xffe007ff, WR_1
|RD_2
|LCD
|FP_D
, 0, I33
, 0, 0 },
1277 /* mfc2 is at the bottom of the table. */
1278 /* mfhc2 is at the bottom of the table. */
1279 /* mfc3 is at the bottom of the table. */
1280 {"mfdr", "t,G", 0x7000003d, 0xffe007ff, WR_1
|RD_C0
|LCD
, 0, N5
, 0, 0 },
1281 {"mfhi", "d", 0x00000010, 0xffff07ff, WR_1
|RD_HI
, 0, I1
, 0, 0 },
1282 {"mfhi", "d,9", 0x00000010, 0xff9f07ff, WR_1
|RD_HI
, 0, 0, D32
, 0 },
1283 {"mfhi1", "d", 0x70000010, 0xffff07ff, WR_1
|RD_HI
, 0, EE
, 0, 0 },
1284 {"mflo", "d", 0x00000012, 0xffff07ff, WR_1
|RD_LO
, 0, I1
, 0, 0 },
1285 {"mflo", "d,9", 0x00000012, 0xff9f07ff, WR_1
|RD_LO
, 0, 0, D32
, 0 },
1286 {"mflo1", "d", 0x70000012, 0xffff07ff, WR_1
|RD_LO
, 0, EE
, 0, 0 },
1287 {"mflhxu", "d", 0x00000052, 0xffff07ff, WR_1
|MOD_HILO
, 0, 0, SMT
, 0 },
1288 {"mfcr", "t,s", 0x70000018, 0xfc00ffff, WR_1
, 0, XLR
, 0, 0 },
1289 {"mfsa", "d", 0x00000028, 0xffff07ff, WR_1
, 0, EE
, 0, 0 },
1290 {"min.ob", "X,Y,Q", 0x78000006, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, MX
, 0 },
1291 {"min.ob", "D,S,Q", 0x48000006, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, N54
, 0, 0 },
1292 {"min.qh", "X,Y,Q", 0x78200006, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, MX
, 0 },
1293 {"min.s", "D,S,T", 0x46000029, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, EE
, 0, 0 },
1294 {"mov.d", "D,S", 0x46200006, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, I1
, 0, SF
},
1295 {"mov.s", "D,S", 0x46000006, 0xffff003f, WR_1
|RD_2
|FP_S
, 0, I1
, 0, 0 },
1296 {"mov.ps", "D,S", 0x46c00006, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, I5_33
|IL2F
, 0, 0 },
1297 {"mov.ps", "D,S", 0x45600006, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, IL2E
, 0, 0 },
1298 {"movf", "d,s,N", 0x00000001, 0xfc0307ff, WR_1
|RD_2
|RD_CC
|FP_S
|FP_D
, 0, I4_32
, 0, 0 },
1299 {"movf.d", "D,S,N", 0x46200011, 0xffe3003f, WR_1
|RD_2
|RD_CC
|FP_D
, 0, I4_32
, 0, 0 },
1300 {"movf.l", "D,S,N", 0x46a00011, 0xffe3003f, WR_1
|RD_2
|RD_CC
|FP_D
, 0, SB1
, MX
, 0 },
1301 {"movf.l", "X,Y,N", 0x46a00011, 0xffe3003f, WR_1
|RD_2
|RD_CC
|FP_D
, 0, SB1
, MX
, 0 },
1302 {"movf.s", "D,S,N", 0x46000011, 0xffe3003f, WR_1
|RD_2
|RD_CC
|FP_S
, 0, I4_32
, 0, 0 },
1303 {"movf.ps", "D,S,N", 0x46c00011, 0xffe3003f, WR_1
|RD_2
|RD_CC
|FP_D
, 0, I5_33
, 0, 0 },
1304 {"movn", "d,v,t", 0x0000000b, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I4_32
|IL2E
|IL2F
|EE
, 0, 0 },
1305 {"movnz", "d,v,t", 0x0000000b, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2E
|IL2F
|IL3A
, 0, 0 },
1306 {"ffc", "d,v", 0x0000000b, 0xfc1f07ff, WR_1
|RD_2
, 0, L1
, 0, 0 },
1307 {"movn.d", "D,S,t", 0x46200013, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, I4_32
, 0, 0 },
1308 {"movn.l", "D,S,t", 0x46a00013, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, MX
, 0 },
1309 {"movn.l", "X,Y,t", 0x46a00013, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, MX
, 0 },
1310 {"movn.s", "D,S,t", 0x46000013, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, I4_32
, 0, 0 },
1311 {"movn.ps", "D,S,t", 0x46c00013, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, I5_33
, 0, 0 },
1312 {"movt", "d,s,N", 0x00010001, 0xfc0307ff, WR_1
|RD_2
|RD_CC
|FP_S
|FP_D
, 0, I4_32
, 0, 0 },
1313 {"movt.d", "D,S,N", 0x46210011, 0xffe3003f, WR_1
|RD_2
|RD_CC
|FP_D
, 0, I4_32
, 0, 0 },
1314 {"movt.l", "D,S,N", 0x46a10011, 0xffe3003f, WR_1
|RD_2
|RD_CC
|FP_D
, 0, SB1
, MX
, 0 },
1315 {"movt.l", "X,Y,N", 0x46a10011, 0xffe3003f, WR_1
|RD_2
|RD_CC
|FP_D
, 0, SB1
, MX
, 0 },
1316 {"movt.s", "D,S,N", 0x46010011, 0xffe3003f, WR_1
|RD_2
|RD_CC
|FP_S
, 0, I4_32
, 0, 0 },
1317 {"movt.ps", "D,S,N", 0x46c10011, 0xffe3003f, WR_1
|RD_2
|RD_CC
|FP_D
, 0, I5_33
, 0, 0 },
1318 {"movz", "d,v,t", 0x0000000a, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I4_32
|IL2E
|IL2F
|EE
, 0, 0 },
1319 {"ffs", "d,v", 0x0000000a, 0xfc1f07ff, WR_1
|RD_2
, 0, L1
, 0, 0 },
1320 {"movz.d", "D,S,t", 0x46200012, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, I4_32
, 0, 0 },
1321 {"movz.l", "D,S,t", 0x46a00012, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, MX
, 0 },
1322 {"movz.l", "X,Y,t", 0x46a00012, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, MX
, 0 },
1323 {"movz.s", "D,S,t", 0x46000012, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, I4_32
, 0, 0 },
1324 {"movz.ps", "D,S,t", 0x46c00012, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, I5_33
, 0, 0 },
1325 {"msac", "d,s,t", 0x000001d8, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, N5
, 0, 0 },
1326 {"msacu", "d,s,t", 0x000001d9, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, N5
, 0, 0 },
1327 {"msachi", "d,s,t", 0x000003d8, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, N5
, 0, 0 },
1328 {"msachiu", "d,s,t", 0x000003d9, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, N5
, 0, 0 },
1329 /* move is at the top of the table. */
1330 {"msgn.qh", "X,Y,Q", 0x78200000, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, MX
, 0 },
1331 {"msgsnd", "t", 0, (int) M_MSGSND
, INSN_MACRO
, 0, XLR
, 0, 0 },
1332 {"msgld", "", 0, (int) M_MSGLD
, INSN_MACRO
, 0, XLR
, 0, 0 },
1333 {"msgld", "t", 0, (int) M_MSGLD_T
, INSN_MACRO
, 0, XLR
, 0, 0 },
1334 {"msgwait", "", 0, (int) M_MSGWAIT
, INSN_MACRO
, 0, XLR
, 0, 0 },
1335 {"msgwait", "t", 0, (int) M_MSGWAIT_T
,INSN_MACRO
, 0, XLR
, 0, 0 },
1336 {"msub.d", "D,R,S,T", 0x4c000029, 0xfc00003f, WR_1
|RD_2
|RD_3
|RD_4
|FP_D
, 0, I4_33
, 0, 0 },
1337 {"msub.d", "D,S,T", 0x46200019, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
1338 {"msub.d", "D,S,T", 0x72200019, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
, 0, 0 },
1339 {"msub.s", "D,R,S,T", 0x4c000028, 0xfc00003f, WR_1
|RD_2
|RD_3
|RD_4
|FP_S
, 0, I4_33
, 0, 0 },
1340 {"msub.s", "D,S,T", 0x46000019, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, IL2E
, 0, 0 },
1341 {"msub.s", "D,S,T", 0x72000019, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, IL2F
, 0, 0 },
1342 {"msub.s", "D,S,T", 0x4600001d, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, EE
, 0, 0 },
1343 {"msub.ps", "D,R,S,T", 0x4c00002e, 0xfc00003f, WR_1
|RD_2
|RD_3
|RD_4
|FP_D
, 0, I5_33
, 0, 0 },
1344 {"msub.ps", "D,S,T", 0x45600019, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
1345 {"msub.ps", "D,S,T", 0x72c00019, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
, 0, 0 },
1346 {"msub", "s,t", 0x0000001e, 0xfc00ffff, RD_1
|RD_2
|WR_HILO
, 0, L1
, 0, 0 },
1347 {"msub", "s,t", 0x70000004, 0xfc00ffff, RD_1
|RD_2
|MOD_HILO
, 0, I32
|N55
, 0, 0 },
1348 {"msub", "7,s,t", 0x70000004, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D32
, 0 },
1349 {"msuba.s", "S,T", 0x4600001f, 0xffe007ff, RD_1
|RD_2
|FP_S
, 0, EE
, 0, 0 },
1350 {"msubu", "s,t", 0x0000001f, 0xfc00ffff, RD_1
|RD_2
|WR_HILO
, 0, L1
, 0, 0 },
1351 {"msubu", "s,t", 0x70000005, 0xfc00ffff, RD_1
|RD_2
|MOD_HILO
, 0, I32
|N55
, 0, 0 },
1352 {"msubu", "7,s,t", 0x70000005, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D32
, 0 },
1353 {"mtbpc", "t", 0x4080c000, 0xffe0ffff, RD_1
|WR_C0
|COD
, 0, EE
, 0, 0 },
1354 {"mtdab", "t", 0x4080c004, 0xffe0ffff, RD_1
|WR_C0
|COD
, 0, EE
, 0, 0 },
1355 {"mtdabm", "t", 0x4080c005, 0xffe0ffff, RD_1
|WR_C0
|COD
, 0, EE
, 0, 0 },
1356 {"mtdvb", "t", 0x4080c006, 0xffe0ffff, RD_1
|WR_C0
|COD
, 0, EE
, 0, 0 },
1357 {"mtdvbm", "t", 0x4080c007, 0xffe0ffff, RD_1
|WR_C0
|COD
, 0, EE
, 0, 0 },
1358 {"mtiab", "t", 0x4080c002, 0xffe0ffff, RD_1
|WR_C0
|COD
, 0, EE
, 0, 0 },
1359 {"mtiabm", "t", 0x4080c003, 0xffe0ffff, RD_1
|WR_C0
|COD
, 0, EE
, 0, 0 },
1360 {"mtpc", "t,P", 0x4080c801, 0xffe0ffc1, RD_1
|WR_C0
|COD
, 0, M1
|N5
|EE
, 0, 0 },
1361 {"mtps", "t,P", 0x4080c800, 0xffe0ffc1, RD_1
|WR_C0
|COD
, 0, M1
|N5
|EE
, 0, 0 },
1362 {"mtc0", "t,G", 0x40800000, 0xffe007ff, RD_1
|WR_C0
|WR_CC
|COD
, 0, I1
, 0, 0 },
1363 {"mtc0", "t,G,H", 0x40800000, 0xffe007f8, RD_1
|WR_C0
|WR_CC
|COD
, 0, I32
, 0, 0 },
1364 {"mtgc0", "t,G", 0x40600200, 0xffe007ff, RD_1
|WR_C0
|WR_CC
|COD
, 0, 0, IVIRT
, 0 },
1365 {"mtgc0", "t,G,H", 0x40600200, 0xffe007f8, RD_1
|WR_C0
|WR_CC
|COD
, 0, 0, IVIRT
, 0 },
1366 {"mtc1", "t,S", 0x44800000, 0xffe007ff, RD_1
|WR_2
|COD
|FP_S
, 0, I1
, 0, 0 },
1367 {"mtc1", "t,G", 0x44800000, 0xffe007ff, RD_1
|WR_2
|COD
|FP_S
, 0, I1
, 0, 0 },
1368 {"mthc1", "t,S", 0x44e00000, 0xffe007ff, RD_1
|WR_2
|COD
|FP_D
, 0, I33
, 0, 0 },
1369 {"mthc1", "t,G", 0x44e00000, 0xffe007ff, RD_1
|WR_2
|COD
|FP_D
, 0, I33
, 0, 0 },
1370 /* mtc2 is at the bottom of the table. */
1371 /* mthc2 is at the bottom of the table. */
1372 /* mtc3 is at the bottom of the table. */
1373 {"mtdr", "t,G", 0x7080003d, 0xffe007ff, RD_1
|WR_C0
|COD
, 0, N5
, 0, 0 },
1374 {"mthi", "s", 0x00000011, 0xfc1fffff, RD_1
|WR_HI
, 0, I1
, 0, 0 },
1375 {"mthi", "s,7", 0x00000011, 0xfc1fe7ff, RD_1
|WR_HI
, 0, 0, D32
, 0 },
1376 {"mthi1", "s", 0x70000011, 0xfc1fffff, RD_1
|WR_HI
, 0, EE
, 0, 0 },
1377 {"mtlo", "s", 0x00000013, 0xfc1fffff, RD_1
|WR_LO
, 0, I1
, 0, 0 },
1378 {"mtlo", "s,7", 0x00000013, 0xfc1fe7ff, RD_1
|WR_LO
, 0, 0, D32
, 0 },
1379 {"mtlo1", "s", 0x70000013, 0xfc1fffff, RD_1
|WR_LO
, 0, EE
, 0, 0 },
1380 {"mtlhx", "s", 0x00000053, 0xfc1fffff, RD_1
|MOD_HILO
, 0, 0, SMT
, 0 },
1381 {"mtcr", "t,s", 0x70000019, 0xfc00ffff, RD_1
, 0, XLR
, 0, 0 },
1382 {"mtm0", "s", 0x70000008, 0xfc1fffff, RD_1
, 0, IOCT
, 0, 0 },
1383 {"mtm1", "s", 0x7000000c, 0xfc1fffff, RD_1
, 0, IOCT
, 0, 0 },
1384 {"mtm2", "s", 0x7000000d, 0xfc1fffff, RD_1
, 0, IOCT
, 0, 0 },
1385 {"mtp0", "s", 0x70000009, 0xfc1fffff, RD_1
, 0, IOCT
, 0, 0 },
1386 {"mtp1", "s", 0x7000000a, 0xfc1fffff, RD_1
, 0, IOCT
, 0, 0 },
1387 {"mtp2", "s", 0x7000000b, 0xfc1fffff, RD_1
, 0, IOCT
, 0, 0 },
1388 {"mtsa", "s", 0x00000029, 0xfc1fffff, RD_1
, 0, EE
, 0, 0 },
1389 {"mtsab", "s,j", 0x04180000, 0xfc1f0000, RD_1
, 0, EE
, 0, 0 },
1390 {"mtsah", "s,j", 0x04190000, 0xfc1f0000, RD_1
, 0, EE
, 0, 0 },
1391 {"mttc0", "t,G", 0x41800000, 0xffe007ff, RD_1
|WR_C0
|WR_CC
|TRAP
|COD
, 0, 0, MT32
, 0 },
1392 {"mttc0", "t,G,H", 0x41800000, 0xffe007f8, RD_1
|WR_C0
|WR_CC
|TRAP
|COD
, 0, 0, MT32
, 0 },
1393 {"mttc1", "t,S", 0x41800022, 0xffe007ff, RD_1
|WR_2
|TRAP
|COD
|FP_S
, 0, 0, MT32
, 0 },
1394 {"mttc1", "t,G", 0x41800022, 0xffe007ff, RD_1
|WR_2
|TRAP
|COD
|FP_S
, 0, 0, MT32
, 0 },
1395 {"mttc2", "t,g", 0x41800024, 0xffe007ff, RD_1
|WR_C2
|WR_CC
|TRAP
|COD
, 0, 0, MT32
, IOCT
|IOCTP
|IOCT2
},
1396 {"mttacx", "t", 0x41801021, 0xffe0ffff, RD_1
|WR_a
|TRAP
, 0, 0, MT32
, 0 },
1397 {"mttacx", "t,&", 0x41801021, 0xffe09fff, RD_1
|WR_a
|TRAP
, 0, 0, MT32
, 0 },
1398 {"mttdsp", "t", 0x41808021, 0xffe0ffff, RD_1
|TRAP
, 0, 0, MT32
, 0 },
1399 {"mttgpr", "t,d", 0x41800020, 0xffe007ff, RD_1
|WR_2
|TRAP
, 0, 0, MT32
, 0 },
1400 {"mtthc1", "t,S", 0x41800032, 0xffe007ff, RD_1
|WR_2
|TRAP
|COD
|FP_D
, 0, 0, MT32
, 0 },
1401 {"mtthc1", "t,G", 0x41800032, 0xffe007ff, RD_1
|WR_2
|TRAP
|COD
|FP_D
, 0, 0, MT32
, 0 },
1402 {"mtthc2", "t,g", 0x41800034, 0xffe007ff, RD_1
|WR_C2
|WR_CC
|TRAP
|COD
, 0, 0, MT32
, IOCT
|IOCTP
|IOCT2
},
1403 {"mtthi", "t", 0x41800821, 0xffe0ffff, RD_1
|WR_a
|TRAP
, 0, 0, MT32
, 0 },
1404 {"mtthi", "t,&", 0x41800821, 0xffe09fff, RD_1
|WR_a
|TRAP
, 0, 0, MT32
, 0 },
1405 {"mttlo", "t", 0x41800021, 0xffe0ffff, RD_1
|WR_a
|TRAP
, 0, 0, MT32
, 0 },
1406 {"mttlo", "t,&", 0x41800021, 0xffe09fff, RD_1
|WR_a
|TRAP
, 0, 0, MT32
, 0 },
1407 {"mttr", "t,d,!,H,$", 0x41800000, 0xffe007c8, RD_1
|TRAP
, 0, 0, MT32
, 0 },
1408 {"mul.d", "D,V,T", 0x46200002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, I1
, 0, SF
},
1409 {"mul.s", "D,V,T", 0x46000002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, I1
, 0, 0 },
1410 {"mul.ob", "X,Y,Q", 0x78000030, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, MX
, 0 },
1411 {"mul.ob", "D,S,Q", 0x48000030, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, N54
, 0, 0 },
1412 {"mul.ps", "D,V,T", 0x46c00002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, I5_33
|IL2F
, 0, 0 },
1413 {"mul.ps", "D,V,T", 0x45600002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
1414 {"mul.qh", "X,Y,Q", 0x78200030, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, MX
, 0 },
1415 {"mul", "d,v,t", 0x70000002, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, I32
|P3
|N55
, 0, 0},
1416 {"mul", "d,s,t", 0x00000058, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, N54
, 0, 0 },
1417 {"mul", "d,v,t", 0, (int) M_MUL
, INSN_MACRO
, 0, I1
, 0, 0 },
1418 {"mul", "d,v,I", 0, (int) M_MUL_I
, INSN_MACRO
, 0, I1
, 0, 0 },
1419 {"mula.ob", "Y,Q", 0x78000033, 0xfc2007ff, RD_1
|RD_2
|FP_D
, WR_MACC
, SB1
, MX
, 0 },
1420 {"mula.ob", "S,Q", 0x48000033, 0xfc2007ff, RD_1
|RD_2
|FP_D
, WR_MACC
, N54
, 0, 0 },
1421 {"mula.qh", "Y,Q", 0x78200033, 0xfc2007ff, RD_1
|RD_2
|FP_D
, WR_MACC
, 0, MX
, 0 },
1422 {"mula.s", "S,T", 0x4600001a, 0xffe007ff, RD_1
|RD_2
|FP_S
, 0, EE
, 0, 0 },
1423 {"mulhi", "d,s,t", 0x00000258, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, N5
, 0, 0 },
1424 {"mulhiu", "d,s,t", 0x00000259, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, N5
, 0, 0 },
1425 {"mull.ob", "Y,Q", 0x78000433, 0xfc2007ff, RD_1
|RD_2
|FP_D
, WR_MACC
, SB1
, MX
, 0 },
1426 {"mull.ob", "S,Q", 0x48000433, 0xfc2007ff, RD_1
|RD_2
|FP_D
, WR_MACC
, N54
, 0, 0 },
1427 {"mull.qh", "Y,Q", 0x78200433, 0xfc2007ff, RD_1
|RD_2
|FP_D
, WR_MACC
, 0, MX
, 0 },
1428 {"mulo", "d,v,t", 0, (int) M_MULO
, INSN_MACRO
, 0, I1
, 0, 0 },
1429 {"mulo", "d,v,I", 0, (int) M_MULO_I
, INSN_MACRO
, 0, I1
, 0, 0 },
1430 {"mulou", "d,v,t", 0, (int) M_MULOU
, INSN_MACRO
, 0, I1
, 0, 0 },
1431 {"mulou", "d,v,I", 0, (int) M_MULOU_I
, INSN_MACRO
, 0, I1
, 0, 0 },
1432 {"mulr.ps", "D,S,T", 0x46c0001a, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, M3D
, 0 },
1433 {"muls", "d,s,t", 0x000000d8, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, N5
, 0, 0 },
1434 {"mulsu", "d,s,t", 0x000000d9, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, N5
, 0, 0 },
1435 {"mulshi", "d,s,t", 0x000002d8, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, N5
, 0, 0 },
1436 {"mulshiu", "d,s,t", 0x000002d9, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, N5
, 0, 0 },
1437 {"muls.ob", "Y,Q", 0x78000032, 0xfc2007ff, RD_1
|RD_2
|FP_D
, WR_MACC
, SB1
, MX
, 0 },
1438 {"muls.ob", "S,Q", 0x48000032, 0xfc2007ff, RD_1
|RD_2
|FP_D
, WR_MACC
, N54
, 0, 0 },
1439 {"muls.qh", "Y,Q", 0x78200032, 0xfc2007ff, RD_1
|RD_2
|FP_D
, WR_MACC
, 0, MX
, 0 },
1440 {"mulsl.ob", "Y,Q", 0x78000432, 0xfc2007ff, RD_1
|RD_2
|FP_D
, WR_MACC
, SB1
, MX
, 0 },
1441 {"mulsl.ob", "S,Q", 0x48000432, 0xfc2007ff, RD_1
|RD_2
|FP_D
, WR_MACC
, N54
, 0, 0 },
1442 {"mulsl.qh", "Y,Q", 0x78200432, 0xfc2007ff, RD_1
|RD_2
|FP_D
, WR_MACC
, 0, MX
, 0 },
1443 {"mult", "s,t", 0x00000018, 0xfc00ffff, RD_1
|RD_2
|WR_HILO
|IS_M
, 0, I1
, 0, 0 },
1444 {"mult", "7,s,t", 0x00000018, 0xfc00e7ff, RD_2
|RD_3
|WR_a
, 0, 0, D32
, 0 },
1445 {"mult", "d,s,t", 0x00000018, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
|IS_M
, 0, G1
, 0, 0 },
1446 {"mult1", "s,t", 0x70000018, 0xfc00ffff, RD_1
|RD_2
|WR_HILO
|IS_M
, 0, EE
, 0, 0 },
1447 {"mult1", "d,s,t", 0x70000018, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
|IS_M
, 0, EE
, 0, 0 },
1448 {"multp", "s,t", 0x00000459, 0xfc00ffff, RD_1
|RD_2
|MOD_HILO
, 0, 0, SMT
, 0 },
1449 {"multu", "s,t", 0x00000019, 0xfc00ffff, RD_1
|RD_2
|WR_HILO
|IS_M
, 0, I1
, 0, 0 },
1450 {"multu", "7,s,t", 0x00000019, 0xfc00e7ff, RD_2
|RD_3
|WR_a
, 0, 0, D32
, 0 },
1451 {"multu", "d,s,t", 0x00000019, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
|IS_M
, 0, G1
, 0, 0 },
1452 {"multu1", "s,t", 0x70000019, 0xfc00ffff, RD_1
|RD_2
|WR_HILO
|IS_M
, 0, EE
, 0, 0 },
1453 {"multu1", "d,s,t", 0x70000019, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
|IS_M
, 0, EE
, 0, 0 },
1454 {"mulu", "d,s,t", 0x00000059, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, N5
, 0, 0 },
1455 {"neg", "d,w", 0x00000022, 0xffe007ff, WR_1
|RD_2
, 0, I1
, 0, 0 }, /* sub 0 */
1456 {"negu", "d,w", 0x00000023, 0xffe007ff, WR_1
|RD_2
, 0, I1
, 0, 0 }, /* subu 0 */
1457 {"neg.d", "D,V", 0x46200007, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, I1
, 0, SF
},
1458 {"neg.s", "D,V", 0x46000007, 0xffff003f, WR_1
|RD_2
|FP_S
, 0, I1
, 0, 0 },
1459 {"neg.ps", "D,V", 0x46c00007, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, I5_33
|IL2F
, 0, 0 },
1460 {"neg.ps", "D,V", 0x45600007, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, IL2E
, 0, 0 },
1461 {"nmadd.d", "D,R,S,T", 0x4c000031, 0xfc00003f, WR_1
|RD_2
|RD_3
|RD_4
|FP_D
, 0, I4_33
, 0, 0 },
1462 {"nmadd.d", "D,S,T", 0x4620001a, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
1463 {"nmadd.d", "D,S,T", 0x7220001a, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
, 0, 0 },
1464 {"nmadd.s", "D,R,S,T", 0x4c000030, 0xfc00003f, WR_1
|RD_2
|RD_3
|RD_4
|FP_S
, 0, I4_33
, 0, 0 },
1465 {"nmadd.s", "D,S,T", 0x4600001a, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, IL2E
, 0, 0 },
1466 {"nmadd.s", "D,S,T", 0x7200001a, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, IL2F
, 0, 0 },
1467 {"nmadd.ps", "D,R,S,T", 0x4c000036, 0xfc00003f, WR_1
|RD_2
|RD_3
|RD_4
|FP_D
, 0, I5_33
, 0, 0 },
1468 {"nmadd.ps", "D,S,T", 0x4560001a, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
1469 {"nmadd.ps", "D,S,T", 0x72c0001a, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
, 0, 0 },
1470 {"nmsub.d", "D,R,S,T", 0x4c000039, 0xfc00003f, WR_1
|RD_2
|RD_3
|RD_4
|FP_D
, 0, I4_33
, 0, 0 },
1471 {"nmsub.d", "D,S,T", 0x4620001b, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
1472 {"nmsub.d", "D,S,T", 0x7220001b, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
, 0, 0 },
1473 {"nmsub.s", "D,R,S,T", 0x4c000038, 0xfc00003f, WR_1
|RD_2
|RD_3
|RD_4
|FP_S
, 0, I4_33
, 0, 0 },
1474 {"nmsub.s", "D,S,T", 0x4600001b, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, IL2E
, 0, 0 },
1475 {"nmsub.s", "D,S,T", 0x7200001b, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, IL2F
, 0, 0 },
1476 {"nmsub.ps", "D,R,S,T", 0x4c00003e, 0xfc00003f, WR_1
|RD_2
|RD_3
|RD_4
|FP_D
, 0, I5_33
, 0, 0 },
1477 {"nmsub.ps", "D,S,T", 0x4560001b, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
1478 {"nmsub.ps", "D,S,T", 0x72c0001b, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
, 0, 0 },
1479 /* nop is at the start of the table. */
1480 {"nor", "d,v,t", 0x00000027, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I1
, 0, 0 },
1481 {"nor", "t,r,I", 0, (int) M_NOR_I
, INSN_MACRO
, 0, I1
, 0, 0 },
1482 {"nor", "D,S,T", 0x47a00002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
1483 {"nor", "D,S,T", 0x4ba00002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
1484 {"nor.ob", "X,Y,Q", 0x7800000f, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, MX
, 0 },
1485 {"nor.ob", "D,S,Q", 0x4800000f, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, N54
, 0, 0 },
1486 {"nor.qh", "X,Y,Q", 0x7820000f, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, MX
, 0 },
1487 {"not", "d,v", 0x00000027, 0xfc1f07ff, WR_1
|RD_2
, 0, I1
, 0, 0 },/*nor d,s,0*/
1488 {"or", "d,v,t", 0x00000025, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I1
, 0, 0 },
1489 {"or", "t,r,I", 0, (int) M_OR_I
, INSN_MACRO
, 0, I1
, 0, 0 },
1490 {"or", "D,S,T", 0x45a00000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
1491 {"or", "D,S,T", 0x4b20000c, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
1492 {"or.ob", "X,Y,Q", 0x7800000e, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, MX
, 0 },
1493 {"or.ob", "D,S,Q", 0x4800000e, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, N54
, 0, 0 },
1494 {"or.qh", "X,Y,Q", 0x7820000e, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, MX
, 0 },
1495 {"ori", "t,r,i", 0x34000000, 0xfc000000, WR_1
|RD_2
, 0, I1
, 0, 0 },
1496 {"pabsdiff.ob", "X,Y,Q", 0x78000009, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, 0, 0 },
1497 {"pabsdiffc.ob", "Y,Q", 0x78000035, 0xfc2007ff, RD_1
|RD_2
|FP_D
, WR_MACC
, SB1
, 0, 0 },
1498 {"pause", "", 0x00000140, 0xffffffff, TRAP
, 0, I33
, 0, 0 },
1499 {"pavg.ob", "X,Y,Q", 0x78000008, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, 0, 0 },
1500 {"pabsh", "d,t", 0x70000168, 0xffe007ff, WR_1
|RD_2
, 0, MMI
, 0, 0 },
1501 {"pabsw", "d,t", 0x70000068, 0xffe007ff, WR_1
|RD_2
, 0, MMI
, 0, 0 },
1502 {"paddsw", "d,s,t", 0x70000408, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1503 {"paddub", "d,s,t", 0x70000628, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1504 {"padduh", "d,s,t", 0x70000528, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1505 {"padduw", "d,s,t", 0x70000428, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1506 {"padsbh", "d,s,t", 0x70000128, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1507 {"pand", "d,s,t", 0x70000489, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1508 {"pceqb", "d,s,t", 0x700002a8, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1509 {"pceqh", "d,s,t", 0x700001a8, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1510 {"pceqw", "d,s,t", 0x700000a8, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1511 {"pcgtb", "d,s,t", 0x70000288, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1512 {"pcgth", "d,s,t", 0x70000188, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1513 {"pcgtw", "d,s,t", 0x70000088, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1514 {"pcpyh", "d,t", 0x700006e9, 0xffe007ff, WR_1
|RD_2
, 0, MMI
, 0, 0 },
1515 {"pcpyld", "d,s,t", 0x70000389, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1516 {"pcpyud", "d,s,t", 0x700003a9, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1517 {"pdivbw", "s,t", 0x70000749, 0xfc00ffff, RD_1
|RD_2
|WR_HILO
, 0, MMI
, 0, 0 },
1518 {"pdivuw", "s,t", 0x70000369, 0xfc00ffff, RD_1
|RD_2
|WR_HILO
, 0, MMI
, 0, 0 },
1519 {"pdivw", "s,t", 0x70000349, 0xfc00ffff, RD_1
|RD_2
|WR_HILO
, 0, MMI
, 0, 0 },
1520 {"pexch", "d,t", 0x700006a9, 0xffe007ff, WR_1
|RD_2
, 0, MMI
, 0, 0 },
1521 {"pexcw", "d,t", 0x700007a9, 0xffe007ff, WR_1
|RD_2
, 0, MMI
, 0, 0 },
1522 {"pexeh", "d,t", 0x70000689, 0xffe007ff, WR_1
|RD_2
, 0, MMI
, 0, 0 },
1523 {"pexew", "d,t", 0x70000789, 0xffe007ff, WR_1
|RD_2
, 0, MMI
, 0, 0 },
1524 {"pext5", "d,t", 0x70000788, 0xffe007ff, WR_1
|RD_2
, 0, MMI
, 0, 0 },
1525 {"pextlb", "d,s,t", 0x70000688, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1526 {"pextlh", "d,s,t", 0x70000588, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1527 {"pextlw", "d,s,t", 0x70000488, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1528 {"pextub", "d,s,t", 0x700006a8, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1529 {"pextuh", "d,s,t", 0x700005a8, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1530 {"pextuw", "d,s,t", 0x700004a8, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1531 {"phmadh", "d,s,t", 0x70000449, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, MMI
, 0, 0 },
1532 {"phmsbh", "d,s,t", 0x70000549, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, MMI
, 0, 0 },
1533 {"pickf.ob", "X,Y,Q", 0x78000002, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, MX
, 0 },
1534 {"pickf.ob", "D,S,Q", 0x48000002, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, N54
, 0, 0 },
1535 {"pickf.qh", "X,Y,Q", 0x78200002, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, MX
, 0 },
1536 {"pickt.ob", "X,Y,Q", 0x78000003, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, MX
, 0 },
1537 {"pickt.ob", "D,S,Q", 0x48000003, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, N54
, 0, 0 },
1538 {"pickt.qh", "X,Y,Q", 0x78200003, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, MX
, 0 },
1539 {"pinteh", "d,s,t", 0x700002a9, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1540 {"pinth", "d,s,t", 0x70000289, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1541 {"pll.ps", "D,V,T", 0x46c0002c, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, I5_33
, 0, 0 },
1542 {"plu.ps", "D,V,T", 0x46c0002d, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, I5_33
, 0, 0 },
1543 {"plzcw", "d,s", 0x70000004, 0xfc1f07ff, WR_1
|RD_2
, 0, MMI
, 0, 0 },
1544 {"pmaddh", "d,s,t", 0x70000409, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, MMI
, 0, 0 },
1545 {"pmadduw", "d,s,t", 0x70000029, 0xfc0007ff, WR_1
|RD_2
|RD_3
|MOD_HILO
, 0, MMI
, 0, 0 },
1546 {"pmaddw", "d,s,t", 0x70000009, 0xfc0007ff, WR_1
|RD_2
|RD_3
|MOD_HILO
, 0, MMI
, 0, 0 },
1547 {"pmaxh", "d,s,t", 0x700001c8, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1548 {"pmaxw", "d,s,t", 0x700000c8, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1549 {"pmfhi", "d", 0x70000209, 0xffff07ff, WR_1
|RD_HI
, 0, MMI
, 0, 0 },
1550 {"pmfhl.lh", "d", 0x700000f0, 0xffff07ff, WR_1
|RD_HILO
, 0, MMI
, 0, 0 },
1551 {"pmfhl.lw", "d", 0x70000030, 0xffff07ff, WR_1
|RD_HILO
, 0, MMI
, 0, 0 },
1552 {"pmfhl.sh", "d", 0x70000130, 0xffff07ff, WR_1
|RD_HILO
, 0, MMI
, 0, 0 },
1553 {"pmfhl.slw", "d", 0x700000b0, 0xffff07ff, WR_1
|RD_HILO
, 0, MMI
, 0, 0 },
1554 {"pmfhl.uw", "d", 0x70000070, 0xffff07ff, WR_1
|RD_HILO
, 0, MMI
, 0, 0 },
1555 {"pmflo", "d", 0x70000249, 0xffff07ff, WR_1
|RD_LO
, 0, MMI
, 0, 0 },
1556 {"pminh", "d,s,t", 0x700001e8, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1557 {"pminw", "d,s,t", 0x700000e8, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1558 {"pmsubh", "d,s,t", 0x70000509, 0xfc0007ff, WR_1
|RD_2
|RD_3
|MOD_HILO
, 0, MMI
, 0, 0 },
1559 {"pmsubw", "d,s,t", 0x70000109, 0xfc0007ff, WR_1
|RD_2
|RD_3
|MOD_HILO
, 0, MMI
, 0, 0 },
1560 {"pmthi", "s", 0x70000229, 0xfc1fffff, RD_1
|WR_HI
, 0, MMI
, 0, 0 },
1561 {"pmthl.lw", "s", 0x70000031, 0xfc1fffff, RD_1
|MOD_HILO
, 0, MMI
, 0, 0 },
1562 {"pmtlo", "s", 0x70000269, 0xfc1fffff, RD_1
|WR_LO
, 0, MMI
, 0, 0 },
1563 {"pmulth", "d,s,t", 0x70000709, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, MMI
, 0, 0 },
1564 {"pmultuw", "d,s,t", 0x70000329, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, MMI
, 0, 0 },
1565 {"pmultw", "d,s,t", 0x70000309, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, MMI
, 0, 0 },
1566 {"pnor", "d,s,t", 0x700004e9, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1567 {"pop", "d,v", 0x7000002c, 0xfc1f07ff, WR_1
|RD_2
, 0, IOCT
, 0, 0 },
1568 {"por", "d,s,t", 0x700004a9, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1569 {"ppac5", "d,t", 0x700007c8, 0xffe007ff, WR_1
|RD_2
, 0, MMI
, 0, 0 },
1570 {"ppacb", "d,s,t", 0x700006c8, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1571 {"ppach", "d,s,t", 0x700005c8, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1572 {"ppacw", "d,s,t", 0x700004c8, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1573 {"prevh", "d,t", 0x700006c9, 0xffe007ff, WR_1
|RD_2
, 0, MMI
, 0, 0 },
1574 {"prot3w", "d,t", 0x700007c9, 0xffe007ff, WR_1
|RD_2
, 0, MMI
, 0, 0 },
1575 {"psllvw", "d,t,s", 0x70000089, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1576 {"psravw", "d,t,s", 0x700000e9, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1577 {"psrlvw", "d,t,s", 0x700000c9, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1578 {"psubsw", "d,s,t", 0x70000448, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1579 {"psubub", "d,s,t", 0x70000668, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1580 {"psubuh", "d,s,t", 0x70000568, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1581 {"psubuw", "d,s,t", 0x70000468, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1582 {"pxor", "d,s,t", 0x700004c9, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1583 /* pref and prefx are at the start of the table. */
1584 {"pul.ps", "D,V,T", 0x46c0002e, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, I5_33
, 0, 0 },
1585 {"puu.ps", "D,V,T", 0x46c0002f, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, I5_33
, 0, 0 },
1586 {"pperm", "s,t", 0x70000481, 0xfc00ffff, RD_1
|RD_2
|MOD_HILO
, 0, 0, SMT
, 0 },
1587 {"qfsrv", "d,s,t", 0x700006e8, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
1588 {"qmac.00", "s,t", 0x70000412, 0xfc00ffff, RD_1
|RD_2
|MOD_HILO
, 0, IOCT2
, 0, 0 },
1589 {"qmac.01", "s,t", 0x70000452, 0xfc00ffff, RD_1
|RD_2
|MOD_HILO
, 0, IOCT2
, 0, 0 },
1590 {"qmac.02", "s,t", 0x70000492, 0xfc00ffff, RD_1
|RD_2
|MOD_HILO
, 0, IOCT2
, 0, 0 },
1591 {"qmac.03", "s,t", 0x700004d2, 0xfc00ffff, RD_1
|RD_2
|MOD_HILO
, 0, IOCT2
, 0, 0 },
1592 {"qmacs.00", "s,t", 0x70000012, 0xfc00ffff, RD_1
|RD_2
|MOD_HILO
, 0, IOCT2
, 0, 0 },
1593 {"qmacs.01", "s,t", 0x70000052, 0xfc00ffff, RD_1
|RD_2
|MOD_HILO
, 0, IOCT2
, 0, 0 },
1594 {"qmacs.02", "s,t", 0x70000092, 0xfc00ffff, RD_1
|RD_2
|MOD_HILO
, 0, IOCT2
, 0, 0 },
1595 {"qmacs.03", "s,t", 0x700000d2, 0xfc00ffff, RD_1
|RD_2
|MOD_HILO
, 0, IOCT2
, 0, 0 },
1596 {"rach.ob", "X", 0x7a00003f, 0xfffff83f, WR_1
|FP_D
, RD_MACC
, SB1
, MX
, 0 },
1597 {"rach.ob", "D", 0x4a00003f, 0xfffff83f, WR_1
|FP_D
, RD_MACC
, N54
, 0, 0 },
1598 {"rach.qh", "X", 0x7a20003f, 0xfffff83f, WR_1
|FP_D
, RD_MACC
, 0, MX
, 0 },
1599 {"racl.ob", "X", 0x7800003f, 0xfffff83f, WR_1
|FP_D
, RD_MACC
, SB1
, MX
, 0 },
1600 {"racl.ob", "D", 0x4800003f, 0xfffff83f, WR_1
|FP_D
, RD_MACC
, N54
, 0, 0 },
1601 {"racl.qh", "X", 0x7820003f, 0xfffff83f, WR_1
|FP_D
, RD_MACC
, 0, MX
, 0 },
1602 {"racm.ob", "X", 0x7900003f, 0xfffff83f, WR_1
|FP_D
, RD_MACC
, SB1
, MX
, 0 },
1603 {"racm.ob", "D", 0x4900003f, 0xfffff83f, WR_1
|FP_D
, RD_MACC
, N54
, 0, 0 },
1604 {"racm.qh", "X", 0x7920003f, 0xfffff83f, WR_1
|FP_D
, RD_MACC
, 0, MX
, 0 },
1605 {"recip.d", "D,S", 0x46200015, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, I4_33
, 0, 0 },
1606 {"recip.ps", "D,S", 0x46c00015, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, SB1
, 0, 0 },
1607 {"recip.s", "D,S", 0x46000015, 0xffff003f, WR_1
|RD_2
|FP_S
, 0, I4_33
, 0, 0 },
1608 {"recip1.d", "D,S", 0x4620001d, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, 0, M3D
, 0 },
1609 {"recip1.ps", "D,S", 0x46c0001d, 0xffff003f, WR_1
|RD_2
|FP_S
, 0, 0, M3D
, 0 },
1610 {"recip1.s", "D,S", 0x4600001d, 0xffff003f, WR_1
|RD_2
|FP_S
, 0, 0, M3D
, 0 },
1611 {"recip2.d", "D,S,T", 0x4620001c, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, M3D
, 0 },
1612 {"recip2.ps", "D,S,T", 0x46c0001c, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, 0, M3D
, 0 },
1613 {"recip2.s", "D,S,T", 0x4600001c, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, 0, M3D
, 0 },
1614 {"rem", "z,s,t", 0x0000001a, 0xfc00ffff, RD_2
|RD_3
|WR_HILO
, 0, I1
, 0, 0 },
1615 {"rem", "d,v,t", 0, (int) M_REM_3
, INSN_MACRO
, 0, I1
, 0, 0 },
1616 {"rem", "d,v,I", 0, (int) M_REM_3I
, INSN_MACRO
, 0, I1
, 0, 0 },
1617 {"remu", "z,s,t", 0x0000001b, 0xfc00ffff, RD_2
|RD_3
|WR_HILO
, 0, I1
, 0, 0 },
1618 {"remu", "d,v,t", 0, (int) M_REMU_3
, INSN_MACRO
, 0, I1
, 0, 0 },
1619 {"remu", "d,v,I", 0, (int) M_REMU_3I
, INSN_MACRO
, 0, I1
, 0, 0 },
1620 {"rdhwr", "t,K", 0x7c00003b, 0xffe007ff, WR_1
, 0, I33
, 0, 0 },
1621 {"rdpgpr", "d,w", 0x41400000, 0xffe007ff, WR_1
, 0, I33
, 0, 0 },
1622 /* rfe is moved below as it now conflicts with tlbgp */
1623 {"rnas.qh", "X,Q", 0x78200025, 0xfc20f83f, WR_1
|RD_2
|FP_D
, RD_MACC
, 0, MX
, 0 },
1624 {"rnau.ob", "X,Q", 0x78000021, 0xfc20f83f, WR_1
|RD_2
|FP_D
, RD_MACC
, SB1
, MX
, 0 },
1625 {"rnau.qh", "X,Q", 0x78200021, 0xfc20f83f, WR_1
|RD_2
|FP_D
, RD_MACC
, 0, MX
, 0 },
1626 {"rnes.qh", "X,Q", 0x78200026, 0xfc20f83f, WR_1
|RD_2
|FP_D
, RD_MACC
, 0, MX
, 0 },
1627 {"rneu.ob", "X,Q", 0x78000022, 0xfc20f83f, WR_1
|RD_2
|FP_D
, RD_MACC
, SB1
, MX
, 0 },
1628 {"rneu.qh", "X,Q", 0x78200022, 0xfc20f83f, WR_1
|RD_2
|FP_D
, RD_MACC
, 0, MX
, 0 },
1629 {"rol", "d,v,t", 0, (int) M_ROL
, INSN_MACRO
, 0, I1
, 0, 0 },
1630 {"rol", "d,v,I", 0, (int) M_ROL_I
, INSN_MACRO
, 0, I1
, 0, 0 },
1631 {"ror", "d,v,t", 0, (int) M_ROR
, INSN_MACRO
, 0, I1
, 0, 0 },
1632 {"ror", "d,v,I", 0, (int) M_ROR_I
, INSN_MACRO
, 0, I1
, 0, 0 },
1633 {"ror", "d,w,<", 0x00200002, 0xffe0003f, WR_1
|RD_2
, 0, N5
|I33
, SMT
, 0 },
1634 {"rorv", "d,t,s", 0x00000046, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, N5
|I33
, SMT
, 0 },
1635 {"rotl", "d,v,t", 0, (int) M_ROL
, INSN_MACRO
, 0, I33
, SMT
, 0 },
1636 {"rotl", "d,v,I", 0, (int) M_ROL_I
, INSN_MACRO
, 0, I33
, SMT
, 0 },
1637 {"rotr", "d,v,t", 0, (int) M_ROR
, INSN_MACRO
, 0, I33
, SMT
, 0 },
1638 {"rotr", "d,v,I", 0, (int) M_ROR_I
, INSN_MACRO
, 0, I33
, SMT
, 0 },
1639 {"rotrv", "d,t,s", 0x00000046, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I33
, SMT
, 0 },
1640 {"round.l.d", "D,S", 0x46200008, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, I3_33
, 0, 0 },
1641 {"round.l.s", "D,S", 0x46000008, 0xffff003f, WR_1
|RD_2
|FP_S
|FP_D
, 0, I3_33
, 0, 0 },
1642 {"round.w.d", "D,S", 0x4620000c, 0xffff003f, WR_1
|RD_2
|FP_S
|FP_D
, 0, I2
, 0, SF
},
1643 {"round.w.s", "D,S", 0x4600000c, 0xffff003f, WR_1
|RD_2
|FP_S
, 0, I2
, 0, 0 },
1644 {"rsqrt.d", "D,S", 0x46200016, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, I4_33
, 0, 0 },
1645 {"rsqrt.ps", "D,S", 0x46c00016, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, SB1
, 0, 0 },
1646 {"rsqrt.s", "D,S", 0x46000016, 0xffff003f, WR_1
|RD_2
|FP_S
, 0, I4_33
, 0, 0 },
1647 {"rsqrt.s", "D,S,T", 0x46000016, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, EE
, 0, 0 },
1648 {"rsqrt1.d", "D,S", 0x4620001e, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, 0, M3D
, 0 },
1649 {"rsqrt1.ps", "D,S", 0x46c0001e, 0xffff003f, WR_1
|RD_2
|FP_S
, 0, 0, M3D
, 0 },
1650 {"rsqrt1.s", "D,S", 0x4600001e, 0xffff003f, WR_1
|RD_2
|FP_S
, 0, 0, M3D
, 0 },
1651 {"rsqrt2.d", "D,S,T", 0x4620001f, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, M3D
, 0 },
1652 {"rsqrt2.ps", "D,S,T", 0x46c0001f, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, 0, M3D
, 0 },
1653 {"rsqrt2.s", "D,S,T", 0x4600001f, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, 0, M3D
, 0 },
1654 {"rzs.qh", "X,Q", 0x78200024, 0xfc20f83f, WR_1
|RD_2
|FP_D
, RD_MACC
, 0, MX
, 0 },
1655 {"rzu.ob", "X,Q", 0x78000020, 0xfc20f83f, WR_1
|RD_2
|FP_D
, RD_MACC
, SB1
, MX
, 0 },
1656 {"rzu.ob", "D,Q", 0x48000020, 0xfc20f83f, WR_1
|RD_2
|FP_D
, RD_MACC
, N54
, 0, 0 },
1657 {"rzu.qh", "X,Q", 0x78200020, 0xfc20f83f, WR_1
|RD_2
|FP_D
, RD_MACC
, 0, MX
, 0 },
1658 {"saa", "t,A(b)", 0, (int) M_SAA_AB
, INSN_MACRO
, 0, IOCTP
, 0, 0 },
1659 {"saa", "t,(b)", 0x70000018, 0xfc00ffff, RD_1
|RD_2
|SM
, 0, IOCTP
, 0, 0 },
1660 {"saad", "t,A(b)", 0, (int) M_SAAD_AB
, INSN_MACRO
, 0, IOCTP
, 0, 0 },
1661 {"saad", "t,(b)", 0x70000019, 0xfc00ffff, RD_1
|RD_2
|SM
, 0, IOCTP
, 0, 0 },
1662 {"sb", "t,o(b)", 0xa0000000, 0xfc000000, RD_1
|RD_3
|SM
, 0, I1
, 0, 0 },
1663 {"sb", "t,A(b)", 0, (int) M_SB_AB
, INSN_MACRO
, 0, I1
, 0, 0 },
1664 {"sc", "t,o(b)", 0xe0000000, 0xfc000000, MOD_1
|RD_3
|SM
, 0, I2
, 0, EE
},
1665 {"sc", "t,A(b)", 0, (int) M_SC_AB
, INSN_MACRO
, 0, I2
, 0, EE
},
1666 {"scd", "t,o(b)", 0xf0000000, 0xfc000000, MOD_1
|RD_3
|SM
, 0, I3
, 0, EE
},
1667 {"scd", "t,A(b)", 0, (int) M_SCD_AB
, INSN_MACRO
, 0, I3
, 0, EE
},
1668 /* The macro has to be first to handle o32 correctly. */
1669 {"sd", "t,A(b)", 0, (int) M_SD_AB
, INSN_MACRO
, 0, I1
, 0, 0 },
1670 {"sd", "t,o(b)", 0xfc000000, 0xfc000000, RD_1
|RD_3
|SM
, 0, I3
, 0, 0 },
1671 {"sdbbp", "", 0x0000000e, 0xffffffff, TRAP
, 0, G2
, 0, 0 },
1672 {"sdbbp", "c", 0x0000000e, 0xfc00ffff, TRAP
, 0, G2
, 0, 0 },
1673 {"sdbbp", "c,q", 0x0000000e, 0xfc00003f, TRAP
, 0, G2
, 0, 0 },
1674 {"sdbbp", "", 0x7000003f, 0xffffffff, TRAP
, 0, I32
, 0, 0 },
1675 {"sdbbp", "B", 0x7000003f, 0xfc00003f, TRAP
, 0, I32
, 0, 0 },
1676 {"sdc1", "T,o(b)", 0xf4000000, 0xfc000000, RD_1
|RD_3
|SM
|FP_D
, 0, I2
, 0, SF
},
1677 {"sdc1", "E,o(b)", 0xf4000000, 0xfc000000, RD_1
|RD_3
|SM
|FP_D
, 0, I2
, 0, SF
},
1678 {"sdc1", "T,A(b)", 0, (int) M_SDC1_AB
, INSN_MACRO
, INSN2_M_FP_D
, I2
, 0, SF
},
1679 {"sdc1", "E,A(b)", 0, (int) M_SDC1_AB
, INSN_MACRO
, INSN2_M_FP_D
, I2
, 0, SF
},
1680 {"sdc2", "E,o(b)", 0xf8000000, 0xfc000000, RD_3
|RD_C2
|SM
, 0, I2
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
1681 {"sdc2", "E,A(b)", 0, (int) M_SDC2_AB
, INSN_MACRO
, 0, I2
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
1682 {"sdc3", "E,o(b)", 0xfc000000, 0xfc000000, RD_3
|RD_C3
|SM
, 0, I2
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
1683 {"sdc3", "E,A(b)", 0, (int) M_SDC3_AB
, INSN_MACRO
, 0, I2
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
1684 {"s.d", "T,o(b)", 0xf4000000, 0xfc000000, RD_1
|RD_3
|SM
|FP_D
, 0, I2
, 0, SF
},
1685 {"s.d", "T,A(b)", 0, (int) M_S_DAB
, INSN_MACRO
, INSN2_M_FP_D
, I1
, 0, 0 },
1686 {"sdl", "t,o(b)", 0xb0000000, 0xfc000000, RD_1
|RD_3
|SM
, 0, I3
, 0, 0 },
1687 {"sdl", "t,A(b)", 0, (int) M_SDL_AB
, INSN_MACRO
, 0, I3
, 0, 0 },
1688 {"sdr", "t,o(b)", 0xb4000000, 0xfc000000, RD_1
|RD_3
|SM
, 0, I3
, 0, 0 },
1689 {"sdr", "t,A(b)", 0, (int) M_SDR_AB
, INSN_MACRO
, 0, I3
, 0, 0 },
1690 {"sdxc1", "S,t(b)", 0x4c000009, 0xfc0007ff, RD_1
|RD_2
|RD_3
|SM
|FP_D
, 0, I4_33
, 0, 0 },
1691 {"seb", "d,w", 0x7c000420, 0xffe007ff, WR_1
|RD_2
, 0, I33
, 0, 0 },
1692 {"seh", "d,w", 0x7c000620, 0xffe007ff, WR_1
|RD_2
, 0, I33
, 0, 0 },
1693 {"selsl", "d,v,t", 0x00000005, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, L1
, 0, 0 },
1694 {"selsr", "d,v,t", 0x00000001, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, L1
, 0, 0 },
1695 {"seq", "d,v,t", 0x7000002a, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IOCT
, 0, 0 },
1696 {"seq", "d,v,t", 0, (int) M_SEQ
, INSN_MACRO
, 0, I1
, 0, 0 },
1697 {"seq", "d,v,I", 0, (int) M_SEQ_I
, INSN_MACRO
, 0, I1
, 0, 0 },
1698 {"seq", "S,T", 0x46a00032, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2E
, 0, 0 },
1699 {"seq", "S,T", 0x4ba0000c, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
1700 {"seqi", "t,r,+Q", 0x7000002e, 0xfc00003f, WR_1
|RD_2
, 0, IOCT
, 0, 0 },
1701 {"sge", "d,v,t", 0, (int) M_SGE
, INSN_MACRO
, 0, I1
, 0, 0 },
1702 {"sge", "d,v,I", 0, (int) M_SGE_I
, INSN_MACRO
, 0, I1
, 0, 0 },
1703 {"sgeu", "d,v,t", 0, (int) M_SGEU
, INSN_MACRO
, 0, I1
, 0, 0 },
1704 {"sgeu", "d,v,I", 0, (int) M_SGEU_I
, INSN_MACRO
, 0, I1
, 0, 0 },
1705 {"sgt", "d,v,t", 0, (int) M_SGT
, INSN_MACRO
, 0, I1
, 0, 0 },
1706 {"sgt", "d,v,I", 0, (int) M_SGT_I
, INSN_MACRO
, 0, I1
, 0, 0 },
1707 {"sgtu", "d,v,t", 0, (int) M_SGTU
, INSN_MACRO
, 0, I1
, 0, 0 },
1708 {"sgtu", "d,v,I", 0, (int) M_SGTU_I
, INSN_MACRO
, 0, I1
, 0, 0 },
1709 {"sh", "t,o(b)", 0xa4000000, 0xfc000000, RD_1
|RD_3
|SM
, 0, I1
, 0, 0 },
1710 {"sh", "t,A(b)", 0, (int) M_SH_AB
, INSN_MACRO
, 0, I1
, 0, 0 },
1711 {"shfl.bfla.qh", "X,Y,Z", 0x7a20001f, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, MX
, 0 },
1712 {"shfl.mixh.ob", "X,Y,Z", 0x7980001f, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, MX
, 0 },
1713 {"shfl.mixh.ob", "D,S,T", 0x4980001f, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, N54
, 0, 0 },
1714 {"shfl.mixh.qh", "X,Y,Z", 0x7820001f, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, MX
, 0 },
1715 {"shfl.mixl.ob", "X,Y,Z", 0x79c0001f, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, MX
, 0 },
1716 {"shfl.mixl.ob", "D,S,T", 0x49c0001f, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, N54
, 0, 0 },
1717 {"shfl.mixl.qh", "X,Y,Z", 0x78a0001f, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, MX
, 0 },
1718 {"shfl.pach.ob", "X,Y,Z", 0x7900001f, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, MX
, 0 },
1719 {"shfl.pach.ob", "D,S,T", 0x4900001f, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, N54
, 0, 0 },
1720 {"shfl.pach.qh", "X,Y,Z", 0x7920001f, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, MX
, 0 },
1721 {"shfl.pacl.ob", "D,S,T", 0x4940001f, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, N54
, 0, 0 },
1722 {"shfl.repa.qh", "X,Y,Z", 0x7b20001f, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, MX
, 0 },
1723 {"shfl.repb.qh", "X,Y,Z", 0x7ba0001f, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, MX
, 0 },
1724 {"shfl.upsl.ob", "X,Y,Z", 0x78c0001f, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, MX
, 0 },
1725 {"sle", "d,v,t", 0, (int) M_SLE
, INSN_MACRO
, 0, I1
, 0, 0 },
1726 {"sle", "d,v,I", 0, (int) M_SLE_I
, INSN_MACRO
, 0, I1
, 0, 0 },
1727 {"sle", "S,T", 0x46a0003e, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2E
, 0, 0 },
1728 {"sle", "S,T", 0x4ba0000e, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
1729 {"sleu", "d,v,t", 0, (int) M_SLEU
, INSN_MACRO
, 0, I1
, 0, 0 },
1730 {"sleu", "d,v,I", 0, (int) M_SLEU_I
, INSN_MACRO
, 0, I1
, 0, 0 },
1731 {"sleu", "S,T", 0x4680003e, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2E
, 0, 0 },
1732 {"sleu", "S,T", 0x4b80000e, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
1733 {"sllv", "d,t,s", 0x00000004, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I1
, 0, 0 },
1734 {"sll", "d,w,s", 0x00000004, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I1
, 0, 0 }, /* sllv */
1735 {"sll", "d,w,<", 0x00000000, 0xffe0003f, WR_1
|RD_2
, 0, I1
, 0, 0 },
1736 {"sll", "D,S,T", 0x45800002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
1737 {"sll", "D,S,T", 0x4b00000e, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
1738 {"sll.ob", "X,Y,Q", 0x78000010, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, MX
, 0 },
1739 {"sll.ob", "D,S,Q", 0x48000010, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, N54
, 0, 0 },
1740 {"sll.qh", "X,Y,Q", 0x78200010, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, MX
, 0 },
1741 {"slt", "d,v,t", 0x0000002a, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I1
, 0, 0 },
1742 {"slt", "d,v,I", 0, (int) M_SLT_I
, INSN_MACRO
, 0, I1
, 0, 0 },
1743 {"slt", "S,T", 0x46a0003c, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2E
, 0, 0 },
1744 {"slt", "S,T", 0x4ba0000d, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
1745 {"slti", "t,r,j", 0x28000000, 0xfc000000, WR_1
|RD_2
, 0, I1
, 0, 0 },
1746 {"sltiu", "t,r,j", 0x2c000000, 0xfc000000, WR_1
|RD_2
, 0, I1
, 0, 0 },
1747 {"sltu", "d,v,t", 0x0000002b, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I1
, 0, 0 },
1748 {"sltu", "d,v,I", 0, (int) M_SLTU_I
, INSN_MACRO
, 0, I1
, 0, 0 },
1749 {"sltu", "S,T", 0x4680003c, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2E
, 0, 0 },
1750 {"sltu", "S,T", 0x4b80000d, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
1751 {"sne", "d,v,t", 0x7000002b, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IOCT
, 0, 0 },
1752 {"sne", "d,v,t", 0, (int) M_SNE
, INSN_MACRO
, 0, I1
, 0, 0 },
1753 {"sne", "d,v,I", 0, (int) M_SNE_I
, INSN_MACRO
, 0, I1
, 0, 0 },
1754 {"snei", "t,r,+Q", 0x7000002f, 0xfc00003f, WR_1
|RD_2
, 0, IOCT
, 0, 0 },
1755 {"sq", "t,o(b)", 0x7c000000, 0xfc000000, RD_1
|RD_3
|SM
, 0, MMI
, 0, 0 },
1756 {"sq", "t,A(b)", 0, (int) M_SQ_AB
, INSN_MACRO
, 0, MMI
, 0, 0 },
1757 {"sqc2", "+7,o(b)", 0xf8000000, 0xfc000000, RD_3
|RD_C2
|SM
, 0, EE
, 0, 0 },
1758 {"sqc2", "+7,A(b)", 0, (int) M_SQC2_AB
, INSN_MACRO
, 0, EE
, 0, 0 },
1759 {"sqrt.d", "D,S", 0x46200004, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, I2
, 0, SF
},
1760 {"sqrt.s", "D,S", 0x46000004, 0xffff003f, WR_1
|RD_2
|FP_S
, 0, I2
, 0, 0 },
1761 {"sqrt.ps", "D,S", 0x46c00004, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, SB1
, 0, 0 },
1762 {"srav", "d,t,s", 0x00000007, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I1
, 0, 0 },
1763 {"sra", "d,w,s", 0x00000007, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I1
, 0, 0 }, /* srav */
1764 {"sra", "d,w,<", 0x00000003, 0xffe0003f, WR_1
|RD_2
, 0, I1
, 0, 0 },
1765 {"sra", "D,S,T", 0x45c00003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
1766 {"sra", "D,S,T", 0x4b40000f, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
1767 {"sra.qh", "X,Y,Q", 0x78200013, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, MX
, 0 },
1768 {"srlv", "d,t,s", 0x00000006, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I1
, 0, 0 },
1769 {"srl", "d,w,s", 0x00000006, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I1
, 0, 0 }, /* srlv */
1770 {"srl", "d,w,<", 0x00000002, 0xffe0003f, WR_1
|RD_2
, 0, I1
, 0, 0 },
1771 {"srl", "D,S,T", 0x45800003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
1772 {"srl", "D,S,T", 0x4b00000f, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
1773 {"srl.ob", "X,Y,Q", 0x78000012, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, MX
, 0 },
1774 {"srl.ob", "D,S,Q", 0x48000012, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, N54
, 0, 0 },
1775 {"srl.qh", "X,Y,Q", 0x78200012, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, MX
, 0 },
1776 /* ssnop is at the start of the table. */
1777 {"standby", "", 0x42000021, 0xffffffff, 0, 0, V1
, 0, 0 },
1778 {"sub", "d,v,t", 0x00000022, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I1
, 0, 0 },
1779 {"sub", "d,v,I", 0, (int) M_SUB_I
, INSN_MACRO
, 0, I1
, 0, 0 },
1780 {"sub", "D,S,T", 0x45c00001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, IL2E
, 0, 0 },
1781 {"sub", "D,S,T", 0x4b40000d, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, IL2F
|IL3A
, 0, 0 },
1782 {"sub.d", "D,V,T", 0x46200001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, I1
, 0, SF
},
1783 {"sub.s", "D,V,T", 0x46000001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, I1
, 0, 0 },
1784 {"sub.ob", "X,Y,Q", 0x7800000a, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, MX
, 0 },
1785 {"sub.ob", "D,S,Q", 0x4800000a, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, N54
, 0, 0 },
1786 {"sub.ps", "D,V,T", 0x46c00001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, I5_33
|IL2F
, 0, 0 },
1787 {"sub.ps", "D,V,T", 0x45600001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
1788 {"sub.qh", "X,Y,Q", 0x7820000a, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, MX
, 0 },
1789 {"suba.ob", "Y,Q", 0x78000036, 0xfc2007ff, RD_1
|RD_2
|FP_D
, WR_MACC
, SB1
, MX
, 0 },
1790 {"suba.qh", "Y,Q", 0x78200036, 0xfc2007ff, RD_1
|RD_2
|FP_D
, WR_MACC
, 0, MX
, 0 },
1791 {"subl.ob", "Y,Q", 0x78000436, 0xfc2007ff, RD_1
|RD_2
|FP_D
, WR_MACC
, SB1
, MX
, 0 },
1792 {"subl.qh", "Y,Q", 0x78200436, 0xfc2007ff, RD_1
|RD_2
|FP_D
, WR_MACC
, 0, MX
, 0 },
1793 {"suba.s", "S,T", 0x46000019, 0xffe007ff, RD_1
|RD_2
|FP_S
, 0, EE
, 0, 0 },
1794 {"subu", "d,v,t", 0x00000023, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I1
, 0, 0 },
1795 {"subu", "d,v,I", 0, (int) M_SUBU_I
, INSN_MACRO
, 0, I1
, 0, 0 },
1796 {"subu", "D,S,T", 0x45800001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, IL2E
, 0, 0 },
1797 {"subu", "D,S,T", 0x4b00000d, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_S
, 0, IL2F
|IL3A
, 0, 0 },
1798 {"suspend", "", 0x42000022, 0xffffffff, 0, 0, V1
, 0, 0 },
1799 {"suxc1", "S,t(b)", 0x4c00000d, 0xfc0007ff, RD_1
|RD_2
|RD_3
|SM
|FP_D
, 0, I5_33
|N55
, 0, 0},
1800 {"sw", "t,o(b)", 0xac000000, 0xfc000000, RD_1
|RD_3
|SM
, 0, I1
, 0, 0 },
1801 {"sw", "t,A(b)", 0, (int) M_SW_AB
, INSN_MACRO
, 0, I1
, 0, 0 },
1802 {"swapw", "t,b", 0x70000014, 0xfc00ffff, MOD_1
|RD_2
|SM
, 0, XLR
, 0, 0 },
1803 {"swapwu", "t,b", 0x70000015, 0xfc00ffff, MOD_1
|RD_2
|SM
, 0, XLR
, 0, 0 },
1804 {"swapd", "t,b", 0x70000016, 0xfc00ffff, MOD_1
|RD_2
|SM
, 0, XLR
, 0, 0 },
1805 {"swc0", "E,o(b)", 0xe0000000, 0xfc000000, RD_3
|RD_C0
|SM
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
},
1806 {"swc0", "E,A(b)", 0, (int) M_SWC0_AB
, INSN_MACRO
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
},
1807 {"swc1", "T,o(b)", 0xe4000000, 0xfc000000, RD_1
|RD_3
|SM
|FP_S
, 0, I1
, 0, 0 },
1808 {"swc1", "E,o(b)", 0xe4000000, 0xfc000000, RD_1
|RD_3
|SM
|FP_S
, 0, I1
, 0, 0 },
1809 {"swc1", "T,A(b)", 0, (int) M_SWC1_AB
, INSN_MACRO
, INSN2_M_FP_S
, I1
, 0, 0 },
1810 {"swc1", "E,A(b)", 0, (int) M_SWC1_AB
, INSN_MACRO
, INSN2_M_FP_S
, I1
, 0, 0 },
1811 {"s.s", "T,o(b)", 0xe4000000, 0xfc000000, RD_1
|RD_3
|SM
|FP_S
, 0, I1
, 0, 0 }, /* swc1 */
1812 {"s.s", "T,A(b)", 0, (int) M_SWC1_AB
, INSN_MACRO
, INSN2_M_FP_S
, I1
, 0, 0 },
1813 {"swc2", "E,o(b)", 0xe8000000, 0xfc000000, RD_3
|RD_C2
|SM
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
1814 {"swc2", "E,A(b)", 0, (int) M_SWC2_AB
, INSN_MACRO
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
1815 {"swc3", "E,o(b)", 0xec000000, 0xfc000000, RD_3
|RD_C3
|SM
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
1816 {"swc3", "E,A(b)", 0, (int) M_SWC3_AB
, INSN_MACRO
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
1817 {"swl", "t,o(b)", 0xa8000000, 0xfc000000, RD_1
|RD_3
|SM
, 0, I1
, 0, 0 },
1818 {"swl", "t,A(b)", 0, (int) M_SWL_AB
, INSN_MACRO
, 0, I1
, 0, 0 },
1819 {"scache", "t,o(b)", 0xa8000000, 0xfc000000, RD_1
|RD_3
, 0, I2
, 0, 0 }, /* same */
1820 {"scache", "t,A(b)", 0, (int) M_SWL_AB
, INSN_MACRO
, 0, I2
, 0, 0 }, /* as swl */
1821 {"swr", "t,o(b)", 0xb8000000, 0xfc000000, RD_1
|RD_3
|SM
, 0, I1
, 0, 0 },
1822 {"swr", "t,A(b)", 0, (int) M_SWR_AB
, INSN_MACRO
, 0, I1
, 0, 0 },
1823 {"invalidate", "t,o(b)", 0xb8000000, 0xfc000000, RD_1
|RD_3
, 0, I2
, 0, 0 }, /* same */
1824 {"invalidate", "t,A(b)", 0, (int) M_SWR_AB
, INSN_MACRO
, 0, I2
, 0, 0 }, /* as swr */
1825 {"swxc1", "S,t(b)", 0x4c000008, 0xfc0007ff, RD_1
|RD_2
|RD_3
|SM
|FP_S
, 0, I4_33
, 0, 0 },
1826 {"synciobdma", "", 0x0000008f, 0xffffffff, NODS
, 0, IOCT
, 0, 0 },
1827 {"syncs", "", 0x0000018f, 0xffffffff, NODS
, 0, IOCT
, 0, 0 },
1828 {"syncw", "", 0x0000010f, 0xffffffff, NODS
, 0, IOCT
, 0, 0 },
1829 {"syncws", "", 0x0000014f, 0xffffffff, NODS
, 0, IOCT
, 0, 0 },
1830 {"sync_acquire", "", 0x0000044f, 0xffffffff, NODS
, 0, I33
, 0, 0 },
1831 {"sync_mb", "", 0x0000040f, 0xffffffff, NODS
, 0, I33
, 0, 0 },
1832 {"sync_release", "", 0x0000048f, 0xffffffff, NODS
, 0, I33
, 0, 0 },
1833 {"sync_rmb", "", 0x000004cf, 0xffffffff, NODS
, 0, I33
, 0, 0 },
1834 {"sync_wmb", "", 0x0000010f, 0xffffffff, NODS
, 0, I33
, 0, 0 },
1835 {"sync", "", 0x0000000f, 0xffffffff, NODS
, 0, I2
|G1
, 0, 0 },
1836 {"sync", "1", 0x0000000f, 0xfffff83f, NODS
, 0, I32
, 0, 0 },
1837 {"sync.p", "", 0x0000040f, 0xffffffff, NODS
, 0, I2
, 0, 0 },
1838 {"sync.l", "", 0x0000000f, 0xffffffff, NODS
, 0, I2
, 0, 0 },
1839 {"synci", "o(b)", 0x041f0000, 0xfc1f0000, RD_2
|SM
, 0, I33
, 0, 0 },
1840 {"syscall", "", 0x0000000c, 0xffffffff, TRAP
, 0, I1
, 0, 0 },
1841 {"syscall", "B", 0x0000000c, 0xfc00003f, TRAP
, 0, I1
, 0, 0 },
1842 {"teqi", "s,j", 0x040c0000, 0xfc1f0000, RD_1
|TRAP
, 0, I2
, 0, 0 },
1843 {"teq", "s,t", 0x00000034, 0xfc00ffff, RD_1
|RD_2
|TRAP
, 0, I2
, 0, 0 },
1844 {"teq", "s,t,q", 0x00000034, 0xfc00003f, RD_1
|RD_2
|TRAP
, 0, I2
, 0, 0 },
1845 {"teq", "s,j", 0x040c0000, 0xfc1f0000, RD_1
|TRAP
, 0, I2
, 0, 0 }, /* teqi */
1846 {"teq", "s,I", 0, (int) M_TEQ_I
, INSN_MACRO
, 0, I2
, 0, 0 },
1847 {"tgei", "s,j", 0x04080000, 0xfc1f0000, RD_1
|TRAP
, 0, I2
, 0, 0 },
1848 {"tge", "s,t", 0x00000030, 0xfc00ffff, RD_1
|RD_2
|TRAP
, 0, I2
, 0, 0 },
1849 {"tge", "s,t,q", 0x00000030, 0xfc00003f, RD_1
|RD_2
|TRAP
, 0, I2
, 0, 0 },
1850 {"tge", "s,j", 0x04080000, 0xfc1f0000, RD_1
|TRAP
, 0, I2
, 0, 0 }, /* tgei */
1851 {"tge", "s,I", 0, (int) M_TGE_I
, INSN_MACRO
, 0, I2
, 0, 0 },
1852 {"tgeiu", "s,j", 0x04090000, 0xfc1f0000, RD_1
|TRAP
, 0, I2
, 0, 0 },
1853 {"tgeu", "s,t", 0x00000031, 0xfc00ffff, RD_1
|RD_2
|TRAP
, 0, I2
, 0, 0 },
1854 {"tgeu", "s,t,q", 0x00000031, 0xfc00003f, RD_1
|RD_2
|TRAP
, 0, I2
, 0, 0 },
1855 {"tgeu", "s,j", 0x04090000, 0xfc1f0000, RD_1
|TRAP
, 0, I2
, 0, 0 }, /* tgeiu */
1856 {"tgeu", "s,I", 0, (int) M_TGEU_I
, INSN_MACRO
, 0, I2
, 0, 0 },
1857 {"tlbinv", "", 0x42000003, 0xffffffff, INSN_TLB
, 0, 0, TLBINV
, 0 },
1858 {"tlbinvf", "", 0x42000004, 0xffffffff, INSN_TLB
, 0, 0, TLBINV
, 0 },
1859 {"tlbp", "", 0x42000008, 0xffffffff, INSN_TLB
, 0, I1
, 0, 0 },
1860 {"tlbr", "", 0x42000001, 0xffffffff, INSN_TLB
, 0, I1
, 0, 0 },
1861 {"tlbwi", "", 0x42000002, 0xffffffff, INSN_TLB
, 0, I1
, 0, 0 },
1862 {"tlbwr", "", 0x42000006, 0xffffffff, INSN_TLB
, 0, I1
, 0, 0 },
1863 {"tlbgr", "", 0x42000009, 0xffffffff, INSN_TLB
, 0, 0, IVIRT
, 0 },
1864 {"tlbgwi", "", 0x4200000a, 0xffffffff, INSN_TLB
, 0, 0, IVIRT
, 0 },
1865 {"tlbginv", "", 0x4200000b, 0xffffffff, INSN_TLB
, 0, 0, IVIRT
, 0 },
1866 {"tlbginvf", "", 0x4200000c, 0xffffffff, INSN_TLB
, 0, 0, IVIRT
, 0 },
1867 {"tlbgwr", "", 0x4200000e, 0xffffffff, INSN_TLB
, 0, 0, IVIRT
, 0 },
1868 {"tlbgp", "", 0x42000010, 0xffffffff, INSN_TLB
, 0, 0, IVIRT
, 0 },
1869 {"tlti", "s,j", 0x040a0000, 0xfc1f0000, RD_1
|TRAP
, 0, I2
, 0, 0 },
1870 {"tlt", "s,t", 0x00000032, 0xfc00ffff, RD_1
|RD_2
|TRAP
, 0, I2
, 0, 0 },
1871 {"tlt", "s,t,q", 0x00000032, 0xfc00003f, RD_1
|RD_2
|TRAP
, 0, I2
, 0, 0 },
1872 {"tlt", "s,j", 0x040a0000, 0xfc1f0000, RD_1
|TRAP
, 0, I2
, 0, 0 }, /* tlti */
1873 {"tlt", "s,I", 0, (int) M_TLT_I
, INSN_MACRO
, 0, I2
, 0, 0 },
1874 {"tltiu", "s,j", 0x040b0000, 0xfc1f0000, RD_1
|TRAP
, 0, I2
, 0, 0 },
1875 {"tltu", "s,t", 0x00000033, 0xfc00ffff, RD_1
|RD_2
|TRAP
, 0, I2
, 0, 0 },
1876 {"tltu", "s,t,q", 0x00000033, 0xfc00003f, RD_1
|RD_2
|TRAP
, 0, I2
, 0, 0 },
1877 {"tltu", "s,j", 0x040b0000, 0xfc1f0000, RD_1
|TRAP
, 0, I2
, 0, 0 }, /* tltiu */
1878 {"tltu", "s,I", 0, (int) M_TLTU_I
, INSN_MACRO
, 0, I2
, 0, 0 },
1879 {"tnei", "s,j", 0x040e0000, 0xfc1f0000, RD_1
|TRAP
, 0, I2
, 0, 0 },
1880 {"tne", "s,t", 0x00000036, 0xfc00ffff, RD_1
|RD_2
|TRAP
, 0, I2
, 0, 0 },
1881 {"tne", "s,t,q", 0x00000036, 0xfc00003f, RD_1
|RD_2
|TRAP
, 0, I2
, 0, 0 },
1882 {"tne", "s,j", 0x040e0000, 0xfc1f0000, RD_1
|TRAP
, 0, I2
, 0, 0 }, /* tnei */
1883 {"tne", "s,I", 0, (int) M_TNE_I
, INSN_MACRO
, 0, I2
, 0, 0 },
1884 {"trunc.l.d", "D,S", 0x46200009, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, I3_33
, 0, 0 },
1885 {"trunc.l.s", "D,S", 0x46000009, 0xffff003f, WR_1
|RD_2
|FP_S
|FP_D
, 0, I3_33
, 0, 0 },
1886 {"trunc.w.d", "D,S", 0x4620000d, 0xffff003f, WR_1
|RD_2
|FP_S
|FP_D
, 0, I2
, 0, SF
},
1887 {"trunc.w.d", "D,S,x", 0x4620000d, 0xffff003f, WR_1
|RD_2
|FP_S
|FP_D
, 0, I2
, 0, SF
},
1888 {"trunc.w.d", "D,S,t", 0, (int) M_TRUNCWD
, INSN_MACRO
, INSN2_M_FP_S
|INSN2_M_FP_D
, I1
, 0, SF
},
1889 {"trunc.w.s", "D,S", 0x46000024, 0xffff003f, WR_1
|RD_2
|FP_S
, 0, EE
, 0, 0 },
1890 {"trunc.w.s", "D,S", 0x4600000d, 0xffff003f, WR_1
|RD_2
|FP_S
, 0, I2
, 0, EE
},
1891 {"trunc.w.s", "D,S,x", 0x4600000d, 0xffff003f, WR_1
|RD_2
|FP_S
, 0, I2
, 0, EE
},
1892 {"trunc.w.s", "D,S,t", 0, (int) M_TRUNCWS
, INSN_MACRO
, INSN2_M_FP_S
, I1
, 0, EE
},
1893 {"uld", "t,A(b)", 0, (int) M_ULD_AB
, INSN_MACRO
, 0, I3
, 0, 0 },
1894 {"ulh", "t,A(b)", 0, (int) M_ULH_AB
, INSN_MACRO
, 0, I1
, 0, 0 },
1895 {"ulhu", "t,A(b)", 0, (int) M_ULHU_AB
, INSN_MACRO
, 0, I1
, 0, 0 },
1896 {"ulw", "t,A(b)", 0, (int) M_ULW_AB
, INSN_MACRO
, 0, I1
, 0, 0 },
1897 {"usd", "t,A(b)", 0, (int) M_USD_AB
, INSN_MACRO
, 0, I3
, 0, 0 },
1898 {"ush", "t,A(b)", 0, (int) M_USH_AB
, INSN_MACRO
, 0, I1
, 0, 0 },
1899 {"usw", "t,A(b)", 0, (int) M_USW_AB
, INSN_MACRO
, 0, I1
, 0, 0 },
1900 {"v3mulu", "d,v,t", 0x70000011, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IOCT
, 0, 0 },
1901 {"vmm0", "d,v,t", 0x70000010, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IOCT
, 0, 0 },
1902 {"vmulu", "d,v,t", 0x7000000f, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IOCT
, 0, 0 },
1903 {"wach.ob", "Y", 0x7a00003e, 0xffff07ff, RD_1
|FP_D
, WR_MACC
, SB1
, MX
, 0 },
1904 {"wach.ob", "S", 0x4a00003e, 0xffff07ff, RD_1
|FP_D
, WR_MACC
, N54
, 0, 0 },
1905 {"wach.qh", "Y", 0x7a20003e, 0xffff07ff, RD_1
|FP_D
, WR_MACC
, 0, MX
, 0 },
1906 {"wacl.ob", "Y,Z", 0x7800003e, 0xffe007ff, RD_1
|RD_2
|FP_D
, WR_MACC
, SB1
, MX
, 0 },
1907 {"wacl.ob", "S,T", 0x4800003e, 0xffe007ff, RD_1
|RD_2
|FP_D
, WR_MACC
, N54
, 0, 0 },
1908 {"wacl.qh", "Y,Z", 0x7820003e, 0xffe007ff, RD_1
|RD_2
|FP_D
, WR_MACC
, 0, MX
, 0 },
1909 {"wait", "", 0x42000020, 0xffffffff, NODS
, 0, I3_32
, 0, 0 },
1910 {"wait", "J", 0x42000020, 0xfe00003f, NODS
, 0, I32
|N55
, 0, 0 },
1911 {"waiti", "", 0x42000020, 0xffffffff, NODS
, 0, L1
, 0, 0 },
1912 {"wrpgpr", "d,w", 0x41c00000, 0xffe007ff, RD_2
, 0, I33
, 0, 0 },
1913 {"wsbh", "d,w", 0x7c0000a0, 0xffe007ff, WR_1
|RD_2
, 0, I33
, 0, 0 },
1914 {"xor", "d,v,t", 0x00000026, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, I1
, 0, 0 },
1915 {"xor", "t,r,I", 0, (int) M_XOR_I
, INSN_MACRO
, 0, I1
, 0, 0 },
1916 {"xor", "D,S,T", 0x47800002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
1917 {"xor", "D,S,T", 0x4b800002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
1918 {"xor.ob", "X,Y,Q", 0x7800000d, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, SB1
, MX
, 0 },
1919 {"xor.ob", "D,S,Q", 0x4800000d, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, N54
, 0, 0 },
1920 {"xor.qh", "X,Y,Q", 0x7820000d, 0xfc20003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, 0, MX
, 0 },
1921 {"xori", "t,r,i", 0x38000000, 0xfc000000, WR_1
|RD_2
, 0, I1
, 0, 0 },
1922 {"yield", "s", 0x7c000009, 0xfc1fffff, RD_1
|NODS
, 0, 0, MT32
, 0 },
1923 {"yield", "d,s", 0x7c000009, 0xfc1f07ff, WR_1
|RD_2
|NODS
, 0, 0, MT32
, 0 },
1924 {"zcb", "(b)", 0x7000071f, 0xfc1fffff, RD_1
|SM
, 0, IOCT2
, 0, 0 },
1925 {"zcbt", "(b)", 0x7000075f, 0xfc1fffff, RD_1
|SM
, 0, IOCT2
, 0, 0 },
1927 /* User Defined Instruction. */
1928 {"udi0", "s,t,d,+1", 0x70000010, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1929 {"udi0", "s,t,+2", 0x70000010, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1930 {"udi0", "s,+3", 0x70000010, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1931 {"udi0", "+4", 0x70000010, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1932 {"udi1", "s,t,d,+1", 0x70000011, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1933 {"udi1", "s,t,+2", 0x70000011, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1934 {"udi1", "s,+3", 0x70000011, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1935 {"udi1", "+4", 0x70000011, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1936 {"udi2", "s,t,d,+1", 0x70000012, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1937 {"udi2", "s,t,+2", 0x70000012, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1938 {"udi2", "s,+3", 0x70000012, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1939 {"udi2", "+4", 0x70000012, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1940 {"udi3", "s,t,d,+1", 0x70000013, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1941 {"udi3", "s,t,+2", 0x70000013, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1942 {"udi3", "s,+3", 0x70000013, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1943 {"udi3", "+4", 0x70000013, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1944 {"udi4", "s,t,d,+1", 0x70000014, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1945 {"udi4", "s,t,+2", 0x70000014, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1946 {"udi4", "s,+3", 0x70000014, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1947 {"udi4", "+4", 0x70000014, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1948 {"udi5", "s,t,d,+1", 0x70000015, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1949 {"udi5", "s,t,+2", 0x70000015, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1950 {"udi5", "s,+3", 0x70000015, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1951 {"udi5", "+4", 0x70000015, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1952 {"udi6", "s,t,d,+1", 0x70000016, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1953 {"udi6", "s,t,+2", 0x70000016, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1954 {"udi6", "s,+3", 0x70000016, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1955 {"udi6", "+4", 0x70000016, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1956 {"udi7", "s,t,d,+1", 0x70000017, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1957 {"udi7", "s,t,+2", 0x70000017, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1958 {"udi7", "s,+3", 0x70000017, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1959 {"udi7", "+4", 0x70000017, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1960 {"udi8", "s,t,d,+1", 0x70000018, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1961 {"udi8", "s,t,+2", 0x70000018, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1962 {"udi8", "s,+3", 0x70000018, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1963 {"udi8", "+4", 0x70000018, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1964 {"udi9", "s,t,d,+1", 0x70000019, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1965 {"udi9", "s,t,+2", 0x70000019, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1966 {"udi9", "s,+3", 0x70000019, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1967 {"udi9", "+4", 0x70000019, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1968 {"udi10", "s,t,d,+1", 0x7000001a, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1969 {"udi10", "s,t,+2", 0x7000001a, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1970 {"udi10", "s,+3", 0x7000001a, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1971 {"udi10", "+4", 0x7000001a, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1972 {"udi11", "s,t,d,+1", 0x7000001b, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1973 {"udi11", "s,t,+2", 0x7000001b, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1974 {"udi11", "s,+3", 0x7000001b, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1975 {"udi11", "+4", 0x7000001b, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1976 {"udi12", "s,t,d,+1", 0x7000001c, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1977 {"udi12", "s,t,+2", 0x7000001c, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1978 {"udi12", "s,+3", 0x7000001c, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1979 {"udi12", "+4", 0x7000001c, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1980 {"udi13", "s,t,d,+1", 0x7000001d, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1981 {"udi13", "s,t,+2", 0x7000001d, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1982 {"udi13", "s,+3", 0x7000001d, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1983 {"udi13", "+4", 0x7000001d, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1984 {"udi14", "s,t,d,+1", 0x7000001e, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1985 {"udi14", "s,t,+2", 0x7000001e, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1986 {"udi14", "s,+3", 0x7000001e, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1987 {"udi14", "+4", 0x7000001e, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1988 {"udi15", "s,t,d,+1", 0x7000001f, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1989 {"udi15", "s,t,+2", 0x7000001f, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1990 {"udi15", "s,+3", 0x7000001f, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1991 {"udi15", "+4", 0x7000001f, 0xfc00003f, UDI
, 0, I33
, 0, 0 },
1993 /* Coprocessor 2 move/branch operations overlap with VR5400 .ob format
1994 instructions so they are here for the latters to take precedence. */
1995 {"bc2f", "p", 0x49000000, 0xffff0000, RD_CC
|CBD
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
},
1996 {"bc2f", "N,p", 0x49000000, 0xffe30000, RD_CC
|CBD
, 0, I32
, 0, IOCT
|IOCTP
|IOCT2
},
1997 {"bc2fl", "p", 0x49020000, 0xffff0000, RD_CC
|CBL
, 0, I2
|T3
, 0, IOCT
|IOCTP
|IOCT2
},
1998 {"bc2fl", "N,p", 0x49020000, 0xffe30000, RD_CC
|CBL
, 0, I32
, 0, IOCT
|IOCTP
|IOCT2
},
1999 {"bc2t", "p", 0x49010000, 0xffff0000, RD_CC
|CBD
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
},
2000 {"bc2t", "N,p", 0x49010000, 0xffe30000, RD_CC
|CBD
, 0, I32
, 0, IOCT
|IOCTP
|IOCT2
},
2001 {"bc2tl", "p", 0x49030000, 0xffff0000, RD_CC
|CBL
, 0, I2
|T3
, 0, IOCT
|IOCTP
|IOCT2
},
2002 {"bc2tl", "N,p", 0x49030000, 0xffe30000, RD_CC
|CBL
, 0, I32
, 0, IOCT
|IOCTP
|IOCT2
},
2003 {"cfc2", "t,G", 0x48400000, 0xffe007ff, WR_1
|RD_C2
|LCD
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
2004 {"cfc2", "t,+9", 0x48400000, 0xffe007ff, WR_1
|RD_C2
|LCD
, 0, EE
, 0, 0 },
2005 {"cfc2.i", "t,+9", 0x48400001, 0xffe007ff, WR_1
|RD_C2
|LCD
, 0, EE
, 0, 0 },
2006 {"cfc2.ni", "t,+9", 0x48400000, 0xffe007ff, WR_1
|RD_C2
|LCD
, 0, EE
, 0, 0 },
2007 {"ctc2", "t,G", 0x48c00000, 0xffe007ff, RD_1
|WR_CC
|COD
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
2008 {"ctc2", "t,+9", 0x48c00000, 0xffe007ff, RD_1
|WR_CC
|COD
, 0, EE
, 0, 0 },
2009 {"ctc2.i", "t,+9", 0x48c00001, 0xffe007ff, RD_1
|WR_CC
|COD
, 0, EE
, 0, 0 },
2010 {"ctc2.ni", "t,+9", 0x48c00000, 0xffe007ff, RD_1
|WR_CC
|COD
, 0, EE
, 0, 0 },
2011 {"dmfc2", "t,i", 0x48200000, 0xffe00000, WR_1
|RD_C2
|LCD
, 0, IOCT
, 0, 0 },
2012 {"dmfc2", "t,G", 0x48200000, 0xffe007ff, WR_1
|RD_C2
|LCD
, 0, I3
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
2013 {"dmfc2", "t,G,H", 0x48200000, 0xffe007f8, WR_1
|RD_C2
|LCD
, 0, I64
, 0, IOCT
|IOCTP
|IOCT2
},
2014 {"dmtc2", "t,i", 0x48a00000, 0xffe00000, RD_1
|WR_C2
|WR_CC
|COD
, 0, IOCT
, 0, 0 },
2015 {"dmtc2", "t,G", 0x48a00000, 0xffe007ff, RD_1
|WR_C2
|WR_CC
|COD
, 0, I3
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
2016 {"dmtc2", "t,G,H", 0x48a00000, 0xffe007f8, RD_1
|WR_C2
|WR_CC
|COD
, 0, I64
, 0, IOCT
|IOCTP
|IOCT2
},
2017 {"mfc2", "t,G", 0x48000000, 0xffe007ff, WR_1
|RD_C2
|LCD
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
2018 {"mfc2", "t,G,H", 0x48000000, 0xffe007f8, WR_1
|RD_C2
|LCD
, 0, I32
, 0, IOCT
|IOCTP
|IOCT2
},
2019 {"mfhc2", "t,G", 0x48600000, 0xffe007ff, WR_1
|RD_C2
|LCD
, 0, I33
, 0, IOCT
|IOCTP
|IOCT2
},
2020 {"mfhc2", "t,G,H", 0x48600000, 0xffe007f8, WR_1
|RD_C2
|LCD
, 0, I33
, 0, IOCT
|IOCTP
|IOCT2
},
2021 {"mfhc2", "t,i", 0x48600000, 0xffe00000, WR_1
|RD_C2
|LCD
, 0, I33
, 0, IOCT
|IOCTP
|IOCT2
},
2022 {"mtc2", "t,G", 0x48800000, 0xffe007ff, RD_1
|WR_C2
|WR_CC
|COD
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
2023 {"mtc2", "t,G,H", 0x48800000, 0xffe007f8, RD_1
|WR_C2
|WR_CC
|COD
, 0, I32
, 0, IOCT
|IOCTP
|IOCT2
},
2024 {"mthc2", "t,G", 0x48e00000, 0xffe007ff, RD_1
|WR_C2
|WR_CC
|COD
, 0, I33
, 0, IOCT
|IOCTP
|IOCT2
},
2025 {"mthc2", "t,G,H", 0x48e00000, 0xffe007f8, RD_1
|WR_C2
|WR_CC
|COD
, 0, I33
, 0, IOCT
|IOCTP
|IOCT2
},
2026 {"mthc2", "t,i", 0x48e00000, 0xffe00000, RD_1
|WR_C2
|WR_CC
|COD
, 0, I33
, 0, IOCT
|IOCTP
|IOCT2
},
2027 {"qmfc2", "t,+6", 0x48200000, 0xffe007ff, WR_1
|RD_C2
, 0, EE
, 0, 0 },
2028 {"qmfc2.i", "t,+6", 0x48200001, 0xffe007ff, WR_1
|RD_C2
, 0, EE
, 0, 0 },
2029 {"qmfc2.ni", "t,+6", 0x48200000, 0xffe007ff, WR_1
|RD_C2
, 0, EE
, 0, 0 },
2030 {"qmtc2", "t,+6", 0x48a00000, 0xffe007ff, RD_1
|WR_C2
, 0, EE
, 0, 0 },
2031 {"qmtc2.i", "t,+6", 0x48a00001, 0xffe007ff, RD_1
|WR_C2
, 0, EE
, 0, 0 },
2032 {"qmtc2.ni", "t,+6", 0x48a00000, 0xffe007ff, RD_1
|WR_C2
, 0, EE
, 0, 0 },
2033 /* Coprocessor 3 move/branch operations overlap with MIPS IV COP1X
2034 instructions, so they are here for the latters to take precedence. */
2035 {"bc3f", "p", 0x4d000000, 0xffff0000, RD_CC
|CBD
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
2036 {"bc3fl", "p", 0x4d020000, 0xffff0000, RD_CC
|CBL
, 0, I2
|T3
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
2037 {"bc3t", "p", 0x4d010000, 0xffff0000, RD_CC
|CBD
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
2038 {"bc3tl", "p", 0x4d030000, 0xffff0000, RD_CC
|CBL
, 0, I2
|T3
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
2039 {"cfc3", "t,G", 0x4c400000, 0xffe007ff, WR_1
|RD_C3
|LCD
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
2040 {"ctc3", "t,G", 0x4cc00000, 0xffe007ff, RD_1
|WR_CC
|COD
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
2041 {"dmfc3", "t,G", 0x4c200000, 0xffe007ff, WR_1
|RD_C3
|LCD
, 0, I3
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
2042 {"dmtc3", "t,G", 0x4ca00000, 0xffe007ff, RD_1
|WR_C3
|WR_CC
|COD
, 0, I3
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
2043 {"mfc3", "t,G", 0x4c000000, 0xffe007ff, WR_1
|RD_C3
|LCD
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
2044 {"mfc3", "t,G,H", 0x4c000000, 0xffe007f8, WR_1
|RD_C3
|LCD
, 0, I32
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
2045 {"mtc3", "t,G", 0x4c800000, 0xffe007ff, RD_1
|WR_C3
|WR_CC
|COD
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
2046 {"mtc3", "t,G,H", 0x4c800000, 0xffe007f8, RD_1
|WR_C3
|WR_CC
|COD
, 0, I32
, 0, IOCT
|IOCTP
|IOCT2
|EE
},
2048 /* Conflicts with the 4650's "mul" instruction. Nobody's using the
2049 4010 any more, so move this insn out of the way. If the object
2050 format gave us more info, we could do this right. */
2051 {"addciu", "t,r,j", 0x70000000, 0xfc000000, WR_1
|RD_2
, 0, L1
, 0, 0 },
2053 {"absq_s.ph", "d,t", 0x7c000252, 0xffe007ff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2054 {"absq_s.pw", "d,t", 0x7c000456, 0xffe007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2055 {"absq_s.qh", "d,t", 0x7c000256, 0xffe007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2056 {"absq_s.w", "d,t", 0x7c000452, 0xffe007ff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2057 {"addq.ph", "d,s,t", 0x7c000290, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2058 {"addq.pw", "d,s,t", 0x7c000494, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2059 {"addq.qh", "d,s,t", 0x7c000294, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2060 {"addq_s.ph", "d,s,t", 0x7c000390, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2061 {"addq_s.pw", "d,s,t", 0x7c000594, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2062 {"addq_s.qh", "d,s,t", 0x7c000394, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2063 {"addq_s.w", "d,s,t", 0x7c000590, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2064 {"addsc", "d,s,t", 0x7c000410, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2065 {"addu.ob", "d,s,t", 0x7c000014, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2066 {"addu.qb", "d,s,t", 0x7c000010, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2067 {"addu_s.ob", "d,s,t", 0x7c000114, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2068 {"addu_s.qb", "d,s,t", 0x7c000110, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2069 {"addwc", "d,s,t", 0x7c000450, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2070 {"bitrev", "d,t", 0x7c0006d2, 0xffe007ff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2071 {"bposge32", "p", 0x041c0000, 0xffff0000, CBD
, 0, 0, D32
, 0 },
2072 {"bposge64", "p", 0x041d0000, 0xffff0000, CBD
, 0, 0, D64
, 0 },
2073 {"cmp.eq.ph", "s,t", 0x7c000211, 0xfc00ffff, RD_1
|RD_2
, 0, 0, D32
, 0 },
2074 {"cmp.eq.pw", "s,t", 0x7c000415, 0xfc00ffff, RD_1
|RD_2
, 0, 0, D64
, 0 },
2075 {"cmp.eq.qh", "s,t", 0x7c000215, 0xfc00ffff, RD_1
|RD_2
, 0, 0, D64
, 0 },
2076 {"cmpgu.eq.ob", "d,s,t", 0x7c000115, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2077 {"cmpgu.eq.qb", "d,s,t", 0x7c000111, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2078 {"cmpgu.le.ob", "d,s,t", 0x7c000195, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2079 {"cmpgu.le.qb", "d,s,t", 0x7c000191, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2080 {"cmpgu.lt.ob", "d,s,t", 0x7c000155, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2081 {"cmpgu.lt.qb", "d,s,t", 0x7c000151, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2082 {"cmp.le.ph", "s,t", 0x7c000291, 0xfc00ffff, RD_1
|RD_2
, 0, 0, D32
, 0 },
2083 {"cmp.le.pw", "s,t", 0x7c000495, 0xfc00ffff, RD_1
|RD_2
, 0, 0, D64
, 0 },
2084 {"cmp.le.qh", "s,t", 0x7c000295, 0xfc00ffff, RD_1
|RD_2
, 0, 0, D64
, 0 },
2085 {"cmp.lt.ph", "s,t", 0x7c000251, 0xfc00ffff, RD_1
|RD_2
, 0, 0, D32
, 0 },
2086 {"cmp.lt.pw", "s,t", 0x7c000455, 0xfc00ffff, RD_1
|RD_2
, 0, 0, D64
, 0 },
2087 {"cmp.lt.qh", "s,t", 0x7c000255, 0xfc00ffff, RD_1
|RD_2
, 0, 0, D64
, 0 },
2088 {"cmpu.eq.ob", "s,t", 0x7c000015, 0xfc00ffff, RD_1
|RD_2
, 0, 0, D64
, 0 },
2089 {"cmpu.eq.qb", "s,t", 0x7c000011, 0xfc00ffff, RD_1
|RD_2
, 0, 0, D32
, 0 },
2090 {"cmpu.le.ob", "s,t", 0x7c000095, 0xfc00ffff, RD_1
|RD_2
, 0, 0, D64
, 0 },
2091 {"cmpu.le.qb", "s,t", 0x7c000091, 0xfc00ffff, RD_1
|RD_2
, 0, 0, D32
, 0 },
2092 {"cmpu.lt.ob", "s,t", 0x7c000055, 0xfc00ffff, RD_1
|RD_2
, 0, 0, D64
, 0 },
2093 {"cmpu.lt.qb", "s,t", 0x7c000051, 0xfc00ffff, RD_1
|RD_2
, 0, 0, D32
, 0 },
2094 {"dextpdp", "t,7,6", 0x7c0002bc, 0xfc00e7ff, WR_1
|RD_a
|DSP_VOLA
, 0, 0, D64
, 0 },
2095 {"dextpdpv", "t,7,s", 0x7c0002fc, 0xfc00e7ff, WR_1
|RD_3
|RD_a
|DSP_VOLA
, 0, 0, D64
, 0 },
2096 {"dextp", "t,7,6", 0x7c0000bc, 0xfc00e7ff, WR_1
|RD_a
, 0, 0, D64
, 0 },
2097 {"dextpv", "t,7,s", 0x7c0000fc, 0xfc00e7ff, WR_1
|RD_3
|RD_a
, 0, 0, D64
, 0 },
2098 {"dextr.l", "t,7,6", 0x7c00043c, 0xfc00e7ff, WR_1
|RD_a
, 0, 0, D64
, 0 },
2099 {"dextr_r.l", "t,7,6", 0x7c00053c, 0xfc00e7ff, WR_1
|RD_a
, 0, 0, D64
, 0 },
2100 {"dextr_rs.l", "t,7,6", 0x7c0005bc, 0xfc00e7ff, WR_1
|RD_a
, 0, 0, D64
, 0 },
2101 {"dextr_rs.w", "t,7,6", 0x7c0001bc, 0xfc00e7ff, WR_1
|RD_a
, 0, 0, D64
, 0 },
2102 {"dextr_r.w", "t,7,6", 0x7c00013c, 0xfc00e7ff, WR_1
|RD_a
, 0, 0, D64
, 0 },
2103 {"dextr_s.h", "t,7,6", 0x7c0003bc, 0xfc00e7ff, WR_1
|RD_a
, 0, 0, D64
, 0 },
2104 {"dextrv.l", "t,7,s", 0x7c00047c, 0xfc00e7ff, WR_1
|RD_3
|RD_a
, 0, 0, D64
, 0 },
2105 {"dextrv_r.l", "t,7,s", 0x7c00057c, 0xfc00e7ff, WR_1
|RD_3
|RD_a
, 0, 0, D64
, 0 },
2106 {"dextrv_rs.l", "t,7,s", 0x7c0005fc, 0xfc00e7ff, WR_1
|RD_3
|RD_a
, 0, 0, D64
, 0 },
2107 {"dextrv_rs.w", "t,7,s", 0x7c0001fc, 0xfc00e7ff, WR_1
|RD_3
|RD_a
, 0, 0, D64
, 0 },
2108 {"dextrv_r.w", "t,7,s", 0x7c00017c, 0xfc00e7ff, WR_1
|RD_3
|RD_a
, 0, 0, D64
, 0 },
2109 {"dextrv_s.h", "t,7,s", 0x7c0003fc, 0xfc00e7ff, WR_1
|RD_3
|RD_a
, 0, 0, D64
, 0 },
2110 {"dextrv.w", "t,7,s", 0x7c00007c, 0xfc00e7ff, WR_1
|RD_3
|RD_a
, 0, 0, D64
, 0 },
2111 {"dextr.w", "t,7,6", 0x7c00003c, 0xfc00e7ff, WR_1
|RD_a
, 0, 0, D64
, 0 },
2112 {"dinsv", "t,s", 0x7c00000d, 0xfc00ffff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2113 {"dmadd", "7,s,t", 0x7c000674, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D64
, 0 },
2114 {"dmaddu", "7,s,t", 0x7c000774, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D64
, 0 },
2115 {"dmsub", "7,s,t", 0x7c0006f4, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D64
, 0 },
2116 {"dmsubu", "7,s,t", 0x7c0007f4, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D64
, 0 },
2117 {"dmthlip", "s,7", 0x7c0007fc, 0xfc1fe7ff, RD_1
|MOD_a
|DSP_VOLA
, 0, 0, D64
, 0 },
2118 {"dpaq_sa.l.pw", "7,s,t", 0x7c000334, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D64
, 0 },
2119 {"dpaq_sa.l.w", "7,s,t", 0x7c000330, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D32
, 0 },
2120 {"dpaq_s.w.ph", "7,s,t", 0x7c000130, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D32
, 0 },
2121 {"dpaq_s.w.qh", "7,s,t", 0x7c000134, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D64
, 0 },
2122 {"dpau.h.obl", "7,s,t", 0x7c0000f4, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D64
, 0 },
2123 {"dpau.h.obr", "7,s,t", 0x7c0001f4, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D64
, 0 },
2124 {"dpau.h.qbl", "7,s,t", 0x7c0000f0, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D32
, 0 },
2125 {"dpau.h.qbr", "7,s,t", 0x7c0001f0, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D32
, 0 },
2126 {"dpsq_sa.l.pw", "7,s,t", 0x7c000374, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D64
, 0 },
2127 {"dpsq_sa.l.w", "7,s,t", 0x7c000370, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D32
, 0 },
2128 {"dpsq_s.w.ph", "7,s,t", 0x7c000170, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D32
, 0 },
2129 {"dpsq_s.w.qh", "7,s,t", 0x7c000174, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D64
, 0 },
2130 {"dpsu.h.obl", "7,s,t", 0x7c0002f4, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D64
, 0 },
2131 {"dpsu.h.obr", "7,s,t", 0x7c0003f4, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D64
, 0 },
2132 {"dpsu.h.qbl", "7,s,t", 0x7c0002f0, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D32
, 0 },
2133 {"dpsu.h.qbr", "7,s,t", 0x7c0003f0, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D32
, 0 },
2134 {"dshilo", "7,:", 0x7c0006bc, 0xfc07e7ff, MOD_a
, 0, 0, D64
, 0 },
2135 {"dshilov", "7,s", 0x7c0006fc, 0xfc1fe7ff, RD_2
|MOD_a
, 0, 0, D64
, 0 },
2136 {"extpdp", "t,7,6", 0x7c0002b8, 0xfc00e7ff, WR_1
|RD_a
|DSP_VOLA
, 0, 0, D32
, 0 },
2137 {"extpdpv", "t,7,s", 0x7c0002f8, 0xfc00e7ff, WR_1
|RD_3
|RD_a
|DSP_VOLA
, 0, 0, D32
, 0 },
2138 {"extp", "t,7,6", 0x7c0000b8, 0xfc00e7ff, WR_1
|RD_a
, 0, 0, D32
, 0 },
2139 {"extpv", "t,7,s", 0x7c0000f8, 0xfc00e7ff, WR_1
|RD_3
|RD_a
, 0, 0, D32
, 0 },
2140 {"extr_rs.w", "t,7,6", 0x7c0001b8, 0xfc00e7ff, WR_1
|RD_a
, 0, 0, D32
, 0 },
2141 {"extr_r.w", "t,7,6", 0x7c000138, 0xfc00e7ff, WR_1
|RD_a
, 0, 0, D32
, 0 },
2142 {"extr_s.h", "t,7,6", 0x7c0003b8, 0xfc00e7ff, WR_1
|RD_a
, 0, 0, D32
, 0 },
2143 {"extrv_rs.w", "t,7,s", 0x7c0001f8, 0xfc00e7ff, WR_1
|RD_3
|RD_a
, 0, 0, D32
, 0 },
2144 {"extrv_r.w", "t,7,s", 0x7c000178, 0xfc00e7ff, WR_1
|RD_3
|RD_a
, 0, 0, D32
, 0 },
2145 {"extrv_s.h", "t,7,s", 0x7c0003f8, 0xfc00e7ff, WR_1
|RD_3
|RD_a
, 0, 0, D32
, 0 },
2146 {"extrv.w", "t,7,s", 0x7c000078, 0xfc00e7ff, WR_1
|RD_3
|RD_a
, 0, 0, D32
, 0 },
2147 {"extr.w", "t,7,6", 0x7c000038, 0xfc00e7ff, WR_1
|RD_a
, 0, 0, D32
, 0 },
2148 {"insv", "t,s", 0x7c00000c, 0xfc00ffff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2149 /* lbux, ldx, lhx and lwx are the basic instruction section. */
2150 {"maq_sa.w.phl", "7,s,t", 0x7c000430, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D32
, 0 },
2151 {"maq_sa.w.phr", "7,s,t", 0x7c0004b0, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D32
, 0 },
2152 {"maq_sa.w.qhll", "7,s,t", 0x7c000434, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D64
, 0 },
2153 {"maq_sa.w.qhlr", "7,s,t", 0x7c000474, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D64
, 0 },
2154 {"maq_sa.w.qhrl", "7,s,t", 0x7c0004b4, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D64
, 0 },
2155 {"maq_sa.w.qhrr", "7,s,t", 0x7c0004f4, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D64
, 0 },
2156 {"maq_s.l.pwl", "7,s,t", 0x7c000734, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D64
, 0 },
2157 {"maq_s.l.pwr", "7,s,t", 0x7c0007b4, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D64
, 0 },
2158 {"maq_s.w.phl", "7,s,t", 0x7c000530, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D32
, 0 },
2159 {"maq_s.w.phr", "7,s,t", 0x7c0005b0, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D32
, 0 },
2160 {"maq_s.w.qhll", "7,s,t", 0x7c000534, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D64
, 0 },
2161 {"maq_s.w.qhlr", "7,s,t", 0x7c000574, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D64
, 0 },
2162 {"maq_s.w.qhrl", "7,s,t", 0x7c0005b4, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D64
, 0 },
2163 {"maq_s.w.qhrr", "7,s,t", 0x7c0005f4, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D64
, 0 },
2164 {"modsub", "d,s,t", 0x7c000490, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2165 {"mthlip", "s,7", 0x7c0007f8, 0xfc1fe7ff, RD_1
|MOD_a
|DSP_VOLA
, 0, 0, D32
, 0 },
2166 {"muleq_s.pw.qhl", "d,s,t", 0x7c000714, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, 0, D64
, 0 },
2167 {"muleq_s.pw.qhr", "d,s,t", 0x7c000754, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, 0, D64
, 0 },
2168 {"muleq_s.w.phl", "d,s,t", 0x7c000710, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, 0, D32
, 0 },
2169 {"muleq_s.w.phr", "d,s,t", 0x7c000750, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, 0, D32
, 0 },
2170 {"muleu_s.ph.qbl", "d,s,t", 0x7c000190, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, 0, D32
, 0 },
2171 {"muleu_s.ph.qbr", "d,s,t", 0x7c0001d0, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, 0, D32
, 0 },
2172 {"muleu_s.qh.obl", "d,s,t", 0x7c000194, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, 0, D64
, 0 },
2173 {"muleu_s.qh.obr", "d,s,t", 0x7c0001d4, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, 0, D64
, 0 },
2174 {"mulq_rs.ph", "d,s,t", 0x7c0007d0, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, 0, D32
, 0 },
2175 {"mulq_rs.qh", "d,s,t", 0x7c0007d4, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, 0, D64
, 0 },
2176 {"mulsaq_s.l.pw", "7,s,t", 0x7c0003b4, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D64
, 0 },
2177 {"mulsaq_s.w.ph", "7,s,t", 0x7c0001b0, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D32
, 0 },
2178 {"mulsaq_s.w.qh", "7,s,t", 0x7c0001b4, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D64
, 0 },
2179 {"packrl.ph", "d,s,t", 0x7c000391, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2180 {"packrl.pw", "d,s,t", 0x7c000395, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2181 {"pick.ob", "d,s,t", 0x7c0000d5, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2182 {"pick.ph", "d,s,t", 0x7c0002d1, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2183 {"pick.pw", "d,s,t", 0x7c0004d5, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2184 {"pick.qb", "d,s,t", 0x7c0000d1, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2185 {"pick.qh", "d,s,t", 0x7c0002d5, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2186 {"preceq.pw.qhla", "d,t", 0x7c000396, 0xffe007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2187 {"preceq.pw.qhl", "d,t", 0x7c000316, 0xffe007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2188 {"preceq.pw.qhra", "d,t", 0x7c0003d6, 0xffe007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2189 {"preceq.pw.qhr", "d,t", 0x7c000356, 0xffe007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2190 {"preceq.s.l.pwl", "d,t", 0x7c000516, 0xffe007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2191 {"preceq.s.l.pwr", "d,t", 0x7c000556, 0xffe007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2192 {"precequ.ph.qbla", "d,t", 0x7c000192, 0xffe007ff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2193 {"precequ.ph.qbl", "d,t", 0x7c000112, 0xffe007ff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2194 {"precequ.ph.qbra", "d,t", 0x7c0001d2, 0xffe007ff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2195 {"precequ.ph.qbr", "d,t", 0x7c000152, 0xffe007ff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2196 {"precequ.pw.qhla", "d,t", 0x7c000196, 0xffe007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2197 {"precequ.pw.qhl", "d,t", 0x7c000116, 0xffe007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2198 {"precequ.pw.qhra", "d,t", 0x7c0001d6, 0xffe007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2199 {"precequ.pw.qhr", "d,t", 0x7c000156, 0xffe007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2200 {"preceq.w.phl", "d,t", 0x7c000312, 0xffe007ff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2201 {"preceq.w.phr", "d,t", 0x7c000352, 0xffe007ff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2202 {"preceu.ph.qbla", "d,t", 0x7c000792, 0xffe007ff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2203 {"preceu.ph.qbl", "d,t", 0x7c000712, 0xffe007ff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2204 {"preceu.ph.qbra", "d,t", 0x7c0007d2, 0xffe007ff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2205 {"preceu.ph.qbr", "d,t", 0x7c000752, 0xffe007ff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2206 {"preceu.qh.obla", "d,t", 0x7c000796, 0xffe007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2207 {"preceu.qh.obl", "d,t", 0x7c000716, 0xffe007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2208 {"preceu.qh.obra", "d,t", 0x7c0007d6, 0xffe007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2209 {"preceu.qh.obr", "d,t", 0x7c000756, 0xffe007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2210 {"precrq.ob.qh", "d,s,t", 0x7c000315, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2211 {"precrq.ph.w", "d,s,t", 0x7c000511, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2212 {"precrq.pw.l", "d,s,t", 0x7c000715, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2213 {"precrq.qb.ph", "d,s,t", 0x7c000311, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2214 {"precrq.qh.pw", "d,s,t", 0x7c000515, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2215 {"precrq_rs.ph.w", "d,s,t", 0x7c000551, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2216 {"precrq_rs.qh.pw", "d,s,t", 0x7c000555, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2217 {"precrqu_s.ob.qh", "d,s,t", 0x7c0003d5, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2218 {"precrqu_s.qb.ph", "d,s,t", 0x7c0003d1, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2219 {"raddu.l.ob", "d,s", 0x7c000514, 0xfc1f07ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2220 {"raddu.w.qb", "d,s", 0x7c000510, 0xfc1f07ff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2221 {"rddsp", "d", 0x7fff04b8, 0xffff07ff, WR_1
, 0, 0, D32
, 0 },
2222 {"rddsp", "d,'", 0x7c0004b8, 0xffc007ff, WR_1
, 0, 0, D32
, 0 },
2223 {"repl.ob", "d,5", 0x7c000096, 0xff0007ff, WR_1
, 0, 0, D64
, 0 },
2224 {"repl.ph", "d,@", 0x7c000292, 0xfc0007ff, WR_1
, 0, 0, D32
, 0 },
2225 {"repl.pw", "d,@", 0x7c000496, 0xfc0007ff, WR_1
, 0, 0, D64
, 0 },
2226 {"repl.qb", "d,5", 0x7c000092, 0xff0007ff, WR_1
, 0, 0, D32
, 0 },
2227 {"repl.qh", "d,@", 0x7c000296, 0xfc0007ff, WR_1
, 0, 0, D64
, 0 },
2228 {"replv.ob", "d,t", 0x7c0000d6, 0xffe007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2229 {"replv.ph", "d,t", 0x7c0002d2, 0xffe007ff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2230 {"replv.pw", "d,t", 0x7c0004d6, 0xffe007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2231 {"replv.qb", "d,t", 0x7c0000d2, 0xffe007ff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2232 {"replv.qh", "d,t", 0x7c0002d6, 0xffe007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2233 {"shilo", "7,0", 0x7c0006b8, 0xfc0fe7ff, MOD_a
, 0, 0, D32
, 0 },
2234 {"shilov", "7,s", 0x7c0006f8, 0xfc1fe7ff, RD_2
|MOD_a
, 0, 0, D32
, 0 },
2235 {"shll.ob", "d,t,3", 0x7c000017, 0xff0007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2236 {"shll.ph", "d,t,4", 0x7c000213, 0xfe0007ff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2237 {"shll.pw", "d,t,6", 0x7c000417, 0xfc0007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2238 {"shll.qb", "d,t,3", 0x7c000013, 0xff0007ff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2239 {"shll.qh", "d,t,4", 0x7c000217, 0xfe0007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2240 {"shll_s.ph", "d,t,4", 0x7c000313, 0xfe0007ff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2241 {"shll_s.pw", "d,t,6", 0x7c000517, 0xfc0007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2242 {"shll_s.qh", "d,t,4", 0x7c000317, 0xfe0007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2243 {"shll_s.w", "d,t,6", 0x7c000513, 0xfc0007ff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2244 {"shllv.ob", "d,t,s", 0x7c000097, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2245 {"shllv.ph", "d,t,s", 0x7c000293, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2246 {"shllv.pw", "d,t,s", 0x7c000497, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2247 {"shllv.qb", "d,t,s", 0x7c000093, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2248 {"shllv.qh", "d,t,s", 0x7c000297, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2249 {"shllv_s.ph", "d,t,s", 0x7c000393, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2250 {"shllv_s.pw", "d,t,s", 0x7c000597, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2251 {"shllv_s.qh", "d,t,s", 0x7c000397, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2252 {"shllv_s.w", "d,t,s", 0x7c000593, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2253 {"shra.ph", "d,t,4", 0x7c000253, 0xfe0007ff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2254 {"shra.pw", "d,t,6", 0x7c000457, 0xfc0007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2255 {"shra.qh", "d,t,4", 0x7c000257, 0xfe0007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2256 {"shra_r.ph", "d,t,4", 0x7c000353, 0xfe0007ff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2257 {"shra_r.pw", "d,t,6", 0x7c000557, 0xfc0007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2258 {"shra_r.qh", "d,t,4", 0x7c000357, 0xfe0007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2259 {"shra_r.w", "d,t,6", 0x7c000553, 0xfc0007ff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2260 {"shrav.ph", "d,t,s", 0x7c0002d3, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2261 {"shrav.pw", "d,t,s", 0x7c0004d7, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2262 {"shrav.qh", "d,t,s", 0x7c0002d7, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2263 {"shrav_r.ph", "d,t,s", 0x7c0003d3, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2264 {"shrav_r.pw", "d,t,s", 0x7c0005d7, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2265 {"shrav_r.qh", "d,t,s", 0x7c0003d7, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2266 {"shrav_r.w", "d,t,s", 0x7c0005d3, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2267 {"shrl.ob", "d,t,3", 0x7c000057, 0xff0007ff, WR_1
|RD_2
, 0, 0, D64
, 0 },
2268 {"shrl.qb", "d,t,3", 0x7c000053, 0xff0007ff, WR_1
|RD_2
, 0, 0, D32
, 0 },
2269 {"shrlv.ob", "d,t,s", 0x7c0000d7, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2270 {"shrlv.qb", "d,t,s", 0x7c0000d3, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2271 {"subq.ph", "d,s,t", 0x7c0002d0, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2272 {"subq.pw", "d,s,t", 0x7c0004d4, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2273 {"subq.qh", "d,s,t", 0x7c0002d4, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2274 {"subq_s.ph", "d,s,t", 0x7c0003d0, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2275 {"subq_s.pw", "d,s,t", 0x7c0005d4, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2276 {"subq_s.qh", "d,s,t", 0x7c0003d4, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2277 {"subq_s.w", "d,s,t", 0x7c0005d0, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2278 {"subu.ob", "d,s,t", 0x7c000054, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2279 {"subu.qb", "d,s,t", 0x7c000050, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2280 {"subu_s.ob", "d,s,t", 0x7c000154, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D64
, 0 },
2281 {"subu_s.qb", "d,s,t", 0x7c000150, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D32
, 0 },
2282 {"wrdsp", "s", 0x7c1ffcf8, 0xfc1fffff, RD_1
|DSP_VOLA
, 0, 0, D32
, 0 },
2283 {"wrdsp", "s,8", 0x7c0004f8, 0xfc1e07ff, RD_1
|DSP_VOLA
, 0, 0, D32
, 0 },
2284 /* MIPS DSP ASE Rev2 */
2285 {"absq_s.qb", "d,t", 0x7c000052, 0xffe007ff, WR_1
|RD_2
, 0, 0, D33
, 0 },
2286 {"addu.ph", "d,s,t", 0x7c000210, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D33
, 0 },
2287 {"addu_s.ph", "d,s,t", 0x7c000310, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D33
, 0 },
2288 {"adduh.qb", "d,s,t", 0x7c000018, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D33
, 0 },
2289 {"adduh_r.qb", "d,s,t", 0x7c000098, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D33
, 0 },
2290 {"append", "t,s,h", 0x7c000031, 0xfc0007ff, MOD_1
|RD_2
, 0, 0, D33
, 0 },
2291 {"balign", "t,s,I", 0, (int) M_BALIGN
, INSN_MACRO
, 0, 0, D33
, 0 },
2292 {"balign", "t,s,2", 0x7c000431, 0xfc00e7ff, MOD_1
|RD_2
, 0, 0, D33
, 0 },
2293 {"cmpgdu.eq.qb", "d,s,t", 0x7c000611, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D33
, 0 },
2294 {"cmpgdu.lt.qb", "d,s,t", 0x7c000651, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D33
, 0 },
2295 {"cmpgdu.le.qb", "d,s,t", 0x7c000691, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D33
, 0 },
2296 {"dpa.w.ph", "7,s,t", 0x7c000030, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D33
, 0 },
2297 {"dps.w.ph", "7,s,t", 0x7c000070, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D33
, 0 },
2298 {"mul.ph", "d,s,t", 0x7c000318, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, 0, D33
, 0 },
2299 {"mul_s.ph", "d,s,t", 0x7c000398, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, 0, D33
, 0 },
2300 {"mulq_rs.w", "d,s,t", 0x7c0005d8, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, 0, D33
, 0 },
2301 {"mulq_s.ph", "d,s,t", 0x7c000790, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, 0, D33
, 0 },
2302 {"mulq_s.w", "d,s,t", 0x7c000598, 0xfc0007ff, WR_1
|RD_2
|RD_3
|WR_HILO
, 0, 0, D33
, 0 },
2303 {"mulsa.w.ph", "7,s,t", 0x7c0000b0, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D33
, 0 },
2304 {"precr.qb.ph", "d,s,t", 0x7c000351, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D33
, 0 },
2305 {"precr_sra.ph.w", "t,s,h", 0x7c000791, 0xfc0007ff, MOD_1
|RD_2
, 0, 0, D33
, 0 },
2306 {"precr_sra_r.ph.w", "t,s,h", 0x7c0007d1, 0xfc0007ff, MOD_1
|RD_2
, 0, 0, D33
, 0 },
2307 {"prepend", "t,s,h", 0x7c000071, 0xfc0007ff, MOD_1
|RD_2
, 0, 0, D33
, 0 },
2308 {"shra.qb", "d,t,3", 0x7c000113, 0xff0007ff, WR_1
|RD_2
, 0, 0, D33
, 0 },
2309 {"shra_r.qb", "d,t,3", 0x7c000153, 0xff0007ff, WR_1
|RD_2
, 0, 0, D33
, 0 },
2310 {"shrav.qb", "d,t,s", 0x7c000193, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D33
, 0 },
2311 {"shrav_r.qb", "d,t,s", 0x7c0001d3, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D33
, 0 },
2312 {"shrl.ph", "d,t,4", 0x7c000653, 0xfe0007ff, WR_1
|RD_2
, 0, 0, D33
, 0 },
2313 {"shrlv.ph", "d,t,s", 0x7c0006d3, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D33
, 0 },
2314 {"subu.ph", "d,s,t", 0x7c000250, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D33
, 0 },
2315 {"subu_s.ph", "d,s,t", 0x7c000350, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D33
, 0 },
2316 {"subuh.qb", "d,s,t", 0x7c000058, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D33
, 0 },
2317 {"subuh_r.qb", "d,s,t", 0x7c0000d8, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D33
, 0 },
2318 {"addqh.ph", "d,s,t", 0x7c000218, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D33
, 0 },
2319 {"addqh_r.ph", "d,s,t", 0x7c000298, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D33
, 0 },
2320 {"addqh.w", "d,s,t", 0x7c000418, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D33
, 0 },
2321 {"addqh_r.w", "d,s,t", 0x7c000498, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D33
, 0 },
2322 {"subqh.ph", "d,s,t", 0x7c000258, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D33
, 0 },
2323 {"subqh_r.ph", "d,s,t", 0x7c0002d8, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D33
, 0 },
2324 {"subqh.w", "d,s,t", 0x7c000458, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D33
, 0 },
2325 {"subqh_r.w", "d,s,t", 0x7c0004d8, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, 0, D33
, 0 },
2326 {"dpax.w.ph", "7,s,t", 0x7c000230, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D33
, 0 },
2327 {"dpsx.w.ph", "7,s,t", 0x7c000270, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D33
, 0 },
2328 {"dpaqx_s.w.ph", "7,s,t", 0x7c000630, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D33
, 0 },
2329 {"dpaqx_sa.w.ph", "7,s,t", 0x7c0006b0, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D33
, 0 },
2330 {"dpsqx_s.w.ph", "7,s,t", 0x7c000670, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D33
, 0 },
2331 {"dpsqx_sa.w.ph", "7,s,t", 0x7c0006f0, 0xfc00e7ff, RD_2
|RD_3
|MOD_a
, 0, 0, D33
, 0 },
2332 /* Move bc0* after mftr and mttr to avoid opcode collision. */
2333 {"bc0f", "p", 0x41000000, 0xffff0000, RD_CC
|CBD
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
},
2334 {"bc0fl", "p", 0x41020000, 0xffff0000, RD_CC
|CBL
, 0, I2
|T3
, 0, IOCT
|IOCTP
|IOCT2
},
2335 {"bc0t", "p", 0x41010000, 0xffff0000, RD_CC
|CBD
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
},
2336 {"bc0tl", "p", 0x41030000, 0xffff0000, RD_CC
|CBL
, 0, I2
|T3
, 0, IOCT
|IOCTP
|IOCT2
},
2337 /* ST Microelectronics Loongson-2E and -2F. */
2338 {"mult.g", "d,s,t", 0x7c000018, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2E
, 0, 0 },
2339 {"mult.g", "d,s,t", 0x70000010, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2F
, 0, 0 },
2340 {"gsmult", "d,s,t", 0x70000010, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL3A
, 0, 0 },
2341 {"multu.g", "d,s,t", 0x7c000019, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2E
, 0, 0 },
2342 {"multu.g", "d,s,t", 0x70000012, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2F
, 0, 0 },
2343 {"gsmultu", "d,s,t", 0x70000012, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL3A
, 0, 0 },
2344 {"dmult.g", "d,s,t", 0x7c00001c, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2E
, 0, 0 },
2345 {"dmult.g", "d,s,t", 0x70000011, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2F
, 0, 0 },
2346 {"gsdmult", "d,s,t", 0x70000011, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL3A
, 0, 0 },
2347 {"dmultu.g", "d,s,t", 0x7c00001d, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2E
, 0, 0 },
2348 {"dmultu.g", "d,s,t", 0x70000013, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2F
, 0, 0 },
2349 {"gsdmultu", "d,s,t", 0x70000013, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL3A
, 0, 0 },
2350 {"div.g", "d,s,t", 0x7c00001a, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2E
, 0, 0 },
2351 {"div.g", "d,s,t", 0x70000014, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2F
, 0, 0 },
2352 {"gsdiv", "d,s,t", 0x70000014, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL3A
, 0, 0 },
2353 {"divu.g", "d,s,t", 0x7c00001b, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2E
, 0, 0 },
2354 {"divu.g", "d,s,t", 0x70000016, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2F
, 0, 0 },
2355 {"gsdivu", "d,s,t", 0x70000016, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL3A
, 0, 0 },
2356 {"ddiv.g", "d,s,t", 0x7c00001e, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2E
, 0, 0 },
2357 {"ddiv.g", "d,s,t", 0x70000015, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2F
, 0, 0 },
2358 {"gsddiv", "d,s,t", 0x70000015, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL3A
, 0, 0 },
2359 {"ddivu.g", "d,s,t", 0x7c00001f, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2E
, 0, 0 },
2360 {"ddivu.g", "d,s,t", 0x70000017, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2F
, 0, 0 },
2361 {"gsddivu", "d,s,t", 0x70000017, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL3A
, 0, 0 },
2362 {"mod.g", "d,s,t", 0x7c000022, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2E
, 0, 0 },
2363 {"mod.g", "d,s,t", 0x7000001c, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2F
, 0, 0 },
2364 {"gsmod", "d,s,t", 0x7000001c, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL3A
, 0, 0 },
2365 {"modu.g", "d,s,t", 0x7c000023, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2E
, 0, 0 },
2366 {"modu.g", "d,s,t", 0x7000001e, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2F
, 0, 0 },
2367 {"gsmodu", "d,s,t", 0x7000001e, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL3A
, 0, 0 },
2368 {"dmod.g", "d,s,t", 0x7c000026, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2E
, 0, 0 },
2369 {"dmod.g", "d,s,t", 0x7000001d, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2F
, 0, 0 },
2370 {"gsdmod", "d,s,t", 0x7000001d, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL3A
, 0, 0 },
2371 {"dmodu.g", "d,s,t", 0x7c000027, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2E
, 0, 0 },
2372 {"dmodu.g", "d,s,t", 0x7000001f, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL2F
, 0, 0 },
2373 {"gsdmodu", "d,s,t", 0x7000001f, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, IL3A
, 0, 0 },
2374 {"packsshb", "D,S,T", 0x47400002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2375 {"packsshb", "D,S,T", 0x4b400002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2376 {"packsswh", "D,S,T", 0x47200002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2377 {"packsswh", "D,S,T", 0x4b200002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2378 {"packushb", "D,S,T", 0x47600002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2379 {"packushb", "D,S,T", 0x4b600002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2380 {"paddb", "D,S,T", 0x47c00000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2381 {"paddb", "D,S,T", 0x4bc00000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2382 {"paddb", "d,s,t", 0x70000208, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
2383 {"paddh", "D,S,T", 0x47400000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2384 {"paddh", "d,s,t", 0x70000108, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
2385 {"paddh", "D,S,T", 0x4b400000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2386 {"paddw", "D,S,T", 0x47600000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2387 {"paddw", "D,S,T", 0x4b600000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2388 {"paddw", "d,s,t", 0x70000008, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
2389 {"paddd", "D,S,T", 0x47e00000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2390 {"paddd", "D,S,T", 0x4be00000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2391 {"paddsb", "D,S,T", 0x47800000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2392 {"paddsb", "D,S,T", 0x4b800000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2393 {"paddsb", "d,s,t", 0x70000608, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
2394 {"paddsh", "D,S,T", 0x47000000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2395 {"paddsh", "D,S,T", 0x4b000000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2396 {"paddsh", "d,s,t", 0x70000508, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
2397 {"paddusb", "D,S,T", 0x47a00000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2398 {"paddusb", "D,S,T", 0x4ba00000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2399 {"paddush", "D,S,T", 0x47200000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2400 {"paddush", "D,S,T", 0x4b200000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2401 {"pandn", "D,S,T", 0x47e00002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2402 {"pandn", "D,S,T", 0x4be00002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2403 {"pavgb", "D,S,T", 0x46600000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2404 {"pavgb", "D,S,T", 0x4b200008, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2405 {"pavgh", "D,S,T", 0x46400000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2406 {"pavgh", "D,S,T", 0x4b000008, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2407 {"pcmpeqb", "D,S,T", 0x46c00001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2408 {"pcmpeqb", "D,S,T", 0x4b800009, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2409 {"pcmpeqh", "D,S,T", 0x46800001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2410 {"pcmpeqh", "D,S,T", 0x4b400009, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2411 {"pcmpeqw", "D,S,T", 0x46400001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2412 {"pcmpeqw", "D,S,T", 0x4b000009, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2413 {"pcmpgtb", "D,S,T", 0x46e00001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2414 {"pcmpgtb", "D,S,T", 0x4ba00009, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2415 {"pcmpgth", "D,S,T", 0x46a00001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2416 {"pcmpgth", "D,S,T", 0x4b600009, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2417 {"pcmpgtw", "D,S,T", 0x46600001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2418 {"pcmpgtw", "D,S,T", 0x4b200009, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2419 {"pextrh", "D,S,T", 0x45c00002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2420 {"pextrh", "D,S,T", 0x4b40000e, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2421 {"pinsrh_0", "D,S,T", 0x47800003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2422 {"pinsrh_0", "D,S,T", 0x4b800003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2423 {"pinsrh_1", "D,S,T", 0x47a00003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2424 {"pinsrh_1", "D,S,T", 0x4ba00003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2425 {"pinsrh_2", "D,S,T", 0x47c00003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2426 {"pinsrh_2", "D,S,T", 0x4bc00003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2427 {"pinsrh_3", "D,S,T", 0x47e00003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2428 {"pinsrh_3", "D,S,T", 0x4be00003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2429 {"pmaddhw", "D,S,T", 0x45e00002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2430 {"pmaddhw", "D,S,T", 0x4b60000e, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2431 {"pmaxsh", "D,S,T", 0x46800000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2432 {"pmaxsh", "D,S,T", 0x4b400008, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2433 {"pmaxub", "D,S,T", 0x46c00000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2434 {"pmaxub", "D,S,T", 0x4b800008, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2435 {"pminsh", "D,S,T", 0x46a00000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2436 {"pminsh", "D,S,T", 0x4b600008, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2437 {"pminub", "D,S,T", 0x46e00000, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2438 {"pminub", "D,S,T", 0x4ba00008, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2439 {"pmovmskb", "D,S", 0x46a00005, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, IL2E
, 0, 0 },
2440 {"pmovmskb", "D,S", 0x4ba0000f, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2441 {"pmulhuh", "D,S,T", 0x46e00002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2442 {"pmulhuh", "D,S,T", 0x4ba0000a, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2443 {"pmulhh", "D,S,T", 0x46a00002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2444 {"pmulhh", "D,S,T", 0x4b60000a, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2445 {"pmullh", "D,S,T", 0x46800002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2446 {"pmullh", "D,S,T", 0x4b40000a, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2447 {"pmuluw", "D,S,T", 0x46c00002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2448 {"pmuluw", "D,S,T", 0x4b80000a, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2449 {"pasubub", "D,S,T", 0x45a00001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2450 {"pasubub", "D,S,T", 0x4b20000d, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2451 {"biadd", "D,S", 0x46800005, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, IL2E
, 0, 0 },
2452 {"biadd", "D,S", 0x4b80000f, 0xffff003f, WR_1
|RD_2
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2453 {"pshufh", "D,S,T", 0x47000002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2454 {"pshufh", "D,S,T", 0x4b000002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2455 {"psllh", "D,S,T", 0x46600002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2456 {"psllh", "D,S,T", 0x4b20000a, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2457 {"psllh", "d,t,<", 0x70000034, 0xffe0003f, WR_1
|RD_2
, 0, MMI
, 0, 0 },
2458 {"psllw", "D,S,T", 0x46400002, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2459 {"psllw", "D,S,T", 0x4b00000a, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2460 {"psllw", "d,t,<", 0x7000003c, 0xffe0003f, WR_1
|RD_2
, 0, MMI
, 0, 0 },
2461 {"psrah", "D,S,T", 0x46a00003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2462 {"psrah", "D,S,T", 0x4b60000b, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2463 {"psrah", "d,t,<", 0x70000037, 0xffe0003f, WR_1
|RD_2
, 0, MMI
, 0, 0 },
2464 {"psraw", "D,S,T", 0x46800003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2465 {"psraw", "D,S,T", 0x4b40000b, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2466 {"psraw", "d,t,<", 0x7000003f, 0xffe0003f, WR_1
|RD_2
, 0, MMI
, 0, 0 },
2467 {"psrlh", "D,S,T", 0x46600003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2468 {"psrlh", "D,S,T", 0x4b20000b, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2469 {"psrlh", "d,t,<", 0x70000036, 0xffe0003f, WR_1
|RD_2
, 0, MMI
, 0, 0 },
2470 {"psrlw", "D,S,T", 0x46400003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2471 {"psrlw", "D,S,T", 0x4b00000b, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2472 {"psrlw", "d,t,<", 0x7000003e, 0xffe0003f, WR_1
|RD_2
, 0, MMI
, 0, 0 },
2473 {"psubb", "D,S,T", 0x47c00001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2474 {"psubb", "D,S,T", 0x4bc00001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2475 {"psubb", "d,s,t", 0x70000248, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
2476 {"psubh", "D,S,T", 0x47400001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2477 {"psubh", "D,S,T", 0x4b400001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2478 {"psubh", "d,s,t", 0x70000148, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
2479 {"psubw", "D,S,T", 0x47600001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2480 {"psubw", "D,S,T", 0x4b600001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2481 {"psubw", "d,s,t", 0x70000048, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
2482 {"psubd", "D,S,T", 0x47e00001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2483 {"psubd", "D,S,T", 0x4be00001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2484 {"psubsb", "D,S,T", 0x47800001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2485 {"psubsb", "D,S,T", 0x4b800001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2486 {"psubsb", "d,s,t", 0x70000648, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
2487 {"psubsh", "D,S,T", 0x47000001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2488 {"psubsh", "D,S,T", 0x4b000001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2489 {"psubsh", "d,s,t", 0x70000548, 0xfc0007ff, WR_1
|RD_2
|RD_3
, 0, MMI
, 0, 0 },
2490 {"psubusb", "D,S,T", 0x47a00001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2491 {"psubusb", "D,S,T", 0x4ba00001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2492 {"psubush", "D,S,T", 0x47200001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2493 {"psubush", "D,S,T", 0x4b200001, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2494 {"punpckhbh", "D,S,T", 0x47600003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2495 {"punpckhbh", "D,S,T", 0x4b600003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2496 {"punpckhhw", "D,S,T", 0x47200003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2497 {"punpckhhw", "D,S,T", 0x4b200003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2498 {"punpckhwd", "D,S,T", 0x46e00003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2499 {"punpckhwd", "D,S,T", 0x4ba0000b, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2500 {"punpcklbh", "D,S,T", 0x47400003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2501 {"punpcklbh", "D,S,T", 0x4b400003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2502 {"punpcklhw", "D,S,T", 0x47000003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2503 {"punpcklhw", "D,S,T", 0x4b000003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2504 {"punpcklwd", "D,S,T", 0x46c00003, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2E
, 0, 0 },
2505 {"punpcklwd", "D,S,T", 0x4b80000b, 0xffe0003f, WR_1
|RD_2
|RD_3
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2506 {"sequ", "S,T", 0x46800032, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2E
, 0, 0 },
2507 {"sequ", "S,T", 0x4b80000c, 0xffe007ff, RD_1
|RD_2
|WR_CC
|FP_D
, 0, IL2F
|IL3A
, 0, 0 },
2508 /* MIPS Enhanced VA Scheme */
2509 {"lbue", "t,+j(b)", 0x7c000028, 0xfc00007f, WR_1
|RD_3
|LDD
, 0, 0, EVA
, 0 },
2510 {"lbue", "t,A(b)", 0, (int) M_LBUE_AB
, INSN_MACRO
, 0, 0, EVA
, 0 },
2511 {"lhue", "t,+j(b)", 0x7c000029, 0xfc00007f, WR_1
|RD_3
|LDD
, 0, 0, EVA
, 0 },
2512 {"lhue", "t,A(b)", 0, (int) M_LHUE_AB
, INSN_MACRO
, 0, 0, EVA
, 0 },
2513 {"lbe", "t,+j(b)", 0x7c00002c, 0xfc00007f, WR_1
|RD_3
|LDD
, 0, 0, EVA
, 0 },
2514 {"lbe", "t,A(b)", 0, (int) M_LBE_AB
, INSN_MACRO
, 0, 0, EVA
, 0 },
2515 {"lhe", "t,+j(b)", 0x7c00002d, 0xfc00007f, WR_1
|RD_3
|LDD
, 0, 0, EVA
, 0 },
2516 {"lhe", "t,A(b)", 0, (int) M_LHE_AB
, INSN_MACRO
, 0, 0, EVA
, 0 },
2517 {"lle", "t,+j(b)", 0x7c00002e, 0xfc00007f, WR_1
|RD_3
|LDD
, 0, 0, EVA
, 0 },
2518 {"lle", "t,A(b)", 0, (int) M_LLE_AB
, INSN_MACRO
, 0, 0, EVA
, 0 },
2519 {"lwe", "t,+j(b)", 0x7c00002f, 0xfc00007f, WR_1
|RD_3
|LDD
, 0, 0, EVA
, 0 },
2520 {"lwe", "t,A(b)", 0, (int) M_LWE_AB
, INSN_MACRO
, 0, 0, EVA
, 0 },
2521 {"lwle", "t,+j(b)", 0x7c000019, 0xfc00007f, WR_1
|RD_3
|LDD
, 0, 0, EVA
, 0 },
2522 {"lwle", "t,A(b)", 0, (int) M_LWLE_AB
, INSN_MACRO
, 0, 0, EVA
, 0 },
2523 {"lwre", "t,+j(b)", 0x7c00001a, 0xfc00007f, WR_1
|RD_3
|LDD
, 0, 0, EVA
, 0 },
2524 {"lwre", "t,A(b)", 0, (int) M_LWRE_AB
, INSN_MACRO
, 0, 0, EVA
, 0 },
2525 {"sbe", "t,+j(b)", 0x7c00001c, 0xfc00007f, RD_1
|RD_3
|SM
, 0, 0, EVA
, 0 },
2526 {"sbe", "t,A(b)", 0, (int) M_SBE_AB
, INSN_MACRO
, 0, 0, EVA
, 0 },
2527 {"sce", "t,+j(b)", 0x7c00001e, 0xfc00007f, MOD_1
|RD_3
|SM
, 0, 0, EVA
, 0 },
2528 {"sce", "t,A(b)", 0, (int) M_SCE_AB
, INSN_MACRO
, 0, 0, EVA
, 0 },
2529 {"she", "t,+j(b)", 0x7c00001d, 0xfc00007f, RD_1
|RD_3
|SM
, 0, 0, EVA
, 0 },
2530 {"she", "t,A(b)", 0, (int) M_SHE_AB
, INSN_MACRO
, 0, 0, EVA
, 0 },
2531 {"swe", "t,+j(b)", 0x7c00001f, 0xfc00007f, RD_1
|RD_3
|SM
, 0, 0, EVA
, 0 },
2532 {"swe", "t,A(b)", 0, (int) M_SWE_AB
, INSN_MACRO
, 0, 0, EVA
, 0 },
2533 {"swle", "t,+j(b)", 0x7c000021, 0xfc00007f, RD_1
|RD_3
|SM
, 0, 0, EVA
, 0 },
2534 {"swle", "t,A(b)", 0, (int) M_SWLE_AB
, INSN_MACRO
, 0, 0, EVA
, 0 },
2535 {"swre", "t,+j(b)", 0x7c000022, 0xfc00007f, RD_1
|RD_3
|SM
, 0, 0, EVA
, 0 },
2536 {"swre", "t,A(b)", 0, (int) M_SWRE_AB
, INSN_MACRO
, 0, 0, EVA
, 0 },
2537 {"cachee", "k,+j(b)", 0x7c00001b, 0xfc00007f, RD_3
, 0, 0, EVA
, 0 },
2538 {"cachee", "k,A(b)", 0, (int) M_CACHEE_AB
,INSN_MACRO
, 0, 0, EVA
, 0 },
2539 {"prefe", "k,+j(b)", 0x7c000023, 0xfc00007f, RD_3
, 0, 0, EVA
, 0 },
2540 {"prefe", "k,A(b)", 0, (int) M_PREFE_AB
, INSN_MACRO
, 0, 0, EVA
, 0 },
2541 /* No hazard protection on coprocessor instructions--they shouldn't
2542 change the state of the processor and if they do it's up to the
2543 user to put in nops as necessary. These are at the end so that the
2544 disassembler recognizes more specific versions first. */
2545 {"c0", "C", 0x42000000, 0xfe000000, CP
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
},
2546 {"c1", "C", 0x46000000, 0xfe000000, FP_S
, 0, I1
, 0, 0 },
2547 {"c2", "C", 0x4a000000, 0xfe000000, CP
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
},
2548 {"c3", "C", 0x4e000000, 0xfe000000, CP
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
},
2549 {"cop0", "C", 0, (int) M_COP0
, INSN_MACRO
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
},
2550 {"cop1", "C", 0, (int) M_COP1
, INSN_MACRO
, INSN2_M_FP_S
, I1
, 0, 0 },
2551 {"cop2", "C", 0, (int) M_COP2
, INSN_MACRO
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
},
2552 {"cop3", "C", 0, (int) M_COP3
, INSN_MACRO
, 0, I1
, 0, IOCT
|IOCTP
|IOCT2
},
2553 /* RFE conflicts with the new Virt spec instruction tlbgp. */
2554 {"rfe", "", 0x42000010, 0xffffffff, 0, 0, I1
|T3
, 0, 0 },
2557 #define MIPS_NUM_OPCODES \
2558 ((sizeof mips_builtin_opcodes) / (sizeof (mips_builtin_opcodes[0])))
2559 const int bfd_mips_num_builtin_opcodes
= MIPS_NUM_OPCODES
;
2561 /* const removed from the following to allow for dynamic extensions to the
2562 * built-in instruction set. */
2563 struct mips_opcode
*mips_opcodes
=
2564 (struct mips_opcode
*) mips_builtin_opcodes
;
2565 int bfd_mips_num_opcodes
= MIPS_NUM_OPCODES
;
2566 #undef MIPS_NUM_OPCODES