1 /* DO NOT EDIT! -*- buffer-read-only: t -*- vi:set ro: */
2 /* Instruction building/extraction support for or1k. -*- C -*-
4 THIS FILE IS MACHINE GENERATED WITH CGEN: Cpu tools GENerator.
5 - the resultant file is machine generated, cgen-ibld.in isn't
7 Copyright (C) 1996-2019 Free Software Foundation, Inc.
9 This file is part of libopcodes.
11 This library is free software; you can redistribute it and/or modify
12 it under the terms of the GNU General Public License as published by
13 the Free Software Foundation; either version 3, or (at your option)
16 It is distributed in the hope that it will be useful, but WITHOUT
17 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
18 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
19 License for more details.
21 You should have received a copy of the GNU General Public License
22 along with this program; if not, write to the Free Software Foundation, Inc.,
23 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA. */
25 /* ??? Eventually more and more of this stuff can go to cpu-independent files.
34 #include "or1k-desc.h"
36 #include "cgen/basic-modes.h"
38 #include "safe-ctype.h"
41 #define min(a,b) ((a) < (b) ? (a) : (b))
43 #define max(a,b) ((a) > (b) ? (a) : (b))
45 /* Used by the ifield rtx function. */
46 #define FLD(f) (fields->f)
48 static const char * insert_normal
49 (CGEN_CPU_DESC
, long, unsigned int, unsigned int, unsigned int,
50 unsigned int, unsigned int, unsigned int, CGEN_INSN_BYTES_PTR
);
51 static const char * insert_insn_normal
52 (CGEN_CPU_DESC
, const CGEN_INSN
*,
53 CGEN_FIELDS
*, CGEN_INSN_BYTES_PTR
, bfd_vma
);
54 static int extract_normal
55 (CGEN_CPU_DESC
, CGEN_EXTRACT_INFO
*, CGEN_INSN_INT
,
56 unsigned int, unsigned int, unsigned int, unsigned int,
57 unsigned int, unsigned int, bfd_vma
, long *);
58 static int extract_insn_normal
59 (CGEN_CPU_DESC
, const CGEN_INSN
*, CGEN_EXTRACT_INFO
*,
60 CGEN_INSN_INT
, CGEN_FIELDS
*, bfd_vma
);
62 static void put_insn_int_value
63 (CGEN_CPU_DESC
, CGEN_INSN_BYTES_PTR
, int, int, CGEN_INSN_INT
);
66 static CGEN_INLINE
void insert_1
67 (CGEN_CPU_DESC
, unsigned long, int, int, int, unsigned char *);
68 static CGEN_INLINE
int fill_cache
69 (CGEN_CPU_DESC
, CGEN_EXTRACT_INFO
*, int, int, bfd_vma
);
70 static CGEN_INLINE
long extract_1
71 (CGEN_CPU_DESC
, CGEN_EXTRACT_INFO
*, int, int, int, unsigned char *, bfd_vma
);
74 /* Operand insertion. */
78 /* Subroutine of insert_normal. */
80 static CGEN_INLINE
void
81 insert_1 (CGEN_CPU_DESC cd
,
91 x
= cgen_get_insn_value (cd
, bufp
, word_length
);
93 /* Written this way to avoid undefined behaviour. */
94 mask
= (((1L << (length
- 1)) - 1) << 1) | 1;
96 shift
= (start
+ 1) - length
;
98 shift
= (word_length
- (start
+ length
));
99 x
= (x
& ~(mask
<< shift
)) | ((value
& mask
) << shift
);
101 cgen_put_insn_value (cd
, bufp
, word_length
, (bfd_vma
) x
);
104 #endif /* ! CGEN_INT_INSN_P */
106 /* Default insertion routine.
108 ATTRS is a mask of the boolean attributes.
109 WORD_OFFSET is the offset in bits from the start of the insn of the value.
110 WORD_LENGTH is the length of the word in bits in which the value resides.
111 START is the starting bit number in the word, architecture origin.
112 LENGTH is the length of VALUE in bits.
113 TOTAL_LENGTH is the total length of the insn in bits.
115 The result is an error message or NULL if success. */
117 /* ??? This duplicates functionality with bfd's howto table and
118 bfd_install_relocation. */
119 /* ??? This doesn't handle bfd_vma's. Create another function when
123 insert_normal (CGEN_CPU_DESC cd
,
126 unsigned int word_offset
,
129 unsigned int word_length
,
130 unsigned int total_length
,
131 CGEN_INSN_BYTES_PTR buffer
)
133 static char errbuf
[100];
134 /* Written this way to avoid undefined behaviour. */
135 unsigned long mask
= (((1L << (length
- 1)) - 1) << 1) | 1;
137 /* If LENGTH is zero, this operand doesn't contribute to the value. */
141 if (word_length
> 8 * sizeof (CGEN_INSN_INT
))
144 /* For architectures with insns smaller than the base-insn-bitsize,
145 word_length may be too big. */
146 if (cd
->min_insn_bitsize
< cd
->base_insn_bitsize
)
149 && word_length
> total_length
)
150 word_length
= total_length
;
153 /* Ensure VALUE will fit. */
154 if (CGEN_BOOL_ATTR (attrs
, CGEN_IFLD_SIGN_OPT
))
156 long minval
= - (1L << (length
- 1));
157 unsigned long maxval
= mask
;
159 if ((value
> 0 && (unsigned long) value
> maxval
)
162 /* xgettext:c-format */
164 _("operand out of range (%ld not between %ld and %lu)"),
165 value
, minval
, maxval
);
169 else if (! CGEN_BOOL_ATTR (attrs
, CGEN_IFLD_SIGNED
))
171 unsigned long maxval
= mask
;
172 unsigned long val
= (unsigned long) value
;
174 /* For hosts with a word size > 32 check to see if value has been sign
175 extended beyond 32 bits. If so then ignore these higher sign bits
176 as the user is attempting to store a 32-bit signed value into an
177 unsigned 32-bit field which is allowed. */
178 if (sizeof (unsigned long) > 4 && ((value
>> 32) == -1))
183 /* xgettext:c-format */
185 _("operand out of range (0x%lx not between 0 and 0x%lx)"),
192 if (! cgen_signed_overflow_ok_p (cd
))
194 long minval
= - (1L << (length
- 1));
195 long maxval
= (1L << (length
- 1)) - 1;
197 if (value
< minval
|| value
> maxval
)
200 /* xgettext:c-format */
201 (errbuf
, _("operand out of range (%ld not between %ld and %ld)"),
202 value
, minval
, maxval
);
211 int shift_within_word
, shift_to_word
, shift
;
213 /* How to shift the value to BIT0 of the word. */
214 shift_to_word
= total_length
- (word_offset
+ word_length
);
216 /* How to shift the value to the field within the word. */
217 if (CGEN_INSN_LSB0_P
)
218 shift_within_word
= start
+ 1 - length
;
220 shift_within_word
= word_length
- start
- length
;
222 /* The total SHIFT, then mask in the value. */
223 shift
= shift_to_word
+ shift_within_word
;
224 *buffer
= (*buffer
& ~(mask
<< shift
)) | ((value
& mask
) << shift
);
227 #else /* ! CGEN_INT_INSN_P */
230 unsigned char *bufp
= (unsigned char *) buffer
+ word_offset
/ 8;
232 insert_1 (cd
, value
, start
, length
, word_length
, bufp
);
235 #endif /* ! CGEN_INT_INSN_P */
240 /* Default insn builder (insert handler).
241 The instruction is recorded in CGEN_INT_INSN_P byte order (meaning
242 that if CGEN_INSN_BYTES_PTR is an int * and thus, the value is
243 recorded in host byte order, otherwise BUFFER is an array of bytes
244 and the value is recorded in target byte order).
245 The result is an error message or NULL if success. */
248 insert_insn_normal (CGEN_CPU_DESC cd
,
249 const CGEN_INSN
* insn
,
250 CGEN_FIELDS
* fields
,
251 CGEN_INSN_BYTES_PTR buffer
,
254 const CGEN_SYNTAX
*syntax
= CGEN_INSN_SYNTAX (insn
);
256 const CGEN_SYNTAX_CHAR_TYPE
* syn
;
258 CGEN_INIT_INSERT (cd
);
259 value
= CGEN_INSN_BASE_VALUE (insn
);
261 /* If we're recording insns as numbers (rather than a string of bytes),
262 target byte order handling is deferred until later. */
266 put_insn_int_value (cd
, buffer
, cd
->base_insn_bitsize
,
267 CGEN_FIELDS_BITSIZE (fields
), value
);
271 cgen_put_insn_value (cd
, buffer
, min ((unsigned) cd
->base_insn_bitsize
,
272 (unsigned) CGEN_FIELDS_BITSIZE (fields
)),
275 #endif /* ! CGEN_INT_INSN_P */
277 /* ??? It would be better to scan the format's fields.
278 Still need to be able to insert a value based on the operand though;
279 e.g. storing a branch displacement that got resolved later.
280 Needs more thought first. */
282 for (syn
= CGEN_SYNTAX_STRING (syntax
); * syn
; ++ syn
)
286 if (CGEN_SYNTAX_CHAR_P (* syn
))
289 errmsg
= (* cd
->insert_operand
) (cd
, CGEN_SYNTAX_FIELD (*syn
),
299 /* Cover function to store an insn value into an integral insn. Must go here
300 because it needs <prefix>-desc.h for CGEN_INT_INSN_P. */
303 put_insn_int_value (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
,
304 CGEN_INSN_BYTES_PTR buf
,
309 /* For architectures with insns smaller than the base-insn-bitsize,
310 length may be too big. */
311 if (length
> insn_length
)
315 int shift
= insn_length
- length
;
316 /* Written this way to avoid undefined behaviour. */
317 CGEN_INSN_INT mask
= (((1L << (length
- 1)) - 1) << 1) | 1;
319 *buf
= (*buf
& ~(mask
<< shift
)) | ((value
& mask
) << shift
);
324 /* Operand extraction. */
326 #if ! CGEN_INT_INSN_P
328 /* Subroutine of extract_normal.
329 Ensure sufficient bytes are cached in EX_INFO.
330 OFFSET is the offset in bytes from the start of the insn of the value.
331 BYTES is the length of the needed value.
332 Returns 1 for success, 0 for failure. */
334 static CGEN_INLINE
int
335 fill_cache (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
,
336 CGEN_EXTRACT_INFO
*ex_info
,
341 /* It's doubtful that the middle part has already been fetched so
342 we don't optimize that case. kiss. */
344 disassemble_info
*info
= (disassemble_info
*) ex_info
->dis_info
;
346 /* First do a quick check. */
347 mask
= (1 << bytes
) - 1;
348 if (((ex_info
->valid
>> offset
) & mask
) == mask
)
351 /* Search for the first byte we need to read. */
352 for (mask
= 1 << offset
; bytes
> 0; --bytes
, ++offset
, mask
<<= 1)
353 if (! (mask
& ex_info
->valid
))
361 status
= (*info
->read_memory_func
)
362 (pc
, ex_info
->insn_bytes
+ offset
, bytes
, info
);
366 (*info
->memory_error_func
) (status
, pc
, info
);
370 ex_info
->valid
|= ((1 << bytes
) - 1) << offset
;
376 /* Subroutine of extract_normal. */
378 static CGEN_INLINE
long
379 extract_1 (CGEN_CPU_DESC cd
,
380 CGEN_EXTRACT_INFO
*ex_info ATTRIBUTE_UNUSED
,
385 bfd_vma pc ATTRIBUTE_UNUSED
)
390 x
= cgen_get_insn_value (cd
, bufp
, word_length
);
392 if (CGEN_INSN_LSB0_P
)
393 shift
= (start
+ 1) - length
;
395 shift
= (word_length
- (start
+ length
));
399 #endif /* ! CGEN_INT_INSN_P */
401 /* Default extraction routine.
403 INSN_VALUE is the first base_insn_bitsize bits of the insn in host order,
404 or sometimes less for cases like the m32r where the base insn size is 32
405 but some insns are 16 bits.
406 ATTRS is a mask of the boolean attributes. We only need `SIGNED',
407 but for generality we take a bitmask of all of them.
408 WORD_OFFSET is the offset in bits from the start of the insn of the value.
409 WORD_LENGTH is the length of the word in bits in which the value resides.
410 START is the starting bit number in the word, architecture origin.
411 LENGTH is the length of VALUE in bits.
412 TOTAL_LENGTH is the total length of the insn in bits.
414 Returns 1 for success, 0 for failure. */
416 /* ??? The return code isn't properly used. wip. */
418 /* ??? This doesn't handle bfd_vma's. Create another function when
422 extract_normal (CGEN_CPU_DESC cd
,
423 #if ! CGEN_INT_INSN_P
424 CGEN_EXTRACT_INFO
*ex_info
,
426 CGEN_EXTRACT_INFO
*ex_info ATTRIBUTE_UNUSED
,
428 CGEN_INSN_INT insn_value
,
430 unsigned int word_offset
,
433 unsigned int word_length
,
434 unsigned int total_length
,
435 #if ! CGEN_INT_INSN_P
438 bfd_vma pc ATTRIBUTE_UNUSED
,
444 /* If LENGTH is zero, this operand doesn't contribute to the value
445 so give it a standard value of zero. */
452 if (word_length
> 8 * sizeof (CGEN_INSN_INT
))
455 /* For architectures with insns smaller than the insn-base-bitsize,
456 word_length may be too big. */
457 if (cd
->min_insn_bitsize
< cd
->base_insn_bitsize
)
459 if (word_offset
+ word_length
> total_length
)
460 word_length
= total_length
- word_offset
;
463 /* Does the value reside in INSN_VALUE, and at the right alignment? */
465 if (CGEN_INT_INSN_P
|| (word_offset
== 0 && word_length
== total_length
))
467 if (CGEN_INSN_LSB0_P
)
468 value
= insn_value
>> ((word_offset
+ start
+ 1) - length
);
470 value
= insn_value
>> (total_length
- ( word_offset
+ start
+ length
));
473 #if ! CGEN_INT_INSN_P
477 unsigned char *bufp
= ex_info
->insn_bytes
+ word_offset
/ 8;
479 if (word_length
> 8 * sizeof (CGEN_INSN_INT
))
482 if (fill_cache (cd
, ex_info
, word_offset
/ 8, word_length
/ 8, pc
) == 0)
485 value
= extract_1 (cd
, ex_info
, start
, length
, word_length
, bufp
, pc
);
488 #endif /* ! CGEN_INT_INSN_P */
490 /* Written this way to avoid undefined behaviour. */
491 mask
= (((1L << (length
- 1)) - 1) << 1) | 1;
495 if (CGEN_BOOL_ATTR (attrs
, CGEN_IFLD_SIGNED
)
496 && (value
& (1L << (length
- 1))))
504 /* Default insn extractor.
506 INSN_VALUE is the first base_insn_bitsize bits, translated to host order.
507 The extracted fields are stored in FIELDS.
508 EX_INFO is used to handle reading variable length insns.
509 Return the length of the insn in bits, or 0 if no match,
510 or -1 if an error occurs fetching data (memory_error_func will have
514 extract_insn_normal (CGEN_CPU_DESC cd
,
515 const CGEN_INSN
*insn
,
516 CGEN_EXTRACT_INFO
*ex_info
,
517 CGEN_INSN_INT insn_value
,
521 const CGEN_SYNTAX
*syntax
= CGEN_INSN_SYNTAX (insn
);
522 const CGEN_SYNTAX_CHAR_TYPE
*syn
;
524 CGEN_FIELDS_BITSIZE (fields
) = CGEN_INSN_BITSIZE (insn
);
526 CGEN_INIT_EXTRACT (cd
);
528 for (syn
= CGEN_SYNTAX_STRING (syntax
); *syn
; ++syn
)
532 if (CGEN_SYNTAX_CHAR_P (*syn
))
535 length
= (* cd
->extract_operand
) (cd
, CGEN_SYNTAX_FIELD (*syn
),
536 ex_info
, insn_value
, fields
, pc
);
541 /* We recognized and successfully extracted this insn. */
542 return CGEN_INSN_BITSIZE (insn
);
545 /* Machine generated code added here. */
547 const char * or1k_cgen_insert_operand
548 (CGEN_CPU_DESC
, int, CGEN_FIELDS
*, CGEN_INSN_BYTES_PTR
, bfd_vma
);
550 /* Main entry point for operand insertion.
552 This function is basically just a big switch statement. Earlier versions
553 used tables to look up the function to use, but
554 - if the table contains both assembler and disassembler functions then
555 the disassembler contains much of the assembler and vice-versa,
556 - there's a lot of inlining possibilities as things grow,
557 - using a switch statement avoids the function call overhead.
559 This function could be moved into `parse_insn_normal', but keeping it
560 separate makes clear the interface between `parse_insn_normal' and each of
561 the handlers. It's also needed by GAS to insert operands that couldn't be
562 resolved during parsing. */
565 or1k_cgen_insert_operand (CGEN_CPU_DESC cd
,
567 CGEN_FIELDS
* fields
,
568 CGEN_INSN_BYTES_PTR buffer
,
569 bfd_vma pc ATTRIBUTE_UNUSED
)
571 const char * errmsg
= NULL
;
572 unsigned int total_length
= CGEN_FIELDS_BITSIZE (fields
);
576 case OR1K_OPERAND_DISP21
:
578 long value
= fields
->f_disp21
;
579 value
= ((((DI
) (value
) >> (13))) - (((DI
) (pc
) >> (13))));
580 errmsg
= insert_normal (cd
, value
, 0|(1<<CGEN_IFLD_SIGNED
)|(1<<CGEN_IFLD_ABS_ADDR
), 0, 20, 21, 32, total_length
, buffer
);
583 case OR1K_OPERAND_DISP26
:
585 long value
= fields
->f_disp26
;
586 value
= ((DI
) (((value
) - (pc
))) >> (2));
587 errmsg
= insert_normal (cd
, value
, 0|(1<<CGEN_IFLD_SIGNED
)|(1<<CGEN_IFLD_PCREL_ADDR
), 0, 25, 26, 32, total_length
, buffer
);
590 case OR1K_OPERAND_RA
:
591 errmsg
= insert_normal (cd
, fields
->f_r2
, 0, 0, 20, 5, 32, total_length
, buffer
);
593 case OR1K_OPERAND_RAD32F
:
596 FLD (f_r2
) = ((FLD (f_rad32
)) & (31));
597 FLD (f_raoff_9_1
) = ((((SI
) (FLD (f_rad32
)) >> (5))) & (1));
599 errmsg
= insert_normal (cd
, fields
->f_r2
, 0, 0, 20, 5, 32, total_length
, buffer
);
602 errmsg
= insert_normal (cd
, fields
->f_raoff_9_1
, 0, 0, 9, 1, 32, total_length
, buffer
);
607 case OR1K_OPERAND_RADF
:
608 errmsg
= insert_normal (cd
, fields
->f_r2
, 0, 0, 20, 5, 32, total_length
, buffer
);
610 case OR1K_OPERAND_RADI
:
613 FLD (f_r2
) = ((FLD (f_rad32
)) & (31));
614 FLD (f_raoff_9_1
) = ((((SI
) (FLD (f_rad32
)) >> (5))) & (1));
616 errmsg
= insert_normal (cd
, fields
->f_r2
, 0, 0, 20, 5, 32, total_length
, buffer
);
619 errmsg
= insert_normal (cd
, fields
->f_raoff_9_1
, 0, 0, 9, 1, 32, total_length
, buffer
);
624 case OR1K_OPERAND_RASF
:
625 errmsg
= insert_normal (cd
, fields
->f_r2
, 0, 0, 20, 5, 32, total_length
, buffer
);
627 case OR1K_OPERAND_RB
:
628 errmsg
= insert_normal (cd
, fields
->f_r3
, 0, 0, 15, 5, 32, total_length
, buffer
);
630 case OR1K_OPERAND_RBD32F
:
633 FLD (f_r3
) = ((FLD (f_rbd32
)) & (31));
634 FLD (f_rboff_8_1
) = ((((SI
) (FLD (f_rbd32
)) >> (5))) & (1));
636 errmsg
= insert_normal (cd
, fields
->f_r3
, 0, 0, 15, 5, 32, total_length
, buffer
);
639 errmsg
= insert_normal (cd
, fields
->f_rboff_8_1
, 0, 0, 8, 1, 32, total_length
, buffer
);
644 case OR1K_OPERAND_RBDF
:
645 errmsg
= insert_normal (cd
, fields
->f_r3
, 0, 0, 15, 5, 32, total_length
, buffer
);
647 case OR1K_OPERAND_RBDI
:
650 FLD (f_r3
) = ((FLD (f_rbd32
)) & (31));
651 FLD (f_rboff_8_1
) = ((((SI
) (FLD (f_rbd32
)) >> (5))) & (1));
653 errmsg
= insert_normal (cd
, fields
->f_r3
, 0, 0, 15, 5, 32, total_length
, buffer
);
656 errmsg
= insert_normal (cd
, fields
->f_rboff_8_1
, 0, 0, 8, 1, 32, total_length
, buffer
);
661 case OR1K_OPERAND_RBSF
:
662 errmsg
= insert_normal (cd
, fields
->f_r3
, 0, 0, 15, 5, 32, total_length
, buffer
);
664 case OR1K_OPERAND_RD
:
665 errmsg
= insert_normal (cd
, fields
->f_r1
, 0, 0, 25, 5, 32, total_length
, buffer
);
667 case OR1K_OPERAND_RDD32F
:
670 FLD (f_r1
) = ((FLD (f_rdd32
)) & (31));
671 FLD (f_rdoff_10_1
) = ((((SI
) (FLD (f_rdd32
)) >> (5))) & (1));
673 errmsg
= insert_normal (cd
, fields
->f_r1
, 0, 0, 25, 5, 32, total_length
, buffer
);
676 errmsg
= insert_normal (cd
, fields
->f_rdoff_10_1
, 0, 0, 10, 1, 32, total_length
, buffer
);
681 case OR1K_OPERAND_RDDF
:
682 errmsg
= insert_normal (cd
, fields
->f_r1
, 0, 0, 25, 5, 32, total_length
, buffer
);
684 case OR1K_OPERAND_RDDI
:
687 FLD (f_r1
) = ((FLD (f_rdd32
)) & (31));
688 FLD (f_rdoff_10_1
) = ((((SI
) (FLD (f_rdd32
)) >> (5))) & (1));
690 errmsg
= insert_normal (cd
, fields
->f_r1
, 0, 0, 25, 5, 32, total_length
, buffer
);
693 errmsg
= insert_normal (cd
, fields
->f_rdoff_10_1
, 0, 0, 10, 1, 32, total_length
, buffer
);
698 case OR1K_OPERAND_RDSF
:
699 errmsg
= insert_normal (cd
, fields
->f_r1
, 0, 0, 25, 5, 32, total_length
, buffer
);
701 case OR1K_OPERAND_SIMM16
:
702 errmsg
= insert_normal (cd
, fields
->f_simm16
, 0|(1<<CGEN_IFLD_SIGNED
)|(1<<CGEN_IFLD_SIGN_OPT
), 0, 15, 16, 32, total_length
, buffer
);
704 case OR1K_OPERAND_SIMM16_SPLIT
:
707 FLD (f_imm16_25_5
) = ((((INT
) (FLD (f_simm16_split
)) >> (11))) & (31));
708 FLD (f_imm16_10_11
) = ((FLD (f_simm16_split
)) & (2047));
710 errmsg
= insert_normal (cd
, fields
->f_imm16_25_5
, 0, 0, 25, 5, 32, total_length
, buffer
);
713 errmsg
= insert_normal (cd
, fields
->f_imm16_10_11
, 0, 0, 10, 11, 32, total_length
, buffer
);
718 case OR1K_OPERAND_UIMM16
:
719 errmsg
= insert_normal (cd
, fields
->f_uimm16
, 0, 0, 15, 16, 32, total_length
, buffer
);
721 case OR1K_OPERAND_UIMM16_SPLIT
:
724 FLD (f_imm16_25_5
) = ((((UINT
) (FLD (f_uimm16_split
)) >> (11))) & (31));
725 FLD (f_imm16_10_11
) = ((FLD (f_uimm16_split
)) & (2047));
727 errmsg
= insert_normal (cd
, fields
->f_imm16_25_5
, 0, 0, 25, 5, 32, total_length
, buffer
);
730 errmsg
= insert_normal (cd
, fields
->f_imm16_10_11
, 0, 0, 10, 11, 32, total_length
, buffer
);
735 case OR1K_OPERAND_UIMM6
:
736 errmsg
= insert_normal (cd
, fields
->f_uimm6
, 0, 0, 5, 6, 32, total_length
, buffer
);
740 /* xgettext:c-format */
741 opcodes_error_handler
742 (_("internal error: unrecognized field %d while building insn"),
750 int or1k_cgen_extract_operand
751 (CGEN_CPU_DESC
, int, CGEN_EXTRACT_INFO
*, CGEN_INSN_INT
, CGEN_FIELDS
*, bfd_vma
);
753 /* Main entry point for operand extraction.
754 The result is <= 0 for error, >0 for success.
755 ??? Actual values aren't well defined right now.
757 This function is basically just a big switch statement. Earlier versions
758 used tables to look up the function to use, but
759 - if the table contains both assembler and disassembler functions then
760 the disassembler contains much of the assembler and vice-versa,
761 - there's a lot of inlining possibilities as things grow,
762 - using a switch statement avoids the function call overhead.
764 This function could be moved into `print_insn_normal', but keeping it
765 separate makes clear the interface between `print_insn_normal' and each of
769 or1k_cgen_extract_operand (CGEN_CPU_DESC cd
,
771 CGEN_EXTRACT_INFO
*ex_info
,
772 CGEN_INSN_INT insn_value
,
773 CGEN_FIELDS
* fields
,
776 /* Assume success (for those operands that are nops). */
778 unsigned int total_length
= CGEN_FIELDS_BITSIZE (fields
);
782 case OR1K_OPERAND_DISP21
:
785 length
= extract_normal (cd
, ex_info
, insn_value
, 0|(1<<CGEN_IFLD_SIGNED
)|(1<<CGEN_IFLD_ABS_ADDR
), 0, 20, 21, 32, total_length
, pc
, & value
);
786 value
= ((((value
) + (((DI
) (pc
) >> (13))))) << (13));
787 fields
->f_disp21
= value
;
790 case OR1K_OPERAND_DISP26
:
793 length
= extract_normal (cd
, ex_info
, insn_value
, 0|(1<<CGEN_IFLD_SIGNED
)|(1<<CGEN_IFLD_PCREL_ADDR
), 0, 25, 26, 32, total_length
, pc
, & value
);
794 value
= ((((value
) << (2))) + (pc
));
795 fields
->f_disp26
= value
;
798 case OR1K_OPERAND_RA
:
799 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 20, 5, 32, total_length
, pc
, & fields
->f_r2
);
801 case OR1K_OPERAND_RAD32F
:
803 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 20, 5, 32, total_length
, pc
, & fields
->f_r2
);
804 if (length
<= 0) break;
805 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 9, 1, 32, total_length
, pc
, & fields
->f_raoff_9_1
);
806 if (length
<= 0) break;
807 FLD (f_rad32
) = ((FLD (f_r2
)) | (((FLD (f_raoff_9_1
)) << (5))));
810 case OR1K_OPERAND_RADF
:
811 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 20, 5, 32, total_length
, pc
, & fields
->f_r2
);
813 case OR1K_OPERAND_RADI
:
815 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 20, 5, 32, total_length
, pc
, & fields
->f_r2
);
816 if (length
<= 0) break;
817 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 9, 1, 32, total_length
, pc
, & fields
->f_raoff_9_1
);
818 if (length
<= 0) break;
819 FLD (f_rad32
) = ((FLD (f_r2
)) | (((FLD (f_raoff_9_1
)) << (5))));
822 case OR1K_OPERAND_RASF
:
823 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 20, 5, 32, total_length
, pc
, & fields
->f_r2
);
825 case OR1K_OPERAND_RB
:
826 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 15, 5, 32, total_length
, pc
, & fields
->f_r3
);
828 case OR1K_OPERAND_RBD32F
:
830 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 15, 5, 32, total_length
, pc
, & fields
->f_r3
);
831 if (length
<= 0) break;
832 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 8, 1, 32, total_length
, pc
, & fields
->f_rboff_8_1
);
833 if (length
<= 0) break;
834 FLD (f_rbd32
) = ((FLD (f_r3
)) | (((FLD (f_rboff_8_1
)) << (5))));
837 case OR1K_OPERAND_RBDF
:
838 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 15, 5, 32, total_length
, pc
, & fields
->f_r3
);
840 case OR1K_OPERAND_RBDI
:
842 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 15, 5, 32, total_length
, pc
, & fields
->f_r3
);
843 if (length
<= 0) break;
844 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 8, 1, 32, total_length
, pc
, & fields
->f_rboff_8_1
);
845 if (length
<= 0) break;
846 FLD (f_rbd32
) = ((FLD (f_r3
)) | (((FLD (f_rboff_8_1
)) << (5))));
849 case OR1K_OPERAND_RBSF
:
850 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 15, 5, 32, total_length
, pc
, & fields
->f_r3
);
852 case OR1K_OPERAND_RD
:
853 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 25, 5, 32, total_length
, pc
, & fields
->f_r1
);
855 case OR1K_OPERAND_RDD32F
:
857 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 25, 5, 32, total_length
, pc
, & fields
->f_r1
);
858 if (length
<= 0) break;
859 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 10, 1, 32, total_length
, pc
, & fields
->f_rdoff_10_1
);
860 if (length
<= 0) break;
861 FLD (f_rdd32
) = ((FLD (f_r1
)) | (((FLD (f_rdoff_10_1
)) << (5))));
864 case OR1K_OPERAND_RDDF
:
865 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 25, 5, 32, total_length
, pc
, & fields
->f_r1
);
867 case OR1K_OPERAND_RDDI
:
869 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 25, 5, 32, total_length
, pc
, & fields
->f_r1
);
870 if (length
<= 0) break;
871 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 10, 1, 32, total_length
, pc
, & fields
->f_rdoff_10_1
);
872 if (length
<= 0) break;
873 FLD (f_rdd32
) = ((FLD (f_r1
)) | (((FLD (f_rdoff_10_1
)) << (5))));
876 case OR1K_OPERAND_RDSF
:
877 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 25, 5, 32, total_length
, pc
, & fields
->f_r1
);
879 case OR1K_OPERAND_SIMM16
:
880 length
= extract_normal (cd
, ex_info
, insn_value
, 0|(1<<CGEN_IFLD_SIGNED
)|(1<<CGEN_IFLD_SIGN_OPT
), 0, 15, 16, 32, total_length
, pc
, & fields
->f_simm16
);
882 case OR1K_OPERAND_SIMM16_SPLIT
:
884 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 25, 5, 32, total_length
, pc
, & fields
->f_imm16_25_5
);
885 if (length
<= 0) break;
886 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 10, 11, 32, total_length
, pc
, & fields
->f_imm16_10_11
);
887 if (length
<= 0) break;
888 FLD (f_simm16_split
) = ((HI
) (UINT
) (((((FLD (f_imm16_25_5
)) << (11))) | (FLD (f_imm16_10_11
)))));
891 case OR1K_OPERAND_UIMM16
:
892 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 15, 16, 32, total_length
, pc
, & fields
->f_uimm16
);
894 case OR1K_OPERAND_UIMM16_SPLIT
:
896 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 25, 5, 32, total_length
, pc
, & fields
->f_imm16_25_5
);
897 if (length
<= 0) break;
898 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 10, 11, 32, total_length
, pc
, & fields
->f_imm16_10_11
);
899 if (length
<= 0) break;
900 FLD (f_uimm16_split
) = ((UHI
) (UINT
) (((((FLD (f_imm16_25_5
)) << (11))) | (FLD (f_imm16_10_11
)))));
903 case OR1K_OPERAND_UIMM6
:
904 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 5, 6, 32, total_length
, pc
, & fields
->f_uimm6
);
908 /* xgettext:c-format */
909 opcodes_error_handler
910 (_("internal error: unrecognized field %d while decoding insn"),
918 cgen_insert_fn
* const or1k_cgen_insert_handlers
[] =
923 cgen_extract_fn
* const or1k_cgen_extract_handlers
[] =
928 int or1k_cgen_get_int_operand (CGEN_CPU_DESC
, int, const CGEN_FIELDS
*);
929 bfd_vma
or1k_cgen_get_vma_operand (CGEN_CPU_DESC
, int, const CGEN_FIELDS
*);
931 /* Getting values from cgen_fields is handled by a collection of functions.
932 They are distinguished by the type of the VALUE argument they return.
933 TODO: floating point, inlining support, remove cases where result type
937 or1k_cgen_get_int_operand (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
,
939 const CGEN_FIELDS
* fields
)
945 case OR1K_OPERAND_DISP21
:
946 value
= fields
->f_disp21
;
948 case OR1K_OPERAND_DISP26
:
949 value
= fields
->f_disp26
;
951 case OR1K_OPERAND_RA
:
952 value
= fields
->f_r2
;
954 case OR1K_OPERAND_RAD32F
:
955 value
= fields
->f_rad32
;
957 case OR1K_OPERAND_RADF
:
958 value
= fields
->f_r2
;
960 case OR1K_OPERAND_RADI
:
961 value
= fields
->f_rad32
;
963 case OR1K_OPERAND_RASF
:
964 value
= fields
->f_r2
;
966 case OR1K_OPERAND_RB
:
967 value
= fields
->f_r3
;
969 case OR1K_OPERAND_RBD32F
:
970 value
= fields
->f_rbd32
;
972 case OR1K_OPERAND_RBDF
:
973 value
= fields
->f_r3
;
975 case OR1K_OPERAND_RBDI
:
976 value
= fields
->f_rbd32
;
978 case OR1K_OPERAND_RBSF
:
979 value
= fields
->f_r3
;
981 case OR1K_OPERAND_RD
:
982 value
= fields
->f_r1
;
984 case OR1K_OPERAND_RDD32F
:
985 value
= fields
->f_rdd32
;
987 case OR1K_OPERAND_RDDF
:
988 value
= fields
->f_r1
;
990 case OR1K_OPERAND_RDDI
:
991 value
= fields
->f_rdd32
;
993 case OR1K_OPERAND_RDSF
:
994 value
= fields
->f_r1
;
996 case OR1K_OPERAND_SIMM16
:
997 value
= fields
->f_simm16
;
999 case OR1K_OPERAND_SIMM16_SPLIT
:
1000 value
= fields
->f_simm16_split
;
1002 case OR1K_OPERAND_UIMM16
:
1003 value
= fields
->f_uimm16
;
1005 case OR1K_OPERAND_UIMM16_SPLIT
:
1006 value
= fields
->f_uimm16_split
;
1008 case OR1K_OPERAND_UIMM6
:
1009 value
= fields
->f_uimm6
;
1013 /* xgettext:c-format */
1014 opcodes_error_handler
1015 (_("internal error: unrecognized field %d while getting int operand"),
1024 or1k_cgen_get_vma_operand (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
,
1026 const CGEN_FIELDS
* fields
)
1032 case OR1K_OPERAND_DISP21
:
1033 value
= fields
->f_disp21
;
1035 case OR1K_OPERAND_DISP26
:
1036 value
= fields
->f_disp26
;
1038 case OR1K_OPERAND_RA
:
1039 value
= fields
->f_r2
;
1041 case OR1K_OPERAND_RAD32F
:
1042 value
= fields
->f_rad32
;
1044 case OR1K_OPERAND_RADF
:
1045 value
= fields
->f_r2
;
1047 case OR1K_OPERAND_RADI
:
1048 value
= fields
->f_rad32
;
1050 case OR1K_OPERAND_RASF
:
1051 value
= fields
->f_r2
;
1053 case OR1K_OPERAND_RB
:
1054 value
= fields
->f_r3
;
1056 case OR1K_OPERAND_RBD32F
:
1057 value
= fields
->f_rbd32
;
1059 case OR1K_OPERAND_RBDF
:
1060 value
= fields
->f_r3
;
1062 case OR1K_OPERAND_RBDI
:
1063 value
= fields
->f_rbd32
;
1065 case OR1K_OPERAND_RBSF
:
1066 value
= fields
->f_r3
;
1068 case OR1K_OPERAND_RD
:
1069 value
= fields
->f_r1
;
1071 case OR1K_OPERAND_RDD32F
:
1072 value
= fields
->f_rdd32
;
1074 case OR1K_OPERAND_RDDF
:
1075 value
= fields
->f_r1
;
1077 case OR1K_OPERAND_RDDI
:
1078 value
= fields
->f_rdd32
;
1080 case OR1K_OPERAND_RDSF
:
1081 value
= fields
->f_r1
;
1083 case OR1K_OPERAND_SIMM16
:
1084 value
= fields
->f_simm16
;
1086 case OR1K_OPERAND_SIMM16_SPLIT
:
1087 value
= fields
->f_simm16_split
;
1089 case OR1K_OPERAND_UIMM16
:
1090 value
= fields
->f_uimm16
;
1092 case OR1K_OPERAND_UIMM16_SPLIT
:
1093 value
= fields
->f_uimm16_split
;
1095 case OR1K_OPERAND_UIMM6
:
1096 value
= fields
->f_uimm6
;
1100 /* xgettext:c-format */
1101 opcodes_error_handler
1102 (_("internal error: unrecognized field %d while getting vma operand"),
1110 void or1k_cgen_set_int_operand (CGEN_CPU_DESC
, int, CGEN_FIELDS
*, int);
1111 void or1k_cgen_set_vma_operand (CGEN_CPU_DESC
, int, CGEN_FIELDS
*, bfd_vma
);
1113 /* Stuffing values in cgen_fields is handled by a collection of functions.
1114 They are distinguished by the type of the VALUE argument they accept.
1115 TODO: floating point, inlining support, remove cases where argument type
1119 or1k_cgen_set_int_operand (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
,
1121 CGEN_FIELDS
* fields
,
1126 case OR1K_OPERAND_DISP21
:
1127 fields
->f_disp21
= value
;
1129 case OR1K_OPERAND_DISP26
:
1130 fields
->f_disp26
= value
;
1132 case OR1K_OPERAND_RA
:
1133 fields
->f_r2
= value
;
1135 case OR1K_OPERAND_RAD32F
:
1136 fields
->f_rad32
= value
;
1138 case OR1K_OPERAND_RADF
:
1139 fields
->f_r2
= value
;
1141 case OR1K_OPERAND_RADI
:
1142 fields
->f_rad32
= value
;
1144 case OR1K_OPERAND_RASF
:
1145 fields
->f_r2
= value
;
1147 case OR1K_OPERAND_RB
:
1148 fields
->f_r3
= value
;
1150 case OR1K_OPERAND_RBD32F
:
1151 fields
->f_rbd32
= value
;
1153 case OR1K_OPERAND_RBDF
:
1154 fields
->f_r3
= value
;
1156 case OR1K_OPERAND_RBDI
:
1157 fields
->f_rbd32
= value
;
1159 case OR1K_OPERAND_RBSF
:
1160 fields
->f_r3
= value
;
1162 case OR1K_OPERAND_RD
:
1163 fields
->f_r1
= value
;
1165 case OR1K_OPERAND_RDD32F
:
1166 fields
->f_rdd32
= value
;
1168 case OR1K_OPERAND_RDDF
:
1169 fields
->f_r1
= value
;
1171 case OR1K_OPERAND_RDDI
:
1172 fields
->f_rdd32
= value
;
1174 case OR1K_OPERAND_RDSF
:
1175 fields
->f_r1
= value
;
1177 case OR1K_OPERAND_SIMM16
:
1178 fields
->f_simm16
= value
;
1180 case OR1K_OPERAND_SIMM16_SPLIT
:
1181 fields
->f_simm16_split
= value
;
1183 case OR1K_OPERAND_UIMM16
:
1184 fields
->f_uimm16
= value
;
1186 case OR1K_OPERAND_UIMM16_SPLIT
:
1187 fields
->f_uimm16_split
= value
;
1189 case OR1K_OPERAND_UIMM6
:
1190 fields
->f_uimm6
= value
;
1194 /* xgettext:c-format */
1195 opcodes_error_handler
1196 (_("internal error: unrecognized field %d while setting int operand"),
1203 or1k_cgen_set_vma_operand (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
,
1205 CGEN_FIELDS
* fields
,
1210 case OR1K_OPERAND_DISP21
:
1211 fields
->f_disp21
= value
;
1213 case OR1K_OPERAND_DISP26
:
1214 fields
->f_disp26
= value
;
1216 case OR1K_OPERAND_RA
:
1217 fields
->f_r2
= value
;
1219 case OR1K_OPERAND_RAD32F
:
1220 fields
->f_rad32
= value
;
1222 case OR1K_OPERAND_RADF
:
1223 fields
->f_r2
= value
;
1225 case OR1K_OPERAND_RADI
:
1226 fields
->f_rad32
= value
;
1228 case OR1K_OPERAND_RASF
:
1229 fields
->f_r2
= value
;
1231 case OR1K_OPERAND_RB
:
1232 fields
->f_r3
= value
;
1234 case OR1K_OPERAND_RBD32F
:
1235 fields
->f_rbd32
= value
;
1237 case OR1K_OPERAND_RBDF
:
1238 fields
->f_r3
= value
;
1240 case OR1K_OPERAND_RBDI
:
1241 fields
->f_rbd32
= value
;
1243 case OR1K_OPERAND_RBSF
:
1244 fields
->f_r3
= value
;
1246 case OR1K_OPERAND_RD
:
1247 fields
->f_r1
= value
;
1249 case OR1K_OPERAND_RDD32F
:
1250 fields
->f_rdd32
= value
;
1252 case OR1K_OPERAND_RDDF
:
1253 fields
->f_r1
= value
;
1255 case OR1K_OPERAND_RDDI
:
1256 fields
->f_rdd32
= value
;
1258 case OR1K_OPERAND_RDSF
:
1259 fields
->f_r1
= value
;
1261 case OR1K_OPERAND_SIMM16
:
1262 fields
->f_simm16
= value
;
1264 case OR1K_OPERAND_SIMM16_SPLIT
:
1265 fields
->f_simm16_split
= value
;
1267 case OR1K_OPERAND_UIMM16
:
1268 fields
->f_uimm16
= value
;
1270 case OR1K_OPERAND_UIMM16_SPLIT
:
1271 fields
->f_uimm16_split
= value
;
1273 case OR1K_OPERAND_UIMM6
:
1274 fields
->f_uimm6
= value
;
1278 /* xgettext:c-format */
1279 opcodes_error_handler
1280 (_("internal error: unrecognized field %d while setting vma operand"),
1286 /* Function to call before using the instruction builder tables. */
1289 or1k_cgen_init_ibld_table (CGEN_CPU_DESC cd
)
1291 cd
->insert_handlers
= & or1k_cgen_insert_handlers
[0];
1292 cd
->extract_handlers
= & or1k_cgen_extract_handlers
[0];
1294 cd
->insert_operand
= or1k_cgen_insert_operand
;
1295 cd
->extract_operand
= or1k_cgen_extract_operand
;
1297 cd
->get_int_operand
= or1k_cgen_get_int_operand
;
1298 cd
->set_int_operand
= or1k_cgen_set_int_operand
;
1299 cd
->get_vma_operand
= or1k_cgen_get_vma_operand
;
1300 cd
->set_vma_operand
= or1k_cgen_set_vma_operand
;