1 /* armsupp.c -- ARMulator support code: ARM6 Instruction Emulator.
2 Copyright (C) 1994 Advanced RISC Machines Ltd.
4 This program is free software; you can redistribute it and/or modify
5 it under the terms of the GNU General Public License as published by
6 the Free Software Foundation; either version 2 of the License, or
7 (at your option) any later version.
9 This program is distributed in the hope that it will be useful,
10 but WITHOUT ANY WARRANTY; without even the implied warranty of
11 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 GNU General Public License for more details.
14 You should have received a copy of the GNU General Public License
15 along with this program; if not, write to the Free Software
16 Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. */
22 /***************************************************************************\
23 * Definitions for the support routines *
24 \***************************************************************************/
26 ARMword
ARMul_GetReg (ARMul_State
* state
, unsigned mode
, unsigned reg
);
27 void ARMul_SetReg (ARMul_State
* state
, unsigned mode
, unsigned reg
,
29 ARMword
ARMul_GetPC (ARMul_State
* state
);
30 ARMword
ARMul_GetNextPC (ARMul_State
* state
);
31 void ARMul_SetPC (ARMul_State
* state
, ARMword value
);
32 ARMword
ARMul_GetR15 (ARMul_State
* state
);
33 void ARMul_SetR15 (ARMul_State
* state
, ARMword value
);
35 ARMword
ARMul_GetCPSR (ARMul_State
* state
);
36 void ARMul_SetCPSR (ARMul_State
* state
, ARMword value
);
37 ARMword
ARMul_GetSPSR (ARMul_State
* state
, ARMword mode
);
38 void ARMul_SetSPSR (ARMul_State
* state
, ARMword mode
, ARMword value
);
40 void ARMul_CPSRAltered (ARMul_State
* state
);
41 void ARMul_R15Altered (ARMul_State
* state
);
43 ARMword
ARMul_SwitchMode (ARMul_State
* state
, ARMword oldmode
,
45 static ARMword
ModeToBank (ARMword mode
);
47 unsigned ARMul_NthReg (ARMword instr
, unsigned number
);
49 void ARMul_NegZero (ARMul_State
* state
, ARMword result
);
50 void ARMul_AddCarry (ARMul_State
* state
, ARMword a
, ARMword b
,
52 void ARMul_AddOverflow (ARMul_State
* state
, ARMword a
, ARMword b
,
54 void ARMul_SubCarry (ARMul_State
* state
, ARMword a
, ARMword b
,
56 void ARMul_SubOverflow (ARMul_State
* state
, ARMword a
, ARMword b
,
59 void ARMul_LDC (ARMul_State
* state
, ARMword instr
, ARMword address
);
60 void ARMul_STC (ARMul_State
* state
, ARMword instr
, ARMword address
);
61 void ARMul_MCR (ARMul_State
* state
, ARMword instr
, ARMword source
);
62 ARMword
ARMul_MRC (ARMul_State
* state
, ARMword instr
);
63 void ARMul_CDP (ARMul_State
* state
, ARMword instr
);
64 unsigned IntPending (ARMul_State
* state
);
66 ARMword
ARMul_Align (ARMul_State
* state
, ARMword address
, ARMword data
);
68 void ARMul_ScheduleEvent (ARMul_State
* state
, unsigned long delay
,
70 void ARMul_EnvokeEvent (ARMul_State
* state
);
71 unsigned long ARMul_Time (ARMul_State
* state
);
72 static void EnvokeList (ARMul_State
* state
, unsigned long from
,
76 { /* An event list node */
77 unsigned (*func
) (); /* The function to call */
78 struct EventNode
*next
;
81 /***************************************************************************\
82 * This routine returns the value of a register from a mode. *
83 \***************************************************************************/
86 ARMul_GetReg (ARMul_State
* state
, unsigned mode
, unsigned reg
)
89 if (mode
!= state
->Mode
)
90 return (state
->RegBank
[ModeToBank ((ARMword
) mode
)][reg
]);
92 return (state
->Reg
[reg
]);
95 /***************************************************************************\
96 * This routine sets the value of a register for a mode. *
97 \***************************************************************************/
100 ARMul_SetReg (ARMul_State
* state
, unsigned mode
, unsigned reg
, ARMword value
)
103 if (mode
!= state
->Mode
)
104 state
->RegBank
[ModeToBank ((ARMword
) mode
)][reg
] = value
;
106 state
->Reg
[reg
] = value
;
109 /***************************************************************************\
110 * This routine returns the value of the PC, mode independently. *
111 \***************************************************************************/
114 ARMul_GetPC (ARMul_State
* state
)
116 if (state
->Mode
> SVC26MODE
)
117 return (state
->Reg
[15]);
122 /***************************************************************************\
123 * This routine returns the value of the PC, mode independently. *
124 \***************************************************************************/
127 ARMul_GetNextPC (ARMul_State
* state
)
129 if (state
->Mode
> SVC26MODE
)
130 return (state
->Reg
[15] + isize
);
132 return ((state
->Reg
[15] + isize
) & R15PCBITS
);
135 /***************************************************************************\
136 * This routine sets the value of the PC. *
137 \***************************************************************************/
140 ARMul_SetPC (ARMul_State
* state
, ARMword value
)
143 state
->Reg
[15] = value
& PCBITS
;
145 state
->Reg
[15] = R15CCINTMODE
| (value
& R15PCBITS
);
149 /***************************************************************************\
150 * This routine returns the value of register 15, mode independently. *
151 \***************************************************************************/
154 ARMul_GetR15 (ARMul_State
* state
)
156 if (state
->Mode
> SVC26MODE
)
157 return (state
->Reg
[15]);
159 return (R15PC
| ECC
| ER15INT
| EMODE
);
162 /***************************************************************************\
163 * This routine sets the value of Register 15. *
164 \***************************************************************************/
167 ARMul_SetR15 (ARMul_State
* state
, ARMword value
)
170 state
->Reg
[15] = value
& PCBITS
;
173 state
->Reg
[15] = value
;
174 ARMul_R15Altered (state
);
179 /***************************************************************************\
180 * This routine returns the value of the CPSR *
181 \***************************************************************************/
184 ARMul_GetCPSR (ARMul_State
* state
)
189 /***************************************************************************\
190 * This routine sets the value of the CPSR *
191 \***************************************************************************/
194 ARMul_SetCPSR (ARMul_State
* state
, ARMword value
)
197 ARMul_CPSRAltered (state
);
200 /***************************************************************************\
201 * This routine does all the nasty bits involved in a write to the CPSR, *
202 * including updating the register bank, given a MSR instruction. *
203 \***************************************************************************/
206 ARMul_FixCPSR (ARMul_State
* state
, ARMword instr
, ARMword rhs
)
209 if (state
->Bank
!= USERBANK
)
210 { /* In user mode, only write flags */
212 SETPSR_C (state
->Cpsr
, rhs
);
214 SETPSR_X (state
->Cpsr
, rhs
);
216 SETPSR_S (state
->Cpsr
, rhs
);
219 SETPSR_F (state
->Cpsr
, rhs
);
220 ARMul_CPSRAltered (state
);
223 /***************************************************************************\
224 * Get an SPSR from the specified mode *
225 \***************************************************************************/
228 ARMul_GetSPSR (ARMul_State
* state
, ARMword mode
)
230 ARMword bank
= ModeToBank (mode
& MODEBITS
);
232 if (! BANK_CAN_ACCESS_SPSR (bank
))
235 return state
->Spsr
[bank
];
238 /***************************************************************************\
239 * This routine does a write to an SPSR *
240 \***************************************************************************/
243 ARMul_SetSPSR (ARMul_State
* state
, ARMword mode
, ARMword value
)
245 ARMword bank
= ModeToBank (mode
& MODEBITS
);
247 if (BANK_CAN_ACCESS_SPSR (bank
))
248 state
->Spsr
[bank
] = value
;
251 /***************************************************************************\
252 * This routine does a write to the current SPSR, given an MSR instruction *
253 \***************************************************************************/
256 ARMul_FixSPSR (ARMul_State
* state
, ARMword instr
, ARMword rhs
)
258 if (BANK_CAN_ACCESS_SPSR (state
->Bank
))
261 SETPSR_C (state
->Spsr
[state
->Bank
], rhs
);
263 SETPSR_X (state
->Spsr
[state
->Bank
], rhs
);
265 SETPSR_S (state
->Spsr
[state
->Bank
], rhs
);
267 SETPSR_F (state
->Spsr
[state
->Bank
], rhs
);
271 /***************************************************************************\
272 * This routine updates the state of the emulator after the Cpsr has been *
273 * changed. Both the processor flags and register bank are updated. *
274 \***************************************************************************/
277 ARMul_CPSRAltered (ARMul_State
* state
)
281 if (state
->prog32Sig
== LOW
)
282 state
->Cpsr
&= (CCBITS
| INTBITS
| R15MODEBITS
);
284 oldmode
= state
->Mode
;
286 if (state
->Mode
!= (state
->Cpsr
& MODEBITS
))
289 ARMul_SwitchMode (state
, state
->Mode
, state
->Cpsr
& MODEBITS
);
291 state
->NtransSig
= (state
->Mode
& 3) ? HIGH
: LOW
;
294 ASSIGNINT (state
->Cpsr
& INTBITS
);
295 ASSIGNN ((state
->Cpsr
& NBIT
) != 0);
296 ASSIGNZ ((state
->Cpsr
& ZBIT
) != 0);
297 ASSIGNC ((state
->Cpsr
& CBIT
) != 0);
298 ASSIGNV ((state
->Cpsr
& VBIT
) != 0);
300 ASSIGNT ((state
->Cpsr
& TBIT
) != 0);
303 if (oldmode
> SVC26MODE
)
305 if (state
->Mode
<= SVC26MODE
)
307 state
->Emulate
= CHANGEMODE
;
308 state
->Reg
[15] = ECC
| ER15INT
| EMODE
| R15PC
;
313 if (state
->Mode
> SVC26MODE
)
315 state
->Emulate
= CHANGEMODE
;
316 state
->Reg
[15] = R15PC
;
319 state
->Reg
[15] = ECC
| ER15INT
| EMODE
| R15PC
;
323 /***************************************************************************\
324 * This routine updates the state of the emulator after register 15 has *
325 * been changed. Both the processor flags and register bank are updated. *
326 * This routine should only be called from a 26 bit mode. *
327 \***************************************************************************/
330 ARMul_R15Altered (ARMul_State
* state
)
332 if (state
->Mode
!= R15MODE
)
334 state
->Mode
= ARMul_SwitchMode (state
, state
->Mode
, R15MODE
);
335 state
->NtransSig
= (state
->Mode
& 3) ? HIGH
: LOW
;
337 if (state
->Mode
> SVC26MODE
)
338 state
->Emulate
= CHANGEMODE
;
339 ASSIGNR15INT (R15INT
);
340 ASSIGNN ((state
->Reg
[15] & NBIT
) != 0);
341 ASSIGNZ ((state
->Reg
[15] & ZBIT
) != 0);
342 ASSIGNC ((state
->Reg
[15] & CBIT
) != 0);
343 ASSIGNV ((state
->Reg
[15] & VBIT
) != 0);
346 /***************************************************************************\
347 * This routine controls the saving and restoring of registers across mode *
348 * changes. The regbank matrix is largely unused, only rows 13 and 14 are *
349 * used across all modes, 8 to 14 are used for FIQ, all others use the USER *
350 * column. It's easier this way. old and new parameter are modes numbers. *
351 * Notice the side effect of changing the Bank variable. *
352 \***************************************************************************/
355 ARMul_SwitchMode (ARMul_State
* state
, ARMword oldmode
, ARMword newmode
)
361 oldbank
= ModeToBank (oldmode
);
362 newbank
= state
->Bank
= ModeToBank (newmode
);
364 if (oldbank
!= newbank
)
365 { /* really need to do it */
367 { /* save away the old registers */
373 if (newbank
== FIQBANK
)
374 for (i
= 8; i
< 13; i
++)
375 state
->RegBank
[USERBANK
][i
] = state
->Reg
[i
];
376 state
->RegBank
[oldbank
][13] = state
->Reg
[13];
377 state
->RegBank
[oldbank
][14] = state
->Reg
[14];
380 for (i
= 8; i
< 15; i
++)
381 state
->RegBank
[FIQBANK
][i
] = state
->Reg
[i
];
384 for (i
= 8; i
< 15; i
++)
385 state
->RegBank
[DUMMYBANK
][i
] = 0;
392 { /* restore the new registers */
398 if (oldbank
== FIQBANK
)
399 for (i
= 8; i
< 13; i
++)
400 state
->Reg
[i
] = state
->RegBank
[USERBANK
][i
];
401 state
->Reg
[13] = state
->RegBank
[newbank
][13];
402 state
->Reg
[14] = state
->RegBank
[newbank
][14];
405 for (i
= 8; i
< 15; i
++)
406 state
->Reg
[i
] = state
->RegBank
[FIQBANK
][i
];
409 for (i
= 8; i
< 15; i
++)
420 /***************************************************************************\
421 * Given a processor mode, this routine returns the register bank that *
422 * will be accessed in that mode. *
423 \***************************************************************************/
426 ModeToBank (ARMword mode
)
428 static ARMword bankofmode
[] =
430 USERBANK
, FIQBANK
, IRQBANK
, SVCBANK
,
431 DUMMYBANK
, DUMMYBANK
, DUMMYBANK
, DUMMYBANK
,
432 DUMMYBANK
, DUMMYBANK
, DUMMYBANK
, DUMMYBANK
,
433 DUMMYBANK
, DUMMYBANK
, DUMMYBANK
, DUMMYBANK
,
434 USERBANK
, FIQBANK
, IRQBANK
, SVCBANK
,
435 DUMMYBANK
, DUMMYBANK
, DUMMYBANK
, ABORTBANK
,
436 DUMMYBANK
, DUMMYBANK
, DUMMYBANK
, UNDEFBANK
,
437 DUMMYBANK
, DUMMYBANK
, DUMMYBANK
, SYSTEMBANK
440 if (mode
>= (sizeof (bankofmode
) / sizeof (bankofmode
[0])))
443 return bankofmode
[mode
];
446 /***************************************************************************\
447 * Returns the register number of the nth register in a reg list. *
448 \***************************************************************************/
451 ARMul_NthReg (ARMword instr
, unsigned number
)
455 for (bit
= 0, upto
= 0; upto
<= number
; bit
++)
461 /***************************************************************************\
462 * Assigns the N and Z flags depending on the value of result *
463 \***************************************************************************/
466 ARMul_NegZero (ARMul_State
* state
, ARMword result
)
473 else if (result
== 0)
485 /* Compute whether an addition of A and B, giving RESULT, overflowed. */
487 AddOverflow (ARMword a
, ARMword b
, ARMword result
)
489 return ((NEG (a
) && NEG (b
) && POS (result
))
490 || (POS (a
) && POS (b
) && NEG (result
)));
493 /* Compute whether a subtraction of A and B, giving RESULT, overflowed. */
495 SubOverflow (ARMword a
, ARMword b
, ARMword result
)
497 return ((NEG (a
) && POS (b
) && POS (result
))
498 || (POS (a
) && NEG (b
) && NEG (result
)));
501 /***************************************************************************\
502 * Assigns the C flag after an addition of a and b to give result *
503 \***************************************************************************/
506 ARMul_AddCarry (ARMul_State
* state
, ARMword a
, ARMword b
, ARMword result
)
508 ASSIGNC ((NEG (a
) && NEG (b
)) ||
509 (NEG (a
) && POS (result
)) || (NEG (b
) && POS (result
)));
512 /***************************************************************************\
513 * Assigns the V flag after an addition of a and b to give result *
514 \***************************************************************************/
517 ARMul_AddOverflow (ARMul_State
* state
, ARMword a
, ARMword b
, ARMword result
)
519 ASSIGNV (AddOverflow (a
, b
, result
));
522 /***************************************************************************\
523 * Assigns the C flag after an subtraction of a and b to give result *
524 \***************************************************************************/
527 ARMul_SubCarry (ARMul_State
* state
, ARMword a
, ARMword b
, ARMword result
)
529 ASSIGNC ((NEG (a
) && POS (b
)) ||
530 (NEG (a
) && POS (result
)) || (POS (b
) && POS (result
)));
533 /***************************************************************************\
534 * Assigns the V flag after an subtraction of a and b to give result *
535 \***************************************************************************/
538 ARMul_SubOverflow (ARMul_State
* state
, ARMword a
, ARMword b
, ARMword result
)
540 ASSIGNV (SubOverflow (a
, b
, result
));
543 /***************************************************************************\
544 * This function does the work of generating the addresses used in an *
545 * LDC instruction. The code here is always post-indexed, it's up to the *
546 * caller to get the input address correct and to handle base register *
547 * modification. It also handles the Busy-Waiting. *
548 \***************************************************************************/
551 ARMul_LDC (ARMul_State
* state
, ARMword instr
, ARMword address
)
557 if (ADDREXCEPT (address
))
559 INTERNALABORT (address
);
561 cpab
= (state
->LDC
[CPNum
]) (state
, ARMul_FIRST
, instr
, 0);
562 while (cpab
== ARMul_BUSY
)
564 ARMul_Icycles (state
, 1, 0);
565 if (IntPending (state
))
567 cpab
= (state
->LDC
[CPNum
]) (state
, ARMul_INTERRUPT
, instr
, 0);
571 cpab
= (state
->LDC
[CPNum
]) (state
, ARMul_BUSY
, instr
, 0);
573 if (cpab
== ARMul_CANT
)
578 cpab
= (state
->LDC
[CPNum
]) (state
, ARMul_TRANSFER
, instr
, 0);
579 data
= ARMul_LoadWordN (state
, address
);
582 LSBase
= state
->Base
;
583 cpab
= (state
->LDC
[CPNum
]) (state
, ARMul_DATA
, instr
, data
);
584 while (cpab
== ARMul_INC
)
587 data
= ARMul_LoadWordN (state
, address
);
588 cpab
= (state
->LDC
[CPNum
]) (state
, ARMul_DATA
, instr
, data
);
590 if (state
->abortSig
|| state
->Aborted
)
596 /***************************************************************************\
597 * This function does the work of generating the addresses used in an *
598 * STC instruction. The code here is always post-indexed, it's up to the *
599 * caller to get the input address correct and to handle base register *
600 * modification. It also handles the Busy-Waiting. *
601 \***************************************************************************/
604 ARMul_STC (ARMul_State
* state
, ARMword instr
, ARMword address
)
610 if (ADDREXCEPT (address
) || VECTORACCESS (address
))
612 INTERNALABORT (address
);
614 cpab
= (state
->STC
[CPNum
]) (state
, ARMul_FIRST
, instr
, &data
);
615 while (cpab
== ARMul_BUSY
)
617 ARMul_Icycles (state
, 1, 0);
618 if (IntPending (state
))
620 cpab
= (state
->STC
[CPNum
]) (state
, ARMul_INTERRUPT
, instr
, 0);
624 cpab
= (state
->STC
[CPNum
]) (state
, ARMul_BUSY
, instr
, &data
);
626 if (cpab
== ARMul_CANT
)
632 if (ADDREXCEPT (address
) || VECTORACCESS (address
))
634 INTERNALABORT (address
);
639 LSBase
= state
->Base
;
640 cpab
= (state
->STC
[CPNum
]) (state
, ARMul_DATA
, instr
, &data
);
641 ARMul_StoreWordN (state
, address
, data
);
642 while (cpab
== ARMul_INC
)
645 cpab
= (state
->STC
[CPNum
]) (state
, ARMul_DATA
, instr
, &data
);
646 ARMul_StoreWordN (state
, address
, data
);
648 if (state
->abortSig
|| state
->Aborted
)
654 /***************************************************************************\
655 * This function does the Busy-Waiting for an MCR instruction. *
656 \***************************************************************************/
659 ARMul_MCR (ARMul_State
* state
, ARMword instr
, ARMword source
)
663 cpab
= (state
->MCR
[CPNum
]) (state
, ARMul_FIRST
, instr
, source
);
665 while (cpab
== ARMul_BUSY
)
667 ARMul_Icycles (state
, 1, 0);
669 if (IntPending (state
))
671 cpab
= (state
->MCR
[CPNum
]) (state
, ARMul_INTERRUPT
, instr
, 0);
675 cpab
= (state
->MCR
[CPNum
]) (state
, ARMul_BUSY
, instr
, source
);
678 if (cpab
== ARMul_CANT
)
679 ARMul_Abort (state
, ARMul_UndefinedInstrV
);
683 ARMul_Ccycles (state
, 1, 0);
687 /***************************************************************************\
688 * This function does the Busy-Waiting for an MRC instruction. *
689 \***************************************************************************/
692 ARMul_MRC (ARMul_State
* state
, ARMword instr
)
697 cpab
= (state
->MRC
[CPNum
]) (state
, ARMul_FIRST
, instr
, &result
);
698 while (cpab
== ARMul_BUSY
)
700 ARMul_Icycles (state
, 1, 0);
701 if (IntPending (state
))
703 cpab
= (state
->MRC
[CPNum
]) (state
, ARMul_INTERRUPT
, instr
, 0);
707 cpab
= (state
->MRC
[CPNum
]) (state
, ARMul_BUSY
, instr
, &result
);
709 if (cpab
== ARMul_CANT
)
711 ARMul_Abort (state
, ARMul_UndefinedInstrV
);
712 result
= ECC
; /* Parent will destroy the flags otherwise */
717 ARMul_Ccycles (state
, 1, 0);
718 ARMul_Icycles (state
, 1, 0);
723 /***************************************************************************\
724 * This function does the Busy-Waiting for an CDP instruction. *
725 \***************************************************************************/
728 ARMul_CDP (ARMul_State
* state
, ARMword instr
)
732 cpab
= (state
->CDP
[CPNum
]) (state
, ARMul_FIRST
, instr
);
733 while (cpab
== ARMul_BUSY
)
735 ARMul_Icycles (state
, 1, 0);
736 if (IntPending (state
))
738 cpab
= (state
->CDP
[CPNum
]) (state
, ARMul_INTERRUPT
, instr
);
742 cpab
= (state
->CDP
[CPNum
]) (state
, ARMul_BUSY
, instr
);
744 if (cpab
== ARMul_CANT
)
745 ARMul_Abort (state
, ARMul_UndefinedInstrV
);
750 /***************************************************************************\
751 * This function handles Undefined instructions, as CP isntruction *
752 \***************************************************************************/
755 ARMul_UndefInstr (ARMul_State
* state
, ARMword instr ATTRIBUTE_UNUSED
)
757 ARMul_Abort (state
, ARMul_UndefinedInstrV
);
760 /***************************************************************************\
761 * Return TRUE if an interrupt is pending, FALSE otherwise. *
762 \***************************************************************************/
765 IntPending (ARMul_State
* state
)
767 if (state
->Exception
)
768 { /* Any exceptions */
769 if (state
->NresetSig
== LOW
)
771 ARMul_Abort (state
, ARMul_ResetV
);
774 else if (!state
->NfiqSig
&& !FFLAG
)
776 ARMul_Abort (state
, ARMul_FIQV
);
779 else if (!state
->NirqSig
&& !IFLAG
)
781 ARMul_Abort (state
, ARMul_IRQV
);
788 /***************************************************************************\
789 * Align a word access to a non word boundary *
790 \***************************************************************************/
793 ARMul_Align (state
, address
, data
)
794 ARMul_State
* state ATTRIBUTE_UNUSED
;
798 /* This code assumes the address is really unaligned,
799 as a shift by 32 is undefined in C. */
801 address
= (address
& 3) << 3; /* get the word address */
802 return ((data
>> address
) | (data
<< (32 - address
))); /* rot right */
805 /***************************************************************************\
806 * This routine is used to call another routine after a certain number of *
807 * cycles have been executed. The first parameter is the number of cycles *
808 * delay before the function is called, the second argument is a pointer *
809 * to the function. A delay of zero doesn't work, just call the function. *
810 \***************************************************************************/
813 ARMul_ScheduleEvent (ARMul_State
* state
, unsigned long delay
,
817 struct EventNode
*event
;
819 if (state
->EventSet
++ == 0)
820 state
->Now
= ARMul_Time (state
);
821 when
= (state
->Now
+ delay
) % EVENTLISTSIZE
;
822 event
= (struct EventNode
*) malloc (sizeof (struct EventNode
));
824 event
->next
= *(state
->EventPtr
+ when
);
825 *(state
->EventPtr
+ when
) = event
;
828 /***************************************************************************\
829 * This routine is called at the beginning of every cycle, to envoke *
830 * scheduled events. *
831 \***************************************************************************/
834 ARMul_EnvokeEvent (ARMul_State
* state
)
836 static unsigned long then
;
839 state
->Now
= ARMul_Time (state
) % EVENTLISTSIZE
;
840 if (then
< state
->Now
) /* schedule events */
841 EnvokeList (state
, then
, state
->Now
);
842 else if (then
> state
->Now
)
843 { /* need to wrap around the list */
844 EnvokeList (state
, then
, EVENTLISTSIZE
- 1L);
845 EnvokeList (state
, 0L, state
->Now
);
850 EnvokeList (ARMul_State
* state
, unsigned long from
, unsigned long to
)
851 /* envokes all the entries in a range */
853 struct EventNode
*anevent
;
855 for (; from
<= to
; from
++)
857 anevent
= *(state
->EventPtr
+ from
);
860 (anevent
->func
) (state
);
862 anevent
= anevent
->next
;
864 *(state
->EventPtr
+ from
) = NULL
;
868 /***************************************************************************\
869 * This routine is returns the number of clock ticks since the last reset. *
870 \***************************************************************************/
873 ARMul_Time (ARMul_State
* state
)
875 return (state
->NumScycles
+ state
->NumNcycles
+
876 state
->NumIcycles
+ state
->NumCcycles
+ state
->NumFcycles
);