sim: bfin: import testsuite
[deliverable/binutils-gdb.git] / sim / testsuite / sim / bfin / c_dsp32alu_rmm.s
1 //Original:/testcases/core/c_dsp32alu_rmm/c_dsp32alu_rmm.dsp
2 // Spec Reference: dsp32alu dreg = -/- ( dreg, dreg)
3 # mach: bfin
4
5 .include "testutils.inc"
6 start
7
8
9
10
11 // ALU operations include parallel addition, subtraction
12 // and 32-bit data. If an operation use a single ALU only, it uses ALU0.
13
14 imm32 r0, 0x15678911;
15 imm32 r1, 0x2789ab1d;
16 imm32 r2, 0x34445515;
17 imm32 r3, 0x46667717;
18 imm32 r4, 0x5567891b;
19 imm32 r5, 0x6789ab1d;
20 imm32 r6, 0x74445515;
21 imm32 r7, 0x86667777;
22 R0 = R0 -|- R0;
23 R1 = R0 -|- R1;
24 R2 = R0 -|- R2;
25 R3 = R0 -|- R3;
26 R4 = R0 -|- R4;
27 R5 = R0 -|- R5;
28 R6 = R0 -|- R6;
29 R7 = R0 -|- R7;
30 CHECKREG r0, 0x00000000;
31 CHECKREG r1, 0xD87754E3;
32 CHECKREG r2, 0xCBBCAAEB;
33 CHECKREG r3, 0xB99A88E9;
34 CHECKREG r4, 0xAA9976E5;
35 CHECKREG r5, 0x987754E3;
36 CHECKREG r6, 0x8BBCAAEB;
37 CHECKREG r7, 0x799A8889;
38
39 imm32 r0, 0x9567892b;
40 imm32 r1, 0xa789ab2d;
41 imm32 r2, 0xb4445525;
42 imm32 r3, 0xc6667727;
43 imm32 r4, 0xd8889929;
44 imm32 r5, 0xeaaabb2b;
45 imm32 r6, 0xfcccdd2d;
46 imm32 r7, 0x0eeeffff;
47 R0 = R1 -|- R0;
48 R1 = R1 -|- R1;
49 R2 = R1 -|- R2;
50 R3 = R1 -|- R3;
51 R4 = R1 -|- R4;
52 R5 = R1 -|- R5;
53 R6 = R1 -|- R6;
54 R7 = R1 -|- R7;
55 CHECKREG r0, 0x12222202;
56 CHECKREG r1, 0x00000000;
57 CHECKREG r2, 0x4BBCAADB;
58 CHECKREG r3, 0x399A88D9;
59 CHECKREG r4, 0x277866D7;
60 CHECKREG r5, 0x155644D5;
61 CHECKREG r6, 0x033422D3;
62 CHECKREG r7, 0xF1120001;
63
64 imm32 r0, 0x416789ab;
65 imm32 r1, 0x6289abcd;
66 imm32 r2, 0x43445555;
67 imm32 r3, 0x64667777;
68 imm32 r4, 0x456789ab;
69 imm32 r5, 0x6689abcd;
70 imm32 r6, 0x47445555;
71 imm32 r7, 0x68667777;
72 R0 = R2 -|- R0;
73 R1 = R2 -|- R1;
74 R2 = R2 -|- R2;
75 R3 = R2 -|- R3;
76 R4 = R2 -|- R4;
77 R5 = R2 -|- R5;
78 R6 = R2 -|- R6;
79 R7 = R2 -|- R7;
80 CHECKREG r0, 0x01DDCBAA;
81 CHECKREG r1, 0xE0BBA988;
82 CHECKREG r2, 0x00000000;
83 CHECKREG r3, 0x9B9A8889;
84 CHECKREG r4, 0xBA997655;
85 CHECKREG r5, 0x99775433;
86 CHECKREG r6, 0xB8BCAAAB;
87 CHECKREG r7, 0x979A8889;
88
89 imm32 r0, 0x9567892b;
90 imm32 r1, 0xa789ab2d;
91 imm32 r2, 0xb4445525;
92 imm32 r3, 0xc6667727;
93 imm32 r0, 0x9567892b;
94 imm32 r1, 0xa789ab2d;
95 imm32 r2, 0xb4445525;
96 imm32 r3, 0xc6667727;
97 R0 = R3 -|- R0;
98 R1 = R3 -|- R1;
99 R2 = R3 -|- R2;
100 R3 = R3 -|- R3;
101 R4 = R3 -|- R4;
102 R5 = R3 -|- R5;
103 R6 = R3 -|- R6;
104 R7 = R3 -|- R7;
105 CHECKREG r0, 0x30FFEDFC;
106 CHECKREG r1, 0x1EDDCBFA;
107 CHECKREG r2, 0x12222202;
108 CHECKREG r3, 0x00000000;
109 CHECKREG r4, 0x456789AB;
110 CHECKREG r5, 0x6689ABCD;
111 CHECKREG r6, 0x47445555;
112 CHECKREG r7, 0x68667777;
113
114 imm32 r0, 0x4537891b;
115 imm32 r1, 0x6759ab2d;
116 imm32 r2, 0x44555535;
117 imm32 r3, 0x66665747;
118 imm32 r4, 0x88789565;
119 imm32 r5, 0xaa8abb5b;
120 imm32 r6, 0xcc9cdd85;
121 imm32 r7, 0xeeaeff9f;
122 R0 = R4 -|- R0;
123 R1 = R4 -|- R1;
124 R2 = R4 -|- R2;
125 R3 = R4 -|- R3;
126 R4 = R4 -|- R4;
127 R5 = R4 -|- R5;
128 R6 = R4 -|- R6;
129 R7 = R4 -|- R7;
130 CHECKREG r0, 0x43410C4A;
131 CHECKREG r1, 0x211FEA38;
132 CHECKREG r2, 0x44234030;
133 CHECKREG r3, 0x22123E1E;
134 CHECKREG r4, 0x00000000;
135 CHECKREG r5, 0x557644A5;
136 CHECKREG r6, 0x3364227B;
137 CHECKREG r7, 0x11520061;
138
139 imm32 r0, 0x456b89ab;
140 imm32 r1, 0x69764bcd;
141 imm32 r2, 0x49736564;
142 imm32 r3, 0x61278394;
143 imm32 r4, 0x98876439;
144 imm32 r5, 0xaaaa0bbb;
145 imm32 r6, 0xcccc1ddd;
146 imm32 r7, 0x12346fff;
147 R0 = R5 -|- R0;
148 R1 = R5 -|- R1;
149 R2 = R5 -|- R2;
150 R3 = R5 -|- R3;
151 R4 = R5 -|- R4;
152 R5 = R5 -|- R5;
153 R6 = R5 -|- R6;
154 R7 = R5 -|- R7;
155 CHECKREG r0, 0x653F8210;
156 CHECKREG r1, 0x4134BFEE;
157 CHECKREG r2, 0x6137A657;
158 CHECKREG r3, 0x49838827;
159 CHECKREG r4, 0x1223A782;
160 CHECKREG r5, 0x00000000;
161 CHECKREG r6, 0x3334E223;
162 CHECKREG r7, 0xEDCC9001;
163
164 imm32 r0, 0x456739ab;
165 imm32 r1, 0x67694bcd;
166 imm32 r2, 0x03456755;
167 imm32 r3, 0x66666777;
168 imm32 r4, 0x12345699;
169 imm32 r5, 0x45678b6b;
170 imm32 r6, 0x043290d6;
171 imm32 r7, 0x1234567f;
172 R0 = R6 -|- R0;
173 R1 = R6 -|- R1;
174 R2 = R6 -|- R2;
175 R3 = R6 -|- R3;
176 R4 = R6 -|- R4;
177 R5 = R6 -|- R5;
178 R6 = R6 -|- R6;
179 R7 = R6 -|- R7;
180 CHECKREG r0, 0xBECB572B;
181 CHECKREG r1, 0x9CC94509;
182 CHECKREG r2, 0x00ED2981;
183 CHECKREG r3, 0x9DCC295F;
184 CHECKREG r4, 0xF1FE3A3D;
185 CHECKREG r5, 0xBECB056B;
186 CHECKREG r6, 0x00000000;
187 CHECKREG r7, 0xEDCCA981;
188
189 imm32 r0, 0x476789ab;
190 imm32 r1, 0x6779abcd;
191 imm32 r2, 0x23456755;
192 imm32 r3, 0x56789007;
193 imm32 r4, 0x789ab799;
194 imm32 r5, 0xaaaa0bbb;
195 imm32 r6, 0x89ab1d7d;
196 imm32 r7, 0xabcd2ff7;
197 R0 = R7 -|- R0;
198 R1 = R7 -|- R1;
199 R2 = R7 -|- R2;
200 R3 = R7 -|- R3;
201 R4 = R7 -|- R4;
202 R5 = R7 -|- R5;
203 R6 = R7 -|- R6;
204 R7 = R7 -|- R7;
205 CHECKREG r0, 0x6466A64C;
206 CHECKREG r1, 0x4454842A;
207 CHECKREG r2, 0x8888C8A2;
208 CHECKREG r3, 0x55559FF0;
209 CHECKREG r4, 0x3333785E;
210 CHECKREG r5, 0x0123243C;
211 CHECKREG r6, 0x2222127A;
212 CHECKREG r7, 0x00000000;
213
214 imm32 r0, 0x456739ab;
215 imm32 r1, 0x67694bcd;
216 imm32 r2, 0x03456755;
217 imm32 r3, 0x66666777;
218 imm32 r4, 0x12345699;
219 imm32 r5, 0x45678b6b;
220 imm32 r6, 0x043290d6;
221 imm32 r7, 0x1234567f;
222 R4 = R4 -|- R7 (S);
223 R5 = R5 -|- R5 (CO);
224 R2 = R6 -|- R3 (SCO);
225 R6 = R0 -|- R4 (S);
226 R0 = R1 -|- R6 (S);
227 R2 = R2 -|- R1 (CO);
228 R1 = R3 -|- R0 (CO);
229 R7 = R7 -|- R4 (SCO);
230 CHECKREG r0, 0x2202123C;
231 CHECKREG r1, 0x553B4464;
232 CHECKREG r2, 0x51FF1897;
233 CHECKREG r3, 0x66666777;
234 CHECKREG r4, 0x0000001A;
235 CHECKREG r5, 0x00000000;
236 CHECKREG r6, 0x45673991;
237 CHECKREG r7, 0x56651234;
238
239 imm32 r0, 0x476789ab;
240 imm32 r1, 0x6779abcd;
241 imm32 r2, 0x23456755;
242 imm32 r3, 0x56789007;
243 imm32 r4, 0x789ab799;
244 imm32 r5, 0xaaaa0bbb;
245 imm32 r6, 0x89ab1d7d;
246 imm32 r7, 0xabcd2ff7;
247 R3 = R4 -|- R0 (S);
248 R5 = R5 -|- R1 (SCO);
249 R2 = R2 -|- R2 (S);
250 R7 = R7 -|- R3 (CO);
251 R4 = R3 -|- R4 (CO);
252 R0 = R1 -|- R5 (S);
253 R1 = R0 -|- R6 (SCO);
254 R6 = R6 -|- R7 (SCO);
255 CHECKREG r0, 0x078B2BCD;
256 CHECKREG r1, 0x0E507DE0;
257 CHECKREG r2, 0x00000000;
258 CHECKREG r3, 0x31332DEE;
259 CHECKREG r4, 0x7655B899;
260 CHECKREG r5, 0x5FEE8000;
261 CHECKREG r6, 0xA2E387A2;
262 CHECKREG r7, 0x02097A9A;
263
264 pass
This page took 0.038409 seconds and 4 git commands to generate.