Merge remote-tracking branches 'regulator/topic/tps65217', 'regulator/topic/tps65218...
[deliverable/linux.git] / sound / soc / codecs / rt5677.h
1 /*
2 * rt5677.h -- RT5677 ALSA SoC audio driver
3 *
4 * Copyright 2013 Realtek Semiconductor Corp.
5 * Author: Oder Chiou <oder_chiou@realtek.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12 #ifndef __RT5677_H__
13 #define __RT5677_H__
14
15 #include <sound/rt5677.h>
16
17 /* Info */
18 #define RT5677_RESET 0x00
19 #define RT5677_VENDOR_ID 0xfd
20 #define RT5677_VENDOR_ID1 0xfe
21 #define RT5677_VENDOR_ID2 0xff
22 /* I/O - Output */
23 #define RT5677_LOUT1 0x01
24 /* I/O - Input */
25 #define RT5677_IN1 0x03
26 #define RT5677_MICBIAS 0x04
27 /* I/O - SLIMBus */
28 #define RT5677_SLIMBUS_PARAM 0x07
29 #define RT5677_SLIMBUS_RX 0x08
30 #define RT5677_SLIMBUS_CTRL 0x09
31 /* I/O */
32 #define RT5677_SIDETONE_CTRL 0x13
33 /* I/O - ADC/DAC */
34 #define RT5677_ANA_DAC1_2_3_SRC 0x15
35 #define RT5677_IF_DSP_DAC3_4_MIXER 0x16
36 #define RT5677_DAC4_DIG_VOL 0x17
37 #define RT5677_DAC3_DIG_VOL 0x18
38 #define RT5677_DAC1_DIG_VOL 0x19
39 #define RT5677_DAC2_DIG_VOL 0x1a
40 #define RT5677_IF_DSP_DAC2_MIXER 0x1b
41 #define RT5677_STO1_ADC_DIG_VOL 0x1c
42 #define RT5677_MONO_ADC_DIG_VOL 0x1d
43 #define RT5677_STO1_2_ADC_BST 0x1e
44 #define RT5677_STO2_ADC_DIG_VOL 0x1f
45 /* Mixer - D-D */
46 #define RT5677_ADC_BST_CTRL2 0x20
47 #define RT5677_STO3_4_ADC_BST 0x21
48 #define RT5677_STO3_ADC_DIG_VOL 0x22
49 #define RT5677_STO4_ADC_DIG_VOL 0x23
50 #define RT5677_STO4_ADC_MIXER 0x24
51 #define RT5677_STO3_ADC_MIXER 0x25
52 #define RT5677_STO2_ADC_MIXER 0x26
53 #define RT5677_STO1_ADC_MIXER 0x27
54 #define RT5677_MONO_ADC_MIXER 0x28
55 #define RT5677_ADC_IF_DSP_DAC1_MIXER 0x29
56 #define RT5677_STO1_DAC_MIXER 0x2a
57 #define RT5677_MONO_DAC_MIXER 0x2b
58 #define RT5677_DD1_MIXER 0x2c
59 #define RT5677_DD2_MIXER 0x2d
60 #define RT5677_IF3_DATA 0x2f
61 #define RT5677_IF4_DATA 0x30
62 /* Mixer - PDM */
63 #define RT5677_PDM_OUT_CTRL 0x31
64 #define RT5677_PDM_DATA_CTRL1 0x32
65 #define RT5677_PDM_DATA_CTRL2 0x33
66 #define RT5677_PDM1_DATA_CTRL2 0x34
67 #define RT5677_PDM1_DATA_CTRL3 0x35
68 #define RT5677_PDM1_DATA_CTRL4 0x36
69 #define RT5677_PDM2_DATA_CTRL2 0x37
70 #define RT5677_PDM2_DATA_CTRL3 0x38
71 #define RT5677_PDM2_DATA_CTRL4 0x39
72 /* TDM */
73 #define RT5677_TDM1_CTRL1 0x3b
74 #define RT5677_TDM1_CTRL2 0x3c
75 #define RT5677_TDM1_CTRL3 0x3d
76 #define RT5677_TDM1_CTRL4 0x3e
77 #define RT5677_TDM1_CTRL5 0x3f
78 #define RT5677_TDM2_CTRL1 0x40
79 #define RT5677_TDM2_CTRL2 0x41
80 #define RT5677_TDM2_CTRL3 0x42
81 #define RT5677_TDM2_CTRL4 0x43
82 #define RT5677_TDM2_CTRL5 0x44
83 /* I2C_MASTER_CTRL */
84 #define RT5677_I2C_MASTER_CTRL1 0x47
85 #define RT5677_I2C_MASTER_CTRL2 0x48
86 #define RT5677_I2C_MASTER_CTRL3 0x49
87 #define RT5677_I2C_MASTER_CTRL4 0x4a
88 #define RT5677_I2C_MASTER_CTRL5 0x4b
89 #define RT5677_I2C_MASTER_CTRL6 0x4c
90 #define RT5677_I2C_MASTER_CTRL7 0x4d
91 #define RT5677_I2C_MASTER_CTRL8 0x4e
92 /* DMIC */
93 #define RT5677_DMIC_CTRL1 0x50
94 #define RT5677_DMIC_CTRL2 0x51
95 /* Haptic Generator */
96 #define RT5677_HAP_GENE_CTRL1 0x56
97 #define RT5677_HAP_GENE_CTRL2 0x57
98 #define RT5677_HAP_GENE_CTRL3 0x58
99 #define RT5677_HAP_GENE_CTRL4 0x59
100 #define RT5677_HAP_GENE_CTRL5 0x5a
101 #define RT5677_HAP_GENE_CTRL6 0x5b
102 #define RT5677_HAP_GENE_CTRL7 0x5c
103 #define RT5677_HAP_GENE_CTRL8 0x5d
104 #define RT5677_HAP_GENE_CTRL9 0x5e
105 #define RT5677_HAP_GENE_CTRL10 0x5f
106 /* Power */
107 #define RT5677_PWR_DIG1 0x61
108 #define RT5677_PWR_DIG2 0x62
109 #define RT5677_PWR_ANLG1 0x63
110 #define RT5677_PWR_ANLG2 0x64
111 #define RT5677_PWR_DSP1 0x65
112 #define RT5677_PWR_DSP_ST 0x66
113 #define RT5677_PWR_DSP2 0x67
114 #define RT5677_ADC_DAC_HPF_CTRL1 0x68
115 /* Private Register Control */
116 #define RT5677_PRIV_INDEX 0x6a
117 #define RT5677_PRIV_DATA 0x6c
118 /* Format - ADC/DAC */
119 #define RT5677_I2S4_SDP 0x6f
120 #define RT5677_I2S1_SDP 0x70
121 #define RT5677_I2S2_SDP 0x71
122 #define RT5677_I2S3_SDP 0x72
123 #define RT5677_CLK_TREE_CTRL1 0x73
124 #define RT5677_CLK_TREE_CTRL2 0x74
125 #define RT5677_CLK_TREE_CTRL3 0x75
126 /* Function - Analog */
127 #define RT5677_PLL1_CTRL1 0x7a
128 #define RT5677_PLL1_CTRL2 0x7b
129 #define RT5677_PLL2_CTRL1 0x7c
130 #define RT5677_PLL2_CTRL2 0x7d
131 #define RT5677_GLB_CLK1 0x80
132 #define RT5677_GLB_CLK2 0x81
133 #define RT5677_ASRC_1 0x83
134 #define RT5677_ASRC_2 0x84
135 #define RT5677_ASRC_3 0x85
136 #define RT5677_ASRC_4 0x86
137 #define RT5677_ASRC_5 0x87
138 #define RT5677_ASRC_6 0x88
139 #define RT5677_ASRC_7 0x89
140 #define RT5677_ASRC_8 0x8a
141 #define RT5677_ASRC_9 0x8b
142 #define RT5677_ASRC_10 0x8c
143 #define RT5677_ASRC_11 0x8d
144 #define RT5677_ASRC_12 0x8e
145 #define RT5677_ASRC_13 0x8f
146 #define RT5677_ASRC_14 0x90
147 #define RT5677_ASRC_15 0x91
148 #define RT5677_ASRC_16 0x92
149 #define RT5677_ASRC_17 0x93
150 #define RT5677_ASRC_18 0x94
151 #define RT5677_ASRC_19 0x95
152 #define RT5677_ASRC_20 0x97
153 #define RT5677_ASRC_21 0x98
154 #define RT5677_ASRC_22 0x99
155 #define RT5677_ASRC_23 0x9a
156 #define RT5677_VAD_CTRL1 0x9c
157 #define RT5677_VAD_CTRL2 0x9d
158 #define RT5677_VAD_CTRL3 0x9e
159 #define RT5677_VAD_CTRL4 0x9f
160 #define RT5677_VAD_CTRL5 0xa0
161 /* Function - Digital */
162 #define RT5677_DSP_INB_CTRL1 0xa3
163 #define RT5677_DSP_INB_CTRL2 0xa4
164 #define RT5677_DSP_IN_OUTB_CTRL 0xa5
165 #define RT5677_DSP_OUTB0_1_DIG_VOL 0xa6
166 #define RT5677_DSP_OUTB2_3_DIG_VOL 0xa7
167 #define RT5677_DSP_OUTB4_5_DIG_VOL 0xa8
168 #define RT5677_DSP_OUTB6_7_DIG_VOL 0xa9
169 #define RT5677_ADC_EQ_CTRL1 0xae
170 #define RT5677_ADC_EQ_CTRL2 0xaf
171 #define RT5677_EQ_CTRL1 0xb0
172 #define RT5677_EQ_CTRL2 0xb1
173 #define RT5677_EQ_CTRL3 0xb2
174 #define RT5677_SOFT_VOL_ZERO_CROSS1 0xb3
175 #define RT5677_JD_CTRL1 0xb5
176 #define RT5677_JD_CTRL2 0xb6
177 #define RT5677_JD_CTRL3 0xb8
178 #define RT5677_IRQ_CTRL1 0xbd
179 #define RT5677_IRQ_CTRL2 0xbe
180 #define RT5677_GPIO_ST 0xbf
181 #define RT5677_GPIO_CTRL1 0xc0
182 #define RT5677_GPIO_CTRL2 0xc1
183 #define RT5677_GPIO_CTRL3 0xc2
184 #define RT5677_STO1_ADC_HI_FILTER1 0xc5
185 #define RT5677_STO1_ADC_HI_FILTER2 0xc6
186 #define RT5677_MONO_ADC_HI_FILTER1 0xc7
187 #define RT5677_MONO_ADC_HI_FILTER2 0xc8
188 #define RT5677_STO2_ADC_HI_FILTER1 0xc9
189 #define RT5677_STO2_ADC_HI_FILTER2 0xca
190 #define RT5677_STO3_ADC_HI_FILTER1 0xcb
191 #define RT5677_STO3_ADC_HI_FILTER2 0xcc
192 #define RT5677_STO4_ADC_HI_FILTER1 0xcd
193 #define RT5677_STO4_ADC_HI_FILTER2 0xce
194 #define RT5677_MB_DRC_CTRL1 0xd0
195 #define RT5677_DRC1_CTRL1 0xd2
196 #define RT5677_DRC1_CTRL2 0xd3
197 #define RT5677_DRC1_CTRL3 0xd4
198 #define RT5677_DRC1_CTRL4 0xd5
199 #define RT5677_DRC1_CTRL5 0xd6
200 #define RT5677_DRC1_CTRL6 0xd7
201 #define RT5677_DRC2_CTRL1 0xd8
202 #define RT5677_DRC2_CTRL2 0xd9
203 #define RT5677_DRC2_CTRL3 0xda
204 #define RT5677_DRC2_CTRL4 0xdb
205 #define RT5677_DRC2_CTRL5 0xdc
206 #define RT5677_DRC2_CTRL6 0xdd
207 #define RT5677_DRC1_HL_CTRL1 0xde
208 #define RT5677_DRC1_HL_CTRL2 0xdf
209 #define RT5677_DRC2_HL_CTRL1 0xe0
210 #define RT5677_DRC2_HL_CTRL2 0xe1
211 #define RT5677_DSP_INB1_SRC_CTRL1 0xe3
212 #define RT5677_DSP_INB1_SRC_CTRL2 0xe4
213 #define RT5677_DSP_INB1_SRC_CTRL3 0xe5
214 #define RT5677_DSP_INB1_SRC_CTRL4 0xe6
215 #define RT5677_DSP_INB2_SRC_CTRL1 0xe7
216 #define RT5677_DSP_INB2_SRC_CTRL2 0xe8
217 #define RT5677_DSP_INB2_SRC_CTRL3 0xe9
218 #define RT5677_DSP_INB2_SRC_CTRL4 0xea
219 #define RT5677_DSP_INB3_SRC_CTRL1 0xeb
220 #define RT5677_DSP_INB3_SRC_CTRL2 0xec
221 #define RT5677_DSP_INB3_SRC_CTRL3 0xed
222 #define RT5677_DSP_INB3_SRC_CTRL4 0xee
223 #define RT5677_DSP_OUTB1_SRC_CTRL1 0xef
224 #define RT5677_DSP_OUTB1_SRC_CTRL2 0xf0
225 #define RT5677_DSP_OUTB1_SRC_CTRL3 0xf1
226 #define RT5677_DSP_OUTB1_SRC_CTRL4 0xf2
227 #define RT5677_DSP_OUTB2_SRC_CTRL1 0xf3
228 #define RT5677_DSP_OUTB2_SRC_CTRL2 0xf4
229 #define RT5677_DSP_OUTB2_SRC_CTRL3 0xf5
230 #define RT5677_DSP_OUTB2_SRC_CTRL4 0xf6
231
232 /* Virtual DSP Mixer Control */
233 #define RT5677_DSP_OUTB_0123_MIXER_CTRL 0xf7
234 #define RT5677_DSP_OUTB_45_MIXER_CTRL 0xf8
235 #define RT5677_DSP_OUTB_67_MIXER_CTRL 0xf9
236
237 /* General Control */
238 #define RT5677_DIG_MISC 0xfa
239 #define RT5677_GEN_CTRL1 0xfb
240 #define RT5677_GEN_CTRL2 0xfc
241
242 /* DSP Mode I2C Control*/
243 #define RT5677_DSP_I2C_OP_CODE 0x00
244 #define RT5677_DSP_I2C_ADDR_LSB 0x01
245 #define RT5677_DSP_I2C_ADDR_MSB 0x02
246 #define RT5677_DSP_I2C_DATA_LSB 0x03
247 #define RT5677_DSP_I2C_DATA_MSB 0x04
248
249 /* Index of Codec Private Register definition */
250 #define RT5677_PR_DRC1_CTRL_1 0x01
251 #define RT5677_PR_DRC1_CTRL_2 0x02
252 #define RT5677_PR_DRC1_CTRL_3 0x03
253 #define RT5677_PR_DRC1_CTRL_4 0x04
254 #define RT5677_PR_DRC1_CTRL_5 0x05
255 #define RT5677_PR_DRC1_CTRL_6 0x06
256 #define RT5677_PR_DRC1_CTRL_7 0x07
257 #define RT5677_PR_DRC2_CTRL_1 0x08
258 #define RT5677_PR_DRC2_CTRL_2 0x09
259 #define RT5677_PR_DRC2_CTRL_3 0x0a
260 #define RT5677_PR_DRC2_CTRL_4 0x0b
261 #define RT5677_PR_DRC2_CTRL_5 0x0c
262 #define RT5677_PR_DRC2_CTRL_6 0x0d
263 #define RT5677_PR_DRC2_CTRL_7 0x0e
264 #define RT5677_BIAS_CUR1 0x10
265 #define RT5677_BIAS_CUR2 0x12
266 #define RT5677_BIAS_CUR3 0x13
267 #define RT5677_BIAS_CUR4 0x14
268 #define RT5677_BIAS_CUR5 0x15
269 #define RT5677_VREF_LOUT_CTRL 0x17
270 #define RT5677_DIG_VOL_CTRL1 0x1a
271 #define RT5677_DIG_VOL_CTRL2 0x1b
272 #define RT5677_ANA_ADC_GAIN_CTRL 0x1e
273 #define RT5677_VAD_SRAM_TEST1 0x20
274 #define RT5677_VAD_SRAM_TEST2 0x21
275 #define RT5677_VAD_SRAM_TEST3 0x22
276 #define RT5677_VAD_SRAM_TEST4 0x23
277 #define RT5677_PAD_DRV_CTRL 0x26
278 #define RT5677_DIG_IN_PIN_ST_CTRL1 0x29
279 #define RT5677_DIG_IN_PIN_ST_CTRL2 0x2a
280 #define RT5677_DIG_IN_PIN_ST_CTRL3 0x2b
281 #define RT5677_PLL1_INT 0x38
282 #define RT5677_PLL2_INT 0x39
283 #define RT5677_TEST_CTRL1 0x3a
284 #define RT5677_TEST_CTRL2 0x3b
285 #define RT5677_TEST_CTRL3 0x3c
286 #define RT5677_CHOP_DAC_ADC 0x3d
287 #define RT5677_SOFT_DEPOP_DAC_CLK_CTRL 0x3e
288 #define RT5677_CROSS_OVER_FILTER1 0x90
289 #define RT5677_CROSS_OVER_FILTER2 0x91
290 #define RT5677_CROSS_OVER_FILTER3 0x92
291 #define RT5677_CROSS_OVER_FILTER4 0x93
292 #define RT5677_CROSS_OVER_FILTER5 0x94
293 #define RT5677_CROSS_OVER_FILTER6 0x95
294 #define RT5677_CROSS_OVER_FILTER7 0x96
295 #define RT5677_CROSS_OVER_FILTER8 0x97
296 #define RT5677_CROSS_OVER_FILTER9 0x98
297 #define RT5677_CROSS_OVER_FILTER10 0x99
298
299 /* global definition */
300 #define RT5677_L_MUTE (0x1 << 15)
301 #define RT5677_L_MUTE_SFT 15
302 #define RT5677_VOL_L_MUTE (0x1 << 14)
303 #define RT5677_VOL_L_SFT 14
304 #define RT5677_R_MUTE (0x1 << 7)
305 #define RT5677_R_MUTE_SFT 7
306 #define RT5677_VOL_R_MUTE (0x1 << 6)
307 #define RT5677_VOL_R_SFT 6
308 #define RT5677_L_VOL_MASK (0x3f << 8)
309 #define RT5677_L_VOL_SFT 8
310 #define RT5677_R_VOL_MASK (0x3f)
311 #define RT5677_R_VOL_SFT 0
312
313 /* LOUT1 Control (0x01) */
314 #define RT5677_LOUT1_L_MUTE (0x1 << 15)
315 #define RT5677_LOUT1_L_MUTE_SFT (15)
316 #define RT5677_LOUT1_L_DF (0x1 << 14)
317 #define RT5677_LOUT1_L_DF_SFT (14)
318 #define RT5677_LOUT2_L_MUTE (0x1 << 13)
319 #define RT5677_LOUT2_L_MUTE_SFT (13)
320 #define RT5677_LOUT2_L_DF (0x1 << 12)
321 #define RT5677_LOUT2_L_DF_SFT (12)
322 #define RT5677_LOUT3_L_MUTE (0x1 << 11)
323 #define RT5677_LOUT3_L_MUTE_SFT (11)
324 #define RT5677_LOUT3_L_DF (0x1 << 10)
325 #define RT5677_LOUT3_L_DF_SFT (10)
326 #define RT5677_LOUT1_ENH_DRV (0x1 << 9)
327 #define RT5677_LOUT1_ENH_DRV_SFT (9)
328 #define RT5677_LOUT2_ENH_DRV (0x1 << 8)
329 #define RT5677_LOUT2_ENH_DRV_SFT (8)
330 #define RT5677_LOUT3_ENH_DRV (0x1 << 7)
331 #define RT5677_LOUT3_ENH_DRV_SFT (7)
332
333 /* IN1 Control (0x03) */
334 #define RT5677_BST_MASK1 (0xf << 12)
335 #define RT5677_BST_SFT1 12
336 #define RT5677_BST_MASK2 (0xf << 8)
337 #define RT5677_BST_SFT2 8
338 #define RT5677_IN_DF1 (0x1 << 7)
339 #define RT5677_IN_DF1_SFT 7
340 #define RT5677_IN_DF2 (0x1 << 6)
341 #define RT5677_IN_DF2_SFT 6
342
343 /* Micbias Control (0x04) */
344 #define RT5677_MICBIAS1_OUTVOLT_MASK (0x1 << 15)
345 #define RT5677_MICBIAS1_OUTVOLT_SFT (15)
346 #define RT5677_MICBIAS1_OUTVOLT_2_7V (0x0 << 15)
347 #define RT5677_MICBIAS1_OUTVOLT_2_25V (0x1 << 15)
348 #define RT5677_MICBIAS1_CTRL_VDD_MASK (0x1 << 14)
349 #define RT5677_MICBIAS1_CTRL_VDD_SFT (14)
350 #define RT5677_MICBIAS1_CTRL_VDD_1_8V (0x0 << 14)
351 #define RT5677_MICBIAS1_CTRL_VDD_3_3V (0x1 << 14)
352 #define RT5677_MICBIAS1_OVCD_MASK (0x1 << 11)
353 #define RT5677_MICBIAS1_OVCD_SHIFT (11)
354 #define RT5677_MICBIAS1_OVCD_DIS (0x0 << 11)
355 #define RT5677_MICBIAS1_OVCD_EN (0x1 << 11)
356 #define RT5677_MICBIAS1_OVTH_MASK (0x3 << 9)
357 #define RT5677_MICBIAS1_OVTH_SFT 9
358 #define RT5677_MICBIAS1_OVTH_640UA (0x0 << 9)
359 #define RT5677_MICBIAS1_OVTH_1280UA (0x1 << 9)
360 #define RT5677_MICBIAS1_OVTH_1920UA (0x2 << 9)
361
362 /* SLIMbus Parameter (0x07) */
363
364 /* SLIMbus Rx (0x08) */
365 #define RT5677_SLB_ADC4_MASK (0x3 << 6)
366 #define RT5677_SLB_ADC4_SFT 6
367 #define RT5677_SLB_ADC3_MASK (0x3 << 4)
368 #define RT5677_SLB_ADC3_SFT 4
369 #define RT5677_SLB_ADC2_MASK (0x3 << 2)
370 #define RT5677_SLB_ADC2_SFT 2
371 #define RT5677_SLB_ADC1_MASK (0x3 << 0)
372 #define RT5677_SLB_ADC1_SFT 0
373
374 /* SLIMBus control (0x09) */
375
376 /* Sidetone Control (0x13) */
377 #define RT5677_ST_HPF_SEL_MASK (0x7 << 13)
378 #define RT5677_ST_HPF_SEL_SFT 13
379 #define RT5677_ST_HPF_PATH (0x1 << 12)
380 #define RT5677_ST_HPF_PATH_SFT 12
381 #define RT5677_ST_SEL_MASK (0x7 << 9)
382 #define RT5677_ST_SEL_SFT 9
383 #define RT5677_ST_EN (0x1 << 6)
384 #define RT5677_ST_EN_SFT 6
385
386 /* Analog DAC1/2/3 Source Control (0x15) */
387 #define RT5677_ANA_DAC3_SRC_SEL_MASK (0x3 << 4)
388 #define RT5677_ANA_DAC3_SRC_SEL_SFT 4
389 #define RT5677_ANA_DAC1_2_SRC_SEL_MASK (0x3 << 0)
390 #define RT5677_ANA_DAC1_2_SRC_SEL_SFT 0
391
392 /* IF/DSP to DAC3/4 Mixer Control (0x16) */
393 #define RT5677_M_DAC4_L_VOL (0x1 << 15)
394 #define RT5677_M_DAC4_L_VOL_SFT 15
395 #define RT5677_SEL_DAC4_L_SRC_MASK (0x7 << 12)
396 #define RT5677_SEL_DAC4_L_SRC_SFT 12
397 #define RT5677_M_DAC4_R_VOL (0x1 << 11)
398 #define RT5677_M_DAC4_R_VOL_SFT 11
399 #define RT5677_SEL_DAC4_R_SRC_MASK (0x7 << 8)
400 #define RT5677_SEL_DAC4_R_SRC_SFT 8
401 #define RT5677_M_DAC3_L_VOL (0x1 << 7)
402 #define RT5677_M_DAC3_L_VOL_SFT 7
403 #define RT5677_SEL_DAC3_L_SRC_MASK (0x7 << 4)
404 #define RT5677_SEL_DAC3_L_SRC_SFT 4
405 #define RT5677_M_DAC3_R_VOL (0x1 << 3)
406 #define RT5677_M_DAC3_R_VOL_SFT 3
407 #define RT5677_SEL_DAC3_R_SRC_MASK (0x7 << 0)
408 #define RT5677_SEL_DAC3_R_SRC_SFT 0
409
410 /* DAC4 Digital Volume (0x17) */
411 #define RT5677_DAC4_L_VOL_MASK (0xff << 8)
412 #define RT5677_DAC4_L_VOL_SFT 8
413 #define RT5677_DAC4_R_VOL_MASK (0xff)
414 #define RT5677_DAC4_R_VOL_SFT 0
415
416 /* DAC3 Digital Volume (0x18) */
417 #define RT5677_DAC3_L_VOL_MASK (0xff << 8)
418 #define RT5677_DAC3_L_VOL_SFT 8
419 #define RT5677_DAC3_R_VOL_MASK (0xff)
420 #define RT5677_DAC3_R_VOL_SFT 0
421
422 /* DAC3 Digital Volume (0x19) */
423 #define RT5677_DAC1_L_VOL_MASK (0xff << 8)
424 #define RT5677_DAC1_L_VOL_SFT 8
425 #define RT5677_DAC1_R_VOL_MASK (0xff)
426 #define RT5677_DAC1_R_VOL_SFT 0
427
428 /* DAC2 Digital Volume (0x1a) */
429 #define RT5677_DAC2_L_VOL_MASK (0xff << 8)
430 #define RT5677_DAC2_L_VOL_SFT 8
431 #define RT5677_DAC2_R_VOL_MASK (0xff)
432 #define RT5677_DAC2_R_VOL_SFT 0
433
434 /* IF/DSP to DAC2 Mixer Control (0x1b) */
435 #define RT5677_M_DAC2_L_VOL (0x1 << 7)
436 #define RT5677_M_DAC2_L_VOL_SFT 7
437 #define RT5677_SEL_DAC2_L_SRC_MASK (0x7 << 4)
438 #define RT5677_SEL_DAC2_L_SRC_SFT 4
439 #define RT5677_M_DAC2_R_VOL (0x1 << 3)
440 #define RT5677_M_DAC2_R_VOL_SFT 3
441 #define RT5677_SEL_DAC2_R_SRC_MASK (0x7 << 0)
442 #define RT5677_SEL_DAC2_R_SRC_SFT 0
443
444 /* Stereo1 ADC Digital Volume Control (0x1c) */
445 #define RT5677_STO1_ADC_L_VOL_MASK (0x7f << 8)
446 #define RT5677_STO1_ADC_L_VOL_SFT 8
447 #define RT5677_STO1_ADC_R_VOL_MASK (0x7f)
448 #define RT5677_STO1_ADC_R_VOL_SFT 0
449
450 /* Mono ADC Digital Volume Control (0x1d) */
451 #define RT5677_MONO_ADC_L_VOL_MASK (0x7f << 8)
452 #define RT5677_MONO_ADC_L_VOL_SFT 8
453 #define RT5677_MONO_ADC_R_VOL_MASK (0x7f)
454 #define RT5677_MONO_ADC_R_VOL_SFT 0
455
456 /* Stereo 1/2 ADC Boost Gain Control (0x1e) */
457 #define RT5677_STO1_ADC_L_BST_MASK (0x3 << 14)
458 #define RT5677_STO1_ADC_L_BST_SFT 14
459 #define RT5677_STO1_ADC_R_BST_MASK (0x3 << 12)
460 #define RT5677_STO1_ADC_R_BST_SFT 12
461 #define RT5677_STO1_ADC_COMP_MASK (0x3 << 10)
462 #define RT5677_STO1_ADC_COMP_SFT 10
463 #define RT5677_STO2_ADC_L_BST_MASK (0x3 << 8)
464 #define RT5677_STO2_ADC_L_BST_SFT 8
465 #define RT5677_STO2_ADC_R_BST_MASK (0x3 << 6)
466 #define RT5677_STO2_ADC_R_BST_SFT 6
467 #define RT5677_STO2_ADC_COMP_MASK (0x3 << 4)
468 #define RT5677_STO2_ADC_COMP_SFT 4
469
470 /* Stereo2 ADC Digital Volume Control (0x1f) */
471 #define RT5677_STO2_ADC_L_VOL_MASK (0x7f << 8)
472 #define RT5677_STO2_ADC_L_VOL_SFT 8
473 #define RT5677_STO2_ADC_R_VOL_MASK (0x7f)
474 #define RT5677_STO2_ADC_R_VOL_SFT 0
475
476 /* ADC Boost Gain Control 2 (0x20) */
477 #define RT5677_MONO_ADC_L_BST_MASK (0x3 << 14)
478 #define RT5677_MONO_ADC_L_BST_SFT 14
479 #define RT5677_MONO_ADC_R_BST_MASK (0x3 << 12)
480 #define RT5677_MONO_ADC_R_BST_SFT 12
481 #define RT5677_MONO_ADC_COMP_MASK (0x3 << 10)
482 #define RT5677_MONO_ADC_COMP_SFT 10
483
484 /* Stereo 3/4 ADC Boost Gain Control (0x21) */
485 #define RT5677_STO3_ADC_L_BST_MASK (0x3 << 14)
486 #define RT5677_STO3_ADC_L_BST_SFT 14
487 #define RT5677_STO3_ADC_R_BST_MASK (0x3 << 12)
488 #define RT5677_STO3_ADC_R_BST_SFT 12
489 #define RT5677_STO3_ADC_COMP_MASK (0x3 << 10)
490 #define RT5677_STO3_ADC_COMP_SFT 10
491 #define RT5677_STO4_ADC_L_BST_MASK (0x3 << 8)
492 #define RT5677_STO4_ADC_L_BST_SFT 8
493 #define RT5677_STO4_ADC_R_BST_MASK (0x3 << 6)
494 #define RT5677_STO4_ADC_R_BST_SFT 6
495 #define RT5677_STO4_ADC_COMP_MASK (0x3 << 4)
496 #define RT5677_STO4_ADC_COMP_SFT 4
497
498 /* Stereo3 ADC Digital Volume Control (0x22) */
499 #define RT5677_STO3_ADC_L_VOL_MASK (0x7f << 8)
500 #define RT5677_STO3_ADC_L_VOL_SFT 8
501 #define RT5677_STO3_ADC_R_VOL_MASK (0x7f)
502 #define RT5677_STO3_ADC_R_VOL_SFT 0
503
504 /* Stereo4 ADC Digital Volume Control (0x23) */
505 #define RT5677_STO4_ADC_L_VOL_MASK (0x7f << 8)
506 #define RT5677_STO4_ADC_L_VOL_SFT 8
507 #define RT5677_STO4_ADC_R_VOL_MASK (0x7f)
508 #define RT5677_STO4_ADC_R_VOL_SFT 0
509
510 /* Stereo4 ADC Mixer control (0x24) */
511 #define RT5677_M_STO4_ADC_L2 (0x1 << 15)
512 #define RT5677_M_STO4_ADC_L2_SFT 15
513 #define RT5677_M_STO4_ADC_L1 (0x1 << 14)
514 #define RT5677_M_STO4_ADC_L1_SFT 14
515 #define RT5677_SEL_STO4_ADC1_MASK (0x3 << 12)
516 #define RT5677_SEL_STO4_ADC1_SFT 12
517 #define RT5677_SEL_STO4_ADC2_MASK (0x3 << 10)
518 #define RT5677_SEL_STO4_ADC2_SFT 10
519 #define RT5677_SEL_STO4_DMIC_MASK (0x3 << 8)
520 #define RT5677_SEL_STO4_DMIC_SFT 8
521 #define RT5677_M_STO4_ADC_R1 (0x1 << 7)
522 #define RT5677_M_STO4_ADC_R1_SFT 7
523 #define RT5677_M_STO4_ADC_R2 (0x1 << 6)
524 #define RT5677_M_STO4_ADC_R2_SFT 6
525
526 /* Stereo3 ADC Mixer control (0x25) */
527 #define RT5677_M_STO3_ADC_L2 (0x1 << 15)
528 #define RT5677_M_STO3_ADC_L2_SFT 15
529 #define RT5677_M_STO3_ADC_L1 (0x1 << 14)
530 #define RT5677_M_STO3_ADC_L1_SFT 14
531 #define RT5677_SEL_STO3_ADC1_MASK (0x3 << 12)
532 #define RT5677_SEL_STO3_ADC1_SFT 12
533 #define RT5677_SEL_STO3_ADC2_MASK (0x3 << 10)
534 #define RT5677_SEL_STO3_ADC2_SFT 10
535 #define RT5677_SEL_STO3_DMIC_MASK (0x3 << 8)
536 #define RT5677_SEL_STO3_DMIC_SFT 8
537 #define RT5677_M_STO3_ADC_R1 (0x1 << 7)
538 #define RT5677_M_STO3_ADC_R1_SFT 7
539 #define RT5677_M_STO3_ADC_R2 (0x1 << 6)
540 #define RT5677_M_STO3_ADC_R2_SFT 6
541
542 /* Stereo2 ADC Mixer Control (0x26) */
543 #define RT5677_M_STO2_ADC_L2 (0x1 << 15)
544 #define RT5677_M_STO2_ADC_L2_SFT 15
545 #define RT5677_M_STO2_ADC_L1 (0x1 << 14)
546 #define RT5677_M_STO2_ADC_L1_SFT 14
547 #define RT5677_SEL_STO2_ADC1_MASK (0x3 << 12)
548 #define RT5677_SEL_STO2_ADC1_SFT 12
549 #define RT5677_SEL_STO2_ADC2_MASK (0x3 << 10)
550 #define RT5677_SEL_STO2_ADC2_SFT 10
551 #define RT5677_SEL_STO2_DMIC_MASK (0x3 << 8)
552 #define RT5677_SEL_STO2_DMIC_SFT 8
553 #define RT5677_M_STO2_ADC_R1 (0x1 << 7)
554 #define RT5677_M_STO2_ADC_R1_SFT 7
555 #define RT5677_M_STO2_ADC_R2 (0x1 << 6)
556 #define RT5677_M_STO2_ADC_R2_SFT 6
557 #define RT5677_SEL_STO2_LR_MIX_MASK (0x1 << 0)
558 #define RT5677_SEL_STO2_LR_MIX_SFT 0
559 #define RT5677_SEL_STO2_LR_MIX_L (0x0 << 0)
560 #define RT5677_SEL_STO2_LR_MIX_LR (0x1 << 0)
561
562 /* Stereo1 ADC Mixer control (0x27) */
563 #define RT5677_M_STO1_ADC_L2 (0x1 << 15)
564 #define RT5677_M_STO1_ADC_L2_SFT 15
565 #define RT5677_M_STO1_ADC_L1 (0x1 << 14)
566 #define RT5677_M_STO1_ADC_L1_SFT 14
567 #define RT5677_SEL_STO1_ADC1_MASK (0x3 << 12)
568 #define RT5677_SEL_STO1_ADC1_SFT 12
569 #define RT5677_SEL_STO1_ADC2_MASK (0x3 << 10)
570 #define RT5677_SEL_STO1_ADC2_SFT 10
571 #define RT5677_SEL_STO1_DMIC_MASK (0x3 << 8)
572 #define RT5677_SEL_STO1_DMIC_SFT 8
573 #define RT5677_M_STO1_ADC_R1 (0x1 << 7)
574 #define RT5677_M_STO1_ADC_R1_SFT 7
575 #define RT5677_M_STO1_ADC_R2 (0x1 << 6)
576 #define RT5677_M_STO1_ADC_R2_SFT 6
577
578 /* Mono ADC Mixer control (0x28) */
579 #define RT5677_M_MONO_ADC_L2 (0x1 << 15)
580 #define RT5677_M_MONO_ADC_L2_SFT 15
581 #define RT5677_M_MONO_ADC_L1 (0x1 << 14)
582 #define RT5677_M_MONO_ADC_L1_SFT 14
583 #define RT5677_SEL_MONO_ADC_L1_MASK (0x3 << 12)
584 #define RT5677_SEL_MONO_ADC_L1_SFT 12
585 #define RT5677_SEL_MONO_ADC_L2_MASK (0x3 << 10)
586 #define RT5677_SEL_MONO_ADC_L2_SFT 10
587 #define RT5677_SEL_MONO_DMIC_L_MASK (0x3 << 8)
588 #define RT5677_SEL_MONO_DMIC_L_SFT 8
589 #define RT5677_M_MONO_ADC_R1 (0x1 << 7)
590 #define RT5677_M_MONO_ADC_R1_SFT 7
591 #define RT5677_M_MONO_ADC_R2 (0x1 << 6)
592 #define RT5677_M_MONO_ADC_R2_SFT 6
593 #define RT5677_SEL_MONO_ADC_R1_MASK (0x3 << 4)
594 #define RT5677_SEL_MONO_ADC_R1_SFT 4
595 #define RT5677_SEL_MONO_ADC_R2_MASK (0x3 << 2)
596 #define RT5677_SEL_MONO_ADC_R2_SFT 2
597 #define RT5677_SEL_MONO_DMIC_R_MASK (0x3 << 0)
598 #define RT5677_SEL_MONO_DMIC_R_SFT 0
599
600 /* ADC/IF/DSP to DAC1 Mixer control (0x29) */
601 #define RT5677_M_ADDA_MIXER1_L (0x1 << 15)
602 #define RT5677_M_ADDA_MIXER1_L_SFT 15
603 #define RT5677_M_DAC1_L (0x1 << 14)
604 #define RT5677_M_DAC1_L_SFT 14
605 #define RT5677_DAC1_L_SEL_MASK (0x7 << 8)
606 #define RT5677_DAC1_L_SEL_SFT 8
607 #define RT5677_M_ADDA_MIXER1_R (0x1 << 7)
608 #define RT5677_M_ADDA_MIXER1_R_SFT 7
609 #define RT5677_M_DAC1_R (0x1 << 6)
610 #define RT5677_M_DAC1_R_SFT 6
611 #define RT5677_ADDA1_SEL_MASK (0x3 << 0)
612 #define RT5677_ADDA1_SEL_SFT 0
613
614 /* Stereo1 DAC Mixer L/R Control (0x2a) */
615 #define RT5677_M_ST_DAC1_L (0x1 << 15)
616 #define RT5677_M_ST_DAC1_L_SFT 15
617 #define RT5677_M_DAC1_L_STO_L (0x1 << 13)
618 #define RT5677_M_DAC1_L_STO_L_SFT 13
619 #define RT5677_DAC1_L_STO_L_VOL_MASK (0x1 << 12)
620 #define RT5677_DAC1_L_STO_L_VOL_SFT 12
621 #define RT5677_M_DAC2_L_STO_L (0x1 << 11)
622 #define RT5677_M_DAC2_L_STO_L_SFT 11
623 #define RT5677_DAC2_L_STO_L_VOL_MASK (0x1 << 10)
624 #define RT5677_DAC2_L_STO_L_VOL_SFT 10
625 #define RT5677_M_DAC1_R_STO_L (0x1 << 9)
626 #define RT5677_M_DAC1_R_STO_L_SFT 9
627 #define RT5677_DAC1_R_STO_L_VOL_MASK (0x1 << 8)
628 #define RT5677_DAC1_R_STO_L_VOL_SFT 8
629 #define RT5677_M_ST_DAC1_R (0x1 << 7)
630 #define RT5677_M_ST_DAC1_R_SFT 7
631 #define RT5677_M_DAC1_R_STO_R (0x1 << 5)
632 #define RT5677_M_DAC1_R_STO_R_SFT 5
633 #define RT5677_DAC1_R_STO_R_VOL_MASK (0x1 << 4)
634 #define RT5677_DAC1_R_STO_R_VOL_SFT 4
635 #define RT5677_M_DAC2_R_STO_R (0x1 << 3)
636 #define RT5677_M_DAC2_R_STO_R_SFT 3
637 #define RT5677_DAC2_R_STO_R_VOL_MASK (0x1 << 2)
638 #define RT5677_DAC2_R_STO_R_VOL_SFT 2
639 #define RT5677_M_DAC1_L_STO_R (0x1 << 1)
640 #define RT5677_M_DAC1_L_STO_R_SFT 1
641 #define RT5677_DAC1_L_STO_R_VOL_MASK (0x1 << 0)
642 #define RT5677_DAC1_L_STO_R_VOL_SFT 0
643
644 /* Mono DAC Mixer L/R Control (0x2b) */
645 #define RT5677_M_ST_DAC2_L (0x1 << 15)
646 #define RT5677_M_ST_DAC2_L_SFT 15
647 #define RT5677_M_DAC2_L_MONO_L (0x1 << 13)
648 #define RT5677_M_DAC2_L_MONO_L_SFT 13
649 #define RT5677_DAC2_L_MONO_L_VOL_MASK (0x1 << 12)
650 #define RT5677_DAC2_L_MONO_L_VOL_SFT 12
651 #define RT5677_M_DAC2_R_MONO_L (0x1 << 11)
652 #define RT5677_M_DAC2_R_MONO_L_SFT 11
653 #define RT5677_DAC2_R_MONO_L_VOL_MASK (0x1 << 10)
654 #define RT5677_DAC2_R_MONO_L_VOL_SFT 10
655 #define RT5677_M_DAC1_L_MONO_L (0x1 << 9)
656 #define RT5677_M_DAC1_L_MONO_L_SFT 9
657 #define RT5677_DAC1_L_MONO_L_VOL_MASK (0x1 << 8)
658 #define RT5677_DAC1_L_MONO_L_VOL_SFT 8
659 #define RT5677_M_ST_DAC2_R (0x1 << 7)
660 #define RT5677_M_ST_DAC2_R_SFT 7
661 #define RT5677_M_DAC2_R_MONO_R (0x1 << 5)
662 #define RT5677_M_DAC2_R_MONO_R_SFT 5
663 #define RT5677_DAC2_R_MONO_R_VOL_MASK (0x1 << 4)
664 #define RT5677_DAC2_R_MONO_R_VOL_SFT 4
665 #define RT5677_M_DAC1_R_MONO_R (0x1 << 3)
666 #define RT5677_M_DAC1_R_MONO_R_SFT 3
667 #define RT5677_DAC1_R_MONO_R_VOL_MASK (0x1 << 2)
668 #define RT5677_DAC1_R_MONO_R_VOL_SFT 2
669 #define RT5677_M_DAC2_L_MONO_R (0x1 << 1)
670 #define RT5677_M_DAC2_L_MONO_R_SFT 1
671 #define RT5677_DAC2_L_MONO_R_VOL_MASK (0x1 << 0)
672 #define RT5677_DAC2_L_MONO_R_VOL_SFT 0
673
674 /* DD Mixer 1 Control (0x2c) */
675 #define RT5677_M_STO_L_DD1_L (0x1 << 15)
676 #define RT5677_M_STO_L_DD1_L_SFT 15
677 #define RT5677_STO_L_DD1_L_VOL_MASK (0x1 << 14)
678 #define RT5677_STO_L_DD1_L_VOL_SFT 14
679 #define RT5677_M_MONO_L_DD1_L (0x1 << 13)
680 #define RT5677_M_MONO_L_DD1_L_SFT 13
681 #define RT5677_MONO_L_DD1_L_VOL_MASK (0x1 << 12)
682 #define RT5677_MONO_L_DD1_L_VOL_SFT 12
683 #define RT5677_M_DAC3_L_DD1_L (0x1 << 11)
684 #define RT5677_M_DAC3_L_DD1_L_SFT 11
685 #define RT5677_DAC3_L_DD1_L_VOL_MASK (0x1 << 10)
686 #define RT5677_DAC3_L_DD1_L_VOL_SFT 10
687 #define RT5677_M_DAC3_R_DD1_L (0x1 << 9)
688 #define RT5677_M_DAC3_R_DD1_L_SFT 9
689 #define RT5677_DAC3_R_DD1_L_VOL_MASK (0x1 << 8)
690 #define RT5677_DAC3_R_DD1_L_VOL_SFT 8
691 #define RT5677_M_STO_R_DD1_R (0x1 << 7)
692 #define RT5677_M_STO_R_DD1_R_SFT 7
693 #define RT5677_STO_R_DD1_R_VOL_MASK (0x1 << 6)
694 #define RT5677_STO_R_DD1_R_VOL_SFT 6
695 #define RT5677_M_MONO_R_DD1_R (0x1 << 5)
696 #define RT5677_M_MONO_R_DD1_R_SFT 5
697 #define RT5677_MONO_R_DD1_R_VOL_MASK (0x1 << 4)
698 #define RT5677_MONO_R_DD1_R_VOL_SFT 4
699 #define RT5677_M_DAC3_R_DD1_R (0x1 << 3)
700 #define RT5677_M_DAC3_R_DD1_R_SFT 3
701 #define RT5677_DAC3_R_DD1_R_VOL_MASK (0x1 << 2)
702 #define RT5677_DAC3_R_DD1_R_VOL_SFT 2
703 #define RT5677_M_DAC3_L_DD1_R (0x1 << 1)
704 #define RT5677_M_DAC3_L_DD1_R_SFT 1
705 #define RT5677_DAC3_L_DD1_R_VOL_MASK (0x1 << 0)
706 #define RT5677_DAC3_L_DD1_R_VOL_SFT 0
707
708 /* DD Mixer 2 Control (0x2d) */
709 #define RT5677_M_STO_L_DD2_L (0x1 << 15)
710 #define RT5677_M_STO_L_DD2_L_SFT 15
711 #define RT5677_STO_L_DD2_L_VOL_MASK (0x1 << 14)
712 #define RT5677_STO_L_DD2_L_VOL_SFT 14
713 #define RT5677_M_MONO_L_DD2_L (0x1 << 13)
714 #define RT5677_M_MONO_L_DD2_L_SFT 13
715 #define RT5677_MONO_L_DD2_L_VOL_MASK (0x1 << 12)
716 #define RT5677_MONO_L_DD2_L_VOL_SFT 12
717 #define RT5677_M_DAC4_L_DD2_L (0x1 << 11)
718 #define RT5677_M_DAC4_L_DD2_L_SFT 11
719 #define RT5677_DAC4_L_DD2_L_VOL_MASK (0x1 << 10)
720 #define RT5677_DAC4_L_DD2_L_VOL_SFT 10
721 #define RT5677_M_DAC4_R_DD2_L (0x1 << 9)
722 #define RT5677_M_DAC4_R_DD2_L_SFT 9
723 #define RT5677_DAC4_R_DD2_L_VOL_MASK (0x1 << 8)
724 #define RT5677_DAC4_R_DD2_L_VOL_SFT 8
725 #define RT5677_M_STO_R_DD2_R (0x1 << 7)
726 #define RT5677_M_STO_R_DD2_R_SFT 7
727 #define RT5677_STO_R_DD2_R_VOL_MASK (0x1 << 6)
728 #define RT5677_STO_R_DD2_R_VOL_SFT 6
729 #define RT5677_M_MONO_R_DD2_R (0x1 << 5)
730 #define RT5677_M_MONO_R_DD2_R_SFT 5
731 #define RT5677_MONO_R_DD2_R_VOL_MASK (0x1 << 4)
732 #define RT5677_MONO_R_DD2_R_VOL_SFT 4
733 #define RT5677_M_DAC4_R_DD2_R (0x1 << 3)
734 #define RT5677_M_DAC4_R_DD2_R_SFT 3
735 #define RT5677_DAC4_R_DD2_R_VOL_MASK (0x1 << 2)
736 #define RT5677_DAC4_R_DD2_R_VOL_SFT 2
737 #define RT5677_M_DAC4_L_DD2_R (0x1 << 1)
738 #define RT5677_M_DAC4_L_DD2_R_SFT 1
739 #define RT5677_DAC4_L_DD2_R_VOL_MASK (0x1 << 0)
740 #define RT5677_DAC4_L_DD2_R_VOL_SFT 0
741
742 /* IF3 data control (0x2f) */
743 #define RT5677_IF3_DAC_SEL_MASK (0x3 << 6)
744 #define RT5677_IF3_DAC_SEL_SFT 6
745 #define RT5677_IF3_ADC_SEL_MASK (0x3 << 4)
746 #define RT5677_IF3_ADC_SEL_SFT 4
747 #define RT5677_IF3_ADC_IN_MASK (0xf << 0)
748 #define RT5677_IF3_ADC_IN_SFT 0
749
750 /* IF4 data control (0x30) */
751 #define RT5677_IF4_ADC_IN_MASK (0xf << 4)
752 #define RT5677_IF4_ADC_IN_SFT 4
753 #define RT5677_IF4_DAC_SEL_MASK (0x3 << 2)
754 #define RT5677_IF4_DAC_SEL_SFT 2
755 #define RT5677_IF4_ADC_SEL_MASK (0x3 << 0)
756 #define RT5677_IF4_ADC_SEL_SFT 0
757
758 /* PDM Output Control (0x31) */
759 #define RT5677_M_PDM1_L (0x1 << 15)
760 #define RT5677_M_PDM1_L_SFT 15
761 #define RT5677_SEL_PDM1_L_MASK (0x3 << 12)
762 #define RT5677_SEL_PDM1_L_SFT 12
763 #define RT5677_M_PDM1_R (0x1 << 11)
764 #define RT5677_M_PDM1_R_SFT 11
765 #define RT5677_SEL_PDM1_R_MASK (0x3 << 8)
766 #define RT5677_SEL_PDM1_R_SFT 8
767 #define RT5677_M_PDM2_L (0x1 << 7)
768 #define RT5677_M_PDM2_L_SFT 7
769 #define RT5677_SEL_PDM2_L_MASK (0x3 << 4)
770 #define RT5677_SEL_PDM2_L_SFT 4
771 #define RT5677_M_PDM2_R (0x1 << 3)
772 #define RT5677_M_PDM2_R_SFT 3
773 #define RT5677_SEL_PDM2_R_MASK (0x3 << 0)
774 #define RT5677_SEL_PDM2_R_SFT 0
775
776 /* PDM I2C / Data Control 1 (0x32) */
777 #define RT5677_PDM2_PW_DOWN (0x1 << 7)
778 #define RT5677_PDM1_PW_DOWN (0x1 << 6)
779 #define RT5677_PDM2_BUSY (0x1 << 5)
780 #define RT5677_PDM1_BUSY (0x1 << 4)
781 #define RT5677_PDM_PATTERN (0x1 << 3)
782 #define RT5677_PDM_GAIN (0x1 << 2)
783 #define RT5677_PDM_DIV_MASK (0x3 << 0)
784
785 /* PDM I2C / Data Control 2 (0x33) */
786 #define RT5677_PDM1_I2C_ID (0xf << 12)
787 #define RT5677_PDM1_EXE (0x1 << 11)
788 #define RT5677_PDM1_I2C_CMD (0x1 << 10)
789 #define RT5677_PDM1_I2C_EXE (0x1 << 9)
790 #define RT5677_PDM1_I2C_BUSY (0x1 << 8)
791 #define RT5677_PDM2_I2C_ID (0xf << 4)
792 #define RT5677_PDM2_EXE (0x1 << 3)
793 #define RT5677_PDM2_I2C_CMD (0x1 << 2)
794 #define RT5677_PDM2_I2C_EXE (0x1 << 1)
795 #define RT5677_PDM2_I2C_BUSY (0x1 << 0)
796
797 /* MX3C TDM1 control 1 (0x3c) */
798 #define RT5677_IF1_ADC4_MASK (0x3 << 10)
799 #define RT5677_IF1_ADC4_SFT 10
800 #define RT5677_IF1_ADC3_MASK (0x3 << 8)
801 #define RT5677_IF1_ADC3_SFT 8
802 #define RT5677_IF1_ADC2_MASK (0x3 << 6)
803 #define RT5677_IF1_ADC2_SFT 6
804 #define RT5677_IF1_ADC1_MASK (0x3 << 4)
805 #define RT5677_IF1_ADC1_SFT 4
806
807 /* MX41 TDM2 control 1 (0x41) */
808 #define RT5677_IF2_ADC4_MASK (0x3 << 10)
809 #define RT5677_IF2_ADC4_SFT 10
810 #define RT5677_IF2_ADC3_MASK (0x3 << 8)
811 #define RT5677_IF2_ADC3_SFT 8
812 #define RT5677_IF2_ADC2_MASK (0x3 << 6)
813 #define RT5677_IF2_ADC2_SFT 6
814 #define RT5677_IF2_ADC1_MASK (0x3 << 4)
815 #define RT5677_IF2_ADC1_SFT 4
816
817 /* Digital Microphone Control 1 (0x50) */
818 #define RT5677_DMIC_1_EN_MASK (0x1 << 15)
819 #define RT5677_DMIC_1_EN_SFT 15
820 #define RT5677_DMIC_1_DIS (0x0 << 15)
821 #define RT5677_DMIC_1_EN (0x1 << 15)
822 #define RT5677_DMIC_2_EN_MASK (0x1 << 14)
823 #define RT5677_DMIC_2_EN_SFT 14
824 #define RT5677_DMIC_2_DIS (0x0 << 14)
825 #define RT5677_DMIC_2_EN (0x1 << 14)
826 #define RT5677_DMIC_L_STO1_LH_MASK (0x1 << 13)
827 #define RT5677_DMIC_L_STO1_LH_SFT 13
828 #define RT5677_DMIC_L_STO1_LH_FALLING (0x0 << 13)
829 #define RT5677_DMIC_L_STO1_LH_RISING (0x1 << 13)
830 #define RT5677_DMIC_R_STO1_LH_MASK (0x1 << 12)
831 #define RT5677_DMIC_R_STO1_LH_SFT 12
832 #define RT5677_DMIC_R_STO1_LH_FALLING (0x0 << 12)
833 #define RT5677_DMIC_R_STO1_LH_RISING (0x1 << 12)
834 #define RT5677_DMIC_L_STO3_LH_MASK (0x1 << 11)
835 #define RT5677_DMIC_L_STO3_LH_SFT 11
836 #define RT5677_DMIC_L_STO3_LH_FALLING (0x0 << 11)
837 #define RT5677_DMIC_L_STO3_LH_RISING (0x1 << 11)
838 #define RT5677_DMIC_R_STO3_LH_MASK (0x1 << 10)
839 #define RT5677_DMIC_R_STO3_LH_SFT 10
840 #define RT5677_DMIC_R_STO3_LH_FALLING (0x0 << 10)
841 #define RT5677_DMIC_R_STO3_LH_RISING (0x1 << 10)
842 #define RT5677_DMIC_L_STO2_LH_MASK (0x1 << 9)
843 #define RT5677_DMIC_L_STO2_LH_SFT 9
844 #define RT5677_DMIC_L_STO2_LH_FALLING (0x0 << 9)
845 #define RT5677_DMIC_L_STO2_LH_RISING (0x1 << 9)
846 #define RT5677_DMIC_R_STO2_LH_MASK (0x1 << 8)
847 #define RT5677_DMIC_R_STO2_LH_SFT 8
848 #define RT5677_DMIC_R_STO2_LH_FALLING (0x0 << 8)
849 #define RT5677_DMIC_R_STO2_LH_RISING (0x1 << 8)
850 #define RT5677_DMIC_CLK_MASK (0x7 << 5)
851 #define RT5677_DMIC_CLK_SFT 5
852 #define RT5677_DMIC_3_EN_MASK (0x1 << 4)
853 #define RT5677_DMIC_3_EN_SFT 4
854 #define RT5677_DMIC_3_DIS (0x0 << 4)
855 #define RT5677_DMIC_3_EN (0x1 << 4)
856 #define RT5677_DMIC_R_MONO_LH_MASK (0x1 << 2)
857 #define RT5677_DMIC_R_MONO_LH_SFT 2
858 #define RT5677_DMIC_R_MONO_LH_FALLING (0x0 << 2)
859 #define RT5677_DMIC_R_MONO_LH_RISING (0x1 << 2)
860 #define RT5677_DMIC_L_STO4_LH_MASK (0x1 << 1)
861 #define RT5677_DMIC_L_STO4_LH_SFT 1
862 #define RT5677_DMIC_L_STO4_LH_FALLING (0x0 << 1)
863 #define RT5677_DMIC_L_STO4_LH_RISING (0x1 << 1)
864 #define RT5677_DMIC_R_STO4_LH_MASK (0x1 << 0)
865 #define RT5677_DMIC_R_STO4_LH_SFT 0
866 #define RT5677_DMIC_R_STO4_LH_FALLING (0x0 << 0)
867 #define RT5677_DMIC_R_STO4_LH_RISING (0x1 << 0)
868
869 /* Digital Microphone Control 2 (0x51) */
870 #define RT5677_DMIC_4_EN_MASK (0x1 << 15)
871 #define RT5677_DMIC_4_EN_SFT 15
872 #define RT5677_DMIC_4_DIS (0x0 << 15)
873 #define RT5677_DMIC_4_EN (0x1 << 15)
874 #define RT5677_DMIC_4L_LH_MASK (0x1 << 7)
875 #define RT5677_DMIC_4L_LH_SFT 7
876 #define RT5677_DMIC_4L_LH_FALLING (0x0 << 7)
877 #define RT5677_DMIC_4L_LH_RISING (0x1 << 7)
878 #define RT5677_DMIC_4R_LH_MASK (0x1 << 6)
879 #define RT5677_DMIC_4R_LH_SFT 6
880 #define RT5677_DMIC_4R_LH_FALLING (0x0 << 6)
881 #define RT5677_DMIC_4R_LH_RISING (0x1 << 6)
882 #define RT5677_DMIC_3L_LH_MASK (0x1 << 5)
883 #define RT5677_DMIC_3L_LH_SFT 5
884 #define RT5677_DMIC_3L_LH_FALLING (0x0 << 5)
885 #define RT5677_DMIC_3L_LH_RISING (0x1 << 5)
886 #define RT5677_DMIC_3R_LH_MASK (0x1 << 4)
887 #define RT5677_DMIC_3R_LH_SFT 4
888 #define RT5677_DMIC_3R_LH_FALLING (0x0 << 4)
889 #define RT5677_DMIC_3R_LH_RISING (0x1 << 4)
890 #define RT5677_DMIC_2L_LH_MASK (0x1 << 3)
891 #define RT5677_DMIC_2L_LH_SFT 3
892 #define RT5677_DMIC_2L_LH_FALLING (0x0 << 3)
893 #define RT5677_DMIC_2L_LH_RISING (0x1 << 3)
894 #define RT5677_DMIC_2R_LH_MASK (0x1 << 2)
895 #define RT5677_DMIC_2R_LH_SFT 2
896 #define RT5677_DMIC_2R_LH_FALLING (0x0 << 2)
897 #define RT5677_DMIC_2R_LH_RISING (0x1 << 2)
898 #define RT5677_DMIC_1L_LH_MASK (0x1 << 1)
899 #define RT5677_DMIC_1L_LH_SFT 1
900 #define RT5677_DMIC_1L_LH_FALLING (0x0 << 1)
901 #define RT5677_DMIC_1L_LH_RISING (0x1 << 1)
902 #define RT5677_DMIC_1R_LH_MASK (0x1 << 0)
903 #define RT5677_DMIC_1R_LH_SFT 0
904 #define RT5677_DMIC_1R_LH_FALLING (0x0 << 0)
905 #define RT5677_DMIC_1R_LH_RISING (0x1 << 0)
906
907 /* Power Management for Digital 1 (0x61) */
908 #define RT5677_PWR_I2S1 (0x1 << 15)
909 #define RT5677_PWR_I2S1_BIT 15
910 #define RT5677_PWR_I2S2 (0x1 << 14)
911 #define RT5677_PWR_I2S2_BIT 14
912 #define RT5677_PWR_I2S3 (0x1 << 13)
913 #define RT5677_PWR_I2S3_BIT 13
914 #define RT5677_PWR_DAC1 (0x1 << 12)
915 #define RT5677_PWR_DAC1_BIT 12
916 #define RT5677_PWR_DAC2 (0x1 << 11)
917 #define RT5677_PWR_DAC2_BIT 11
918 #define RT5677_PWR_I2S4 (0x1 << 10)
919 #define RT5677_PWR_I2S4_BIT 10
920 #define RT5677_PWR_SLB (0x1 << 9)
921 #define RT5677_PWR_SLB_BIT 9
922 #define RT5677_PWR_DAC3 (0x1 << 7)
923 #define RT5677_PWR_DAC3_BIT 7
924 #define RT5677_PWR_ADCFED2 (0x1 << 4)
925 #define RT5677_PWR_ADCFED2_BIT 4
926 #define RT5677_PWR_ADCFED1 (0x1 << 3)
927 #define RT5677_PWR_ADCFED1_BIT 3
928 #define RT5677_PWR_ADC_L (0x1 << 2)
929 #define RT5677_PWR_ADC_L_BIT 2
930 #define RT5677_PWR_ADC_R (0x1 << 1)
931 #define RT5677_PWR_ADC_R_BIT 1
932 #define RT5677_PWR_I2C_MASTER (0x1 << 0)
933 #define RT5677_PWR_I2C_MASTER_BIT 0
934
935 /* Power Management for Digital 2 (0x62) */
936 #define RT5677_PWR_ADC_S1F (0x1 << 15)
937 #define RT5677_PWR_ADC_S1F_BIT 15
938 #define RT5677_PWR_ADC_MF_L (0x1 << 14)
939 #define RT5677_PWR_ADC_MF_L_BIT 14
940 #define RT5677_PWR_ADC_MF_R (0x1 << 13)
941 #define RT5677_PWR_ADC_MF_R_BIT 13
942 #define RT5677_PWR_DAC_S1F (0x1 << 12)
943 #define RT5677_PWR_DAC_S1F_BIT 12
944 #define RT5677_PWR_DAC_M2F_L (0x1 << 11)
945 #define RT5677_PWR_DAC_M2F_L_BIT 11
946 #define RT5677_PWR_DAC_M2F_R (0x1 << 10)
947 #define RT5677_PWR_DAC_M2F_R_BIT 10
948 #define RT5677_PWR_DAC_M3F_L (0x1 << 9)
949 #define RT5677_PWR_DAC_M3F_L_BIT 9
950 #define RT5677_PWR_DAC_M3F_R (0x1 << 8)
951 #define RT5677_PWR_DAC_M3F_R_BIT 8
952 #define RT5677_PWR_DAC_M4F_L (0x1 << 7)
953 #define RT5677_PWR_DAC_M4F_L_BIT 7
954 #define RT5677_PWR_DAC_M4F_R (0x1 << 6)
955 #define RT5677_PWR_DAC_M4F_R_BIT 6
956 #define RT5677_PWR_ADC_S2F (0x1 << 5)
957 #define RT5677_PWR_ADC_S2F_BIT 5
958 #define RT5677_PWR_ADC_S3F (0x1 << 4)
959 #define RT5677_PWR_ADC_S3F_BIT 4
960 #define RT5677_PWR_ADC_S4F (0x1 << 3)
961 #define RT5677_PWR_ADC_S4F_BIT 3
962 #define RT5677_PWR_PDM1 (0x1 << 2)
963 #define RT5677_PWR_PDM1_BIT 2
964 #define RT5677_PWR_PDM2 (0x1 << 1)
965 #define RT5677_PWR_PDM2_BIT 1
966
967 /* Power Management for Analog 1 (0x63) */
968 #define RT5677_PWR_VREF1 (0x1 << 15)
969 #define RT5677_PWR_VREF1_BIT 15
970 #define RT5677_PWR_FV1 (0x1 << 14)
971 #define RT5677_PWR_FV1_BIT 14
972 #define RT5677_PWR_MB (0x1 << 13)
973 #define RT5677_PWR_MB_BIT 13
974 #define RT5677_PWR_LO1 (0x1 << 12)
975 #define RT5677_PWR_LO1_BIT 12
976 #define RT5677_PWR_BG (0x1 << 11)
977 #define RT5677_PWR_BG_BIT 11
978 #define RT5677_PWR_LO2 (0x1 << 10)
979 #define RT5677_PWR_LO2_BIT 10
980 #define RT5677_PWR_LO3 (0x1 << 9)
981 #define RT5677_PWR_LO3_BIT 9
982 #define RT5677_PWR_VREF2 (0x1 << 8)
983 #define RT5677_PWR_VREF2_BIT 8
984 #define RT5677_PWR_FV2 (0x1 << 7)
985 #define RT5677_PWR_FV2_BIT 7
986 #define RT5677_LDO2_SEL_MASK (0x7 << 4)
987 #define RT5677_LDO2_SEL_SFT 4
988 #define RT5677_LDO1_SEL_MASK (0x7 << 0)
989 #define RT5677_LDO1_SEL_SFT 0
990
991 /* Power Management for Analog 2 (0x64) */
992 #define RT5677_PWR_BST1 (0x1 << 15)
993 #define RT5677_PWR_BST1_BIT 15
994 #define RT5677_PWR_BST2 (0x1 << 14)
995 #define RT5677_PWR_BST2_BIT 14
996 #define RT5677_PWR_CLK_MB1 (0x1 << 13)
997 #define RT5677_PWR_CLK_MB1_BIT 13
998 #define RT5677_PWR_SLIM (0x1 << 12)
999 #define RT5677_PWR_SLIM_BIT 12
1000 #define RT5677_PWR_MB1 (0x1 << 11)
1001 #define RT5677_PWR_MB1_BIT 11
1002 #define RT5677_PWR_PP_MB1 (0x1 << 10)
1003 #define RT5677_PWR_PP_MB1_BIT 10
1004 #define RT5677_PWR_PLL1 (0x1 << 9)
1005 #define RT5677_PWR_PLL1_BIT 9
1006 #define RT5677_PWR_PLL2 (0x1 << 8)
1007 #define RT5677_PWR_PLL2_BIT 8
1008 #define RT5677_PWR_CORE (0x1 << 7)
1009 #define RT5677_PWR_CORE_BIT 7
1010 #define RT5677_PWR_CLK_MB (0x1 << 6)
1011 #define RT5677_PWR_CLK_MB_BIT 6
1012 #define RT5677_PWR_BST1_P (0x1 << 5)
1013 #define RT5677_PWR_BST1_P_BIT 5
1014 #define RT5677_PWR_BST2_P (0x1 << 4)
1015 #define RT5677_PWR_BST2_P_BIT 4
1016 #define RT5677_PWR_IPTV (0x1 << 3)
1017 #define RT5677_PWR_IPTV_BIT 3
1018 #define RT5677_PWR_25M_CLK (0x1 << 1)
1019 #define RT5677_PWR_25M_CLK_BIT 1
1020 #define RT5677_PWR_LDO1 (0x1 << 0)
1021 #define RT5677_PWR_LDO1_BIT 0
1022
1023 /* Power Management for DSP (0x65) */
1024 #define RT5677_PWR_SR7 (0x1 << 10)
1025 #define RT5677_PWR_SR7_BIT 10
1026 #define RT5677_PWR_SR6 (0x1 << 9)
1027 #define RT5677_PWR_SR6_BIT 9
1028 #define RT5677_PWR_SR5 (0x1 << 8)
1029 #define RT5677_PWR_SR5_BIT 8
1030 #define RT5677_PWR_SR4 (0x1 << 7)
1031 #define RT5677_PWR_SR4_BIT 7
1032 #define RT5677_PWR_SR3 (0x1 << 6)
1033 #define RT5677_PWR_SR3_BIT 6
1034 #define RT5677_PWR_SR2 (0x1 << 5)
1035 #define RT5677_PWR_SR2_BIT 5
1036 #define RT5677_PWR_SR1 (0x1 << 4)
1037 #define RT5677_PWR_SR1_BIT 4
1038 #define RT5677_PWR_SR0 (0x1 << 3)
1039 #define RT5677_PWR_SR0_BIT 3
1040 #define RT5677_PWR_MLT (0x1 << 2)
1041 #define RT5677_PWR_MLT_BIT 2
1042 #define RT5677_PWR_DSP (0x1 << 1)
1043 #define RT5677_PWR_DSP_BIT 1
1044 #define RT5677_PWR_DSP_CPU (0x1 << 0)
1045 #define RT5677_PWR_DSP_CPU_BIT 0
1046
1047 /* Power Status for DSP (0x66) */
1048 #define RT5677_PWR_SR7_RDY (0x1 << 9)
1049 #define RT5677_PWR_SR7_RDY_BIT 9
1050 #define RT5677_PWR_SR6_RDY (0x1 << 8)
1051 #define RT5677_PWR_SR6_RDY_BIT 8
1052 #define RT5677_PWR_SR5_RDY (0x1 << 7)
1053 #define RT5677_PWR_SR5_RDY_BIT 7
1054 #define RT5677_PWR_SR4_RDY (0x1 << 6)
1055 #define RT5677_PWR_SR4_RDY_BIT 6
1056 #define RT5677_PWR_SR3_RDY (0x1 << 5)
1057 #define RT5677_PWR_SR3_RDY_BIT 5
1058 #define RT5677_PWR_SR2_RDY (0x1 << 4)
1059 #define RT5677_PWR_SR2_RDY_BIT 4
1060 #define RT5677_PWR_SR1_RDY (0x1 << 3)
1061 #define RT5677_PWR_SR1_RDY_BIT 3
1062 #define RT5677_PWR_SR0_RDY (0x1 << 2)
1063 #define RT5677_PWR_SR0_RDY_BIT 2
1064 #define RT5677_PWR_MLT_RDY (0x1 << 1)
1065 #define RT5677_PWR_MLT_RDY_BIT 1
1066 #define RT5677_PWR_DSP_RDY (0x1 << 0)
1067 #define RT5677_PWR_DSP_RDY_BIT 0
1068
1069 /* Power Management for DSP (0x67) */
1070 #define RT5677_PWR_SLIM_ISO (0x1 << 11)
1071 #define RT5677_PWR_SLIM_ISO_BIT 11
1072 #define RT5677_PWR_CORE_ISO (0x1 << 10)
1073 #define RT5677_PWR_CORE_ISO_BIT 10
1074 #define RT5677_PWR_DSP_ISO (0x1 << 9)
1075 #define RT5677_PWR_DSP_ISO_BIT 9
1076 #define RT5677_PWR_SR7_ISO (0x1 << 8)
1077 #define RT5677_PWR_SR7_ISO_BIT 8
1078 #define RT5677_PWR_SR6_ISO (0x1 << 7)
1079 #define RT5677_PWR_SR6_ISO_BIT 7
1080 #define RT5677_PWR_SR5_ISO (0x1 << 6)
1081 #define RT5677_PWR_SR5_ISO_BIT 6
1082 #define RT5677_PWR_SR4_ISO (0x1 << 5)
1083 #define RT5677_PWR_SR4_ISO_BIT 5
1084 #define RT5677_PWR_SR3_ISO (0x1 << 4)
1085 #define RT5677_PWR_SR3_ISO_BIT 4
1086 #define RT5677_PWR_SR2_ISO (0x1 << 3)
1087 #define RT5677_PWR_SR2_ISO_BIT 3
1088 #define RT5677_PWR_SR1_ISO (0x1 << 2)
1089 #define RT5677_PWR_SR1_ISO_BIT 2
1090 #define RT5677_PWR_SR0_ISO (0x1 << 1)
1091 #define RT5677_PWR_SR0_ISO_BIT 1
1092 #define RT5677_PWR_MLT_ISO (0x1 << 0)
1093 #define RT5677_PWR_MLT_ISO_BIT 0
1094
1095 /* I2S1/2/3/4 Audio Serial Data Port Control (0x6f 0x70 0x71 0x72) */
1096 #define RT5677_I2S_MS_MASK (0x1 << 15)
1097 #define RT5677_I2S_MS_SFT 15
1098 #define RT5677_I2S_MS_M (0x0 << 15)
1099 #define RT5677_I2S_MS_S (0x1 << 15)
1100 #define RT5677_I2S_O_CP_MASK (0x3 << 10)
1101 #define RT5677_I2S_O_CP_SFT 10
1102 #define RT5677_I2S_O_CP_OFF (0x0 << 10)
1103 #define RT5677_I2S_O_CP_U_LAW (0x1 << 10)
1104 #define RT5677_I2S_O_CP_A_LAW (0x2 << 10)
1105 #define RT5677_I2S_I_CP_MASK (0x3 << 8)
1106 #define RT5677_I2S_I_CP_SFT 8
1107 #define RT5677_I2S_I_CP_OFF (0x0 << 8)
1108 #define RT5677_I2S_I_CP_U_LAW (0x1 << 8)
1109 #define RT5677_I2S_I_CP_A_LAW (0x2 << 8)
1110 #define RT5677_I2S_BP_MASK (0x1 << 7)
1111 #define RT5677_I2S_BP_SFT 7
1112 #define RT5677_I2S_BP_NOR (0x0 << 7)
1113 #define RT5677_I2S_BP_INV (0x1 << 7)
1114 #define RT5677_I2S_DL_MASK (0x3 << 2)
1115 #define RT5677_I2S_DL_SFT 2
1116 #define RT5677_I2S_DL_16 (0x0 << 2)
1117 #define RT5677_I2S_DL_20 (0x1 << 2)
1118 #define RT5677_I2S_DL_24 (0x2 << 2)
1119 #define RT5677_I2S_DL_8 (0x3 << 2)
1120 #define RT5677_I2S_DF_MASK (0x3 << 0)
1121 #define RT5677_I2S_DF_SFT 0
1122 #define RT5677_I2S_DF_I2S (0x0 << 0)
1123 #define RT5677_I2S_DF_LEFT (0x1 << 0)
1124 #define RT5677_I2S_DF_PCM_A (0x2 << 0)
1125 #define RT5677_I2S_DF_PCM_B (0x3 << 0)
1126
1127 /* Clock Tree Control 1 (0x73) */
1128 #define RT5677_I2S_PD1_MASK (0x7 << 12)
1129 #define RT5677_I2S_PD1_SFT 12
1130 #define RT5677_I2S_PD1_1 (0x0 << 12)
1131 #define RT5677_I2S_PD1_2 (0x1 << 12)
1132 #define RT5677_I2S_PD1_3 (0x2 << 12)
1133 #define RT5677_I2S_PD1_4 (0x3 << 12)
1134 #define RT5677_I2S_PD1_6 (0x4 << 12)
1135 #define RT5677_I2S_PD1_8 (0x5 << 12)
1136 #define RT5677_I2S_PD1_12 (0x6 << 12)
1137 #define RT5677_I2S_PD1_16 (0x7 << 12)
1138 #define RT5677_I2S_BCLK_MS2_MASK (0x1 << 11)
1139 #define RT5677_I2S_BCLK_MS2_SFT 11
1140 #define RT5677_I2S_BCLK_MS2_32 (0x0 << 11)
1141 #define RT5677_I2S_BCLK_MS2_64 (0x1 << 11)
1142 #define RT5677_I2S_PD2_MASK (0x7 << 8)
1143 #define RT5677_I2S_PD2_SFT 8
1144 #define RT5677_I2S_PD2_1 (0x0 << 8)
1145 #define RT5677_I2S_PD2_2 (0x1 << 8)
1146 #define RT5677_I2S_PD2_3 (0x2 << 8)
1147 #define RT5677_I2S_PD2_4 (0x3 << 8)
1148 #define RT5677_I2S_PD2_6 (0x4 << 8)
1149 #define RT5677_I2S_PD2_8 (0x5 << 8)
1150 #define RT5677_I2S_PD2_12 (0x6 << 8)
1151 #define RT5677_I2S_PD2_16 (0x7 << 8)
1152 #define RT5677_I2S_BCLK_MS3_MASK (0x1 << 7)
1153 #define RT5677_I2S_BCLK_MS3_SFT 7
1154 #define RT5677_I2S_BCLK_MS3_32 (0x0 << 7)
1155 #define RT5677_I2S_BCLK_MS3_64 (0x1 << 7)
1156 #define RT5677_I2S_PD3_MASK (0x7 << 4)
1157 #define RT5677_I2S_PD3_SFT 4
1158 #define RT5677_I2S_PD3_1 (0x0 << 4)
1159 #define RT5677_I2S_PD3_2 (0x1 << 4)
1160 #define RT5677_I2S_PD3_3 (0x2 << 4)
1161 #define RT5677_I2S_PD3_4 (0x3 << 4)
1162 #define RT5677_I2S_PD3_6 (0x4 << 4)
1163 #define RT5677_I2S_PD3_8 (0x5 << 4)
1164 #define RT5677_I2S_PD3_12 (0x6 << 4)
1165 #define RT5677_I2S_PD3_16 (0x7 << 4)
1166 #define RT5677_I2S_BCLK_MS4_MASK (0x1 << 3)
1167 #define RT5677_I2S_BCLK_MS4_SFT 3
1168 #define RT5677_I2S_BCLK_MS4_32 (0x0 << 3)
1169 #define RT5677_I2S_BCLK_MS4_64 (0x1 << 3)
1170 #define RT5677_I2S_PD4_MASK (0x7 << 0)
1171 #define RT5677_I2S_PD4_SFT 0
1172 #define RT5677_I2S_PD4_1 (0x0 << 0)
1173 #define RT5677_I2S_PD4_2 (0x1 << 0)
1174 #define RT5677_I2S_PD4_3 (0x2 << 0)
1175 #define RT5677_I2S_PD4_4 (0x3 << 0)
1176 #define RT5677_I2S_PD4_6 (0x4 << 0)
1177 #define RT5677_I2S_PD4_8 (0x5 << 0)
1178 #define RT5677_I2S_PD4_12 (0x6 << 0)
1179 #define RT5677_I2S_PD4_16 (0x7 << 0)
1180
1181 /* Clock Tree Control 2 (0x74) */
1182 #define RT5677_I2S_PD5_MASK (0x7 << 12)
1183 #define RT5677_I2S_PD5_SFT 12
1184 #define RT5677_I2S_PD5_1 (0x0 << 12)
1185 #define RT5677_I2S_PD5_2 (0x1 << 12)
1186 #define RT5677_I2S_PD5_3 (0x2 << 12)
1187 #define RT5677_I2S_PD5_4 (0x3 << 12)
1188 #define RT5677_I2S_PD5_6 (0x4 << 12)
1189 #define RT5677_I2S_PD5_8 (0x5 << 12)
1190 #define RT5677_I2S_PD5_12 (0x6 << 12)
1191 #define RT5677_I2S_PD5_16 (0x7 << 12)
1192 #define RT5677_I2S_PD6_MASK (0x7 << 8)
1193 #define RT5677_I2S_PD6_SFT 8
1194 #define RT5677_I2S_PD6_1 (0x0 << 8)
1195 #define RT5677_I2S_PD6_2 (0x1 << 8)
1196 #define RT5677_I2S_PD6_3 (0x2 << 8)
1197 #define RT5677_I2S_PD6_4 (0x3 << 8)
1198 #define RT5677_I2S_PD6_6 (0x4 << 8)
1199 #define RT5677_I2S_PD6_8 (0x5 << 8)
1200 #define RT5677_I2S_PD6_12 (0x6 << 8)
1201 #define RT5677_I2S_PD6_16 (0x7 << 8)
1202 #define RT5677_I2S_PD7_MASK (0x7 << 4)
1203 #define RT5677_I2S_PD7_SFT 4
1204 #define RT5677_I2S_PD7_1 (0x0 << 4)
1205 #define RT5677_I2S_PD7_2 (0x1 << 4)
1206 #define RT5677_I2S_PD7_3 (0x2 << 4)
1207 #define RT5677_I2S_PD7_4 (0x3 << 4)
1208 #define RT5677_I2S_PD7_6 (0x4 << 4)
1209 #define RT5677_I2S_PD7_8 (0x5 << 4)
1210 #define RT5677_I2S_PD7_12 (0x6 << 4)
1211 #define RT5677_I2S_PD7_16 (0x7 << 4)
1212 #define RT5677_I2S_PD8_MASK (0x7 << 0)
1213 #define RT5677_I2S_PD8_SFT 0
1214 #define RT5677_I2S_PD8_1 (0x0 << 0)
1215 #define RT5677_I2S_PD8_2 (0x1 << 0)
1216 #define RT5677_I2S_PD8_3 (0x2 << 0)
1217 #define RT5677_I2S_PD8_4 (0x3 << 0)
1218 #define RT5677_I2S_PD8_6 (0x4 << 0)
1219 #define RT5677_I2S_PD8_8 (0x5 << 0)
1220 #define RT5677_I2S_PD8_12 (0x6 << 0)
1221 #define RT5677_I2S_PD8_16 (0x7 << 0)
1222
1223 /* Clock Tree Control 3 (0x75) */
1224 #define RT5677_DSP_ASRC_O_MASK (0x3 << 6)
1225 #define RT5677_DSP_ASRC_O_SFT 6
1226 #define RT5677_DSP_ASRC_O_1_0 (0x0 << 6)
1227 #define RT5677_DSP_ASRC_O_1_5 (0x1 << 6)
1228 #define RT5677_DSP_ASRC_O_2_0 (0x2 << 6)
1229 #define RT5677_DSP_ASRC_O_3_0 (0x3 << 6)
1230 #define RT5677_DSP_ASRC_I_MASK (0x3 << 4)
1231 #define RT5677_DSP_ASRC_I_SFT 4
1232 #define RT5677_DSP_ASRC_I_1_0 (0x0 << 4)
1233 #define RT5677_DSP_ASRC_I_1_5 (0x1 << 4)
1234 #define RT5677_DSP_ASRC_I_2_0 (0x2 << 4)
1235 #define RT5677_DSP_ASRC_I_3_0 (0x3 << 4)
1236 #define RT5677_DSP_BUS_PD_MASK (0x7 << 0)
1237 #define RT5677_DSP_BUS_PD_SFT 0
1238 #define RT5677_DSP_BUS_PD_1 (0x0 << 0)
1239 #define RT5677_DSP_BUS_PD_2 (0x1 << 0)
1240 #define RT5677_DSP_BUS_PD_3 (0x2 << 0)
1241 #define RT5677_DSP_BUS_PD_4 (0x3 << 0)
1242 #define RT5677_DSP_BUS_PD_6 (0x4 << 0)
1243 #define RT5677_DSP_BUS_PD_8 (0x5 << 0)
1244 #define RT5677_DSP_BUS_PD_12 (0x6 << 0)
1245 #define RT5677_DSP_BUS_PD_16 (0x7 << 0)
1246
1247 #define RT5677_PLL_INP_MAX 40000000
1248 #define RT5677_PLL_INP_MIN 2048000
1249 /* PLL M/N/K Code Control 1 (0x7a 0x7c) */
1250 #define RT5677_PLL_N_MAX 0x1ff
1251 #define RT5677_PLL_N_MASK (RT5677_PLL_N_MAX << 7)
1252 #define RT5677_PLL_N_SFT 7
1253 #define RT5677_PLL_K_BP (0x1 << 5)
1254 #define RT5677_PLL_K_BP_SFT 5
1255 #define RT5677_PLL_K_MAX 0x1f
1256 #define RT5677_PLL_K_MASK (RT5677_PLL_K_MAX)
1257 #define RT5677_PLL_K_SFT 0
1258
1259 /* PLL M/N/K Code Control 2 (0x7b 0x7d) */
1260 #define RT5677_PLL_M_MAX 0xf
1261 #define RT5677_PLL_M_MASK (RT5677_PLL_M_MAX << 12)
1262 #define RT5677_PLL_M_SFT 12
1263 #define RT5677_PLL_M_BP (0x1 << 11)
1264 #define RT5677_PLL_M_BP_SFT 11
1265
1266 /* Global Clock Control 1 (0x80) */
1267 #define RT5677_SCLK_SRC_MASK (0x3 << 14)
1268 #define RT5677_SCLK_SRC_SFT 14
1269 #define RT5677_SCLK_SRC_MCLK (0x0 << 14)
1270 #define RT5677_SCLK_SRC_PLL1 (0x1 << 14)
1271 #define RT5677_SCLK_SRC_RCCLK (0x2 << 14) /* 25MHz */
1272 #define RT5677_SCLK_SRC_SLIM (0x3 << 14)
1273 #define RT5677_PLL1_SRC_MASK (0x7 << 11)
1274 #define RT5677_PLL1_SRC_SFT 11
1275 #define RT5677_PLL1_SRC_MCLK (0x0 << 11)
1276 #define RT5677_PLL1_SRC_BCLK1 (0x1 << 11)
1277 #define RT5677_PLL1_SRC_BCLK2 (0x2 << 11)
1278 #define RT5677_PLL1_SRC_BCLK3 (0x3 << 11)
1279 #define RT5677_PLL1_SRC_BCLK4 (0x4 << 11)
1280 #define RT5677_PLL1_SRC_RCCLK (0x5 << 11)
1281 #define RT5677_PLL1_SRC_SLIM (0x6 << 11)
1282 #define RT5677_MCLK_SRC_MASK (0x1 << 10)
1283 #define RT5677_MCLK_SRC_SFT 10
1284 #define RT5677_MCLK1_SRC (0x0 << 10)
1285 #define RT5677_MCLK2_SRC (0x1 << 10)
1286 #define RT5677_PLL1_PD_MASK (0x1 << 8)
1287 #define RT5677_PLL1_PD_SFT 8
1288 #define RT5677_PLL1_PD_1 (0x0 << 8)
1289 #define RT5677_PLL1_PD_2 (0x1 << 8)
1290 #define RT5671_DAC_OSR_MASK (0x3 << 6)
1291 #define RT5671_DAC_OSR_SFT 6
1292 #define RT5671_DAC_OSR_128 (0x0 << 6)
1293 #define RT5671_DAC_OSR_64 (0x1 << 6)
1294 #define RT5671_DAC_OSR_32 (0x2 << 6)
1295 #define RT5671_ADC_OSR_MASK (0x3 << 4)
1296 #define RT5671_ADC_OSR_SFT 4
1297 #define RT5671_ADC_OSR_128 (0x0 << 4)
1298 #define RT5671_ADC_OSR_64 (0x1 << 4)
1299 #define RT5671_ADC_OSR_32 (0x2 << 4)
1300
1301 /* Global Clock Control 2 (0x81) */
1302 #define RT5677_PLL2_PR_SRC_MASK (0x1 << 15)
1303 #define RT5677_PLL2_PR_SRC_SFT 15
1304 #define RT5677_PLL2_PR_SRC_MCLK1 (0x0 << 15)
1305 #define RT5677_PLL2_PR_SRC_MCLK2 (0x1 << 15)
1306 #define RT5677_PLL2_SRC_MASK (0x7 << 12)
1307 #define RT5677_PLL2_SRC_SFT 12
1308 #define RT5677_PLL2_SRC_MCLK (0x0 << 12)
1309 #define RT5677_PLL2_SRC_BCLK1 (0x1 << 12)
1310 #define RT5677_PLL2_SRC_BCLK2 (0x2 << 12)
1311 #define RT5677_PLL2_SRC_BCLK3 (0x3 << 12)
1312 #define RT5677_PLL2_SRC_BCLK4 (0x4 << 12)
1313 #define RT5677_PLL2_SRC_RCCLK (0x5 << 12)
1314 #define RT5677_PLL2_SRC_SLIM (0x6 << 12)
1315 #define RT5671_DSP_ASRC_O_SRC (0x3 << 10)
1316 #define RT5671_DSP_ASRC_O_SRC_SFT 10
1317 #define RT5671_DSP_ASRC_O_MCLK (0x0 << 10)
1318 #define RT5671_DSP_ASRC_O_PLL1 (0x1 << 10)
1319 #define RT5671_DSP_ASRC_O_SLIM (0x2 << 10)
1320 #define RT5671_DSP_ASRC_O_RCCLK (0x3 << 10)
1321 #define RT5671_DSP_ASRC_I_SRC (0x3 << 8)
1322 #define RT5671_DSP_ASRC_I_SRC_SFT 8
1323 #define RT5671_DSP_ASRC_I_MCLK (0x0 << 8)
1324 #define RT5671_DSP_ASRC_I_PLL1 (0x1 << 8)
1325 #define RT5671_DSP_ASRC_I_SLIM (0x2 << 8)
1326 #define RT5671_DSP_ASRC_I_RCCLK (0x3 << 8)
1327 #define RT5677_DSP_CLK_SRC_MASK (0x1 << 7)
1328 #define RT5677_DSP_CLK_SRC_SFT 7
1329 #define RT5677_DSP_CLK_SRC_PLL2 (0x0 << 7)
1330 #define RT5677_DSP_CLK_SRC_BYPASS (0x1 << 7)
1331
1332 /* VAD Function Control 4 (0x9f) */
1333 #define RT5677_VAD_SRC_MASK (0x7 << 8)
1334 #define RT5677_VAD_SRC_SFT 8
1335
1336 /* DSP InBound Control (0xa3) */
1337 #define RT5677_IB01_SRC_MASK (0x7 << 12)
1338 #define RT5677_IB01_SRC_SFT 12
1339 #define RT5677_IB23_SRC_MASK (0x7 << 8)
1340 #define RT5677_IB23_SRC_SFT 8
1341 #define RT5677_IB45_SRC_MASK (0x7 << 4)
1342 #define RT5677_IB45_SRC_SFT 4
1343 #define RT5677_IB6_SRC_MASK (0x7 << 0)
1344 #define RT5677_IB6_SRC_SFT 0
1345
1346 /* DSP InBound Control (0xa4) */
1347 #define RT5677_IB7_SRC_MASK (0x7 << 12)
1348 #define RT5677_IB7_SRC_SFT 12
1349 #define RT5677_IB8_SRC_MASK (0x7 << 8)
1350 #define RT5677_IB8_SRC_SFT 8
1351 #define RT5677_IB9_SRC_MASK (0x7 << 4)
1352 #define RT5677_IB9_SRC_SFT 4
1353
1354 /* DSP In/OutBound Control (0xa5) */
1355 #define RT5677_SEL_SRC_OB23 (0x1 << 4)
1356 #define RT5677_SEL_SRC_OB23_SFT 4
1357 #define RT5677_SEL_SRC_OB01 (0x1 << 3)
1358 #define RT5677_SEL_SRC_OB01_SFT 3
1359 #define RT5677_SEL_SRC_IB45 (0x1 << 2)
1360 #define RT5677_SEL_SRC_IB45_SFT 2
1361 #define RT5677_SEL_SRC_IB23 (0x1 << 1)
1362 #define RT5677_SEL_SRC_IB23_SFT 1
1363 #define RT5677_SEL_SRC_IB01 (0x1 << 0)
1364 #define RT5677_SEL_SRC_IB01_SFT 0
1365
1366 /* Virtual DSP Mixer Control (0xf7 0xf8 0xf9) */
1367 #define RT5677_DSP_IB_01_H (0x1 << 15)
1368 #define RT5677_DSP_IB_01_H_SFT 15
1369 #define RT5677_DSP_IB_23_H (0x1 << 14)
1370 #define RT5677_DSP_IB_23_H_SFT 14
1371 #define RT5677_DSP_IB_45_H (0x1 << 13)
1372 #define RT5677_DSP_IB_45_H_SFT 13
1373 #define RT5677_DSP_IB_6_H (0x1 << 12)
1374 #define RT5677_DSP_IB_6_H_SFT 12
1375 #define RT5677_DSP_IB_7_H (0x1 << 11)
1376 #define RT5677_DSP_IB_7_H_SFT 11
1377 #define RT5677_DSP_IB_8_H (0x1 << 10)
1378 #define RT5677_DSP_IB_8_H_SFT 10
1379 #define RT5677_DSP_IB_9_H (0x1 << 9)
1380 #define RT5677_DSP_IB_9_H_SFT 9
1381 #define RT5677_DSP_IB_01_L (0x1 << 7)
1382 #define RT5677_DSP_IB_01_L_SFT 7
1383 #define RT5677_DSP_IB_23_L (0x1 << 6)
1384 #define RT5677_DSP_IB_23_L_SFT 6
1385 #define RT5677_DSP_IB_45_L (0x1 << 5)
1386 #define RT5677_DSP_IB_45_L_SFT 5
1387 #define RT5677_DSP_IB_6_L (0x1 << 4)
1388 #define RT5677_DSP_IB_6_L_SFT 4
1389 #define RT5677_DSP_IB_7_L (0x1 << 3)
1390 #define RT5677_DSP_IB_7_L_SFT 3
1391 #define RT5677_DSP_IB_8_L (0x1 << 2)
1392 #define RT5677_DSP_IB_8_L_SFT 2
1393 #define RT5677_DSP_IB_9_L (0x1 << 1)
1394 #define RT5677_DSP_IB_9_L_SFT 1
1395
1396 /* Debug String Length */
1397 #define RT5677_REG_DISP_LEN 23
1398
1399 #define RT5677_NO_JACK BIT(0)
1400 #define RT5677_HEADSET_DET BIT(1)
1401 #define RT5677_HEADPHO_DET BIT(2)
1402
1403 /* System Clock Source */
1404 enum {
1405 RT5677_SCLK_S_MCLK,
1406 RT5677_SCLK_S_PLL1,
1407 RT5677_SCLK_S_RCCLK,
1408 };
1409
1410 /* PLL1 Source */
1411 enum {
1412 RT5677_PLL1_S_MCLK,
1413 RT5677_PLL1_S_BCLK1,
1414 RT5677_PLL1_S_BCLK2,
1415 RT5677_PLL1_S_BCLK3,
1416 RT5677_PLL1_S_BCLK4,
1417 };
1418
1419 enum {
1420 RT5677_AIF1,
1421 RT5677_AIF2,
1422 RT5677_AIF3,
1423 RT5677_AIF4,
1424 RT5677_AIF5,
1425 RT5677_AIFS,
1426 };
1427
1428 struct rt5677_pll_code {
1429 bool m_bp; /* Indicates bypass m code or not. */
1430 bool k_bp; /* Indicates bypass k code or not. */
1431 int m_code;
1432 int n_code;
1433 int k_code;
1434 };
1435
1436 struct rt5677_priv {
1437 struct snd_soc_codec *codec;
1438 struct rt5677_platform_data pdata;
1439 struct regmap *regmap;
1440
1441 int sysclk;
1442 int sysclk_src;
1443 int lrck[RT5677_AIFS];
1444 int bclk[RT5677_AIFS];
1445 int master[RT5677_AIFS];
1446 int pll_src;
1447 int pll_in;
1448 int pll_out;
1449 };
1450
1451 #endif /* __RT5677_H__ */
This page took 0.076692 seconds and 5 git commands to generate.