+
+ %<bitfield>'c print specified char iff bitfield is all ones
+ %<bitfield>`c print specified char iff bitfield is all zeroes
+ %<bitfield>?ab... select from array of values in big endian order
+
+ %L print as an iWMMXt N/M width field.
+ %Z print the Immediate of a WSHUFH instruction.
+ %l like 'A' except use byte offsets for 'B' & 'H'
+ versions.
+ %i print 5-bit immediate in bits 8,3..0
+ (print "32" when 0)
+ %r print register offset address for wldt/wstr instruction. */
+
+enum opcode_sentinel_enum
+{
+ SENTINEL_IWMMXT_START = 1,
+ SENTINEL_IWMMXT_END,
+ SENTINEL_GENERIC_START
+} opcode_sentinels;
+
+#define UNDEFINED_INSTRUCTION "\t\t; <UNDEFINED> instruction: %0-31x"
+#define UNPREDICTABLE_INSTRUCTION "\t; <UNPREDICTABLE>"
+
+/* Common coprocessor opcodes shared between Arm and Thumb-2. */
+
+static const struct opcode32 coprocessor_opcodes[] =
+{
+ /* XScale instructions. */
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e200010, 0x0fff0ff0,
+ "mia%c\tacc0, %0-3r, %12-15r"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e280010, 0x0fff0ff0,
+ "miaph%c\tacc0, %0-3r, %12-15r"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e2c0010, 0x0ffc0ff0, "mia%17'T%17`B%16'T%16`B%c\tacc0, %0-3r, %12-15r"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0c400000, 0x0ff00fff, "mar%c\tacc0, %12-15r, %16-19r"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0c500000, 0x0ff00fff, "mra%c\t%12-15r, %16-19r, acc0"},
+
+ /* Intel Wireless MMX technology instructions. */
+ {ARM_FEATURE_CORE_LOW (0), SENTINEL_IWMMXT_START, 0, "" },
+ {ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT),
+ 0x0e130130, 0x0f3f0fff, "tandc%22-23w%c\t%12-15r"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e400010, 0x0ff00f3f, "tbcst%6-7w%c\t%16-19g, %12-15r"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e130170, 0x0f3f0ff8, "textrc%22-23w%c\t%12-15r, #%0-2d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e100070, 0x0f300ff0, "textrm%3?su%22-23w%c\t%12-15r, %16-19g, #%0-2d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e600010, 0x0ff00f38, "tinsr%6-7w%c\t%16-19g, %12-15r, #%0-2d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e000110, 0x0ff00fff, "tmcr%c\t%16-19G, %12-15r"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0c400000, 0x0ff00ff0, "tmcrr%c\t%0-3g, %12-15r, %16-19r"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e2c0010, 0x0ffc0e10, "tmia%17?tb%16?tb%c\t%5-8g, %0-3r, %12-15r"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e200010, 0x0fff0e10, "tmia%c\t%5-8g, %0-3r, %12-15r"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e280010, 0x0fff0e10, "tmiaph%c\t%5-8g, %0-3r, %12-15r"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e100030, 0x0f300fff, "tmovmsk%22-23w%c\t%12-15r, %16-19g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e100110, 0x0ff00ff0, "tmrc%c\t%12-15r, %16-19G"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0c500000, 0x0ff00ff0, "tmrrc%c\t%12-15r, %16-19r, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e130150, 0x0f3f0fff, "torc%22-23w%c\t%12-15r"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e120190, 0x0f3f0fff, "torvsc%22-23w%c\t%12-15r"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e2001c0, 0x0f300fff, "wabs%22-23w%c\t%12-15g, %16-19g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e0001c0, 0x0f300fff, "wacc%22-23w%c\t%12-15g, %16-19g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e000180, 0x0f000ff0, "wadd%20-23w%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e2001a0, 0x0fb00ff0, "waddbhus%22?ml%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0ea001a0, 0x0ff00ff0, "waddsubhx%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e000020, 0x0f800ff0, "waligni%c\t%12-15g, %16-19g, %0-3g, #%20-22d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e800020, 0x0fc00ff0, "walignr%20-21d%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e200000, 0x0fe00ff0, "wand%20'n%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e800000, 0x0fa00ff0, "wavg2%22?hb%20'r%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e400000, 0x0fe00ff0, "wavg4%20'r%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e000060, 0x0f300ff0, "wcmpeq%22-23w%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e100060, 0x0f100ff0, "wcmpgt%21?su%22-23w%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0xfc500100, 0xfe500f00, "wldrd\t%12-15g, %r"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0xfc100100, 0xfe500f00, "wldrw\t%12-15G, %A"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0c100000, 0x0e100e00, "wldr%L%c\t%12-15g, %l"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e400100, 0x0fc00ff0, "wmac%21?su%20'z%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e800100, 0x0fc00ff0, "wmadd%21?su%20'x%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0ec00100, 0x0fd00ff0, "wmadd%21?sun%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e000160, 0x0f100ff0, "wmax%21?su%22-23w%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e000080, 0x0f100fe0, "wmerge%c\t%12-15g, %16-19g, %0-3g, #%21-23d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e0000a0, 0x0f800ff0, "wmia%21?tb%20?tb%22'n%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e800120, 0x0f800ff0,
+ "wmiaw%21?tb%20?tb%22'n%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e100160, 0x0f100ff0, "wmin%21?su%22-23w%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e000100, 0x0fc00ff0, "wmul%21?su%20?ml%23'r%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0ed00100, 0x0fd00ff0, "wmul%21?sumr%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0ee000c0, 0x0fe00ff0, "wmulwsm%20`r%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0ec000c0, 0x0fe00ff0, "wmulwum%20`r%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0eb000c0, 0x0ff00ff0, "wmulwl%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e8000a0, 0x0f800ff0,
+ "wqmia%21?tb%20?tb%22'n%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e100080, 0x0fd00ff0, "wqmulm%21'r%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0ec000e0, 0x0fd00ff0, "wqmulwm%21'r%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e000000, 0x0ff00ff0, "wor%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e000080, 0x0f000ff0, "wpack%20-23w%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0xfe300040, 0xff300ef0, "wror%22-23w\t%12-15g, %16-19g, #%i"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e300040, 0x0f300ff0, "wror%22-23w%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e300140, 0x0f300ff0, "wror%22-23wg%c\t%12-15g, %16-19g, %0-3G"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e000120, 0x0fa00ff0, "wsad%22?hb%20'z%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e0001e0, 0x0f000ff0, "wshufh%c\t%12-15g, %16-19g, #%Z"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0xfe100040, 0xff300ef0, "wsll%22-23w\t%12-15g, %16-19g, #%i"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e100040, 0x0f300ff0, "wsll%22-23w%8'g%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e100148, 0x0f300ffc, "wsll%22-23w%8'g%c\t%12-15g, %16-19g, %0-3G"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0xfe000040, 0xff300ef0, "wsra%22-23w\t%12-15g, %16-19g, #%i"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e000040, 0x0f300ff0, "wsra%22-23w%8'g%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e000148, 0x0f300ffc, "wsra%22-23w%8'g%c\t%12-15g, %16-19g, %0-3G"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0xfe200040, 0xff300ef0, "wsrl%22-23w\t%12-15g, %16-19g, #%i"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e200040, 0x0f300ff0, "wsrl%22-23w%8'g%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e200148, 0x0f300ffc, "wsrl%22-23w%8'g%c\t%12-15g, %16-19g, %0-3G"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0xfc400100, 0xfe500f00, "wstrd\t%12-15g, %r"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0xfc000100, 0xfe500f00, "wstrw\t%12-15G, %A"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0c000000, 0x0e100e00, "wstr%L%c\t%12-15g, %l"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e0001a0, 0x0f000ff0, "wsub%20-23w%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0ed001c0, 0x0ff00ff0, "wsubaddhx%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e1001c0, 0x0f300ff0, "wabsdiff%22-23w%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e0000c0, 0x0fd00fff, "wunpckeh%21?sub%c\t%12-15g, %16-19g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e4000c0, 0x0fd00fff, "wunpckeh%21?suh%c\t%12-15g, %16-19g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e8000c0, 0x0fd00fff, "wunpckeh%21?suw%c\t%12-15g, %16-19g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e0000e0, 0x0f100fff, "wunpckel%21?su%22-23w%c\t%12-15g, %16-19g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e1000c0, 0x0f300ff0, "wunpckih%22-23w%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e1000e0, 0x0f300ff0, "wunpckil%22-23w%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
+ 0x0e100000, 0x0ff00ff0, "wxor%c\t%12-15g, %16-19g, %0-3g"},
+ {ARM_FEATURE_CORE_LOW (0),
+ SENTINEL_IWMMXT_END, 0, "" },
+
+ /* Floating point coprocessor (FPA) instructions. */
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e000100, 0x0ff08f10, "adf%c%P%R\t%12-14f, %16-18f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e100100, 0x0ff08f10, "muf%c%P%R\t%12-14f, %16-18f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e200100, 0x0ff08f10, "suf%c%P%R\t%12-14f, %16-18f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e300100, 0x0ff08f10, "rsf%c%P%R\t%12-14f, %16-18f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e400100, 0x0ff08f10, "dvf%c%P%R\t%12-14f, %16-18f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e500100, 0x0ff08f10, "rdf%c%P%R\t%12-14f, %16-18f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e600100, 0x0ff08f10, "pow%c%P%R\t%12-14f, %16-18f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e700100, 0x0ff08f10, "rpw%c%P%R\t%12-14f, %16-18f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e800100, 0x0ff08f10, "rmf%c%P%R\t%12-14f, %16-18f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e900100, 0x0ff08f10, "fml%c%P%R\t%12-14f, %16-18f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0ea00100, 0x0ff08f10, "fdv%c%P%R\t%12-14f, %16-18f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0eb00100, 0x0ff08f10, "frd%c%P%R\t%12-14f, %16-18f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0ec00100, 0x0ff08f10, "pol%c%P%R\t%12-14f, %16-18f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e008100, 0x0ff08f10, "mvf%c%P%R\t%12-14f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e108100, 0x0ff08f10, "mnf%c%P%R\t%12-14f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e208100, 0x0ff08f10, "abs%c%P%R\t%12-14f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e308100, 0x0ff08f10, "rnd%c%P%R\t%12-14f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e408100, 0x0ff08f10, "sqt%c%P%R\t%12-14f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e508100, 0x0ff08f10, "log%c%P%R\t%12-14f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e608100, 0x0ff08f10, "lgn%c%P%R\t%12-14f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e708100, 0x0ff08f10, "exp%c%P%R\t%12-14f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e808100, 0x0ff08f10, "sin%c%P%R\t%12-14f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e908100, 0x0ff08f10, "cos%c%P%R\t%12-14f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0ea08100, 0x0ff08f10, "tan%c%P%R\t%12-14f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0eb08100, 0x0ff08f10, "asn%c%P%R\t%12-14f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0ec08100, 0x0ff08f10, "acs%c%P%R\t%12-14f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0ed08100, 0x0ff08f10, "atn%c%P%R\t%12-14f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0ee08100, 0x0ff08f10, "urd%c%P%R\t%12-14f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0ef08100, 0x0ff08f10, "nrm%c%P%R\t%12-14f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e000110, 0x0ff00f1f, "flt%c%P%R\t%16-18f, %12-15r"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e100110, 0x0fff0f98, "fix%c%R\t%12-15r, %0-2f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e200110, 0x0fff0fff, "wfs%c\t%12-15r"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e300110, 0x0fff0fff, "rfs%c\t%12-15r"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e400110, 0x0fff0fff, "wfc%c\t%12-15r"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e500110, 0x0fff0fff, "rfc%c\t%12-15r"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0e90f110, 0x0ff8fff0, "cmf%c\t%16-18f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0eb0f110, 0x0ff8fff0, "cnf%c\t%16-18f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0ed0f110, 0x0ff8fff0, "cmfe%c\t%16-18f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0ef0f110, 0x0ff8fff0, "cnfe%c\t%16-18f, %0-3f"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0c000100, 0x0e100f00, "stf%c%Q\t%12-14f, %A"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V1),
+ 0x0c100100, 0x0e100f00, "ldf%c%Q\t%12-14f, %A"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V2),
+ 0x0c000200, 0x0e100f00, "sfm%c\t%12-14f, %F, %A"},
+ {ARM_FEATURE_COPROC (FPU_FPA_EXT_V2),
+ 0x0c100200, 0x0e100f00, "lfm%c\t%12-14f, %F, %A"},
+
+ /* ARMv8-M Mainline Security Extensions instructions. */
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8M_MAIN),
+ 0xec300a00, 0xfff0ffff, "vlldm\t%16-19r"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8M_MAIN),
+ 0xec200a00, 0xfff0ffff, "vlstm\t%16-19r"},
+
+ /* Register load/store. */
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1),
+ 0x0d2d0b00, 0x0fbf0f01, "vpush%c\t%B"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1),
+ 0x0d200b00, 0x0fb00f01, "vstmdb%c\t%16-19r!, %B"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1),
+ 0x0d300b00, 0x0fb00f01, "vldmdb%c\t%16-19r!, %B"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1),
+ 0x0c800b00, 0x0f900f01, "vstmia%c\t%16-19r%21'!, %B"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1),
+ 0x0cbd0b00, 0x0fbf0f01, "vpop%c\t%B"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1),
+ 0x0c900b00, 0x0f900f01, "vldmia%c\t%16-19r%21'!, %B"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1),
+ 0x0d000b00, 0x0f300f00, "vstr%c\t%12-15,22D, %A"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1),
+ 0x0d100b00, 0x0f300f00, "vldr%c\t%12-15,22D, %A"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0d2d0a00, 0x0fbf0f00, "vpush%c\t%y3"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0d200a00, 0x0fb00f00, "vstmdb%c\t%16-19r!, %y3"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0d300a00, 0x0fb00f00, "vldmdb%c\t%16-19r!, %y3"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0c800a00, 0x0f900f00, "vstmia%c\t%16-19r%21'!, %y3"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0cbd0a00, 0x0fbf0f00, "vpop%c\t%y3"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0c900a00, 0x0f900f00, "vldmia%c\t%16-19r%21'!, %y3"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0d000a00, 0x0f300f00, "vstr%c\t%y1, %A"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0d100a00, 0x0f300f00, "vldr%c\t%y1, %A"},
+
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0d200b01, 0x0fb00f01, "fstmdbx%c\t%16-19r!, %z3\t;@ Deprecated"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0d300b01, 0x0fb00f01, "fldmdbx%c\t%16-19r!, %z3\t;@ Deprecated"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0c800b01, 0x0f900f01, "fstmiax%c\t%16-19r%21'!, %z3\t;@ Deprecated"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0c900b01, 0x0f900f01, "fldmiax%c\t%16-19r%21'!, %z3\t;@ Deprecated"},
+
+ /* Data transfer between ARM and NEON registers. */
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0x0e800b10, 0x0ff00f70, "vdup%c.32\t%16-19,7D, %12-15r"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0x0e800b30, 0x0ff00f70, "vdup%c.16\t%16-19,7D, %12-15r"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0x0ea00b10, 0x0ff00f70, "vdup%c.32\t%16-19,7Q, %12-15r"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0x0ea00b30, 0x0ff00f70, "vdup%c.16\t%16-19,7Q, %12-15r"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0x0ec00b10, 0x0ff00f70, "vdup%c.8\t%16-19,7D, %12-15r"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0x0ee00b10, 0x0ff00f70, "vdup%c.8\t%16-19,7Q, %12-15r"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0x0c400b10, 0x0ff00fd0, "vmov%c\t%0-3,5D, %12-15r, %16-19r"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0x0c500b10, 0x0ff00fd0, "vmov%c\t%12-15r, %16-19r, %0-3,5D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0x0e000b10, 0x0fd00f70, "vmov%c.32\t%16-19,7D[%21d], %12-15r"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0x0e100b10, 0x0f500f70, "vmov%c.32\t%12-15r, %16-19,7D[%21d]"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0x0e000b30, 0x0fd00f30, "vmov%c.16\t%16-19,7D[%6,21d], %12-15r"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0x0e100b30, 0x0f500f30, "vmov%c.%23?us16\t%12-15r, %16-19,7D[%6,21d]"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0x0e400b10, 0x0fd00f10, "vmov%c.8\t%16-19,7D[%5,6,21d], %12-15r"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0x0e500b10, 0x0f500f10, "vmov%c.%23?us8\t%12-15r, %16-19,7D[%5,6,21d]"},
+ /* Half-precision conversion instructions. */
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8),
+ 0x0eb20b40, 0x0fbf0f50, "vcvt%7?tb%c.f64.f16\t%z1, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8),
+ 0x0eb30b40, 0x0fbf0f50, "vcvt%7?tb%c.f16.f64\t%y1, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_FP16),
+ 0x0eb20a40, 0x0fbf0f50, "vcvt%7?tb%c.f32.f16\t%y1, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_FP16),
+ 0x0eb30a40, 0x0fbf0f50, "vcvt%7?tb%c.f16.f32\t%y1, %y0"},
+
+ /* Floating point coprocessor (VFP) instructions. */
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0ee00a10, 0x0fff0fff, "vmsr%c\tfpsid, %12-15r"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0ee10a10, 0x0fff0fff, "vmsr%c\tfpscr, %12-15r"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0ee60a10, 0x0fff0fff, "vmsr%c\tmvfr1, %12-15r"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0ee70a10, 0x0fff0fff, "vmsr%c\tmvfr0, %12-15r"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0ee80a10, 0x0fff0fff, "vmsr%c\tfpexc, %12-15r"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0ee90a10, 0x0fff0fff, "vmsr%c\tfpinst, %12-15r\t@ Impl def"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0eea0a10, 0x0fff0fff, "vmsr%c\tfpinst2, %12-15r\t@ Impl def"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0ef00a10, 0x0fff0fff, "vmrs%c\t%12-15r, fpsid"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0ef1fa10, 0x0fffffff, "vmrs%c\tAPSR_nzcv, fpscr"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0ef10a10, 0x0fff0fff, "vmrs%c\t%12-15r, fpscr"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0ef60a10, 0x0fff0fff, "vmrs%c\t%12-15r, mvfr1"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0ef70a10, 0x0fff0fff, "vmrs%c\t%12-15r, mvfr0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0ef80a10, 0x0fff0fff, "vmrs%c\t%12-15r, fpexc"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0ef90a10, 0x0fff0fff, "vmrs%c\t%12-15r, fpinst\t@ Impl def"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0efa0a10, 0x0fff0fff, "vmrs%c\t%12-15r, fpinst2\t@ Impl def"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1),
+ 0x0e000b10, 0x0fd00fff, "vmov%c.32\t%z2[%21d], %12-15r"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1),
+ 0x0e100b10, 0x0fd00fff, "vmov%c.32\t%12-15r, %z2[%21d]"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0ee00a10, 0x0ff00fff, "vmsr%c\t<impl def %16-19x>, %12-15r"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0ef00a10, 0x0ff00fff, "vmrs%c\t%12-15r, <impl def %16-19x>"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0e000a10, 0x0ff00f7f, "vmov%c\t%y2, %12-15r"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0e100a10, 0x0ff00f7f, "vmov%c\t%12-15r, %y2"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0eb50a40, 0x0fbf0f70, "vcmp%7'e%c.f32\t%y1, #0.0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1),
+ 0x0eb50b40, 0x0fbf0f70, "vcmp%7'e%c.f64\t%z1, #0.0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0eb00a40, 0x0fbf0fd0, "vmov%c.f32\t%y1, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0eb00ac0, 0x0fbf0fd0, "vabs%c.f32\t%y1, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1),
+ 0x0eb00b40, 0x0fbf0fd0, "vmov%c.f64\t%z1, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1),
+ 0x0eb00bc0, 0x0fbf0fd0, "vabs%c.f64\t%z1, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0eb10a40, 0x0fbf0fd0, "vneg%c.f32\t%y1, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0eb10ac0, 0x0fbf0fd0, "vsqrt%c.f32\t%y1, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1),
+ 0x0eb10b40, 0x0fbf0fd0, "vneg%c.f64\t%z1, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1),
+ 0x0eb10bc0, 0x0fbf0fd0, "vsqrt%c.f64\t%z1, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1),
+ 0x0eb70ac0, 0x0fbf0fd0, "vcvt%c.f64.f32\t%z1, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1),
+ 0x0eb70bc0, 0x0fbf0fd0, "vcvt%c.f32.f64\t%y1, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0eb80a40, 0x0fbf0f50, "vcvt%c.f32.%7?su32\t%y1, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1),
+ 0x0eb80b40, 0x0fbf0f50, "vcvt%c.f64.%7?su32\t%z1, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0eb40a40, 0x0fbf0f50, "vcmp%7'e%c.f32\t%y1, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1),
+ 0x0eb40b40, 0x0fbf0f50, "vcmp%7'e%c.f64\t%z1, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V3xD),
+ 0x0eba0a40, 0x0fbe0f50, "vcvt%c.f32.%16?us%7?31%7?26\t%y1, %y1, #%5,0-3k"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V3),
+ 0x0eba0b40, 0x0fbe0f50, "vcvt%c.f64.%16?us%7?31%7?26\t%z1, %z1, #%5,0-3k"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0ebc0a40, 0x0fbe0f50, "vcvt%7`r%c.%16?su32.f32\t%y1, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1),
+ 0x0ebc0b40, 0x0fbe0f50, "vcvt%7`r%c.%16?su32.f64\t%y1, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V3xD),
+ 0x0ebe0a40, 0x0fbe0f50, "vcvt%c.%16?us%7?31%7?26.f32\t%y1, %y1, #%5,0-3k"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V3),
+ 0x0ebe0b40, 0x0fbe0f50, "vcvt%c.%16?us%7?31%7?26.f64\t%z1, %z1, #%5,0-3k"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1),
+ 0x0c500b10, 0x0fb00ff0, "vmov%c\t%12-15r, %16-19r, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V3xD),
+ 0x0eb00a00, 0x0fb00ff0, "vmov%c.f32\t%y1, #%0-3,16-19E"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V3),
+ 0x0eb00b00, 0x0fb00ff0, "vmov%c.f64\t%z1, #%0-3,16-19E"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V2),
+ 0x0c400a10, 0x0ff00fd0, "vmov%c\t%y4, %12-15r, %16-19r"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V2),
+ 0x0c400b10, 0x0ff00fd0, "vmov%c\t%z0, %12-15r, %16-19r"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V2),
+ 0x0c500a10, 0x0ff00fd0, "vmov%c\t%12-15r, %16-19r, %y4"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0e000a00, 0x0fb00f50, "vmla%c.f32\t%y1, %y2, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0e000a40, 0x0fb00f50, "vmls%c.f32\t%y1, %y2, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1),
+ 0x0e000b00, 0x0fb00f50, "vmla%c.f64\t%z1, %z2, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1),
+ 0x0e000b40, 0x0fb00f50, "vmls%c.f64\t%z1, %z2, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0e100a00, 0x0fb00f50, "vnmls%c.f32\t%y1, %y2, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0e100a40, 0x0fb00f50, "vnmla%c.f32\t%y1, %y2, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1),
+ 0x0e100b00, 0x0fb00f50, "vnmls%c.f64\t%z1, %z2, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1),
+ 0x0e100b40, 0x0fb00f50, "vnmla%c.f64\t%z1, %z2, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0e200a00, 0x0fb00f50, "vmul%c.f32\t%y1, %y2, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0e200a40, 0x0fb00f50, "vnmul%c.f32\t%y1, %y2, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1),
+ 0x0e200b00, 0x0fb00f50, "vmul%c.f64\t%z1, %z2, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1),
+ 0x0e200b40, 0x0fb00f50, "vnmul%c.f64\t%z1, %z2, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0e300a00, 0x0fb00f50, "vadd%c.f32\t%y1, %y2, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0e300a40, 0x0fb00f50, "vsub%c.f32\t%y1, %y2, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1),
+ 0x0e300b00, 0x0fb00f50, "vadd%c.f64\t%z1, %z2, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1),
+ 0x0e300b40, 0x0fb00f50, "vsub%c.f64\t%z1, %z2, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD),
+ 0x0e800a00, 0x0fb00f50, "vdiv%c.f32\t%y1, %y2, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_V1),
+ 0x0e800b00, 0x0fb00f50, "vdiv%c.f64\t%z1, %z2, %z0"},
+
+ /* Cirrus coprocessor instructions. */
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0d100400, 0x0f500f00, "cfldrs%c\tmvf%12-15d, %A"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0c100400, 0x0f500f00, "cfldrs%c\tmvf%12-15d, %A"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0d500400, 0x0f500f00, "cfldrd%c\tmvd%12-15d, %A"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0c500400, 0x0f500f00, "cfldrd%c\tmvd%12-15d, %A"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0d100500, 0x0f500f00, "cfldr32%c\tmvfx%12-15d, %A"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0c100500, 0x0f500f00, "cfldr32%c\tmvfx%12-15d, %A"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0d500500, 0x0f500f00, "cfldr64%c\tmvdx%12-15d, %A"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0c500500, 0x0f500f00, "cfldr64%c\tmvdx%12-15d, %A"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0d000400, 0x0f500f00, "cfstrs%c\tmvf%12-15d, %A"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0c000400, 0x0f500f00, "cfstrs%c\tmvf%12-15d, %A"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0d400400, 0x0f500f00, "cfstrd%c\tmvd%12-15d, %A"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0c400400, 0x0f500f00, "cfstrd%c\tmvd%12-15d, %A"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0d000500, 0x0f500f00, "cfstr32%c\tmvfx%12-15d, %A"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0c000500, 0x0f500f00, "cfstr32%c\tmvfx%12-15d, %A"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0d400500, 0x0f500f00, "cfstr64%c\tmvdx%12-15d, %A"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0c400500, 0x0f500f00, "cfstr64%c\tmvdx%12-15d, %A"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e000450, 0x0ff00ff0, "cfmvsr%c\tmvf%16-19d, %12-15r"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e100450, 0x0ff00ff0, "cfmvrs%c\t%12-15r, mvf%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e000410, 0x0ff00ff0, "cfmvdlr%c\tmvd%16-19d, %12-15r"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e100410, 0x0ff00ff0, "cfmvrdl%c\t%12-15r, mvd%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e000430, 0x0ff00ff0, "cfmvdhr%c\tmvd%16-19d, %12-15r"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e100430, 0x0ff00fff, "cfmvrdh%c\t%12-15r, mvd%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e000510, 0x0ff00fff, "cfmv64lr%c\tmvdx%16-19d, %12-15r"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e100510, 0x0ff00fff, "cfmvr64l%c\t%12-15r, mvdx%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e000530, 0x0ff00fff, "cfmv64hr%c\tmvdx%16-19d, %12-15r"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e100530, 0x0ff00fff, "cfmvr64h%c\t%12-15r, mvdx%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e200440, 0x0ff00fff, "cfmval32%c\tmvax%12-15d, mvfx%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e100440, 0x0ff00fff, "cfmv32al%c\tmvfx%12-15d, mvax%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e200460, 0x0ff00fff, "cfmvam32%c\tmvax%12-15d, mvfx%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e100460, 0x0ff00fff, "cfmv32am%c\tmvfx%12-15d, mvax%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e200480, 0x0ff00fff, "cfmvah32%c\tmvax%12-15d, mvfx%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e100480, 0x0ff00fff, "cfmv32ah%c\tmvfx%12-15d, mvax%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e2004a0, 0x0ff00fff, "cfmva32%c\tmvax%12-15d, mvfx%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e1004a0, 0x0ff00fff, "cfmv32a%c\tmvfx%12-15d, mvax%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e2004c0, 0x0ff00fff, "cfmva64%c\tmvax%12-15d, mvdx%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e1004c0, 0x0ff00fff, "cfmv64a%c\tmvdx%12-15d, mvax%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e2004e0, 0x0fff0fff, "cfmvsc32%c\tdspsc, mvdx%12-15d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e1004e0, 0x0fff0fff, "cfmv32sc%c\tmvdx%12-15d, dspsc"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e000400, 0x0ff00fff, "cfcpys%c\tmvf%12-15d, mvf%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e000420, 0x0ff00fff, "cfcpyd%c\tmvd%12-15d, mvd%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e000460, 0x0ff00fff, "cfcvtsd%c\tmvd%12-15d, mvf%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e000440, 0x0ff00fff, "cfcvtds%c\tmvf%12-15d, mvd%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e000480, 0x0ff00fff, "cfcvt32s%c\tmvf%12-15d, mvfx%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e0004a0, 0x0ff00fff, "cfcvt32d%c\tmvd%12-15d, mvfx%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e0004c0, 0x0ff00fff, "cfcvt64s%c\tmvf%12-15d, mvdx%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e0004e0, 0x0ff00fff, "cfcvt64d%c\tmvd%12-15d, mvdx%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e100580, 0x0ff00fff, "cfcvts32%c\tmvfx%12-15d, mvf%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e1005a0, 0x0ff00fff, "cfcvtd32%c\tmvfx%12-15d, mvd%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e1005c0, 0x0ff00fff, "cftruncs32%c\tmvfx%12-15d, mvf%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e1005e0, 0x0ff00fff, "cftruncd32%c\tmvfx%12-15d, mvd%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e000550, 0x0ff00ff0, "cfrshl32%c\tmvfx%16-19d, mvfx%0-3d, %12-15r"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e000570, 0x0ff00ff0, "cfrshl64%c\tmvdx%16-19d, mvdx%0-3d, %12-15r"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e000500, 0x0ff00f10, "cfsh32%c\tmvfx%12-15d, mvfx%16-19d, #%I"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e200500, 0x0ff00f10, "cfsh64%c\tmvdx%12-15d, mvdx%16-19d, #%I"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e100490, 0x0ff00ff0, "cfcmps%c\t%12-15r, mvf%16-19d, mvf%0-3d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e1004b0, 0x0ff00ff0, "cfcmpd%c\t%12-15r, mvd%16-19d, mvd%0-3d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e100590, 0x0ff00ff0, "cfcmp32%c\t%12-15r, mvfx%16-19d, mvfx%0-3d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e1005b0, 0x0ff00ff0, "cfcmp64%c\t%12-15r, mvdx%16-19d, mvdx%0-3d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e300400, 0x0ff00fff, "cfabss%c\tmvf%12-15d, mvf%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e300420, 0x0ff00fff, "cfabsd%c\tmvd%12-15d, mvd%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e300440, 0x0ff00fff, "cfnegs%c\tmvf%12-15d, mvf%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e300460, 0x0ff00fff, "cfnegd%c\tmvd%12-15d, mvd%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e300480, 0x0ff00ff0, "cfadds%c\tmvf%12-15d, mvf%16-19d, mvf%0-3d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e3004a0, 0x0ff00ff0, "cfaddd%c\tmvd%12-15d, mvd%16-19d, mvd%0-3d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e3004c0, 0x0ff00ff0, "cfsubs%c\tmvf%12-15d, mvf%16-19d, mvf%0-3d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e3004e0, 0x0ff00ff0, "cfsubd%c\tmvd%12-15d, mvd%16-19d, mvd%0-3d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e100400, 0x0ff00ff0, "cfmuls%c\tmvf%12-15d, mvf%16-19d, mvf%0-3d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e100420, 0x0ff00ff0, "cfmuld%c\tmvd%12-15d, mvd%16-19d, mvd%0-3d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e300500, 0x0ff00fff, "cfabs32%c\tmvfx%12-15d, mvfx%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e300520, 0x0ff00fff, "cfabs64%c\tmvdx%12-15d, mvdx%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e300540, 0x0ff00fff, "cfneg32%c\tmvfx%12-15d, mvfx%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e300560, 0x0ff00fff, "cfneg64%c\tmvdx%12-15d, mvdx%16-19d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e300580, 0x0ff00ff0, "cfadd32%c\tmvfx%12-15d, mvfx%16-19d, mvfx%0-3d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e3005a0, 0x0ff00ff0, "cfadd64%c\tmvdx%12-15d, mvdx%16-19d, mvdx%0-3d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e3005c0, 0x0ff00ff0, "cfsub32%c\tmvfx%12-15d, mvfx%16-19d, mvfx%0-3d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e3005e0, 0x0ff00ff0, "cfsub64%c\tmvdx%12-15d, mvdx%16-19d, mvdx%0-3d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e100500, 0x0ff00ff0, "cfmul32%c\tmvfx%12-15d, mvfx%16-19d, mvfx%0-3d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e100520, 0x0ff00ff0, "cfmul64%c\tmvdx%12-15d, mvdx%16-19d, mvdx%0-3d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e100540, 0x0ff00ff0, "cfmac32%c\tmvfx%12-15d, mvfx%16-19d, mvfx%0-3d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e100560, 0x0ff00ff0, "cfmsc32%c\tmvfx%12-15d, mvfx%16-19d, mvfx%0-3d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e000600, 0x0ff00f10,
+ "cfmadd32%c\tmvax%5-7d, mvfx%12-15d, mvfx%16-19d, mvfx%0-3d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e100600, 0x0ff00f10,
+ "cfmsub32%c\tmvax%5-7d, mvfx%12-15d, mvfx%16-19d, mvfx%0-3d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e200600, 0x0ff00f10,
+ "cfmadda32%c\tmvax%5-7d, mvax%12-15d, mvfx%16-19d, mvfx%0-3d"},
+ {ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
+ 0x0e300600, 0x0ff00f10,
+ "cfmsuba32%c\tmvax%5-7d, mvax%12-15d, mvfx%16-19d, mvfx%0-3d"},
+
+ /* VFP Fused multiply add instructions. */
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_FMA),
+ 0x0ea00a00, 0x0fb00f50, "vfma%c.f32\t%y1, %y2, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_FMA),
+ 0x0ea00b00, 0x0fb00f50, "vfma%c.f64\t%z1, %z2, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_FMA),
+ 0x0ea00a40, 0x0fb00f50, "vfms%c.f32\t%y1, %y2, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_FMA),
+ 0x0ea00b40, 0x0fb00f50, "vfms%c.f64\t%z1, %z2, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_FMA),
+ 0x0e900a40, 0x0fb00f50, "vfnma%c.f32\t%y1, %y2, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_FMA),
+ 0x0e900b40, 0x0fb00f50, "vfnma%c.f64\t%z1, %z2, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_FMA),
+ 0x0e900a00, 0x0fb00f50, "vfnms%c.f32\t%y1, %y2, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_FMA),
+ 0x0e900b00, 0x0fb00f50, "vfnms%c.f64\t%z1, %z2, %z0"},
+
+ /* FP v5. */
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8),
+ 0xfe000a00, 0xff800f50, "vsel%20-21c%u.f32\t%y1, %y2, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8),
+ 0xfe000b00, 0xff800f50, "vsel%20-21c%u.f64\t%z1, %z2, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8),
+ 0xfe800a00, 0xffb00f50, "vmaxnm%u.f32\t%y1, %y2, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8),
+ 0xfe800b00, 0xffb00f50, "vmaxnm%u.f64\t%z1, %z2, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8),
+ 0xfe800a40, 0xffb00f50, "vminnm%u.f32\t%y1, %y2, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8),
+ 0xfe800b40, 0xffb00f50, "vminnm%u.f64\t%z1, %z2, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8),
+ 0xfebc0a40, 0xffbc0f50, "vcvt%16-17?mpna%u.%7?su32.f32\t%y1, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8),
+ 0xfebc0b40, 0xffbc0f50, "vcvt%16-17?mpna%u.%7?su32.f64\t%y1, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8),
+ 0x0eb60a40, 0x0fbe0f50, "vrint%7,16??xzr%c.f32\t%y1, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8),
+ 0x0eb60b40, 0x0fbe0f50, "vrint%7,16??xzr%c.f64\t%z1, %z0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8),
+ 0xfeb80a40, 0xffbc0fd0, "vrint%16-17?mpna%u.f32\t%y1, %y0"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8),
+ 0xfeb80b40, 0xffbc0fd0, "vrint%16-17?mpna%u.f64\t%z1, %z0"},
+
+ /* Generic coprocessor instructions. */
+ {ARM_FEATURE_CORE_LOW (0), SENTINEL_GENERIC_START, 0, "" },
+ {ARM_FEATURE_CORE_LOW (ARM_EXT_V5E),
+ 0x0c400000, 0x0ff00000, "mcrr%c\t%8-11d, %4-7d, %12-15R, %16-19r, cr%0-3d"},
+ {ARM_FEATURE_CORE_LOW (ARM_EXT_V5E),
+ 0x0c500000, 0x0ff00000,
+ "mrrc%c\t%8-11d, %4-7d, %12-15Ru, %16-19Ru, cr%0-3d"},
+ {ARM_FEATURE_CORE_LOW (ARM_EXT_V2),
+ 0x0e000000, 0x0f000010,
+ "cdp%c\t%8-11d, %20-23d, cr%12-15d, cr%16-19d, cr%0-3d, {%5-7d}"},
+ {ARM_FEATURE_CORE_LOW (ARM_EXT_V2),
+ 0x0e10f010, 0x0f10f010,
+ "mrc%c\t%8-11d, %21-23d, APSR_nzcv, cr%16-19d, cr%0-3d, {%5-7d}"},
+ {ARM_FEATURE_CORE_LOW (ARM_EXT_V2),
+ 0x0e100010, 0x0f100010,
+ "mrc%c\t%8-11d, %21-23d, %12-15r, cr%16-19d, cr%0-3d, {%5-7d}"},
+ {ARM_FEATURE_CORE_LOW (ARM_EXT_V2),
+ 0x0e000010, 0x0f100010,
+ "mcr%c\t%8-11d, %21-23d, %12-15R, cr%16-19d, cr%0-3d, {%5-7d}"},
+ {ARM_FEATURE_CORE_LOW (ARM_EXT_V2),
+ 0x0c000000, 0x0e100000, "stc%22'l%c\t%8-11d, cr%12-15d, %A"},
+ {ARM_FEATURE_CORE_LOW (ARM_EXT_V2),
+ 0x0c100000, 0x0e100000, "ldc%22'l%c\t%8-11d, cr%12-15d, %A"},
+
+ /* V6 coprocessor instructions. */
+ {ARM_FEATURE_CORE_LOW (ARM_EXT_V6),
+ 0xfc500000, 0xfff00000,
+ "mrrc2%c\t%8-11d, %4-7d, %12-15Ru, %16-19Ru, cr%0-3d"},
+ {ARM_FEATURE_CORE_LOW (ARM_EXT_V6),
+ 0xfc400000, 0xfff00000,
+ "mcrr2%c\t%8-11d, %4-7d, %12-15R, %16-19R, cr%0-3d"},
+
+ /* V5 coprocessor instructions. */
+ {ARM_FEATURE_CORE_LOW (ARM_EXT_V5),
+ 0xfc100000, 0xfe100000, "ldc2%22'l%c\t%8-11d, cr%12-15d, %A"},
+ {ARM_FEATURE_CORE_LOW (ARM_EXT_V5),
+ 0xfc000000, 0xfe100000, "stc2%22'l%c\t%8-11d, cr%12-15d, %A"},
+ {ARM_FEATURE_CORE_LOW (ARM_EXT_V5),
+ 0xfe000000, 0xff000010,
+ "cdp2%c\t%8-11d, %20-23d, cr%12-15d, cr%16-19d, cr%0-3d, {%5-7d}"},
+ {ARM_FEATURE_CORE_LOW (ARM_EXT_V5),
+ 0xfe000010, 0xff100010,
+ "mcr2%c\t%8-11d, %21-23d, %12-15R, cr%16-19d, cr%0-3d, {%5-7d}"},
+ {ARM_FEATURE_CORE_LOW (ARM_EXT_V5),
+ 0xfe100010, 0xff100010,
+ "mrc2%c\t%8-11d, %21-23d, %12-15r, cr%16-19d, cr%0-3d, {%5-7d}"},
+
+ /* ARMv8.2 half-precision Floating point coprocessor 9 (VFP) instructions.
+ cp_num: bit <11:8> == 0b1001.
+ cond: bit <31:28> == 0b1110, otherwise, it's UNPREDICTABLE. */
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0eb009c0, 0x0fbf0fd0, "vabs%c.f16\t%y1, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0e300900, 0x0fb00f50, "vadd%c.f16\t%y1, %y2, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0eb40940, 0x0fbf0f50, "vcmp%7'e%c.f16\t%y1, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0eb50940, 0x0fbf0f70, "vcmp%7'e%c.f16\t%y1, #0.0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0eba09c0, 0x0fbe0fd0, "vcvt%c.f16.%16?us%7?31%7?26\t%y1, %y1, #%5,0-3k"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0ebe09c0, 0x0fbe0fd0, "vcvt%c.%16?us%7?31%7?26.f16\t%y1, %y1, #%5,0-3k"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0ebc0940, 0x0fbe0f50, "vcvt%7`r%c.%16?su32.f16\t%y1, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0eb80940, 0x0fbf0f50, "vcvt%c.f16.%7?su32\t%y1, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xfebc0940, 0xffbc0f50, "vcvt%16-17?mpna%u.%7?su32.f16\t%y1, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0e800900, 0x0fb00f50, "vdiv%c.f16\t%y1, %y2, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0ea00900, 0x0fb00f50, "vfma%c.f16\t%y1, %y2, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0ea00940, 0x0fb00f50, "vfms%c.f16\t%y1, %y2, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0e900940, 0x0fb00f50, "vfnma%c.f16\t%y1, %y2, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0e900900, 0x0fb00f50, "vfnms%c.f16\t%y1, %y2, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xfeb00ac0, 0xffbf0fd0, "vins.f16\t%y1, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xfeb00a40, 0xffbf0fd0, "vmovx%c.f16\t%y1, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0d100900, 0x0f300f00, "vldr%c.16\t%y1, %A"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0d000900, 0x0f300f00, "vstr%c.16\t%y1, %A"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xfe800900, 0xffb00f50, "vmaxnm%c.f16\t%y1, %y2, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xfe800940, 0xffb00f50, "vminnm%c.f16\t%y1, %y2, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0e000900, 0x0fb00f50, "vmla%c.f16\t%y1, %y2, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0e000940, 0x0fb00f50, "vmls%c.f16\t%y1, %y2, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0e100910, 0x0ff00f7f, "vmov%c.f16\t%12-15r, %y2"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0e000910, 0x0ff00f7f, "vmov%c.f16\t%y2, %12-15r"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xeb00900, 0x0fb00ff0, "vmov%c.f16\t%y1, #%0-3,16-19E"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0e200900, 0x0fb00f50, "vmul%c.f16\t%y1, %y2, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0eb10940, 0x0fbf0fd0, "vneg%c.f16\t%y1, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0e100940, 0x0fb00f50, "vnmla%c.f16\t%y1, %y2, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0e100900, 0x0fb00f50, "vnmls%c.f16\t%y1, %y2, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0e200940, 0x0fb00f50, "vnmul%c.f16\t%y1, %y2, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0eb60940, 0x0fbe0f50, "vrint%7,16??xzr%c.f16\t%y1, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xfeb80940, 0xffbc0fd0, "vrint%16-17?mpna%u.f16\t%y1, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xfe000900, 0xff800f50, "vsel%20-21c%u.f16\t%y1, %y2, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0eb109c0, 0x0fbf0fd0, "vsqrt%c.f16\t%y1, %y0"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0x0e300940, 0x0fb00f50, "vsub%c.f16\t%y1, %y2, %y0"},
+
+ {ARM_FEATURE_CORE_LOW (0), 0, 0, 0}
+};
+
+/* Neon opcode table: This does not encode the top byte -- that is
+ checked by the print_insn_neon routine, as it depends on whether we are
+ doing thumb32 or arm32 disassembly. */
+
+/* print_insn_neon recognizes the following format control codes:
+
+ %% %
+
+ %c print condition code
+ %u print condition code (unconditional in ARM mode,
+ UNPREDICTABLE if not AL in Thumb)
+ %A print v{st,ld}[1234] operands
+ %B print v{st,ld}[1234] any one operands
+ %C print v{st,ld}[1234] single->all operands
+ %D print scalar
+ %E print vmov, vmvn, vorr, vbic encoded constant
+ %F print vtbl,vtbx register list
+
+ %<bitfield>r print as an ARM register
+ %<bitfield>d print the bitfield in decimal
+ %<bitfield>e print the 2^N - bitfield in decimal
+ %<bitfield>D print as a NEON D register
+ %<bitfield>Q print as a NEON Q register
+ %<bitfield>R print as a NEON D or Q register
+ %<bitfield>Sn print byte scaled width limited by n
+ %<bitfield>Tn print short scaled width limited by n
+ %<bitfield>Un print long scaled width limited by n
+
+ %<bitfield>'c print specified char iff bitfield is all ones
+ %<bitfield>`c print specified char iff bitfield is all zeroes
+ %<bitfield>?ab... select from array of values in big endian order. */
+
+static const struct opcode32 neon_opcodes[] =
+{
+ /* Extract. */
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2b00840, 0xffb00850,
+ "vext%c.8\t%12-15,22R, %16-19,7R, %0-3,5R, #%8-11d"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2b00000, 0xffb00810,
+ "vext%c.8\t%12-15,22R, %16-19,7R, %0-3,5R, #%8-11d"},
+
+ /* Move data element to all lanes. */
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b40c00, 0xffb70f90, "vdup%c.32\t%12-15,22R, %0-3,5D[%19d]"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b20c00, 0xffb30f90, "vdup%c.16\t%12-15,22R, %0-3,5D[%18-19d]"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b10c00, 0xffb10f90, "vdup%c.8\t%12-15,22R, %0-3,5D[%17-19d]"},
+
+ /* Table lookup. */
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b00800, 0xffb00c50, "vtbl%c.8\t%12-15,22D, %F, %0-3,5D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b00840, 0xffb00c50, "vtbx%c.8\t%12-15,22D, %F, %0-3,5D"},
+
+ /* Half-precision conversions. */
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_FP16),
+ 0xf3b60600, 0xffbf0fd0, "vcvt%c.f16.f32\t%12-15,22D, %0-3,5Q"},
+ {ARM_FEATURE_COPROC (FPU_VFP_EXT_FP16),
+ 0xf3b60700, 0xffbf0fd0, "vcvt%c.f32.f16\t%12-15,22Q, %0-3,5D"},
+
+ /* NEON fused multiply add instructions. */
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_FMA),
+ 0xf2000c10, 0xffb00f10, "vfma%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf2100c10, 0xffb00f10, "vfma%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_FMA),
+ 0xf2200c10, 0xffb00f10, "vfms%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf2300c10, 0xffb00f10, "vfms%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"},
+
+ /* Two registers, miscellaneous. */
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_ARMV8),
+ 0xf3ba0400, 0xffbf0c10, "vrint%7-9?p?m?zaxn%u.f32\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf3b60400, 0xffbf0c10, "vrint%7-9?p?m?zaxn%u.f16\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_ARMV8),
+ 0xf3bb0000, 0xffbf0c10, "vcvt%8-9?mpna%u.%7?us32.f32\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf3b70000, 0xffbf0c10, "vcvt%8-9?mpna%u.%7?us16.f16\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8),
+ 0xf3b00300, 0xffbf0fd0, "aese%u.8\t%12-15,22Q, %0-3,5Q"},
+ {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8),
+ 0xf3b00340, 0xffbf0fd0, "aesd%u.8\t%12-15,22Q, %0-3,5Q"},
+ {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8),
+ 0xf3b00380, 0xffbf0fd0, "aesmc%u.8\t%12-15,22Q, %0-3,5Q"},
+ {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8),
+ 0xf3b003c0, 0xffbf0fd0, "aesimc%u.8\t%12-15,22Q, %0-3,5Q"},
+ {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8),
+ 0xf3b902c0, 0xffbf0fd0, "sha1h%u.32\t%12-15,22Q, %0-3,5Q"},
+ {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8),
+ 0xf3ba0380, 0xffbf0fd0, "sha1su1%u.32\t%12-15,22Q, %0-3,5Q"},
+ {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8),
+ 0xf3ba03c0, 0xffbf0fd0, "sha256su0%u.32\t%12-15,22Q, %0-3,5Q"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2880a10, 0xfebf0fd0, "vmovl%c.%24?us8\t%12-15,22Q, %0-3,5D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2900a10, 0xfebf0fd0, "vmovl%c.%24?us16\t%12-15,22Q, %0-3,5D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2a00a10, 0xfebf0fd0, "vmovl%c.%24?us32\t%12-15,22Q, %0-3,5D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b00500, 0xffbf0f90, "vcnt%c.8\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b00580, 0xffbf0f90, "vmvn%c\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b20000, 0xffbf0f90, "vswp%c\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b20200, 0xffb30fd0, "vmovn%c.i%18-19T2\t%12-15,22D, %0-3,5Q"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b20240, 0xffb30fd0, "vqmovun%c.s%18-19T2\t%12-15,22D, %0-3,5Q"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b20280, 0xffb30fd0, "vqmovn%c.s%18-19T2\t%12-15,22D, %0-3,5Q"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b202c0, 0xffb30fd0, "vqmovn%c.u%18-19T2\t%12-15,22D, %0-3,5Q"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b20300, 0xffb30fd0,
+ "vshll%c.i%18-19S2\t%12-15,22Q, %0-3,5D, #%18-19S2"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3bb0400, 0xffbf0e90, "vrecpe%c.%8?fu%18-19S2\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf3b70400, 0xffbf0e90, "vrecpe%c.%8?fu16\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3bb0480, 0xffbf0e90, "vrsqrte%c.%8?fu%18-19S2\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf3b70480, 0xffbf0e90, "vrsqrte%c.%8?fu16\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b00000, 0xffb30f90, "vrev64%c.%18-19S2\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b00080, 0xffb30f90, "vrev32%c.%18-19S2\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b00100, 0xffb30f90, "vrev16%c.%18-19S2\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b00400, 0xffb30f90, "vcls%c.s%18-19S2\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b00480, 0xffb30f90, "vclz%c.i%18-19S2\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b00700, 0xffb30f90, "vqabs%c.s%18-19S2\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b00780, 0xffb30f90, "vqneg%c.s%18-19S2\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b20080, 0xffb30f90, "vtrn%c.%18-19S2\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b20100, 0xffb30f90, "vuzp%c.%18-19S2\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b20180, 0xffb30f90, "vzip%c.%18-19S2\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b10000, 0xffb30b90, "vcgt%c.%10?fs%18-19S2\t%12-15,22R, %0-3,5R, #0"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b10080, 0xffb30b90, "vcge%c.%10?fs%18-19S2\t%12-15,22R, %0-3,5R, #0"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b10100, 0xffb30b90, "vceq%c.%10?fi%18-19S2\t%12-15,22R, %0-3,5R, #0"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b10180, 0xffb30b90, "vcle%c.%10?fs%18-19S2\t%12-15,22R, %0-3,5R, #0"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b10200, 0xffb30b90, "vclt%c.%10?fs%18-19S2\t%12-15,22R, %0-3,5R, #0"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b10300, 0xffb30b90, "vabs%c.%10?fs%18-19S2\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b10380, 0xffb30b90, "vneg%c.%10?fs%18-19S2\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b00200, 0xffb30f10, "vpaddl%c.%7?us%18-19S2\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3b00600, 0xffb30f10, "vpadal%c.%7?us%18-19S2\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3bb0600, 0xffbf0e10,
+ "vcvt%c.%7-8?usff%18-19Sa.%7-8?ffus%18-19Sa\t%12-15,22R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf3b70600, 0xffbf0e10,
+ "vcvt%c.%7-8?usff16.%7-8?ffus16\t%12-15,22R, %0-3,5R"},
+
+ /* Three registers of the same length. */
+ {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8),
+ 0xf2000c40, 0xffb00f50, "sha1c%u.32\t%12-15,22Q, %16-19,7Q, %0-3,5Q"},
+ {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8),
+ 0xf2100c40, 0xffb00f50, "sha1p%u.32\t%12-15,22Q, %16-19,7Q, %0-3,5Q"},
+ {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8),
+ 0xf2200c40, 0xffb00f50, "sha1m%u.32\t%12-15,22Q, %16-19,7Q, %0-3,5Q"},
+ {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8),
+ 0xf2300c40, 0xffb00f50, "sha1su0%u.32\t%12-15,22Q, %16-19,7Q, %0-3,5Q"},
+ {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8),
+ 0xf3000c40, 0xffb00f50, "sha256h%u.32\t%12-15,22Q, %16-19,7Q, %0-3,5Q"},
+ {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8),
+ 0xf3100c40, 0xffb00f50, "sha256h2%u.32\t%12-15,22Q, %16-19,7Q, %0-3,5Q"},
+ {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8),
+ 0xf3200c40, 0xffb00f50, "sha256su1%u.32\t%12-15,22Q, %16-19,7Q, %0-3,5Q"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_ARMV8),
+ 0xf3000f10, 0xffb00f10, "vmaxnm%u.f32\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf3100f10, 0xffb00f10, "vmaxnm%u.f16\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_ARMV8),
+ 0xf3200f10, 0xffb00f10, "vminnm%u.f32\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf3300f10, 0xffb00f10, "vminnm%u.f16\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000110, 0xffb00f10, "vand%c\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2100110, 0xffb00f10, "vbic%c\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2200110, 0xffb00f10, "vorr%c\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2300110, 0xffb00f10, "vorn%c\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3000110, 0xffb00f10, "veor%c\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3100110, 0xffb00f10, "vbsl%c\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3200110, 0xffb00f10, "vbit%c\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3300110, 0xffb00f10, "vbif%c\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000d00, 0xffb00f10, "vadd%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf2100d00, 0xffb00f10, "vadd%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000d10, 0xffb00f10, "vmla%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf2100d10, 0xffb00f10, "vmla%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000e00, 0xffb00f10, "vceq%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf2100e00, 0xffb00f10, "vceq%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000f00, 0xffb00f10, "vmax%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf2100f00, 0xffb00f10, "vmax%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000f10, 0xffb00f10, "vrecps%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf2100f10, 0xffb00f10, "vrecps%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2200d00, 0xffb00f10, "vsub%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf2300d00, 0xffb00f10, "vsub%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2200d10, 0xffb00f10, "vmls%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf2300d10, 0xffb00f10, "vmls%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2200f00, 0xffb00f10, "vmin%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf2300f00, 0xffb00f10, "vmin%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2200f10, 0xffb00f10, "vrsqrts%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf2300f10, 0xffb00f10, "vrsqrts%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3000d00, 0xffb00f10, "vpadd%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf3100d00, 0xffb00f10, "vpadd%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3000d10, 0xffb00f10, "vmul%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf3100d10, 0xffb00f10, "vmul%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3000e00, 0xffb00f10, "vcge%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf3100e00, 0xffb00f10, "vcge%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3000e10, 0xffb00f10, "vacge%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf3100e10, 0xffb00f10, "vacge%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3000f00, 0xffb00f10, "vpmax%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf3100f00, 0xffb00f10, "vpmax%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3200d00, 0xffb00f10, "vabd%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf3300d00, 0xffb00f10, "vabd%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3200e00, 0xffb00f10, "vcgt%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf3300e00, 0xffb00f10, "vcgt%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3200e10, 0xffb00f10, "vacgt%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf3300e10, 0xffb00f10, "vacgt%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3200f00, 0xffb00f10, "vpmin%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf3300f00, 0xffb00f10, "vpmin%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000800, 0xff800f10, "vadd%c.i%20-21S3\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000810, 0xff800f10, "vtst%c.%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000900, 0xff800f10, "vmla%c.i%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000b00, 0xff800f10,
+ "vqdmulh%c.s%20-21S6\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000b10, 0xff800f10,
+ "vpadd%c.i%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3000800, 0xff800f10, "vsub%c.i%20-21S3\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3000810, 0xff800f10, "vceq%c.i%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3000900, 0xff800f10, "vmls%c.i%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3000b00, 0xff800f10,
+ "vqrdmulh%c.s%20-21S6\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000000, 0xfe800f10,
+ "vhadd%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000010, 0xfe800f10,
+ "vqadd%c.%24?us%20-21S3\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000100, 0xfe800f10,
+ "vrhadd%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000200, 0xfe800f10,
+ "vhsub%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000210, 0xfe800f10,
+ "vqsub%c.%24?us%20-21S3\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000300, 0xfe800f10,
+ "vcgt%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000310, 0xfe800f10,
+ "vcge%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000400, 0xfe800f10,
+ "vshl%c.%24?us%20-21S3\t%12-15,22R, %0-3,5R, %16-19,7R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000410, 0xfe800f10,
+ "vqshl%c.%24?us%20-21S3\t%12-15,22R, %0-3,5R, %16-19,7R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000500, 0xfe800f10,
+ "vrshl%c.%24?us%20-21S3\t%12-15,22R, %0-3,5R, %16-19,7R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000510, 0xfe800f10,
+ "vqrshl%c.%24?us%20-21S3\t%12-15,22R, %0-3,5R, %16-19,7R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000600, 0xfe800f10,
+ "vmax%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000610, 0xfe800f10,
+ "vmin%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000700, 0xfe800f10,
+ "vabd%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000710, 0xfe800f10,
+ "vaba%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000910, 0xfe800f10,
+ "vmul%c.%24?pi%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000a00, 0xfe800f10,
+ "vpmax%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2000a10, 0xfe800f10,
+ "vpmin%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_RDMA),
+ 0xf3000b10, 0xff800f10,
+ "vqrdmlah%c.s%20-21S6\t%12-15,22R, %16-19,7R, %0-3,5R"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_RDMA),
+ 0xf3000c10, 0xff800f10,
+ "vqrdmlsh%c.s%20-21S6\t%12-15,22R, %16-19,7R, %0-3,5R"},
+
+ /* One register and an immediate value. */
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800e10, 0xfeb80fb0, "vmov%c.i8\t%12-15,22R, %E"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800e30, 0xfeb80fb0, "vmov%c.i64\t%12-15,22R, %E"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800f10, 0xfeb80fb0, "vmov%c.f32\t%12-15,22R, %E"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800810, 0xfeb80db0, "vmov%c.i16\t%12-15,22R, %E"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800830, 0xfeb80db0, "vmvn%c.i16\t%12-15,22R, %E"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800910, 0xfeb80db0, "vorr%c.i16\t%12-15,22R, %E"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800930, 0xfeb80db0, "vbic%c.i16\t%12-15,22R, %E"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800c10, 0xfeb80eb0, "vmov%c.i32\t%12-15,22R, %E"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800c30, 0xfeb80eb0, "vmvn%c.i32\t%12-15,22R, %E"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800110, 0xfeb809b0, "vorr%c.i32\t%12-15,22R, %E"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800130, 0xfeb809b0, "vbic%c.i32\t%12-15,22R, %E"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800010, 0xfeb808b0, "vmov%c.i32\t%12-15,22R, %E"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800030, 0xfeb808b0, "vmvn%c.i32\t%12-15,22R, %E"},
+
+ /* Two registers and a shift amount. */
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2880810, 0xffb80fd0, "vshrn%c.i16\t%12-15,22D, %0-3,5Q, #%16-18e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2880850, 0xffb80fd0, "vrshrn%c.i16\t%12-15,22D, %0-3,5Q, #%16-18e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2880810, 0xfeb80fd0, "vqshrun%c.s16\t%12-15,22D, %0-3,5Q, #%16-18e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2880850, 0xfeb80fd0, "vqrshrun%c.s16\t%12-15,22D, %0-3,5Q, #%16-18e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2880910, 0xfeb80fd0, "vqshrn%c.%24?us16\t%12-15,22D, %0-3,5Q, #%16-18e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2880950, 0xfeb80fd0,
+ "vqrshrn%c.%24?us16\t%12-15,22D, %0-3,5Q, #%16-18e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2880a10, 0xfeb80fd0, "vshll%c.%24?us8\t%12-15,22Q, %0-3,5D, #%16-18d"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2900810, 0xffb00fd0, "vshrn%c.i32\t%12-15,22D, %0-3,5Q, #%16-19e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2900850, 0xffb00fd0, "vrshrn%c.i32\t%12-15,22D, %0-3,5Q, #%16-19e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2880510, 0xffb80f90, "vshl%c.%24?us8\t%12-15,22R, %0-3,5R, #%16-18d"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3880410, 0xffb80f90, "vsri%c.8\t%12-15,22R, %0-3,5R, #%16-18e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3880510, 0xffb80f90, "vsli%c.8\t%12-15,22R, %0-3,5R, #%16-18d"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3880610, 0xffb80f90, "vqshlu%c.s8\t%12-15,22R, %0-3,5R, #%16-18d"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2900810, 0xfeb00fd0, "vqshrun%c.s32\t%12-15,22D, %0-3,5Q, #%16-19e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2900850, 0xfeb00fd0, "vqrshrun%c.s32\t%12-15,22D, %0-3,5Q, #%16-19e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2900910, 0xfeb00fd0, "vqshrn%c.%24?us32\t%12-15,22D, %0-3,5Q, #%16-19e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2900950, 0xfeb00fd0,
+ "vqrshrn%c.%24?us32\t%12-15,22D, %0-3,5Q, #%16-19e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2900a10, 0xfeb00fd0, "vshll%c.%24?us16\t%12-15,22Q, %0-3,5D, #%16-19d"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2880010, 0xfeb80f90, "vshr%c.%24?us8\t%12-15,22R, %0-3,5R, #%16-18e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2880110, 0xfeb80f90, "vsra%c.%24?us8\t%12-15,22R, %0-3,5R, #%16-18e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2880210, 0xfeb80f90, "vrshr%c.%24?us8\t%12-15,22R, %0-3,5R, #%16-18e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2880310, 0xfeb80f90, "vrsra%c.%24?us8\t%12-15,22R, %0-3,5R, #%16-18e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2880710, 0xfeb80f90, "vqshl%c.%24?us8\t%12-15,22R, %0-3,5R, #%16-18d"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2a00810, 0xffa00fd0, "vshrn%c.i64\t%12-15,22D, %0-3,5Q, #%16-20e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2a00850, 0xffa00fd0, "vrshrn%c.i64\t%12-15,22D, %0-3,5Q, #%16-20e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2900510, 0xffb00f90, "vshl%c.%24?us16\t%12-15,22R, %0-3,5R, #%16-19d"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3900410, 0xffb00f90, "vsri%c.16\t%12-15,22R, %0-3,5R, #%16-19e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3900510, 0xffb00f90, "vsli%c.16\t%12-15,22R, %0-3,5R, #%16-19d"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3900610, 0xffb00f90, "vqshlu%c.s16\t%12-15,22R, %0-3,5R, #%16-19d"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2a00a10, 0xfea00fd0, "vshll%c.%24?us32\t%12-15,22Q, %0-3,5D, #%16-20d"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2900010, 0xfeb00f90, "vshr%c.%24?us16\t%12-15,22R, %0-3,5R, #%16-19e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2900110, 0xfeb00f90, "vsra%c.%24?us16\t%12-15,22R, %0-3,5R, #%16-19e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2900210, 0xfeb00f90, "vrshr%c.%24?us16\t%12-15,22R, %0-3,5R, #%16-19e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2900310, 0xfeb00f90, "vrsra%c.%24?us16\t%12-15,22R, %0-3,5R, #%16-19e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2900710, 0xfeb00f90, "vqshl%c.%24?us16\t%12-15,22R, %0-3,5R, #%16-19d"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2a00810, 0xfea00fd0, "vqshrun%c.s64\t%12-15,22D, %0-3,5Q, #%16-20e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2a00850, 0xfea00fd0, "vqrshrun%c.s64\t%12-15,22D, %0-3,5Q, #%16-20e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2a00910, 0xfea00fd0, "vqshrn%c.%24?us64\t%12-15,22D, %0-3,5Q, #%16-20e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2a00950, 0xfea00fd0,
+ "vqrshrn%c.%24?us64\t%12-15,22D, %0-3,5Q, #%16-20e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2a00510, 0xffa00f90, "vshl%c.%24?us32\t%12-15,22R, %0-3,5R, #%16-20d"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3a00410, 0xffa00f90, "vsri%c.32\t%12-15,22R, %0-3,5R, #%16-20e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3a00510, 0xffa00f90, "vsli%c.32\t%12-15,22R, %0-3,5R, #%16-20d"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3a00610, 0xffa00f90, "vqshlu%c.s32\t%12-15,22R, %0-3,5R, #%16-20d"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2a00010, 0xfea00f90, "vshr%c.%24?us32\t%12-15,22R, %0-3,5R, #%16-20e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2a00110, 0xfea00f90, "vsra%c.%24?us32\t%12-15,22R, %0-3,5R, #%16-20e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2a00210, 0xfea00f90, "vrshr%c.%24?us32\t%12-15,22R, %0-3,5R, #%16-20e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2a00310, 0xfea00f90, "vrsra%c.%24?us32\t%12-15,22R, %0-3,5R, #%16-20e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2a00710, 0xfea00f90, "vqshl%c.%24?us32\t%12-15,22R, %0-3,5R, #%16-20d"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800590, 0xff800f90, "vshl%c.%24?us64\t%12-15,22R, %0-3,5R, #%16-21d"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3800490, 0xff800f90, "vsri%c.64\t%12-15,22R, %0-3,5R, #%16-21e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3800590, 0xff800f90, "vsli%c.64\t%12-15,22R, %0-3,5R, #%16-21d"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3800690, 0xff800f90, "vqshlu%c.s64\t%12-15,22R, %0-3,5R, #%16-21d"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800090, 0xfe800f90, "vshr%c.%24?us64\t%12-15,22R, %0-3,5R, #%16-21e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800190, 0xfe800f90, "vsra%c.%24?us64\t%12-15,22R, %0-3,5R, #%16-21e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800290, 0xfe800f90, "vrshr%c.%24?us64\t%12-15,22R, %0-3,5R, #%16-21e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800390, 0xfe800f90, "vrsra%c.%24?us64\t%12-15,22R, %0-3,5R, #%16-21e"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800790, 0xfe800f90, "vqshl%c.%24?us64\t%12-15,22R, %0-3,5R, #%16-21d"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2a00e10, 0xfea00e90,
+ "vcvt%c.%24,8?usff32.%24,8?ffus32\t%12-15,22R, %0-3,5R, #%16-20e"},
+ {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST),
+ 0xf2a00c10, 0xfea00e90,
+ "vcvt%c.%24,8?usff16.%24,8?ffus16\t%12-15,22R, %0-3,5R, #%16-20e"},
+
+ /* Three registers of different lengths. */
+ {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8),
+ 0xf2a00e00, 0xfeb00f50, "vmull%c.p64\t%12-15,22Q, %16-19,7D, %0-3,5D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800e00, 0xfea00f50, "vmull%c.p%20S0\t%12-15,22Q, %16-19,7D, %0-3,5D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800400, 0xff800f50,
+ "vaddhn%c.i%20-21T2\t%12-15,22D, %16-19,7Q, %0-3,5Q"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800600, 0xff800f50,
+ "vsubhn%c.i%20-21T2\t%12-15,22D, %16-19,7Q, %0-3,5Q"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800900, 0xff800f50,
+ "vqdmlal%c.s%20-21S6\t%12-15,22Q, %16-19,7D, %0-3,5D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800b00, 0xff800f50,
+ "vqdmlsl%c.s%20-21S6\t%12-15,22Q, %16-19,7D, %0-3,5D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800d00, 0xff800f50,
+ "vqdmull%c.s%20-21S6\t%12-15,22Q, %16-19,7D, %0-3,5D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3800400, 0xff800f50,
+ "vraddhn%c.i%20-21T2\t%12-15,22D, %16-19,7Q, %0-3,5Q"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3800600, 0xff800f50,
+ "vrsubhn%c.i%20-21T2\t%12-15,22D, %16-19,7Q, %0-3,5Q"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800000, 0xfe800f50,
+ "vaddl%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800100, 0xfe800f50,
+ "vaddw%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7Q, %0-3,5D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800200, 0xfe800f50,
+ "vsubl%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800300, 0xfe800f50,
+ "vsubw%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7Q, %0-3,5D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800500, 0xfe800f50,
+ "vabal%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800700, 0xfe800f50,
+ "vabdl%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800800, 0xfe800f50,
+ "vmlal%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800a00, 0xfe800f50,
+ "vmlsl%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800c00, 0xfe800f50,
+ "vmull%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"},
+
+ /* Two registers and a scalar. */
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800040, 0xff800f50, "vmla%c.i%20-21S6\t%12-15,22D, %16-19,7D, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800140, 0xff900f50, "vmla%c.f%20-21Sa\t%12-15,22D, %16-19,7D, %D"},
+ {ARM_FEATURE_COPROC (ARM_EXT2_FP16_INST),
+ 0xf2900140, 0xffb00f50, "vmla%c.f16\t%12-15,22D, %16-19,7D, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800340, 0xff800f50, "vqdmlal%c.s%20-21S6\t%12-15,22Q, %16-19,7D, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800440, 0xff800f50, "vmls%c.i%20-21S6\t%12-15,22D, %16-19,7D, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800540, 0xff900f50, "vmls%c.f%20-21S6\t%12-15,22D, %16-19,7D, %D"},
+ {ARM_FEATURE_COPROC (ARM_EXT2_FP16_INST),
+ 0xf2900540, 0xffb00f50, "vmls%c.f16\t%12-15,22D, %16-19,7D, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800740, 0xff800f50, "vqdmlsl%c.s%20-21S6\t%12-15,22Q, %16-19,7D, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800840, 0xff800f50, "vmul%c.i%20-21S6\t%12-15,22D, %16-19,7D, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800940, 0xff900f50, "vmul%c.f%20-21Sa\t%12-15,22D, %16-19,7D, %D"},
+ {ARM_FEATURE_COPROC (ARM_EXT2_FP16_INST),
+ 0xf2900940, 0xffb00f50, "vmul%c.f16\t%12-15,22D, %16-19,7D, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800b40, 0xff800f50, "vqdmull%c.s%20-21S6\t%12-15,22Q, %16-19,7D, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800c40, 0xff800f50, "vqdmulh%c.s%20-21S6\t%12-15,22D, %16-19,7D, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800d40, 0xff800f50, "vqrdmulh%c.s%20-21S6\t%12-15,22D, %16-19,7D, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3800040, 0xff800f50, "vmla%c.i%20-21S6\t%12-15,22Q, %16-19,7Q, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3800140, 0xff900f50, "vmla%c.f%20-21Sa\t%12-15,22Q, %16-19,7Q, %D"},
+ {ARM_FEATURE_COPROC (ARM_EXT2_FP16_INST),
+ 0xf3900140, 0xffb00f50, "vmla%c.f16\t%12-15,22Q, %16-19,7Q, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3800440, 0xff800f50, "vmls%c.i%20-21S6\t%12-15,22Q, %16-19,7Q, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3800540, 0xff900f50, "vmls%c.f%20-21Sa\t%12-15,22Q, %16-19,7Q, %D"},
+ {ARM_FEATURE_COPROC (ARM_EXT2_FP16_INST),
+ 0xf3900540, 0xffb00f50, "vmls%c.f16\t%12-15,22Q, %16-19,7Q, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3800840, 0xff800f50, "vmul%c.i%20-21S6\t%12-15,22Q, %16-19,7Q, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3800940, 0xff900f50, "vmul%c.f%20-21Sa\t%12-15,22Q, %16-19,7Q, %D"},
+ {ARM_FEATURE_COPROC (ARM_EXT2_FP16_INST),
+ 0xf3900940, 0xffb00f50, "vmul%c.f16\t%12-15,22Q, %16-19,7Q, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3800c40, 0xff800f50, "vqdmulh%c.s%20-21S6\t%12-15,22Q, %16-19,7Q, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf3800d40, 0xff800f50, "vqrdmulh%c.s%20-21S6\t%12-15,22Q, %16-19,7Q, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800240, 0xfe800f50,
+ "vmlal%c.%24?us%20-21S6\t%12-15,22Q, %16-19,7D, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800640, 0xfe800f50,
+ "vmlsl%c.%24?us%20-21S6\t%12-15,22Q, %16-19,7D, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf2800a40, 0xfe800f50,
+ "vmull%c.%24?us%20-21S6\t%12-15,22Q, %16-19,7D, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_RDMA),
+ 0xf2800e40, 0xff800f50,
+ "vqrdmlah%c.s%20-21S6\t%12-15,22D, %16-19,7D, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_RDMA),
+ 0xf2800f40, 0xff800f50,
+ "vqrdmlsh%c.s%20-21S6\t%12-15,22D, %16-19,7D, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_RDMA),
+ 0xf3800e40, 0xff800f50,
+ "vqrdmlah%c.s%20-21S6\t%12-15,22Q, %16-19,7Q, %D"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_RDMA),
+ 0xf3800f40, 0xff800f50,
+ "vqrdmlsh%c.s%20-21S6\t%12-15,22Q, %16-19,7Q, %D"
+ },
+
+ /* Element and structure load/store. */
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf4a00fc0, 0xffb00fc0, "vld4%c.32\t%C"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf4a00c00, 0xffb00f00, "vld1%c.%6-7S2\t%C"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf4a00d00, 0xffb00f00, "vld2%c.%6-7S2\t%C"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf4a00e00, 0xffb00f00, "vld3%c.%6-7S2\t%C"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf4a00f00, 0xffb00f00, "vld4%c.%6-7S2\t%C"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf4000200, 0xff900f00, "v%21?ls%21?dt1%c.%6-7S3\t%A"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf4000300, 0xff900f00, "v%21?ls%21?dt2%c.%6-7S2\t%A"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf4000400, 0xff900f00, "v%21?ls%21?dt3%c.%6-7S2\t%A"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf4000500, 0xff900f00, "v%21?ls%21?dt3%c.%6-7S2\t%A"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf4000600, 0xff900f00, "v%21?ls%21?dt1%c.%6-7S3\t%A"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf4000700, 0xff900f00, "v%21?ls%21?dt1%c.%6-7S3\t%A"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf4000800, 0xff900f00, "v%21?ls%21?dt2%c.%6-7S2\t%A"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf4000900, 0xff900f00, "v%21?ls%21?dt2%c.%6-7S2\t%A"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf4000a00, 0xff900f00, "v%21?ls%21?dt1%c.%6-7S3\t%A"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf4000000, 0xff900e00, "v%21?ls%21?dt4%c.%6-7S2\t%A"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf4800000, 0xff900300, "v%21?ls%21?dt1%c.%10-11S2\t%B"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf4800100, 0xff900300, "v%21?ls%21?dt2%c.%10-11S2\t%B"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf4800200, 0xff900300, "v%21?ls%21?dt3%c.%10-11S2\t%B"},
+ {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1),
+ 0xf4800300, 0xff900300, "v%21?ls%21?dt4%c.%10-11S2\t%B"},
+
+ {ARM_FEATURE_CORE_LOW (0), 0 ,0, 0}
+};
+
+/* Opcode tables: ARM, 16-bit Thumb, 32-bit Thumb. All three are partially
+ ordered: they must be searched linearly from the top to obtain a correct
+ match. */
+
+/* print_insn_arm recognizes the following format control codes:
+
+ %% %
+