bison warning fixes
[deliverable/binutils-gdb.git] / gas / ChangeLog
index 589b2cfe152d0d3301f6e76c94d2eab10182c3ad..22a948daf4981d2c2594688a2e25bc94a7771e07 100644 (file)
@@ -1,3 +1,169 @@
+2016-10-06  Alan Modra  <amodra@gmail.com>
+
+       * config/rl78-parse.y: Don't use deprecated %name-prefix.
+       * config/rx-parse.y: Likewise.
+
+2016-09-29  Jiong Wang  <jiong.wang@arm.com>
+
+       PR target/20553
+       * testsuite/gas/aarch64/advsimd-fp16.s (indexed_elem): New high index
+       testcases for H and S variants.  New low index testcases for D variant.
+       * testsuite/gas/aarch64/advsimd-fp16.d: Update expected results.
+
+2016-09-29  Alan Modra  <amodra@gmail.com>
+
+       * config/tc-ppc.c (md_assemble): Handle PPC_OPERAND_OPTIONAL32.
+       * testsuite/gas/ppc/power8.s: Provide tbegin. operand.
+       * testsuite/gas/ppc/power9.d: Update cmprb disassembly.
+
+2016-09-26  Trevor Saunders  <tbsaunde+binutils@tbsaunde.org>
+
+       * config/tc-xtensa.c (xg_reverse_shift_count): Pass cnt_arg instead of
+       cnt_argp to concat.
+
+2016-09-26  Vlad Zakharov  <vzakhar@synopsys.com>
+
+       * Makefile.in: Regenerate.
+       * configure: Likewise.
+       * doc/Makefile.in: Likewise.
+
+2016-09-26  Alan Modra  <amodra@gmail.com>
+
+       * config/tc-ppc.c (ppc_elf_gnu_attribute): New function.
+       (md_pseudo_table <ELF>): Handle "gnu_attribute".
+
+2016-09-22  Thomas Preud'homme  <thomas.preudhomme@arm.com>
+
+       * config/tc-arm.c (v7m_psrs): Remove BASEPRI_MASK MRS/MSR special
+       register and redundant basepri_max.
+
+2016-09-21  Richard Sandiford  <richard.sandiford@arm.com>
+
+       * config/tc-aarch64.c (print_operands): Print spaces between
+       operands.
+       * testsuite/gas/aarch64/ilp32-basic.d: Expect spaces after ","
+       in addresses.
+       * testsuite/gas/aarch64/ldst-reg-imm-post-ind.d: Likewise.
+       * testsuite/gas/aarch64/ldst-reg-imm-pre-ind.d: Likewise.
+       * testsuite/gas/aarch64/ldst-reg-pair.d: Likewise.
+       * testsuite/gas/aarch64/ldst-reg-reg-offset.d: Likewise.
+       * testsuite/gas/aarch64/ldst-reg-uns-imm.d: Likewise.
+       * testsuite/gas/aarch64/ldst-reg-unscaled-imm.d: Likewise.
+       * testsuite/gas/aarch64/reloc-insn.d: Likewise.
+       * testsuite/gas/aarch64/sve.d: Likewise.
+       * testsuite/gas/aarch64/symbol.d: Likewise.
+       * testsuite/gas/aarch64/system.d: Likewise.
+       * testsuite/gas/aarch64/tls-desc.d: Likewise.
+       * testsuite/gas/aarch64/sve-invalid.l: Expect spaces after ","
+       in suggested alternatives.
+       * testsuite/gas/aarch64/verbose-error.l: Likewise.
+
+2016-09-21  Richard Sandiford  <richard.sandiford@arm.com>
+
+       * config/tc-aarch64.c (output_operand_error_record): Use "must be"
+       rather than "should be" or "expected to be" in error messages.
+       (parse_operands): Likewise.
+       * testsuite/gas/aarch64/diagnostic.l: Likewise.
+       * testsuite/gas/aarch64/legacy_reg_names.l: Likewise.
+       * testsuite/gas/aarch64/sve-invalid.l: Likewise.
+       * testsuite/gas/aarch64/sve-reg-diagnostic.l: Likewise.
+
+2016-09-21  Richard Sandiford  <richard.sandiford@arm.com>
+
+       * config/tc-aarch64.c (opcode_lookup): Search for the end of
+       a condition name, rather than assuming that it will have exactly
+       2 characters.
+       (parse_operands): Likewise.
+       * testsuite/gas/aarch64/alias.d: Add new condition-code comments
+       to the expected output.
+       * testsuite/gas/aarch64/beq_1.d: Likewise.
+       * testsuite/gas/aarch64/float-fp16.d: Likewise.
+       * testsuite/gas/aarch64/int-insns.d: Likewise.
+       * testsuite/gas/aarch64/no-aliases.d: Likewise.
+       * testsuite/gas/aarch64/programmer-friendly.d: Likewise.
+       * testsuite/gas/aarch64/reloc-insn.d: Likewise.
+       * testsuite/gas/aarch64/b_c_1.d, testsuite/gas/aarch64/b_c_1.s:
+       New test.
+
+2016-09-21  Richard Sandiford  <richard.sandiford@arm.com>
+
+       * testsuite/gas/aarch64/diagnostic.s,
+       testsuite/gas/aarch64/diagnostic.l: Add tests for
+       invalid uses of MUL VL and MUL in base AArch64 instructions.
+       * testsuite/gas/aarch64/sve-add.s, testsuite/gas/aarch64/sve-add.d,
+       testsuite/gas/aarch64/sve-dup.s, testsuite/gas/aarch64/sve-dup.d,
+       testsuite/gas/aarch64/sve-invalid.s,
+       testsuite/gas/aarch64/sve-invalid.d,
+       testsuite/gas/aarch64/sve-invalid.l,
+       testsuite/gas/aarch64/sve-reg-diagnostic.s,
+       testsuite/gas/aarch64/sve-reg-diagnostic.d,
+       testsuite/gas/aarch64/sve-reg-diagnostic.l,
+       testsuite/gas/aarch64/sve.s, testsuite/gas/aarch64/sve.d: New tests.
+
+2016-09-21  Richard Sandiford  <richard.sandiford@arm.com>
+
+       * doc/c-aarch64.texi: Document the "sve" feature.
+       * config/tc-aarch64.c (REG_TYPE_R_Z_BHSDQ_VZP): New register type.
+       (get_reg_expected_msg): Handle it.
+       (parse_operands): When parsing operands of an SVE instruction,
+       disallow immediates that match REG_TYPE_R_Z_BHSDQ_VZP.
+       (aarch64_features): Add an entry for SVE.
+
+2016-09-21  Richard Sandiford  <richard.sandiford@arm.com>
+
+       * config/tc-aarch64.c (parse_operands): Handle the new SVE core
+       and FP register operands.
+
+2016-09-21  Richard Sandiford  <richard.sandiford@arm.com>
+
+       * config/tc-aarch64.c (double_precision_operand_p): New function.
+       (parse_operands): Use it to calculate the dp_p input to
+       parse_aarch64_imm_float.  Handle the new SVE FP immediate operands.
+
+2016-09-21  Richard Sandiford  <richard.sandiford@arm.com>
+
+       * config/tc-aarch64.c (parse_operands): Handle the new SVE integer
+       immediate operands.
+
+2016-09-21  Richard Sandiford  <richard.sandiford@arm.com>
+
+       * config/tc-aarch64.c (SHIFTED_NONE, SHIFTED_MUL_VL): New
+       parse_shift_modes.
+       (parse_shift): Handle SHIFTED_MUL_VL.
+       (parse_address_main): Add an imm_shift_mode parameter.
+       (parse_address, parse_sve_address): Update accordingly.
+       (parse_operands): Handle MUL VL addressing modes.
+
+2016-09-21  Richard Sandiford  <richard.sandiford@arm.com>
+
+       * config/tc-aarch64.c (REG_TYPE_SVE_BASE, REG_TYPE_SVE_OFFSET): New
+       register types.
+       (get_reg_expected_msg): Handle them.
+       (aarch64_addr_reg_parse): New function, split out from
+       aarch64_reg_parse_32_64.  Handle Z registers too.
+       (aarch64_reg_parse_32_64): Call it.
+       (parse_address_main): Add base_qualifier, offset_qualifier,
+       base_type and offset_type parameters.  Handle SVE base and offset
+       registers.
+       (parse_address): Update call to parse_address_main.
+       (parse_sve_address): New function.
+       (parse_operands): Parse the new SVE address operands.
+
+2016-09-21  Richard Sandiford  <richard.sandiford@arm.com>
+
+       * config/tc-aarch64.c (SHIFTED_MUL): New parse_shift_mode.
+       (parse_shift): Handle it.  Reject AARCH64_MOD_MUL for all other
+       shift modes.  Skip range tests for AARCH64_MOD_MUL.
+       (process_omitted_operand): Handle AARCH64_OPND_SVE_PATTERN_SCALED.
+       (parse_operands): Likewise.
+
+2016-09-21  Richard Sandiford  <richard.sandiford@arm.com>
+
+       * config/tc-aarch64.c (parse_enum_string): New function.
+       (po_enum_or_fail): New macro.
+       (parse_operands): Handle AARCH64_OPND_SVE_PATTERN and
+       AARCH64_OPND_SVE_PRFOP.
+
 2016-09-21  Richard Sandiford  <richard.sandiford@arm.com>
 
        * config/tc-aarch64.c (vector_el_type): Add NT_zero and NT_merge.
This page took 0.024954 seconds and 4 git commands to generate.