Arm64: correct address index operands for LD1RO{H,W,D}
[deliverable/binutils-gdb.git] / opcodes / ChangeLog
index e3be019ec9d6fbfee99a506776ed50d49339d0e7..fb9f9e0929e334833ee7ba9f09ded58d28ee906a 100644 (file)
@@ -1,3 +1,25 @@
+2020-01-03  Jan Beulich  <jbeulich@suse.com>
+
+       * aarch64-tbl.h (aarch64_opcode_table): Use
+       SVE_ADDR_RX_LSL{1,2,3} for LD1RO{H,W,D}.
+
+2020-01-03  Jan Beulich  <jbeulich@suse.com>
+
+       * aarch64-tbl.h (aarch64_opcode_table): Correct SIMD
+       forms of SUDOT and USDOT.
+
+2020-01-03  Jan Beulich  <jbeulich@suse.com>
+
+       * aarch64-tbl.h (aarch64_opcode_table): Drop 'i' from
+       uzip{1,2}.
+       * opcodes/aarch64-dis-2.c: Re-generate.
+
+2020-01-03  Jan Beulich  <jbeulich@suse.com>
+
+       * aarch64-tbl.h (aarch64_opcode_table): Correct 64-bit
+       FMMLA encoding.
+       * opcodes/aarch64-dis-2.c: Re-generate.
+
 2020-01-02  Sergey Belyashov  <sergey.belyashov@gmail.com>
 
        * z80-dis.c: Add support for eZ80 and Z80 instructions.
This page took 0.026092 seconds and 4 git commands to generate.