X-Git-Url: http://drtracing.org/?a=blobdiff_plain;f=sim%2Fcris%2Fcrisv10f.c;h=273293c48b319a03af030be2ff056b5c33acab26;hb=17fc27167f678285d2f64040837b8cc41b6a664a;hp=e0dc435be1c78091964349b888635303cb63834a;hpb=4744ac1bb0d2f2294c7762577262fdcafb67883b;p=deliverable%2Fbinutils-gdb.git diff --git a/sim/cris/crisv10f.c b/sim/cris/crisv10f.c index e0dc435be1..273293c48b 100644 --- a/sim/cris/crisv10f.c +++ b/sim/cris/crisv10f.c @@ -1,5 +1,5 @@ /* CRIS v10 simulator support code - Copyright (C) 2004, 2005, 2006, 2007 Free Software Foundation, Inc. + Copyright (C) 2004-2020 Free Software Foundation, Inc. Contributed by Axis Communications. This file is part of the GNU simulators. @@ -22,6 +22,7 @@ along with this program. If not, see . */ #define WANT_CPU_CRISV10F #define BASENUM 10 +#define CRIS_TLS_REGISTER 14 #include "cris-tmpl.c" #if WITH_PROFILE_MODEL_P @@ -85,7 +86,7 @@ MY (deliver_interrupt) (SIM_CPU *current_cpu, GET_H_SR (H_SR_PRE_V32_IBR) + vec * 4, 4) == 0) { /* Nothing to do actually; either abort or send a signal. */ - sim_core_signal (sd, current_cpu, CIA_GET (current_cpu), 0, 4, + sim_core_signal (sd, current_cpu, CPU_PC_GET (current_cpu), 0, 4, GET_H_SR (H_SR_PRE_V32_IBR) + vec * 4, read_transfer, sim_core_unmapped_signal); return 0;