X-Git-Url: http://drtracing.org/?a=blobdiff_plain;f=sim%2Fm32r%2Fmloop.in;h=15ad34b5a69e367c86c7e5a8afb90b36aecd003d;hb=6bb11ab3b2e75cc4db2c2f63b0ba903c92313406;hp=921fa8982bcad790d36c3933a32074f064c26b84;hpb=b4cbaee405fce1979b6fd8d0a06e9f2798651bee;p=deliverable%2Fbinutils-gdb.git diff --git a/sim/m32r/mloop.in b/sim/m32r/mloop.in index 921fa8982b..15ad34b5a6 100644 --- a/sim/m32r/mloop.in +++ b/sim/m32r/mloop.in @@ -1,24 +1,38 @@ # Simulator main loop for m32r. -*- C -*- -# Copyright (C) 1996, 1997 Free Software Foundation, Inc. +# +# Copyright (C) 1996-1998, 2007-2012 Free Software Foundation, Inc. # # This file is part of the GNU Simulators. # # This program is free software; you can redistribute it and/or modify # it under the terms of the GNU General Public License as published by -# the Free Software Foundation; either version 2, or (at your option) -# any later version. +# the Free Software Foundation; either version 3 of the License, or +# (at your option) any later version. # # This program is distributed in the hope that it will be useful, # but WITHOUT ANY WARRANTY; without even the implied warranty of # MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the # GNU General Public License for more details. # -# You should have received a copy of the GNU General Public License along -# with this program; if not, write to the Free Software Foundation, Inc., -# 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. +# You should have received a copy of the GNU General Public License +# along with this program. If not, see . # Syntax: -# /bin/sh mainloop.in init|support|{full,fast}-{extract,exec}-{scache,noscache} +# /bin/sh mainloop.in command +# +# Command is one of: +# +# init +# support +# extract-{simple,scache,pbb} +# {full,fast}-exec-{simple,scache,pbb} +# +# A target need only provide a "full" version of one of simple,scache,pbb. +# If the target wants it can also provide a fast version of same, or if +# the slow (full featured) version is `simple', then the fast version can be +# one of scache/pbb. +# A target can't provide more than this. +# However for illustration's sake this file provides examples of all. # ??? After a few more ports are done, revisit. # Will eventually need to machine generate a lot of this. @@ -29,90 +43,104 @@ xsupport) cat <extract) (current_cpu, pc, insn, &sc->argbuf); - if (fast_p) - { -#if WITH_SEM_SWITCH_FAST -#ifdef __GNUC__ - sc->semantic.sem_case = d->sem_fast_lab; -#else - sc->semantic.sem_case = d->num; -#endif -#else - sc->semantic.sem_fast = d->sem_fast; -#endif - } - else + const IDESC *id = @cpu@_decode (current_cpu, pc, insn, insn, abuf); + + @cpu@_fill_argbuf (current_cpu, abuf, id, pc, fast_p); + if (! fast_p) { - sc->semantic.sem_full = d->sem_full; + int trace_p = PC_IN_TRACE_RANGE_P (current_cpu, pc); + int profile_p = PC_IN_PROFILE_RANGE_P (current_cpu, pc); + @cpu@_fill_argbuf_tp (current_cpu, abuf, trace_p, profile_p); } - sc->argbuf.idesc = d; - sc->next = pc + 2; + return id; } -static INLINE void -extract32 (SIM_CPU *current_cpu, PCADDR pc, insn_t insn, - SCACHE *sc, int fast_p) +static INLINE const IDESC * +extract32 (SIM_CPU *current_cpu, PCADDR pc, CGEN_INSN_INT insn, + ARGBUF *abuf, int fast_p) { - const IDESC *d = @cpu@_decode (current_cpu, pc, (USI) insn >> 16); - (*d->extract) (current_cpu, pc, insn, &sc->argbuf); - if (fast_p) - { -#if WITH_SEM_SWITCH_FAST -#ifdef __GNUC__ - sc->semantic.sem_case = d->sem_fast_lab; -#else - sc->semantic.sem_case = d->num; -#endif -#else - sc->semantic.sem_fast_fn = d->sem_fast; -#endif - } - else + const IDESC *id = @cpu@_decode (current_cpu, pc, (USI) insn >> 16, insn, abuf); + + @cpu@_fill_argbuf (current_cpu, abuf, id, pc, fast_p); + if (! fast_p) { - sc->semantic.sem_full = d->sem_full; + int trace_p = PC_IN_TRACE_RANGE_P (current_cpu, pc); + int profile_p = PC_IN_PROFILE_RANGE_P (current_cpu, pc); + @cpu@_fill_argbuf_tp (current_cpu, abuf, trace_p, profile_p); } - sc->argbuf.idesc = d; - sc->next = pc + 4; + return id; } -static INLINE PCADDR +static INLINE SEM_PC execute (SIM_CPU *current_cpu, SCACHE *sc, int fast_p) { - PCADDR pc; + SEM_PC vpc; if (fast_p) { -#if WITH_SCACHE && ! WITH_SEM_SWITCH_FAST - pc = (*sc->semantic.sem_fast) (current_cpu, sc); -#else -#if 0 - pc = (*sc->semantic.sem_full) (current_cpu, &sc->argbuf); +#if ! WITH_SEM_SWITCH_FAST +#if WITH_SCACHE + vpc = (*sc->argbuf.semantic.sem_fast) (current_cpu, sc); #else - pc = (*sc->semantic.sem_full) (current_cpu, sc); -#endif + vpc = (*sc->argbuf.semantic.sem_fast) (current_cpu, &sc->argbuf); #endif +#else + abort (); +#endif /* WITH_SEM_SWITCH_FAST */ } else { - m32r_model_init_insn_cycles (current_cpu, 1); - TRACE_INSN_INIT (current_cpu, 1); - TRACE_INSN (current_cpu, sc->argbuf.idesc->opcode, (const struct argbuf *) &sc->argbuf, sc->argbuf.addr); -#if 0 - pc = (*sc->semantic.sem_full) (current_cpu, &sc->argbuf); +#if ! WITH_SEM_SWITCH_FULL + ARGBUF *abuf = &sc->argbuf; + const IDESC *idesc = abuf->idesc; + const CGEN_INSN *idata = idesc->idata; +#if WITH_SCACHE_PBB + int virtual_p = CGEN_INSN_ATTR_VALUE (idata, CGEN_INSN_VIRTUAL); +#else + int virtual_p = 0; +#endif + + if (! virtual_p) + { + /* FIXME: call x-before */ + if (ARGBUF_PROFILE_P (abuf)) + PROFILE_COUNT_INSN (current_cpu, abuf->addr, idesc->num); + /* FIXME: Later make cover macros: PROFILE_INSN_{INIT,FINI}. */ + if (PROFILE_MODEL_P (current_cpu) + && ARGBUF_PROFILE_P (abuf)) + @cpu@_model_insn_before (current_cpu, 1 /*first_p*/); + TRACE_INSN_INIT (current_cpu, abuf, 1); + TRACE_INSN (current_cpu, idata, + (const struct argbuf *) abuf, abuf->addr); + } +#if WITH_SCACHE + vpc = (*sc->argbuf.semantic.sem_full) (current_cpu, sc); #else - pc = (*sc->semantic.sem_full) (current_cpu, sc); + vpc = (*sc->argbuf.semantic.sem_full) (current_cpu, abuf); #endif - m32r_model_update_insn_cycles (current_cpu, 1); - TRACE_INSN_FINI (current_cpu, 1); + if (! virtual_p) + { + /* FIXME: call x-after */ + if (PROFILE_MODEL_P (current_cpu) + && ARGBUF_PROFILE_P (abuf)) + { + int cycles; + + cycles = (*idesc->timing->model_fn) (current_cpu, sc); + @cpu@_model_insn_after (current_cpu, 1 /*last_p*/, cycles); + } + TRACE_INSN_FINI (current_cpu, abuf, 1); + } +#else + abort (); +#endif /* WITH_SEM_SWITCH_FULL */ } - return pc; + return vpc; } EOF @@ -121,18 +149,14 @@ EOF xinit) -cat <argbuf, FAST_P); + ++sc; + --max_insns; + ++icount; + pc += 2; + if (IDESC_CTI_P (idesc)) + { + SET_CTI_VPC (sc - 1); + goto Finish; + } + } + + while (max_insns > 0) + { + USI insn = GETIMEMUSI (current_cpu, pc); + if ((SI) insn < 0) + { + idesc = extract32 (current_cpu, pc, insn, &sc->argbuf, FAST_P); + ++sc; + --max_insns; + ++icount; + pc += 4; + if (IDESC_CTI_P (idesc)) + { + SET_CTI_VPC (sc - 1); + break; + } + } + else + { + idesc = extract16 (current_cpu, pc, insn >> 16, &sc->argbuf, FAST_P); + ++sc; + --max_insns; + ++icount; + pc += 2; + if (IDESC_CTI_P (idesc)) + { + SET_CTI_VPC (sc - 1); + break; + } + /* The m32r doesn't support parallel execution. */ + if ((insn & 0x8000) != 0) + { + /* ??? Defer signalling to execution. */ + if ((insn & 0x7fff) != 0x7000) /* parallel nops are ok */ + sim_engine_invalid_insn (current_cpu, pc - 2, 0); + /* There's no point in processing parallel nops in fast mode. + We might as well do this test since we've already tested + that we have a parallel nop. */ + if (0 && FAST_P) + { + pc += 2; + continue; + } + } + else + { + /* Non-parallel case. + While we're guaranteed that there's room to extract the + insn, when single stepping we can't; the pbb must stop + after the first insn. */ + if (max_insns == 0) + break; + } + /* We're guaranteed that we can always process 16 bit insns in + pairs. */ + idesc = extract16 (current_cpu, pc, insn & 0x7fff, &sc->argbuf, FAST_P); + ++sc; + --max_insns; + ++icount; + pc += 2; + if (IDESC_CTI_P (idesc)) + { + SET_CTI_VPC (sc - 1); + break; + } + } + } + + Finish: + SET_INSN_COUNT (icount); +} +EOF + +;; + +xfull-exec-* | xfast-exec-*) + +# Inputs: current_cpu, vpc, FAST_P +# Outputs: vpc +# vpc is the virtual program counter. + +cat <