Merge branches 'rmobile/kota2' and 'rmobile/marzen' into rmobile-latest
authorPaul Mundt <lethal@linux-sh.org>
Tue, 10 Jan 2012 08:10:55 +0000 (17:10 +0900)
committerPaul Mundt <lethal@linux-sh.org>
Tue, 10 Jan 2012 08:10:55 +0000 (17:10 +0900)
Conflicts:
arch/arm/mach-shmobile/Kconfig
arch/arm/mach-shmobile/Makefile

Signed-off-by: Paul Mundt <lethal@linux-sh.org>
25 files changed:
arch/arm/configs/kota2_defconfig [new file with mode: 0644]
arch/arm/configs/marzen_defconfig [new file with mode: 0644]
arch/arm/mach-shmobile/Kconfig
arch/arm/mach-shmobile/Makefile
arch/arm/mach-shmobile/board-marzen.c [new file with mode: 0644]
arch/arm/mach-shmobile/clock-r8a7779.c [new file with mode: 0644]
arch/arm/mach-shmobile/clock-sh7372.c
arch/arm/mach-shmobile/clock-sh73a0.c
arch/arm/mach-shmobile/headsmp.S
arch/arm/mach-shmobile/hotplug.c
arch/arm/mach-shmobile/include/mach/common.h
arch/arm/mach-shmobile/include/mach/r8a7779.h [new file with mode: 0644]
arch/arm/mach-shmobile/intc-r8a7779.c [new file with mode: 0644]
arch/arm/mach-shmobile/pfc-r8a7779.c [new file with mode: 0644]
arch/arm/mach-shmobile/platsmp.c
arch/arm/mach-shmobile/pm-r8a7779.c [new file with mode: 0644]
arch/arm/mach-shmobile/setup-r8a7779.c [new file with mode: 0644]
arch/sh/include/cpu-sh4/cpu/sh7724.h
arch/sh/kernel/cpu/sh4a/clock-sh7723.c
arch/sh/kernel/cpu/sh4a/clock-sh7724.c
drivers/sh/clk/core.c
drivers/sh/clk/cpg.c
drivers/sh/pfc.c
include/linux/sh_clk.h
include/linux/sh_pfc.h

diff --git a/arch/arm/configs/kota2_defconfig b/arch/arm/configs/kota2_defconfig
new file mode 100644 (file)
index 0000000..b7735d6
--- /dev/null
@@ -0,0 +1,122 @@
+# CONFIG_ARM_PATCH_PHYS_VIRT is not set
+CONFIG_EXPERIMENTAL=y
+CONFIG_SYSVIPC=y
+CONFIG_IKCONFIG=y
+CONFIG_IKCONFIG_PROC=y
+CONFIG_LOG_BUF_SHIFT=16
+CONFIG_CGROUPS=y
+CONFIG_CPUSETS=y
+CONFIG_NAMESPACES=y
+# CONFIG_UTS_NS is not set
+# CONFIG_IPC_NS is not set
+# CONFIG_USER_NS is not set
+# CONFIG_PID_NS is not set
+CONFIG_SYSCTL_SYSCALL=y
+CONFIG_EMBEDDED=y
+CONFIG_SLAB=y
+# CONFIG_BLK_DEV_BSG is not set
+# CONFIG_IOSCHED_DEADLINE is not set
+# CONFIG_IOSCHED_CFQ is not set
+CONFIG_ARCH_SHMOBILE=y
+CONFIG_KEYBOARD_GPIO_POLLED=y
+CONFIG_ARCH_SH73A0=y
+CONFIG_MACH_KOTA2=y
+CONFIG_MEMORY_SIZE=0x1e0000000
+# CONFIG_SH_TIMER_TMU is not set
+# CONFIG_SWP_EMULATE is not set
+CONFIG_CPU_BPREDICT_DISABLE=y
+CONFIG_ARM_ERRATA_460075=y
+CONFIG_ARM_ERRATA_742230=y
+CONFIG_ARM_ERRATA_742231=y
+CONFIG_PL310_ERRATA_588369=y
+CONFIG_ARM_ERRATA_720789=y
+CONFIG_PL310_ERRATA_727915=y
+CONFIG_ARM_ERRATA_743622=y
+CONFIG_ARM_ERRATA_751472=y
+CONFIG_PL310_ERRATA_753970=y
+CONFIG_ARM_ERRATA_754322=y
+CONFIG_PL310_ERRATA_769419=y
+CONFIG_NO_HZ=y
+CONFIG_SMP=y
+CONFIG_AEABI=y
+# CONFIG_OABI_COMPAT is not set
+CONFIG_HIGHMEM=y
+CONFIG_ZBOOT_ROM_TEXT=0x0
+CONFIG_ZBOOT_ROM_BSS=0x0
+CONFIG_CMDLINE="console=ttySC2,115200 earlyprintk=sh-sci.2,115200 ignore_loglevel"
+CONFIG_CMDLINE_FORCE=y
+CONFIG_KEXEC=y
+CONFIG_CPU_IDLE=y
+# CONFIG_CORE_DUMP_DEFAULT_ELF_HEADERS is not set
+CONFIG_PM_RUNTIME=y
+CONFIG_NET=y
+CONFIG_PACKET=y
+CONFIG_UNIX=y
+CONFIG_INET=y
+CONFIG_IP_PNP=y
+CONFIG_IP_PNP_DHCP=y
+# CONFIG_INET_XFRM_MODE_TRANSPORT is not set
+# CONFIG_INET_XFRM_MODE_TUNNEL is not set
+# CONFIG_INET_XFRM_MODE_BEET is not set
+# CONFIG_INET_LRO is not set
+# CONFIG_INET_DIAG is not set
+# CONFIG_IPV6 is not set
+CONFIG_CFG80211=y
+CONFIG_WIRELESS_EXT_SYSFS=y
+CONFIG_MAC80211=y
+CONFIG_UEVENT_HELPER_PATH="/sbin/hotplug"
+# CONFIG_BLK_DEV is not set
+CONFIG_NETDEVICES=y
+# CONFIG_NET_VENDOR_BROADCOM is not set
+# CONFIG_NET_VENDOR_CHELSIO is not set
+# CONFIG_NET_VENDOR_FARADAY is not set
+# CONFIG_NET_VENDOR_INTEL is not set
+# CONFIG_NET_VENDOR_MARVELL is not set
+# CONFIG_NET_VENDOR_MICREL is not set
+# CONFIG_NET_VENDOR_NATSEMI is not set
+# CONFIG_NET_VENDOR_SEEQ is not set
+CONFIG_SMSC911X=y
+# CONFIG_NET_VENDOR_STMICRO is not set
+CONFIG_B43=y
+CONFIG_B43_PHY_N=y
+CONFIG_B43_DEBUG=y
+CONFIG_INPUT_SPARSEKMAP=y
+# CONFIG_INPUT_MOUSEDEV_PSAUX is not set
+CONFIG_INPUT_EVDEV=y
+# CONFIG_KEYBOARD_ATKBD is not set
+CONFIG_KEYBOARD_GPIO=y
+CONFIG_KEYBOARD_SH_KEYSC=y
+# CONFIG_INPUT_MOUSE is not set
+# CONFIG_LEGACY_PTYS is not set
+CONFIG_SERIAL_SH_SCI=y
+CONFIG_SERIAL_SH_SCI_NR_UARTS=9
+CONFIG_SERIAL_SH_SCI_CONSOLE=y
+# CONFIG_HW_RANDOM is not set
+CONFIG_I2C_SH_MOBILE=y
+# CONFIG_HWMON is not set
+CONFIG_BCMA=y
+CONFIG_BCMA_DEBUG=y
+CONFIG_FB=y
+CONFIG_FB_SH_MOBILE_LCDC=y
+CONFIG_LCD_PLATFORM=y
+CONFIG_FRAMEBUFFER_CONSOLE=y
+CONFIG_FRAMEBUFFER_CONSOLE_DETECT_PRIMARY=y
+# CONFIG_HID_SUPPORT is not set
+# CONFIG_USB_SUPPORT is not set
+CONFIG_MMC=y
+CONFIG_MMC_SDHI=y
+CONFIG_MMC_SH_MMCIF=y
+CONFIG_NEW_LEDS=y
+CONFIG_LEDS_CLASS=y
+CONFIG_LEDS_GPIO=y
+CONFIG_LEDS_RENESAS_TPU=y
+CONFIG_LEDS_TRIGGERS=y
+# CONFIG_DNOTIFY is not set
+# CONFIG_INOTIFY_USER is not set
+CONFIG_TMPFS=y
+# CONFIG_MISC_FILESYSTEMS is not set
+CONFIG_MAGIC_SYSRQ=y
+CONFIG_DEBUG_INFO=y
+CONFIG_DEBUG_INFO_REDUCED=y
+# CONFIG_FTRACE is not set
+CONFIG_DEBUG_USER=y
diff --git a/arch/arm/configs/marzen_defconfig b/arch/arm/configs/marzen_defconfig
new file mode 100644 (file)
index 0000000..864f9a5
--- /dev/null
@@ -0,0 +1,87 @@
+# CONFIG_ARM_PATCH_PHYS_VIRT is not set
+CONFIG_EXPERIMENTAL=y
+CONFIG_KERNEL_LZMA=y
+CONFIG_IKCONFIG=y
+CONFIG_IKCONFIG_PROC=y
+CONFIG_LOG_BUF_SHIFT=16
+CONFIG_SYSCTL_SYSCALL=y
+CONFIG_EMBEDDED=y
+CONFIG_SLAB=y
+# CONFIG_BLOCK is not set
+CONFIG_ARCH_SHMOBILE=y
+CONFIG_ARCH_R8A7779=y
+CONFIG_MACH_MARZEN=y
+CONFIG_MEMORY_START=0x60000000
+CONFIG_MEMORY_SIZE=0x10000000
+CONFIG_SHMOBILE_TIMER_HZ=1024
+# CONFIG_SH_TIMER_CMT is not set
+# CONFIG_SWP_EMULATE is not set
+CONFIG_ARM_ERRATA_430973=y
+CONFIG_ARM_ERRATA_458693=y
+CONFIG_ARM_ERRATA_460075=y
+CONFIG_ARM_ERRATA_743622=y
+CONFIG_ARM_ERRATA_754322=y
+CONFIG_NO_HZ=y
+CONFIG_SMP=y
+# CONFIG_ARM_CPU_TOPOLOGY is not set
+CONFIG_AEABI=y
+# CONFIG_OABI_COMPAT is not set
+CONFIG_HIGHMEM=y
+CONFIG_ZBOOT_ROM_TEXT=0x0
+CONFIG_ZBOOT_ROM_BSS=0x0
+CONFIG_CMDLINE="console=ttySC2,115200 earlyprintk=sh-sci.2,115200 ignore_loglevel"
+CONFIG_CMDLINE_FORCE=y
+CONFIG_KEXEC=y
+# CONFIG_CORE_DUMP_DEFAULT_ELF_HEADERS is not set
+CONFIG_PM_RUNTIME=y
+CONFIG_NET=y
+CONFIG_INET=y
+# CONFIG_IPV6 is not set
+# CONFIG_WIRELESS is not set
+CONFIG_UEVENT_HELPER_PATH="/sbin/hotplug"
+CONFIG_DEVTMPFS=y
+CONFIG_DEVTMPFS_MOUNT=y
+# CONFIG_STANDALONE is not set
+# CONFIG_PREVENT_FIRMWARE_BUILD is not set
+# CONFIG_FW_LOADER is not set
+CONFIG_NETDEVICES=y
+# CONFIG_NET_VENDOR_BROADCOM is not set
+# CONFIG_NET_VENDOR_FARADAY is not set
+# CONFIG_NET_VENDOR_INTEL is not set
+# CONFIG_NET_VENDOR_MICREL is not set
+# CONFIG_NET_VENDOR_NATSEMI is not set
+# CONFIG_NET_VENDOR_SEEQ is not set
+CONFIG_SMC911X=y
+CONFIG_SMSC911X=y
+# CONFIG_NET_VENDOR_STMICRO is not set
+# CONFIG_WLAN is not set
+# CONFIG_INPUT_MOUSEDEV is not set
+# CONFIG_INPUT_KEYBOARD is not set
+# CONFIG_INPUT_MOUSE is not set
+# CONFIG_SERIO is not set
+# CONFIG_VT is not set
+# CONFIG_LEGACY_PTYS is not set
+# CONFIG_DEVKMEM is not set
+CONFIG_SERIAL_SH_SCI=y
+CONFIG_SERIAL_SH_SCI_NR_UARTS=6
+CONFIG_SERIAL_SH_SCI_CONSOLE=y
+# CONFIG_HW_RANDOM is not set
+CONFIG_GPIO_SYSFS=y
+# CONFIG_HWMON is not set
+CONFIG_SSB=y
+# CONFIG_HID_SUPPORT is not set
+# CONFIG_USB_SUPPORT is not set
+CONFIG_UIO=y
+CONFIG_UIO_PDRV_GENIRQ=y
+# CONFIG_IOMMU_SUPPORT is not set
+# CONFIG_FILE_LOCKING is not set
+# CONFIG_DNOTIFY is not set
+# CONFIG_INOTIFY_USER is not set
+CONFIG_TMPFS=y
+# CONFIG_MISC_FILESYSTEMS is not set
+CONFIG_MAGIC_SYSRQ=y
+CONFIG_DEBUG_INFO=y
+CONFIG_DEBUG_INFO_REDUCED=y
+# CONFIG_FTRACE is not set
+CONFIG_DEBUG_USER=y
+CONFIG_AVERAGE=y
index ef0077e8771e8ba0b21eea59ff4d58c9e5fb9e22..060e5644c49c4711668835d451885f552a63a210 100644 (file)
@@ -34,6 +34,13 @@ config ARCH_R8A7740
        select SH_CLK_CPG
        select ARCH_WANT_OPTIONAL_GPIOLIB
 
+config ARCH_R8A7779
+       bool "R-Car H1 (R8A77790)"
+       select CPU_V7
+       select SH_CLK_CPG
+       select ARM_GIC
+       select ARCH_WANT_OPTIONAL_GPIOLIB
+
 comment "SH-Mobile Board Type"
 
 config MACH_G3EVM
@@ -86,6 +93,11 @@ config MACH_BONITO
        select ARCH_REQUIRE_GPIOLIB
        depends on ARCH_R8A7740
 
+config MACH_MARZEN
+       bool "MARZEN board"
+       depends on ARCH_R8A7779
+       select ARCH_REQUIRE_GPIOLIB
+
 comment "SH-Mobile System Configuration"
 
 menu "Memory configuration"
index 957e5c7a38fe366c3ab486efea6098a8927d9535..997bd2bcd5f669459d84e0b33a461da95802edca 100644 (file)
@@ -11,6 +11,7 @@ obj-$(CONFIG_ARCH_SH7377)     += setup-sh7377.o clock-sh7377.o intc-sh7377.o
 obj-$(CONFIG_ARCH_SH7372)      += setup-sh7372.o clock-sh7372.o intc-sh7372.o
 obj-$(CONFIG_ARCH_SH73A0)      += setup-sh73a0.o clock-sh73a0.o intc-sh73a0.o
 obj-$(CONFIG_ARCH_R8A7740)     += setup-r8a7740.o clock-r8a7740.o intc-r8a7740.o
+obj-$(CONFIG_ARCH_R8A7779)     += setup-r8a7779.o clock-r8a7779.o intc-r8a7779.o
 
 # SMP objects
 smp-y                          := platsmp.o headsmp.o
@@ -25,6 +26,7 @@ pfc-$(CONFIG_ARCH_SH7377)     += pfc-sh7377.o
 pfc-$(CONFIG_ARCH_SH7372)      += pfc-sh7372.o
 pfc-$(CONFIG_ARCH_SH73A0)      += pfc-sh73a0.o
 pfc-$(CONFIG_ARCH_R8A7740)     += pfc-r8a7740.o
+pfc-$(CONFIG_ARCH_R8A7779)     += pfc-r8a7779.o
 
 # IRQ objects
 obj-$(CONFIG_ARCH_SH7367)      += entry-intc.o
@@ -36,6 +38,7 @@ obj-$(CONFIG_ARCH_R8A7740)    += entry-intc.o
 obj-$(CONFIG_SUSPEND)          += suspend.o
 obj-$(CONFIG_CPU_IDLE)         += cpuidle.o
 obj-$(CONFIG_ARCH_SH7372)      += pm-sh7372.o sleep-sh7372.o
+obj-$(CONFIG_ARCH_R8A7779)     += pm-r8a7779.o
 
 # Board objects
 obj-$(CONFIG_MACH_G3EVM)       += board-g3evm.o
@@ -45,6 +48,7 @@ obj-$(CONFIG_MACH_AG5EVM)     += board-ag5evm.o
 obj-$(CONFIG_MACH_MACKEREL)    += board-mackerel.o
 obj-$(CONFIG_MACH_KOTA2)       += board-kota2.o
 obj-$(CONFIG_MACH_BONITO)      += board-bonito.o
+obj-$(CONFIG_MACH_MARZEN)      += board-marzen.o
 
 # Framework support
 obj-$(CONFIG_SMP)              += $(smp-y)
diff --git a/arch/arm/mach-shmobile/board-marzen.c b/arch/arm/mach-shmobile/board-marzen.c
new file mode 100644 (file)
index 0000000..f0e02c0
--- /dev/null
@@ -0,0 +1,157 @@
+/*
+ * marzen board support
+ *
+ * Copyright (C) 2011  Renesas Solutions Corp.
+ * Copyright (C) 2011  Magnus Damm
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; version 2 of the License.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
+ * GNU General Public License for more details.
+ *
+ * You should have received a copy of the GNU General Public License
+ * along with this program; if not, write to the Free Software
+ * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301  USA
+ */
+
+#include <linux/kernel.h>
+#include <linux/init.h>
+#include <linux/interrupt.h>
+#include <linux/irq.h>
+#include <linux/platform_device.h>
+#include <linux/delay.h>
+#include <linux/io.h>
+#include <linux/gpio.h>
+#include <linux/dma-mapping.h>
+#include <linux/smsc911x.h>
+#include <mach/hardware.h>
+#include <mach/r8a7779.h>
+#include <mach/common.h>
+#include <asm/mach-types.h>
+#include <asm/mach/arch.h>
+#include <asm/mach/map.h>
+#include <asm/mach/time.h>
+#include <asm/hardware/gic.h>
+#include <asm/traps.h>
+
+/* SMSC LAN89218 */
+static struct resource smsc911x_resources[] = {
+       [0] = {
+               .start          = 0x18000000, /* ExCS0 */
+               .end            = 0x180000ff, /* A1->A7 */
+               .flags          = IORESOURCE_MEM,
+       },
+       [1] = {
+               .start          = gic_spi(28), /* IRQ 1 */
+               .flags          = IORESOURCE_IRQ,
+       },
+};
+
+static struct smsc911x_platform_config smsc911x_platdata = {
+       .flags          = SMSC911X_USE_32BIT, /* 32-bit SW on 16-bit HW bus */
+       .phy_interface  = PHY_INTERFACE_MODE_MII,
+       .irq_polarity   = SMSC911X_IRQ_POLARITY_ACTIVE_LOW,
+       .irq_type       = SMSC911X_IRQ_TYPE_PUSH_PULL,
+};
+
+static struct platform_device eth_device = {
+       .name           = "smsc911x",
+       .id             = 0,
+       .dev  = {
+               .platform_data = &smsc911x_platdata,
+       },
+       .resource       = smsc911x_resources,
+       .num_resources  = ARRAY_SIZE(smsc911x_resources),
+};
+
+static struct platform_device *marzen_devices[] __initdata = {
+       &eth_device,
+};
+
+static struct map_desc marzen_io_desc[] __initdata = {
+       /* 2M entity map for 0xf0000000 (MPCORE) */
+       {
+               .virtual        = 0xf0000000,
+               .pfn            = __phys_to_pfn(0xf0000000),
+               .length         = SZ_2M,
+               .type           = MT_DEVICE_NONSHARED
+       },
+       /* 16M entity map for 0xfexxxxxx (DMAC-S/HPBREG/INTC2/LRAM/DBSC) */
+       {
+               .virtual        = 0xfe000000,
+               .pfn            = __phys_to_pfn(0xfe000000),
+               .length         = SZ_16M,
+               .type           = MT_DEVICE_NONSHARED
+       },
+};
+
+static void __init marzen_map_io(void)
+{
+       iotable_init(marzen_io_desc, ARRAY_SIZE(marzen_io_desc));
+}
+
+static void __init marzen_init_early(void)
+{
+       r8a7779_add_early_devices();
+
+       /* Early serial console setup is not included here due to
+        * memory map collisions. The SCIF serial ports in r8a7779
+        * are difficult to entity map 1:1 due to collision with the
+        * virtual memory range used by the coherent DMA code on ARM.
+        *
+        * Anyone wanting to debug early can remove UPF_IOREMAP from
+        * the sh-sci serial console platform data, adjust mapbase
+        * to a static M:N virt:phys mapping that needs to be added to
+        * the mappings passed with iotable_init() above.
+        *
+        * Then add a call to shmobile_setup_console() from this function.
+        *
+        * As a final step pass earlyprint=sh-sci.2,115200 on the kernel
+        * command line.
+        */
+}
+
+static void __init marzen_init(void)
+{
+       r8a7779_pinmux_init();
+
+       /* SCIF2 (CN18: DEBUG0) */
+       gpio_request(GPIO_FN_TX2_C, NULL);
+       gpio_request(GPIO_FN_RX2_C, NULL);
+
+       /* SCIF4 (CN19: DEBUG1) */
+       gpio_request(GPIO_FN_TX4, NULL);
+       gpio_request(GPIO_FN_RX4, NULL);
+
+       /* LAN89218 */
+       gpio_request(GPIO_FN_EX_CS0, NULL); /* nCS */
+       gpio_request(GPIO_FN_IRQ1_B, NULL); /* IRQ + PME */
+
+       r8a7779_add_standard_devices();
+       platform_add_devices(marzen_devices, ARRAY_SIZE(marzen_devices));
+}
+
+static void __init marzen_timer_init(void)
+{
+       r8a7779_clock_init();
+       shmobile_timer.init();
+       return;
+}
+
+struct sys_timer marzen_timer = {
+       .init   = marzen_timer_init,
+};
+
+MACHINE_START(MARZEN, "marzen")
+       .map_io         = marzen_map_io,
+       .init_early     = marzen_init_early,
+       .nr_irqs        = NR_IRQS_LEGACY,
+       .init_irq       = r8a7779_init_irq,
+       .handle_irq     = gic_handle_irq,
+       .init_machine   = marzen_init,
+       .timer          = &marzen_timer,
+MACHINE_END
diff --git a/arch/arm/mach-shmobile/clock-r8a7779.c b/arch/arm/mach-shmobile/clock-r8a7779.c
new file mode 100644 (file)
index 0000000..b4b0e8c
--- /dev/null
@@ -0,0 +1,176 @@
+/*
+ * r8a7779 clock framework support
+ *
+ * Copyright (C) 2011  Renesas Solutions Corp.
+ * Copyright (C) 2011  Magnus Damm
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; either version 2 of the License
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
+ * GNU General Public License for more details.
+ *
+ * You should have received a copy of the GNU General Public License
+ * along with this program; if not, write to the Free Software
+ * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
+ */
+#include <linux/init.h>
+#include <linux/kernel.h>
+#include <linux/io.h>
+#include <linux/sh_clk.h>
+#include <linux/clkdev.h>
+#include <mach/common.h>
+
+#define FRQMR   0xffc80014
+#define MSTPCR0 0xffc80030
+#define MSTPCR1 0xffc80034
+#define MSTPCR3 0xffc8003c
+#define MSTPSR1 0xffc80044
+#define MSTPSR4 0xffc80048
+#define MSTPSR6 0xffc8004c
+#define MSTPCR4 0xffc80050
+#define MSTPCR5 0xffc80054
+#define MSTPCR6 0xffc80058
+#define MSTPCR7 0xffc80040
+
+/* ioremap() through clock mapping mandatory to avoid
+ * collision with ARM coherent DMA virtual memory range.
+ */
+
+static struct clk_mapping cpg_mapping = {
+       .phys   = 0xffc80000,
+       .len    = 0x80,
+};
+
+/*
+ * Default rate for the root input clock, reset this with clk_set_rate()
+ * from the platform code.
+ */
+static struct clk plla_clk = {
+       .rate           = 1500000000,
+       .mapping        = &cpg_mapping,
+};
+
+static struct clk *main_clks[] = {
+       &plla_clk,
+};
+
+static int divisors[] = { 0, 0, 0, 6, 8, 12, 16, 0, 24, 32, 36, 0, 0, 0, 0, 0 };
+
+static struct clk_div_mult_table div4_div_mult_table = {
+       .divisors = divisors,
+       .nr_divisors = ARRAY_SIZE(divisors),
+};
+
+static struct clk_div4_table div4_table = {
+       .div_mult_table = &div4_div_mult_table,
+};
+
+enum { DIV4_S, DIV4_OUT, DIV4_S4, DIV4_S3, DIV4_S1, DIV4_P, DIV4_NR };
+
+static struct clk div4_clks[DIV4_NR] = {
+       [DIV4_S]        = SH_CLK_DIV4(&plla_clk, FRQMR, 20,
+                                     0x0018, CLK_ENABLE_ON_INIT),
+       [DIV4_OUT]      = SH_CLK_DIV4(&plla_clk, FRQMR, 16,
+                                     0x0700, CLK_ENABLE_ON_INIT),
+       [DIV4_S4]       = SH_CLK_DIV4(&plla_clk, FRQMR, 12,
+                                     0x0040, CLK_ENABLE_ON_INIT),
+       [DIV4_S3]       = SH_CLK_DIV4(&plla_clk, FRQMR, 8,
+                                     0x0010, CLK_ENABLE_ON_INIT),
+       [DIV4_S1]       = SH_CLK_DIV4(&plla_clk, FRQMR, 4,
+                                     0x0060, CLK_ENABLE_ON_INIT),
+       [DIV4_P]        = SH_CLK_DIV4(&plla_clk, FRQMR, 0,
+                                     0x0300, CLK_ENABLE_ON_INIT),
+};
+
+enum { MSTP026, MSTP025, MSTP024, MSTP023, MSTP022, MSTP021,
+       MSTP016, MSTP015, MSTP014,
+       MSTP_NR };
+
+static struct clk mstp_clks[MSTP_NR] = {
+       [MSTP026] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 26, 0), /* SCIF0 */
+       [MSTP025] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 25, 0), /* SCIF1 */
+       [MSTP024] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 24, 0), /* SCIF2 */
+       [MSTP023] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 23, 0), /* SCIF3 */
+       [MSTP022] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 22, 0), /* SCIF4 */
+       [MSTP021] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 21, 0), /* SCIF5 */
+       [MSTP016] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 16, 0), /* TMU0 */
+       [MSTP015] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 15, 0), /* TMU1 */
+       [MSTP014] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 14, 0), /* TMU2 */
+};
+
+static unsigned long mul4_recalc(struct clk *clk)
+{
+       return clk->parent->rate * 4;
+}
+
+static struct clk_ops mul4_clk_ops = {
+       .recalc         = mul4_recalc,
+};
+
+struct clk clkz_clk = {
+       .ops            = &mul4_clk_ops,
+       .parent         = &div4_clks[DIV4_S],
+};
+
+struct clk clkzs_clk = {
+       /* clks x 4 / 4 = clks */
+       .parent         = &div4_clks[DIV4_S],
+};
+
+static struct clk *late_main_clks[] = {
+       &clkz_clk,
+       &clkzs_clk,
+};
+
+static struct clk_lookup lookups[] = {
+       /* main clocks */
+       CLKDEV_CON_ID("plla_clk", &plla_clk),
+       CLKDEV_CON_ID("clkz_clk", &clkz_clk),
+       CLKDEV_CON_ID("clkzs_clk", &clkzs_clk),
+
+       /* DIV4 clocks */
+       CLKDEV_CON_ID("shyway_clk",     &div4_clks[DIV4_S]),
+       CLKDEV_CON_ID("bus_clk",        &div4_clks[DIV4_OUT]),
+       CLKDEV_CON_ID("shyway4_clk",    &div4_clks[DIV4_S4]),
+       CLKDEV_CON_ID("shyway3_clk",    &div4_clks[DIV4_S3]),
+       CLKDEV_CON_ID("shyway1_clk",    &div4_clks[DIV4_S1]),
+       CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]),
+
+       /* MSTP32 clocks */
+       CLKDEV_DEV_ID("sh_tmu.0", &mstp_clks[MSTP016]), /* TMU00 */
+       CLKDEV_DEV_ID("sh_tmu.1", &mstp_clks[MSTP016]), /* TMU01 */
+       CLKDEV_DEV_ID("sh-sci.0", &mstp_clks[MSTP026]), /* SCIF0 */
+       CLKDEV_DEV_ID("sh-sci.1", &mstp_clks[MSTP025]), /* SCIF1 */
+       CLKDEV_DEV_ID("sh-sci.2", &mstp_clks[MSTP024]), /* SCIF2 */
+       CLKDEV_DEV_ID("sh-sci.3", &mstp_clks[MSTP023]), /* SCIF3 */
+       CLKDEV_DEV_ID("sh-sci.4", &mstp_clks[MSTP022]), /* SCIF4 */
+       CLKDEV_DEV_ID("sh-sci.5", &mstp_clks[MSTP021]), /* SCIF6 */
+};
+
+void __init r8a7779_clock_init(void)
+{
+       int k, ret = 0;
+
+       for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
+               ret = clk_register(main_clks[k]);
+
+       if (!ret)
+               ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
+
+       if (!ret)
+               ret = sh_clk_mstp32_register(mstp_clks, MSTP_NR);
+
+       for (k = 0; !ret && (k < ARRAY_SIZE(late_main_clks)); k++)
+               ret = clk_register(late_main_clks[k]);
+
+       clkdev_add_table(lookups, ARRAY_SIZE(lookups));
+
+       if (!ret)
+               clk_init();
+       else
+               panic("failed to setup r8a7779 clocks\n");
+}
index 995a9c3aec8fbe60da9c78f3dba9835d20db9003..e349c22a0d71c93c54e49466549814795c80b77b 100644 (file)
@@ -411,11 +411,11 @@ static struct clk *fsibckcr_parent[] = {
 };
 
 static struct clk div6_reparent_clks[DIV6_REPARENT_NR] = {
-       [DIV6_HDMI] = SH_CLK_DIV6_EXT(&pllc1_div2_clk, HDMICKCR, 0,
+       [DIV6_HDMI] = SH_CLK_DIV6_EXT(HDMICKCR, 0,
                                      hdmi_parent, ARRAY_SIZE(hdmi_parent), 6, 2),
-       [DIV6_FSIA] = SH_CLK_DIV6_EXT(&pllc1_div2_clk, FSIACKCR, 0,
+       [DIV6_FSIA] = SH_CLK_DIV6_EXT(FSIACKCR, 0,
                                      fsiackcr_parent, ARRAY_SIZE(fsiackcr_parent), 6, 2),
-       [DIV6_FSIB] = SH_CLK_DIV6_EXT(&pllc1_div2_clk, FSIBCKCR, 0,
+       [DIV6_FSIB] = SH_CLK_DIV6_EXT(FSIBCKCR, 0,
                                      fsibckcr_parent, ARRAY_SIZE(fsibckcr_parent), 6, 2),
 };
 
index 1370a89ca358ba548c80ae5ed3ec29b52156b501..34944d01bf1ed99db00a49f4b9845271ddce3a3e 100644 (file)
@@ -92,6 +92,24 @@ static struct clk_ops div2_clk_ops = {
        .recalc         = div2_recalc,
 };
 
+static unsigned long div7_recalc(struct clk *clk)
+{
+       return clk->parent->rate / 7;
+}
+
+static struct clk_ops div7_clk_ops = {
+       .recalc         = div7_recalc,
+};
+
+static unsigned long div13_recalc(struct clk *clk)
+{
+       return clk->parent->rate / 13;
+}
+
+static struct clk_ops div13_clk_ops = {
+       .recalc         = div13_recalc,
+};
+
 /* Divide extal1 by two */
 static struct clk extal1_div2_clk = {
        .ops            = &div2_clk_ops,
@@ -174,12 +192,29 @@ static struct clk pll3_clk = {
        .enable_bit     = 3,
 };
 
-/* Divide PLL1 by two */
+/* Divide PLL */
 static struct clk pll1_div2_clk = {
        .ops            = &div2_clk_ops,
        .parent         = &pll1_clk,
 };
 
+static struct clk pll1_div7_clk = {
+       .ops            = &div7_clk_ops,
+       .parent         = &pll1_clk,
+};
+
+static struct clk pll1_div13_clk = {
+       .ops            = &div13_clk_ops,
+       .parent         = &pll1_clk,
+};
+
+/* External input clock */
+struct clk sh73a0_extcki_clk = {
+};
+
+struct clk sh73a0_extalr_clk = {
+};
+
 static struct clk *main_clks[] = {
        &r_clk,
        &sh73a0_extal1_clk,
@@ -193,6 +228,10 @@ static struct clk *main_clks[] = {
        &pll2_clk,
        &pll3_clk,
        &pll1_div2_clk,
+       &pll1_div7_clk,
+       &pll1_div13_clk,
+       &sh73a0_extcki_clk,
+       &sh73a0_extalr_clk,
 };
 
 static void div4_kick(struct clk *clk)
@@ -246,27 +285,84 @@ enum { DIV6_VCK1, DIV6_VCK2, DIV6_VCK3, DIV6_ZB1,
        DIV6_DSIT, DIV6_DSI0P, DIV6_DSI1P,
        DIV6_NR };
 
+static struct clk *vck_parent[8] = {
+       [0] = &pll1_div2_clk,
+       [1] = &pll2_clk,
+       [2] = &sh73a0_extcki_clk,
+       [3] = &sh73a0_extal2_clk,
+       [4] = &main_div2_clk,
+       [5] = &sh73a0_extalr_clk,
+       [6] = &main_clk,
+};
+
+static struct clk *pll_parent[4] = {
+       [0] = &pll1_div2_clk,
+       [1] = &pll2_clk,
+       [2] = &pll1_div13_clk,
+};
+
+static struct clk *hsi_parent[4] = {
+       [0] = &pll1_div2_clk,
+       [1] = &pll2_clk,
+       [2] = &pll1_div7_clk,
+};
+
+static struct clk *pll_extal2_parent[] = {
+       [0] = &pll1_div2_clk,
+       [1] = &pll2_clk,
+       [2] = &sh73a0_extal2_clk,
+       [3] = &sh73a0_extal2_clk,
+};
+
+static struct clk *dsi_parent[8] = {
+       [0] = &pll1_div2_clk,
+       [1] = &pll2_clk,
+       [2] = &main_clk,
+       [3] = &sh73a0_extal2_clk,
+       [4] = &sh73a0_extcki_clk,
+};
+
 static struct clk div6_clks[DIV6_NR] = {
-       [DIV6_VCK1] = SH_CLK_DIV6(&pll1_div2_clk, VCLKCR1, 0),
-       [DIV6_VCK2] = SH_CLK_DIV6(&pll1_div2_clk, VCLKCR2, 0),
-       [DIV6_VCK3] = SH_CLK_DIV6(&pll1_div2_clk, VCLKCR3, 0),
-       [DIV6_ZB1] = SH_CLK_DIV6(&pll1_div2_clk, ZBCKCR, CLK_ENABLE_ON_INIT),
-       [DIV6_FLCTL] = SH_CLK_DIV6(&pll1_div2_clk, FLCKCR, 0),
-       [DIV6_SDHI0] = SH_CLK_DIV6(&pll1_div2_clk, SD0CKCR, 0),
-       [DIV6_SDHI1] = SH_CLK_DIV6(&pll1_div2_clk, SD1CKCR, 0),
-       [DIV6_SDHI2] = SH_CLK_DIV6(&pll1_div2_clk, SD2CKCR, 0),
-       [DIV6_FSIA] = SH_CLK_DIV6(&pll1_div2_clk, FSIACKCR, 0),
-       [DIV6_FSIB] = SH_CLK_DIV6(&pll1_div2_clk, FSIBCKCR, 0),
-       [DIV6_SUB] = SH_CLK_DIV6(&sh73a0_extal2_clk, SUBCKCR, 0),
-       [DIV6_SPUA] = SH_CLK_DIV6(&pll1_div2_clk, SPUACKCR, 0),
-       [DIV6_SPUV] = SH_CLK_DIV6(&pll1_div2_clk, SPUVCKCR, 0),
-       [DIV6_MSU] = SH_CLK_DIV6(&pll1_div2_clk, MSUCKCR, 0),
-       [DIV6_HSI] = SH_CLK_DIV6(&pll1_div2_clk, HSICKCR, 0),
-       [DIV6_MFG1] = SH_CLK_DIV6(&pll1_div2_clk, MFCK1CR, 0),
-       [DIV6_MFG2] = SH_CLK_DIV6(&pll1_div2_clk, MFCK2CR, 0),
-       [DIV6_DSIT] = SH_CLK_DIV6(&pll1_div2_clk, DSITCKCR, 0),
-       [DIV6_DSI0P] = SH_CLK_DIV6(&pll1_div2_clk, DSI0PCKCR, 0),
-       [DIV6_DSI1P] = SH_CLK_DIV6(&pll1_div2_clk, DSI1PCKCR, 0),
+       [DIV6_VCK1] = SH_CLK_DIV6_EXT(VCLKCR1, 0,
+                       vck_parent, ARRAY_SIZE(vck_parent), 12, 3),
+       [DIV6_VCK2] = SH_CLK_DIV6_EXT(VCLKCR2, 0,
+                       vck_parent, ARRAY_SIZE(vck_parent), 12, 3),
+       [DIV6_VCK3] = SH_CLK_DIV6_EXT(VCLKCR3, 0,
+                       vck_parent, ARRAY_SIZE(vck_parent), 12, 3),
+       [DIV6_ZB1] = SH_CLK_DIV6_EXT(ZBCKCR, CLK_ENABLE_ON_INIT,
+                       pll_parent, ARRAY_SIZE(pll_parent), 7, 1),
+       [DIV6_FLCTL] = SH_CLK_DIV6_EXT(FLCKCR, 0,
+                       pll_parent, ARRAY_SIZE(pll_parent), 7, 1),
+       [DIV6_SDHI0] = SH_CLK_DIV6_EXT(SD0CKCR, 0,
+                       pll_parent, ARRAY_SIZE(pll_parent), 6, 2),
+       [DIV6_SDHI1] = SH_CLK_DIV6_EXT(SD1CKCR, 0,
+                       pll_parent, ARRAY_SIZE(pll_parent), 6, 2),
+       [DIV6_SDHI2] = SH_CLK_DIV6_EXT(SD2CKCR, 0,
+                       pll_parent, ARRAY_SIZE(pll_parent), 6, 2),
+       [DIV6_FSIA] = SH_CLK_DIV6_EXT(FSIACKCR, 0,
+                       pll_parent, ARRAY_SIZE(pll_parent), 6, 1),
+       [DIV6_FSIB] = SH_CLK_DIV6_EXT(FSIBCKCR, 0,
+                       pll_parent, ARRAY_SIZE(pll_parent), 6, 1),
+       [DIV6_SUB] = SH_CLK_DIV6_EXT(SUBCKCR, 0,
+                       pll_extal2_parent, ARRAY_SIZE(pll_extal2_parent), 6, 2),
+       [DIV6_SPUA] = SH_CLK_DIV6_EXT(SPUACKCR, 0,
+                       pll_extal2_parent, ARRAY_SIZE(pll_extal2_parent), 6, 2),
+       [DIV6_SPUV] = SH_CLK_DIV6_EXT(SPUVCKCR, 0,
+                       pll_extal2_parent, ARRAY_SIZE(pll_extal2_parent), 6, 2),
+       [DIV6_MSU] = SH_CLK_DIV6_EXT(MSUCKCR, 0,
+                       pll_parent, ARRAY_SIZE(pll_parent), 7, 1),
+       [DIV6_HSI] = SH_CLK_DIV6_EXT(HSICKCR, 0,
+                       hsi_parent, ARRAY_SIZE(hsi_parent), 6, 2),
+       [DIV6_MFG1] = SH_CLK_DIV6_EXT(MFCK1CR, 0,
+                       pll_parent, ARRAY_SIZE(pll_parent), 7, 1),
+       [DIV6_MFG2] = SH_CLK_DIV6_EXT(MFCK2CR, 0,
+                       pll_parent, ARRAY_SIZE(pll_parent), 7, 1),
+       [DIV6_DSIT] = SH_CLK_DIV6_EXT(DSITCKCR, 0,
+                       pll_parent, ARRAY_SIZE(pll_parent), 7, 1),
+       [DIV6_DSI0P] = SH_CLK_DIV6_EXT(DSI0PCKCR, 0,
+                       dsi_parent, ARRAY_SIZE(dsi_parent), 12, 3),
+       [DIV6_DSI1P] = SH_CLK_DIV6_EXT(DSI1PCKCR, 0,
+                       dsi_parent, ARRAY_SIZE(dsi_parent), 12, 3),
 };
 
 enum { MSTP001,
@@ -403,7 +499,7 @@ void __init sh73a0_clock_init(void)
                ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
 
        if (!ret)
-               ret = sh_clk_div6_register(div6_clks, DIV6_NR);
+               ret = sh_clk_div6_reparent_register(div6_clks, DIV6_NR);
 
        if (!ret)
                ret = sh_clk_mstp32_register(mstp_clks, MSTP_NR);
index 26079d933d913e1bf4f04e68d6a23e1eb3225e3d..6ac015c892060e72b29c2a60735a810762b0c115 100644 (file)
@@ -14,7 +14,7 @@
 #include <linux/init.h>
 #include <asm/memory.h>
 
-       __INIT
+       __CPUINIT
 
 /*
  * Reset vector for secondary CPUs.
index 238a0d97d2d5d110ba6a8d70762c8fa26d62e474..828d22f3af5750b022f898bdb44aa79d56577e4d 100644 (file)
 #include <linux/kernel.h>
 #include <linux/errno.h>
 #include <linux/smp.h>
+#include <linux/cpumask.h>
+#include <linux/delay.h>
+#include <mach/common.h>
+#include <asm/cacheflush.h>
+
+static cpumask_t dead_cpus;
 
 int platform_cpu_kill(unsigned int cpu)
 {
-       return 1;
+       int k;
+
+       /* this function is running on another CPU than the offline target,
+        * here we need wait for shutdown code in platform_cpu_die() to
+        * finish before asking SoC-specific code to power off the CPU core.
+        */
+       for (k = 0; k < 1000; k++) {
+               if (cpumask_test_cpu(cpu, &dead_cpus))
+                       return shmobile_platform_cpu_kill(cpu);
+
+               mdelay(1);
+       }
+
+       return 0;
 }
 
 void platform_cpu_die(unsigned int cpu)
 {
+       /* hardware shutdown code running on the CPU that is being offlined */
+       flush_cache_all();
+       dsb();
+
+       /* notify platform_cpu_kill() that hardware shutdown is finished */
+       cpumask_set_cpu(cpu, &dead_cpus);
+
+       /* wait for SoC code in platform_cpu_kill() to shut off CPU core
+        * power. CPU bring up starts from the reset vector.
+        */
        while (1) {
                /*
                 * here's the WFI
@@ -33,6 +62,7 @@ void platform_cpu_die(unsigned int cpu)
 
 int platform_cpu_disable(unsigned int cpu)
 {
+       cpumask_clear_cpu(cpu, &dead_cpus);
        /*
         * we don't allow CPU 0 to be shutdown (it is still too special
         * e.g. clock tick interrupts)
index 3a9250bb6d05186828f3b58733d265b1a05108f4..44ce124bfdec6f019bb97f63644e74179111cefb 100644 (file)
@@ -4,6 +4,7 @@
 extern struct sys_timer shmobile_timer;
 extern void shmobile_setup_console(void);
 extern void shmobile_secondary_vector(void);
+extern int shmobile_platform_cpu_kill(unsigned int cpu);
 struct clk;
 extern int clk_init(void);
 extern void shmobile_handle_irq_intc(struct pt_regs *);
@@ -46,6 +47,8 @@ extern void sh73a0_clock_init(void);
 extern void sh73a0_pinmux_init(void);
 extern struct clk sh73a0_extal1_clk;
 extern struct clk sh73a0_extal2_clk;
+extern struct clk sh73a0_extcki_clk;
+extern struct clk sh73a0_extalr_clk;
 
 extern unsigned int sh73a0_get_core_count(void);
 extern void sh73a0_secondary_init(unsigned int cpu);
@@ -58,4 +61,11 @@ extern void r8a7740_add_standard_devices(void);
 extern void r8a7740_clock_init(u8 md_ck);
 extern void r8a7740_pinmux_init(void);
 
+extern void r8a7779_init_irq(void);
+extern void r8a7779_add_early_devices(void);
+extern void r8a7779_add_standard_devices(void);
+extern void r8a7779_clock_init(void);
+extern void r8a7779_pinmux_init(void);
+extern void r8a7779_pm_init(void);
+
 #endif /* __ARCH_MACH_COMMON_H */
diff --git a/arch/arm/mach-shmobile/include/mach/r8a7779.h b/arch/arm/mach-shmobile/include/mach/r8a7779.h
new file mode 100644 (file)
index 0000000..e6a6166
--- /dev/null
@@ -0,0 +1,360 @@
+#ifndef __ASM_R8A7779_H__
+#define __ASM_R8A7779_H__
+
+#include <linux/sh_clk.h>
+#include <linux/pm_domain.h>
+
+/* Pin Function Controller:
+ * GPIO_FN_xx - GPIO used to select pin function
+ * GPIO_GP_x_x - GPIO mapped to real I/O pin on CPU
+ */
+enum {
+       GPIO_GP_0_0, GPIO_GP_0_1, GPIO_GP_0_2, GPIO_GP_0_3,
+       GPIO_GP_0_4, GPIO_GP_0_5, GPIO_GP_0_6, GPIO_GP_0_7,
+       GPIO_GP_0_8, GPIO_GP_0_9, GPIO_GP_0_10, GPIO_GP_0_11,
+       GPIO_GP_0_12, GPIO_GP_0_13, GPIO_GP_0_14, GPIO_GP_0_15,
+       GPIO_GP_0_16, GPIO_GP_0_17, GPIO_GP_0_18, GPIO_GP_0_19,
+       GPIO_GP_0_20, GPIO_GP_0_21, GPIO_GP_0_22, GPIO_GP_0_23,
+       GPIO_GP_0_24, GPIO_GP_0_25, GPIO_GP_0_26, GPIO_GP_0_27,
+       GPIO_GP_0_28, GPIO_GP_0_29, GPIO_GP_0_30, GPIO_GP_0_31,
+
+       GPIO_GP_1_0, GPIO_GP_1_1, GPIO_GP_1_2, GPIO_GP_1_3,
+       GPIO_GP_1_4, GPIO_GP_1_5, GPIO_GP_1_6, GPIO_GP_1_7,
+       GPIO_GP_1_8, GPIO_GP_1_9, GPIO_GP_1_10, GPIO_GP_1_11,
+       GPIO_GP_1_12, GPIO_GP_1_13, GPIO_GP_1_14, GPIO_GP_1_15,
+       GPIO_GP_1_16, GPIO_GP_1_17, GPIO_GP_1_18, GPIO_GP_1_19,
+       GPIO_GP_1_20, GPIO_GP_1_21, GPIO_GP_1_22, GPIO_GP_1_23,
+       GPIO_GP_1_24, GPIO_GP_1_25, GPIO_GP_1_26, GPIO_GP_1_27,
+       GPIO_GP_1_28, GPIO_GP_1_29, GPIO_GP_1_30, GPIO_GP_1_31,
+
+       GPIO_GP_2_0, GPIO_GP_2_1, GPIO_GP_2_2, GPIO_GP_2_3,
+       GPIO_GP_2_4, GPIO_GP_2_5, GPIO_GP_2_6, GPIO_GP_2_7,
+       GPIO_GP_2_8, GPIO_GP_2_9, GPIO_GP_2_10, GPIO_GP_2_11,
+       GPIO_GP_2_12, GPIO_GP_2_13, GPIO_GP_2_14, GPIO_GP_2_15,
+       GPIO_GP_2_16, GPIO_GP_2_17, GPIO_GP_2_18, GPIO_GP_2_19,
+       GPIO_GP_2_20, GPIO_GP_2_21, GPIO_GP_2_22, GPIO_GP_2_23,
+       GPIO_GP_2_24, GPIO_GP_2_25, GPIO_GP_2_26, GPIO_GP_2_27,
+       GPIO_GP_2_28, GPIO_GP_2_29, GPIO_GP_2_30, GPIO_GP_2_31,
+
+       GPIO_GP_3_0, GPIO_GP_3_1, GPIO_GP_3_2, GPIO_GP_3_3,
+       GPIO_GP_3_4, GPIO_GP_3_5, GPIO_GP_3_6, GPIO_GP_3_7,
+       GPIO_GP_3_8, GPIO_GP_3_9, GPIO_GP_3_10, GPIO_GP_3_11,
+       GPIO_GP_3_12, GPIO_GP_3_13, GPIO_GP_3_14, GPIO_GP_3_15,
+       GPIO_GP_3_16, GPIO_GP_3_17, GPIO_GP_3_18, GPIO_GP_3_19,
+       GPIO_GP_3_20, GPIO_GP_3_21, GPIO_GP_3_22, GPIO_GP_3_23,
+       GPIO_GP_3_24, GPIO_GP_3_25, GPIO_GP_3_26, GPIO_GP_3_27,
+       GPIO_GP_3_28, GPIO_GP_3_29, GPIO_GP_3_30, GPIO_GP_3_31,
+
+       GPIO_GP_4_0, GPIO_GP_4_1, GPIO_GP_4_2, GPIO_GP_4_3,
+       GPIO_GP_4_4, GPIO_GP_4_5, GPIO_GP_4_6, GPIO_GP_4_7,
+       GPIO_GP_4_8, GPIO_GP_4_9, GPIO_GP_4_10, GPIO_GP_4_11,
+       GPIO_GP_4_12, GPIO_GP_4_13, GPIO_GP_4_14, GPIO_GP_4_15,
+       GPIO_GP_4_16, GPIO_GP_4_17, GPIO_GP_4_18, GPIO_GP_4_19,
+       GPIO_GP_4_20, GPIO_GP_4_21, GPIO_GP_4_22, GPIO_GP_4_23,
+       GPIO_GP_4_24, GPIO_GP_4_25, GPIO_GP_4_26, GPIO_GP_4_27,
+       GPIO_GP_4_28, GPIO_GP_4_29, GPIO_GP_4_30, GPIO_GP_4_31,
+
+       GPIO_GP_5_0, GPIO_GP_5_1, GPIO_GP_5_2, GPIO_GP_5_3,
+       GPIO_GP_5_4, GPIO_GP_5_5, GPIO_GP_5_6, GPIO_GP_5_7,
+       GPIO_GP_5_8, GPIO_GP_5_9, GPIO_GP_5_10, GPIO_GP_5_11,
+       GPIO_GP_5_12, GPIO_GP_5_13, GPIO_GP_5_14, GPIO_GP_5_15,
+       GPIO_GP_5_16, GPIO_GP_5_17, GPIO_GP_5_18, GPIO_GP_5_19,
+       GPIO_GP_5_20, GPIO_GP_5_21, GPIO_GP_5_22, GPIO_GP_5_23,
+       GPIO_GP_5_24, GPIO_GP_5_25, GPIO_GP_5_26, GPIO_GP_5_27,
+       GPIO_GP_5_28, GPIO_GP_5_29, GPIO_GP_5_30, GPIO_GP_5_31,
+
+       GPIO_GP_6_0, GPIO_GP_6_1, GPIO_GP_6_2, GPIO_GP_6_3,
+       GPIO_GP_6_4, GPIO_GP_6_5, GPIO_GP_6_6, GPIO_GP_6_7,
+       GPIO_GP_6_8,
+
+       GPIO_FN_AVS1, GPIO_FN_AVS2, GPIO_FN_A17, GPIO_FN_A18,
+       GPIO_FN_A19,
+
+       /* IPSR0 */
+       GPIO_FN_PENC2, GPIO_FN_SCK0, GPIO_FN_PWM1, GPIO_FN_PWMFSW0,
+       GPIO_FN_SCIF_CLK, GPIO_FN_TCLK0_C, GPIO_FN_BS, GPIO_FN_SD1_DAT2,
+       GPIO_FN_MMC0_D2, GPIO_FN_FD2, GPIO_FN_ATADIR0, GPIO_FN_SDSELF,
+       GPIO_FN_HCTS1, GPIO_FN_TX4_C, GPIO_FN_A0, GPIO_FN_SD1_DAT3,
+       GPIO_FN_MMC0_D3, GPIO_FN_FD3, GPIO_FN_A20, GPIO_FN_TX5_D,
+       GPIO_FN_HSPI_TX2_B, GPIO_FN_A21, GPIO_FN_SCK5_D, GPIO_FN_HSPI_CLK2_B,
+       GPIO_FN_A22, GPIO_FN_RX5_D, GPIO_FN_HSPI_RX2_B, GPIO_FN_VI1_R0,
+       GPIO_FN_A23, GPIO_FN_FCLE, GPIO_FN_HSPI_CLK2, GPIO_FN_VI1_R1,
+       GPIO_FN_A24, GPIO_FN_SD1_CD, GPIO_FN_MMC0_D4, GPIO_FN_FD4,
+       GPIO_FN_HSPI_CS2, GPIO_FN_VI1_R2, GPIO_FN_SSI_WS78_B, GPIO_FN_A25,
+       GPIO_FN_SD1_WP, GPIO_FN_MMC0_D5, GPIO_FN_FD5, GPIO_FN_HSPI_RX2,
+       GPIO_FN_VI1_R3, GPIO_FN_TX5_B, GPIO_FN_SSI_SDATA7_B, GPIO_FN_CTS0_B,
+       GPIO_FN_CLKOUT, GPIO_FN_TX3C_IRDA_TX_C, GPIO_FN_PWM0_B, GPIO_FN_CS0,
+       GPIO_FN_HSPI_CS2_B, GPIO_FN_CS1_A26, GPIO_FN_HSPI_TX2,
+       GPIO_FN_SDSELF_B, GPIO_FN_RD_WR, GPIO_FN_FWE, GPIO_FN_ATAG0,
+       GPIO_FN_VI1_R7, GPIO_FN_HRTS1, GPIO_FN_RX4_C,
+
+       /* IPSR1 */
+       GPIO_FN_EX_CS0, GPIO_FN_RX3_C_IRDA_RX_C, GPIO_FN_MMC0_D6,
+       GPIO_FN_FD6, GPIO_FN_EX_CS1, GPIO_FN_MMC0_D7, GPIO_FN_FD7,
+       GPIO_FN_EX_CS2, GPIO_FN_SD1_CLK, GPIO_FN_MMC0_CLK, GPIO_FN_FALE,
+       GPIO_FN_ATACS00, GPIO_FN_EX_CS3, GPIO_FN_SD1_CMD, GPIO_FN_MMC0_CMD,
+       GPIO_FN_FRE, GPIO_FN_ATACS10, GPIO_FN_VI1_R4, GPIO_FN_RX5_B,
+       GPIO_FN_HSCK1, GPIO_FN_SSI_SDATA8_B, GPIO_FN_RTS0_B_TANS_B,
+       GPIO_FN_SSI_SDATA9, GPIO_FN_EX_CS4, GPIO_FN_SD1_DAT0, GPIO_FN_MMC0_D0,
+       GPIO_FN_FD0, GPIO_FN_ATARD0, GPIO_FN_VI1_R5, GPIO_FN_SCK5_B,
+       GPIO_FN_HTX1, GPIO_FN_TX2_E, GPIO_FN_TX0_B, GPIO_FN_SSI_SCK9,
+       GPIO_FN_EX_CS5, GPIO_FN_SD1_DAT1, GPIO_FN_MMC0_D1, GPIO_FN_FD1,
+       GPIO_FN_ATAWR0, GPIO_FN_VI1_R6, GPIO_FN_HRX1, GPIO_FN_RX2_E,
+       GPIO_FN_RX0_B, GPIO_FN_SSI_WS9, GPIO_FN_MLB_CLK, GPIO_FN_PWM2,
+       GPIO_FN_SCK4, GPIO_FN_MLB_SIG, GPIO_FN_PWM3, GPIO_FN_TX4,
+       GPIO_FN_MLB_DAT, GPIO_FN_PWM4, GPIO_FN_RX4, GPIO_FN_HTX0,
+       GPIO_FN_TX1, GPIO_FN_SDATA, GPIO_FN_CTS0_C, GPIO_FN_SUB_TCK,
+       GPIO_FN_CC5_STATE2, GPIO_FN_CC5_STATE10, GPIO_FN_CC5_STATE18,
+       GPIO_FN_CC5_STATE26, GPIO_FN_CC5_STATE34,
+
+       /* IPSR2 */
+       GPIO_FN_HRX0, GPIO_FN_RX1, GPIO_FN_SCKZ, GPIO_FN_RTS0_C_TANS_C,
+       GPIO_FN_SUB_TDI, GPIO_FN_CC5_STATE3, GPIO_FN_CC5_STATE11,
+       GPIO_FN_CC5_STATE19, GPIO_FN_CC5_STATE27, GPIO_FN_CC5_STATE35,
+       GPIO_FN_HSCK0, GPIO_FN_SCK1, GPIO_FN_MTS, GPIO_FN_PWM5,
+       GPIO_FN_SCK0_C, GPIO_FN_SSI_SDATA9_B, GPIO_FN_SUB_TDO,
+       GPIO_FN_CC5_STATE0, GPIO_FN_CC5_STATE8, GPIO_FN_CC5_STATE16,
+       GPIO_FN_CC5_STATE24, GPIO_FN_CC5_STATE32, GPIO_FN_HCTS0, GPIO_FN_CTS1,
+       GPIO_FN_STM, GPIO_FN_PWM0_D, GPIO_FN_RX0_C, GPIO_FN_SCIF_CLK_C,
+       GPIO_FN_SUB_TRST, GPIO_FN_TCLK1_B, GPIO_FN_CC5_OSCOUT, GPIO_FN_HRTS0,
+       GPIO_FN_RTS1_TANS, GPIO_FN_MDATA, GPIO_FN_TX0_C, GPIO_FN_SUB_TMS,
+       GPIO_FN_CC5_STATE1, GPIO_FN_CC5_STATE9, GPIO_FN_CC5_STATE17,
+       GPIO_FN_CC5_STATE25, GPIO_FN_CC5_STATE33, GPIO_FN_DU0_DR0,
+       GPIO_FN_LCDOUT0, GPIO_FN_DREQ0, GPIO_FN_GPS_CLK_B, GPIO_FN_AUDATA0,
+       GPIO_FN_TX5_C, GPIO_FN_DU0_DR1, GPIO_FN_LCDOUT1, GPIO_FN_DACK0,
+       GPIO_FN_DRACK0, GPIO_FN_GPS_SIGN_B, GPIO_FN_AUDATA1, GPIO_FN_RX5_C,
+       GPIO_FN_DU0_DR2, GPIO_FN_LCDOUT2, GPIO_FN_DU0_DR3, GPIO_FN_LCDOUT3,
+       GPIO_FN_DU0_DR4, GPIO_FN_LCDOUT4, GPIO_FN_DU0_DR5, GPIO_FN_LCDOUT5,
+       GPIO_FN_DU0_DR6, GPIO_FN_LCDOUT6, GPIO_FN_DU0_DR7, GPIO_FN_LCDOUT7,
+       GPIO_FN_DU0_DG0, GPIO_FN_LCDOUT8, GPIO_FN_DREQ1, GPIO_FN_SCL2,
+       GPIO_FN_AUDATA2,
+
+       /* IPSR3 */
+       GPIO_FN_DU0_DG1, GPIO_FN_LCDOUT9, GPIO_FN_DACK1, GPIO_FN_SDA2,
+       GPIO_FN_AUDATA3, GPIO_FN_DU0_DG2, GPIO_FN_LCDOUT10, GPIO_FN_DU0_DG3,
+       GPIO_FN_LCDOUT11, GPIO_FN_DU0_DG4, GPIO_FN_LCDOUT12, GPIO_FN_DU0_DG5,
+       GPIO_FN_LCDOUT13, GPIO_FN_DU0_DG6, GPIO_FN_LCDOUT14, GPIO_FN_DU0_DG7,
+       GPIO_FN_LCDOUT15, GPIO_FN_DU0_DB0, GPIO_FN_LCDOUT16, GPIO_FN_EX_WAIT1,
+       GPIO_FN_SCL1, GPIO_FN_TCLK1, GPIO_FN_AUDATA4, GPIO_FN_DU0_DB1,
+       GPIO_FN_LCDOUT17, GPIO_FN_EX_WAIT2, GPIO_FN_SDA1, GPIO_FN_GPS_MAG_B,
+       GPIO_FN_AUDATA5, GPIO_FN_SCK5_C, GPIO_FN_DU0_DB2, GPIO_FN_LCDOUT18,
+       GPIO_FN_DU0_DB3, GPIO_FN_LCDOUT19, GPIO_FN_DU0_DB4, GPIO_FN_LCDOUT20,
+       GPIO_FN_DU0_DB5, GPIO_FN_LCDOUT21, GPIO_FN_DU0_DB6, GPIO_FN_LCDOUT22,
+       GPIO_FN_DU0_DB7, GPIO_FN_LCDOUT23, GPIO_FN_DU0_DOTCLKIN,
+       GPIO_FN_QSTVA_QVS, GPIO_FN_TX3_D_IRDA_TX_D, GPIO_FN_SCL3_B,
+       GPIO_FN_DU0_DOTCLKOUT0, GPIO_FN_QCLK, GPIO_FN_DU0_DOTCLKOUT1,
+       GPIO_FN_QSTVB_QVE, GPIO_FN_RX3_D_IRDA_RX_D, GPIO_FN_SDA3_B,
+       GPIO_FN_SDA2_C, GPIO_FN_DACK0_B, GPIO_FN_DRACK0_B,
+       GPIO_FN_DU0_EXHSYNC_DU0_HSYNC, GPIO_FN_QSTH_QHS,
+       GPIO_FN_DU0_EXVSYNC_DU0_VSYNC, GPIO_FN_QSTB_QHE,
+       GPIO_FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, GPIO_FN_QCPV_QDE,
+       GPIO_FN_CAN1_TX, GPIO_FN_TX2_C, GPIO_FN_SCL2_C, GPIO_FN_REMOCON,
+
+       /* IPSR4 */
+       GPIO_FN_DU0_DISP, GPIO_FN_QPOLA, GPIO_FN_CAN_CLK_C, GPIO_FN_SCK2_C,
+       GPIO_FN_DU0_CDE, GPIO_FN_QPOLB, GPIO_FN_CAN1_RX, GPIO_FN_RX2_C,
+       GPIO_FN_DREQ0_B, GPIO_FN_SSI_SCK78_B, GPIO_FN_SCK0_B, GPIO_FN_DU1_DR0,
+       GPIO_FN_VI2_DATA0_VI2_B0, GPIO_FN_PWM6, GPIO_FN_SD3_CLK,
+       GPIO_FN_TX3_E_IRDA_TX_E, GPIO_FN_AUDCK, GPIO_FN_PWMFSW0_B,
+       GPIO_FN_DU1_DR1, GPIO_FN_VI2_DATA1_VI2_B1, GPIO_FN_PWM0,
+       GPIO_FN_SD3_CMD, GPIO_FN_RX3_E_IRDA_RX_E, GPIO_FN_AUDSYNC,
+       GPIO_FN_CTS0_D, GPIO_FN_DU1_DR2, GPIO_FN_VI2_G0, GPIO_FN_DU1_DR3,
+       GPIO_FN_VI2_G1, GPIO_FN_DU1_DR4, GPIO_FN_VI2_G2, GPIO_FN_DU1_DR5,
+       GPIO_FN_VI2_G3, GPIO_FN_DU1_DR6, GPIO_FN_VI2_G4, GPIO_FN_DU1_DR7,
+       GPIO_FN_VI2_G5, GPIO_FN_DU1_DG0, GPIO_FN_VI2_DATA2_VI2_B2,
+       GPIO_FN_SCL1_B, GPIO_FN_SD3_DAT2, GPIO_FN_SCK3_E, GPIO_FN_AUDATA6,
+       GPIO_FN_TX0_D, GPIO_FN_DU1_DG1, GPIO_FN_VI2_DATA3_VI2_B3,
+       GPIO_FN_SDA1_B, GPIO_FN_SD3_DAT3, GPIO_FN_SCK5, GPIO_FN_AUDATA7,
+       GPIO_FN_RX0_D, GPIO_FN_DU1_DG2, GPIO_FN_VI2_G6, GPIO_FN_DU1_DG3,
+       GPIO_FN_VI2_G7, GPIO_FN_DU1_DG4, GPIO_FN_VI2_R0, GPIO_FN_DU1_DG5,
+       GPIO_FN_VI2_R1, GPIO_FN_DU1_DG6, GPIO_FN_VI2_R2, GPIO_FN_DU1_DG7,
+       GPIO_FN_VI2_R3, GPIO_FN_DU1_DB0, GPIO_FN_VI2_DATA4_VI2_B4,
+       GPIO_FN_SCL2_B, GPIO_FN_SD3_DAT0, GPIO_FN_TX5, GPIO_FN_SCK0_D,
+
+       /* IPSR5 */
+       GPIO_FN_DU1_DB1, GPIO_FN_VI2_DATA5_VI2_B5, GPIO_FN_SDA2_B,
+       GPIO_FN_SD3_DAT1, GPIO_FN_RX5, GPIO_FN_RTS0_D_TANS_D,
+       GPIO_FN_DU1_DB2, GPIO_FN_VI2_R4, GPIO_FN_DU1_DB3, GPIO_FN_VI2_R5,
+       GPIO_FN_DU1_DB4, GPIO_FN_VI2_R6, GPIO_FN_DU1_DB5, GPIO_FN_VI2_R7,
+       GPIO_FN_DU1_DB6, GPIO_FN_SCL2_D, GPIO_FN_DU1_DB7, GPIO_FN_SDA2_D,
+       GPIO_FN_DU1_DOTCLKIN, GPIO_FN_VI2_CLKENB, GPIO_FN_HSPI_CS1,
+       GPIO_FN_SCL1_D, GPIO_FN_DU1_DOTCLKOUT, GPIO_FN_VI2_FIELD,
+       GPIO_FN_SDA1_D, GPIO_FN_DU1_EXHSYNC_DU1_HSYNC, GPIO_FN_VI2_HSYNC,
+       GPIO_FN_VI3_HSYNC, GPIO_FN_DU1_EXVSYNC_DU1_VSYNC, GPIO_FN_VI2_VSYNC,
+       GPIO_FN_VI3_VSYNC, GPIO_FN_DU1_EXODDF_DU1_ODDF_DISP_CDE,
+       GPIO_FN_VI2_CLK, GPIO_FN_TX3_B_IRDA_TX_B, GPIO_FN_SD3_CD,
+       GPIO_FN_HSPI_TX1, GPIO_FN_VI1_CLKENB, GPIO_FN_VI3_CLKENB,
+       GPIO_FN_AUDIO_CLKC, GPIO_FN_TX2_D, GPIO_FN_SPEEDIN,
+       GPIO_FN_GPS_SIGN_D, GPIO_FN_DU1_DISP, GPIO_FN_VI2_DATA6_VI2_B6,
+       GPIO_FN_TCLK0, GPIO_FN_QSTVA_B_QVS_B, GPIO_FN_HSPI_CLK1,
+       GPIO_FN_SCK2_D, GPIO_FN_AUDIO_CLKOUT_B, GPIO_FN_GPS_MAG_D,
+       GPIO_FN_DU1_CDE, GPIO_FN_VI2_DATA7_VI2_B7, GPIO_FN_RX3_B_IRDA_RX_B,
+       GPIO_FN_SD3_WP, GPIO_FN_HSPI_RX1, GPIO_FN_VI1_FIELD, GPIO_FN_VI3_FIELD,
+       GPIO_FN_AUDIO_CLKOUT, GPIO_FN_RX2_D, GPIO_FN_GPS_CLK_C,
+       GPIO_FN_GPS_CLK_D, GPIO_FN_AUDIO_CLKA, GPIO_FN_CAN_TXCLK,
+       GPIO_FN_AUDIO_CLKB, GPIO_FN_USB_OVC2, GPIO_FN_CAN_DEBUGOUT0,
+       GPIO_FN_MOUT0,
+
+       /* IPSR6 */
+       GPIO_FN_SSI_SCK0129, GPIO_FN_CAN_DEBUGOUT1, GPIO_FN_MOUT1,
+       GPIO_FN_SSI_WS0129, GPIO_FN_CAN_DEBUGOUT2, GPIO_FN_MOUT2,
+       GPIO_FN_SSI_SDATA0, GPIO_FN_CAN_DEBUGOUT3, GPIO_FN_MOUT5,
+       GPIO_FN_SSI_SDATA1, GPIO_FN_CAN_DEBUGOUT4, GPIO_FN_MOUT6,
+       GPIO_FN_SSI_SDATA2, GPIO_FN_CAN_DEBUGOUT5, GPIO_FN_SSI_SCK34,
+       GPIO_FN_CAN_DEBUGOUT6, GPIO_FN_CAN0_TX_B, GPIO_FN_IERX,
+       GPIO_FN_SSI_SCK9_C, GPIO_FN_SSI_WS34, GPIO_FN_CAN_DEBUGOUT7,
+       GPIO_FN_CAN0_RX_B, GPIO_FN_IETX, GPIO_FN_SSI_WS9_C,
+       GPIO_FN_SSI_SDATA3, GPIO_FN_PWM0_C, GPIO_FN_CAN_DEBUGOUT8,
+       GPIO_FN_CAN_CLK_B, GPIO_FN_IECLK, GPIO_FN_SCIF_CLK_B, GPIO_FN_TCLK0_B,
+       GPIO_FN_SSI_SDATA4, GPIO_FN_CAN_DEBUGOUT9, GPIO_FN_SSI_SDATA9_C,
+       GPIO_FN_SSI_SCK5, GPIO_FN_ADICLK, GPIO_FN_CAN_DEBUGOUT10,
+       GPIO_FN_SCK3, GPIO_FN_TCLK0_D, GPIO_FN_SSI_WS5, GPIO_FN_ADICS_SAMP,
+       GPIO_FN_CAN_DEBUGOUT11, GPIO_FN_TX3_IRDA_TX, GPIO_FN_SSI_SDATA5,
+       GPIO_FN_ADIDATA, GPIO_FN_CAN_DEBUGOUT12, GPIO_FN_RX3_IRDA_RX,
+       GPIO_FN_SSI_SCK6, GPIO_FN_ADICHS0, GPIO_FN_CAN0_TX, GPIO_FN_IERX_B,
+
+       /* IPSR7 */
+       GPIO_FN_SSI_WS6, GPIO_FN_ADICHS1, GPIO_FN_CAN0_RX, GPIO_FN_IETX_B,
+       GPIO_FN_SSI_SDATA6, GPIO_FN_ADICHS2, GPIO_FN_CAN_CLK, GPIO_FN_IECLK_B,
+       GPIO_FN_SSI_SCK78, GPIO_FN_CAN_DEBUGOUT13, GPIO_FN_IRQ0_B,
+       GPIO_FN_SSI_SCK9_B, GPIO_FN_HSPI_CLK1_C, GPIO_FN_SSI_WS78,
+       GPIO_FN_CAN_DEBUGOUT14, GPIO_FN_IRQ1_B, GPIO_FN_SSI_WS9_B,
+       GPIO_FN_HSPI_CS1_C, GPIO_FN_SSI_SDATA7, GPIO_FN_CAN_DEBUGOUT15,
+       GPIO_FN_IRQ2_B, GPIO_FN_TCLK1_C, GPIO_FN_HSPI_TX1_C,
+       GPIO_FN_SSI_SDATA8, GPIO_FN_VSP, GPIO_FN_IRQ3_B, GPIO_FN_HSPI_RX1_C,
+       GPIO_FN_SD0_CLK, GPIO_FN_ATACS01, GPIO_FN_SCK1_B, GPIO_FN_SD0_CMD,
+       GPIO_FN_ATACS11, GPIO_FN_TX1_B, GPIO_FN_CC5_TDO, GPIO_FN_SD0_DAT0,
+       GPIO_FN_ATADIR1, GPIO_FN_RX1_B, GPIO_FN_CC5_TRST, GPIO_FN_SD0_DAT1,
+       GPIO_FN_ATAG1, GPIO_FN_SCK2_B, GPIO_FN_CC5_TMS, GPIO_FN_SD0_DAT2,
+       GPIO_FN_ATARD1, GPIO_FN_TX2_B, GPIO_FN_CC5_TCK, GPIO_FN_SD0_DAT3,
+       GPIO_FN_ATAWR1, GPIO_FN_RX2_B, GPIO_FN_CC5_TDI, GPIO_FN_SD0_CD,
+       GPIO_FN_DREQ2,  GPIO_FN_RTS1_B_TANS_B, GPIO_FN_SD0_WP, GPIO_FN_DACK2,
+       GPIO_FN_CTS1_B,
+
+       /* IPSR8 */
+       GPIO_FN_HSPI_CLK0, GPIO_FN_CTS0, GPIO_FN_USB_OVC0, GPIO_FN_AD_CLK,
+       GPIO_FN_CC5_STATE4, GPIO_FN_CC5_STATE12, GPIO_FN_CC5_STATE20,
+       GPIO_FN_CC5_STATE28, GPIO_FN_CC5_STATE36, GPIO_FN_HSPI_CS0,
+       GPIO_FN_RTS0_TANS, GPIO_FN_USB_OVC1, GPIO_FN_AD_DI,
+       GPIO_FN_CC5_STATE5, GPIO_FN_CC5_STATE13, GPIO_FN_CC5_STATE21,
+       GPIO_FN_CC5_STATE29, GPIO_FN_CC5_STATE37, GPIO_FN_HSPI_TX0,
+       GPIO_FN_TX0, GPIO_FN_CAN_DEBUG_HW_TRIGGER, GPIO_FN_AD_DO,
+       GPIO_FN_CC5_STATE6, GPIO_FN_CC5_STATE14, GPIO_FN_CC5_STATE22,
+       GPIO_FN_CC5_STATE30, GPIO_FN_CC5_STATE38, GPIO_FN_HSPI_RX0,
+       GPIO_FN_RX0, GPIO_FN_CAN_STEP0, GPIO_FN_AD_NCS, GPIO_FN_CC5_STATE7,
+       GPIO_FN_CC5_STATE15, GPIO_FN_CC5_STATE23, GPIO_FN_CC5_STATE31,
+       GPIO_FN_CC5_STATE39, GPIO_FN_FMCLK, GPIO_FN_RDS_CLK, GPIO_FN_PCMOE,
+       GPIO_FN_BPFCLK, GPIO_FN_PCMWE, GPIO_FN_FMIN, GPIO_FN_RDS_DATA,
+       GPIO_FN_VI0_CLK, GPIO_FN_MMC1_CLK, GPIO_FN_VI0_CLKENB, GPIO_FN_TX1_C,
+       GPIO_FN_HTX1_B, GPIO_FN_MT1_SYNC, GPIO_FN_VI0_FIELD, GPIO_FN_RX1_C,
+       GPIO_FN_HRX1_B, GPIO_FN_VI0_HSYNC, GPIO_FN_VI0_DATA0_B_VI0_B0_B,
+       GPIO_FN_CTS1_C, GPIO_FN_TX4_D, GPIO_FN_MMC1_CMD, GPIO_FN_HSCK1_B,
+       GPIO_FN_VI0_VSYNC, GPIO_FN_VI0_DATA1_B_VI0_B1_B,
+       GPIO_FN_RTS1_C_TANS_C, GPIO_FN_RX4_D, GPIO_FN_PWMFSW0_C,
+
+       /* IPSR9 */
+       GPIO_FN_VI0_DATA0_VI0_B0, GPIO_FN_HRTS1_B, GPIO_FN_MT1_VCXO,
+       GPIO_FN_VI0_DATA1_VI0_B1, GPIO_FN_HCTS1_B, GPIO_FN_MT1_PWM,
+       GPIO_FN_VI0_DATA2_VI0_B2, GPIO_FN_MMC1_D0, GPIO_FN_VI0_DATA3_VI0_B3,
+       GPIO_FN_MMC1_D1, GPIO_FN_VI0_DATA4_VI0_B4, GPIO_FN_MMC1_D2,
+       GPIO_FN_VI0_DATA5_VI0_B5, GPIO_FN_MMC1_D3, GPIO_FN_VI0_DATA6_VI0_B6,
+       GPIO_FN_MMC1_D4, GPIO_FN_ARM_TRACEDATA_0, GPIO_FN_VI0_DATA7_VI0_B7,
+       GPIO_FN_MMC1_D5, GPIO_FN_ARM_TRACEDATA_1, GPIO_FN_VI0_G0,
+       GPIO_FN_SSI_SCK78_C, GPIO_FN_IRQ0, GPIO_FN_ARM_TRACEDATA_2,
+       GPIO_FN_VI0_G1, GPIO_FN_SSI_WS78_C, GPIO_FN_IRQ1,
+       GPIO_FN_ARM_TRACEDATA_3, GPIO_FN_VI0_G2, GPIO_FN_ETH_TXD1,
+       GPIO_FN_MMC1_D6, GPIO_FN_ARM_TRACEDATA_4, GPIO_FN_TS_SPSYNC0,
+       GPIO_FN_VI0_G3, GPIO_FN_ETH_CRS_DV, GPIO_FN_MMC1_D7,
+       GPIO_FN_ARM_TRACEDATA_5, GPIO_FN_TS_SDAT0, GPIO_FN_VI0_G4,
+       GPIO_FN_ETH_TX_EN, GPIO_FN_SD2_DAT0_B, GPIO_FN_ARM_TRACEDATA_6,
+       GPIO_FN_VI0_G5, GPIO_FN_ETH_RX_ER, GPIO_FN_SD2_DAT1_B,
+       GPIO_FN_ARM_TRACEDATA_7, GPIO_FN_VI0_G6, GPIO_FN_ETH_RXD0,
+       GPIO_FN_SD2_DAT2_B, GPIO_FN_ARM_TRACEDATA_8, GPIO_FN_VI0_G7,
+       GPIO_FN_ETH_RXD1, GPIO_FN_SD2_DAT3_B, GPIO_FN_ARM_TRACEDATA_9,
+
+       /* IPSR10 */
+       GPIO_FN_VI0_R0, GPIO_FN_SSI_SDATA7_C, GPIO_FN_SCK1_C, GPIO_FN_DREQ1_B,
+       GPIO_FN_ARM_TRACEDATA_10, GPIO_FN_DREQ0_C, GPIO_FN_VI0_R1,
+       GPIO_FN_SSI_SDATA8_C, GPIO_FN_DACK1_B, GPIO_FN_ARM_TRACEDATA_11,
+       GPIO_FN_DACK0_C, GPIO_FN_DRACK0_C, GPIO_FN_VI0_R2, GPIO_FN_ETH_LINK,
+       GPIO_FN_SD2_CLK_B, GPIO_FN_IRQ2, GPIO_FN_ARM_TRACEDATA_12,
+       GPIO_FN_VI0_R3, GPIO_FN_ETH_MAGIC, GPIO_FN_SD2_CMD_B, GPIO_FN_IRQ3,
+       GPIO_FN_ARM_TRACEDATA_13, GPIO_FN_VI0_R4, GPIO_FN_ETH_REFCLK,
+       GPIO_FN_SD2_CD_B, GPIO_FN_HSPI_CLK1_B, GPIO_FN_ARM_TRACEDATA_14,
+       GPIO_FN_MT1_CLK, GPIO_FN_TS_SCK0, GPIO_FN_VI0_R5, GPIO_FN_ETH_TXD0,
+       GPIO_FN_SD2_WP_B, GPIO_FN_HSPI_CS1_B, GPIO_FN_ARM_TRACEDATA_15,
+       GPIO_FN_MT1_D, GPIO_FN_TS_SDEN0, GPIO_FN_VI0_R6, GPIO_FN_ETH_MDC,
+       GPIO_FN_DREQ2_C, GPIO_FN_HSPI_TX1_B, GPIO_FN_TRACECLK,
+       GPIO_FN_MT1_BEN, GPIO_FN_PWMFSW0_D, GPIO_FN_VI0_R7, GPIO_FN_ETH_MDIO,
+       GPIO_FN_DACK2_C, GPIO_FN_HSPI_RX1_B, GPIO_FN_SCIF_CLK_D,
+       GPIO_FN_TRACECTL, GPIO_FN_MT1_PEN, GPIO_FN_VI1_CLK, GPIO_FN_SIM_D,
+       GPIO_FN_SDA3, GPIO_FN_VI1_HSYNC, GPIO_FN_VI3_CLK, GPIO_FN_SSI_SCK4,
+       GPIO_FN_GPS_SIGN_C, GPIO_FN_PWMFSW0_E, GPIO_FN_VI1_VSYNC,
+       GPIO_FN_AUDIO_CLKOUT_C, GPIO_FN_SSI_WS4, GPIO_FN_SIM_CLK,
+       GPIO_FN_GPS_MAG_C, GPIO_FN_SPV_TRST, GPIO_FN_SCL3,
+
+       /* IPSR11 */
+       GPIO_FN_VI1_DATA0_VI1_B0, GPIO_FN_SD2_DAT0, GPIO_FN_SIM_RST,
+       GPIO_FN_SPV_TCK, GPIO_FN_ADICLK_B, GPIO_FN_VI1_DATA1_VI1_B1,
+       GPIO_FN_SD2_DAT1, GPIO_FN_MT0_CLK, GPIO_FN_SPV_TMS,
+       GPIO_FN_ADICS_B_SAMP_B, GPIO_FN_VI1_DATA2_VI1_B2, GPIO_FN_SD2_DAT2,
+       GPIO_FN_MT0_D, GPIO_FN_SPVTDI, GPIO_FN_ADIDATA_B,
+       GPIO_FN_VI1_DATA3_VI1_B3, GPIO_FN_SD2_DAT3, GPIO_FN_MT0_BEN,
+       GPIO_FN_SPV_TDO, GPIO_FN_ADICHS0_B, GPIO_FN_VI1_DATA4_VI1_B4,
+       GPIO_FN_SD2_CLK, GPIO_FN_MT0_PEN, GPIO_FN_SPA_TRST,
+       GPIO_FN_HSPI_CLK1_D, GPIO_FN_ADICHS1_B, GPIO_FN_VI1_DATA5_VI1_B5,
+       GPIO_FN_SD2_CMD, GPIO_FN_MT0_SYNC, GPIO_FN_SPA_TCK,
+       GPIO_FN_HSPI_CS1_D, GPIO_FN_ADICHS2_B, GPIO_FN_VI1_DATA6_VI1_B6,
+       GPIO_FN_SD2_CD, GPIO_FN_MT0_VCXO, GPIO_FN_SPA_TMS, GPIO_FN_HSPI_TX1_D,
+       GPIO_FN_VI1_DATA7_VI1_B7, GPIO_FN_SD2_WP, GPIO_FN_MT0_PWM,
+       GPIO_FN_SPA_TDI, GPIO_FN_HSPI_RX1_D, GPIO_FN_VI1_G0, GPIO_FN_VI3_DATA0,
+       GPIO_FN_DU1_DOTCLKOUT1, GPIO_FN_TS_SCK1, GPIO_FN_DREQ2_B, GPIO_FN_TX2,
+       GPIO_FN_SPA_TDO, GPIO_FN_HCTS0_B, GPIO_FN_VI1_G1, GPIO_FN_VI3_DATA1,
+       GPIO_FN_SSI_SCK1, GPIO_FN_TS_SDEN1, GPIO_FN_DACK2_B, GPIO_FN_RX2,
+       GPIO_FN_HRTS0_B,
+
+       /* IPSR12 */
+       GPIO_FN_VI1_G2, GPIO_FN_VI3_DATA2, GPIO_FN_SSI_WS1, GPIO_FN_TS_SPSYNC1,
+       GPIO_FN_SCK2, GPIO_FN_HSCK0_B, GPIO_FN_VI1_G3, GPIO_FN_VI3_DATA3,
+       GPIO_FN_SSI_SCK2, GPIO_FN_TS_SDAT1, GPIO_FN_SCL1_C, GPIO_FN_HTX0_B,
+       GPIO_FN_VI1_G4, GPIO_FN_VI3_DATA4, GPIO_FN_SSI_WS2, GPIO_FN_SDA1_C,
+       GPIO_FN_SIM_RST_B, GPIO_FN_HRX0_B, GPIO_FN_VI1_G5, GPIO_FN_VI3_DATA5,
+       GPIO_FN_GPS_CLK, GPIO_FN_FSE, GPIO_FN_TX4_B, GPIO_FN_SIM_D_B,
+       GPIO_FN_VI1_G6, GPIO_FN_VI3_DATA6, GPIO_FN_GPS_SIGN, GPIO_FN_FRB,
+       GPIO_FN_RX4_B, GPIO_FN_SIM_CLK_B, GPIO_FN_VI1_G7, GPIO_FN_VI3_DATA7,
+       GPIO_FN_GPS_MAG, GPIO_FN_FCE, GPIO_FN_SCK4_B,
+};
+
+struct platform_device;
+
+struct r8a7779_pm_ch {
+       unsigned long chan_offs;
+       unsigned int chan_bit;
+       unsigned int isr_bit;
+};
+
+struct r8a7779_pm_domain {
+       struct generic_pm_domain genpd;
+       struct r8a7779_pm_ch ch;
+};
+
+static inline struct r8a7779_pm_ch *to_r8a7779_ch(struct generic_pm_domain *d)
+{
+       return &container_of(d, struct r8a7779_pm_domain, genpd)->ch;
+}
+
+#ifdef CONFIG_PM
+extern struct r8a7779_pm_domain r8a7779_sh4a;
+extern struct r8a7779_pm_domain r8a7779_sgx;
+extern struct r8a7779_pm_domain r8a7779_vdp1;
+extern struct r8a7779_pm_domain r8a7779_impx3;
+
+extern void r8a7779_init_pm_domain(struct r8a7779_pm_domain *r8a7779_pd);
+extern void r8a7779_add_device_to_domain(struct r8a7779_pm_domain *r8a7779_pd,
+                                       struct platform_device *pdev);
+#else
+#define r8a7779_init_pm_domain(pd) do { } while (0)
+#define r8a7779_add_device_to_domain(pd, pdev) do { } while (0)
+#endif /* CONFIG_PM */
+
+#endif /* __ASM_R8A7779_H__ */
diff --git a/arch/arm/mach-shmobile/intc-r8a7779.c b/arch/arm/mach-shmobile/intc-r8a7779.c
new file mode 100644 (file)
index 0000000..5d92fcd
--- /dev/null
@@ -0,0 +1,58 @@
+/*
+ * r8a7779 processor support - INTC hardware block
+ *
+ * Copyright (C) 2011  Renesas Solutions Corp.
+ * Copyright (C) 2011  Magnus Damm
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; version 2 of the License.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
+ * GNU General Public License for more details.
+ *
+ * You should have received a copy of the GNU General Public License
+ * along with this program; if not, write to the Free Software
+ * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301  USA
+ */
+#include <linux/kernel.h>
+#include <linux/init.h>
+#include <linux/interrupt.h>
+#include <linux/irq.h>
+#include <linux/io.h>
+#include <mach/common.h>
+#include <mach/intc.h>
+#include <mach/r8a7779.h>
+#include <asm/hardware/gic.h>
+#include <asm/mach-types.h>
+#include <asm/mach/arch.h>
+
+#define INT2SMSKCR0 0xfe7822a0
+#define INT2SMSKCR1 0xfe7822a4
+#define INT2SMSKCR2 0xfe7822a8
+#define INT2SMSKCR3 0xfe7822ac
+#define INT2SMSKCR4 0xfe7822b0
+
+static int r8a7779_set_wake(struct irq_data *data, unsigned int on)
+{
+       return 0; /* always allow wakeup */
+}
+
+void __init r8a7779_init_irq(void)
+{
+       void __iomem *gic_dist_base = __io(0xf0001000);
+       void __iomem *gic_cpu_base = __io(0xf0000100);
+
+       /* use GIC to handle interrupts */
+       gic_init(0, 29, gic_dist_base, gic_cpu_base);
+       gic_arch_extn.irq_set_wake = r8a7779_set_wake;
+
+       /* unmask all known interrupts in INTCS2 */
+       __raw_writel(0xfffffff0, INT2SMSKCR0);
+       __raw_writel(0xfff7ffff, INT2SMSKCR1);
+       __raw_writel(0xfffbffdf, INT2SMSKCR2);
+       __raw_writel(0xbffffffc, INT2SMSKCR3);
+       __raw_writel(0x003fee3f, INT2SMSKCR4);
+}
diff --git a/arch/arm/mach-shmobile/pfc-r8a7779.c b/arch/arm/mach-shmobile/pfc-r8a7779.c
new file mode 100644 (file)
index 0000000..963532f
--- /dev/null
@@ -0,0 +1,2645 @@
+/*
+ * r8a7779 processor support - PFC hardware block
+ *
+ * Copyright (C) 2011  Renesas Solutions Corp.
+ * Copyright (C) 2011  Magnus Damm
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; version 2 of the License.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
+ * GNU General Public License for more details.
+ *
+ * You should have received a copy of the GNU General Public License
+ * along with this program; if not, write to the Free Software
+ * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301  USA
+ */
+#include <linux/init.h>
+#include <linux/kernel.h>
+#include <linux/gpio.h>
+#include <linux/ioport.h>
+#include <mach/r8a7779.h>
+
+#define CPU_32_PORT(fn, pfx, sfx)                              \
+       PORT_10(fn, pfx, sfx), PORT_10(fn, pfx##1, sfx),        \
+       PORT_10(fn, pfx##2, sfx), PORT_1(fn, pfx##30, sfx),     \
+       PORT_1(fn, pfx##31, sfx)
+
+#define CPU_32_PORT6(fn, pfx, sfx)                             \
+       PORT_1(fn, pfx##0, sfx), PORT_1(fn, pfx##1, sfx),       \
+       PORT_1(fn, pfx##2, sfx), PORT_1(fn, pfx##3, sfx),       \
+       PORT_1(fn, pfx##4, sfx), PORT_1(fn, pfx##5, sfx),       \
+       PORT_1(fn, pfx##6, sfx), PORT_1(fn, pfx##7, sfx),       \
+       PORT_1(fn, pfx##8, sfx)
+
+#define CPU_ALL_PORT(fn, pfx, sfx)                             \
+       CPU_32_PORT(fn, pfx##_0_, sfx),                         \
+       CPU_32_PORT(fn, pfx##_1_, sfx),                         \
+       CPU_32_PORT(fn, pfx##_2_, sfx),                         \
+       CPU_32_PORT(fn, pfx##_3_, sfx),                         \
+       CPU_32_PORT(fn, pfx##_4_, sfx),                         \
+       CPU_32_PORT(fn, pfx##_5_, sfx),                         \
+       CPU_32_PORT6(fn, pfx##_6_, sfx)
+
+#define _GP_GPIO(pfx, sfx) PINMUX_GPIO(GPIO_GP##pfx, GP##pfx##_DATA)
+#define _GP_DATA(pfx, sfx) PINMUX_DATA(GP##pfx##_DATA, GP##pfx##_FN,   \
+                                      GP##pfx##_IN, GP##pfx##_OUT)
+
+#define _GP_INOUTSEL(pfx, sfx) GP##pfx##_IN, GP##pfx##_OUT
+#define _GP_INDT(pfx, sfx) GP##pfx##_DATA
+
+#define GP_ALL(str)    CPU_ALL_PORT(_PORT_ALL, GP, str)
+#define PINMUX_GPIO_GP_ALL()   CPU_ALL_PORT(_GP_GPIO, , unused)
+#define PINMUX_DATA_GP_ALL()   CPU_ALL_PORT(_GP_DATA, , unused)
+
+
+#define PORT_10_REV(fn, pfx, sfx)                              \
+       PORT_1(fn, pfx##9, sfx), PORT_1(fn, pfx##8, sfx),       \
+       PORT_1(fn, pfx##7, sfx), PORT_1(fn, pfx##6, sfx),       \
+       PORT_1(fn, pfx##5, sfx), PORT_1(fn, pfx##4, sfx),       \
+       PORT_1(fn, pfx##3, sfx), PORT_1(fn, pfx##2, sfx),       \
+       PORT_1(fn, pfx##1, sfx), PORT_1(fn, pfx##0, sfx)
+
+#define CPU_32_PORT_REV(fn, pfx, sfx)                                  \
+       PORT_1(fn, pfx##31, sfx), PORT_1(fn, pfx##30, sfx),             \
+       PORT_10_REV(fn, pfx##2, sfx), PORT_10_REV(fn, pfx##1, sfx),     \
+       PORT_10_REV(fn, pfx, sfx)
+
+#define GP_INOUTSEL(bank) CPU_32_PORT_REV(_GP_INOUTSEL, _##bank##_, unused)
+#define GP_INDT(bank) CPU_32_PORT_REV(_GP_INDT, _##bank##_, unused)
+
+#define PINMUX_IPSR_DATA(ipsr, fn) PINMUX_DATA(fn##_MARK, FN_##ipsr, FN_##fn)
+#define PINMUX_IPSR_MODSEL_DATA(ipsr, fn, ms) PINMUX_DATA(fn##_MARK, FN_##ms, \
+                                                         FN_##ipsr, FN_##fn)
+
+enum {
+       PINMUX_RESERVED = 0,
+
+       PINMUX_DATA_BEGIN,
+       GP_ALL(DATA), /* GP_0_0_DATA -> GP_6_8_DATA */
+       PINMUX_DATA_END,
+
+       PINMUX_INPUT_BEGIN,
+       GP_ALL(IN), /* GP_0_0_IN -> GP_6_8_IN */
+       PINMUX_INPUT_END,
+
+       PINMUX_OUTPUT_BEGIN,
+       GP_ALL(OUT), /* GP_0_0_OUT -> GP_6_8_OUT */
+       PINMUX_OUTPUT_END,
+
+       PINMUX_FUNCTION_BEGIN,
+       GP_ALL(FN), /* GP_0_0_FN -> GP_6_8_FN */
+
+       /* GPSR0 */
+       FN_AVS1, FN_AVS2, FN_IP0_7_6, FN_A17,
+       FN_A18, FN_A19, FN_IP0_9_8, FN_IP0_11_10,
+       FN_IP0_13_12, FN_IP0_15_14, FN_IP0_18_16, FN_IP0_22_19,
+       FN_IP0_24_23, FN_IP0_25, FN_IP0_27_26, FN_IP1_1_0,
+       FN_IP1_3_2, FN_IP1_6_4, FN_IP1_10_7, FN_IP1_14_11,
+       FN_IP1_18_15, FN_IP0_5_3, FN_IP0_30_28, FN_IP2_18_16,
+       FN_IP2_21_19, FN_IP2_30_28, FN_IP3_2_0, FN_IP3_11_9,
+       FN_IP3_14_12, FN_IP3_22_21, FN_IP3_26_24, FN_IP3_31_29,
+
+       /* GPSR1 */
+       FN_IP4_1_0, FN_IP4_4_2, FN_IP4_7_5, FN_IP4_10_8,
+       FN_IP4_11, FN_IP4_12, FN_IP4_13, FN_IP4_14,
+       FN_IP4_15, FN_IP4_16, FN_IP4_19_17, FN_IP4_22_20,
+       FN_IP4_23, FN_IP4_24, FN_IP4_25, FN_IP4_26,
+       FN_IP4_27, FN_IP4_28, FN_IP4_31_29, FN_IP5_2_0,
+       FN_IP5_3, FN_IP5_4, FN_IP5_5, FN_IP5_6,
+       FN_IP5_7, FN_IP5_8, FN_IP5_10_9, FN_IP5_12_11,
+       FN_IP5_14_13, FN_IP5_16_15, FN_IP5_20_17, FN_IP5_23_21,
+
+       /* GPSR2 */
+       FN_IP5_27_24, FN_IP8_20, FN_IP8_22_21, FN_IP8_24_23,
+       FN_IP8_27_25, FN_IP8_30_28, FN_IP9_1_0, FN_IP9_3_2,
+       FN_IP9_4, FN_IP9_5, FN_IP9_6, FN_IP9_7,
+       FN_IP9_9_8, FN_IP9_11_10, FN_IP9_13_12, FN_IP9_15_14,
+       FN_IP9_18_16, FN_IP9_21_19, FN_IP9_23_22, FN_IP9_25_24,
+       FN_IP9_27_26, FN_IP9_29_28, FN_IP10_2_0, FN_IP10_5_3,
+       FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_17_15,
+       FN_IP10_20_18, FN_IP10_23_21, FN_IP10_25_24, FN_IP10_28_26,
+
+       /* GPSR3 */
+       FN_IP10_31_29, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_8_6,
+       FN_IP11_11_9, FN_IP11_14_12, FN_IP11_17_15, FN_IP11_20_18,
+       FN_IP11_23_21, FN_IP11_26_24, FN_IP11_29_27, FN_IP12_2_0,
+       FN_IP12_5_3, FN_IP12_8_6, FN_IP12_11_9, FN_IP12_14_12,
+       FN_IP12_17_15, FN_IP7_16_15, FN_IP7_18_17, FN_IP7_28_27,
+       FN_IP7_30_29, FN_IP7_20_19, FN_IP7_22_21, FN_IP7_24_23,
+       FN_IP7_26_25, FN_IP1_20_19, FN_IP1_22_21, FN_IP1_24_23,
+       FN_IP5_28, FN_IP5_30_29, FN_IP6_1_0, FN_IP6_3_2,
+
+       /* GPSR4 */
+       FN_IP6_5_4, FN_IP6_7_6, FN_IP6_8, FN_IP6_11_9,
+       FN_IP6_14_12, FN_IP6_17_15, FN_IP6_19_18, FN_IP6_22_20,
+       FN_IP6_24_23, FN_IP6_26_25, FN_IP6_30_29, FN_IP7_1_0,
+       FN_IP7_3_2, FN_IP7_6_4, FN_IP7_9_7, FN_IP7_12_10,
+       FN_IP7_14_13, FN_IP2_7_4, FN_IP2_11_8, FN_IP2_15_12,
+       FN_IP1_28_25, FN_IP2_3_0, FN_IP8_3_0, FN_IP8_7_4,
+       FN_IP8_11_8, FN_IP8_15_12, FN_PENC0, FN_PENC1,
+       FN_IP0_2_0, FN_IP8_17_16, FN_IP8_18, FN_IP8_19,
+
+       /* GPSR5 */
+       FN_A1, FN_A2, FN_A3, FN_A4,
+       FN_A5, FN_A6, FN_A7, FN_A8,
+       FN_A9, FN_A10, FN_A11, FN_A12,
+       FN_A13, FN_A14, FN_A15, FN_A16,
+       FN_RD, FN_WE0, FN_WE1, FN_EX_WAIT0,
+       FN_IP3_23, FN_IP3_27, FN_IP3_28, FN_IP2_22,
+       FN_IP2_23, FN_IP2_24, FN_IP2_25, FN_IP2_26,
+       FN_IP2_27, FN_IP3_3, FN_IP3_4, FN_IP3_5,
+
+       /* GPSR6 */
+       FN_IP3_6, FN_IP3_7, FN_IP3_8, FN_IP3_15,
+       FN_IP3_16, FN_IP3_17, FN_IP3_18, FN_IP3_19,
+       FN_IP3_20,
+
+       /* IPSR0 */
+       FN_RD_WR, FN_FWE, FN_ATAG0, FN_VI1_R7,
+       FN_HRTS1, FN_RX4_C,
+       FN_CS1_A26, FN_HSPI_TX2, FN_SDSELF_B,
+       FN_CS0, FN_HSPI_CS2_B,
+       FN_CLKOUT, FN_TX3C_IRDA_TX_C, FN_PWM0_B,
+       FN_A25, FN_SD1_WP, FN_MMC0_D5, FN_FD5,
+       FN_HSPI_RX2, FN_VI1_R3, FN_TX5_B, FN_SSI_SDATA7_B,
+       FN_CTS0_B,
+       FN_A24, FN_SD1_CD, FN_MMC0_D4, FN_FD4,
+       FN_HSPI_CS2, FN_VI1_R2, FN_SSI_WS78_B,
+       FN_A23, FN_FCLE, FN_HSPI_CLK2, FN_VI1_R1,
+       FN_A22, FN_RX5_D, FN_HSPI_RX2_B, FN_VI1_R0,
+       FN_A21, FN_SCK5_D, FN_HSPI_CLK2_B,
+       FN_A20, FN_TX5_D, FN_HSPI_TX2_B,
+       FN_A0, FN_SD1_DAT3, FN_MMC0_D3, FN_FD3,
+       FN_BS, FN_SD1_DAT2, FN_MMC0_D2, FN_FD2,
+       FN_ATADIR0, FN_SDSELF, FN_HCTS1, FN_TX4_C,
+       FN_PENC2, FN_SCK0, FN_PWM1, FN_PWMFSW0,
+       FN_SCIF_CLK, FN_TCLK0_C,
+
+       /* IPSR1 */
+       FN_EX_CS0, FN_RX3_C_IRDA_RX_C, FN_MMC0_D6,
+       FN_FD6, FN_EX_CS1, FN_MMC0_D7, FN_FD7,
+       FN_EX_CS2, FN_SD1_CLK, FN_MMC0_CLK, FN_FALE,
+       FN_ATACS00, FN_EX_CS3, FN_SD1_CMD, FN_MMC0_CMD,
+       FN_FRE, FN_ATACS10, FN_VI1_R4, FN_RX5_B,
+       FN_HSCK1, FN_SSI_SDATA8_B, FN_RTS0_B_TANS_B, FN_SSI_SDATA9,
+       FN_EX_CS4, FN_SD1_DAT0, FN_MMC0_D0, FN_FD0,
+       FN_ATARD0, FN_VI1_R5, FN_SCK5_B, FN_HTX1,
+       FN_TX2_E, FN_TX0_B, FN_SSI_SCK9, FN_EX_CS5,
+       FN_SD1_DAT1, FN_MMC0_D1, FN_FD1, FN_ATAWR0,
+       FN_VI1_R6, FN_HRX1, FN_RX2_E, FN_RX0_B,
+       FN_SSI_WS9, FN_MLB_CLK, FN_PWM2, FN_SCK4,
+       FN_MLB_SIG, FN_PWM3, FN_TX4, FN_MLB_DAT,
+       FN_PWM4, FN_RX4, FN_HTX0, FN_TX1,
+       FN_SDATA, FN_CTS0_C, FN_SUB_TCK, FN_CC5_STATE2,
+       FN_CC5_STATE10, FN_CC5_STATE18, FN_CC5_STATE26, FN_CC5_STATE34,
+
+       /* IPSR2 */
+       FN_HRX0, FN_RX1, FN_SCKZ, FN_RTS0_C_TANS_C,
+       FN_SUB_TDI, FN_CC5_STATE3, FN_CC5_STATE11, FN_CC5_STATE19,
+       FN_CC5_STATE27, FN_CC5_STATE35, FN_HSCK0, FN_SCK1,
+       FN_MTS, FN_PWM5, FN_SCK0_C, FN_SSI_SDATA9_B,
+       FN_SUB_TDO, FN_CC5_STATE0, FN_CC5_STATE8, FN_CC5_STATE16,
+       FN_CC5_STATE24, FN_CC5_STATE32, FN_HCTS0, FN_CTS1,
+       FN_STM, FN_PWM0_D, FN_RX0_C, FN_SCIF_CLK_C,
+       FN_SUB_TRST, FN_TCLK1_B, FN_CC5_OSCOUT, FN_HRTS0,
+       FN_RTS1_TANS, FN_MDATA, FN_TX0_C, FN_SUB_TMS,
+       FN_CC5_STATE1, FN_CC5_STATE9, FN_CC5_STATE17, FN_CC5_STATE25,
+       FN_CC5_STATE33, FN_DU0_DR0, FN_LCDOUT0, FN_DREQ0,
+       FN_GPS_CLK_B, FN_AUDATA0, FN_TX5_C, FN_DU0_DR1,
+       FN_LCDOUT1, FN_DACK0, FN_DRACK0, FN_GPS_SIGN_B,
+       FN_AUDATA1, FN_RX5_C, FN_DU0_DR2, FN_LCDOUT2,
+       FN_DU0_DR3, FN_LCDOUT3, FN_DU0_DR4, FN_LCDOUT4,
+       FN_DU0_DR5, FN_LCDOUT5, FN_DU0_DR6, FN_LCDOUT6,
+       FN_DU0_DR7, FN_LCDOUT7, FN_DU0_DG0, FN_LCDOUT8,
+       FN_DREQ1, FN_SCL2, FN_AUDATA2,
+
+       /* IPSR3 */
+       FN_DU0_DG1, FN_LCDOUT9, FN_DACK1, FN_SDA2,
+       FN_AUDATA3, FN_DU0_DG2, FN_LCDOUT10, FN_DU0_DG3,
+       FN_LCDOUT11, FN_DU0_DG4, FN_LCDOUT12, FN_DU0_DG5,
+       FN_LCDOUT13, FN_DU0_DG6, FN_LCDOUT14, FN_DU0_DG7,
+       FN_LCDOUT15, FN_DU0_DB0, FN_LCDOUT16, FN_EX_WAIT1,
+       FN_SCL1, FN_TCLK1, FN_AUDATA4, FN_DU0_DB1,
+       FN_LCDOUT17, FN_EX_WAIT2, FN_SDA1, FN_GPS_MAG_B,
+       FN_AUDATA5, FN_SCK5_C, FN_DU0_DB2, FN_LCDOUT18,
+       FN_DU0_DB3, FN_LCDOUT19, FN_DU0_DB4, FN_LCDOUT20,
+       FN_DU0_DB5, FN_LCDOUT21, FN_DU0_DB6, FN_LCDOUT22,
+       FN_DU0_DB7, FN_LCDOUT23, FN_DU0_DOTCLKIN, FN_QSTVA_QVS,
+       FN_TX3_D_IRDA_TX_D, FN_SCL3_B, FN_DU0_DOTCLKOUT0, FN_QCLK,
+       FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, FN_RX3_D_IRDA_RX_D, FN_SDA3_B,
+       FN_SDA2_C, FN_DACK0_B, FN_DRACK0_B, FN_DU0_EXHSYNC_DU0_HSYNC,
+       FN_QSTH_QHS, FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
+       FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CAN1_TX,
+       FN_TX2_C, FN_SCL2_C, FN_REMOCON,
+
+       /* IPSR4 */
+       FN_DU0_DISP, FN_QPOLA, FN_CAN_CLK_C, FN_SCK2_C,
+       FN_DU0_CDE, FN_QPOLB, FN_CAN1_RX, FN_RX2_C,
+       FN_DREQ0_B, FN_SSI_SCK78_B, FN_SCK0_B, FN_DU1_DR0,
+       FN_VI2_DATA0_VI2_B0, FN_PWM6, FN_SD3_CLK, FN_TX3_E_IRDA_TX_E,
+       FN_AUDCK, FN_PWMFSW0_B, FN_DU1_DR1, FN_VI2_DATA1_VI2_B1,
+       FN_PWM0, FN_SD3_CMD, FN_RX3_E_IRDA_RX_E, FN_AUDSYNC,
+       FN_CTS0_D, FN_DU1_DR2, FN_VI2_G0, FN_DU1_DR3,
+       FN_VI2_G1, FN_DU1_DR4, FN_VI2_G2, FN_DU1_DR5,
+       FN_VI2_G3, FN_DU1_DR6, FN_VI2_G4, FN_DU1_DR7,
+       FN_VI2_G5, FN_DU1_DG0, FN_VI2_DATA2_VI2_B2, FN_SCL1_B,
+       FN_SD3_DAT2, FN_SCK3_E, FN_AUDATA6, FN_TX0_D,
+       FN_DU1_DG1, FN_VI2_DATA3_VI2_B3, FN_SDA1_B, FN_SD3_DAT3,
+       FN_SCK5, FN_AUDATA7, FN_RX0_D, FN_DU1_DG2,
+       FN_VI2_G6, FN_DU1_DG3, FN_VI2_G7, FN_DU1_DG4,
+       FN_VI2_R0, FN_DU1_DG5, FN_VI2_R1, FN_DU1_DG6,
+       FN_VI2_R2, FN_DU1_DG7, FN_VI2_R3, FN_DU1_DB0,
+       FN_VI2_DATA4_VI2_B4, FN_SCL2_B, FN_SD3_DAT0, FN_TX5,
+       FN_SCK0_D,
+
+       /* IPSR5 */
+       FN_DU1_DB1, FN_VI2_DATA5_VI2_B5, FN_SDA2_B, FN_SD3_DAT1,
+       FN_RX5, FN_RTS0_D_TANS_D, FN_DU1_DB2, FN_VI2_R4,
+       FN_DU1_DB3, FN_VI2_R5, FN_DU1_DB4, FN_VI2_R6,
+       FN_DU1_DB5, FN_VI2_R7, FN_DU1_DB6, FN_SCL2_D,
+       FN_DU1_DB7, FN_SDA2_D, FN_DU1_DOTCLKIN, FN_VI2_CLKENB,
+       FN_HSPI_CS1, FN_SCL1_D, FN_DU1_DOTCLKOUT, FN_VI2_FIELD,
+       FN_SDA1_D, FN_DU1_EXHSYNC_DU1_HSYNC, FN_VI2_HSYNC,
+       FN_VI3_HSYNC, FN_DU1_EXVSYNC_DU1_VSYNC, FN_VI2_VSYNC, FN_VI3_VSYNC,
+       FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_VI2_CLK, FN_TX3_B_IRDA_TX_B,
+       FN_SD3_CD, FN_HSPI_TX1, FN_VI1_CLKENB, FN_VI3_CLKENB,
+       FN_AUDIO_CLKC, FN_TX2_D, FN_SPEEDIN, FN_GPS_SIGN_D,
+       FN_DU1_DISP, FN_VI2_DATA6_VI2_B6, FN_TCLK0, FN_QSTVA_B_QVS_B,
+       FN_HSPI_CLK1, FN_SCK2_D, FN_AUDIO_CLKOUT_B, FN_GPS_MAG_D,
+       FN_DU1_CDE, FN_VI2_DATA7_VI2_B7, FN_RX3_B_IRDA_RX_B,
+       FN_SD3_WP, FN_HSPI_RX1, FN_VI1_FIELD, FN_VI3_FIELD,
+       FN_AUDIO_CLKOUT, FN_RX2_D, FN_GPS_CLK_C, FN_GPS_CLK_D,
+       FN_AUDIO_CLKA, FN_CAN_TXCLK, FN_AUDIO_CLKB, FN_USB_OVC2,
+       FN_CAN_DEBUGOUT0, FN_MOUT0,
+
+       /* IPSR6 */
+       FN_SSI_SCK0129, FN_CAN_DEBUGOUT1, FN_MOUT1, FN_SSI_WS0129,
+       FN_CAN_DEBUGOUT2, FN_MOUT2, FN_SSI_SDATA0, FN_CAN_DEBUGOUT3,
+       FN_MOUT5, FN_SSI_SDATA1, FN_CAN_DEBUGOUT4, FN_MOUT6,
+       FN_SSI_SDATA2, FN_CAN_DEBUGOUT5, FN_SSI_SCK34, FN_CAN_DEBUGOUT6,
+       FN_CAN0_TX_B, FN_IERX, FN_SSI_SCK9_C, FN_SSI_WS34,
+       FN_CAN_DEBUGOUT7, FN_CAN0_RX_B, FN_IETX, FN_SSI_WS9_C,
+       FN_SSI_SDATA3, FN_PWM0_C, FN_CAN_DEBUGOUT8, FN_CAN_CLK_B,
+       FN_IECLK, FN_SCIF_CLK_B, FN_TCLK0_B, FN_SSI_SDATA4,
+       FN_CAN_DEBUGOUT9, FN_SSI_SDATA9_C, FN_SSI_SCK5, FN_ADICLK,
+       FN_CAN_DEBUGOUT10, FN_SCK3, FN_TCLK0_D, FN_SSI_WS5,
+       FN_ADICS_SAMP, FN_CAN_DEBUGOUT11, FN_TX3_IRDA_TX, FN_SSI_SDATA5,
+       FN_ADIDATA, FN_CAN_DEBUGOUT12, FN_RX3_IRDA_RX, FN_SSI_SCK6,
+       FN_ADICHS0, FN_CAN0_TX, FN_IERX_B,
+
+       /* IPSR7 */
+       FN_SSI_WS6, FN_ADICHS1, FN_CAN0_RX, FN_IETX_B,
+       FN_SSI_SDATA6, FN_ADICHS2, FN_CAN_CLK, FN_IECLK_B,
+       FN_SSI_SCK78, FN_CAN_DEBUGOUT13, FN_IRQ0_B, FN_SSI_SCK9_B,
+       FN_HSPI_CLK1_C, FN_SSI_WS78, FN_CAN_DEBUGOUT14, FN_IRQ1_B,
+       FN_SSI_WS9_B, FN_HSPI_CS1_C, FN_SSI_SDATA7, FN_CAN_DEBUGOUT15,
+       FN_IRQ2_B, FN_TCLK1_C, FN_HSPI_TX1_C, FN_SSI_SDATA8,
+       FN_VSP, FN_IRQ3_B, FN_HSPI_RX1_C, FN_SD0_CLK,
+       FN_ATACS01, FN_SCK1_B, FN_SD0_CMD, FN_ATACS11,
+       FN_TX1_B, FN_CC5_TDO, FN_SD0_DAT0, FN_ATADIR1,
+       FN_RX1_B, FN_CC5_TRST, FN_SD0_DAT1, FN_ATAG1,
+       FN_SCK2_B, FN_CC5_TMS, FN_SD0_DAT2, FN_ATARD1,
+       FN_TX2_B, FN_CC5_TCK, FN_SD0_DAT3, FN_ATAWR1,
+       FN_RX2_B, FN_CC5_TDI, FN_SD0_CD, FN_DREQ2,
+       FN_RTS1_B_TANS_B, FN_SD0_WP, FN_DACK2, FN_CTS1_B,
+
+       /* IPSR8 */
+       FN_HSPI_CLK0, FN_CTS0, FN_USB_OVC0, FN_AD_CLK,
+       FN_CC5_STATE4, FN_CC5_STATE12, FN_CC5_STATE20, FN_CC5_STATE28,
+       FN_CC5_STATE36, FN_HSPI_CS0, FN_RTS0_TANS, FN_USB_OVC1,
+       FN_AD_DI, FN_CC5_STATE5, FN_CC5_STATE13, FN_CC5_STATE21,
+       FN_CC5_STATE29, FN_CC5_STATE37, FN_HSPI_TX0, FN_TX0,
+       FN_CAN_DEBUG_HW_TRIGGER, FN_AD_DO, FN_CC5_STATE6, FN_CC5_STATE14,
+       FN_CC5_STATE22, FN_CC5_STATE30, FN_CC5_STATE38, FN_HSPI_RX0,
+       FN_RX0, FN_CAN_STEP0, FN_AD_NCS, FN_CC5_STATE7,
+       FN_CC5_STATE15, FN_CC5_STATE23, FN_CC5_STATE31, FN_CC5_STATE39,
+       FN_FMCLK, FN_RDS_CLK, FN_PCMOE, FN_BPFCLK,
+       FN_PCMWE, FN_FMIN, FN_RDS_DATA, FN_VI0_CLK,
+       FN_MMC1_CLK, FN_VI0_CLKENB, FN_TX1_C, FN_HTX1_B,
+       FN_MT1_SYNC, FN_VI0_FIELD, FN_RX1_C, FN_HRX1_B,
+       FN_VI0_HSYNC, FN_VI0_DATA0_B_VI0_B0_B, FN_CTS1_C, FN_TX4_D,
+       FN_MMC1_CMD, FN_HSCK1_B, FN_VI0_VSYNC, FN_VI0_DATA1_B_VI0_B1_B,
+       FN_RTS1_C_TANS_C, FN_RX4_D, FN_PWMFSW0_C,
+
+       /* IPSR9 */
+       FN_VI0_DATA0_VI0_B0, FN_HRTS1_B, FN_MT1_VCXO, FN_VI0_DATA1_VI0_B1,
+       FN_HCTS1_B, FN_MT1_PWM, FN_VI0_DATA2_VI0_B2, FN_MMC1_D0,
+       FN_VI0_DATA3_VI0_B3, FN_MMC1_D1, FN_VI0_DATA4_VI0_B4, FN_MMC1_D2,
+       FN_VI0_DATA5_VI0_B5, FN_MMC1_D3, FN_VI0_DATA6_VI0_B6, FN_MMC1_D4,
+       FN_ARM_TRACEDATA_0, FN_VI0_DATA7_VI0_B7, FN_MMC1_D5,
+       FN_ARM_TRACEDATA_1, FN_VI0_G0, FN_SSI_SCK78_C, FN_IRQ0,
+       FN_ARM_TRACEDATA_2, FN_VI0_G1, FN_SSI_WS78_C, FN_IRQ1,
+       FN_ARM_TRACEDATA_3, FN_VI0_G2, FN_ETH_TXD1, FN_MMC1_D6,
+       FN_ARM_TRACEDATA_4, FN_TS_SPSYNC0, FN_VI0_G3, FN_ETH_CRS_DV,
+       FN_MMC1_D7, FN_ARM_TRACEDATA_5, FN_TS_SDAT0, FN_VI0_G4,
+       FN_ETH_TX_EN, FN_SD2_DAT0_B, FN_ARM_TRACEDATA_6, FN_VI0_G5,
+       FN_ETH_RX_ER, FN_SD2_DAT1_B, FN_ARM_TRACEDATA_7, FN_VI0_G6,
+       FN_ETH_RXD0, FN_SD2_DAT2_B, FN_ARM_TRACEDATA_8, FN_VI0_G7,
+       FN_ETH_RXD1, FN_SD2_DAT3_B, FN_ARM_TRACEDATA_9,
+
+       /* IPSR10 */
+       FN_VI0_R0, FN_SSI_SDATA7_C, FN_SCK1_C, FN_DREQ1_B,
+       FN_ARM_TRACEDATA_10, FN_DREQ0_C, FN_VI0_R1, FN_SSI_SDATA8_C,
+       FN_DACK1_B, FN_ARM_TRACEDATA_11, FN_DACK0_C, FN_DRACK0_C,
+       FN_VI0_R2, FN_ETH_LINK, FN_SD2_CLK_B, FN_IRQ2,
+       FN_ARM_TRACEDATA_12, FN_VI0_R3, FN_ETH_MAGIC, FN_SD2_CMD_B,
+       FN_IRQ3, FN_ARM_TRACEDATA_13, FN_VI0_R4, FN_ETH_REFCLK,
+       FN_SD2_CD_B, FN_HSPI_CLK1_B, FN_ARM_TRACEDATA_14, FN_MT1_CLK,
+       FN_TS_SCK0, FN_VI0_R5, FN_ETH_TXD0, FN_SD2_WP_B, FN_HSPI_CS1_B,
+       FN_ARM_TRACEDATA_15, FN_MT1_D, FN_TS_SDEN0, FN_VI0_R6,
+       FN_ETH_MDC, FN_DREQ2_C, FN_HSPI_TX1_B, FN_TRACECLK,
+       FN_MT1_BEN, FN_PWMFSW0_D, FN_VI0_R7, FN_ETH_MDIO,
+       FN_DACK2_C, FN_HSPI_RX1_B, FN_SCIF_CLK_D, FN_TRACECTL,
+       FN_MT1_PEN, FN_VI1_CLK, FN_SIM_D, FN_SDA3,
+       FN_VI1_HSYNC, FN_VI3_CLK, FN_SSI_SCK4, FN_GPS_SIGN_C,
+       FN_PWMFSW0_E, FN_VI1_VSYNC, FN_AUDIO_CLKOUT_C, FN_SSI_WS4,
+       FN_SIM_CLK, FN_GPS_MAG_C, FN_SPV_TRST, FN_SCL3,
+
+       /* IPSR11 */
+       FN_VI1_DATA0_VI1_B0, FN_SD2_DAT0, FN_SIM_RST, FN_SPV_TCK,
+       FN_ADICLK_B, FN_VI1_DATA1_VI1_B1, FN_SD2_DAT1, FN_MT0_CLK,
+       FN_SPV_TMS, FN_ADICS_B_SAMP_B, FN_VI1_DATA2_VI1_B2, FN_SD2_DAT2,
+       FN_MT0_D, FN_SPVTDI, FN_ADIDATA_B, FN_VI1_DATA3_VI1_B3,
+       FN_SD2_DAT3, FN_MT0_BEN, FN_SPV_TDO, FN_ADICHS0_B,
+       FN_VI1_DATA4_VI1_B4, FN_SD2_CLK, FN_MT0_PEN, FN_SPA_TRST,
+       FN_HSPI_CLK1_D, FN_ADICHS1_B, FN_VI1_DATA5_VI1_B5, FN_SD2_CMD,
+       FN_MT0_SYNC, FN_SPA_TCK, FN_HSPI_CS1_D, FN_ADICHS2_B,
+       FN_VI1_DATA6_VI1_B6, FN_SD2_CD, FN_MT0_VCXO, FN_SPA_TMS,
+       FN_HSPI_TX1_D, FN_VI1_DATA7_VI1_B7, FN_SD2_WP, FN_MT0_PWM,
+       FN_SPA_TDI, FN_HSPI_RX1_D, FN_VI1_G0, FN_VI3_DATA0,
+       FN_DU1_DOTCLKOUT1, FN_TS_SCK1, FN_DREQ2_B, FN_TX2,
+       FN_SPA_TDO, FN_HCTS0_B, FN_VI1_G1, FN_VI3_DATA1,
+       FN_SSI_SCK1, FN_TS_SDEN1, FN_DACK2_B, FN_RX2, FN_HRTS0_B,
+
+       /* IPSR12 */
+       FN_VI1_G2, FN_VI3_DATA2, FN_SSI_WS1, FN_TS_SPSYNC1,
+       FN_SCK2, FN_HSCK0_B, FN_VI1_G3, FN_VI3_DATA3,
+       FN_SSI_SCK2, FN_TS_SDAT1, FN_SCL1_C, FN_HTX0_B,
+       FN_VI1_G4, FN_VI3_DATA4, FN_SSI_WS2, FN_SDA1_C,
+       FN_SIM_RST_B, FN_HRX0_B, FN_VI1_G5, FN_VI3_DATA5,
+       FN_GPS_CLK, FN_FSE, FN_TX4_B, FN_SIM_D_B,
+       FN_VI1_G6, FN_VI3_DATA6, FN_GPS_SIGN, FN_FRB,
+       FN_RX4_B, FN_SIM_CLK_B, FN_VI1_G7, FN_VI3_DATA7,
+       FN_GPS_MAG, FN_FCE, FN_SCK4_B,
+
+       FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
+       FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
+       FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2,
+       FN_SEL_SCIF3_3, FN_SEL_SCIF3_4,
+       FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
+       FN_SEL_SCIF2_3, FN_SEL_SCIF2_4,
+       FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2,
+       FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
+       FN_SEL_SSI9_0, FN_SEL_SSI9_1, FN_SEL_SSI9_2,
+       FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2,
+       FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2,
+       FN_SEL_VI0_0, FN_SEL_VI0_1,
+       FN_SEL_SD2_0, FN_SEL_SD2_1,
+       FN_SEL_INT3_0, FN_SEL_INT3_1,
+       FN_SEL_INT2_0, FN_SEL_INT2_1,
+       FN_SEL_INT1_0, FN_SEL_INT1_1,
+       FN_SEL_INT0_0, FN_SEL_INT0_1,
+       FN_SEL_IE_0, FN_SEL_IE_1,
+       FN_SEL_EXBUS2_0, FN_SEL_EXBUS2_1, FN_SEL_EXBUS2_2,
+       FN_SEL_EXBUS1_0, FN_SEL_EXBUS1_1,
+       FN_SEL_EXBUS0_0, FN_SEL_EXBUS0_1, FN_SEL_EXBUS0_2,
+
+       FN_SEL_TMU1_0, FN_SEL_TMU1_1, FN_SEL_TMU1_2,
+       FN_SEL_TMU0_0, FN_SEL_TMU0_1, FN_SEL_TMU0_2, FN_SEL_TMU0_3,
+       FN_SEL_SCIF_0, FN_SEL_SCIF_1, FN_SEL_SCIF_2, FN_SEL_SCIF_3,
+       FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2,
+       FN_SEL_CAN0_0, FN_SEL_CAN0_1,
+       FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
+       FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
+       FN_SEL_PWMFSW_0, FN_SEL_PWMFSW_1, FN_SEL_PWMFSW_2,
+       FN_SEL_PWMFSW_3, FN_SEL_PWMFSW_4,
+       FN_SEL_ADI_0, FN_SEL_ADI_1,
+       FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
+       FN_SEL_SIM_0, FN_SEL_SIM_1,
+       FN_SEL_HSPI2_0, FN_SEL_HSPI2_1,
+       FN_SEL_HSPI1_0, FN_SEL_HSPI1_1, FN_SEL_HSPI1_2, FN_SEL_HSPI1_3,
+       FN_SEL_I2C3_0, FN_SEL_I2C3_1,
+       FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
+       FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3,
+       PINMUX_FUNCTION_END,
+
+       PINMUX_MARK_BEGIN,
+       AVS1_MARK, AVS2_MARK, A17_MARK, A18_MARK,
+       A19_MARK,
+
+       RD_WR_MARK, FWE_MARK, ATAG0_MARK, VI1_R7_MARK,
+       HRTS1_MARK, RX4_C_MARK,
+       CS1_A26_MARK, HSPI_TX2_MARK, SDSELF_B_MARK,
+       CS0_MARK, HSPI_CS2_B_MARK,
+       CLKOUT_MARK, TX3C_IRDA_TX_C_MARK, PWM0_B_MARK,
+       A25_MARK, SD1_WP_MARK, MMC0_D5_MARK, FD5_MARK,
+       HSPI_RX2_MARK, VI1_R3_MARK, TX5_B_MARK, SSI_SDATA7_B_MARK, CTS0_B_MARK,
+       A24_MARK, SD1_CD_MARK, MMC0_D4_MARK, FD4_MARK,
+       HSPI_CS2_MARK, VI1_R2_MARK, SSI_WS78_B_MARK,
+       A23_MARK, FCLE_MARK, HSPI_CLK2_MARK, VI1_R1_MARK,
+       A22_MARK, RX5_D_MARK, HSPI_RX2_B_MARK, VI1_R0_MARK,
+       A21_MARK, SCK5_D_MARK, HSPI_CLK2_B_MARK,
+       A20_MARK, TX5_D_MARK, HSPI_TX2_B_MARK,
+       A0_MARK, SD1_DAT3_MARK, MMC0_D3_MARK, FD3_MARK,
+       BS_MARK, SD1_DAT2_MARK, MMC0_D2_MARK, FD2_MARK,
+       ATADIR0_MARK, SDSELF_MARK, HCTS1_MARK, TX4_C_MARK,
+       PENC2_MARK, SCK0_MARK, PWM1_MARK, PWMFSW0_MARK,
+       SCIF_CLK_MARK, TCLK0_C_MARK,
+
+       EX_CS0_MARK, RX3_C_IRDA_RX_C_MARK, MMC0_D6_MARK,
+       FD6_MARK, EX_CS1_MARK, MMC0_D7_MARK, FD7_MARK,
+       EX_CS2_MARK, SD1_CLK_MARK, MMC0_CLK_MARK, FALE_MARK,
+       ATACS00_MARK, EX_CS3_MARK, SD1_CMD_MARK, MMC0_CMD_MARK,
+       FRE_MARK, ATACS10_MARK, VI1_R4_MARK, RX5_B_MARK,
+       HSCK1_MARK, SSI_SDATA8_B_MARK, RTS0_B_TANS_B_MARK, SSI_SDATA9_MARK,
+       EX_CS4_MARK, SD1_DAT0_MARK, MMC0_D0_MARK, FD0_MARK,
+       ATARD0_MARK, VI1_R5_MARK, SCK5_B_MARK, HTX1_MARK,
+       TX2_E_MARK, TX0_B_MARK, SSI_SCK9_MARK, EX_CS5_MARK,
+       SD1_DAT1_MARK, MMC0_D1_MARK, FD1_MARK, ATAWR0_MARK,
+       VI1_R6_MARK, HRX1_MARK, RX2_E_MARK, RX0_B_MARK,
+       SSI_WS9_MARK, MLB_CLK_MARK, PWM2_MARK, SCK4_MARK,
+       MLB_SIG_MARK, PWM3_MARK, TX4_MARK, MLB_DAT_MARK,
+       PWM4_MARK, RX4_MARK, HTX0_MARK, TX1_MARK,
+       SDATA_MARK, CTS0_C_MARK, SUB_TCK_MARK, CC5_STATE2_MARK,
+       CC5_STATE10_MARK, CC5_STATE18_MARK, CC5_STATE26_MARK, CC5_STATE34_MARK,
+
+       HRX0_MARK, RX1_MARK, SCKZ_MARK, RTS0_C_TANS_C_MARK,
+       SUB_TDI_MARK, CC5_STATE3_MARK, CC5_STATE11_MARK, CC5_STATE19_MARK,
+       CC5_STATE27_MARK, CC5_STATE35_MARK, HSCK0_MARK, SCK1_MARK,
+       MTS_MARK, PWM5_MARK, SCK0_C_MARK, SSI_SDATA9_B_MARK,
+       SUB_TDO_MARK, CC5_STATE0_MARK, CC5_STATE8_MARK, CC5_STATE16_MARK,
+       CC5_STATE24_MARK, CC5_STATE32_MARK, HCTS0_MARK, CTS1_MARK,
+       STM_MARK, PWM0_D_MARK, RX0_C_MARK, SCIF_CLK_C_MARK,
+       SUB_TRST_MARK, TCLK1_B_MARK, CC5_OSCOUT_MARK, HRTS0_MARK,
+       RTS1_TANS_MARK, MDATA_MARK, TX0_C_MARK, SUB_TMS_MARK,
+       CC5_STATE1_MARK, CC5_STATE9_MARK, CC5_STATE17_MARK, CC5_STATE25_MARK,
+       CC5_STATE33_MARK, DU0_DR0_MARK, LCDOUT0_MARK, DREQ0_MARK,
+       GPS_CLK_B_MARK, AUDATA0_MARK, TX5_C_MARK, DU0_DR1_MARK,
+       LCDOUT1_MARK, DACK0_MARK, DRACK0_MARK, GPS_SIGN_B_MARK,
+       AUDATA1_MARK, RX5_C_MARK, DU0_DR2_MARK, LCDOUT2_MARK,
+       DU0_DR3_MARK, LCDOUT3_MARK, DU0_DR4_MARK, LCDOUT4_MARK,
+       DU0_DR5_MARK, LCDOUT5_MARK, DU0_DR6_MARK, LCDOUT6_MARK,
+       DU0_DR7_MARK, LCDOUT7_MARK, DU0_DG0_MARK, LCDOUT8_MARK,
+       DREQ1_MARK, SCL2_MARK, AUDATA2_MARK,
+
+       DU0_DG1_MARK, LCDOUT9_MARK, DACK1_MARK, SDA2_MARK,
+       AUDATA3_MARK, DU0_DG2_MARK, LCDOUT10_MARK, DU0_DG3_MARK,
+       LCDOUT11_MARK, DU0_DG4_MARK, LCDOUT12_MARK, DU0_DG5_MARK,
+       LCDOUT13_MARK, DU0_DG6_MARK, LCDOUT14_MARK, DU0_DG7_MARK,
+       LCDOUT15_MARK, DU0_DB0_MARK, LCDOUT16_MARK, EX_WAIT1_MARK,
+       SCL1_MARK, TCLK1_MARK, AUDATA4_MARK, DU0_DB1_MARK,
+       LCDOUT17_MARK, EX_WAIT2_MARK, SDA1_MARK, GPS_MAG_B_MARK,
+       AUDATA5_MARK, SCK5_C_MARK, DU0_DB2_MARK, LCDOUT18_MARK,
+       DU0_DB3_MARK, LCDOUT19_MARK, DU0_DB4_MARK, LCDOUT20_MARK,
+       DU0_DB5_MARK, LCDOUT21_MARK, DU0_DB6_MARK, LCDOUT22_MARK,
+       DU0_DB7_MARK, LCDOUT23_MARK, DU0_DOTCLKIN_MARK, QSTVA_QVS_MARK,
+       TX3_D_IRDA_TX_D_MARK, SCL3_B_MARK, DU0_DOTCLKOUT0_MARK, QCLK_MARK,
+       DU0_DOTCLKOUT1_MARK, QSTVB_QVE_MARK, RX3_D_IRDA_RX_D_MARK, SDA3_B_MARK,
+       SDA2_C_MARK, DACK0_B_MARK, DRACK0_B_MARK, DU0_EXHSYNC_DU0_HSYNC_MARK,
+       QSTH_QHS_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK, QSTB_QHE_MARK,
+       DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK, CAN1_TX_MARK,
+       TX2_C_MARK, SCL2_C_MARK, REMOCON_MARK,
+
+       DU0_DISP_MARK, QPOLA_MARK, CAN_CLK_C_MARK, SCK2_C_MARK,
+       DU0_CDE_MARK, QPOLB_MARK, CAN1_RX_MARK, RX2_C_MARK,
+       DREQ0_B_MARK, SSI_SCK78_B_MARK, SCK0_B_MARK, DU1_DR0_MARK,
+       VI2_DATA0_VI2_B0_MARK, PWM6_MARK, SD3_CLK_MARK, TX3_E_IRDA_TX_E_MARK,
+       AUDCK_MARK, PWMFSW0_B_MARK, DU1_DR1_MARK, VI2_DATA1_VI2_B1_MARK,
+       PWM0_MARK, SD3_CMD_MARK, RX3_E_IRDA_RX_E_MARK, AUDSYNC_MARK,
+       CTS0_D_MARK, DU1_DR2_MARK, VI2_G0_MARK, DU1_DR3_MARK,
+       VI2_G1_MARK, DU1_DR4_MARK, VI2_G2_MARK, DU1_DR5_MARK,
+       VI2_G3_MARK, DU1_DR6_MARK, VI2_G4_MARK, DU1_DR7_MARK,
+       VI2_G5_MARK, DU1_DG0_MARK, VI2_DATA2_VI2_B2_MARK, SCL1_B_MARK,
+       SD3_DAT2_MARK, SCK3_E_MARK, AUDATA6_MARK, TX0_D_MARK,
+       DU1_DG1_MARK, VI2_DATA3_VI2_B3_MARK, SDA1_B_MARK, SD3_DAT3_MARK,
+       SCK5_MARK, AUDATA7_MARK, RX0_D_MARK, DU1_DG2_MARK,
+       VI2_G6_MARK, DU1_DG3_MARK, VI2_G7_MARK, DU1_DG4_MARK,
+       VI2_R0_MARK, DU1_DG5_MARK, VI2_R1_MARK, DU1_DG6_MARK,
+       VI2_R2_MARK, DU1_DG7_MARK, VI2_R3_MARK, DU1_DB0_MARK,
+       VI2_DATA4_VI2_B4_MARK, SCL2_B_MARK, SD3_DAT0_MARK, TX5_MARK,
+       SCK0_D_MARK,
+
+       DU1_DB1_MARK, VI2_DATA5_VI2_B5_MARK, SDA2_B_MARK, SD3_DAT1_MARK,
+       RX5_MARK, RTS0_D_TANS_D_MARK, DU1_DB2_MARK, VI2_R4_MARK,
+       DU1_DB3_MARK, VI2_R5_MARK, DU1_DB4_MARK, VI2_R6_MARK,
+       DU1_DB5_MARK, VI2_R7_MARK, DU1_DB6_MARK, SCL2_D_MARK,
+       DU1_DB7_MARK, SDA2_D_MARK, DU1_DOTCLKIN_MARK, VI2_CLKENB_MARK,
+       HSPI_CS1_MARK, SCL1_D_MARK, DU1_DOTCLKOUT_MARK, VI2_FIELD_MARK,
+       SDA1_D_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK, VI2_HSYNC_MARK,
+       VI3_HSYNC_MARK, DU1_EXVSYNC_DU1_VSYNC_MARK, VI2_VSYNC_MARK,
+       VI3_VSYNC_MARK, DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, VI2_CLK_MARK,
+       TX3_B_IRDA_TX_B_MARK, SD3_CD_MARK, HSPI_TX1_MARK, VI1_CLKENB_MARK,
+       VI3_CLKENB_MARK, AUDIO_CLKC_MARK, TX2_D_MARK, SPEEDIN_MARK,
+       GPS_SIGN_D_MARK, DU1_DISP_MARK, VI2_DATA6_VI2_B6_MARK, TCLK0_MARK,
+       QSTVA_B_QVS_B_MARK, HSPI_CLK1_MARK, SCK2_D_MARK, AUDIO_CLKOUT_B_MARK,
+       GPS_MAG_D_MARK, DU1_CDE_MARK, VI2_DATA7_VI2_B7_MARK,
+       RX3_B_IRDA_RX_B_MARK, SD3_WP_MARK, HSPI_RX1_MARK, VI1_FIELD_MARK,
+       VI3_FIELD_MARK, AUDIO_CLKOUT_MARK, RX2_D_MARK, GPS_CLK_C_MARK,
+       GPS_CLK_D_MARK, AUDIO_CLKA_MARK, CAN_TXCLK_MARK, AUDIO_CLKB_MARK,
+       USB_OVC2_MARK, CAN_DEBUGOUT0_MARK, MOUT0_MARK,
+
+       SSI_SCK0129_MARK, CAN_DEBUGOUT1_MARK, MOUT1_MARK, SSI_WS0129_MARK,
+       CAN_DEBUGOUT2_MARK, MOUT2_MARK, SSI_SDATA0_MARK, CAN_DEBUGOUT3_MARK,
+       MOUT5_MARK, SSI_SDATA1_MARK, CAN_DEBUGOUT4_MARK, MOUT6_MARK,
+       SSI_SDATA2_MARK, CAN_DEBUGOUT5_MARK, SSI_SCK34_MARK,
+       CAN_DEBUGOUT6_MARK, CAN0_TX_B_MARK, IERX_MARK, SSI_SCK9_C_MARK,
+       SSI_WS34_MARK, CAN_DEBUGOUT7_MARK, CAN0_RX_B_MARK, IETX_MARK,
+       SSI_WS9_C_MARK, SSI_SDATA3_MARK, PWM0_C_MARK, CAN_DEBUGOUT8_MARK,
+       CAN_CLK_B_MARK, IECLK_MARK, SCIF_CLK_B_MARK, TCLK0_B_MARK,
+       SSI_SDATA4_MARK, CAN_DEBUGOUT9_MARK, SSI_SDATA9_C_MARK, SSI_SCK5_MARK,
+       ADICLK_MARK, CAN_DEBUGOUT10_MARK, SCK3_MARK, TCLK0_D_MARK,
+       SSI_WS5_MARK, ADICS_SAMP_MARK, CAN_DEBUGOUT11_MARK, TX3_IRDA_TX_MARK,
+       SSI_SDATA5_MARK, ADIDATA_MARK, CAN_DEBUGOUT12_MARK, RX3_IRDA_RX_MARK,
+       SSI_SCK6_MARK, ADICHS0_MARK, CAN0_TX_MARK, IERX_B_MARK,
+
+       SSI_WS6_MARK, ADICHS1_MARK, CAN0_RX_MARK, IETX_B_MARK,
+       SSI_SDATA6_MARK, ADICHS2_MARK, CAN_CLK_MARK, IECLK_B_MARK,
+       SSI_SCK78_MARK, CAN_DEBUGOUT13_MARK, IRQ0_B_MARK, SSI_SCK9_B_MARK,
+       HSPI_CLK1_C_MARK, SSI_WS78_MARK, CAN_DEBUGOUT14_MARK, IRQ1_B_MARK,
+       SSI_WS9_B_MARK, HSPI_CS1_C_MARK, SSI_SDATA7_MARK, CAN_DEBUGOUT15_MARK,
+       IRQ2_B_MARK, TCLK1_C_MARK, HSPI_TX1_C_MARK, SSI_SDATA8_MARK,
+       VSP_MARK, IRQ3_B_MARK, HSPI_RX1_C_MARK, SD0_CLK_MARK,
+       ATACS01_MARK, SCK1_B_MARK, SD0_CMD_MARK, ATACS11_MARK,
+       TX1_B_MARK, CC5_TDO_MARK, SD0_DAT0_MARK, ATADIR1_MARK,
+       RX1_B_MARK, CC5_TRST_MARK, SD0_DAT1_MARK, ATAG1_MARK,
+       SCK2_B_MARK, CC5_TMS_MARK, SD0_DAT2_MARK, ATARD1_MARK,
+       TX2_B_MARK, CC5_TCK_MARK, SD0_DAT3_MARK, ATAWR1_MARK,
+       RX2_B_MARK, CC5_TDI_MARK, SD0_CD_MARK, DREQ2_MARK,
+       RTS1_B_TANS_B_MARK, SD0_WP_MARK, DACK2_MARK, CTS1_B_MARK,
+
+       HSPI_CLK0_MARK, CTS0_MARK, USB_OVC0_MARK, AD_CLK_MARK,
+       CC5_STATE4_MARK, CC5_STATE12_MARK, CC5_STATE20_MARK, CC5_STATE28_MARK,
+       CC5_STATE36_MARK, HSPI_CS0_MARK, RTS0_TANS_MARK, USB_OVC1_MARK,
+       AD_DI_MARK, CC5_STATE5_MARK, CC5_STATE13_MARK, CC5_STATE21_MARK,
+       CC5_STATE29_MARK, CC5_STATE37_MARK, HSPI_TX0_MARK, TX0_MARK,
+       CAN_DEBUG_HW_TRIGGER_MARK, AD_DO_MARK, CC5_STATE6_MARK,
+       CC5_STATE14_MARK, CC5_STATE22_MARK, CC5_STATE30_MARK,
+       CC5_STATE38_MARK, HSPI_RX0_MARK, RX0_MARK, CAN_STEP0_MARK,
+       AD_NCS_MARK, CC5_STATE7_MARK, CC5_STATE15_MARK, CC5_STATE23_MARK,
+       CC5_STATE31_MARK, CC5_STATE39_MARK, FMCLK_MARK, RDS_CLK_MARK,
+       PCMOE_MARK, BPFCLK_MARK, PCMWE_MARK, FMIN_MARK, RDS_DATA_MARK,
+       VI0_CLK_MARK, MMC1_CLK_MARK, VI0_CLKENB_MARK, TX1_C_MARK, HTX1_B_MARK,
+       MT1_SYNC_MARK, VI0_FIELD_MARK, RX1_C_MARK, HRX1_B_MARK,
+       VI0_HSYNC_MARK, VI0_DATA0_B_VI0_B0_B_MARK, CTS1_C_MARK, TX4_D_MARK,
+       MMC1_CMD_MARK, HSCK1_B_MARK, VI0_VSYNC_MARK, VI0_DATA1_B_VI0_B1_B_MARK,
+       RTS1_C_TANS_C_MARK, RX4_D_MARK, PWMFSW0_C_MARK,
+
+       VI0_DATA0_VI0_B0_MARK, HRTS1_B_MARK, MT1_VCXO_MARK,
+       VI0_DATA1_VI0_B1_MARK, HCTS1_B_MARK, MT1_PWM_MARK,
+       VI0_DATA2_VI0_B2_MARK, MMC1_D0_MARK, VI0_DATA3_VI0_B3_MARK,
+       MMC1_D1_MARK, VI0_DATA4_VI0_B4_MARK, MMC1_D2_MARK,
+       VI0_DATA5_VI0_B5_MARK, MMC1_D3_MARK, VI0_DATA6_VI0_B6_MARK,
+       MMC1_D4_MARK, ARM_TRACEDATA_0_MARK, VI0_DATA7_VI0_B7_MARK,
+       MMC1_D5_MARK, ARM_TRACEDATA_1_MARK, VI0_G0_MARK, SSI_SCK78_C_MARK,
+       IRQ0_MARK, ARM_TRACEDATA_2_MARK, VI0_G1_MARK, SSI_WS78_C_MARK,
+       IRQ1_MARK, ARM_TRACEDATA_3_MARK, VI0_G2_MARK, ETH_TXD1_MARK,
+       MMC1_D6_MARK, ARM_TRACEDATA_4_MARK, TS_SPSYNC0_MARK, VI0_G3_MARK,
+       ETH_CRS_DV_MARK, MMC1_D7_MARK, ARM_TRACEDATA_5_MARK, TS_SDAT0_MARK,
+       VI0_G4_MARK, ETH_TX_EN_MARK, SD2_DAT0_B_MARK, ARM_TRACEDATA_6_MARK,
+       VI0_G5_MARK, ETH_RX_ER_MARK, SD2_DAT1_B_MARK, ARM_TRACEDATA_7_MARK,
+       VI0_G6_MARK, ETH_RXD0_MARK, SD2_DAT2_B_MARK, ARM_TRACEDATA_8_MARK,
+       VI0_G7_MARK, ETH_RXD1_MARK, SD2_DAT3_B_MARK, ARM_TRACEDATA_9_MARK,
+
+       VI0_R0_MARK, SSI_SDATA7_C_MARK, SCK1_C_MARK, DREQ1_B_MARK,
+       ARM_TRACEDATA_10_MARK, DREQ0_C_MARK, VI0_R1_MARK, SSI_SDATA8_C_MARK,
+       DACK1_B_MARK, ARM_TRACEDATA_11_MARK, DACK0_C_MARK, DRACK0_C_MARK,
+       VI0_R2_MARK, ETH_LINK_MARK, SD2_CLK_B_MARK, IRQ2_MARK,
+       ARM_TRACEDATA_12_MARK, VI0_R3_MARK, ETH_MAGIC_MARK, SD2_CMD_B_MARK,
+       IRQ3_MARK, ARM_TRACEDATA_13_MARK, VI0_R4_MARK, ETH_REFCLK_MARK,
+       SD2_CD_B_MARK, HSPI_CLK1_B_MARK, ARM_TRACEDATA_14_MARK, MT1_CLK_MARK,
+       TS_SCK0_MARK, VI0_R5_MARK, ETH_TXD0_MARK, SD2_WP_B_MARK,
+       HSPI_CS1_B_MARK, ARM_TRACEDATA_15_MARK, MT1_D_MARK, TS_SDEN0_MARK,
+       VI0_R6_MARK, ETH_MDC_MARK, DREQ2_C_MARK, HSPI_TX1_B_MARK,
+       TRACECLK_MARK, MT1_BEN_MARK, PWMFSW0_D_MARK, VI0_R7_MARK,
+       ETH_MDIO_MARK, DACK2_C_MARK, HSPI_RX1_B_MARK, SCIF_CLK_D_MARK,
+       TRACECTL_MARK, MT1_PEN_MARK, VI1_CLK_MARK, SIM_D_MARK, SDA3_MARK,
+       VI1_HSYNC_MARK, VI3_CLK_MARK, SSI_SCK4_MARK, GPS_SIGN_C_MARK,
+       PWMFSW0_E_MARK, VI1_VSYNC_MARK, AUDIO_CLKOUT_C_MARK, SSI_WS4_MARK,
+       SIM_CLK_MARK, GPS_MAG_C_MARK, SPV_TRST_MARK, SCL3_MARK,
+
+       VI1_DATA0_VI1_B0_MARK, SD2_DAT0_MARK, SIM_RST_MARK, SPV_TCK_MARK,
+       ADICLK_B_MARK, VI1_DATA1_VI1_B1_MARK, SD2_DAT1_MARK, MT0_CLK_MARK,
+       SPV_TMS_MARK, ADICS_B_SAMP_B_MARK, VI1_DATA2_VI1_B2_MARK,
+       SD2_DAT2_MARK, MT0_D_MARK, SPVTDI_MARK, ADIDATA_B_MARK,
+       VI1_DATA3_VI1_B3_MARK, SD2_DAT3_MARK, MT0_BEN_MARK, SPV_TDO_MARK,
+       ADICHS0_B_MARK, VI1_DATA4_VI1_B4_MARK, SD2_CLK_MARK, MT0_PEN_MARK,
+       SPA_TRST_MARK, HSPI_CLK1_D_MARK, ADICHS1_B_MARK,
+       VI1_DATA5_VI1_B5_MARK, SD2_CMD_MARK, MT0_SYNC_MARK, SPA_TCK_MARK,
+       HSPI_CS1_D_MARK, ADICHS2_B_MARK, VI1_DATA6_VI1_B6_MARK, SD2_CD_MARK,
+       MT0_VCXO_MARK, SPA_TMS_MARK, HSPI_TX1_D_MARK, VI1_DATA7_VI1_B7_MARK,
+       SD2_WP_MARK, MT0_PWM_MARK, SPA_TDI_MARK, HSPI_RX1_D_MARK,
+       VI1_G0_MARK, VI3_DATA0_MARK, DU1_DOTCLKOUT1_MARK, TS_SCK1_MARK,
+       DREQ2_B_MARK, TX2_MARK, SPA_TDO_MARK, HCTS0_B_MARK,
+       VI1_G1_MARK, VI3_DATA1_MARK, SSI_SCK1_MARK, TS_SDEN1_MARK,
+       DACK2_B_MARK, RX2_MARK, HRTS0_B_MARK,
+
+       VI1_G2_MARK, VI3_DATA2_MARK, SSI_WS1_MARK, TS_SPSYNC1_MARK,
+       SCK2_MARK, HSCK0_B_MARK, VI1_G3_MARK, VI3_DATA3_MARK,
+       SSI_SCK2_MARK, TS_SDAT1_MARK, SCL1_C_MARK, HTX0_B_MARK,
+       VI1_G4_MARK, VI3_DATA4_MARK, SSI_WS2_MARK, SDA1_C_MARK,
+       SIM_RST_B_MARK, HRX0_B_MARK, VI1_G5_MARK, VI3_DATA5_MARK,
+       GPS_CLK_MARK, FSE_MARK, TX4_B_MARK, SIM_D_B_MARK,
+       VI1_G6_MARK, VI3_DATA6_MARK, GPS_SIGN_MARK, FRB_MARK,
+       RX4_B_MARK, SIM_CLK_B_MARK, VI1_G7_MARK, VI3_DATA7_MARK,
+       GPS_MAG_MARK, FCE_MARK, SCK4_B_MARK,
+       PINMUX_MARK_END,
+};
+
+static pinmux_enum_t pinmux_data[] = {
+       PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
+
+       PINMUX_DATA(AVS1_MARK, FN_AVS1),
+       PINMUX_DATA(AVS1_MARK, FN_AVS1),
+       PINMUX_DATA(A17_MARK, FN_A17),
+       PINMUX_DATA(A18_MARK, FN_A18),
+       PINMUX_DATA(A19_MARK, FN_A19),
+
+       PINMUX_IPSR_DATA(IP0_2_0, PENC2),
+       PINMUX_IPSR_MODSEL_DATA(IP0_2_0, SCK0, SEL_SCIF0_0),
+       PINMUX_IPSR_DATA(IP0_2_0, PWM1),
+       PINMUX_IPSR_MODSEL_DATA(IP0_2_0, PWMFSW0, SEL_PWMFSW_0),
+       PINMUX_IPSR_MODSEL_DATA(IP0_2_0, SCIF_CLK, SEL_SCIF_0),
+       PINMUX_IPSR_MODSEL_DATA(IP0_2_0, TCLK0_C, SEL_TMU0_2),
+       PINMUX_IPSR_DATA(IP0_5_3, BS),
+       PINMUX_IPSR_DATA(IP0_5_3, SD1_DAT2),
+       PINMUX_IPSR_DATA(IP0_5_3, MMC0_D2),
+       PINMUX_IPSR_DATA(IP0_5_3, FD2),
+       PINMUX_IPSR_DATA(IP0_5_3, ATADIR0),
+       PINMUX_IPSR_DATA(IP0_5_3, SDSELF),
+       PINMUX_IPSR_MODSEL_DATA(IP0_5_3, HCTS1, SEL_HSCIF1_0),
+       PINMUX_IPSR_DATA(IP0_5_3, TX4_C),
+       PINMUX_IPSR_DATA(IP0_7_6, A0),
+       PINMUX_IPSR_DATA(IP0_7_6, SD1_DAT3),
+       PINMUX_IPSR_DATA(IP0_7_6, MMC0_D3),
+       PINMUX_IPSR_DATA(IP0_7_6, FD3),
+       PINMUX_IPSR_DATA(IP0_9_8, A20),
+       PINMUX_IPSR_DATA(IP0_9_8, TX5_D),
+       PINMUX_IPSR_DATA(IP0_9_8, HSPI_TX2_B),
+       PINMUX_IPSR_DATA(IP0_11_10, A21),
+       PINMUX_IPSR_MODSEL_DATA(IP0_11_10, SCK5_D, SEL_SCIF5_3),
+       PINMUX_IPSR_MODSEL_DATA(IP0_11_10, HSPI_CLK2_B, SEL_HSPI2_1),
+       PINMUX_IPSR_DATA(IP0_13_12, A22),
+       PINMUX_IPSR_MODSEL_DATA(IP0_13_12, RX5_D, SEL_SCIF5_3),
+       PINMUX_IPSR_MODSEL_DATA(IP0_13_12, HSPI_RX2_B, SEL_HSPI2_1),
+       PINMUX_IPSR_DATA(IP0_13_12, VI1_R0),
+       PINMUX_IPSR_DATA(IP0_15_14, A23),
+       PINMUX_IPSR_DATA(IP0_15_14, FCLE),
+       PINMUX_IPSR_MODSEL_DATA(IP0_15_14, HSPI_CLK2, SEL_HSPI2_0),
+       PINMUX_IPSR_DATA(IP0_15_14, VI1_R1),
+       PINMUX_IPSR_DATA(IP0_18_16, A24),
+       PINMUX_IPSR_DATA(IP0_18_16, SD1_CD),
+       PINMUX_IPSR_DATA(IP0_18_16, MMC0_D4),
+       PINMUX_IPSR_DATA(IP0_18_16, FD4),
+       PINMUX_IPSR_MODSEL_DATA(IP0_18_16, HSPI_CS2, SEL_HSPI2_0),
+       PINMUX_IPSR_DATA(IP0_18_16, VI1_R2),
+       PINMUX_IPSR_MODSEL_DATA(IP0_18_16, SSI_WS78_B, SEL_SSI7_1),
+       PINMUX_IPSR_DATA(IP0_22_19, A25),
+       PINMUX_IPSR_DATA(IP0_22_19, SD1_WP),
+       PINMUX_IPSR_DATA(IP0_22_19, MMC0_D5),
+       PINMUX_IPSR_DATA(IP0_22_19, FD5),
+       PINMUX_IPSR_MODSEL_DATA(IP0_22_19, HSPI_RX2, SEL_HSPI2_0),
+       PINMUX_IPSR_DATA(IP0_22_19, VI1_R3),
+       PINMUX_IPSR_DATA(IP0_22_19, TX5_B),
+       PINMUX_IPSR_MODSEL_DATA(IP0_22_19, SSI_SDATA7_B, SEL_SSI7_1),
+       PINMUX_IPSR_MODSEL_DATA(IP0_22_19, CTS0_B, SEL_SCIF0_1),
+       PINMUX_IPSR_DATA(IP0_24_23, CLKOUT),
+       PINMUX_IPSR_DATA(IP0_24_23, TX3C_IRDA_TX_C),
+       PINMUX_IPSR_DATA(IP0_24_23, PWM0_B),
+       PINMUX_IPSR_DATA(IP0_25, CS0),
+       PINMUX_IPSR_MODSEL_DATA(IP0_25, HSPI_CS2_B, SEL_HSPI2_1),
+       PINMUX_IPSR_DATA(IP0_27_26, CS1_A26),
+       PINMUX_IPSR_DATA(IP0_27_26, HSPI_TX2),
+       PINMUX_IPSR_DATA(IP0_27_26, SDSELF_B),
+       PINMUX_IPSR_DATA(IP0_30_28, RD_WR),
+       PINMUX_IPSR_DATA(IP0_30_28, FWE),
+       PINMUX_IPSR_DATA(IP0_30_28, ATAG0),
+       PINMUX_IPSR_DATA(IP0_30_28, VI1_R7),
+       PINMUX_IPSR_MODSEL_DATA(IP0_30_28, HRTS1, SEL_HSCIF1_0),
+       PINMUX_IPSR_MODSEL_DATA(IP0_30_28, RX4_C, SEL_SCIF4_2),
+
+       PINMUX_IPSR_DATA(IP1_1_0, EX_CS0),
+       PINMUX_IPSR_MODSEL_DATA(IP1_1_0, RX3_C_IRDA_RX_C, SEL_SCIF3_2),
+       PINMUX_IPSR_DATA(IP1_1_0, MMC0_D6),
+       PINMUX_IPSR_DATA(IP1_1_0, FD6),
+       PINMUX_IPSR_DATA(IP1_3_2, EX_CS1),
+       PINMUX_IPSR_DATA(IP1_3_2, MMC0_D7),
+       PINMUX_IPSR_DATA(IP1_3_2, FD7),
+       PINMUX_IPSR_DATA(IP1_6_4, EX_CS2),
+       PINMUX_IPSR_DATA(IP1_6_4, SD1_CLK),
+       PINMUX_IPSR_DATA(IP1_6_4, MMC0_CLK),
+       PINMUX_IPSR_DATA(IP1_6_4, FALE),
+       PINMUX_IPSR_DATA(IP1_6_4, ATACS00),
+       PINMUX_IPSR_DATA(IP1_10_7, EX_CS3),
+       PINMUX_IPSR_DATA(IP1_10_7, SD1_CMD),
+       PINMUX_IPSR_DATA(IP1_10_7, MMC0_CMD),
+       PINMUX_IPSR_DATA(IP1_10_7, FRE),
+       PINMUX_IPSR_DATA(IP1_10_7, ATACS10),
+       PINMUX_IPSR_DATA(IP1_10_7, VI1_R4),
+       PINMUX_IPSR_MODSEL_DATA(IP1_10_7, RX5_B, SEL_SCIF5_1),
+       PINMUX_IPSR_MODSEL_DATA(IP1_10_7, HSCK1, SEL_HSCIF1_0),
+       PINMUX_IPSR_MODSEL_DATA(IP1_10_7, SSI_SDATA8_B, SEL_SSI8_1),
+       PINMUX_IPSR_MODSEL_DATA(IP1_10_7, RTS0_B_TANS_B, SEL_SCIF0_1),
+       PINMUX_IPSR_MODSEL_DATA(IP1_10_7, SSI_SDATA9, SEL_SSI9_0),
+       PINMUX_IPSR_DATA(IP1_14_11, EX_CS4),
+       PINMUX_IPSR_DATA(IP1_14_11, SD1_DAT0),
+       PINMUX_IPSR_DATA(IP1_14_11, MMC0_D0),
+       PINMUX_IPSR_DATA(IP1_14_11, FD0),
+       PINMUX_IPSR_DATA(IP1_14_11, ATARD0),
+       PINMUX_IPSR_DATA(IP1_14_11, VI1_R5),
+       PINMUX_IPSR_MODSEL_DATA(IP1_14_11, SCK5_B, SEL_SCIF5_1),
+       PINMUX_IPSR_DATA(IP1_14_11, HTX1),
+       PINMUX_IPSR_DATA(IP1_14_11, TX2_E),
+       PINMUX_IPSR_DATA(IP1_14_11, TX0_B),
+       PINMUX_IPSR_MODSEL_DATA(IP1_14_11, SSI_SCK9, SEL_SSI9_0),
+       PINMUX_IPSR_DATA(IP1_18_15, EX_CS5),
+       PINMUX_IPSR_DATA(IP1_18_15, SD1_DAT1),
+       PINMUX_IPSR_DATA(IP1_18_15, MMC0_D1),
+       PINMUX_IPSR_DATA(IP1_18_15, FD1),
+       PINMUX_IPSR_DATA(IP1_18_15, ATAWR0),
+       PINMUX_IPSR_DATA(IP1_18_15, VI1_R6),
+       PINMUX_IPSR_MODSEL_DATA(IP1_18_15, HRX1, SEL_HSCIF1_0),
+       PINMUX_IPSR_MODSEL_DATA(IP1_18_15, RX2_E, SEL_SCIF2_4),
+       PINMUX_IPSR_MODSEL_DATA(IP1_18_15, RX0_B, SEL_SCIF0_1),
+       PINMUX_IPSR_MODSEL_DATA(IP1_18_15, SSI_WS9, SEL_SSI9_0),
+       PINMUX_IPSR_DATA(IP1_20_19, MLB_CLK),
+       PINMUX_IPSR_DATA(IP1_20_19, PWM2),
+       PINMUX_IPSR_MODSEL_DATA(IP1_20_19, SCK4, SEL_SCIF4_0),
+       PINMUX_IPSR_DATA(IP1_22_21, MLB_SIG),
+       PINMUX_IPSR_DATA(IP1_22_21, PWM3),
+       PINMUX_IPSR_DATA(IP1_22_21, TX4),
+       PINMUX_IPSR_DATA(IP1_24_23, MLB_DAT),
+       PINMUX_IPSR_DATA(IP1_24_23, PWM4),
+       PINMUX_IPSR_MODSEL_DATA(IP1_24_23, RX4, SEL_SCIF4_0),
+       PINMUX_IPSR_DATA(IP1_28_25, HTX0),
+       PINMUX_IPSR_DATA(IP1_28_25, TX1),
+       PINMUX_IPSR_DATA(IP1_28_25, SDATA),
+       PINMUX_IPSR_MODSEL_DATA(IP1_28_25, CTS0_C, SEL_SCIF0_2),
+       PINMUX_IPSR_DATA(IP1_28_25, SUB_TCK),
+       PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE2),
+       PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE10),
+       PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE18),
+       PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE26),
+       PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE34),
+
+       PINMUX_IPSR_MODSEL_DATA(IP2_3_0, HRX0, SEL_HSCIF0_0),
+       PINMUX_IPSR_MODSEL_DATA(IP2_3_0, RX1, SEL_SCIF1_0),
+       PINMUX_IPSR_DATA(IP2_3_0, SCKZ),
+       PINMUX_IPSR_MODSEL_DATA(IP2_3_0, RTS0_C_TANS_C, SEL_SCIF0_2),
+       PINMUX_IPSR_DATA(IP2_3_0, SUB_TDI),
+       PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE3),
+       PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE11),
+       PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE19),
+       PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE27),
+       PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE35),
+       PINMUX_IPSR_MODSEL_DATA(IP2_7_4, HSCK0, SEL_HSCIF0_0),
+       PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SCK1, SEL_SCIF1_0),
+       PINMUX_IPSR_DATA(IP2_7_4, MTS),
+       PINMUX_IPSR_DATA(IP2_7_4, PWM5),
+       PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SCK0_C, SEL_SCIF0_2),
+       PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SSI_SDATA9_B, SEL_SSI9_1),
+       PINMUX_IPSR_DATA(IP2_7_4, SUB_TDO),
+       PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE0),
+       PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE8),
+       PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE16),
+       PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE24),
+       PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE32),
+       PINMUX_IPSR_MODSEL_DATA(IP2_11_8, HCTS0, SEL_HSCIF0_0),
+       PINMUX_IPSR_MODSEL_DATA(IP2_11_8, CTS1, SEL_SCIF1_0),
+       PINMUX_IPSR_DATA(IP2_11_8, STM),
+       PINMUX_IPSR_DATA(IP2_11_8, PWM0_D),
+       PINMUX_IPSR_MODSEL_DATA(IP2_11_8, RX0_C, SEL_SCIF0_2),
+       PINMUX_IPSR_MODSEL_DATA(IP2_11_8, SCIF_CLK_C, SEL_SCIF_2),
+       PINMUX_IPSR_DATA(IP2_11_8, SUB_TRST),
+       PINMUX_IPSR_MODSEL_DATA(IP2_11_8, TCLK1_B, SEL_TMU1_1),
+       PINMUX_IPSR_DATA(IP2_11_8, CC5_OSCOUT),
+       PINMUX_IPSR_MODSEL_DATA(IP2_15_12, HRTS0, SEL_HSCIF0_0),
+       PINMUX_IPSR_MODSEL_DATA(IP2_15_12, RTS1_TANS, SEL_SCIF1_0),
+       PINMUX_IPSR_DATA(IP2_15_12, MDATA),
+       PINMUX_IPSR_DATA(IP2_15_12, TX0_C),
+       PINMUX_IPSR_DATA(IP2_15_12, SUB_TMS),
+       PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE1),
+       PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE9),
+       PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE17),
+       PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE25),
+       PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE33),
+       PINMUX_IPSR_DATA(IP2_18_16, DU0_DR0),
+       PINMUX_IPSR_DATA(IP2_18_16, LCDOUT0),
+       PINMUX_IPSR_MODSEL_DATA(IP2_18_16, DREQ0, SEL_EXBUS0_0),
+       PINMUX_IPSR_MODSEL_DATA(IP2_18_16, GPS_CLK_B, SEL_GPS_1),
+       PINMUX_IPSR_DATA(IP2_18_16, AUDATA0),
+       PINMUX_IPSR_DATA(IP2_18_16, TX5_C),
+       PINMUX_IPSR_DATA(IP2_21_19, DU0_DR1),
+       PINMUX_IPSR_DATA(IP2_21_19, LCDOUT1),
+       PINMUX_IPSR_DATA(IP2_21_19, DACK0),
+       PINMUX_IPSR_DATA(IP2_21_19, DRACK0),
+       PINMUX_IPSR_MODSEL_DATA(IP2_21_19, GPS_SIGN_B, SEL_GPS_1),
+       PINMUX_IPSR_DATA(IP2_21_19, AUDATA1),
+       PINMUX_IPSR_MODSEL_DATA(IP2_21_19, RX5_C, SEL_SCIF5_2),
+       PINMUX_IPSR_DATA(IP2_22, DU0_DR2),
+       PINMUX_IPSR_DATA(IP2_22, LCDOUT2),
+       PINMUX_IPSR_DATA(IP2_23, DU0_DR3),
+       PINMUX_IPSR_DATA(IP2_23, LCDOUT3),
+       PINMUX_IPSR_DATA(IP2_24, DU0_DR4),
+       PINMUX_IPSR_DATA(IP2_24, LCDOUT4),
+       PINMUX_IPSR_DATA(IP2_25, DU0_DR5),
+       PINMUX_IPSR_DATA(IP2_25, LCDOUT5),
+       PINMUX_IPSR_DATA(IP2_26, DU0_DR6),
+       PINMUX_IPSR_DATA(IP2_26, LCDOUT6),
+       PINMUX_IPSR_DATA(IP2_27, DU0_DR7),
+       PINMUX_IPSR_DATA(IP2_27, LCDOUT7),
+       PINMUX_IPSR_DATA(IP2_30_28, DU0_DG0),
+       PINMUX_IPSR_DATA(IP2_30_28, LCDOUT8),
+       PINMUX_IPSR_MODSEL_DATA(IP2_30_28, DREQ1, SEL_EXBUS1_0),
+       PINMUX_IPSR_MODSEL_DATA(IP2_30_28, SCL2, SEL_I2C2_0),
+       PINMUX_IPSR_DATA(IP2_30_28, AUDATA2),
+
+       PINMUX_IPSR_DATA(IP3_2_0, DU0_DG1),
+       PINMUX_IPSR_DATA(IP3_2_0, LCDOUT9),
+       PINMUX_IPSR_DATA(IP3_2_0, DACK1),
+       PINMUX_IPSR_MODSEL_DATA(IP3_2_0, SDA2, SEL_I2C2_0),
+       PINMUX_IPSR_DATA(IP3_2_0, AUDATA3),
+       PINMUX_IPSR_DATA(IP3_3, DU0_DG2),
+       PINMUX_IPSR_DATA(IP3_3, LCDOUT10),
+       PINMUX_IPSR_DATA(IP3_4, DU0_DG3),
+       PINMUX_IPSR_DATA(IP3_4, LCDOUT11),
+       PINMUX_IPSR_DATA(IP3_5, DU0_DG4),
+       PINMUX_IPSR_DATA(IP3_5, LCDOUT12),
+       PINMUX_IPSR_DATA(IP3_6, DU0_DG5),
+       PINMUX_IPSR_DATA(IP3_6, LCDOUT13),
+       PINMUX_IPSR_DATA(IP3_7, DU0_DG6),
+       PINMUX_IPSR_DATA(IP3_7, LCDOUT14),
+       PINMUX_IPSR_DATA(IP3_8, DU0_DG7),
+       PINMUX_IPSR_DATA(IP3_8, LCDOUT15),
+       PINMUX_IPSR_DATA(IP3_11_9, DU0_DB0),
+       PINMUX_IPSR_DATA(IP3_11_9, LCDOUT16),
+       PINMUX_IPSR_DATA(IP3_11_9, EX_WAIT1),
+       PINMUX_IPSR_MODSEL_DATA(IP3_11_9, SCL1, SEL_I2C1_0),
+       PINMUX_IPSR_MODSEL_DATA(IP3_11_9, TCLK1, SEL_TMU1_0),
+       PINMUX_IPSR_DATA(IP3_11_9, AUDATA4),
+       PINMUX_IPSR_DATA(IP3_14_12, DU0_DB1),
+       PINMUX_IPSR_DATA(IP3_14_12, LCDOUT17),
+       PINMUX_IPSR_DATA(IP3_14_12, EX_WAIT2),
+       PINMUX_IPSR_MODSEL_DATA(IP3_14_12, SDA1, SEL_I2C1_0),
+       PINMUX_IPSR_MODSEL_DATA(IP3_14_12, GPS_MAG_B, SEL_GPS_1),
+       PINMUX_IPSR_DATA(IP3_14_12, AUDATA5),
+       PINMUX_IPSR_MODSEL_DATA(IP3_14_12, SCK5_C, SEL_SCIF5_2),
+       PINMUX_IPSR_DATA(IP3_15, DU0_DB2),
+       PINMUX_IPSR_DATA(IP3_15, LCDOUT18),
+       PINMUX_IPSR_DATA(IP3_16, DU0_DB3),
+       PINMUX_IPSR_DATA(IP3_16, LCDOUT19),
+       PINMUX_IPSR_DATA(IP3_17, DU0_DB4),
+       PINMUX_IPSR_DATA(IP3_17, LCDOUT20),
+       PINMUX_IPSR_DATA(IP3_18, DU0_DB5),
+       PINMUX_IPSR_DATA(IP3_18, LCDOUT21),
+       PINMUX_IPSR_DATA(IP3_19, DU0_DB6),
+       PINMUX_IPSR_DATA(IP3_19, LCDOUT22),
+       PINMUX_IPSR_DATA(IP3_20, DU0_DB7),
+       PINMUX_IPSR_DATA(IP3_20, LCDOUT23),
+       PINMUX_IPSR_DATA(IP3_22_21, DU0_DOTCLKIN),
+       PINMUX_IPSR_DATA(IP3_22_21, QSTVA_QVS),
+       PINMUX_IPSR_DATA(IP3_22_21, TX3_D_IRDA_TX_D),
+       PINMUX_IPSR_MODSEL_DATA(IP3_22_21, SCL3_B, SEL_I2C3_1),
+       PINMUX_IPSR_DATA(IP3_23, DU0_DOTCLKOUT0),
+       PINMUX_IPSR_DATA(IP3_23, QCLK),
+       PINMUX_IPSR_DATA(IP3_26_24, DU0_DOTCLKOUT1),
+       PINMUX_IPSR_DATA(IP3_26_24, QSTVB_QVE),
+       PINMUX_IPSR_MODSEL_DATA(IP3_26_24, RX3_D_IRDA_RX_D, SEL_SCIF3_3),
+       PINMUX_IPSR_MODSEL_DATA(IP3_26_24, SDA3_B, SEL_I2C3_1),
+       PINMUX_IPSR_MODSEL_DATA(IP3_26_24, SDA2_C, SEL_I2C2_2),
+       PINMUX_IPSR_DATA(IP3_26_24, DACK0_B),
+       PINMUX_IPSR_DATA(IP3_26_24, DRACK0_B),
+       PINMUX_IPSR_DATA(IP3_27, DU0_EXHSYNC_DU0_HSYNC),
+       PINMUX_IPSR_DATA(IP3_27, QSTH_QHS),
+       PINMUX_IPSR_DATA(IP3_28, DU0_EXVSYNC_DU0_VSYNC),
+       PINMUX_IPSR_DATA(IP3_28, QSTB_QHE),
+       PINMUX_IPSR_DATA(IP3_31_29, DU0_EXODDF_DU0_ODDF_DISP_CDE),
+       PINMUX_IPSR_DATA(IP3_31_29, QCPV_QDE),
+       PINMUX_IPSR_DATA(IP3_31_29, CAN1_TX),
+       PINMUX_IPSR_DATA(IP3_31_29, TX2_C),
+       PINMUX_IPSR_MODSEL_DATA(IP3_31_29, SCL2_C, SEL_I2C2_2),
+       PINMUX_IPSR_DATA(IP3_31_29, REMOCON),
+
+       PINMUX_IPSR_DATA(IP4_1_0, DU0_DISP),
+       PINMUX_IPSR_DATA(IP4_1_0, QPOLA),
+       PINMUX_IPSR_MODSEL_DATA(IP4_1_0, CAN_CLK_C, SEL_CANCLK_2),
+       PINMUX_IPSR_MODSEL_DATA(IP4_1_0, SCK2_C, SEL_SCIF2_2),
+       PINMUX_IPSR_DATA(IP4_4_2, DU0_CDE),
+       PINMUX_IPSR_DATA(IP4_4_2, QPOLB),
+       PINMUX_IPSR_DATA(IP4_4_2, CAN1_RX),
+       PINMUX_IPSR_MODSEL_DATA(IP4_4_2, RX2_C, SEL_SCIF2_2),
+       PINMUX_IPSR_MODSEL_DATA(IP4_4_2, DREQ0_B, SEL_EXBUS0_1),
+       PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SSI_SCK78_B, SEL_SSI7_1),
+       PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SCK0_B, SEL_SCIF0_1),
+       PINMUX_IPSR_DATA(IP4_7_5, DU1_DR0),
+       PINMUX_IPSR_DATA(IP4_7_5, VI2_DATA0_VI2_B0),
+       PINMUX_IPSR_DATA(IP4_7_5, PWM6),
+       PINMUX_IPSR_DATA(IP4_7_5, SD3_CLK),
+       PINMUX_IPSR_DATA(IP4_7_5, TX3_E_IRDA_TX_E),
+       PINMUX_IPSR_DATA(IP4_7_5, AUDCK),
+       PINMUX_IPSR_MODSEL_DATA(IP4_7_5, PWMFSW0_B, SEL_PWMFSW_1),
+       PINMUX_IPSR_DATA(IP4_10_8, DU1_DR1),
+       PINMUX_IPSR_DATA(IP4_10_8, VI2_DATA1_VI2_B1),
+       PINMUX_IPSR_DATA(IP4_10_8, PWM0),
+       PINMUX_IPSR_DATA(IP4_10_8, SD3_CMD),
+       PINMUX_IPSR_MODSEL_DATA(IP4_10_8, RX3_E_IRDA_RX_E, SEL_SCIF3_4),
+       PINMUX_IPSR_DATA(IP4_10_8, AUDSYNC),
+       PINMUX_IPSR_MODSEL_DATA(IP4_10_8, CTS0_D, SEL_SCIF0_3),
+       PINMUX_IPSR_DATA(IP4_11, DU1_DR2),
+       PINMUX_IPSR_DATA(IP4_11, VI2_G0),
+       PINMUX_IPSR_DATA(IP4_12, DU1_DR3),
+       PINMUX_IPSR_DATA(IP4_12, VI2_G1),
+       PINMUX_IPSR_DATA(IP4_13, DU1_DR4),
+       PINMUX_IPSR_DATA(IP4_13, VI2_G2),
+       PINMUX_IPSR_DATA(IP4_14, DU1_DR5),
+       PINMUX_IPSR_DATA(IP4_14, VI2_G3),
+       PINMUX_IPSR_DATA(IP4_15, DU1_DR6),
+       PINMUX_IPSR_DATA(IP4_15, VI2_G4),
+       PINMUX_IPSR_DATA(IP4_16, DU1_DR7),
+       PINMUX_IPSR_DATA(IP4_16, VI2_G5),
+       PINMUX_IPSR_DATA(IP4_19_17, DU1_DG0),
+       PINMUX_IPSR_DATA(IP4_19_17, VI2_DATA2_VI2_B2),
+       PINMUX_IPSR_MODSEL_DATA(IP4_19_17, SCL1_B, SEL_I2C1_1),
+       PINMUX_IPSR_DATA(IP4_19_17, SD3_DAT2),
+       PINMUX_IPSR_MODSEL_DATA(IP4_19_17, SCK3_E, SEL_SCIF3_4),
+       PINMUX_IPSR_DATA(IP4_19_17, AUDATA6),
+       PINMUX_IPSR_DATA(IP4_19_17, TX0_D),
+       PINMUX_IPSR_DATA(IP4_22_20, DU1_DG1),
+       PINMUX_IPSR_DATA(IP4_22_20, VI2_DATA3_VI2_B3),
+       PINMUX_IPSR_MODSEL_DATA(IP4_22_20, SDA1_B, SEL_I2C1_1),
+       PINMUX_IPSR_DATA(IP4_22_20, SD3_DAT3),
+       PINMUX_IPSR_MODSEL_DATA(IP4_22_20, SCK5, SEL_SCIF5_0),
+       PINMUX_IPSR_DATA(IP4_22_20, AUDATA7),
+       PINMUX_IPSR_MODSEL_DATA(IP4_22_20, RX0_D, SEL_SCIF0_3),
+       PINMUX_IPSR_DATA(IP4_23, DU1_DG2),
+       PINMUX_IPSR_DATA(IP4_23, VI2_G6),
+       PINMUX_IPSR_DATA(IP4_24, DU1_DG3),
+       PINMUX_IPSR_DATA(IP4_24, VI2_G7),
+       PINMUX_IPSR_DATA(IP4_25, DU1_DG4),
+       PINMUX_IPSR_DATA(IP4_25, VI2_R0),
+       PINMUX_IPSR_DATA(IP4_26, DU1_DG5),
+       PINMUX_IPSR_DATA(IP4_26, VI2_R1),
+       PINMUX_IPSR_DATA(IP4_27, DU1_DG6),
+       PINMUX_IPSR_DATA(IP4_27, VI2_R2),
+       PINMUX_IPSR_DATA(IP4_28, DU1_DG7),
+       PINMUX_IPSR_DATA(IP4_28, VI2_R3),
+       PINMUX_IPSR_DATA(IP4_31_29, DU1_DB0),
+       PINMUX_IPSR_DATA(IP4_31_29, VI2_DATA4_VI2_B4),
+       PINMUX_IPSR_MODSEL_DATA(IP4_31_29, SCL2_B, SEL_I2C2_1),
+       PINMUX_IPSR_DATA(IP4_31_29, SD3_DAT0),
+       PINMUX_IPSR_DATA(IP4_31_29, TX5),
+       PINMUX_IPSR_MODSEL_DATA(IP4_31_29, SCK0_D, SEL_SCIF0_3),
+
+       PINMUX_IPSR_DATA(IP5_2_0, DU1_DB1),
+       PINMUX_IPSR_DATA(IP5_2_0, VI2_DATA5_VI2_B5),
+       PINMUX_IPSR_MODSEL_DATA(IP5_2_0, SDA2_B, SEL_I2C2_1),
+       PINMUX_IPSR_DATA(IP5_2_0, SD3_DAT1),
+       PINMUX_IPSR_MODSEL_DATA(IP5_2_0, RX5, SEL_SCIF5_0),
+       PINMUX_IPSR_MODSEL_DATA(IP5_2_0, RTS0_D_TANS_D, SEL_SCIF0_3),
+       PINMUX_IPSR_DATA(IP5_3, DU1_DB2),
+       PINMUX_IPSR_DATA(IP5_3, VI2_R4),
+       PINMUX_IPSR_DATA(IP5_4, DU1_DB3),
+       PINMUX_IPSR_DATA(IP5_4, VI2_R5),
+       PINMUX_IPSR_DATA(IP5_5, DU1_DB4),
+       PINMUX_IPSR_DATA(IP5_5, VI2_R6),
+       PINMUX_IPSR_DATA(IP5_6, DU1_DB5),
+       PINMUX_IPSR_DATA(IP5_6, VI2_R7),
+       PINMUX_IPSR_DATA(IP5_7, DU1_DB6),
+       PINMUX_IPSR_MODSEL_DATA(IP5_7, SCL2_D, SEL_I2C2_3),
+       PINMUX_IPSR_DATA(IP5_8, DU1_DB7),
+       PINMUX_IPSR_MODSEL_DATA(IP5_8, SDA2_D, SEL_I2C2_3),
+       PINMUX_IPSR_DATA(IP5_10_9, DU1_DOTCLKIN),
+       PINMUX_IPSR_DATA(IP5_10_9, VI2_CLKENB),
+       PINMUX_IPSR_MODSEL_DATA(IP5_10_9, HSPI_CS1, SEL_HSPI1_0),
+       PINMUX_IPSR_MODSEL_DATA(IP5_10_9, SCL1_D, SEL_I2C1_3),
+       PINMUX_IPSR_DATA(IP5_12_11, DU1_DOTCLKOUT),
+       PINMUX_IPSR_DATA(IP5_12_11, VI2_FIELD),
+       PINMUX_IPSR_MODSEL_DATA(IP5_12_11, SDA1_D, SEL_I2C1_3),
+       PINMUX_IPSR_DATA(IP5_14_13, DU1_EXHSYNC_DU1_HSYNC),
+       PINMUX_IPSR_DATA(IP5_14_13, VI2_HSYNC),
+       PINMUX_IPSR_DATA(IP5_14_13, VI3_HSYNC),
+       PINMUX_IPSR_DATA(IP5_16_15, DU1_EXVSYNC_DU1_VSYNC),
+       PINMUX_IPSR_DATA(IP5_16_15, VI2_VSYNC),
+       PINMUX_IPSR_DATA(IP5_16_15, VI3_VSYNC),
+       PINMUX_IPSR_DATA(IP5_20_17, DU1_EXODDF_DU1_ODDF_DISP_CDE),
+       PINMUX_IPSR_DATA(IP5_20_17, VI2_CLK),
+       PINMUX_IPSR_DATA(IP5_20_17, TX3_B_IRDA_TX_B),
+       PINMUX_IPSR_DATA(IP5_20_17, SD3_CD),
+       PINMUX_IPSR_DATA(IP5_20_17, HSPI_TX1),
+       PINMUX_IPSR_DATA(IP5_20_17, VI1_CLKENB),
+       PINMUX_IPSR_DATA(IP5_20_17, VI3_CLKENB),
+       PINMUX_IPSR_DATA(IP5_20_17, AUDIO_CLKC),
+       PINMUX_IPSR_DATA(IP5_20_17, TX2_D),
+       PINMUX_IPSR_DATA(IP5_20_17, SPEEDIN),
+       PINMUX_IPSR_MODSEL_DATA(IP5_20_17, GPS_SIGN_D, SEL_GPS_3),
+       PINMUX_IPSR_DATA(IP5_23_21, DU1_DISP),
+       PINMUX_IPSR_DATA(IP5_23_21, VI2_DATA6_VI2_B6),
+       PINMUX_IPSR_MODSEL_DATA(IP5_23_21, TCLK0, SEL_TMU0_0),
+       PINMUX_IPSR_DATA(IP5_23_21, QSTVA_B_QVS_B),
+       PINMUX_IPSR_MODSEL_DATA(IP5_23_21, HSPI_CLK1, SEL_HSPI1_0),
+       PINMUX_IPSR_MODSEL_DATA(IP5_23_21, SCK2_D, SEL_SCIF2_3),
+       PINMUX_IPSR_DATA(IP5_23_21, AUDIO_CLKOUT_B),
+       PINMUX_IPSR_MODSEL_DATA(IP5_23_21, GPS_MAG_D, SEL_GPS_3),
+       PINMUX_IPSR_DATA(IP5_27_24, DU1_CDE),
+       PINMUX_IPSR_DATA(IP5_27_24, VI2_DATA7_VI2_B7),
+       PINMUX_IPSR_MODSEL_DATA(IP5_27_24, RX3_B_IRDA_RX_B, SEL_SCIF3_1),
+       PINMUX_IPSR_DATA(IP5_27_24, SD3_WP),
+       PINMUX_IPSR_MODSEL_DATA(IP5_27_24, HSPI_RX1, SEL_HSPI1_0),
+       PINMUX_IPSR_DATA(IP5_27_24, VI1_FIELD),
+       PINMUX_IPSR_DATA(IP5_27_24, VI3_FIELD),
+       PINMUX_IPSR_DATA(IP5_27_24, AUDIO_CLKOUT),
+       PINMUX_IPSR_MODSEL_DATA(IP5_27_24, RX2_D, SEL_SCIF2_3),
+       PINMUX_IPSR_MODSEL_DATA(IP5_27_24, GPS_CLK_C, SEL_GPS_2),
+       PINMUX_IPSR_MODSEL_DATA(IP5_27_24, GPS_CLK_D, SEL_GPS_3),
+       PINMUX_IPSR_DATA(IP5_28, AUDIO_CLKA),
+       PINMUX_IPSR_DATA(IP5_28, CAN_TXCLK),
+       PINMUX_IPSR_DATA(IP5_30_29, AUDIO_CLKB),
+       PINMUX_IPSR_DATA(IP5_30_29, USB_OVC2),
+       PINMUX_IPSR_DATA(IP5_30_29, CAN_DEBUGOUT0),
+       PINMUX_IPSR_DATA(IP5_30_29, MOUT0),
+
+       PINMUX_IPSR_DATA(IP6_1_0, SSI_SCK0129),
+       PINMUX_IPSR_DATA(IP6_1_0, CAN_DEBUGOUT1),
+       PINMUX_IPSR_DATA(IP6_1_0, MOUT1),
+       PINMUX_IPSR_DATA(IP6_3_2, SSI_WS0129),
+       PINMUX_IPSR_DATA(IP6_3_2, CAN_DEBUGOUT2),
+       PINMUX_IPSR_DATA(IP6_3_2, MOUT2),
+       PINMUX_IPSR_DATA(IP6_5_4, SSI_SDATA0),
+       PINMUX_IPSR_DATA(IP6_5_4, CAN_DEBUGOUT3),
+       PINMUX_IPSR_DATA(IP6_5_4, MOUT5),
+       PINMUX_IPSR_DATA(IP6_7_6, SSI_SDATA1),
+       PINMUX_IPSR_DATA(IP6_7_6, CAN_DEBUGOUT4),
+       PINMUX_IPSR_DATA(IP6_7_6, MOUT6),
+       PINMUX_IPSR_DATA(IP6_8, SSI_SDATA2),
+       PINMUX_IPSR_DATA(IP6_8, CAN_DEBUGOUT5),
+       PINMUX_IPSR_DATA(IP6_11_9, SSI_SCK34),
+       PINMUX_IPSR_DATA(IP6_11_9, CAN_DEBUGOUT6),
+       PINMUX_IPSR_DATA(IP6_11_9, CAN0_TX_B),
+       PINMUX_IPSR_MODSEL_DATA(IP6_11_9, IERX, SEL_IE_0),
+       PINMUX_IPSR_MODSEL_DATA(IP6_11_9, SSI_SCK9_C, SEL_SSI9_2),
+       PINMUX_IPSR_DATA(IP6_14_12, SSI_WS34),
+       PINMUX_IPSR_DATA(IP6_14_12, CAN_DEBUGOUT7),
+       PINMUX_IPSR_MODSEL_DATA(IP6_14_12, CAN0_RX_B, SEL_CAN0_1),
+       PINMUX_IPSR_DATA(IP6_14_12, IETX),
+       PINMUX_IPSR_MODSEL_DATA(IP6_14_12, SSI_WS9_C, SEL_SSI9_2),
+       PINMUX_IPSR_DATA(IP6_17_15, SSI_SDATA3),
+       PINMUX_IPSR_DATA(IP6_17_15, PWM0_C),
+       PINMUX_IPSR_DATA(IP6_17_15, CAN_DEBUGOUT8),
+       PINMUX_IPSR_MODSEL_DATA(IP6_17_15, CAN_CLK_B, SEL_CANCLK_1),
+       PINMUX_IPSR_MODSEL_DATA(IP6_17_15, IECLK, SEL_IE_0),
+       PINMUX_IPSR_MODSEL_DATA(IP6_17_15, SCIF_CLK_B, SEL_SCIF_1),
+       PINMUX_IPSR_MODSEL_DATA(IP6_17_15, TCLK0_B, SEL_TMU0_1),
+       PINMUX_IPSR_DATA(IP6_19_18, SSI_SDATA4),
+       PINMUX_IPSR_DATA(IP6_19_18, CAN_DEBUGOUT9),
+       PINMUX_IPSR_MODSEL_DATA(IP6_19_18, SSI_SDATA9_C, SEL_SSI9_2),
+       PINMUX_IPSR_DATA(IP6_22_20, SSI_SCK5),
+       PINMUX_IPSR_DATA(IP6_22_20, ADICLK),
+       PINMUX_IPSR_DATA(IP6_22_20, CAN_DEBUGOUT10),
+       PINMUX_IPSR_MODSEL_DATA(IP6_22_20, SCK3, SEL_SCIF3_0),
+       PINMUX_IPSR_MODSEL_DATA(IP6_22_20, TCLK0_D, SEL_TMU0_3),
+       PINMUX_IPSR_DATA(IP6_24_23, SSI_WS5),
+       PINMUX_IPSR_MODSEL_DATA(IP6_24_23, ADICS_SAMP, SEL_ADI_0),
+       PINMUX_IPSR_DATA(IP6_24_23, CAN_DEBUGOUT11),
+       PINMUX_IPSR_DATA(IP6_24_23, TX3_IRDA_TX),
+       PINMUX_IPSR_DATA(IP6_26_25, SSI_SDATA5),
+       PINMUX_IPSR_MODSEL_DATA(IP6_26_25, ADIDATA, SEL_ADI_0),
+       PINMUX_IPSR_DATA(IP6_26_25, CAN_DEBUGOUT12),
+       PINMUX_IPSR_MODSEL_DATA(IP6_26_25, RX3_IRDA_RX, SEL_SCIF3_0),
+       PINMUX_IPSR_DATA(IP6_30_29, SSI_SCK6),
+       PINMUX_IPSR_DATA(IP6_30_29, ADICHS0),
+       PINMUX_IPSR_DATA(IP6_30_29, CAN0_TX),
+       PINMUX_IPSR_MODSEL_DATA(IP6_30_29, IERX_B, SEL_IE_1),
+
+       PINMUX_IPSR_DATA(IP7_1_0, SSI_WS6),
+       PINMUX_IPSR_DATA(IP7_1_0, ADICHS1),
+       PINMUX_IPSR_MODSEL_DATA(IP7_1_0, CAN0_RX, SEL_CAN0_0),
+       PINMUX_IPSR_DATA(IP7_1_0, IETX_B),
+       PINMUX_IPSR_DATA(IP7_3_2, SSI_SDATA6),
+       PINMUX_IPSR_DATA(IP7_3_2, ADICHS2),
+       PINMUX_IPSR_MODSEL_DATA(IP7_3_2, CAN_CLK, SEL_CANCLK_0),
+       PINMUX_IPSR_MODSEL_DATA(IP7_3_2, IECLK_B, SEL_IE_1),
+       PINMUX_IPSR_MODSEL_DATA(IP7_6_4, SSI_SCK78, SEL_SSI7_0),
+       PINMUX_IPSR_DATA(IP7_6_4, CAN_DEBUGOUT13),
+       PINMUX_IPSR_MODSEL_DATA(IP7_6_4, IRQ0_B, SEL_INT0_1),
+       PINMUX_IPSR_MODSEL_DATA(IP7_6_4, SSI_SCK9_B, SEL_SSI9_1),
+       PINMUX_IPSR_MODSEL_DATA(IP7_6_4, HSPI_CLK1_C, SEL_HSPI1_2),
+       PINMUX_IPSR_MODSEL_DATA(IP7_9_7, SSI_WS78, SEL_SSI7_0),
+       PINMUX_IPSR_DATA(IP7_9_7, CAN_DEBUGOUT14),
+       PINMUX_IPSR_MODSEL_DATA(IP7_9_7, IRQ1_B, SEL_INT1_1),
+       PINMUX_IPSR_MODSEL_DATA(IP7_9_7, SSI_WS9_B, SEL_SSI9_1),
+       PINMUX_IPSR_MODSEL_DATA(IP7_9_7, HSPI_CS1_C, SEL_HSPI1_2),
+       PINMUX_IPSR_MODSEL_DATA(IP7_12_10, SSI_SDATA7, SEL_SSI7_0),
+       PINMUX_IPSR_DATA(IP7_12_10, CAN_DEBUGOUT15),
+       PINMUX_IPSR_MODSEL_DATA(IP7_12_10, IRQ2_B, SEL_INT2_1),
+       PINMUX_IPSR_MODSEL_DATA(IP7_12_10, TCLK1_C, SEL_TMU1_2),
+       PINMUX_IPSR_DATA(IP7_12_10, HSPI_TX1_C),
+       PINMUX_IPSR_MODSEL_DATA(IP7_14_13, SSI_SDATA8, SEL_SSI8_0),
+       PINMUX_IPSR_DATA(IP7_14_13, VSP),
+       PINMUX_IPSR_MODSEL_DATA(IP7_14_13, IRQ3_B, SEL_INT3_1),
+       PINMUX_IPSR_MODSEL_DATA(IP7_14_13, HSPI_RX1_C, SEL_HSPI1_2),
+       PINMUX_IPSR_DATA(IP7_16_15, SD0_CLK),
+       PINMUX_IPSR_DATA(IP7_16_15, ATACS01),
+       PINMUX_IPSR_MODSEL_DATA(IP7_16_15, SCK1_B, SEL_SCIF1_1),
+       PINMUX_IPSR_DATA(IP7_18_17, SD0_CMD),
+       PINMUX_IPSR_DATA(IP7_18_17, ATACS11),
+       PINMUX_IPSR_DATA(IP7_18_17, TX1_B),
+       PINMUX_IPSR_DATA(IP7_18_17, CC5_TDO),
+       PINMUX_IPSR_DATA(IP7_20_19, SD0_DAT0),
+       PINMUX_IPSR_DATA(IP7_20_19, ATADIR1),
+       PINMUX_IPSR_MODSEL_DATA(IP7_20_19, RX1_B, SEL_SCIF1_1),
+       PINMUX_IPSR_DATA(IP7_20_19, CC5_TRST),
+       PINMUX_IPSR_DATA(IP7_22_21, SD0_DAT1),
+       PINMUX_IPSR_DATA(IP7_22_21, ATAG1),
+       PINMUX_IPSR_MODSEL_DATA(IP7_22_21, SCK2_B, SEL_SCIF2_1),
+       PINMUX_IPSR_DATA(IP7_22_21, CC5_TMS),
+       PINMUX_IPSR_DATA(IP7_24_23, SD0_DAT2),
+       PINMUX_IPSR_DATA(IP7_24_23, ATARD1),
+       PINMUX_IPSR_DATA(IP7_24_23, TX2_B),
+       PINMUX_IPSR_DATA(IP7_24_23, CC5_TCK),
+       PINMUX_IPSR_DATA(IP7_26_25, SD0_DAT3),
+       PINMUX_IPSR_DATA(IP7_26_25, ATAWR1),
+       PINMUX_IPSR_MODSEL_DATA(IP7_26_25, RX2_B, SEL_SCIF2_1),
+       PINMUX_IPSR_DATA(IP7_26_25, CC5_TDI),
+       PINMUX_IPSR_DATA(IP7_28_27, SD0_CD),
+       PINMUX_IPSR_MODSEL_DATA(IP7_28_27, DREQ2, SEL_EXBUS2_0),
+       PINMUX_IPSR_MODSEL_DATA(IP7_28_27, RTS1_B_TANS_B, SEL_SCIF1_1),
+       PINMUX_IPSR_DATA(IP7_30_29, SD0_WP),
+       PINMUX_IPSR_DATA(IP7_30_29, DACK2),
+       PINMUX_IPSR_MODSEL_DATA(IP7_30_29, CTS1_B, SEL_SCIF1_1),
+
+       PINMUX_IPSR_DATA(IP8_3_0, HSPI_CLK0),
+       PINMUX_IPSR_MODSEL_DATA(IP8_3_0, CTS0, SEL_SCIF0_0),
+       PINMUX_IPSR_DATA(IP8_3_0, USB_OVC0),
+       PINMUX_IPSR_DATA(IP8_3_0, AD_CLK),
+       PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE4),
+       PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE12),
+       PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE20),
+       PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE28),
+       PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE36),
+       PINMUX_IPSR_DATA(IP8_7_4, HSPI_CS0),
+       PINMUX_IPSR_MODSEL_DATA(IP8_7_4, RTS0_TANS, SEL_SCIF0_0),
+       PINMUX_IPSR_DATA(IP8_7_4, USB_OVC1),
+       PINMUX_IPSR_DATA(IP8_7_4, AD_DI),
+       PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE5),
+       PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE13),
+       PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE21),
+       PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE29),
+       PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE37),
+       PINMUX_IPSR_DATA(IP8_11_8, HSPI_TX0),
+       PINMUX_IPSR_DATA(IP8_11_8, TX0),
+       PINMUX_IPSR_DATA(IP8_11_8, CAN_DEBUG_HW_TRIGGER),
+       PINMUX_IPSR_DATA(IP8_11_8, AD_DO),
+       PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE6),
+       PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE14),
+       PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE22),
+       PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE30),
+       PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE38),
+       PINMUX_IPSR_DATA(IP8_15_12, HSPI_RX0),
+       PINMUX_IPSR_MODSEL_DATA(IP8_15_12, RX0, SEL_SCIF0_0),
+       PINMUX_IPSR_DATA(IP8_15_12, CAN_STEP0),
+       PINMUX_IPSR_DATA(IP8_15_12, AD_NCS),
+       PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE7),
+       PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE15),
+       PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE23),
+       PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE31),
+       PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE39),
+       PINMUX_IPSR_DATA(IP8_17_16, FMCLK),
+       PINMUX_IPSR_DATA(IP8_17_16, RDS_CLK),
+       PINMUX_IPSR_DATA(IP8_17_16, PCMOE),
+       PINMUX_IPSR_DATA(IP8_18, BPFCLK),
+       PINMUX_IPSR_DATA(IP8_18, PCMWE),
+       PINMUX_IPSR_DATA(IP8_19, FMIN),
+       PINMUX_IPSR_DATA(IP8_19, RDS_DATA),
+       PINMUX_IPSR_DATA(IP8_20, VI0_CLK),
+       PINMUX_IPSR_DATA(IP8_20, MMC1_CLK),
+       PINMUX_IPSR_DATA(IP8_22_21, VI0_CLKENB),
+       PINMUX_IPSR_DATA(IP8_22_21, TX1_C),
+       PINMUX_IPSR_DATA(IP8_22_21, HTX1_B),
+       PINMUX_IPSR_DATA(IP8_22_21, MT1_SYNC),
+       PINMUX_IPSR_DATA(IP8_24_23, VI0_FIELD),
+       PINMUX_IPSR_MODSEL_DATA(IP8_24_23, RX1_C, SEL_SCIF1_2),
+       PINMUX_IPSR_MODSEL_DATA(IP8_24_23, HRX1_B, SEL_HSCIF1_1),
+       PINMUX_IPSR_DATA(IP8_27_25, VI0_HSYNC),
+       PINMUX_IPSR_MODSEL_DATA(IP8_27_25, VI0_DATA0_B_VI0_B0_B, SEL_VI0_1),
+       PINMUX_IPSR_MODSEL_DATA(IP8_27_25, CTS1_C, SEL_SCIF1_2),
+       PINMUX_IPSR_DATA(IP8_27_25, TX4_D),
+       PINMUX_IPSR_DATA(IP8_27_25, MMC1_CMD),
+       PINMUX_IPSR_MODSEL_DATA(IP8_27_25, HSCK1_B, SEL_HSCIF1_1),
+       PINMUX_IPSR_DATA(IP8_30_28, VI0_VSYNC),
+       PINMUX_IPSR_MODSEL_DATA(IP8_30_28, VI0_DATA1_B_VI0_B1_B, SEL_VI0_1),
+       PINMUX_IPSR_MODSEL_DATA(IP8_30_28, RTS1_C_TANS_C, SEL_SCIF1_2),
+       PINMUX_IPSR_MODSEL_DATA(IP8_30_28, RX4_D, SEL_SCIF4_3),
+       PINMUX_IPSR_MODSEL_DATA(IP8_30_28, PWMFSW0_C, SEL_PWMFSW_2),
+
+       PINMUX_IPSR_MODSEL_DATA(IP9_1_0, VI0_DATA0_VI0_B0, SEL_VI0_0),
+       PINMUX_IPSR_MODSEL_DATA(IP9_1_0, HRTS1_B, SEL_HSCIF1_1),
+       PINMUX_IPSR_DATA(IP9_1_0, MT1_VCXO),
+       PINMUX_IPSR_MODSEL_DATA(IP9_3_2, VI0_DATA1_VI0_B1, SEL_VI0_0),
+       PINMUX_IPSR_MODSEL_DATA(IP9_3_2, HCTS1_B, SEL_HSCIF1_1),
+       PINMUX_IPSR_DATA(IP9_3_2, MT1_PWM),
+       PINMUX_IPSR_DATA(IP9_4, VI0_DATA2_VI0_B2),
+       PINMUX_IPSR_DATA(IP9_4, MMC1_D0),
+       PINMUX_IPSR_DATA(IP9_5, VI0_DATA3_VI0_B3),
+       PINMUX_IPSR_DATA(IP9_5, MMC1_D1),
+       PINMUX_IPSR_DATA(IP9_6, VI0_DATA4_VI0_B4),
+       PINMUX_IPSR_DATA(IP9_6, MMC1_D2),
+       PINMUX_IPSR_DATA(IP9_7, VI0_DATA5_VI0_B5),
+       PINMUX_IPSR_DATA(IP9_7, MMC1_D3),
+       PINMUX_IPSR_DATA(IP9_9_8, VI0_DATA6_VI0_B6),
+       PINMUX_IPSR_DATA(IP9_9_8, MMC1_D4),
+       PINMUX_IPSR_DATA(IP9_9_8, ARM_TRACEDATA_0),
+       PINMUX_IPSR_DATA(IP9_11_10, VI0_DATA7_VI0_B7),
+       PINMUX_IPSR_DATA(IP9_11_10, MMC1_D5),
+       PINMUX_IPSR_DATA(IP9_11_10, ARM_TRACEDATA_1),
+       PINMUX_IPSR_DATA(IP9_13_12, VI0_G0),
+       PINMUX_IPSR_MODSEL_DATA(IP9_13_12, SSI_SCK78_C, SEL_SSI7_2),
+       PINMUX_IPSR_MODSEL_DATA(IP9_13_12, IRQ0, SEL_INT0_0),
+       PINMUX_IPSR_DATA(IP9_13_12, ARM_TRACEDATA_2),
+       PINMUX_IPSR_DATA(IP9_15_14, VI0_G1),
+       PINMUX_IPSR_MODSEL_DATA(IP9_15_14, SSI_WS78_C, SEL_SSI7_2),
+       PINMUX_IPSR_MODSEL_DATA(IP9_15_14, IRQ1, SEL_INT1_0),
+       PINMUX_IPSR_DATA(IP9_15_14, ARM_TRACEDATA_3),
+       PINMUX_IPSR_DATA(IP9_18_16, VI0_G2),
+       PINMUX_IPSR_DATA(IP9_18_16, ETH_TXD1),
+       PINMUX_IPSR_DATA(IP9_18_16, MMC1_D6),
+       PINMUX_IPSR_DATA(IP9_18_16, ARM_TRACEDATA_4),
+       PINMUX_IPSR_DATA(IP9_18_16, TS_SPSYNC0),
+       PINMUX_IPSR_DATA(IP9_21_19, VI0_G3),
+       PINMUX_IPSR_DATA(IP9_21_19, ETH_CRS_DV),
+       PINMUX_IPSR_DATA(IP9_21_19, MMC1_D7),
+       PINMUX_IPSR_DATA(IP9_21_19, ARM_TRACEDATA_5),
+       PINMUX_IPSR_DATA(IP9_21_19, TS_SDAT0),
+       PINMUX_IPSR_DATA(IP9_23_22, VI0_G4),
+       PINMUX_IPSR_DATA(IP9_23_22, ETH_TX_EN),
+       PINMUX_IPSR_MODSEL_DATA(IP9_23_22, SD2_DAT0_B, SEL_SD2_1),
+       PINMUX_IPSR_DATA(IP9_23_22, ARM_TRACEDATA_6),
+       PINMUX_IPSR_DATA(IP9_25_24, VI0_G5),
+       PINMUX_IPSR_DATA(IP9_25_24, ETH_RX_ER),
+       PINMUX_IPSR_MODSEL_DATA(IP9_25_24, SD2_DAT1_B, SEL_SD2_1),
+       PINMUX_IPSR_DATA(IP9_25_24, ARM_TRACEDATA_7),
+       PINMUX_IPSR_DATA(IP9_27_26, VI0_G6),
+       PINMUX_IPSR_DATA(IP9_27_26, ETH_RXD0),
+       PINMUX_IPSR_MODSEL_DATA(IP9_27_26, SD2_DAT2_B, SEL_SD2_1),
+       PINMUX_IPSR_DATA(IP9_27_26, ARM_TRACEDATA_8),
+       PINMUX_IPSR_DATA(IP9_29_28, VI0_G7),
+       PINMUX_IPSR_DATA(IP9_29_28, ETH_RXD1),
+       PINMUX_IPSR_MODSEL_DATA(IP9_29_28, SD2_DAT3_B, SEL_SD2_1),
+       PINMUX_IPSR_DATA(IP9_29_28, ARM_TRACEDATA_9),
+
+       PINMUX_IPSR_DATA(IP10_2_0, VI0_R0),
+       PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SSI_SDATA7_C, SEL_SSI7_2),
+       PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SCK1_C, SEL_SCIF1_2),
+       PINMUX_IPSR_MODSEL_DATA(IP10_2_0, DREQ1_B, SEL_EXBUS1_0),
+       PINMUX_IPSR_DATA(IP10_2_0, ARM_TRACEDATA_10),
+       PINMUX_IPSR_MODSEL_DATA(IP10_2_0, DREQ0_C, SEL_EXBUS0_2),
+       PINMUX_IPSR_DATA(IP10_5_3, VI0_R1),
+       PINMUX_IPSR_MODSEL_DATA(IP10_5_3, SSI_SDATA8_C, SEL_SSI8_2),
+       PINMUX_IPSR_DATA(IP10_5_3, DACK1_B),
+       PINMUX_IPSR_DATA(IP10_5_3, ARM_TRACEDATA_11),
+       PINMUX_IPSR_DATA(IP10_5_3, DACK0_C),
+       PINMUX_IPSR_DATA(IP10_5_3, DRACK0_C),
+       PINMUX_IPSR_DATA(IP10_8_6, VI0_R2),
+       PINMUX_IPSR_DATA(IP10_8_6, ETH_LINK),
+       PINMUX_IPSR_DATA(IP10_8_6, SD2_CLK_B),
+       PINMUX_IPSR_MODSEL_DATA(IP10_8_6, IRQ2, SEL_INT2_0),
+       PINMUX_IPSR_DATA(IP10_8_6, ARM_TRACEDATA_12),
+       PINMUX_IPSR_DATA(IP10_11_9, VI0_R3),
+       PINMUX_IPSR_DATA(IP10_11_9, ETH_MAGIC),
+       PINMUX_IPSR_MODSEL_DATA(IP10_11_9, SD2_CMD_B, SEL_SD2_1),
+       PINMUX_IPSR_MODSEL_DATA(IP10_11_9, IRQ3, SEL_INT3_0),
+       PINMUX_IPSR_DATA(IP10_11_9, ARM_TRACEDATA_13),
+       PINMUX_IPSR_DATA(IP10_14_12, VI0_R4),
+       PINMUX_IPSR_DATA(IP10_14_12, ETH_REFCLK),
+       PINMUX_IPSR_MODSEL_DATA(IP10_14_12, SD2_CD_B, SEL_SD2_1),
+       PINMUX_IPSR_MODSEL_DATA(IP10_14_12, HSPI_CLK1_B, SEL_HSPI1_1),
+       PINMUX_IPSR_DATA(IP10_14_12, ARM_TRACEDATA_14),
+       PINMUX_IPSR_DATA(IP10_14_12, MT1_CLK),
+       PINMUX_IPSR_DATA(IP10_14_12, TS_SCK0),
+       PINMUX_IPSR_DATA(IP10_17_15, VI0_R5),
+       PINMUX_IPSR_DATA(IP10_17_15, ETH_TXD0),
+       PINMUX_IPSR_MODSEL_DATA(IP10_17_15, SD2_WP_B, SEL_SD2_1),
+       PINMUX_IPSR_MODSEL_DATA(IP10_17_15, HSPI_CS1_B, SEL_HSPI1_1),
+       PINMUX_IPSR_DATA(IP10_17_15, ARM_TRACEDATA_15),
+       PINMUX_IPSR_DATA(IP10_17_15, MT1_D),
+       PINMUX_IPSR_DATA(IP10_17_15, TS_SDEN0),
+       PINMUX_IPSR_DATA(IP10_20_18, VI0_R6),
+       PINMUX_IPSR_DATA(IP10_20_18, ETH_MDC),
+       PINMUX_IPSR_MODSEL_DATA(IP10_20_18, DREQ2_C, SEL_EXBUS2_2),
+       PINMUX_IPSR_DATA(IP10_20_18, HSPI_TX1_B),
+       PINMUX_IPSR_DATA(IP10_20_18, TRACECLK),
+       PINMUX_IPSR_DATA(IP10_20_18, MT1_BEN),
+       PINMUX_IPSR_MODSEL_DATA(IP10_20_18, PWMFSW0_D, SEL_PWMFSW_3),
+       PINMUX_IPSR_DATA(IP10_23_21, VI0_R7),
+       PINMUX_IPSR_DATA(IP10_23_21, ETH_MDIO),
+       PINMUX_IPSR_DATA(IP10_23_21, DACK2_C),
+       PINMUX_IPSR_MODSEL_DATA(IP10_23_21, HSPI_RX1_B, SEL_HSPI1_1),
+       PINMUX_IPSR_MODSEL_DATA(IP10_23_21, SCIF_CLK_D, SEL_SCIF_3),
+       PINMUX_IPSR_DATA(IP10_23_21, TRACECTL),
+       PINMUX_IPSR_DATA(IP10_23_21, MT1_PEN),
+       PINMUX_IPSR_DATA(IP10_25_24, VI1_CLK),
+       PINMUX_IPSR_MODSEL_DATA(IP10_25_24, SIM_D, SEL_SIM_0),
+       PINMUX_IPSR_MODSEL_DATA(IP10_25_24, SDA3, SEL_I2C3_0),
+       PINMUX_IPSR_DATA(IP10_28_26, VI1_HSYNC),
+       PINMUX_IPSR_DATA(IP10_28_26, VI3_CLK),
+       PINMUX_IPSR_DATA(IP10_28_26, SSI_SCK4),
+       PINMUX_IPSR_MODSEL_DATA(IP10_28_26, GPS_SIGN_C, SEL_GPS_2),
+       PINMUX_IPSR_MODSEL_DATA(IP10_28_26, PWMFSW0_E, SEL_PWMFSW_4),
+       PINMUX_IPSR_DATA(IP10_31_29, VI1_VSYNC),
+       PINMUX_IPSR_DATA(IP10_31_29, AUDIO_CLKOUT_C),
+       PINMUX_IPSR_DATA(IP10_31_29, SSI_WS4),
+       PINMUX_IPSR_DATA(IP10_31_29, SIM_CLK),
+       PINMUX_IPSR_MODSEL_DATA(IP10_31_29, GPS_MAG_C, SEL_GPS_2),
+       PINMUX_IPSR_DATA(IP10_31_29, SPV_TRST),
+       PINMUX_IPSR_MODSEL_DATA(IP10_31_29, SCL3, SEL_I2C3_0),
+
+       PINMUX_IPSR_DATA(IP11_2_0, VI1_DATA0_VI1_B0),
+       PINMUX_IPSR_MODSEL_DATA(IP11_2_0, SD2_DAT0, SEL_SD2_0),
+       PINMUX_IPSR_DATA(IP11_2_0, SIM_RST),
+       PINMUX_IPSR_DATA(IP11_2_0, SPV_TCK),
+       PINMUX_IPSR_DATA(IP11_2_0, ADICLK_B),
+       PINMUX_IPSR_DATA(IP11_5_3, VI1_DATA1_VI1_B1),
+       PINMUX_IPSR_MODSEL_DATA(IP11_5_3, SD2_DAT1, SEL_SD2_0),
+       PINMUX_IPSR_DATA(IP11_5_3, MT0_CLK),
+       PINMUX_IPSR_DATA(IP11_5_3, SPV_TMS),
+       PINMUX_IPSR_MODSEL_DATA(IP11_5_3, ADICS_B_SAMP_B, SEL_ADI_1),
+       PINMUX_IPSR_DATA(IP11_8_6, VI1_DATA2_VI1_B2),
+       PINMUX_IPSR_MODSEL_DATA(IP11_8_6, SD2_DAT2, SEL_SD2_0),
+       PINMUX_IPSR_DATA(IP11_8_6, MT0_D),
+       PINMUX_IPSR_DATA(IP11_8_6, SPVTDI),
+       PINMUX_IPSR_MODSEL_DATA(IP11_8_6, ADIDATA_B, SEL_ADI_1),
+       PINMUX_IPSR_DATA(IP11_11_9, VI1_DATA3_VI1_B3),
+       PINMUX_IPSR_MODSEL_DATA(IP11_11_9, SD2_DAT3, SEL_SD2_0),
+       PINMUX_IPSR_DATA(IP11_11_9, MT0_BEN),
+       PINMUX_IPSR_DATA(IP11_11_9, SPV_TDO),
+       PINMUX_IPSR_DATA(IP11_11_9, ADICHS0_B),
+       PINMUX_IPSR_DATA(IP11_14_12, VI1_DATA4_VI1_B4),
+       PINMUX_IPSR_DATA(IP11_14_12, SD2_CLK),
+       PINMUX_IPSR_DATA(IP11_14_12, MT0_PEN),
+       PINMUX_IPSR_DATA(IP11_14_12, SPA_TRST),
+       PINMUX_IPSR_MODSEL_DATA(IP11_14_12, HSPI_CLK1_D, SEL_HSPI1_3),
+       PINMUX_IPSR_DATA(IP11_14_12, ADICHS1_B),
+       PINMUX_IPSR_DATA(IP11_17_15, VI1_DATA5_VI1_B5),
+       PINMUX_IPSR_MODSEL_DATA(IP11_17_15, SD2_CMD, SEL_SD2_0),
+       PINMUX_IPSR_DATA(IP11_17_15, MT0_SYNC),
+       PINMUX_IPSR_DATA(IP11_17_15, SPA_TCK),
+       PINMUX_IPSR_MODSEL_DATA(IP11_17_15, HSPI_CS1_D, SEL_HSPI1_3),
+       PINMUX_IPSR_DATA(IP11_17_15, ADICHS2_B),
+       PINMUX_IPSR_DATA(IP11_20_18, VI1_DATA6_VI1_B6),
+       PINMUX_IPSR_MODSEL_DATA(IP11_20_18, SD2_CD, SEL_SD2_0),
+       PINMUX_IPSR_DATA(IP11_20_18, MT0_VCXO),
+       PINMUX_IPSR_DATA(IP11_20_18, SPA_TMS),
+       PINMUX_IPSR_DATA(IP11_20_18, HSPI_TX1_D),
+       PINMUX_IPSR_DATA(IP11_23_21, VI1_DATA7_VI1_B7),
+       PINMUX_IPSR_MODSEL_DATA(IP11_23_21, SD2_WP, SEL_SD2_0),
+       PINMUX_IPSR_DATA(IP11_23_21, MT0_PWM),
+       PINMUX_IPSR_DATA(IP11_23_21, SPA_TDI),
+       PINMUX_IPSR_MODSEL_DATA(IP11_23_21, HSPI_RX1_D, SEL_HSPI1_3),
+       PINMUX_IPSR_DATA(IP11_26_24, VI1_G0),
+       PINMUX_IPSR_DATA(IP11_26_24, VI3_DATA0),
+       PINMUX_IPSR_DATA(IP11_26_24, DU1_DOTCLKOUT1),
+       PINMUX_IPSR_DATA(IP11_26_24, TS_SCK1),
+       PINMUX_IPSR_MODSEL_DATA(IP11_26_24, DREQ2_B, SEL_EXBUS2_1),
+       PINMUX_IPSR_DATA(IP11_26_24, TX2),
+       PINMUX_IPSR_DATA(IP11_26_24, SPA_TDO),
+       PINMUX_IPSR_MODSEL_DATA(IP11_26_24, HCTS0_B, SEL_HSCIF0_1),
+       PINMUX_IPSR_DATA(IP11_29_27, VI1_G1),
+       PINMUX_IPSR_DATA(IP11_29_27, VI3_DATA1),
+       PINMUX_IPSR_DATA(IP11_29_27, SSI_SCK1),
+       PINMUX_IPSR_DATA(IP11_29_27, TS_SDEN1),
+       PINMUX_IPSR_DATA(IP11_29_27, DACK2_B),
+       PINMUX_IPSR_MODSEL_DATA(IP11_29_27, RX2, SEL_SCIF2_0),
+       PINMUX_IPSR_MODSEL_DATA(IP11_29_27, HRTS0_B, SEL_HSCIF0_1),
+
+       PINMUX_IPSR_DATA(IP12_2_0, VI1_G2),
+       PINMUX_IPSR_DATA(IP12_2_0, VI3_DATA2),
+       PINMUX_IPSR_DATA(IP12_2_0, SSI_WS1),
+       PINMUX_IPSR_DATA(IP12_2_0, TS_SPSYNC1),
+       PINMUX_IPSR_MODSEL_DATA(IP12_2_0, SCK2, SEL_SCIF2_0),
+       PINMUX_IPSR_MODSEL_DATA(IP12_2_0, HSCK0_B, SEL_HSCIF0_1),
+       PINMUX_IPSR_DATA(IP12_5_3, VI1_G3),
+       PINMUX_IPSR_DATA(IP12_5_3, VI3_DATA3),
+       PINMUX_IPSR_DATA(IP12_5_3, SSI_SCK2),
+       PINMUX_IPSR_DATA(IP12_5_3, TS_SDAT1),
+       PINMUX_IPSR_MODSEL_DATA(IP12_5_3, SCL1_C, SEL_I2C1_2),
+       PINMUX_IPSR_DATA(IP12_5_3, HTX0_B),
+       PINMUX_IPSR_DATA(IP12_8_6, VI1_G4),
+       PINMUX_IPSR_DATA(IP12_8_6, VI3_DATA4),
+       PINMUX_IPSR_DATA(IP12_8_6, SSI_WS2),
+       PINMUX_IPSR_MODSEL_DATA(IP12_8_6, SDA1_C, SEL_I2C1_2),
+       PINMUX_IPSR_DATA(IP12_8_6, SIM_RST_B),
+       PINMUX_IPSR_MODSEL_DATA(IP12_8_6, HRX0_B, SEL_HSCIF0_1),
+       PINMUX_IPSR_DATA(IP12_11_9, VI1_G5),
+       PINMUX_IPSR_DATA(IP12_11_9, VI3_DATA5),
+       PINMUX_IPSR_MODSEL_DATA(IP12_11_9, GPS_CLK, SEL_GPS_0),
+       PINMUX_IPSR_DATA(IP12_11_9, FSE),
+       PINMUX_IPSR_DATA(IP12_11_9, TX4_B),
+       PINMUX_IPSR_MODSEL_DATA(IP12_11_9, SIM_D_B, SEL_SIM_1),
+       PINMUX_IPSR_DATA(IP12_14_12, VI1_G6),
+       PINMUX_IPSR_DATA(IP12_14_12, VI3_DATA6),
+       PINMUX_IPSR_MODSEL_DATA(IP12_14_12, GPS_SIGN, SEL_GPS_0),
+       PINMUX_IPSR_DATA(IP12_14_12, FRB),
+       PINMUX_IPSR_MODSEL_DATA(IP12_14_12, RX4_B, SEL_SCIF4_1),
+       PINMUX_IPSR_DATA(IP12_14_12, SIM_CLK_B),
+       PINMUX_IPSR_DATA(IP12_17_15, VI1_G7),
+       PINMUX_IPSR_DATA(IP12_17_15, VI3_DATA7),
+       PINMUX_IPSR_MODSEL_DATA(IP12_17_15, GPS_MAG, SEL_GPS_0),
+       PINMUX_IPSR_DATA(IP12_17_15, FCE),
+       PINMUX_IPSR_MODSEL_DATA(IP12_17_15, SCK4_B, SEL_SCIF4_1),
+};
+
+static struct pinmux_gpio pinmux_gpios[] = {
+       PINMUX_GPIO_GP_ALL(),
+       GPIO_FN(AVS1), GPIO_FN(AVS2), GPIO_FN(A17), GPIO_FN(A18),
+       GPIO_FN(A19),
+
+       /* IPSR0 */
+       GPIO_FN(PENC2), GPIO_FN(SCK0), GPIO_FN(PWM1), GPIO_FN(PWMFSW0),
+       GPIO_FN(SCIF_CLK), GPIO_FN(TCLK0_C), GPIO_FN(BS), GPIO_FN(SD1_DAT2),
+       GPIO_FN(MMC0_D2), GPIO_FN(FD2), GPIO_FN(ATADIR0), GPIO_FN(SDSELF),
+       GPIO_FN(HCTS1), GPIO_FN(TX4_C), GPIO_FN(A0), GPIO_FN(SD1_DAT3),
+       GPIO_FN(MMC0_D3), GPIO_FN(FD3), GPIO_FN(A20), GPIO_FN(TX5_D),
+       GPIO_FN(HSPI_TX2_B), GPIO_FN(A21), GPIO_FN(SCK5_D),
+       GPIO_FN(HSPI_CLK2_B), GPIO_FN(A22), GPIO_FN(RX5_D),
+       GPIO_FN(HSPI_RX2_B), GPIO_FN(VI1_R0), GPIO_FN(A23), GPIO_FN(FCLE),
+       GPIO_FN(HSPI_CLK2), GPIO_FN(VI1_R1), GPIO_FN(A24), GPIO_FN(SD1_CD),
+       GPIO_FN(MMC0_D4), GPIO_FN(FD4), GPIO_FN(HSPI_CS2), GPIO_FN(VI1_R2),
+       GPIO_FN(SSI_WS78_B), GPIO_FN(A25), GPIO_FN(SD1_WP), GPIO_FN(MMC0_D5),
+       GPIO_FN(FD5), GPIO_FN(HSPI_RX2), GPIO_FN(VI1_R3), GPIO_FN(TX5_B),
+       GPIO_FN(SSI_SDATA7_B), GPIO_FN(CTS0_B), GPIO_FN(CLKOUT),
+       GPIO_FN(TX3C_IRDA_TX_C), GPIO_FN(PWM0_B), GPIO_FN(CS0),
+       GPIO_FN(HSPI_CS2_B), GPIO_FN(CS1_A26), GPIO_FN(HSPI_TX2),
+       GPIO_FN(SDSELF_B), GPIO_FN(RD_WR), GPIO_FN(FWE), GPIO_FN(ATAG0),
+       GPIO_FN(VI1_R7), GPIO_FN(HRTS1), GPIO_FN(RX4_C),
+
+       /* IPSR1 */
+       GPIO_FN(EX_CS0), GPIO_FN(RX3_C_IRDA_RX_C), GPIO_FN(MMC0_D6),
+       GPIO_FN(FD6), GPIO_FN(EX_CS1), GPIO_FN(MMC0_D7), GPIO_FN(FD7),
+       GPIO_FN(EX_CS2), GPIO_FN(SD1_CLK), GPIO_FN(MMC0_CLK), GPIO_FN(FALE),
+       GPIO_FN(ATACS00), GPIO_FN(EX_CS3), GPIO_FN(SD1_CMD), GPIO_FN(MMC0_CMD),
+       GPIO_FN(FRE), GPIO_FN(ATACS10), GPIO_FN(VI1_R4), GPIO_FN(RX5_B),
+       GPIO_FN(HSCK1), GPIO_FN(SSI_SDATA8_B), GPIO_FN(RTS0_B_TANS_B),
+       GPIO_FN(SSI_SDATA9), GPIO_FN(EX_CS4), GPIO_FN(SD1_DAT0),
+       GPIO_FN(MMC0_D0), GPIO_FN(FD0), GPIO_FN(ATARD0), GPIO_FN(VI1_R5),
+       GPIO_FN(SCK5_B), GPIO_FN(HTX1), GPIO_FN(TX2_E), GPIO_FN(TX0_B),
+       GPIO_FN(SSI_SCK9), GPIO_FN(EX_CS5), GPIO_FN(SD1_DAT1),
+       GPIO_FN(MMC0_D1), GPIO_FN(FD1), GPIO_FN(ATAWR0), GPIO_FN(VI1_R6),
+       GPIO_FN(HRX1), GPIO_FN(RX2_E), GPIO_FN(RX0_B), GPIO_FN(SSI_WS9),
+       GPIO_FN(MLB_CLK), GPIO_FN(PWM2), GPIO_FN(SCK4), GPIO_FN(MLB_SIG),
+       GPIO_FN(PWM3), GPIO_FN(TX4), GPIO_FN(MLB_DAT), GPIO_FN(PWM4),
+       GPIO_FN(RX4), GPIO_FN(HTX0), GPIO_FN(TX1), GPIO_FN(SDATA),
+       GPIO_FN(CTS0_C), GPIO_FN(SUB_TCK), GPIO_FN(CC5_STATE2),
+       GPIO_FN(CC5_STATE10), GPIO_FN(CC5_STATE18), GPIO_FN(CC5_STATE26),
+       GPIO_FN(CC5_STATE34),
+
+       /* IPSR2 */
+       GPIO_FN(HRX0), GPIO_FN(RX1), GPIO_FN(SCKZ), GPIO_FN(RTS0_C_TANS_C),
+       GPIO_FN(SUB_TDI), GPIO_FN(CC5_STATE3), GPIO_FN(CC5_STATE11),
+       GPIO_FN(CC5_STATE19), GPIO_FN(CC5_STATE27), GPIO_FN(CC5_STATE35),
+       GPIO_FN(HSCK0), GPIO_FN(SCK1), GPIO_FN(MTS), GPIO_FN(PWM5),
+       GPIO_FN(SCK0_C), GPIO_FN(SSI_SDATA9_B), GPIO_FN(SUB_TDO),
+       GPIO_FN(CC5_STATE0), GPIO_FN(CC5_STATE8), GPIO_FN(CC5_STATE16),
+       GPIO_FN(CC5_STATE24), GPIO_FN(CC5_STATE32), GPIO_FN(HCTS0),
+       GPIO_FN(CTS1), GPIO_FN(STM), GPIO_FN(PWM0_D), GPIO_FN(RX0_C),
+       GPIO_FN(SCIF_CLK_C), GPIO_FN(SUB_TRST), GPIO_FN(TCLK1_B),
+       GPIO_FN(CC5_OSCOUT), GPIO_FN(HRTS0), GPIO_FN(RTS1_TANS),
+       GPIO_FN(MDATA), GPIO_FN(TX0_C), GPIO_FN(SUB_TMS), GPIO_FN(CC5_STATE1),
+       GPIO_FN(CC5_STATE9), GPIO_FN(CC5_STATE17), GPIO_FN(CC5_STATE25),
+       GPIO_FN(CC5_STATE33), GPIO_FN(DU0_DR0), GPIO_FN(LCDOUT0),
+       GPIO_FN(DREQ0), GPIO_FN(GPS_CLK_B), GPIO_FN(AUDATA0),
+       GPIO_FN(TX5_C), GPIO_FN(DU0_DR1), GPIO_FN(LCDOUT1), GPIO_FN(DACK0),
+       GPIO_FN(DRACK0), GPIO_FN(GPS_SIGN_B), GPIO_FN(AUDATA1), GPIO_FN(RX5_C),
+       GPIO_FN(DU0_DR2), GPIO_FN(LCDOUT2), GPIO_FN(DU0_DR3), GPIO_FN(LCDOUT3),
+       GPIO_FN(DU0_DR4), GPIO_FN(LCDOUT4), GPIO_FN(DU0_DR5), GPIO_FN(LCDOUT5),
+       GPIO_FN(DU0_DR6), GPIO_FN(LCDOUT6), GPIO_FN(DU0_DR7), GPIO_FN(LCDOUT7),
+       GPIO_FN(DU0_DG0), GPIO_FN(LCDOUT8), GPIO_FN(DREQ1), GPIO_FN(SCL2),
+       GPIO_FN(AUDATA2),
+
+       /* IPSR3 */
+       GPIO_FN(DU0_DG1), GPIO_FN(LCDOUT9), GPIO_FN(DACK1), GPIO_FN(SDA2),
+       GPIO_FN(AUDATA3), GPIO_FN(DU0_DG2), GPIO_FN(LCDOUT10),
+       GPIO_FN(DU0_DG3), GPIO_FN(LCDOUT11), GPIO_FN(DU0_DG4),
+       GPIO_FN(LCDOUT12), GPIO_FN(DU0_DG5), GPIO_FN(LCDOUT13),
+       GPIO_FN(DU0_DG6), GPIO_FN(LCDOUT14), GPIO_FN(DU0_DG7),
+       GPIO_FN(LCDOUT15), GPIO_FN(DU0_DB0), GPIO_FN(LCDOUT16),
+       GPIO_FN(EX_WAIT1), GPIO_FN(SCL1), GPIO_FN(TCLK1), GPIO_FN(AUDATA4),
+       GPIO_FN(DU0_DB1), GPIO_FN(LCDOUT17), GPIO_FN(EX_WAIT2), GPIO_FN(SDA1),
+       GPIO_FN(GPS_MAG_B), GPIO_FN(AUDATA5), GPIO_FN(SCK5_C),
+       GPIO_FN(DU0_DB2), GPIO_FN(LCDOUT18), GPIO_FN(DU0_DB3),
+       GPIO_FN(LCDOUT19), GPIO_FN(DU0_DB4), GPIO_FN(LCDOUT20),
+       GPIO_FN(DU0_DB5), GPIO_FN(LCDOUT21), GPIO_FN(DU0_DB6),
+       GPIO_FN(LCDOUT22), GPIO_FN(DU0_DB7), GPIO_FN(LCDOUT23),
+       GPIO_FN(DU0_DOTCLKIN), GPIO_FN(QSTVA_QVS), GPIO_FN(TX3_D_IRDA_TX_D),
+       GPIO_FN(SCL3_B), GPIO_FN(DU0_DOTCLKOUT0), GPIO_FN(QCLK),
+       GPIO_FN(DU0_DOTCLKOUT1), GPIO_FN(QSTVB_QVE), GPIO_FN(RX3_D_IRDA_RX_D),
+       GPIO_FN(SDA3_B), GPIO_FN(SDA2_C), GPIO_FN(DACK0_B), GPIO_FN(DRACK0_B),
+       GPIO_FN(DU0_EXHSYNC_DU0_HSYNC), GPIO_FN(QSTH_QHS),
+       GPIO_FN(DU0_EXVSYNC_DU0_VSYNC), GPIO_FN(QSTB_QHE),
+       GPIO_FN(DU0_EXODDF_DU0_ODDF_DISP_CDE), GPIO_FN(QCPV_QDE),
+       GPIO_FN(CAN1_TX), GPIO_FN(TX2_C), GPIO_FN(SCL2_C), GPIO_FN(REMOCON),
+
+       /* IPSR4 */
+       GPIO_FN(DU0_DISP), GPIO_FN(QPOLA), GPIO_FN(CAN_CLK_C), GPIO_FN(SCK2_C),
+       GPIO_FN(DU0_CDE), GPIO_FN(QPOLB), GPIO_FN(CAN1_RX), GPIO_FN(RX2_C),
+       GPIO_FN(DREQ0_B), GPIO_FN(SSI_SCK78_B), GPIO_FN(SCK0_B),
+       GPIO_FN(DU1_DR0), GPIO_FN(VI2_DATA0_VI2_B0), GPIO_FN(PWM6),
+       GPIO_FN(SD3_CLK), GPIO_FN(TX3_E_IRDA_TX_E), GPIO_FN(AUDCK),
+       GPIO_FN(PWMFSW0_B), GPIO_FN(DU1_DR1), GPIO_FN(VI2_DATA1_VI2_B1),
+       GPIO_FN(PWM0), GPIO_FN(SD3_CMD), GPIO_FN(RX3_E_IRDA_RX_E),
+       GPIO_FN(AUDSYNC), GPIO_FN(CTS0_D), GPIO_FN(DU1_DR2), GPIO_FN(VI2_G0),
+       GPIO_FN(DU1_DR3), GPIO_FN(VI2_G1), GPIO_FN(DU1_DR4), GPIO_FN(VI2_G2),
+       GPIO_FN(DU1_DR5), GPIO_FN(VI2_G3), GPIO_FN(DU1_DR6), GPIO_FN(VI2_G4),
+       GPIO_FN(DU1_DR7), GPIO_FN(VI2_G5), GPIO_FN(DU1_DG0),
+       GPIO_FN(VI2_DATA2_VI2_B2), GPIO_FN(SCL1_B), GPIO_FN(SD3_DAT2),
+       GPIO_FN(SCK3_E), GPIO_FN(AUDATA6), GPIO_FN(TX0_D), GPIO_FN(DU1_DG1),
+       GPIO_FN(VI2_DATA3_VI2_B3), GPIO_FN(SDA1_B), GPIO_FN(SD3_DAT3),
+       GPIO_FN(SCK5), GPIO_FN(AUDATA7), GPIO_FN(RX0_D), GPIO_FN(DU1_DG2),
+       GPIO_FN(VI2_G6), GPIO_FN(DU1_DG3), GPIO_FN(VI2_G7), GPIO_FN(DU1_DG4),
+       GPIO_FN(VI2_R0), GPIO_FN(DU1_DG5), GPIO_FN(VI2_R1), GPIO_FN(DU1_DG6),
+       GPIO_FN(VI2_R2), GPIO_FN(DU1_DG7), GPIO_FN(VI2_R3), GPIO_FN(DU1_DB0),
+       GPIO_FN(VI2_DATA4_VI2_B4), GPIO_FN(SCL2_B), GPIO_FN(SD3_DAT0),
+       GPIO_FN(TX5), GPIO_FN(SCK0_D),
+
+       /* IPSR5 */
+       GPIO_FN(DU1_DB1), GPIO_FN(VI2_DATA5_VI2_B5), GPIO_FN(SDA2_B),
+       GPIO_FN(SD3_DAT1), GPIO_FN(RX5), GPIO_FN(RTS0_D_TANS_D),
+       GPIO_FN(DU1_DB2), GPIO_FN(VI2_R4), GPIO_FN(DU1_DB3), GPIO_FN(VI2_R5),
+       GPIO_FN(DU1_DB4), GPIO_FN(VI2_R6), GPIO_FN(DU1_DB5), GPIO_FN(VI2_R7),
+       GPIO_FN(DU1_DB6), GPIO_FN(SCL2_D), GPIO_FN(DU1_DB7), GPIO_FN(SDA2_D),
+       GPIO_FN(DU1_DOTCLKIN), GPIO_FN(VI2_CLKENB), GPIO_FN(HSPI_CS1),
+       GPIO_FN(SCL1_D), GPIO_FN(DU1_DOTCLKOUT), GPIO_FN(VI2_FIELD),
+       GPIO_FN(SDA1_D), GPIO_FN(DU1_EXHSYNC_DU1_HSYNC), GPIO_FN(VI2_HSYNC),
+       GPIO_FN(VI3_HSYNC), GPIO_FN(DU1_EXVSYNC_DU1_VSYNC), GPIO_FN(VI2_VSYNC),
+       GPIO_FN(VI3_VSYNC), GPIO_FN(DU1_EXODDF_DU1_ODDF_DISP_CDE),
+       GPIO_FN(VI2_CLK), GPIO_FN(TX3_B_IRDA_TX_B), GPIO_FN(SD3_CD),
+       GPIO_FN(HSPI_TX1), GPIO_FN(VI1_CLKENB), GPIO_FN(VI3_CLKENB),
+       GPIO_FN(AUDIO_CLKC), GPIO_FN(TX2_D), GPIO_FN(SPEEDIN),
+       GPIO_FN(GPS_SIGN_D), GPIO_FN(DU1_DISP), GPIO_FN(VI2_DATA6_VI2_B6),
+       GPIO_FN(TCLK0), GPIO_FN(QSTVA_B_QVS_B), GPIO_FN(HSPI_CLK1),
+       GPIO_FN(SCK2_D), GPIO_FN(AUDIO_CLKOUT_B), GPIO_FN(GPS_MAG_D),
+       GPIO_FN(DU1_CDE), GPIO_FN(VI2_DATA7_VI2_B7), GPIO_FN(RX3_B_IRDA_RX_B),
+       GPIO_FN(SD3_WP), GPIO_FN(HSPI_RX1), GPIO_FN(VI1_FIELD),
+       GPIO_FN(VI3_FIELD), GPIO_FN(AUDIO_CLKOUT), GPIO_FN(RX2_D),
+       GPIO_FN(GPS_CLK_C), GPIO_FN(GPS_CLK_D), GPIO_FN(AUDIO_CLKA),
+       GPIO_FN(CAN_TXCLK), GPIO_FN(AUDIO_CLKB), GPIO_FN(USB_OVC2),
+       GPIO_FN(CAN_DEBUGOUT0), GPIO_FN(MOUT0),
+
+       /* IPSR6 */
+       GPIO_FN(SSI_SCK0129), GPIO_FN(CAN_DEBUGOUT1), GPIO_FN(MOUT1),
+       GPIO_FN(SSI_WS0129), GPIO_FN(CAN_DEBUGOUT2), GPIO_FN(MOUT2),
+       GPIO_FN(SSI_SDATA0), GPIO_FN(CAN_DEBUGOUT3), GPIO_FN(MOUT5),
+       GPIO_FN(SSI_SDATA1), GPIO_FN(CAN_DEBUGOUT4), GPIO_FN(MOUT6),
+       GPIO_FN(SSI_SDATA2), GPIO_FN(CAN_DEBUGOUT5), GPIO_FN(SSI_SCK34),
+       GPIO_FN(CAN_DEBUGOUT6), GPIO_FN(CAN0_TX_B), GPIO_FN(IERX),
+       GPIO_FN(SSI_SCK9_C), GPIO_FN(SSI_WS34), GPIO_FN(CAN_DEBUGOUT7),
+       GPIO_FN(CAN0_RX_B), GPIO_FN(IETX), GPIO_FN(SSI_WS9_C),
+       GPIO_FN(SSI_SDATA3), GPIO_FN(PWM0_C), GPIO_FN(CAN_DEBUGOUT8),
+       GPIO_FN(CAN_CLK_B), GPIO_FN(IECLK), GPIO_FN(SCIF_CLK_B),
+       GPIO_FN(TCLK0_B), GPIO_FN(SSI_SDATA4), GPIO_FN(CAN_DEBUGOUT9),
+       GPIO_FN(SSI_SDATA9_C), GPIO_FN(SSI_SCK5), GPIO_FN(ADICLK),
+       GPIO_FN(CAN_DEBUGOUT10), GPIO_FN(SCK3), GPIO_FN(TCLK0_D),
+       GPIO_FN(SSI_WS5), GPIO_FN(ADICS_SAMP), GPIO_FN(CAN_DEBUGOUT11),
+       GPIO_FN(TX3_IRDA_TX), GPIO_FN(SSI_SDATA5), GPIO_FN(ADIDATA),
+       GPIO_FN(CAN_DEBUGOUT12), GPIO_FN(RX3_IRDA_RX), GPIO_FN(SSI_SCK6),
+       GPIO_FN(ADICHS0), GPIO_FN(CAN0_TX), GPIO_FN(IERX_B),
+
+       /* IPSR7 */
+       GPIO_FN(SSI_WS6), GPIO_FN(ADICHS1), GPIO_FN(CAN0_RX), GPIO_FN(IETX_B),
+       GPIO_FN(SSI_SDATA6), GPIO_FN(ADICHS2), GPIO_FN(CAN_CLK),
+       GPIO_FN(IECLK_B), GPIO_FN(SSI_SCK78), GPIO_FN(CAN_DEBUGOUT13),
+       GPIO_FN(IRQ0_B), GPIO_FN(SSI_SCK9_B), GPIO_FN(HSPI_CLK1_C),
+       GPIO_FN(SSI_WS78), GPIO_FN(CAN_DEBUGOUT14), GPIO_FN(IRQ1_B),
+       GPIO_FN(SSI_WS9_B), GPIO_FN(HSPI_CS1_C), GPIO_FN(SSI_SDATA7),
+       GPIO_FN(CAN_DEBUGOUT15), GPIO_FN(IRQ2_B), GPIO_FN(TCLK1_C),
+       GPIO_FN(HSPI_TX1_C), GPIO_FN(SSI_SDATA8), GPIO_FN(VSP),
+       GPIO_FN(IRQ3_B), GPIO_FN(HSPI_RX1_C), GPIO_FN(SD0_CLK),
+       GPIO_FN(ATACS01), GPIO_FN(SCK1_B), GPIO_FN(SD0_CMD), GPIO_FN(ATACS11),
+       GPIO_FN(TX1_B), GPIO_FN(CC5_TDO), GPIO_FN(SD0_DAT0), GPIO_FN(ATADIR1),
+       GPIO_FN(RX1_B), GPIO_FN(CC5_TRST), GPIO_FN(SD0_DAT1), GPIO_FN(ATAG1),
+       GPIO_FN(SCK2_B), GPIO_FN(CC5_TMS), GPIO_FN(SD0_DAT2), GPIO_FN(ATARD1),
+       GPIO_FN(TX2_B), GPIO_FN(CC5_TCK), GPIO_FN(SD0_DAT3), GPIO_FN(ATAWR1),
+       GPIO_FN(RX2_B), GPIO_FN(CC5_TDI), GPIO_FN(SD0_CD), GPIO_FN(DREQ2),
+       GPIO_FN(RTS1_B_TANS_B), GPIO_FN(SD0_WP), GPIO_FN(DACK2),
+       GPIO_FN(CTS1_B),
+
+       /* IPSR8 */
+       GPIO_FN(HSPI_CLK0), GPIO_FN(CTS0), GPIO_FN(USB_OVC0), GPIO_FN(AD_CLK),
+       GPIO_FN(CC5_STATE4), GPIO_FN(CC5_STATE12), GPIO_FN(CC5_STATE20),
+       GPIO_FN(CC5_STATE28), GPIO_FN(CC5_STATE36), GPIO_FN(HSPI_CS0),
+       GPIO_FN(RTS0_TANS), GPIO_FN(USB_OVC1), GPIO_FN(AD_DI),
+       GPIO_FN(CC5_STATE5), GPIO_FN(CC5_STATE13), GPIO_FN(CC5_STATE21),
+       GPIO_FN(CC5_STATE29), GPIO_FN(CC5_STATE37), GPIO_FN(HSPI_TX0),
+       GPIO_FN(TX0), GPIO_FN(CAN_DEBUG_HW_TRIGGER), GPIO_FN(AD_DO),
+       GPIO_FN(CC5_STATE6), GPIO_FN(CC5_STATE14), GPIO_FN(CC5_STATE22),
+       GPIO_FN(CC5_STATE30), GPIO_FN(CC5_STATE38), GPIO_FN(HSPI_RX0),
+       GPIO_FN(RX0), GPIO_FN(CAN_STEP0), GPIO_FN(AD_NCS), GPIO_FN(CC5_STATE7),
+       GPIO_FN(CC5_STATE15), GPIO_FN(CC5_STATE23), GPIO_FN(CC5_STATE31),
+       GPIO_FN(CC5_STATE39), GPIO_FN(FMCLK), GPIO_FN(RDS_CLK), GPIO_FN(PCMOE),
+       GPIO_FN(BPFCLK), GPIO_FN(PCMWE), GPIO_FN(FMIN), GPIO_FN(RDS_DATA),
+       GPIO_FN(VI0_CLK), GPIO_FN(MMC1_CLK), GPIO_FN(VI0_CLKENB),
+       GPIO_FN(TX1_C), GPIO_FN(HTX1_B), GPIO_FN(MT1_SYNC),
+       GPIO_FN(VI0_FIELD), GPIO_FN(RX1_C), GPIO_FN(HRX1_B),
+       GPIO_FN(VI0_HSYNC), GPIO_FN(VI0_DATA0_B_VI0_B0_B), GPIO_FN(CTS1_C),
+       GPIO_FN(TX4_D), GPIO_FN(MMC1_CMD), GPIO_FN(HSCK1_B),
+       GPIO_FN(VI0_VSYNC), GPIO_FN(VI0_DATA1_B_VI0_B1_B),
+       GPIO_FN(RTS1_C_TANS_C), GPIO_FN(RX4_D), GPIO_FN(PWMFSW0_C),
+
+       /* IPSR9 */
+       GPIO_FN(VI0_DATA0_VI0_B0), GPIO_FN(HRTS1_B), GPIO_FN(MT1_VCXO),
+       GPIO_FN(VI0_DATA1_VI0_B1), GPIO_FN(HCTS1_B), GPIO_FN(MT1_PWM),
+       GPIO_FN(VI0_DATA2_VI0_B2), GPIO_FN(MMC1_D0), GPIO_FN(VI0_DATA3_VI0_B3),
+       GPIO_FN(MMC1_D1), GPIO_FN(VI0_DATA4_VI0_B4), GPIO_FN(MMC1_D2),
+       GPIO_FN(VI0_DATA5_VI0_B5), GPIO_FN(MMC1_D3), GPIO_FN(VI0_DATA6_VI0_B6),
+       GPIO_FN(MMC1_D4), GPIO_FN(ARM_TRACEDATA_0), GPIO_FN(VI0_DATA7_VI0_B7),
+       GPIO_FN(MMC1_D5), GPIO_FN(ARM_TRACEDATA_1), GPIO_FN(VI0_G0),
+       GPIO_FN(SSI_SCK78_C), GPIO_FN(IRQ0), GPIO_FN(ARM_TRACEDATA_2),
+       GPIO_FN(VI0_G1), GPIO_FN(SSI_WS78_C), GPIO_FN(IRQ1),
+       GPIO_FN(ARM_TRACEDATA_3), GPIO_FN(VI0_G2), GPIO_FN(ETH_TXD1),
+       GPIO_FN(MMC1_D6), GPIO_FN(ARM_TRACEDATA_4), GPIO_FN(TS_SPSYNC0),
+       GPIO_FN(VI0_G3), GPIO_FN(ETH_CRS_DV), GPIO_FN(MMC1_D7),
+       GPIO_FN(ARM_TRACEDATA_5), GPIO_FN(TS_SDAT0), GPIO_FN(VI0_G4),
+       GPIO_FN(ETH_TX_EN), GPIO_FN(SD2_DAT0_B), GPIO_FN(ARM_TRACEDATA_6),
+       GPIO_FN(VI0_G5), GPIO_FN(ETH_RX_ER), GPIO_FN(SD2_DAT1_B),
+       GPIO_FN(ARM_TRACEDATA_7), GPIO_FN(VI0_G6), GPIO_FN(ETH_RXD0),
+       GPIO_FN(SD2_DAT2_B), GPIO_FN(ARM_TRACEDATA_8), GPIO_FN(VI0_G7),
+       GPIO_FN(ETH_RXD1), GPIO_FN(SD2_DAT3_B), GPIO_FN(ARM_TRACEDATA_9),
+
+       /* IPSR10 */
+       GPIO_FN(VI0_R0), GPIO_FN(SSI_SDATA7_C), GPIO_FN(SCK1_C),
+       GPIO_FN(DREQ1_B), GPIO_FN(ARM_TRACEDATA_10), GPIO_FN(DREQ0_C),
+       GPIO_FN(VI0_R1), GPIO_FN(SSI_SDATA8_C), GPIO_FN(DACK1_B),
+       GPIO_FN(ARM_TRACEDATA_11), GPIO_FN(DACK0_C), GPIO_FN(DRACK0_C),
+       GPIO_FN(VI0_R2), GPIO_FN(ETH_LINK), GPIO_FN(SD2_CLK_B), GPIO_FN(IRQ2),
+       GPIO_FN(ARM_TRACEDATA_12), GPIO_FN(VI0_R3), GPIO_FN(ETH_MAGIC),
+       GPIO_FN(SD2_CMD_B), GPIO_FN(IRQ3), GPIO_FN(ARM_TRACEDATA_13),
+       GPIO_FN(VI0_R4), GPIO_FN(ETH_REFCLK), GPIO_FN(SD2_CD_B),
+       GPIO_FN(HSPI_CLK1_B), GPIO_FN(ARM_TRACEDATA_14), GPIO_FN(MT1_CLK),
+       GPIO_FN(TS_SCK0), GPIO_FN(VI0_R5), GPIO_FN(ETH_TXD0),
+       GPIO_FN(SD2_WP_B), GPIO_FN(HSPI_CS1_B), GPIO_FN(ARM_TRACEDATA_15),
+       GPIO_FN(MT1_D), GPIO_FN(TS_SDEN0), GPIO_FN(VI0_R6), GPIO_FN(ETH_MDC),
+       GPIO_FN(DREQ2_C), GPIO_FN(HSPI_TX1_B), GPIO_FN(TRACECLK),
+       GPIO_FN(MT1_BEN), GPIO_FN(PWMFSW0_D), GPIO_FN(VI0_R7),
+       GPIO_FN(ETH_MDIO), GPIO_FN(DACK2_C), GPIO_FN(HSPI_RX1_B),
+       GPIO_FN(SCIF_CLK_D), GPIO_FN(TRACECTL), GPIO_FN(MT1_PEN),
+       GPIO_FN(VI1_CLK), GPIO_FN(SIM_D), GPIO_FN(SDA3), GPIO_FN(VI1_HSYNC),
+       GPIO_FN(VI3_CLK), GPIO_FN(SSI_SCK4), GPIO_FN(GPS_SIGN_C),
+       GPIO_FN(PWMFSW0_E), GPIO_FN(VI1_VSYNC), GPIO_FN(AUDIO_CLKOUT_C),
+       GPIO_FN(SSI_WS4), GPIO_FN(SIM_CLK), GPIO_FN(GPS_MAG_C),
+       GPIO_FN(SPV_TRST), GPIO_FN(SCL3),
+
+       /* IPSR11 */
+       GPIO_FN(VI1_DATA0_VI1_B0), GPIO_FN(SD2_DAT0), GPIO_FN(SIM_RST),
+       GPIO_FN(SPV_TCK), GPIO_FN(ADICLK_B), GPIO_FN(VI1_DATA1_VI1_B1),
+       GPIO_FN(SD2_DAT1), GPIO_FN(MT0_CLK), GPIO_FN(SPV_TMS),
+       GPIO_FN(ADICS_B_SAMP_B), GPIO_FN(VI1_DATA2_VI1_B2), GPIO_FN(SD2_DAT2),
+       GPIO_FN(MT0_D), GPIO_FN(SPVTDI), GPIO_FN(ADIDATA_B),
+       GPIO_FN(VI1_DATA3_VI1_B3), GPIO_FN(SD2_DAT3), GPIO_FN(MT0_BEN),
+       GPIO_FN(SPV_TDO), GPIO_FN(ADICHS0_B), GPIO_FN(VI1_DATA4_VI1_B4),
+       GPIO_FN(SD2_CLK), GPIO_FN(MT0_PEN), GPIO_FN(SPA_TRST),
+       GPIO_FN(HSPI_CLK1_D), GPIO_FN(ADICHS1_B), GPIO_FN(VI1_DATA5_VI1_B5),
+       GPIO_FN(SD2_CMD), GPIO_FN(MT0_SYNC), GPIO_FN(SPA_TCK),
+       GPIO_FN(HSPI_CS1_D), GPIO_FN(ADICHS2_B), GPIO_FN(VI1_DATA6_VI1_B6),
+       GPIO_FN(SD2_CD), GPIO_FN(MT0_VCXO), GPIO_FN(SPA_TMS),
+       GPIO_FN(HSPI_TX1_D), GPIO_FN(VI1_DATA7_VI1_B7), GPIO_FN(SD2_WP),
+       GPIO_FN(MT0_PWM), GPIO_FN(SPA_TDI), GPIO_FN(HSPI_RX1_D),
+       GPIO_FN(VI1_G0), GPIO_FN(VI3_DATA0), GPIO_FN(DU1_DOTCLKOUT1),
+       GPIO_FN(TS_SCK1), GPIO_FN(DREQ2_B), GPIO_FN(TX2), GPIO_FN(SPA_TDO),
+       GPIO_FN(HCTS0_B), GPIO_FN(VI1_G1), GPIO_FN(VI3_DATA1),
+       GPIO_FN(SSI_SCK1), GPIO_FN(TS_SDEN1), GPIO_FN(DACK2_B), GPIO_FN(RX2),
+       GPIO_FN(HRTS0_B),
+
+       /* IPSR12 */
+       GPIO_FN(VI1_G2), GPIO_FN(VI3_DATA2), GPIO_FN(SSI_WS1),
+       GPIO_FN(TS_SPSYNC1), GPIO_FN(SCK2), GPIO_FN(HSCK0_B), GPIO_FN(VI1_G3),
+       GPIO_FN(VI3_DATA3), GPIO_FN(SSI_SCK2), GPIO_FN(TS_SDAT1),
+       GPIO_FN(SCL1_C), GPIO_FN(HTX0_B), GPIO_FN(VI1_G4), GPIO_FN(VI3_DATA4),
+       GPIO_FN(SSI_WS2), GPIO_FN(SDA1_C), GPIO_FN(SIM_RST_B),
+       GPIO_FN(HRX0_B), GPIO_FN(VI1_G5), GPIO_FN(VI3_DATA5),
+       GPIO_FN(GPS_CLK), GPIO_FN(FSE), GPIO_FN(TX4_B), GPIO_FN(SIM_D_B),
+       GPIO_FN(VI1_G6), GPIO_FN(VI3_DATA6), GPIO_FN(GPS_SIGN), GPIO_FN(FRB),
+       GPIO_FN(RX4_B), GPIO_FN(SIM_CLK_B), GPIO_FN(VI1_G7),
+       GPIO_FN(VI3_DATA7), GPIO_FN(GPS_MAG), GPIO_FN(FCE), GPIO_FN(SCK4_B),
+};
+
+static struct pinmux_cfg_reg pinmux_config_regs[] = {
+       { PINMUX_CFG_REG("GPSR0", 0xfffc0004, 32, 1) {
+               GP_0_31_FN, FN_IP3_31_29,
+               GP_0_30_FN, FN_IP3_26_24,
+               GP_0_29_FN, FN_IP3_22_21,
+               GP_0_28_FN, FN_IP3_14_12,
+               GP_0_27_FN, FN_IP3_11_9,
+               GP_0_26_FN, FN_IP3_2_0,
+               GP_0_25_FN, FN_IP2_30_28,
+               GP_0_24_FN, FN_IP2_21_19,
+               GP_0_23_FN, FN_IP2_18_16,
+               GP_0_22_FN, FN_IP0_30_28,
+               GP_0_21_FN, FN_IP0_5_3,
+               GP_0_20_FN, FN_IP1_18_15,
+               GP_0_19_FN, FN_IP1_14_11,
+               GP_0_18_FN, FN_IP1_10_7,
+               GP_0_17_FN, FN_IP1_6_4,
+               GP_0_16_FN, FN_IP1_3_2,
+               GP_0_15_FN, FN_IP1_1_0,
+               GP_0_14_FN, FN_IP0_27_26,
+               GP_0_13_FN, FN_IP0_25,
+               GP_0_12_FN, FN_IP0_24_23,
+               GP_0_11_FN, FN_IP0_22_19,
+               GP_0_10_FN, FN_IP0_18_16,
+               GP_0_9_FN, FN_IP0_15_14,
+               GP_0_8_FN, FN_IP0_13_12,
+               GP_0_7_FN, FN_IP0_11_10,
+               GP_0_6_FN, FN_IP0_9_8,
+               GP_0_5_FN, FN_A19,
+               GP_0_4_FN, FN_A18,
+               GP_0_3_FN, FN_A17,
+               GP_0_2_FN, FN_IP0_7_6,
+               GP_0_1_FN, FN_AVS2,
+               GP_0_0_FN, FN_AVS1 }
+       },
+       { PINMUX_CFG_REG("GPSR1", 0xfffc0008, 32, 1) {
+               GP_1_31_FN, FN_IP5_23_21,
+               GP_1_30_FN, FN_IP5_20_17,
+               GP_1_29_FN, FN_IP5_16_15,
+               GP_1_28_FN, FN_IP5_14_13,
+               GP_1_27_FN, FN_IP5_12_11,
+               GP_1_26_FN, FN_IP5_10_9,
+               GP_1_25_FN, FN_IP5_8,
+               GP_1_24_FN, FN_IP5_7,
+               GP_1_23_FN, FN_IP5_6,
+               GP_1_22_FN, FN_IP5_5,
+               GP_1_21_FN, FN_IP5_4,
+               GP_1_20_FN, FN_IP5_3,
+               GP_1_19_FN, FN_IP5_2_0,
+               GP_1_18_FN, FN_IP4_31_29,
+               GP_1_17_FN, FN_IP4_28,
+               GP_1_16_FN, FN_IP4_27,
+               GP_1_15_FN, FN_IP4_26,
+               GP_1_14_FN, FN_IP4_25,
+               GP_1_13_FN, FN_IP4_24,
+               GP_1_12_FN, FN_IP4_23,
+               GP_1_11_FN, FN_IP4_22_20,
+               GP_1_10_FN, FN_IP4_19_17,
+               GP_1_9_FN, FN_IP4_16,
+               GP_1_8_FN, FN_IP4_15,
+               GP_1_7_FN, FN_IP4_14,
+               GP_1_6_FN, FN_IP4_13,
+               GP_1_5_FN, FN_IP4_12,
+               GP_1_4_FN, FN_IP4_11,
+               GP_1_3_FN, FN_IP4_10_8,
+               GP_1_2_FN, FN_IP4_7_5,
+               GP_1_1_FN, FN_IP4_4_2,
+               GP_1_0_FN, FN_IP4_1_0 }
+       },
+       { PINMUX_CFG_REG("GPSR2", 0xfffc000c, 32, 1) {
+               GP_2_31_FN, FN_IP10_28_26,
+               GP_2_30_FN, FN_IP10_25_24,
+               GP_2_29_FN, FN_IP10_23_21,
+               GP_2_28_FN, FN_IP10_20_18,
+               GP_2_27_FN, FN_IP10_17_15,
+               GP_2_26_FN, FN_IP10_14_12,
+               GP_2_25_FN, FN_IP10_11_9,
+               GP_2_24_FN, FN_IP10_8_6,
+               GP_2_23_FN, FN_IP10_5_3,
+               GP_2_22_FN, FN_IP10_2_0,
+               GP_2_21_FN, FN_IP9_29_28,
+               GP_2_20_FN, FN_IP9_27_26,
+               GP_2_19_FN, FN_IP9_25_24,
+               GP_2_18_FN, FN_IP9_23_22,
+               GP_2_17_FN, FN_IP9_21_19,
+               GP_2_16_FN, FN_IP9_18_16,
+               GP_2_15_FN, FN_IP9_15_14,
+               GP_2_14_FN, FN_IP9_13_12,
+               GP_2_13_FN, FN_IP9_11_10,
+               GP_2_12_FN, FN_IP9_9_8,
+               GP_2_11_FN, FN_IP9_7,
+               GP_2_10_FN, FN_IP9_6,
+               GP_2_9_FN, FN_IP9_5,
+               GP_2_8_FN, FN_IP9_4,
+               GP_2_7_FN, FN_IP9_3_2,
+               GP_2_6_FN, FN_IP9_1_0,
+               GP_2_5_FN, FN_IP8_30_28,
+               GP_2_4_FN, FN_IP8_27_25,
+               GP_2_3_FN, FN_IP8_24_23,
+               GP_2_2_FN, FN_IP8_22_21,
+               GP_2_1_FN, FN_IP8_20,
+               GP_2_0_FN, FN_IP5_27_24 }
+       },
+       { PINMUX_CFG_REG("GPSR3", 0xfffc0010, 32, 1) {
+               GP_3_31_FN, FN_IP6_3_2,
+               GP_3_30_FN, FN_IP6_1_0,
+               GP_3_29_FN, FN_IP5_30_29,
+               GP_3_28_FN, FN_IP5_28,
+               GP_3_27_FN, FN_IP1_24_23,
+               GP_3_26_FN, FN_IP1_22_21,
+               GP_3_25_FN, FN_IP1_20_19,
+               GP_3_24_FN, FN_IP7_26_25,
+               GP_3_23_FN, FN_IP7_24_23,
+               GP_3_22_FN, FN_IP7_22_21,
+               GP_3_21_FN, FN_IP7_20_19,
+               GP_3_20_FN, FN_IP7_30_29,
+               GP_3_19_FN, FN_IP7_28_27,
+               GP_3_18_FN, FN_IP7_18_17,
+               GP_3_17_FN, FN_IP7_16_15,
+               GP_3_16_FN, FN_IP12_17_15,
+               GP_3_15_FN, FN_IP12_14_12,
+               GP_3_14_FN, FN_IP12_11_9,
+               GP_3_13_FN, FN_IP12_8_6,
+               GP_3_12_FN, FN_IP12_5_3,
+               GP_3_11_FN, FN_IP12_2_0,
+               GP_3_10_FN, FN_IP11_29_27,
+               GP_3_9_FN, FN_IP11_26_24,
+               GP_3_8_FN, FN_IP11_23_21,
+               GP_3_7_FN, FN_IP11_20_18,
+               GP_3_6_FN, FN_IP11_17_15,
+               GP_3_5_FN, FN_IP11_14_12,
+               GP_3_4_FN, FN_IP11_11_9,
+               GP_3_3_FN, FN_IP11_8_6,
+               GP_3_2_FN, FN_IP11_5_3,
+               GP_3_1_FN, FN_IP11_2_0,
+               GP_3_0_FN, FN_IP10_31_29 }
+       },
+       { PINMUX_CFG_REG("GPSR4", 0xfffc0014, 32, 1) {
+               GP_4_31_FN, FN_IP8_19,
+               GP_4_30_FN, FN_IP8_18,
+               GP_4_29_FN, FN_IP8_17_16,
+               GP_4_28_FN, FN_IP0_2_0,
+               GP_4_27_FN, FN_PENC1,
+               GP_4_26_FN, FN_PENC0,
+               GP_4_25_FN, FN_IP8_15_12,
+               GP_4_24_FN, FN_IP8_11_8,
+               GP_4_23_FN, FN_IP8_7_4,
+               GP_4_22_FN, FN_IP8_3_0,
+               GP_4_21_FN, FN_IP2_3_0,
+               GP_4_20_FN, FN_IP1_28_25,
+               GP_4_19_FN, FN_IP2_15_12,
+               GP_4_18_FN, FN_IP2_11_8,
+               GP_4_17_FN, FN_IP2_7_4,
+               GP_4_16_FN, FN_IP7_14_13,
+               GP_4_15_FN, FN_IP7_12_10,
+               GP_4_14_FN, FN_IP7_9_7,
+               GP_4_13_FN, FN_IP7_6_4,
+               GP_4_12_FN, FN_IP7_3_2,
+               GP_4_11_FN, FN_IP7_1_0,
+               GP_4_10_FN, FN_IP6_30_29,
+               GP_4_9_FN, FN_IP6_26_25,
+               GP_4_8_FN, FN_IP6_24_23,
+               GP_4_7_FN, FN_IP6_22_20,
+               GP_4_6_FN, FN_IP6_19_18,
+               GP_4_5_FN, FN_IP6_17_15,
+               GP_4_4_FN, FN_IP6_14_12,
+               GP_4_3_FN, FN_IP6_11_9,
+               GP_4_2_FN, FN_IP6_8,
+               GP_4_1_FN, FN_IP6_7_6,
+               GP_4_0_FN, FN_IP6_5_4 }
+       },
+       { PINMUX_CFG_REG("GPSR5", 0xfffc0018, 32, 1) {
+               GP_5_31_FN, FN_IP3_5,
+               GP_5_30_FN, FN_IP3_4,
+               GP_5_29_FN, FN_IP3_3,
+               GP_5_28_FN, FN_IP2_27,
+               GP_5_27_FN, FN_IP2_26,
+               GP_5_26_FN, FN_IP2_25,
+               GP_5_25_FN, FN_IP2_24,
+               GP_5_24_FN, FN_IP2_23,
+               GP_5_23_FN, FN_IP2_22,
+               GP_5_22_FN, FN_IP3_28,
+               GP_5_21_FN, FN_IP3_27,
+               GP_5_20_FN, FN_IP3_23,
+               GP_5_19_FN, FN_EX_WAIT0,
+               GP_5_18_FN, FN_WE1,
+               GP_5_17_FN, FN_WE0,
+               GP_5_16_FN, FN_RD,
+               GP_5_15_FN, FN_A16,
+               GP_5_14_FN, FN_A15,
+               GP_5_13_FN, FN_A14,
+               GP_5_12_FN, FN_A13,
+               GP_5_11_FN, FN_A12,
+               GP_5_10_FN, FN_A11,
+               GP_5_9_FN, FN_A10,
+               GP_5_8_FN, FN_A9,
+               GP_5_7_FN, FN_A8,
+               GP_5_6_FN, FN_A7,
+               GP_5_5_FN, FN_A6,
+               GP_5_4_FN, FN_A5,
+               GP_5_3_FN, FN_A4,
+               GP_5_2_FN, FN_A3,
+               GP_5_1_FN, FN_A2,
+               GP_5_0_FN, FN_A1 }
+       },
+       { PINMUX_CFG_REG("GPSR6", 0xfffc001c, 32, 1) {
+               0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
+               0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
+               0, 0, 0, 0, 0, 0, 0, 0,
+               0, 0,
+               0, 0,
+               0, 0,
+               GP_6_8_FN, FN_IP3_20,
+               GP_6_7_FN, FN_IP3_19,
+               GP_6_6_FN, FN_IP3_18,
+               GP_6_5_FN, FN_IP3_17,
+               GP_6_4_FN, FN_IP3_16,
+               GP_6_3_FN, FN_IP3_15,
+               GP_6_2_FN, FN_IP3_8,
+               GP_6_1_FN, FN_IP3_7,
+               GP_6_0_FN, FN_IP3_6 }
+       },
+
+       { PINMUX_CFG_REG_VAR("IPSR0", 0xfffc0020, 32,
+                            1, 3, 2, 1, 2, 4, 3, 2, 2, 2, 2, 2, 3, 3) {
+               /* IP0_31 [1] */
+               0, 0,
+               /* IP0_30_28 [3] */
+               FN_RD_WR, FN_FWE, FN_ATAG0, FN_VI1_R7,
+               FN_HRTS1, FN_RX4_C, 0, 0,
+               /* IP0_27_26 [2] */
+               FN_CS1_A26, FN_HSPI_TX2, FN_SDSELF_B, 0,
+               /* IP0_25 [1] */
+               FN_CS0, FN_HSPI_CS2_B,
+               /* IP0_24_23 [2] */
+               FN_CLKOUT, FN_TX3C_IRDA_TX_C, FN_PWM0_B, 0,
+               /* IP0_22_19 [4] */
+               FN_A25, FN_SD1_WP, FN_MMC0_D5, FN_FD5,
+               FN_HSPI_RX2, FN_VI1_R3, FN_TX5_B, FN_SSI_SDATA7_B,
+               FN_CTS0_B, 0, 0, 0,
+               0, 0, 0, 0,
+               /* IP0_18_16 [3] */
+               FN_A24, FN_SD1_CD, FN_MMC0_D4, FN_FD4,
+               FN_HSPI_CS2, FN_VI1_R2, FN_SSI_WS78_B, 0,
+               /* IP0_15_14 [2] */
+               FN_A23, FN_FCLE, FN_HSPI_CLK2, FN_VI1_R1,
+               /* IP0_13_12 [2] */
+               FN_A22, FN_RX5_D, FN_HSPI_RX2_B, FN_VI1_R0,
+               /* IP0_11_10 [2] */
+               FN_A21, FN_SCK5_D, FN_HSPI_CLK2_B, 0,
+               /* IP0_9_8 [2] */
+               FN_A20, FN_TX5_D, FN_HSPI_TX2_B, 0,
+               /* IP0_7_6 [2] */
+               FN_A0, FN_SD1_DAT3, FN_MMC0_D3, FN_FD3,
+               /* IP0_5_3 [3] */
+               FN_BS, FN_SD1_DAT2, FN_MMC0_D2, FN_FD2,
+               FN_ATADIR0, FN_SDSELF, FN_HCTS1, FN_TX4_C,
+               /* IP0_2_0 [3] */
+               FN_PENC2, FN_SCK0, FN_PWM1, FN_PWMFSW0,
+               FN_SCIF_CLK, FN_TCLK0_C, 0, 0 }
+       },
+       { PINMUX_CFG_REG_VAR("IPSR1", 0xfffc0024, 32,
+                            3, 4, 2, 2, 2, 4, 4, 4, 3, 2, 2) {
+               /* IP1_31_29 [3] */
+               0, 0, 0, 0, 0, 0, 0, 0,
+               /* IP1_28_25 [4] */
+               FN_HTX0, FN_TX1, FN_SDATA, FN_CTS0_C,
+               FN_SUB_TCK, FN_CC5_STATE2, FN_CC5_STATE10, FN_CC5_STATE18,
+               FN_CC5_STATE26, FN_CC5_STATE34, 0, 0,
+               0, 0, 0, 0,
+               /* IP1_24_23 [2] */
+               FN_MLB_DAT, FN_PWM4, FN_RX4, 0,
+               /* IP1_22_21 [2] */
+               FN_MLB_SIG, FN_PWM3, FN_TX4, 0,
+               /* IP1_20_19 [2] */
+               FN_MLB_CLK, FN_PWM2, FN_SCK4, 0,
+               /* IP1_18_15 [4] */
+               FN_EX_CS5, FN_SD1_DAT1, FN_MMC0_D1, FN_FD1,
+               FN_ATAWR0, FN_VI1_R6, FN_HRX1, FN_RX2_E,
+               FN_RX0_B, FN_SSI_WS9, 0, 0,
+               0, 0, 0, 0,
+               /* IP1_14_11 [4] */
+               FN_EX_CS4, FN_SD1_DAT0, FN_MMC0_D0, FN_FD0,
+               FN_ATARD0, FN_VI1_R5, FN_SCK5_B, FN_HTX1,
+               FN_TX2_E, FN_TX0_B, FN_SSI_SCK9, 0,
+               0, 0, 0, 0,
+               /* IP1_10_7 [4] */
+               FN_EX_CS3, FN_SD1_CMD, FN_MMC0_CMD, FN_FRE,
+               FN_ATACS10, FN_VI1_R4, FN_RX5_B, FN_HSCK1,
+               FN_SSI_SDATA8_B, FN_RTS0_B_TANS_B, FN_SSI_SDATA9, 0,
+               0, 0, 0, 0,
+               /* IP1_6_4 [3] */
+               FN_EX_CS2, FN_SD1_CLK, FN_MMC0_CLK, FN_FALE,
+               FN_ATACS00, 0, 0, 0,
+               /* IP1_3_2 [2] */
+               FN_EX_CS1, FN_MMC0_D7, FN_FD7, 0,
+               /* IP1_1_0 [2] */
+               FN_EX_CS0, FN_RX3_C_IRDA_RX_C, FN_MMC0_D6, FN_FD6 }
+       },
+       { PINMUX_CFG_REG_VAR("IPSR2", 0xfffc0028, 32,
+                            1, 3, 1, 1, 1, 1, 1, 1, 3, 3, 4, 4, 4, 4) {
+               /* IP2_31 [1] */
+               0, 0,
+               /* IP2_30_28 [3] */
+               FN_DU0_DG0, FN_LCDOUT8, FN_DREQ1, FN_SCL2,
+               FN_AUDATA2, 0, 0, 0,
+               /* IP2_27 [1] */
+               FN_DU0_DR7, FN_LCDOUT7,
+               /* IP2_26 [1] */
+               FN_DU0_DR6, FN_LCDOUT6,
+               /* IP2_25 [1] */
+               FN_DU0_DR5, FN_LCDOUT5,
+               /* IP2_24 [1] */
+               FN_DU0_DR4, FN_LCDOUT4,
+               /* IP2_23 [1] */
+               FN_DU0_DR3, FN_LCDOUT3,
+               /* IP2_22 [1] */
+               FN_DU0_DR2, FN_LCDOUT2,
+               /* IP2_21_19 [3] */
+               FN_DU0_DR1, FN_LCDOUT1, FN_DACK0, FN_DRACK0,
+               FN_GPS_SIGN_B, FN_AUDATA1, FN_RX5_C, 0,
+               /* IP2_18_16 [3] */
+               FN_DU0_DR0, FN_LCDOUT0, FN_DREQ0, FN_GPS_CLK_B,
+               FN_AUDATA0, FN_TX5_C, 0, 0,
+               /* IP2_15_12 [4] */
+               FN_HRTS0, FN_RTS1_TANS, FN_MDATA, FN_TX0_C,
+               FN_SUB_TMS, FN_CC5_STATE1, FN_CC5_STATE9, FN_CC5_STATE17,
+               FN_CC5_STATE25, FN_CC5_STATE33, 0, 0,
+               0, 0, 0, 0,
+               /* IP2_11_8 [4] */
+               FN_HCTS0, FN_CTS1, FN_STM, FN_PWM0_D,
+               FN_RX0_C, FN_SCIF_CLK_C, FN_SUB_TRST, FN_TCLK1_B,
+               FN_CC5_OSCOUT, 0, 0, 0,
+               0, 0, 0, 0,
+               /* IP2_7_4 [4] */
+               FN_HSCK0, FN_SCK1, FN_MTS, FN_PWM5,
+               FN_SCK0_C, FN_SSI_SDATA9_B, FN_SUB_TDO, FN_CC5_STATE0,
+               FN_CC5_STATE8, FN_CC5_STATE16, FN_CC5_STATE24, FN_CC5_STATE32,
+               0, 0, 0, 0,
+               /* IP2_3_0 [4] */
+               FN_HRX0, FN_RX1, FN_SCKZ, FN_RTS0_C_TANS_C,
+               FN_SUB_TDI, FN_CC5_STATE3, FN_CC5_STATE11, FN_CC5_STATE19,
+               FN_CC5_STATE27, FN_CC5_STATE35, 0, 0,
+               0, 0, 0, 0 }
+       },
+       { PINMUX_CFG_REG_VAR("IPSR3", 0xfffc002c, 32,
+                            3, 1, 1, 3, 1, 2, 1, 1, 1, 1, 1,
+                            1, 3, 3, 1, 1, 1, 1, 1, 1, 3) {
+           /* IP3_31_29 [3] */
+           FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CAN1_TX, FN_TX2_C,
+           FN_SCL2_C, FN_REMOCON, 0, 0,
+           /* IP3_28 [1] */
+           FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
+           /* IP3_27 [1] */
+           FN_DU0_EXHSYNC_DU0_HSYNC, FN_QSTH_QHS,
+           /* IP3_26_24 [3] */
+           FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, FN_RX3_D_IRDA_RX_D, FN_SDA3_B,
+           FN_SDA2_C, FN_DACK0_B, FN_DRACK0_B, 0,
+           /* IP3_23 [1] */
+           FN_DU0_DOTCLKOUT0, FN_QCLK,
+           /* IP3_22_21 [2] */
+           FN_DU0_DOTCLKIN, FN_QSTVA_QVS, FN_TX3_D_IRDA_TX_D, FN_SCL3_B,
+           /* IP3_20 [1] */
+           FN_DU0_DB7, FN_LCDOUT23,
+           /* IP3_19 [1] */
+           FN_DU0_DB6, FN_LCDOUT22,
+           /* IP3_18 [1] */
+           FN_DU0_DB5, FN_LCDOUT21,
+           /* IP3_17 [1] */
+           FN_DU0_DB4, FN_LCDOUT20,
+           /* IP3_16 [1] */
+           FN_DU0_DB3, FN_LCDOUT19,
+           /* IP3_15 [1] */
+           FN_DU0_DB2, FN_LCDOUT18,
+           /* IP3_14_12 [3] */
+           FN_DU0_DB1, FN_LCDOUT17, FN_EX_WAIT2, FN_SDA1,
+           FN_GPS_MAG_B, FN_AUDATA5, FN_SCK5_C, 0,
+           /* IP3_11_9 [3] */
+           FN_DU0_DB0, FN_LCDOUT16, FN_EX_WAIT1, FN_SCL1,
+           FN_TCLK1, FN_AUDATA4, 0, 0,
+           /* IP3_8 [1] */
+           FN_DU0_DG7, FN_LCDOUT15,
+           /* IP3_7 [1] */
+           FN_DU0_DG6, FN_LCDOUT14,
+           /* IP3_6 [1] */
+           FN_DU0_DG5, FN_LCDOUT13,
+           /* IP3_5 [1] */
+           FN_DU0_DG4, FN_LCDOUT12,
+           /* IP3_4 [1] */
+           FN_DU0_DG3, FN_LCDOUT11,
+           /* IP3_3 [1] */
+           FN_DU0_DG2, FN_LCDOUT10,
+           /* IP3_2_0 [3] */
+           FN_DU0_DG1, FN_LCDOUT9, FN_DACK1, FN_SDA2,
+           FN_AUDATA3, 0, 0, 0 }
+       },
+       { PINMUX_CFG_REG_VAR("IPSR4", 0xfffc0030, 32,
+                            3, 1, 1, 1, 1, 1, 1, 3, 3, 1,
+                            1, 1, 1, 1, 1, 1, 3, 3, 3, 2) {
+           /* IP4_31_29 [3] */
+           FN_DU1_DB0, FN_VI2_DATA4_VI2_B4, FN_SCL2_B, FN_SD3_DAT0,
+           FN_TX5, FN_SCK0_D, 0, 0,
+           /* IP4_28 [1] */
+           FN_DU1_DG7, FN_VI2_R3,
+           /* IP4_27 [1] */
+           FN_DU1_DG6, FN_VI2_R2,
+           /* IP4_26 [1] */
+           FN_DU1_DG5, FN_VI2_R1,
+           /* IP4_25 [1] */
+           FN_DU1_DG4, FN_VI2_R0,
+           /* IP4_24 [1] */
+           FN_DU1_DG3, FN_VI2_G7,
+           /* IP4_23 [1] */
+           FN_DU1_DG2, FN_VI2_G6,
+           /* IP4_22_20 [3] */
+           FN_DU1_DG1, FN_VI2_DATA3_VI2_B3, FN_SDA1_B, FN_SD3_DAT3,
+           FN_SCK5, FN_AUDATA7, FN_RX0_D, 0,
+           /* IP4_19_17 [3] */
+           FN_DU1_DG0, FN_VI2_DATA2_VI2_B2, FN_SCL1_B, FN_SD3_DAT2,
+           FN_SCK3_E, FN_AUDATA6, FN_TX0_D, 0,
+           /* IP4_16 [1] */
+           FN_DU1_DR7, FN_VI2_G5,
+           /* IP4_15 [1] */
+           FN_DU1_DR6, FN_VI2_G4,
+           /* IP4_14 [1] */
+           FN_DU1_DR5, FN_VI2_G3,
+           /* IP4_13 [1] */
+           FN_DU1_DR4, FN_VI2_G2,
+           /* IP4_12 [1] */
+           FN_DU1_DR3, FN_VI2_G1,
+           /* IP4_11 [1] */
+           FN_DU1_DR2, FN_VI2_G0,
+           /* IP4_10_8 [3] */
+           FN_DU1_DR1, FN_VI2_DATA1_VI2_B1, FN_PWM0, FN_SD3_CMD,
+           FN_RX3_E_IRDA_RX_E, FN_AUDSYNC, FN_CTS0_D, 0,
+           /* IP4_7_5 [3] */
+           FN_DU1_DR0, FN_VI2_DATA0_VI2_B0, FN_PWM6, FN_SD3_CLK,
+           FN_TX3_E_IRDA_TX_E, FN_AUDCK, FN_PWMFSW0_B, 0,
+           /* IP4_4_2 [3] */
+           FN_DU0_CDE, FN_QPOLB, FN_CAN1_RX, FN_RX2_C,
+           FN_DREQ0_B, FN_SSI_SCK78_B, FN_SCK0_B, 0,
+           /* IP4_1_0 [2] */
+           FN_DU0_DISP, FN_QPOLA, FN_CAN_CLK_C, FN_SCK2_C }
+       },
+       { PINMUX_CFG_REG_VAR("IPSR5", 0xfffc0034, 32,
+                            1, 2, 1, 4, 3, 4, 2, 2,
+                            2, 2, 1, 1, 1, 1, 1, 1, 3) {
+           /* IP5_31 [1] */
+           0, 0,
+           /* IP5_30_29 [2] */
+           FN_AUDIO_CLKB, FN_USB_OVC2, FN_CAN_DEBUGOUT0, FN_MOUT0,
+           /* IP5_28 [1] */
+           FN_AUDIO_CLKA, FN_CAN_TXCLK,
+           /* IP5_27_24 [4] */
+           FN_DU1_CDE, FN_VI2_DATA7_VI2_B7, FN_RX3_B_IRDA_RX_B, FN_SD3_WP,
+           FN_HSPI_RX1, FN_VI1_FIELD, FN_VI3_FIELD, FN_AUDIO_CLKOUT,
+           FN_RX2_D, FN_GPS_CLK_C, FN_GPS_CLK_D, 0,
+           0, 0, 0, 0,
+           /* IP5_23_21 [3] */
+           FN_DU1_DISP, FN_VI2_DATA6_VI2_B6, FN_TCLK0, FN_QSTVA_B_QVS_B,
+           FN_HSPI_CLK1, FN_SCK2_D, FN_AUDIO_CLKOUT_B, FN_GPS_MAG_D,
+           /* IP5_20_17 [4] */
+           FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_VI2_CLK, FN_TX3_B_IRDA_TX_B,
+           FN_SD3_CD, FN_HSPI_TX1, FN_VI1_CLKENB, FN_VI3_CLKENB,
+           FN_AUDIO_CLKC, FN_TX2_D, FN_SPEEDIN, FN_GPS_SIGN_D, 0,
+           0, 0, 0, 0,
+           /* IP5_16_15 [2] */
+           FN_DU1_EXVSYNC_DU1_VSYNC, FN_VI2_VSYNC, FN_VI3_VSYNC, 0,
+           /* IP5_14_13 [2] */
+           FN_DU1_EXHSYNC_DU1_HSYNC, FN_VI2_HSYNC, FN_VI3_HSYNC, 0,
+           /* IP5_12_11 [2] */
+           FN_DU1_DOTCLKOUT, FN_VI2_FIELD, FN_SDA1_D, 0,
+           /* IP5_10_9 [2] */
+           FN_DU1_DOTCLKIN, FN_VI2_CLKENB, FN_HSPI_CS1, FN_SCL1_D,
+           /* IP5_8 [1] */
+           FN_DU1_DB7, FN_SDA2_D,
+           /* IP5_7 [1] */
+           FN_DU1_DB6, FN_SCL2_D,
+           /* IP5_6 [1] */
+           FN_DU1_DB5, FN_VI2_R7,
+           /* IP5_5 [1] */
+           FN_DU1_DB4, FN_VI2_R6,
+           /* IP5_4 [1] */
+           FN_DU1_DB3, FN_VI2_R5,
+           /* IP5_3 [1] */
+           FN_DU1_DB2, FN_VI2_R4,
+           /* IP5_2_0 [3] */
+           FN_DU1_DB1, FN_VI2_DATA5_VI2_B5, FN_SDA2_B, FN_SD3_DAT1,
+           FN_RX5, FN_RTS0_D_TANS_D, 0, 0 }
+       },
+       { PINMUX_CFG_REG_VAR("IPSR6", 0xfffc0038, 32,
+                            1, 2, 2, 2, 2, 3, 2, 3, 3, 3, 1, 2, 2, 2, 2) {
+           /* IP6_31 [1] */
+           0, 0,
+           /* IP6_30_29 [2] */
+           FN_SSI_SCK6, FN_ADICHS0, FN_CAN0_TX, FN_IERX_B,
+           /* IP_28_27 [2] */
+           0, 0, 0, 0,
+           /* IP6_26_25 [2] */
+           FN_SSI_SDATA5, FN_ADIDATA, FN_CAN_DEBUGOUT12, FN_RX3_IRDA_RX,
+           /* IP6_24_23 [2] */
+           FN_SSI_WS5, FN_ADICS_SAMP, FN_CAN_DEBUGOUT11, FN_TX3_IRDA_TX,
+           /* IP6_22_20 [3] */
+           FN_SSI_SCK5, FN_ADICLK, FN_CAN_DEBUGOUT10, FN_SCK3,
+           FN_TCLK0_D, 0, 0, 0,
+           /* IP6_19_18 [2] */
+           FN_SSI_SDATA4, FN_CAN_DEBUGOUT9, FN_SSI_SDATA9_C, 0,
+           /* IP6_17_15 [3] */
+           FN_SSI_SDATA3, FN_PWM0_C, FN_CAN_DEBUGOUT8, FN_CAN_CLK_B,
+           FN_IECLK, FN_SCIF_CLK_B, FN_TCLK0_B, 0,
+           /* IP6_14_12 [3] */
+           FN_SSI_WS34, FN_CAN_DEBUGOUT7, FN_CAN0_RX_B, FN_IETX,
+           FN_SSI_WS9_C, 0, 0, 0,
+           /* IP6_11_9 [3] */
+           FN_SSI_SCK34, FN_CAN_DEBUGOUT6, FN_CAN0_TX_B, FN_IERX,
+           FN_SSI_SCK9_C, 0, 0, 0,
+           /* IP6_8 [1] */
+           FN_SSI_SDATA2, FN_CAN_DEBUGOUT5,
+           /* IP6_7_6 [2] */
+           FN_SSI_SDATA1, FN_CAN_DEBUGOUT4, FN_MOUT6, 0,
+           /* IP6_5_4 [2] */
+           FN_SSI_SDATA0, FN_CAN_DEBUGOUT3, FN_MOUT5, 0,
+           /* IP6_3_2 [2] */
+           FN_SSI_WS0129, FN_CAN_DEBUGOUT2, FN_MOUT2, 0,
+           /* IP6_1_0 [2] */
+           FN_SSI_SCK0129, FN_CAN_DEBUGOUT1, FN_MOUT1, 0 }
+       },
+       { PINMUX_CFG_REG_VAR("IPSR7", 0xfffc003c, 32,
+                            1, 2, 2, 2, 2, 2, 2, 2, 2, 2, 3, 3, 3, 2, 2) {
+           /* IP7_31 [1] */
+           0, 0,
+           /* IP7_30_29 [2] */
+           FN_SD0_WP, FN_DACK2, FN_CTS1_B, 0,
+           /* IP7_28_27 [2] */
+           FN_SD0_CD, FN_DREQ2, FN_RTS1_B_TANS_B, 0,
+           /* IP7_26_25 [2] */
+           FN_SD0_DAT3, FN_ATAWR1, FN_RX2_B, FN_CC5_TDI,
+           /* IP7_24_23 [2] */
+           FN_SD0_DAT2, FN_ATARD1, FN_TX2_B, FN_CC5_TCK,
+           /* IP7_22_21 [2] */
+           FN_SD0_DAT1, FN_ATAG1, FN_SCK2_B, FN_CC5_TMS,
+           /* IP7_20_19 [2] */
+           FN_SD0_DAT0, FN_ATADIR1, FN_RX1_B, FN_CC5_TRST,
+           /* IP7_18_17 [2] */
+           FN_SD0_CMD, FN_ATACS11, FN_TX1_B, FN_CC5_TDO,
+           /* IP7_16_15 [2] */
+           FN_SD0_CLK, FN_ATACS01, FN_SCK1_B, 0,
+           /* IP7_14_13 [2] */
+           FN_SSI_SDATA8, FN_VSP, FN_IRQ3_B, FN_HSPI_RX1_C,
+           /* IP7_12_10 [3] */
+           FN_SSI_SDATA7, FN_CAN_DEBUGOUT15, FN_IRQ2_B, FN_TCLK1_C,
+           FN_HSPI_TX1_C, 0, 0, 0,
+           /* IP7_9_7 [3] */
+           FN_SSI_WS78, FN_CAN_DEBUGOUT14, FN_IRQ1_B, FN_SSI_WS9_B,
+           FN_HSPI_CS1_C, 0, 0, 0,
+           /* IP7_6_4 [3] */
+           FN_SSI_SCK78, FN_CAN_DEBUGOUT13, FN_IRQ0_B, FN_SSI_SCK9_B,
+           FN_HSPI_CLK1_C, 0, 0, 0,
+           /* IP7_3_2 [2] */
+           FN_SSI_SDATA6, FN_ADICHS2, FN_CAN_CLK, FN_IECLK_B,
+           /* IP7_1_0 [2] */
+           FN_SSI_WS6, FN_ADICHS1, FN_CAN0_RX, FN_IETX_B }
+       },
+       { PINMUX_CFG_REG_VAR("IPSR8", 0xfffc0040, 32,
+                            1, 3, 3, 2, 2, 1, 1, 1, 2, 4, 4, 4, 4) {
+           /* IP8_31 [1] */
+           0, 0,
+           /* IP8_30_28 [3] */
+           FN_VI0_VSYNC, FN_VI0_DATA1_B_VI0_B1_B, FN_RTS1_C_TANS_C, FN_RX4_D,
+           FN_PWMFSW0_C, 0, 0, 0,
+           /* IP8_27_25 [3] */
+           FN_VI0_HSYNC, FN_VI0_DATA0_B_VI0_B0_B, FN_CTS1_C, FN_TX4_D,
+           FN_MMC1_CMD, FN_HSCK1_B, 0, 0,
+           /* IP8_24_23 [2] */
+           FN_VI0_FIELD, FN_RX1_C, FN_HRX1_B, 0,
+           /* IP8_22_21 [2] */
+           FN_VI0_CLKENB, FN_TX1_C, FN_HTX1_B, FN_MT1_SYNC,
+           /* IP8_20 [1] */
+           FN_VI0_CLK, FN_MMC1_CLK,
+           /* IP8_19 [1] */
+           FN_FMIN, FN_RDS_DATA,
+           /* IP8_18 [1] */
+           FN_BPFCLK, FN_PCMWE,
+           /* IP8_17_16 [2] */
+           FN_FMCLK, FN_RDS_CLK, FN_PCMOE, 0,
+           /* IP8_15_12 [4] */
+           FN_HSPI_RX0, FN_RX0, FN_CAN_STEP0, FN_AD_NCS,
+           FN_CC5_STATE7, FN_CC5_STATE15, FN_CC5_STATE23, FN_CC5_STATE31,
+           FN_CC5_STATE39, 0, 0, 0,
+           0, 0, 0, 0,
+           /* IP8_11_8 [4] */
+           FN_HSPI_TX0, FN_TX0, FN_CAN_DEBUG_HW_TRIGGER, FN_AD_DO,
+           FN_CC5_STATE6, FN_CC5_STATE14, FN_CC5_STATE22, FN_CC5_STATE30,
+           FN_CC5_STATE38, 0, 0, 0,
+           0, 0, 0, 0,
+           /* IP8_7_4 [4] */
+           FN_HSPI_CS0, FN_RTS0_TANS, FN_USB_OVC1, FN_AD_DI,
+           FN_CC5_STATE5, FN_CC5_STATE13, FN_CC5_STATE21, FN_CC5_STATE29,
+           FN_CC5_STATE37, 0, 0, 0,
+           0, 0, 0, 0,
+           /* IP8_3_0 [4] */
+           FN_HSPI_CLK0, FN_CTS0, FN_USB_OVC0, FN_AD_CLK,
+           FN_CC5_STATE4, FN_CC5_STATE12, FN_CC5_STATE20, FN_CC5_STATE28,
+           FN_CC5_STATE36, 0, 0, 0,
+           0, 0, 0, 0 }
+       },
+       { PINMUX_CFG_REG_VAR("IPSR9", 0xfffc0044, 32,
+                            2, 2, 2, 2, 2, 3, 3, 2, 2,
+                            2, 2, 1, 1, 1, 1, 2, 2) {
+           /* IP9_31_30 [2] */
+           0, 0, 0, 0,
+           /* IP9_29_28 [2] */
+           FN_VI0_G7, FN_ETH_RXD1, FN_SD2_DAT3_B, FN_ARM_TRACEDATA_9,
+           /* IP9_27_26 [2] */
+           FN_VI0_G6, FN_ETH_RXD0, FN_SD2_DAT2_B, FN_ARM_TRACEDATA_8,
+           /* IP9_25_24 [2] */
+           FN_VI0_G5, FN_ETH_RX_ER, FN_SD2_DAT1_B, FN_ARM_TRACEDATA_7,
+           /* IP9_23_22 [2] */
+           FN_VI0_G4, FN_ETH_TX_EN, FN_SD2_DAT0_B, FN_ARM_TRACEDATA_6,
+           /* IP9_21_19 [3] */
+           FN_VI0_G3, FN_ETH_CRS_DV, FN_MMC1_D7, FN_ARM_TRACEDATA_5,
+           FN_TS_SDAT0, 0, 0, 0,
+           /* IP9_18_16 [3] */
+           FN_VI0_G2, FN_ETH_TXD1, FN_MMC1_D6, FN_ARM_TRACEDATA_4,
+           FN_TS_SPSYNC0, 0, 0, 0,
+           /* IP9_15_14 [2] */
+           FN_VI0_G1, FN_SSI_WS78_C, FN_IRQ1, FN_ARM_TRACEDATA_3,
+           /* IP9_13_12 [2] */
+           FN_VI0_G0, FN_SSI_SCK78_C, FN_IRQ0, FN_ARM_TRACEDATA_2,
+           /* IP9_11_10 [2] */
+           FN_VI0_DATA7_VI0_B7, FN_MMC1_D5, FN_ARM_TRACEDATA_1, 0,
+           /* IP9_9_8 [2] */
+           FN_VI0_DATA6_VI0_B6, FN_MMC1_D4, FN_ARM_TRACEDATA_0, 0,
+           /* IP9_7 [1] */
+           FN_VI0_DATA5_VI0_B5, FN_MMC1_D3,
+           /* IP9_6 [1] */
+           FN_VI0_DATA4_VI0_B4, FN_MMC1_D2,
+           /* IP9_5 [1] */
+           FN_VI0_DATA3_VI0_B3, FN_MMC1_D1,
+           /* IP9_4 [1] */
+           FN_VI0_DATA2_VI0_B2, FN_MMC1_D0,
+           /* IP9_3_2 [2] */
+           FN_VI0_DATA1_VI0_B1, FN_HCTS1_B, FN_MT1_PWM, 0,
+           /* IP9_1_0 [2] */
+           FN_VI0_DATA0_VI0_B0, FN_HRTS1_B, FN_MT1_VCXO, 0 }
+       },
+       { PINMUX_CFG_REG_VAR("IPSR10", 0xfffc0048, 32,
+                            3, 3, 2, 3, 3, 3, 3, 3, 3, 3, 3) {
+           /* IP10_31_29 [3] */
+           FN_VI1_VSYNC, FN_AUDIO_CLKOUT_C, FN_SSI_WS4, FN_SIM_CLK,
+           FN_GPS_MAG_C, FN_SPV_TRST, FN_SCL3, 0,
+           /* IP10_28_26 [3] */
+           FN_VI1_HSYNC, FN_VI3_CLK, FN_SSI_SCK4, FN_GPS_SIGN_C,
+           FN_PWMFSW0_E, 0, 0, 0,
+           /* IP10_25_24 [2] */
+           FN_VI1_CLK, FN_SIM_D, FN_SDA3, 0,
+           /* IP10_23_21 [3] */
+           FN_VI0_R7, FN_ETH_MDIO, FN_DACK2_C, FN_HSPI_RX1_B,
+           FN_SCIF_CLK_D, FN_TRACECTL, FN_MT1_PEN, 0,
+           /* IP10_20_18 [3] */
+           FN_VI0_R6, FN_ETH_MDC, FN_DREQ2_C, FN_HSPI_TX1_B,
+           FN_TRACECLK, FN_MT1_BEN, FN_PWMFSW0_D, 0,
+           /* IP10_17_15 [3] */
+           FN_VI0_R5, FN_ETH_TXD0, FN_SD2_WP_B, FN_HSPI_CS1_B,
+           FN_ARM_TRACEDATA_15, FN_MT1_D, FN_TS_SDEN0, 0,
+           /* IP10_14_12 [3] */
+           FN_VI0_R4, FN_ETH_REFCLK, FN_SD2_CD_B, FN_HSPI_CLK1_B,
+           FN_ARM_TRACEDATA_14, FN_MT1_CLK, FN_TS_SCK0, 0,
+           /* IP10_11_9 [3] */
+           FN_VI0_R3, FN_ETH_MAGIC, FN_SD2_CMD_B, FN_IRQ3,
+           FN_ARM_TRACEDATA_13, 0, 0, 0,
+           /* IP10_8_6 [3] */
+           FN_VI0_R2, FN_ETH_LINK, FN_SD2_CLK_B, FN_IRQ2,
+           FN_ARM_TRACEDATA_12, 0, 0, 0,
+           /* IP10_5_3 [3] */
+           FN_VI0_R1, FN_SSI_SDATA8_C, FN_DACK1_B, FN_ARM_TRACEDATA_11,
+           FN_DACK0_C, FN_DRACK0_C, 0, 0,
+           /* IP10_2_0 [3] */
+           FN_VI0_R0, FN_SSI_SDATA7_C, FN_SCK1_C, FN_DREQ1_B,
+           FN_ARM_TRACEDATA_10, FN_DREQ0_C, 0, 0 }
+       },
+       { PINMUX_CFG_REG_VAR("IPSR11", 0xfffc004c, 32,
+                            2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3) {
+           /* IP11_31_30 [2] */
+           0, 0, 0, 0,
+           /* IP11_29_27 [3] */
+           FN_VI1_G1, FN_VI3_DATA1, FN_SSI_SCK1, FN_TS_SDEN1,
+           FN_DACK2_B, FN_RX2, FN_HRTS0_B, 0,
+           /* IP11_26_24 [3] */
+           FN_VI1_G0, FN_VI3_DATA0, FN_DU1_DOTCLKOUT1, FN_TS_SCK1,
+           FN_DREQ2_B, FN_TX2, FN_SPA_TDO, FN_HCTS0_B,
+           /* IP11_23_21 [3] */
+           FN_VI1_DATA7_VI1_B7, FN_SD2_WP, FN_MT0_PWM, FN_SPA_TDI,
+           FN_HSPI_RX1_D, 0, 0, 0,
+           /* IP11_20_18 [3] */
+           FN_VI1_DATA6_VI1_B6, FN_SD2_CD, FN_MT0_VCXO, FN_SPA_TMS,
+           FN_HSPI_TX1_D, 0, 0, 0,
+           /* IP11_17_15 [3] */
+           FN_VI1_DATA5_VI1_B5, FN_SD2_CMD, FN_MT0_SYNC, FN_SPA_TCK,
+           FN_HSPI_CS1_D, FN_ADICHS2_B, 0, 0,
+           /* IP11_14_12 [3] */
+           FN_VI1_DATA4_VI1_B4, FN_SD2_CLK, FN_MT0_PEN, FN_SPA_TRST,
+           FN_HSPI_CLK1_D, FN_ADICHS1_B, 0, 0,
+           /* IP11_11_9 [3] */
+           FN_VI1_DATA3_VI1_B3, FN_SD2_DAT3, FN_MT0_BEN, FN_SPV_TDO,
+           FN_ADICHS0_B, 0, 0, 0,
+           /* IP11_8_6 [3] */
+           FN_VI1_DATA2_VI1_B2, FN_SD2_DAT2, FN_MT0_D, FN_SPVTDI,
+           FN_ADIDATA_B, 0, 0, 0,
+           /* IP11_5_3 [3] */
+           FN_VI1_DATA1_VI1_B1, FN_SD2_DAT1, FN_MT0_CLK, FN_SPV_TMS,
+           FN_ADICS_B_SAMP_B, 0, 0, 0,
+           /* IP11_2_0 [3] */
+           FN_VI1_DATA0_VI1_B0, FN_SD2_DAT0, FN_SIM_RST, FN_SPV_TCK,
+           FN_ADICLK_B, 0, 0, 0 }
+       },
+       { PINMUX_CFG_REG_VAR("IPSR12", 0xfffc0050, 32,
+                            4, 4, 4, 2, 3, 3, 3, 3, 3, 3) {
+           /* IP12_31_28 [4] */
+           0, 0, 0, 0, 0, 0, 0, 0,
+           0, 0, 0, 0, 0, 0, 0, 0,
+           /* IP12_27_24 [4] */
+           0, 0, 0, 0, 0, 0, 0, 0,
+           0, 0, 0, 0, 0, 0, 0, 0,
+           /* IP12_23_20 [4] */
+           0, 0, 0, 0, 0, 0, 0, 0,
+           0, 0, 0, 0, 0, 0, 0, 0,
+           /* IP12_19_18 [2] */
+           0, 0, 0, 0,
+           /* IP12_17_15 [3] */
+           FN_VI1_G7, FN_VI3_DATA7, FN_GPS_MAG, FN_FCE,
+           FN_SCK4_B, 0, 0, 0,
+           /* IP12_14_12 [3] */
+           FN_VI1_G6, FN_VI3_DATA6, FN_GPS_SIGN, FN_FRB,
+           FN_RX4_B, FN_SIM_CLK_B, 0, 0,
+           /* IP12_11_9 [3] */
+           FN_VI1_G5, FN_VI3_DATA5, FN_GPS_CLK, FN_FSE,
+           FN_TX4_B, FN_SIM_D_B, 0, 0,
+           /* IP12_8_6 [3] */
+           FN_VI1_G4, FN_VI3_DATA4, FN_SSI_WS2, FN_SDA1_C,
+           FN_SIM_RST_B, FN_HRX0_B, 0, 0,
+           /* IP12_5_3 [3] */
+           FN_VI1_G3, FN_VI3_DATA3, FN_SSI_SCK2, FN_TS_SDAT1,
+           FN_SCL1_C, FN_HTX0_B, 0, 0,
+           /* IP12_2_0 [3] */
+           FN_VI1_G2, FN_VI3_DATA2, FN_SSI_WS1, FN_TS_SPSYNC1,
+           FN_SCK2, FN_HSCK0_B, 0, 0 }
+       },
+       { PINMUX_CFG_REG_VAR("MOD_SEL", 0xfffc0090, 32,
+                            2, 2, 3, 3, 2, 2, 2, 2, 2,
+                            1, 1, 1, 1, 1, 1, 1, 2, 1, 2) {
+           /* SEL_SCIF5 [2] */
+           FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
+           /* SEL_SCIF4 [2] */
+           FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
+           /* SEL_SCIF3 [3] */
+           FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
+           FN_SEL_SCIF3_4, 0, 0, 0,
+           /* SEL_SCIF2 [3] */
+           FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF2_3,
+           FN_SEL_SCIF2_4, 0, 0, 0,
+           /* SEL_SCIF1 [2] */
+           FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, 0,
+           /* SEL_SCIF0 [2] */
+           FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
+           /* SEL_SSI9 [2] */
+           FN_SEL_SSI9_0, FN_SEL_SSI9_1, FN_SEL_SSI9_2, 0,
+           /* SEL_SSI8 [2] */
+           FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2, 0,
+           /* SEL_SSI7 [2] */
+           FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2, 0,
+           /* SEL_VI0 [1] */
+           FN_SEL_VI0_0, FN_SEL_VI0_1,
+           /* SEL_SD2 [1] */
+           FN_SEL_SD2_0, FN_SEL_SD2_1,
+           /* SEL_INT3 [1] */
+           FN_SEL_INT3_0, FN_SEL_INT3_1,
+           /* SEL_INT2 [1] */
+           FN_SEL_INT2_0, FN_SEL_INT2_1,
+           /* SEL_INT1 [1] */
+           FN_SEL_INT1_0, FN_SEL_INT1_1,
+           /* SEL_INT0 [1] */
+           FN_SEL_INT0_0, FN_SEL_INT0_1,
+           /* SEL_IE [1] */
+           FN_SEL_IE_0, FN_SEL_IE_1,
+           /* SEL_EXBUS2 [2] */
+           FN_SEL_EXBUS2_0, FN_SEL_EXBUS2_1, FN_SEL_EXBUS2_2, 0,
+           /* SEL_EXBUS1 [1] */
+           FN_SEL_EXBUS1_0, FN_SEL_EXBUS1_1,
+           /* SEL_EXBUS0 [2] */
+           FN_SEL_EXBUS0_0, FN_SEL_EXBUS0_1, FN_SEL_EXBUS0_2, 0 }
+       },
+       { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xfffc0094, 32,
+                            2, 2, 2, 2, 1, 1, 1, 3, 1,
+                            2, 2, 2, 2, 1, 1, 2, 1, 2, 2) {
+           /* SEL_TMU1 [2] */
+           FN_SEL_TMU1_0, FN_SEL_TMU1_1, FN_SEL_TMU1_2, 0,
+           /* SEL_TMU0 [2] */
+           FN_SEL_TMU0_0, FN_SEL_TMU0_1, FN_SEL_TMU0_2, FN_SEL_TMU0_3,
+           /* SEL_SCIF [2] */
+           FN_SEL_SCIF_0, FN_SEL_SCIF_1, FN_SEL_SCIF_2, FN_SEL_SCIF_3,
+           /* SEL_CANCLK [2] */
+           FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2,
+           /* SEL_CAN0 [1] */
+           FN_SEL_CAN0_0, FN_SEL_CAN0_1,
+           /* SEL_HSCIF1 [1] */
+           FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
+           /* SEL_HSCIF0 [1] */
+           FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
+           /* SEL_PWMFSW [3] */
+           FN_SEL_PWMFSW_0, FN_SEL_PWMFSW_1, FN_SEL_PWMFSW_2,
+           FN_SEL_PWMFSW_3, FN_SEL_PWMFSW_4, 0, 0, 0,
+           /* SEL_ADI [1] */
+           FN_SEL_ADI_0, FN_SEL_ADI_1,
+           /* [2] */
+           0, 0, 0, 0,
+           /* [2] */
+           0, 0, 0, 0,
+           /* [2] */
+           0, 0, 0, 0,
+           /* SEL_GPS [2] */
+           FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
+           /* SEL_SIM [1] */
+           FN_SEL_SIM_0, FN_SEL_SIM_1,
+           /* SEL_HSPI2 [1] */
+           FN_SEL_HSPI2_0, FN_SEL_HSPI2_1,
+           /* SEL_HSPI1 [2] */
+           FN_SEL_HSPI1_0, FN_SEL_HSPI1_1, FN_SEL_HSPI1_2, FN_SEL_HSPI1_3,
+           /* SEL_I2C3 [1] */
+           FN_SEL_I2C3_0, FN_SEL_I2C3_1,
+           /* SEL_I2C2 [2] */
+           FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
+           /* SEL_I2C1 [2] */
+           FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3 }
+       },
+       { PINMUX_CFG_REG("INOUTSEL0", 0xffc40004, 32, 1) { GP_INOUTSEL(0) } },
+       { PINMUX_CFG_REG("INOUTSEL1", 0xffc41004, 32, 1) { GP_INOUTSEL(1) } },
+       { PINMUX_CFG_REG("INOUTSEL2", 0xffc42004, 32, 1) { GP_INOUTSEL(2) } },
+       { PINMUX_CFG_REG("INOUTSEL3", 0xffc43004, 32, 1) { GP_INOUTSEL(3) } },
+       { PINMUX_CFG_REG("INOUTSEL4", 0xffc44004, 32, 1) { GP_INOUTSEL(4) } },
+       { PINMUX_CFG_REG("INOUTSEL5", 0xffc45004, 32, 1) { GP_INOUTSEL(5) } },
+       { PINMUX_CFG_REG("INOUTSEL6", 0xffc46004, 32, 1) {
+               0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
+               0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
+               0, 0, 0, 0, 0, 0, 0, 0,
+               0, 0,
+               0, 0,
+               0, 0,
+               GP_6_8_IN, GP_6_8_OUT,
+               GP_6_7_IN, GP_6_7_OUT,
+               GP_6_6_IN, GP_6_6_OUT,
+               GP_6_5_IN, GP_6_5_OUT,
+               GP_6_4_IN, GP_6_4_OUT,
+               GP_6_3_IN, GP_6_3_OUT,
+               GP_6_2_IN, GP_6_2_OUT,
+               GP_6_1_IN, GP_6_1_OUT,
+               GP_6_0_IN, GP_6_0_OUT, }
+       },
+       { },
+};
+
+static struct pinmux_data_reg pinmux_data_regs[] = {
+       { PINMUX_DATA_REG("INDT0", 0xffc40008, 32) { GP_INDT(0) } },
+       { PINMUX_DATA_REG("INDT1", 0xffc41008, 32) { GP_INDT(1) } },
+       { PINMUX_DATA_REG("INDT2", 0xffc42008, 32) { GP_INDT(2) } },
+       { PINMUX_DATA_REG("INDT3", 0xffc43008, 32) { GP_INDT(3) } },
+       { PINMUX_DATA_REG("INDT4", 0xffc44008, 32) { GP_INDT(4) } },
+       { PINMUX_DATA_REG("INDT5", 0xffc45008, 32) { GP_INDT(5) } },
+       { PINMUX_DATA_REG("INDT6", 0xffc46008, 32) {
+               0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
+               0, 0, 0, 0, 0, 0, 0, GP_6_8_DATA,
+               GP_6_7_DATA, GP_6_6_DATA, GP_6_5_DATA, GP_6_4_DATA,
+               GP_6_3_DATA, GP_6_2_DATA, GP_6_1_DATA, GP_6_0_DATA }
+       },
+       { },
+};
+
+static struct resource r8a7779_pfc_resources[] = {
+       [0] = {
+               .start  = 0xfffc0000,
+               .end    = 0xfffc023b,
+               .flags  = IORESOURCE_MEM,
+       },
+       [1] = {
+               .start  = 0xffc40000,
+               .end    = 0xffc46fff,
+               .flags  = IORESOURCE_MEM,
+       }
+};
+
+static struct pinmux_info r8a7779_pinmux_info = {
+       .name = "r8a7779_pfc",
+
+       .resource = r8a7779_pfc_resources,
+       .num_resources = ARRAY_SIZE(r8a7779_pfc_resources),
+
+       .unlock_reg = 0xfffc0000, /* PMMR */
+
+       .reserved_id = PINMUX_RESERVED,
+       .data = { PINMUX_DATA_BEGIN, PINMUX_DATA_END },
+       .input = { PINMUX_INPUT_BEGIN, PINMUX_INPUT_END },
+       .output = { PINMUX_OUTPUT_BEGIN, PINMUX_OUTPUT_END },
+       .mark = { PINMUX_MARK_BEGIN, PINMUX_MARK_END },
+       .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
+
+       .first_gpio = GPIO_GP_0_0,
+       .last_gpio = GPIO_FN_SCK4_B,
+
+       .gpios = pinmux_gpios,
+       .cfg_regs = pinmux_config_regs,
+       .data_regs = pinmux_data_regs,
+
+       .gpio_data = pinmux_data,
+       .gpio_data_size = ARRAY_SIZE(pinmux_data),
+};
+
+void r8a7779_pinmux_init(void)
+{
+       register_pinmux(&r8a7779_pinmux_info);
+}
index c49a833bf9bbf123d0313390b65ba85c9a9f669c..3f3325d4206d8592ab861ee951267aa83ebeaa3f 100644 (file)
@@ -37,6 +37,11 @@ static void __init shmobile_smp_prepare_cpus(void)
                sh73a0_smp_prepare_cpus();
 }
 
+int shmobile_platform_cpu_kill(unsigned int cpu)
+{
+       return 1;
+}
+
 void __cpuinit platform_secondary_init(unsigned int cpu)
 {
        trace_hardirqs_off();
diff --git a/arch/arm/mach-shmobile/pm-r8a7779.c b/arch/arm/mach-shmobile/pm-r8a7779.c
new file mode 100644 (file)
index 0000000..d9c56fe
--- /dev/null
@@ -0,0 +1,235 @@
+/*
+ * r8a7779 Power management support
+ *
+ * Copyright (C) 2011  Renesas Solutions Corp.
+ * Copyright (C) 2011  Magnus Damm
+ *
+ * This file is subject to the terms and conditions of the GNU General Public
+ * License.  See the file "COPYING" in the main directory of this archive
+ * for more details.
+ */
+
+#include <linux/pm.h>
+#include <linux/suspend.h>
+#include <linux/err.h>
+#include <linux/pm_clock.h>
+#include <linux/platform_device.h>
+#include <linux/delay.h>
+#include <linux/irq.h>
+#include <linux/interrupt.h>
+#include <linux/console.h>
+#include <asm/system.h>
+#include <asm/io.h>
+#include <mach/common.h>
+#include <mach/r8a7779.h>
+
+static void __iomem *r8a7779_sysc_base;
+
+/* SYSC */
+#define SYSCSR 0x00
+#define SYSCISR 0x04
+#define SYSCISCR 0x08
+#define SYSCIER 0x0c
+#define SYSCIMR 0x10
+#define PWRSR0 0x40
+#define PWRSR1 0x80
+#define PWRSR2 0xc0
+#define PWRSR3 0x100
+#define PWRSR4 0x140
+
+#define PWRSR_OFFS 0x00
+#define PWROFFCR_OFFS 0x04
+#define PWRONCR_OFFS 0x0c
+#define PWRER_OFFS 0x14
+
+#define SYSCSR_RETRIES 100
+#define SYSCSR_DELAY_US 1
+
+#define SYSCISR_RETRIES 1000
+#define SYSCISR_DELAY_US 1
+
+#ifdef CONFIG_PM
+
+static int r8a7779_sysc_pwr_on_off(struct r8a7779_pm_ch *r8a7779_ch,
+                                  int sr_bit, int reg_offs)
+{
+       int k;
+
+       for (k = 0; k < SYSCSR_RETRIES; k++) {
+               if (ioread32(r8a7779_sysc_base + SYSCSR) & (1 << sr_bit))
+                       break;
+               udelay(SYSCSR_DELAY_US);
+       }
+
+       if (k == SYSCSR_RETRIES)
+               return -EAGAIN;
+
+       iowrite32(1 << r8a7779_ch->chan_bit,
+                 r8a7779_sysc_base + r8a7779_ch->chan_offs + reg_offs);
+
+       return 0;
+}
+
+static int r8a7779_sysc_pwr_off(struct r8a7779_pm_ch *r8a7779_ch)
+{
+       return r8a7779_sysc_pwr_on_off(r8a7779_ch, 0, PWROFFCR_OFFS);
+}
+
+static int r8a7779_sysc_pwr_on(struct r8a7779_pm_ch *r8a7779_ch)
+{
+       return r8a7779_sysc_pwr_on_off(r8a7779_ch, 1, PWRONCR_OFFS);
+}
+
+static int r8a7779_sysc_update(struct r8a7779_pm_ch *r8a7779_ch,
+                              int (*on_off_fn)(struct r8a7779_pm_ch *))
+{
+       unsigned int isr_mask = 1 << r8a7779_ch->isr_bit;
+       unsigned int chan_mask = 1 << r8a7779_ch->chan_bit;
+       unsigned int status;
+       int ret = 0;
+       int k;
+
+       iowrite32(isr_mask, r8a7779_sysc_base + SYSCISCR);
+
+       do {
+               ret = on_off_fn(r8a7779_ch);
+               if (ret)
+                       goto out;
+
+               status = ioread32(r8a7779_sysc_base +
+                                 r8a7779_ch->chan_offs + PWRER_OFFS);
+       } while (status & chan_mask);
+
+       for (k = 0; k < SYSCISR_RETRIES; k++) {
+               if (ioread32(r8a7779_sysc_base + SYSCISR) & isr_mask)
+                       break;
+               udelay(SYSCISR_DELAY_US);
+       }
+
+       if (k == SYSCISR_RETRIES)
+               ret = -EIO;
+
+       iowrite32(isr_mask, r8a7779_sysc_base + SYSCISCR);
+
+ out:
+       pr_debug("r8a7779 power domain %d: %02x %02x %02x %02x %02x -> %d\n",
+                r8a7779_ch->isr_bit, ioread32(r8a7779_sysc_base + PWRSR0),
+                ioread32(r8a7779_sysc_base + PWRSR1),
+                ioread32(r8a7779_sysc_base + PWRSR2),
+                ioread32(r8a7779_sysc_base + PWRSR3),
+                ioread32(r8a7779_sysc_base + PWRSR4), ret);
+       return ret;
+}
+
+static int r8a7779_sysc_power_down(struct r8a7779_pm_ch *r8a7779_ch)
+{
+       return r8a7779_sysc_update(r8a7779_ch, r8a7779_sysc_pwr_off);
+}
+
+static int r8a7779_sysc_power_up(struct r8a7779_pm_ch *r8a7779_ch)
+{
+       return r8a7779_sysc_update(r8a7779_ch, r8a7779_sysc_pwr_on);
+}
+
+static void __init r8a7779_sysc_init(void)
+{
+       r8a7779_sysc_base = ioremap_nocache(0xffd85000, PAGE_SIZE);
+       if (!r8a7779_sysc_base)
+               panic("unable to ioremap r8a7779 SYSC hardware block\n");
+
+       /* enable all interrupt sources, but do not use interrupt handler */
+       iowrite32(0x0131000e, r8a7779_sysc_base + SYSCIER);
+       iowrite32(0, r8a7779_sysc_base + SYSCIMR);
+}
+
+static int pd_power_down(struct generic_pm_domain *genpd)
+{
+       return r8a7779_sysc_power_down(to_r8a7779_ch(genpd));
+}
+
+static int pd_power_up(struct generic_pm_domain *genpd)
+{
+       return r8a7779_sysc_power_up(to_r8a7779_ch(genpd));
+}
+
+static bool pd_is_off(struct generic_pm_domain *genpd)
+{
+       struct r8a7779_pm_ch *r8a7779_ch = to_r8a7779_ch(genpd);
+       unsigned int st;
+
+       st = ioread32(r8a7779_sysc_base + r8a7779_ch->chan_offs + PWRSR_OFFS);
+       if (st & (1 << r8a7779_ch->chan_bit))
+               return true;
+
+       return false;
+}
+
+static bool pd_active_wakeup(struct device *dev)
+{
+       return true;
+}
+
+void r8a7779_init_pm_domain(struct r8a7779_pm_domain *r8a7779_pd)
+{
+       struct generic_pm_domain *genpd = &r8a7779_pd->genpd;
+
+       pm_genpd_init(genpd, NULL, false);
+       genpd->dev_ops.stop = pm_clk_suspend;
+       genpd->dev_ops.start = pm_clk_resume;
+       genpd->dev_ops.active_wakeup = pd_active_wakeup;
+       genpd->dev_irq_safe = true;
+       genpd->power_off = pd_power_down;
+       genpd->power_on = pd_power_up;
+
+       if (pd_is_off(&r8a7779_pd->genpd))
+               pd_power_up(&r8a7779_pd->genpd);
+}
+
+void r8a7779_add_device_to_domain(struct r8a7779_pm_domain *r8a7779_pd,
+                                struct platform_device *pdev)
+{
+       struct device *dev = &pdev->dev;
+
+       pm_genpd_add_device(&r8a7779_pd->genpd, dev);
+       if (pm_clk_no_clocks(dev))
+               pm_clk_add(dev, NULL);
+}
+
+struct r8a7779_pm_domain r8a7779_sh4a = {
+       .ch = {
+               .chan_offs = 0x80, /* PWRSR1 .. PWRER1 */
+               .isr_bit = 16, /* SH4A */
+       }
+};
+
+struct r8a7779_pm_domain r8a7779_sgx = {
+       .ch = {
+               .chan_offs = 0xc0, /* PWRSR2 .. PWRER2 */
+               .isr_bit = 20, /* SGX */
+       }
+};
+
+struct r8a7779_pm_domain r8a7779_vdp1 = {
+       .ch = {
+               .chan_offs = 0x100, /* PWRSR3 .. PWRER3 */
+               .isr_bit = 21, /* VDP */
+       }
+};
+
+struct r8a7779_pm_domain r8a7779_impx3 = {
+       .ch = {
+               .chan_offs = 0x140, /* PWRSR4 .. PWRER4 */
+               .isr_bit = 24, /* IMP */
+       }
+};
+
+#else /* CONFIG_PM */
+
+static inline void r8a7779_sysc_init(void) {}
+
+#endif /* CONFIG_PM */
+
+void __init r8a7779_pm_init(void)
+{
+       r8a7779_sysc_init();
+}
diff --git a/arch/arm/mach-shmobile/setup-r8a7779.c b/arch/arm/mach-shmobile/setup-r8a7779.c
new file mode 100644 (file)
index 0000000..4725663
--- /dev/null
@@ -0,0 +1,239 @@
+/*
+ * r8a7779 processor support
+ *
+ * Copyright (C) 2011  Renesas Solutions Corp.
+ * Copyright (C) 2011  Magnus Damm
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; version 2 of the License.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
+ * GNU General Public License for more details.
+ *
+ * You should have received a copy of the GNU General Public License
+ * along with this program; if not, write to the Free Software
+ * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301  USA
+ */
+#include <linux/kernel.h>
+#include <linux/init.h>
+#include <linux/interrupt.h>
+#include <linux/irq.h>
+#include <linux/platform_device.h>
+#include <linux/delay.h>
+#include <linux/input.h>
+#include <linux/io.h>
+#include <linux/serial_sci.h>
+#include <linux/sh_intc.h>
+#include <linux/sh_timer.h>
+#include <mach/hardware.h>
+#include <mach/r8a7779.h>
+#include <mach/common.h>
+#include <asm/mach-types.h>
+#include <asm/mach/arch.h>
+
+static struct plat_sci_port scif0_platform_data = {
+       .mapbase        = 0xffe40000,
+       .flags          = UPF_BOOT_AUTOCONF | UPF_IOREMAP,
+       .scscr          = SCSCR_RE | SCSCR_TE | SCSCR_CKE1,
+       .scbrr_algo_id  = SCBRR_ALGO_2,
+       .type           = PORT_SCIF,
+       .irqs           = { gic_spi(88), gic_spi(88),
+                           gic_spi(88), gic_spi(88) },
+};
+
+static struct platform_device scif0_device = {
+       .name           = "sh-sci",
+       .id             = 0,
+       .dev            = {
+               .platform_data  = &scif0_platform_data,
+       },
+};
+
+static struct plat_sci_port scif1_platform_data = {
+       .mapbase        = 0xffe41000,
+       .flags          = UPF_BOOT_AUTOCONF | UPF_IOREMAP,
+       .scscr          = SCSCR_RE | SCSCR_TE | SCSCR_CKE1,
+       .scbrr_algo_id  = SCBRR_ALGO_2,
+       .type           = PORT_SCIF,
+       .irqs           = { gic_spi(89), gic_spi(89),
+                           gic_spi(89), gic_spi(89) },
+};
+
+static struct platform_device scif1_device = {
+       .name           = "sh-sci",
+       .id             = 1,
+       .dev            = {
+               .platform_data  = &scif1_platform_data,
+       },
+};
+
+static struct plat_sci_port scif2_platform_data = {
+       .mapbase        = 0xffe42000,
+       .flags          = UPF_BOOT_AUTOCONF | UPF_IOREMAP,
+       .scscr          = SCSCR_RE | SCSCR_TE | SCSCR_CKE1,
+       .scbrr_algo_id  = SCBRR_ALGO_2,
+       .type           = PORT_SCIF,
+       .irqs           = { gic_spi(90), gic_spi(90),
+                           gic_spi(90), gic_spi(90) },
+};
+
+static struct platform_device scif2_device = {
+       .name           = "sh-sci",
+       .id             = 2,
+       .dev            = {
+               .platform_data  = &scif2_platform_data,
+       },
+};
+
+static struct plat_sci_port scif3_platform_data = {
+       .mapbase        = 0xffe43000,
+       .flags          = UPF_BOOT_AUTOCONF | UPF_IOREMAP,
+       .scscr          = SCSCR_RE | SCSCR_TE | SCSCR_CKE1,
+       .scbrr_algo_id  = SCBRR_ALGO_2,
+       .type           = PORT_SCIF,
+       .irqs           = { gic_spi(91), gic_spi(91),
+                           gic_spi(91), gic_spi(91) },
+};
+
+static struct platform_device scif3_device = {
+       .name           = "sh-sci",
+       .id             = 3,
+       .dev            = {
+               .platform_data  = &scif3_platform_data,
+       },
+};
+
+static struct plat_sci_port scif4_platform_data = {
+       .mapbase        = 0xffe44000,
+       .flags          = UPF_BOOT_AUTOCONF | UPF_IOREMAP,
+       .scscr          = SCSCR_RE | SCSCR_TE | SCSCR_CKE1,
+       .scbrr_algo_id  = SCBRR_ALGO_2,
+       .type           = PORT_SCIF,
+       .irqs           = { gic_spi(92), gic_spi(92),
+                           gic_spi(92), gic_spi(92) },
+};
+
+static struct platform_device scif4_device = {
+       .name           = "sh-sci",
+       .id             = 4,
+       .dev            = {
+               .platform_data  = &scif4_platform_data,
+       },
+};
+
+static struct plat_sci_port scif5_platform_data = {
+       .mapbase        = 0xffe45000,
+       .flags          = UPF_BOOT_AUTOCONF | UPF_IOREMAP,
+       .scscr          = SCSCR_RE | SCSCR_TE | SCSCR_CKE1,
+       .scbrr_algo_id  = SCBRR_ALGO_2,
+       .type           = PORT_SCIF,
+       .irqs           = { gic_spi(93), gic_spi(93),
+                           gic_spi(93), gic_spi(93) },
+};
+
+static struct platform_device scif5_device = {
+       .name           = "sh-sci",
+       .id             = 5,
+       .dev            = {
+               .platform_data  = &scif5_platform_data,
+       },
+};
+
+/* TMU */
+static struct sh_timer_config tmu00_platform_data = {
+       .name = "TMU00",
+       .channel_offset = 0x4,
+       .timer_bit = 0,
+       .clockevent_rating = 200,
+};
+
+static struct resource tmu00_resources[] = {
+       [0] = {
+               .name   = "TMU00",
+               .start  = 0xffd80008,
+               .end    = 0xffd80013,
+               .flags  = IORESOURCE_MEM,
+       },
+       [1] = {
+               .start  = gic_spi(32),
+               .flags  = IORESOURCE_IRQ,
+       },
+};
+
+static struct platform_device tmu00_device = {
+       .name           = "sh_tmu",
+       .id             = 0,
+       .dev = {
+               .platform_data  = &tmu00_platform_data,
+       },
+       .resource       = tmu00_resources,
+       .num_resources  = ARRAY_SIZE(tmu00_resources),
+};
+
+static struct sh_timer_config tmu01_platform_data = {
+       .name = "TMU01",
+       .channel_offset = 0x10,
+       .timer_bit = 1,
+       .clocksource_rating = 200,
+};
+
+static struct resource tmu01_resources[] = {
+       [0] = {
+               .name   = "TMU01",
+               .start  = 0xffd80014,
+               .end    = 0xffd8001f,
+               .flags  = IORESOURCE_MEM,
+       },
+       [1] = {
+               .start  = gic_spi(33),
+               .flags  = IORESOURCE_IRQ,
+       },
+};
+
+static struct platform_device tmu01_device = {
+       .name           = "sh_tmu",
+       .id             = 1,
+       .dev = {
+               .platform_data  = &tmu01_platform_data,
+       },
+       .resource       = tmu01_resources,
+       .num_resources  = ARRAY_SIZE(tmu01_resources),
+};
+
+static struct platform_device *r8a7779_early_devices[] __initdata = {
+       &scif0_device,
+       &scif1_device,
+       &scif2_device,
+       &scif3_device,
+       &scif4_device,
+       &scif5_device,
+       &tmu00_device,
+       &tmu01_device,
+};
+
+static struct platform_device *r8a7779_late_devices[] __initdata = {
+};
+
+void __init r8a7779_add_standard_devices(void)
+{
+       r8a7779_pm_init();
+
+       r8a7779_init_pm_domain(&r8a7779_sh4a);
+       r8a7779_init_pm_domain(&r8a7779_sgx);
+       r8a7779_init_pm_domain(&r8a7779_vdp1);
+       r8a7779_init_pm_domain(&r8a7779_impx3);
+
+       platform_add_devices(r8a7779_early_devices,
+                           ARRAY_SIZE(r8a7779_early_devices));
+       platform_add_devices(r8a7779_late_devices,
+                           ARRAY_SIZE(r8a7779_late_devices));
+}
+
+void __init r8a7779_add_early_devices(void)
+{
+       early_platform_add_devices(r8a7779_early_devices,
+                                  ARRAY_SIZE(r8a7779_early_devices));
+}
index cbc47e6bcab5474b4c675af5600da0c66da1883e..36ce466cbf071b49cd02695bc702938394387447 100644 (file)
@@ -314,5 +314,6 @@ enum {
 
 extern struct clk sh7724_fsimcka_clk;
 extern struct clk sh7724_fsimckb_clk;
+extern struct clk sh7724_dv_clki;
 
 #endif /* __ASM_SH7724_H__ */
index 3cc3827380e3251c1d053c1a8ea8431d49a831b3..f254166e1f3b414ddfddd873015493487395337d 100644 (file)
@@ -233,73 +233,10 @@ static struct clk_lookup lookups[] = {
        CLKDEV_CON_ID("sh0", &mstp_clks[HWBLK_SHYWAY]),
        CLKDEV_CON_ID("hudi0", &mstp_clks[HWBLK_HUDI]),
        CLKDEV_CON_ID("ubc0", &mstp_clks[HWBLK_UBC]),
-       {
-               /* TMU0 */
-               .dev_id         = "sh_tmu.0",
-               .con_id         = "tmu_fck",
-               .clk            = &mstp_clks[HWBLK_TMU0],
-       }, {
-               /* TMU1 */
-               .dev_id         = "sh_tmu.1",
-               .con_id         = "tmu_fck",
-               .clk            = &mstp_clks[HWBLK_TMU0],
-       }, {
-               /* TMU2 */
-               .dev_id         = "sh_tmu.2",
-               .con_id         = "tmu_fck",
-               .clk            = &mstp_clks[HWBLK_TMU0],
-       },
        CLKDEV_CON_ID("cmt_fck", &mstp_clks[HWBLK_CMT]),
        CLKDEV_CON_ID("rwdt0", &mstp_clks[HWBLK_RWDT]),
        CLKDEV_CON_ID("dmac1", &mstp_clks[HWBLK_DMAC1]),
-       {
-               /* TMU3 */
-               .dev_id         = "sh_tmu.3",
-               .con_id         = "tmu_fck",
-               .clk            = &mstp_clks[HWBLK_TMU1],
-       }, {
-               /* TMU4 */
-               .dev_id         = "sh_tmu.4",
-               .con_id         = "tmu_fck",
-               .clk            = &mstp_clks[HWBLK_TMU1],
-       }, {
-               /* TMU5 */
-               .dev_id         = "sh_tmu.5",
-               .con_id         = "tmu_fck",
-               .clk            = &mstp_clks[HWBLK_TMU1],
-       },
        CLKDEV_CON_ID("flctl0", &mstp_clks[HWBLK_FLCTL]),
-       {
-               /* SCIF0 */
-               .dev_id         = "sh-sci.0",
-               .con_id         = "sci_fck",
-               .clk            = &mstp_clks[HWBLK_SCIF0],
-       }, {
-               /* SCIF1 */
-               .dev_id         = "sh-sci.1",
-               .con_id         = "sci_fck",
-               .clk            = &mstp_clks[HWBLK_SCIF1],
-       }, {
-               /* SCIF2 */
-               .dev_id         = "sh-sci.2",
-               .con_id         = "sci_fck",
-               .clk            = &mstp_clks[HWBLK_SCIF2],
-       }, {
-               /* SCIF3 */
-               .dev_id         = "sh-sci.3",
-               .con_id         = "sci_fck",
-               .clk            = &mstp_clks[HWBLK_SCIF3],
-       }, {
-               /* SCIF4 */
-               .dev_id         = "sh-sci.4",
-               .con_id         = "sci_fck",
-               .clk            = &mstp_clks[HWBLK_SCIF4],
-       }, {
-               /* SCIF5 */
-               .dev_id         = "sh-sci.5",
-               .con_id         = "sci_fck",
-               .clk            = &mstp_clks[HWBLK_SCIF5],
-       },
        CLKDEV_CON_ID("msiof0", &mstp_clks[HWBLK_MSIOF0]),
        CLKDEV_CON_ID("msiof1", &mstp_clks[HWBLK_MSIOF1]),
        CLKDEV_CON_ID("meram0", &mstp_clks[HWBLK_MERAM]),
@@ -324,6 +261,19 @@ static struct clk_lookup lookups[] = {
        CLKDEV_CON_ID("veu0", &mstp_clks[HWBLK_VEU2H0]),
        CLKDEV_CON_ID("vpu0", &mstp_clks[HWBLK_VPU]),
        CLKDEV_CON_ID("lcdc0", &mstp_clks[HWBLK_LCDC]),
+
+       CLKDEV_ICK_ID("tmu_fck", "sh_tmu.0", &mstp_clks[HWBLK_TMU0]),
+       CLKDEV_ICK_ID("tmu_fck", "sh_tmu.1", &mstp_clks[HWBLK_TMU0]),
+       CLKDEV_ICK_ID("tmu_fck", "sh_tmu.2", &mstp_clks[HWBLK_TMU0]),
+       CLKDEV_ICK_ID("tmu_fck", "sh_tmu.3", &mstp_clks[HWBLK_TMU1]),
+       CLKDEV_ICK_ID("tmu_fck", "sh_tmu.4", &mstp_clks[HWBLK_TMU1]),
+       CLKDEV_ICK_ID("tmu_fck", "sh_tmu.5", &mstp_clks[HWBLK_TMU1]),
+       CLKDEV_ICK_ID("sci_fck", "sh-sci.0", &mstp_clks[HWBLK_SCIF0]),
+       CLKDEV_ICK_ID("sci_fck", "sh-sci.1", &mstp_clks[HWBLK_SCIF1]),
+       CLKDEV_ICK_ID("sci_fck", "sh-sci.2", &mstp_clks[HWBLK_SCIF2]),
+       CLKDEV_ICK_ID("sci_fck", "sh-sci.3", &mstp_clks[HWBLK_SCIF3]),
+       CLKDEV_ICK_ID("sci_fck", "sh-sci.4", &mstp_clks[HWBLK_SCIF4]),
+       CLKDEV_ICK_ID("sci_fck", "sh-sci.5", &mstp_clks[HWBLK_SCIF5]),
 };
 
 int __init arch_clk_init(void)
index 8668f557e0aca654d72a049eeb3b0016202be3bf..9ee4b3667ddfe9218b657d5f94fc9a01ca04925b 100644 (file)
@@ -111,13 +111,16 @@ static struct clk div3_clk = {
        .parent         = &pll_clk,
 };
 
-/* External input clock (pin name: FSIMCKA/FSIMCKB ) */
+/* External input clock (pin name: FSIMCKA/FSIMCKB/DV_CLKI ) */
 struct clk sh7724_fsimcka_clk = {
 };
 
 struct clk sh7724_fsimckb_clk = {
 };
 
+struct clk sh7724_dv_clki = {
+};
+
 static struct clk *main_clks[] = {
        &r_clk,
        &extal_clk,
@@ -126,6 +129,7 @@ static struct clk *main_clks[] = {
        &div3_clk,
        &sh7724_fsimcka_clk,
        &sh7724_fsimckb_clk,
+       &sh7724_dv_clki,
 };
 
 static void div4_kick(struct clk *clk)
@@ -163,17 +167,20 @@ struct clk div4_clks[DIV4_NR] = {
        [DIV4_M1] = DIV4(FRQCRB, 4, 0x2f7c, CLK_ENABLE_ON_INIT),
 };
 
-enum { DIV6_V, DIV6_I, DIV6_S, DIV6_NR };
+enum { DIV6_V, DIV6_I, DIV6_S, DIV6_FA, DIV6_FB, DIV6_NR };
 
-static struct clk div6_clks[DIV6_NR] = {
-       [DIV6_V] = SH_CLK_DIV6(&div3_clk, VCLKCR, 0),
-       [DIV6_I] = SH_CLK_DIV6(&div3_clk, IRDACLKCR, 0),
-       [DIV6_S] = SH_CLK_DIV6(&div3_clk, SPUCLKCR, CLK_ENABLE_ON_INIT),
+/* Indices are important - they are the actual src selecting values */
+static struct clk *common_parent[] = {
+       [0] = &div3_clk,
+       [1] = NULL,
 };
 
-enum { DIV6_FA, DIV6_FB, DIV6_REPARENT_NR };
+static struct clk *vclkcr_parent[8] = {
+       [0] = &div3_clk,
+       [2] = &sh7724_dv_clki,
+       [4] = &extal_clk,
+};
 
-/* Indices are important - they are the actual src selecting values */
 static struct clk *fclkacr_parent[] = {
        [0] = &div3_clk,
        [1] = NULL,
@@ -188,10 +195,16 @@ static struct clk *fclkbcr_parent[] = {
        [3] = NULL,
 };
 
-static struct clk div6_reparent_clks[DIV6_REPARENT_NR] = {
-       [DIV6_FA] = SH_CLK_DIV6_EXT(&div3_clk, FCLKACR, 0,
+static struct clk div6_clks[DIV6_NR] = {
+       [DIV6_V] = SH_CLK_DIV6_EXT(VCLKCR, 0,
+                       vclkcr_parent, ARRAY_SIZE(vclkcr_parent), 12, 3),
+       [DIV6_I] = SH_CLK_DIV6_EXT(IRDACLKCR, 0,
+                       common_parent, ARRAY_SIZE(common_parent), 6, 1),
+       [DIV6_S] = SH_CLK_DIV6_EXT(SPUCLKCR, CLK_ENABLE_ON_INIT,
+                       common_parent, ARRAY_SIZE(common_parent), 6, 1),
+       [DIV6_FA] = SH_CLK_DIV6_EXT(FCLKACR, 0,
                                      fclkacr_parent, ARRAY_SIZE(fclkacr_parent), 6, 2),
-       [DIV6_FB] = SH_CLK_DIV6_EXT(&div3_clk, FCLKBCR, 0,
+       [DIV6_FB] = SH_CLK_DIV6_EXT(FCLKBCR, 0,
                                      fclkbcr_parent, ARRAY_SIZE(fclkbcr_parent), 6, 2),
 };
 
@@ -269,8 +282,8 @@ static struct clk_lookup lookups[] = {
 
        /* DIV6 clocks */
        CLKDEV_CON_ID("video_clk", &div6_clks[DIV6_V]),
-       CLKDEV_CON_ID("fsia_clk", &div6_reparent_clks[DIV6_FA]),
-       CLKDEV_CON_ID("fsib_clk", &div6_reparent_clks[DIV6_FB]),
+       CLKDEV_CON_ID("fsia_clk", &div6_clks[DIV6_FA]),
+       CLKDEV_CON_ID("fsib_clk", &div6_clks[DIV6_FB]),
        CLKDEV_CON_ID("irda_clk", &div6_clks[DIV6_I]),
        CLKDEV_CON_ID("spu_clk", &div6_clks[DIV6_S]),
 
@@ -356,10 +369,7 @@ int __init arch_clk_init(void)
                ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
 
        if (!ret)
-               ret = sh_clk_div6_register(div6_clks, DIV6_NR);
-
-       if (!ret)
-               ret = sh_clk_div6_reparent_register(div6_reparent_clks, DIV6_REPARENT_NR);
+               ret = sh_clk_div6_reparent_register(div6_clks, DIV6_NR);
 
        if (!ret)
                ret = sh_hwblk_clk_register(mstp_clks, HWBLK_NR);
index db257a35e71a545aa724b97d40dbdd6dbf1fe7f2..7715de2629c104de4e98a87836ea2ef308a743c4 100644 (file)
@@ -355,7 +355,7 @@ static int clk_establish_mapping(struct clk *clk)
                 */
                if (!clk->parent) {
                        clk->mapping = &dummy_mapping;
-                       return 0;
+                       goto out;
                }
 
                /*
@@ -384,6 +384,9 @@ static int clk_establish_mapping(struct clk *clk)
        }
 
        clk->mapping = mapping;
+out:
+       clk->mapped_reg = clk->mapping->base;
+       clk->mapped_reg += (phys_addr_t)clk->enable_reg - clk->mapping->phys;
        return 0;
 }
 
@@ -402,10 +405,12 @@ static void clk_teardown_mapping(struct clk *clk)
 
        /* Nothing to do */
        if (mapping == &dummy_mapping)
-               return;
+               goto out;
 
        kref_put(&mapping->ref, clk_destroy_mapping);
        clk->mapping = NULL;
+out:
+       clk->mapped_reg = NULL;
 }
 
 int clk_register(struct clk *clk)
index 82dd6fb178386a31ef29ee4adc1dcd96ccf221c5..a0d8faa40baa87abb07793046c028bddf2c5570a 100644 (file)
 
 static int sh_clk_mstp32_enable(struct clk *clk)
 {
-       __raw_writel(__raw_readl(clk->enable_reg) & ~(1 << clk->enable_bit),
-                    clk->enable_reg);
+       iowrite32(ioread32(clk->mapped_reg) & ~(1 << clk->enable_bit),
+                 clk->mapped_reg);
        return 0;
 }
 
 static void sh_clk_mstp32_disable(struct clk *clk)
 {
-       __raw_writel(__raw_readl(clk->enable_reg) | (1 << clk->enable_bit),
-                    clk->enable_reg);
+       iowrite32(ioread32(clk->mapped_reg) | (1 << clk->enable_bit),
+                 clk->mapped_reg);
 }
 
 static struct clk_ops sh_clk_mstp32_clk_ops = {
@@ -72,7 +72,7 @@ static unsigned long sh_clk_div6_recalc(struct clk *clk)
        clk_rate_table_build(clk, clk->freq_table, table->nr_divisors,
                             table, NULL);
 
-       idx = __raw_readl(clk->enable_reg) & 0x003f;
+       idx = ioread32(clk->mapped_reg) & 0x003f;
 
        return clk->freq_table[idx].frequency;
 }
@@ -98,10 +98,10 @@ static int sh_clk_div6_set_parent(struct clk *clk, struct clk *parent)
        if (ret < 0)
                return ret;
 
-       value = __raw_readl(clk->enable_reg) &
+       value = ioread32(clk->mapped_reg) &
                ~(((1 << clk->src_width) - 1) << clk->src_shift);
 
-       __raw_writel(value | (i << clk->src_shift), clk->enable_reg);
+       iowrite32(value | (i << clk->src_shift), clk->mapped_reg);
 
        /* Rebuild the frequency table */
        clk_rate_table_build(clk, clk->freq_table, table->nr_divisors,
@@ -119,10 +119,10 @@ static int sh_clk_div6_set_rate(struct clk *clk, unsigned long rate)
        if (idx < 0)
                return idx;
 
-       value = __raw_readl(clk->enable_reg);
+       value = ioread32(clk->mapped_reg);
        value &= ~0x3f;
        value |= idx;
-       __raw_writel(value, clk->enable_reg);
+       iowrite32(value, clk->mapped_reg);
        return 0;
 }
 
@@ -133,9 +133,9 @@ static int sh_clk_div6_enable(struct clk *clk)
 
        ret = sh_clk_div6_set_rate(clk, clk->rate);
        if (ret == 0) {
-               value = __raw_readl(clk->enable_reg);
+               value = ioread32(clk->mapped_reg);
                value &= ~0x100; /* clear stop bit to enable clock */
-               __raw_writel(value, clk->enable_reg);
+               iowrite32(value, clk->mapped_reg);
        }
        return ret;
 }
@@ -144,10 +144,10 @@ static void sh_clk_div6_disable(struct clk *clk)
 {
        unsigned long value;
 
-       value = __raw_readl(clk->enable_reg);
+       value = ioread32(clk->mapped_reg);
        value |= 0x100; /* stop clock */
        value |= 0x3f; /* VDIV bits must be non-zero, overwrite divider */
-       __raw_writel(value, clk->enable_reg);
+       iowrite32(value, clk->mapped_reg);
 }
 
 static struct clk_ops sh_clk_div6_clk_ops = {
@@ -167,6 +167,38 @@ static struct clk_ops sh_clk_div6_reparent_clk_ops = {
        .set_parent     = sh_clk_div6_set_parent,
 };
 
+static int __init sh_clk_init_parent(struct clk *clk)
+{
+       u32 val;
+
+       if (clk->parent)
+               return 0;
+
+       if (!clk->parent_table || !clk->parent_num)
+               return 0;
+
+       if (!clk->src_width) {
+               pr_err("sh_clk_init_parent: cannot select parent clock\n");
+               return -EINVAL;
+       }
+
+       val  = (ioread32(clk->mapped_reg) >> clk->src_shift);
+       val &= (1 << clk->src_width) - 1;
+
+       if (val >= clk->parent_num) {
+               pr_err("sh_clk_init_parent: parent table size failed\n");
+               return -EINVAL;
+       }
+
+       clk->parent = clk->parent_table[val];
+       if (!clk->parent) {
+               pr_err("sh_clk_init_parent: unable to set parent");
+               return -EINVAL;
+       }
+
+       return 0;
+}
+
 static int __init sh_clk_div6_register_ops(struct clk *clks, int nr,
                                           struct clk_ops *ops)
 {
@@ -190,6 +222,9 @@ static int __init sh_clk_div6_register_ops(struct clk *clks, int nr,
                clkp->ops = ops;
                clkp->freq_table = freq_table + (k * freq_table_size);
                clkp->freq_table[nr_divs].frequency = CPUFREQ_TABLE_END;
+               ret = sh_clk_init_parent(clkp);
+               if (ret < 0)
+                       break;
 
                ret = clk_register(clkp);
        }
@@ -217,7 +252,7 @@ static unsigned long sh_clk_div4_recalc(struct clk *clk)
        clk_rate_table_build(clk, clk->freq_table, table->nr_divisors,
                             table, &clk->arch_flags);
 
-       idx = (__raw_readl(clk->enable_reg) >> clk->enable_bit) & 0x000f;
+       idx = (ioread32(clk->mapped_reg) >> clk->enable_bit) & 0x000f;
 
        return clk->freq_table[idx].frequency;
 }
@@ -235,15 +270,15 @@ static int sh_clk_div4_set_parent(struct clk *clk, struct clk *parent)
         */
 
        if (parent->flags & CLK_ENABLE_ON_INIT)
-               value = __raw_readl(clk->enable_reg) & ~(1 << 7);
+               value = ioread32(clk->mapped_reg) & ~(1 << 7);
        else
-               value = __raw_readl(clk->enable_reg) | (1 << 7);
+               value = ioread32(clk->mapped_reg) | (1 << 7);
 
        ret = clk_reparent(clk, parent);
        if (ret < 0)
                return ret;
 
-       __raw_writel(value, clk->enable_reg);
+       iowrite32(value, clk->mapped_reg);
 
        /* Rebiuld the frequency table */
        clk_rate_table_build(clk, clk->freq_table, table->nr_divisors,
@@ -260,10 +295,10 @@ static int sh_clk_div4_set_rate(struct clk *clk, unsigned long rate)
        if (idx < 0)
                return idx;
 
-       value = __raw_readl(clk->enable_reg);
+       value = ioread32(clk->mapped_reg);
        value &= ~(0xf << clk->enable_bit);
        value |= (idx << clk->enable_bit);
-       __raw_writel(value, clk->enable_reg);
+       iowrite32(value, clk->mapped_reg);
 
        if (d4t->kick)
                d4t->kick(clk);
@@ -273,13 +308,13 @@ static int sh_clk_div4_set_rate(struct clk *clk, unsigned long rate)
 
 static int sh_clk_div4_enable(struct clk *clk)
 {
-       __raw_writel(__raw_readl(clk->enable_reg) & ~(1 << 8), clk->enable_reg);
+       iowrite32(ioread32(clk->mapped_reg) & ~(1 << 8), clk->mapped_reg);
        return 0;
 }
 
 static void sh_clk_div4_disable(struct clk *clk)
 {
-       __raw_writel(__raw_readl(clk->enable_reg) | (1 << 8), clk->enable_reg);
+       iowrite32(ioread32(clk->mapped_reg) | (1 << 8), clk->mapped_reg);
 }
 
 static struct clk_ops sh_clk_div4_clk_ops = {
index e67fe170d8d5e8bef9c7683f6490bf1a7be9dbc6..522c6c46d1be83a5f95527d509cf12142a52e523 100644 (file)
 #include <linux/irq.h>
 #include <linux/bitops.h>
 #include <linux/gpio.h>
+#include <linux/slab.h>
+#include <linux/ioport.h>
+
+static void pfc_iounmap(struct pinmux_info *pip)
+{
+       int k;
+
+       for (k = 0; k < pip->num_resources; k++)
+               if (pip->window[k].virt)
+                       iounmap(pip->window[k].virt);
+
+       kfree(pip->window);
+       pip->window = NULL;
+}
+
+static int pfc_ioremap(struct pinmux_info *pip)
+{
+       struct resource *res;
+       int k;
+
+       if (!pip->num_resources)
+               return 0;
+
+       pip->window = kzalloc(pip->num_resources * sizeof(*pip->window),
+                             GFP_NOWAIT);
+       if (!pip->window)
+               goto err1;
+
+       for (k = 0; k < pip->num_resources; k++) {
+               res = pip->resource + k;
+               WARN_ON(resource_type(res) != IORESOURCE_MEM);
+               pip->window[k].phys = res->start;
+               pip->window[k].size = resource_size(res);
+               pip->window[k].virt = ioremap_nocache(res->start,
+                                                        resource_size(res));
+               if (!pip->window[k].virt)
+                       goto err2;
+       }
+
+       return 0;
+
+err2:
+       pfc_iounmap(pip);
+err1:
+       return -1;
+}
+
+static void __iomem *pfc_phys_to_virt(struct pinmux_info *pip,
+                                     unsigned long address)
+{
+       struct pfc_window *window;
+       int k;
+
+       /* scan through physical windows and convert address */
+       for (k = 0; k < pip->num_resources; k++) {
+               window = pip->window + k;
+
+               if (address < window->phys)
+                       continue;
+
+               if (address >= (window->phys + window->size))
+                       continue;
+
+               return window->virt + (address - window->phys);
+       }
+
+       /* no windows defined, register must be 1:1 mapped virt:phys */
+       return (void __iomem *)address;
+}
 
 static int enum_in_range(pinmux_enum_t enum_id, struct pinmux_range *r)
 {
@@ -31,41 +100,54 @@ static int enum_in_range(pinmux_enum_t enum_id, struct pinmux_range *r)
        return 1;
 }
 
-static unsigned long gpio_read_raw_reg(unsigned long reg,
+static unsigned long gpio_read_raw_reg(void __iomem *mapped_reg,
                                       unsigned long reg_width)
 {
        switch (reg_width) {
        case 8:
-               return __raw_readb(reg);
+               return ioread8(mapped_reg);
        case 16:
-               return __raw_readw(reg);
+               return ioread16(mapped_reg);
        case 32:
-               return __raw_readl(reg);
+               return ioread32(mapped_reg);
        }
 
        BUG();
        return 0;
 }
 
-static void gpio_write_raw_reg(unsigned long reg,
+static void gpio_write_raw_reg(void __iomem *mapped_reg,
                               unsigned long reg_width,
                               unsigned long data)
 {
        switch (reg_width) {
        case 8:
-               __raw_writeb(data, reg);
+               iowrite8(data, mapped_reg);
                return;
        case 16:
-               __raw_writew(data, reg);
+               iowrite16(data, mapped_reg);
                return;
        case 32:
-               __raw_writel(data, reg);
+               iowrite32(data, mapped_reg);
                return;
        }
 
        BUG();
 }
 
+static int gpio_read_bit(struct pinmux_data_reg *dr,
+                        unsigned long in_pos)
+{
+       unsigned long pos;
+
+       pos = dr->reg_width - (in_pos + 1);
+
+       pr_debug("read_bit: addr = %lx, pos = %ld, "
+                "r_width = %ld\n", dr->reg, pos, dr->reg_width);
+
+       return (gpio_read_raw_reg(dr->mapped_reg, dr->reg_width) >> pos) & 1;
+}
+
 static void gpio_write_bit(struct pinmux_data_reg *dr,
                           unsigned long in_pos, unsigned long value)
 {
@@ -82,53 +164,72 @@ static void gpio_write_bit(struct pinmux_data_reg *dr,
        else
                clear_bit(pos, &dr->reg_shadow);
 
-       gpio_write_raw_reg(dr->reg, dr->reg_width, dr->reg_shadow);
+       gpio_write_raw_reg(dr->mapped_reg, dr->reg_width, dr->reg_shadow);
 }
 
-static int gpio_read_reg(unsigned long reg, unsigned long reg_width,
-                        unsigned long field_width, unsigned long in_pos)
+static void config_reg_helper(struct pinmux_info *gpioc,
+                             struct pinmux_cfg_reg *crp,
+                             unsigned long in_pos,
+                             void __iomem **mapped_regp,
+                             unsigned long *maskp,
+                             unsigned long *posp)
 {
-       unsigned long data, mask, pos;
+       int k;
+
+       *mapped_regp = pfc_phys_to_virt(gpioc, crp->reg);
 
-       data = 0;
-       mask = (1 << field_width) - 1;
-       pos = reg_width - ((in_pos + 1) * field_width);
+       if (crp->field_width) {
+               *maskp = (1 << crp->field_width) - 1;
+               *posp = crp->reg_width - ((in_pos + 1) * crp->field_width);
+       } else {
+               *maskp = (1 << crp->var_field_width[in_pos]) - 1;
+               *posp = crp->reg_width;
+               for (k = 0; k <= in_pos; k++)
+                       *posp -= crp->var_field_width[k];
+       }
+}
 
-       pr_debug("read_reg: addr = %lx, pos = %ld, "
+static int read_config_reg(struct pinmux_info *gpioc,
+                          struct pinmux_cfg_reg *crp,
+                          unsigned long field)
+{
+       void __iomem *mapped_reg;
+       unsigned long mask, pos;
+
+       config_reg_helper(gpioc, crp, field, &mapped_reg, &mask, &pos);
+
+       pr_debug("read_reg: addr = %lx, field = %ld, "
                 "r_width = %ld, f_width = %ld\n",
-                reg, pos, reg_width, field_width);
+                crp->reg, field, crp->reg_width, crp->field_width);
 
-       data = gpio_read_raw_reg(reg, reg_width);
-       return (data >> pos) & mask;
+       return (gpio_read_raw_reg(mapped_reg, crp->reg_width) >> pos) & mask;
 }
 
-static void gpio_write_reg(unsigned long reg, unsigned long reg_width,
-                          unsigned long field_width, unsigned long in_pos,
-                          unsigned long value)
+static void write_config_reg(struct pinmux_info *gpioc,
+                            struct pinmux_cfg_reg *crp,
+                            unsigned long field, unsigned long value)
 {
-       unsigned long mask, pos;
+       void __iomem *mapped_reg;
+       unsigned long mask, pos, data;
 
-       mask = (1 << field_width) - 1;
-       pos = reg_width - ((in_pos + 1) * field_width);
+       config_reg_helper(gpioc, crp, field, &mapped_reg, &mask, &pos);
 
-       pr_debug("write_reg addr = %lx, value = %ld, pos = %ld, "
+       pr_debug("write_reg addr = %lx, value = %ld, field = %ld, "
                 "r_width = %ld, f_width = %ld\n",
-                reg, value, pos, reg_width, field_width);
+                crp->reg, value, field, crp->reg_width, crp->field_width);
 
        mask = ~(mask << pos);
        value = value << pos;
 
-       switch (reg_width) {
-       case 8:
-               __raw_writeb((__raw_readb(reg) & mask) | value, reg);
-               break;
-       case 16:
-               __raw_writew((__raw_readw(reg) & mask) | value, reg);
-               break;
-       case 32:
-               __raw_writel((__raw_readl(reg) & mask) | value, reg);
-               break;
-       }
+       data = gpio_read_raw_reg(mapped_reg, crp->reg_width);
+       data &= mask;
+       data |= value;
+
+       if (gpioc->unlock_reg)
+               gpio_write_raw_reg(pfc_phys_to_virt(gpioc, gpioc->unlock_reg),
+                                  32, ~data);
+
+       gpio_write_raw_reg(mapped_reg, crp->reg_width, data);
 }
 
 static int setup_data_reg(struct pinmux_info *gpioc, unsigned gpio)
@@ -147,6 +248,8 @@ static int setup_data_reg(struct pinmux_info *gpioc, unsigned gpio)
                if (!data_reg->reg_width)
                        break;
 
+               data_reg->mapped_reg = pfc_phys_to_virt(gpioc, data_reg->reg);
+
                for (n = 0; n < data_reg->reg_width; n++) {
                        if (data_reg->enum_ids[n] == gpiop->enum_id) {
                                gpiop->flags &= ~PINMUX_FLAG_DREG;
@@ -179,7 +282,8 @@ static void setup_data_regs(struct pinmux_info *gpioc)
                if (!drp->reg_width)
                        break;
 
-               drp->reg_shadow = gpio_read_raw_reg(drp->reg, drp->reg_width);
+               drp->reg_shadow = gpio_read_raw_reg(drp->mapped_reg,
+                                                   drp->reg_width);
                k++;
        }
 }
@@ -201,12 +305,13 @@ static int get_data_reg(struct pinmux_info *gpioc, unsigned gpio,
 }
 
 static int get_config_reg(struct pinmux_info *gpioc, pinmux_enum_t enum_id,
-                         struct pinmux_cfg_reg **crp, int *indexp,
+                         struct pinmux_cfg_reg **crp,
+                         int *fieldp, int *valuep,
                          unsigned long **cntp)
 {
        struct pinmux_cfg_reg *config_reg;
-       unsigned long r_width, f_width;
-       int k, n;
+       unsigned long r_width, f_width, curr_width, ncomb;
+       int k, m, n, pos, bit_pos;
 
        k = 0;
        while (1) {
@@ -217,13 +322,27 @@ static int get_config_reg(struct pinmux_info *gpioc, pinmux_enum_t enum_id,
 
                if (!r_width)
                        break;
-               for (n = 0; n < (r_width / f_width) * (1 << f_width); n++) {
-                       if (config_reg->enum_ids[n] == enum_id) {
-                               *crp = config_reg;
-                               *indexp = n;
-                               *cntp = &config_reg->cnt[n / (1 << f_width)];
-                               return 0;
+
+               pos = 0;
+               m = 0;
+               for (bit_pos = 0; bit_pos < r_width; bit_pos += curr_width) {
+                       if (f_width)
+                               curr_width = f_width;
+                       else
+                               curr_width = config_reg->var_field_width[m];
+
+                       ncomb = 1 << curr_width;
+                       for (n = 0; n < ncomb; n++) {
+                               if (config_reg->enum_ids[pos + n] == enum_id) {
+                                       *crp = config_reg;
+                                       *fieldp = m;
+                                       *valuep = n;
+                                       *cntp = &config_reg->cnt[m];
+                                       return 0;
+                               }
                        }
+                       pos += ncomb;
+                       m++;
                }
                k++;
        }
@@ -261,36 +380,6 @@ static int get_gpio_enum_id(struct pinmux_info *gpioc, unsigned gpio,
        return -1;
 }
 
-static void write_config_reg(struct pinmux_info *gpioc,
-                            struct pinmux_cfg_reg *crp,
-                            int index)
-{
-       unsigned long ncomb, pos, value;
-
-       ncomb = 1 << crp->field_width;
-       pos = index / ncomb;
-       value = index % ncomb;
-
-       gpio_write_reg(crp->reg, crp->reg_width, crp->field_width, pos, value);
-}
-
-static int check_config_reg(struct pinmux_info *gpioc,
-                           struct pinmux_cfg_reg *crp,
-                           int index)
-{
-       unsigned long ncomb, pos, value;
-
-       ncomb = 1 << crp->field_width;
-       pos = index / ncomb;
-       value = index % ncomb;
-
-       if (gpio_read_reg(crp->reg, crp->reg_width,
-                         crp->field_width, pos) == value)
-               return 0;
-
-       return -1;
-}
-
 enum { GPIO_CFG_DRYRUN, GPIO_CFG_REQ, GPIO_CFG_FREE };
 
 static int pinmux_config_gpio(struct pinmux_info *gpioc, unsigned gpio,
@@ -299,7 +388,7 @@ static int pinmux_config_gpio(struct pinmux_info *gpioc, unsigned gpio,
        struct pinmux_cfg_reg *cr = NULL;
        pinmux_enum_t enum_id;
        struct pinmux_range *range;
-       int in_range, pos, index;
+       int in_range, pos, field, value;
        unsigned long *cntp;
 
        switch (pinmux_type) {
@@ -330,7 +419,8 @@ static int pinmux_config_gpio(struct pinmux_info *gpioc, unsigned gpio,
 
        pos = 0;
        enum_id = 0;
-       index = 0;
+       field = 0;
+       value = 0;
        while (1) {
                pos = get_gpio_enum_id(gpioc, gpio, pos, &enum_id);
                if (pos <= 0)
@@ -377,17 +467,19 @@ static int pinmux_config_gpio(struct pinmux_info *gpioc, unsigned gpio,
                if (!in_range)
                        continue;
 
-               if (get_config_reg(gpioc, enum_id, &cr, &index, &cntp) != 0)
+               if (get_config_reg(gpioc, enum_id, &cr,
+                                  &field, &value, &cntp) != 0)
                        goto out_err;
 
                switch (cfg_mode) {
                case GPIO_CFG_DRYRUN:
-                       if (!*cntp || !check_config_reg(gpioc, cr, index))
+                       if (!*cntp ||
+                           (read_config_reg(gpioc, cr, field) != value))
                                continue;
                        break;
 
                case GPIO_CFG_REQ:
-                       write_config_reg(gpioc, cr, index);
+                       write_config_reg(gpioc, cr, field, value);
                        *cntp = *cntp + 1;
                        break;
 
@@ -564,7 +656,7 @@ static int sh_gpio_get_value(struct pinmux_info *gpioc, unsigned gpio)
        if (!gpioc || get_data_reg(gpioc, gpio, &dr, &bit) != 0)
                return -EINVAL;
 
-       return gpio_read_reg(dr->reg, dr->reg_width, 1, bit);
+       return gpio_read_bit(dr, bit);
 }
 
 static int sh_gpio_get(struct gpio_chip *chip, unsigned offset)
@@ -606,10 +698,15 @@ static int sh_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
 int register_pinmux(struct pinmux_info *pip)
 {
        struct gpio_chip *chip = &pip->chip;
+       int ret;
 
        pr_info("%s handling gpio %d -> %d\n",
                pip->name, pip->first_gpio, pip->last_gpio);
 
+       ret = pfc_ioremap(pip);
+       if (ret < 0)
+               return ret;
+
        setup_data_regs(pip);
 
        chip->request = sh_gpio_request;
@@ -627,12 +724,16 @@ int register_pinmux(struct pinmux_info *pip)
        chip->base = pip->first_gpio;
        chip->ngpio = (pip->last_gpio - pip->first_gpio) + 1;
 
-       return gpiochip_add(chip);
+       ret = gpiochip_add(chip);
+       if (ret < 0)
+               pfc_iounmap(pip);
+
+       return ret;
 }
 
 int unregister_pinmux(struct pinmux_info *pip)
 {
        pr_info("%s deregistering\n", pip->name);
-
+       pfc_iounmap(pip);
        return gpiochip_remove(&pip->chip);
 }
index a20831cf336a5ef5f6cc427b6b131766a34ca761..54341d811685a2088897491c2255ba605b71ab43 100644 (file)
@@ -49,6 +49,7 @@ struct clk {
 
        void __iomem            *enable_reg;
        unsigned int            enable_bit;
+       void __iomem            *mapped_reg;
 
        unsigned long           arch_flags;
        void                    *priv;
@@ -131,10 +132,9 @@ int sh_clk_div4_enable_register(struct clk *clks, int nr,
 int sh_clk_div4_reparent_register(struct clk *clks, int nr,
                         struct clk_div4_table *table);
 
-#define SH_CLK_DIV6_EXT(_parent, _reg, _flags, _parents,       \
+#define SH_CLK_DIV6_EXT(_reg, _flags, _parents,                        \
                        _num_parents, _src_shift, _src_width)   \
 {                                                              \
-       .parent = _parent,                                      \
        .enable_reg = (void __iomem *)_reg,                     \
        .flags = _flags,                                        \
        .parent_table = _parents,                               \
@@ -144,7 +144,11 @@ int sh_clk_div4_reparent_register(struct clk *clks, int nr,
 }
 
 #define SH_CLK_DIV6(_parent, _reg, _flags)                     \
-       SH_CLK_DIV6_EXT(_parent, _reg, _flags, NULL, 0, 0, 0)
+{                                                              \
+       .parent         = _parent,                              \
+       .enable_reg     = (void __iomem *)_reg,                 \
+       .flags          = _flags,                               \
+}
 
 int sh_clk_div6_register(struct clk *clks, int nr);
 int sh_clk_div6_reparent_register(struct clk *clks, int nr);
index 8446789216e568008fb71e9c85189758bf0197a4..5c15aed9c4b2430adebf1b5ca0b9325bcbd22acd 100644 (file)
@@ -45,16 +45,24 @@ struct pinmux_cfg_reg {
        unsigned long reg, reg_width, field_width;
        unsigned long *cnt;
        pinmux_enum_t *enum_ids;
+       unsigned long *var_field_width;
 };
 
 #define PINMUX_CFG_REG(name, r, r_width, f_width) \
        .reg = r, .reg_width = r_width, .field_width = f_width,         \
        .cnt = (unsigned long [r_width / f_width]) {}, \
-       .enum_ids = (pinmux_enum_t [(r_width / f_width) * (1 << f_width)]) \
+       .enum_ids = (pinmux_enum_t [(r_width / f_width) * (1 << f_width)])
+
+#define PINMUX_CFG_REG_VAR(name, r, r_width, var_fw0, var_fwn...) \
+       .reg = r, .reg_width = r_width, \
+       .cnt = (unsigned long [r_width]) {}, \
+       .var_field_width = (unsigned long [r_width]) { var_fw0, var_fwn, 0 }, \
+       .enum_ids = (pinmux_enum_t [])
 
 struct pinmux_data_reg {
        unsigned long reg, reg_width, reg_shadow;
        pinmux_enum_t *enum_ids;
+       void __iomem *mapped_reg;
 };
 
 #define PINMUX_DATA_REG(name, r, r_width) \
@@ -75,6 +83,12 @@ struct pinmux_range {
        pinmux_enum_t force;
 };
 
+struct pfc_window {
+       phys_addr_t phys;
+       void __iomem *virt;
+       unsigned long size;
+};
+
 struct pinmux_info {
        char *name;
        pinmux_enum_t reserved_id;
@@ -98,6 +112,12 @@ struct pinmux_info {
        struct pinmux_irq *gpio_irq;
        unsigned int gpio_irq_size;
 
+       struct resource *resource;
+       unsigned int num_resources;
+       struct pfc_window *window;
+
+       unsigned long unlock_reg;
+
        struct gpio_chip chip;
 };
 
This page took 0.086521 seconds and 5 git commands to generate.