2018-10-19 |
Tamar Christina | Arm: Fix disassembler crashing on -b binary when thumb... |
blob | commitdiff | raw |
2018-10-16 |
Matthew Malcomson | AArch64: Fix error checking for SIMD udot (by element) |
blob | commitdiff | raw | diff to current |
2018-10-10 |
Jan Beulich | x86: fold Size{16,32,64} template attributes |
blob | commitdiff | raw | diff to current |
2018-10-09 |
Sudakshina Das | [PATCH, BINUTULS, AARCH64, 9/9] Add SSBS to MSR/MRS |
blob | commitdiff | raw | diff to current |
2018-10-09 |
Sudakshina Das | [PATCH, BINUTILS, AARCH64, 8/9] Add SCXTNUM_ELx and... |
blob | commitdiff | raw | diff to current |
2018-10-09 |
Sudakshina Das | [PATCH, BINUTILS, AARCH64, 7/9] Add BTI instruction |
blob | commitdiff | raw | diff to current |
2018-10-09 |
Sudakshina Das | [PATCH, BINUTILS, AARCH64, 6/9] Add Random number instr... |
blob | commitdiff | raw | diff to current |
2018-10-09 |
Sudakshina Das | [PATCH, BINUTILS, AARCH64, 5/9] Add DC CVADP instruction |
blob | commitdiff | raw | diff to current |
2018-10-09 |
Sudakshina Das | [PATCH, BINUTILS, AARCH64, 4/9] Add Execution and Data... |
blob | commitdiff | raw | diff to current |
2018-10-09 |
Sudakshina Das | [PATCH, BINUTILS, AARCH64, 3/9] Add instruction SB... |
blob | commitdiff | raw | diff to current |
2018-10-09 |
Sudakshina Das | [PATCH, BINUTILS, AARCH64, 2/9] Add Data procoessing... |
blob | commitdiff | raw | diff to current |
2018-10-09 |
Sudakshina Das | [PATCH, BINUTILS, AARCH64, 1/9] Add -march=armv8.5... |
blob | commitdiff | raw | diff to current |
2018-10-08 |
Tamar Christina | AArch64: Replace C initializers with memset |
blob | commitdiff | raw | diff to current |
2018-10-05 |
H.J. Lu | x86: Add Intel ENCLV to assembler and disassembler |
blob | commitdiff | raw | diff to current |
2018-10-05 |
Sudakshina Das | [Arm, 2/3] Add instruction SB for AArch32 |
blob | commitdiff | raw | diff to current |
2018-10-05 |
Richard Henderson | or1k: Add the l.muld, l.muldu, l.macu, l.msbu insns |
blob | commitdiff | raw | diff to current |
2018-10-05 |
Stafford Horne | or1k: Add the l.adrp insn and supporting relocations |
blob | commitdiff | raw | diff to current |
2018-10-05 |
Richard Henderson | or1k: Add relocations for high-signed and low-stores |
blob | commitdiff | raw | diff to current |
2018-10-03 |
Tamar Christina | AArch64: Constraint disassembler and assembler changes. |
blob | commitdiff | raw | diff to current |
2018-10-03 |
Tamar Christina | AArch64: Add SVE constraints verifier. |
blob | commitdiff | raw | diff to current |
2018-10-03 |
Tamar Christina | AArch64: Refactor verifiers to make more general. |
blob | commitdiff | raw | diff to current |
2018-10-03 |
Tamar Christina | AArch64: Refactor err_type. |
blob | commitdiff | raw | diff to current |
2018-10-03 |
Tamar Christina | AArch64: Wire through instr_sequence |
blob | commitdiff | raw | diff to current |
2018-10-03 |
Tamar Christina | AArch64: Mark sve instructions that require MOVPRFX... |
blob | commitdiff | raw | diff to current |
2018-10-02 |
Palmer Dabbelt | RISC-V: Add fence.tso instruction |
blob | commitdiff | raw | diff to current |
2018-09-23 |
Sandra Loosemore | Fix incorrect extraction of signed constants in nios2... |
blob | commitdiff | raw | diff to current |
2018-09-21 |
Simon Marchi | csky-opc.h: Initialize fields of last array elements |
blob | commitdiff | raw | diff to current |
2018-09-20 |
Maciej W. Rozycki | ARC: Fix build errors with large constants and C89 |
blob | commitdiff | raw | diff to current |
2018-09-20 |
Nick Clifton | Andes Technology has good news for you, we plan to... |
blob | commitdiff | raw | diff to current |
2018-09-17 |
Jim Wilson | RISC-V: bge[u] should get higher priority than ble[u]. |
blob | commitdiff | raw | diff to current |
2018-09-17 |
H.J. Lu | x86: Set EVex=2 on EVEX.128 only vmovd and vmovq |
blob | commitdiff | raw | diff to current |
2018-09-17 |
H.J. Lu | x86: Set Vex=1 on VEX.128 only vmovd and vmovq |
blob | commitdiff | raw | diff to current |
2018-09-17 |
H.J. Lu | x86: Update disassembler for VexWIG |
blob | commitdiff | raw | diff to current |
2018-09-17 |
H.J. Lu | x86: Replace VexW=3 with VexWIG |
blob | commitdiff | raw | diff to current |
2018-09-16 |
H.J. Lu | x86: Set VexW=3 on AVX vrsqrtss |
blob | commitdiff | raw | diff to current |
2018-09-15 |
H.J. Lu | x86: Set Vex=1 on VEX.128 only vmovq |
blob | commitdiff | raw | diff to current |
2018-09-14 |
H.J. Lu | x86: Support VEX/EVEX WIG encoding |
blob | commitdiff | raw | diff to current |
2018-09-14 |
H.J. Lu | x86: Handle unsupported static rounding in vcvt[u]si2sd... |
blob | commitdiff | raw | diff to current |
2018-09-14 |
H.J. Lu | x86: Properly decode EVEX.W in vcvt[u]si2s[sd] in 32... |
blob | commitdiff | raw | diff to current |
2018-09-14 |
H.J. Lu | i386: Reformat OP_E_memory |
blob | commitdiff | raw | diff to current |
2018-09-14 |
Jan Beulich | x86: fold CRC32 templates |
blob | commitdiff | raw | diff to current |
2018-09-13 |
H.J. Lu | i386: Update VexW field for VEX instructions |
blob | commitdiff | raw | diff to current |
2018-09-13 |
Jan Beulich | x86: drop bogus IgnoreSize from a few further insns |
blob | commitdiff | raw | diff to current |
2018-09-13 |
Jan Beulich | x86: drop bogus IgnoreSize from AVX512_4* insns |
blob | commitdiff | raw | diff to current |
2018-09-13 |
Jan Beulich | x86: drop bogus IgnoreSize from AVX512DQ insns |
blob | commitdiff | raw | diff to current |
2018-09-13 |
Jan Beulich | x86: drop bogus IgnoreSize from AVX512BW insns |
blob | commitdiff | raw | diff to current |
2018-09-13 |
Jan Beulich | x86: drop bogus IgnoreSize from AVX512VL insns |
blob | commitdiff | raw | diff to current |
2018-09-13 |
Jan Beulich | x86: drop bogus IgnoreSize from AVX512ER insns |
blob | commitdiff | raw | diff to current |
2018-09-13 |
Jan Beulich | x86: drop bogus IgnoreSize from AVX512F insns |
blob | commitdiff | raw | diff to current |
2018-09-13 |
Jan Beulich | x86: drop bogus IgnoreSize from SHA insns |
blob | commitdiff | raw | diff to current |
2018-09-13 |
Jan Beulich | x86: drop bogus IgnoreSize from XOP and SSE4a insns |
blob | commitdiff | raw | diff to current |
2018-09-13 |
Jan Beulich | x86: drop bogus IgnoreSize from AVX2 insns |
blob | commitdiff | raw | diff to current |
2018-09-13 |
Jan Beulich | x86: drop bogus IgnoreSize from AVX insns |
blob | commitdiff | raw | diff to current |
2018-09-13 |
Jan Beulich | x86: drop bogus IgnoreSize from GNFI insns |
blob | commitdiff | raw | diff to current |
2018-09-13 |
Jan Beulich | x86: drop bogus IgnoreSize from PCLMUL/VPCLMUL insns |
blob | commitdiff | raw | diff to current |
2018-09-13 |
Jan Beulich | x86: drop bogus IgnoreSize from AES/VAES insns |
blob | commitdiff | raw | diff to current |
2018-09-13 |
Jan Beulich | x86: drop bogus IgnoreSize from SSE4.2 insns |
blob | commitdiff | raw | diff to current |
2018-09-13 |
Jan Beulich | x86: drop bogus IgnoreSize from SSE4.1 insns |
blob | commitdiff | raw | diff to current |
2018-09-13 |
Jan Beulich | x86: drop bogus IgnoreSize from SSSE3 insns |
blob | commitdiff | raw | diff to current |
2018-09-13 |
Jan Beulich | x86: drop bogus IgnoreSize from SSE3 insns |
blob | commitdiff | raw | diff to current |
2018-09-13 |
Jan Beulich | x86: drop bogus IgnoreSize from SSE2 insns |
blob | commitdiff | raw | diff to current |
2018-09-13 |
Jan Beulich | x86: drop bogus IgnoreSize from SSE insns |
blob | commitdiff | raw | diff to current |
2018-09-13 |
Jan Beulich | x86: drop unnecessary {,No}Rex64 |
blob | commitdiff | raw | diff to current |
2018-09-13 |
Jan Beulich | x86: also allow D on 3-operand insns |
blob | commitdiff | raw | diff to current |
2018-09-13 |
Jan Beulich | x86: use D attribute also for SIMD templates |
blob | commitdiff | raw | diff to current |
2018-09-13 |
Jan Beulich | x86-64: bndmk, bndldx, and bndstx don't allow RIP-relat... |
blob | commitdiff | raw | diff to current |
2018-09-08 |
John Darrington | S12Z: Make disassebler work for --enable-targets=all... |
blob | commitdiff | raw | diff to current |
2018-08-31 |
Jim Wilson | RISC-V: Correct the requirement of compressed floating... |
blob | commitdiff | raw | diff to current |
2018-08-30 |
Jim Wilson | RISC-V: Allow instruction require more than one extension |
blob | commitdiff | raw | diff to current |
2018-08-29 |
Martin Aberg | sparc/leon: add support for partial write psr instruction |
blob | commitdiff | raw | diff to current |
2018-08-29 |
Chenghua Xu | [MIPS] Add Loongson 2K1000 proccessor support. |
blob | commitdiff | raw | diff to current |
2018-08-29 |
Chenghua Xu | [MIPS] Add Loongson 3A2000/3A3000 proccessor support. |
blob | commitdiff | raw | diff to current |
2018-08-29 |
Chenghua Xu | [MIPS] Add Loongson 3A1000 proccessor support. |
blob | commitdiff | raw | diff to current |
2018-08-29 |
Chenghua Xu | [MIPS/GAS] Add Loongson EXT2 Instructions support. |
blob | commitdiff | raw | diff to current |
2018-08-29 |
Chenghua Xu | [MIPS/GAS] Split Loongson EXT Instructions from loongson3a. |
blob | commitdiff | raw | diff to current |
2018-08-29 |
Chenghua Xu | [MIPS/GAS] Split Loongson CAM Instructions from loongson3a |
blob | commitdiff | raw | diff to current |
2018-08-21 |
Alan Modra | Use operand->extract to provide defaults for optional... |
blob | commitdiff | raw | diff to current |
2018-08-21 |
Alan Modra | Fix s12z test regexps |
blob | commitdiff | raw | diff to current |
2018-08-20 |
Alan Modra | Tidy bit twiddling |
blob | commitdiff | raw | diff to current |
2018-08-18 |
John Darrington | Opcodes: (BRCLR / BRSET) Disassemble reserved codes... |
blob | commitdiff | raw | diff to current |
2018-08-18 |
John Darrington | S12Z: Move opcode header to public include directory. |
blob | commitdiff | raw | diff to current |
2018-08-14 |
H.J. Lu | x86-64: Display eiz for address with the addr32 prefix |
blob | commitdiff | raw | diff to current |
2018-08-11 |
H.J. Lu | x86: Add CpuCMOV and CpuFXSR |
blob | commitdiff | raw | diff to current |
2018-08-06 |
claziss | [ARC] Update handling AUX-registers. |
blob | commitdiff | raw | diff to current |
2018-08-06 |
Jan Beulich | x86: fold RegEip/RegRip and RegEiz/RegRiz |
blob | commitdiff | raw | diff to current |
2018-08-03 |
Jan Beulich | x86: drop NoRex64 from {,v}pmov{s,z}x* |
blob | commitdiff | raw | diff to current |
2018-08-03 |
Jan Beulich | x86: drop "mem" operand type attribute |
blob | commitdiff | raw | diff to current |
2018-08-01 |
Alan Modra | csky regen |
blob | commitdiff | raw | diff to current |
2018-07-31 |
Nick Clifton | Correct previous update - new translation for the opcod... |
blob | commitdiff | raw | diff to current |
2018-07-31 |
Jan Beulich | x86: also optimize KXOR{D,Q} and KANDN{D,Q} |
blob | commitdiff | raw | diff to current |
2018-07-31 |
Jan Beulich | x86: fold various AVX512 templates with so far differin... |
blob | commitdiff | raw | diff to current |
2018-07-31 |
Jan Beulich | x86/Intel: correct permitted operand sizes for AVX512... |
blob | commitdiff | raw | diff to current |
2018-07-31 |
Jan Beulich | x86: drop CpuVREX |
blob | commitdiff | raw | diff to current |
2018-07-30 |
Jim Wilson | RISC-V: Set insn info fields correctly when disassembling. |
blob | commitdiff | raw | diff to current |
2018-07-30 |
Andrew Jenner | Add support for the C_SKY series of processors. |
blob | commitdiff | raw | diff to current |
2018-07-27 |
Alan Modra | Re: PowerPC Improve support for Gekko & Broadway |
blob | commitdiff | raw | diff to current |
2018-07-26 |
Alex Chadwick | PowerPC Improve support for Gekko & Broadway |
blob | commitdiff | raw | diff to current |
2018-07-25 |
H.J. Lu | x86: Expand Broadcast to 3 bits |
blob | commitdiff | raw | diff to current |
2018-07-24 |
Alan Modra | PR23430, Indices misspelled |
blob | commitdiff | raw | diff to current |
2018-07-24 |
Jan Beulich | x86-64: correct AVX512F vcvtsi2s{d,s} handling |
blob | commitdiff | raw | diff to current |
next |