2020-06-17 |
Cui,Lili | x86: Delete incorrect vmgexit entry in prefix_table |
blob | commitdiff | raw |
2020-06-14 |
H.J. Lu | x86: Correct xsusldtrk mnemonic |
blob | commitdiff | raw | diff to current |
2020-06-12 |
Nelson Chu | RISC-V: Drop the privileged spec v1.9 support. |
blob | commitdiff | raw | diff to current |
2020-06-11 |
Alex Coplan | [PATCH]: aarch64: Refactor representation of system... |
blob | commitdiff | raw | diff to current |
2020-06-09 |
H.J. Lu | i386-dis.c: Fix a typo in comments |
blob | commitdiff | raw | diff to current |
2020-06-09 |
Jan Beulich | x86: consistently print prefixes explicitly which are... |
blob | commitdiff | raw | diff to current |
2020-06-09 |
Jan Beulich | x86: fix {,V}MOV{L,H}PD disassembly |
blob | commitdiff | raw | diff to current |
2020-06-09 |
Jan Beulich | x86: utilize X macro in EVEX decoding |
blob | commitdiff | raw | diff to current |
2020-06-09 |
Jan Beulich | x86: correct decoding of packed-FP-only AVX encodings |
blob | commitdiff | raw | diff to current |
2020-06-09 |
Jan Beulich | x86: correct mis-named MOD_0F51 enumerator |
blob | commitdiff | raw | diff to current |
2020-06-08 |
Alex Coplan | [PATCH] arm: Add DFB instruction for ARMv8-R |
blob | commitdiff | raw | diff to current |
2020-06-08 |
Jan Beulich | x86: restrict use of register aliases |
blob | commitdiff | raw | diff to current |
2020-06-06 |
Alan Modra | Power10 tidies |
blob | commitdiff | raw | diff to current |
2020-06-05 |
Alan Modra | bpf stack smashing detected |
blob | commitdiff | raw | diff to current |
2020-06-04 |
Jose E. Marchesi | cpu,gas,opcodes: remove no longer needed workaround... |
blob | commitdiff | raw | diff to current |
2020-06-04 |
Jose E. Marchesi | opcodes: discriminate endianness and insn-endianness... |
blob | commitdiff | raw | diff to current |
2020-06-04 |
Jose E. Marchesi | opcodes: support insn endianness in cgen_cpu_open |
blob | commitdiff | raw | diff to current |
2020-06-03 |
Nick Clifton | Updated Serbian translation for the opcodes sub-directory |
blob | commitdiff | raw | diff to current |
2020-06-03 |
Nelson Chu | RISC-V: Fix the error when building RISC-V linux native... |
blob | commitdiff | raw | diff to current |
2020-06-01 |
Alan Modra | Regen opcodes/bpf-desc.c |
blob | commitdiff | raw | diff to current |
2020-05-28 |
Jose E. Marchesi | cpu,opcodes: add instruction semantics to bpf.cpu and... |
blob | commitdiff | raw | diff to current |
2020-05-28 |
Alan Modra | ubsan: nios2: undefined shift |
blob | commitdiff | raw | diff to current |
2020-05-28 |
Alan Modra | asan: ns32k: use of uninitialized value |
blob | commitdiff | raw | diff to current |
2020-05-28 |
Nick Clifton | Fix a potential use of an uninitialised value in the... |
blob | commitdiff | raw | diff to current |
2020-05-27 |
Sandra Loosemore | Fix extraction of signed constants in nios2 disassemble... |
blob | commitdiff | raw | diff to current |
2020-05-26 |
Stefan Schulze Fri... | ChangeLog entries for f687f5f563 |
blob | commitdiff | raw | diff to current |
2020-05-21 |
Alan Modra | Replace "if (x) free (x)" with "free (x)", opcodes |
blob | commitdiff | raw | diff to current |
2020-05-20 |
Nelson Chu | [PATCH v2 0/9] RISC-V: Support version controling for... |
blob | commitdiff | raw | diff to current |
2020-05-19 |
Peter Bergner | Power10 dcbf, sync, and wait extensions. |
blob | commitdiff | raw | diff to current |
2020-05-19 |
Stafford Horne | or1k: Regenerate opcodes after removing 32-bit support |
blob | commitdiff | raw | diff to current |
2020-05-11 |
Alan Modra | Power10 VSX scalar min-max-compare quad precision opera... |
blob | commitdiff | raw | diff to current |
2020-05-11 |
Alan Modra | Power10 VSX load/store rightmost element operations |
blob | commitdiff | raw | diff to current |
2020-05-11 |
Alan Modra | Power10 test lsb by byte operation |
blob | commitdiff | raw | diff to current |
2020-05-11 |
Alan Modra | Power10 string operations |
blob | commitdiff | raw | diff to current |
2020-05-11 |
Peter Bergner | Power10 Set boolean extension |
blob | commitdiff | raw | diff to current |
2020-05-11 |
Alan Modra | Power10 bit manipulation operations |
blob | commitdiff | raw | diff to current |
2020-05-11 |
Alan Modra | Power10 VSX PCV generate operations |
blob | commitdiff | raw | diff to current |
2020-05-11 |
Alan Modra | Power10 VSX Mask Manipulation Operations |
blob | commitdiff | raw | diff to current |
2020-05-11 |
Alan Modra | Power10 Reduced precision outer product operations |
blob | commitdiff | raw | diff to current |
2020-05-11 |
Alan Modra | Power10 SIMD permute class operations |
blob | commitdiff | raw | diff to current |
2020-05-11 |
Alan Modra | Power10 128-bit binary integer operations |
blob | commitdiff | raw | diff to current |
2020-05-11 |
Alan Modra | Power10 VSX 32-byte storage access |
blob | commitdiff | raw | diff to current |
2020-05-11 |
Alan Modra | Power10 vector integer multiply, divide, modulo insns |
blob | commitdiff | raw | diff to current |
2020-05-11 |
Peter Bergner | Power10 byte reverse instructions |
blob | commitdiff | raw | diff to current |
2020-05-11 |
Peter Bergner | Power10 Copy/Paste Extensions |
blob | commitdiff | raw | diff to current |
2020-05-11 |
Peter Bergner | Power10 Add new L operand to the slbiag instruction |
blob | commitdiff | raw | diff to current |
2020-05-11 |
Alan Modra | PowerPC Default disassembler to -Mpower10 |
blob | commitdiff | raw | diff to current |
2020-05-11 |
Alan Modra | PowerPC Rename powerxx to power10 |
blob | commitdiff | raw | diff to current |
2020-05-11 |
Nick Clifton | Updated French translation for the ld sub-directory... |
blob | commitdiff | raw | diff to current |
2020-04-30 |
Alex Coplan | AArch64: add GAS support for UDF instruction |
blob | commitdiff | raw | diff to current |
2020-04-29 |
Nick Clifton | Also use unsigned 8-bit immediate values for the LDRC... |
blob | commitdiff | raw | diff to current |
2020-04-29 |
Nick Clifton | Updated Serbian translation for the binutils sub-direct... |
blob | commitdiff | raw | diff to current |
2020-04-29 |
Nick Clifton | Fix the disassmbly of SH instructions which have an... |
blob | commitdiff | raw | diff to current |
2020-04-21 |
Andreas Schwab | Disallow PC relative for CMPI on MC68000/10 |
blob | commitdiff | raw | diff to current |
2020-04-20 |
Sudakshina Das | [AArch64, Binutils] Add missing TSB instruction |
blob | commitdiff | raw | diff to current |
2020-04-20 |
Sudakshina Das | [AArch64, Binutils] Make hint space instructions valid... |
blob | commitdiff | raw | diff to current |
2020-04-17 |
Fredrik Strupe | [PATCH v2] binutils: arm: Fix disassembly of conditiona... |
blob | commitdiff | raw | diff to current |
2020-04-16 |
David Faust | cpu,gas,opcodes: support for eBPF JMP32 instruction... |
blob | commitdiff | raw | diff to current |
2020-04-07 |
Cui,Lili | Add support for intel TSXLDTRK instructions$ |
blob | commitdiff | raw | diff to current |
2020-04-02 |
LiliCui | Add support for intel SERIALIZE instruction |
blob | commitdiff | raw | diff to current |
2020-03-26 |
Alan Modra | Re: H8300 use of uninitialised value |
blob | commitdiff | raw | diff to current |
2020-03-26 |
Alan Modra | Re: ARC: Use of uninitialised value |
blob | commitdiff | raw | diff to current |
2020-03-24 |
Alan Modra | Uninitialised memory read in z80-dis.c |
blob | commitdiff | raw | diff to current |
2020-03-22 |
Alan Modra | H8300 use of uninitialised value |
blob | commitdiff | raw | diff to current |
2020-03-22 |
Alan Modra | ARC: Use of uninitialised value |
blob | commitdiff | raw | diff to current |
2020-03-22 |
Alan Modra | NS32K arg_bufs uninitialised |
blob | commitdiff | raw | diff to current |
2020-03-22 |
Alan Modra | s12z disassembler tidy |
blob | commitdiff | raw | diff to current |
2020-03-20 |
Alan Modra | metag uninitialized memory read |
blob | commitdiff | raw | diff to current |
2020-03-20 |
Alan Modra | NDS32 disassembly of odd sized sections |
blob | commitdiff | raw | diff to current |
2020-03-20 |
Alan Modra | PowerPC disassembly of odd sized sections |
blob | commitdiff | raw | diff to current |
2020-03-17 |
Nick Clifton | Replace a couple of assertions in the BFD library that... |
blob | commitdiff | raw | diff to current |
2020-03-13 |
Jan Beulich | x86-64: correct mis-named X86_64_0D enumerator |
blob | commitdiff | raw | diff to current |
2020-03-09 |
H.J. Lu | x86: Also pass -P to $(CPP) when processing i386-opc.tbl |
blob | commitdiff | raw | diff to current |
2020-03-09 |
Jan Beulich | x86: use template for AVX512 integer comparison insns |
blob | commitdiff | raw | diff to current |
2020-03-09 |
Jan Beulich | x86: use template for XOP integer comparison, shift... |
blob | commitdiff | raw | diff to current |
2020-03-09 |
Jan Beulich | x86: use template for AVX/AVX512 floating point compari... |
blob | commitdiff | raw | diff to current |
2020-03-09 |
Jan Beulich | x86: use template for SSE floating point comparison... |
blob | commitdiff | raw | diff to current |
2020-03-09 |
Jan Beulich | x86: allow opcode templates to be templated |
blob | commitdiff | raw | diff to current |
2020-03-06 |
Jan Beulich | x86: reduce amount of various VCVT* templates |
blob | commitdiff | raw | diff to current |
2020-03-06 |
Jan Beulich | x86: drop/replace IgnoreSize |
blob | commitdiff | raw | diff to current |
2020-03-06 |
Jan Beulich | x86: don't accept FI{LD,STP,STTP}LL in Intel syntax... |
blob | commitdiff | raw | diff to current |
2020-03-06 |
Jan Beulich | x86: replace NoRex64 on VEX-encoded insns |
blob | commitdiff | raw | diff to current |
2020-03-06 |
Jan Beulich | x86: drop Rex64 attribute |
blob | commitdiff | raw | diff to current |
2020-03-06 |
Jan Beulich | x86: correct MPX insn w/o base or index encoding in... |
blob | commitdiff | raw | diff to current |
2020-03-06 |
Jan Beulich | x86: add missing IgnoreSize |
blob | commitdiff | raw | diff to current |
2020-03-06 |
Jan Beulich | x86: refine TPAUSE and UMWAIT |
blob | commitdiff | raw | diff to current |
2020-03-04 |
Jan Beulich | x86: support VMGEXIT |
blob | commitdiff | raw | diff to current |
2020-03-03 |
H.J. Lu | x86: Replace IgnoreSize/DefaultSize with MnemonicSize |
blob | commitdiff | raw | diff to current |
2020-03-03 |
Sergey Belyashov | The patch fixed invalid compilation of instruction... |
blob | commitdiff | raw | diff to current |
2020-03-03 |
H.J. Lu | x86: Allow integer conversion without suffix in AT... |
blob | commitdiff | raw | diff to current |
2020-02-26 |
Alan Modra | Indent labels |
blob | commitdiff | raw | diff to current |
2020-02-25 |
Claudiu Zissulescu | [ARC][committed] Update int_vector_base aux register. |
blob | commitdiff | raw | diff to current |
2020-02-21 |
Nelson Chu | RISC-V: Support the ISA-dependent CSR checking. |
blob | commitdiff | raw | diff to current |
2020-02-19 |
Jim Wilson | RISC-V: Convert the ADD/ADDI to the compressed MV/LI... |
blob | commitdiff | raw | diff to current |
2020-02-17 |
H.J. Lu | x86: Remove CpuABM and add CpuPOPCNT |
blob | commitdiff | raw | diff to current |
2020-02-17 |
Jan Beulich | x86: fold certain VCVT{,U}SI2S{S,D} templates |
blob | commitdiff | raw | diff to current |
2020-02-17 |
Jan Beulich | x86: fold AddrPrefixOpReg templates |
blob | commitdiff | raw | diff to current |
2020-02-17 |
Jan Beulich | x86/Intel: improve diagnostics for ambiguous VCVT*... |
blob | commitdiff | raw | diff to current |
2020-02-17 |
H.J. Lu | x86: Don't disable SSE3 when disabling SSE4a |
blob | commitdiff | raw | diff to current |
2020-02-17 |
Alan Modra | Re: x86: Don't disable SSE4a when disabling SSE4 |
blob | commitdiff | raw | diff to current |
next |